blob: 3aba51d782e2ecc5d26b44d79616ab75320123bf [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Vitaly Kuznetsova4443262020-02-20 18:22:04 +010098bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christopherson23420802019-04-19 22:50:57 -0700436static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300437
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300438/*
Jim Mattson898a8112018-12-05 15:28:59 -0800439 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
440 * will emulate SYSCALL in legacy mode if the vendor string in guest
441 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
442 * support this emulation, IA32_STAR must always be included in
443 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300444 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800445const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800446#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300447 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800448#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400449 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500450 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100453#if IS_ENABLED(CONFIG_HYPERV)
454static bool __read_mostly enlightened_vmcs = true;
455module_param(enlightened_vmcs, bool, 0444);
456
Tianyu Lan877ad952018-07-19 08:40:23 +0000457/* check_ept_pointer() should be under protection of ept_pointer_lock. */
458static void check_ept_pointer_match(struct kvm *kvm)
459{
460 struct kvm_vcpu *vcpu;
461 u64 tmp_eptp = INVALID_PAGE;
462 int i;
463
464 kvm_for_each_vcpu(i, vcpu, kvm) {
465 if (!VALID_PAGE(tmp_eptp)) {
466 tmp_eptp = to_vmx(vcpu)->ept_pointer;
467 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
468 to_kvm_vmx(kvm)->ept_pointers_match
469 = EPT_POINTERS_MISMATCH;
470 return;
471 }
472 }
473
474 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
475}
476
Yi Wang8997f652019-01-21 15:27:05 +0800477static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800478 void *data)
479{
480 struct kvm_tlb_range *range = data;
481
482 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
483 range->pages);
484}
485
486static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
487 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
488{
489 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
490
491 /*
492 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
493 * of the base of EPT PML4 table, strip off EPT configuration
494 * information.
495 */
496 if (range)
497 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
498 kvm_fill_hv_flush_list_func, (void *)range);
499 else
500 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
501}
502
503static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
504 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000505{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800506 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800507 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000508
509 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
510
511 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
512 check_ept_pointer_match(kvm);
513
514 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800515 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800516 /* If ept_pointer is invalid pointer, bypass flush request. */
517 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
518 ret |= __hv_remote_flush_tlb_with_range(
519 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800520 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800521 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800522 ret = __hv_remote_flush_tlb_with_range(kvm,
523 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000524 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000525
Tianyu Lan877ad952018-07-19 08:40:23 +0000526 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
527 return ret;
528}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800529static int hv_remote_flush_tlb(struct kvm *kvm)
530{
531 return hv_remote_flush_tlb_with_range(kvm, NULL);
532}
533
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800534static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
535{
536 struct hv_enlightened_vmcs *evmcs;
537 struct hv_partition_assist_pg **p_hv_pa_pg =
538 &vcpu->kvm->arch.hyperv.hv_pa_pg;
539 /*
540 * Synthetic VM-Exit is not enabled in current code and so All
541 * evmcs in singe VM shares same assist page.
542 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200543 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800544 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200545
546 if (!*p_hv_pa_pg)
547 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800548
549 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
550
551 evmcs->partition_assist_page =
552 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200553 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800554 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
555
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800556 return 0;
557}
558
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100559#endif /* IS_ENABLED(CONFIG_HYPERV) */
560
Yunhong Jiang64672c92016-06-13 14:19:59 -0700561/*
562 * Comment's format: document - errata name - stepping - processor name.
563 * Refer from
564 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
565 */
566static u32 vmx_preemption_cpu_tfms[] = {
567/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5680x000206E6,
569/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
570/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
571/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5720x00020652,
573/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5740x00020655,
575/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
576/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
577/*
578 * 320767.pdf - AAP86 - B1 -
579 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
580 */
5810x000106E5,
582/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5830x000106A0,
584/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5850x000106A1,
586/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5870x000106A4,
588 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
589 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
590 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5910x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600592 /* Xeon E3-1220 V2 */
5930x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700594};
595
596static inline bool cpu_has_broken_vmx_preemption_timer(void)
597{
598 u32 eax = cpuid_eax(0x00000001), i;
599
600 /* Clear the reserved bits */
601 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000602 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700603 if (eax == vmx_preemption_cpu_tfms[i])
604 return true;
605
606 return false;
607}
608
Paolo Bonzini35754c92015-07-29 12:05:37 +0200609static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800610{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200611 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800612}
613
Sheng Yang04547152009-04-01 15:52:31 +0800614static inline bool report_flexpriority(void)
615{
616 return flexpriority_enabled;
617}
618
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800619static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800620{
621 int i;
622
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400623 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300624 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300625 return i;
626 return -1;
627}
628
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800629struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300630{
631 int i;
632
Rusty Russell8b9cf982007-07-30 16:31:43 +1000633 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300634 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400635 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000636 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800637}
638
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500639static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
640{
641 int ret = 0;
642
643 u64 old_msr_data = msr->data;
644 msr->data = data;
645 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
646 preempt_disable();
647 ret = kvm_set_shared_msr(msr->index, msr->data,
648 msr->mask);
649 preempt_enable();
650 if (ret)
651 msr->data = old_msr_data;
652 }
653 return ret;
654}
655
Dave Young2965faa2015-09-09 15:38:55 -0700656#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800657static void crash_vmclear_local_loaded_vmcss(void)
658{
659 int cpu = raw_smp_processor_id();
660 struct loaded_vmcs *v;
661
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800662 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
663 loaded_vmcss_on_cpu_link)
664 vmcs_clear(v->vmcs);
665}
Dave Young2965faa2015-09-09 15:38:55 -0700666#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800667
Nadav Har'Eld462b812011-05-24 15:26:10 +0300668static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800669{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300670 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800671 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800672
Nadav Har'Eld462b812011-05-24 15:26:10 +0300673 if (loaded_vmcs->cpu != cpu)
674 return; /* vcpu migration can race with cpu offline */
675 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800676 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700677
678 vmcs_clear(loaded_vmcs->vmcs);
679 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
680 vmcs_clear(loaded_vmcs->shadow_vmcs);
681
Nadav Har'Eld462b812011-05-24 15:26:10 +0300682 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800683
684 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700685 * Ensure all writes to loaded_vmcs, including deleting it from its
686 * current percpu list, complete before setting loaded_vmcs->vcpu to
687 * -1, otherwise a different cpu can see vcpu == -1 first and add
688 * loaded_vmcs to its percpu list before it's deleted from this cpu's
689 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800690 */
691 smp_wmb();
692
Sean Christopherson31603d42020-03-21 12:37:49 -0700693 loaded_vmcs->cpu = -1;
694 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800695}
696
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800697void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800698{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800699 int cpu = loaded_vmcs->cpu;
700
701 if (cpu != -1)
702 smp_call_function_single(cpu,
703 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800704}
705
Avi Kivity2fb92db2011-04-27 19:42:18 +0300706static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
707 unsigned field)
708{
709 bool ret;
710 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
711
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700712 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
713 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300714 vmx->segment_cache.bitmask = 0;
715 }
716 ret = vmx->segment_cache.bitmask & mask;
717 vmx->segment_cache.bitmask |= mask;
718 return ret;
719}
720
721static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
722{
723 u16 *p = &vmx->segment_cache.seg[seg].selector;
724
725 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
726 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
727 return *p;
728}
729
730static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
731{
732 ulong *p = &vmx->segment_cache.seg[seg].base;
733
734 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
735 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
736 return *p;
737}
738
739static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
740{
741 u32 *p = &vmx->segment_cache.seg[seg].limit;
742
743 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
744 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
745 return *p;
746}
747
748static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
749{
750 u32 *p = &vmx->segment_cache.seg[seg].ar;
751
752 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
753 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
754 return *p;
755}
756
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800757void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300758{
759 u32 eb;
760
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100761 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800762 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200763 /*
764 * Guest access to VMware backdoor ports could legitimately
765 * trigger #GP because of TSS I/O permission bitmap.
766 * We intercept those #GP and allow access to them anyway
767 * as VMware does.
768 */
769 if (enable_vmware_backdoor)
770 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100771 if ((vcpu->guest_debug &
772 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
773 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
774 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300775 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300776 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200777 if (enable_ept)
Miaohe Lin49f933d2020-02-27 11:20:54 +0800778 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300779
780 /* When we are running a nested L2 guest and L1 specified for it a
781 * certain exception bitmap, we must trap the same exceptions and pass
782 * them to L1. When running L2, we will only handle the exceptions
783 * specified above if L1 did not want them.
784 */
785 if (is_guest_mode(vcpu))
786 eb |= get_vmcs12(vcpu)->exception_bitmap;
787
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300788 vmcs_write32(EXCEPTION_BITMAP, eb);
789}
790
Ashok Raj15d45072018-02-01 22:59:43 +0100791/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100792 * Check if MSR is intercepted for currently loaded MSR bitmap.
793 */
794static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
795{
796 unsigned long *msr_bitmap;
797 int f = sizeof(unsigned long);
798
799 if (!cpu_has_vmx_msr_bitmap())
800 return true;
801
802 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
803
804 if (msr <= 0x1fff) {
805 return !!test_bit(msr, msr_bitmap + 0x800 / f);
806 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
807 msr &= 0x1fff;
808 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
809 }
810
811 return true;
812}
813
Gleb Natapov2961e8762013-11-25 15:37:13 +0200814static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
815 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200816{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200817 vm_entry_controls_clearbit(vmx, entry);
818 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200819}
820
Aaron Lewis662f1d12019-11-07 21:14:39 -0800821int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400822{
823 unsigned int i;
824
825 for (i = 0; i < m->nr; ++i) {
826 if (m->val[i].index == msr)
827 return i;
828 }
829 return -ENOENT;
830}
831
Avi Kivity61d2ef22010-04-28 16:40:38 +0300832static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
833{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400834 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300835 struct msr_autoload *m = &vmx->msr_autoload;
836
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200837 switch (msr) {
838 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800839 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200840 clear_atomic_switch_msr_special(vmx,
841 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200842 VM_EXIT_LOAD_IA32_EFER);
843 return;
844 }
845 break;
846 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800847 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200848 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
850 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
851 return;
852 }
853 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200854 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800855 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400856 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400857 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400858 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400859 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400860 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200861
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400862skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800863 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400864 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400866
867 --m->host.nr;
868 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400869 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300870}
871
Gleb Natapov2961e8762013-11-25 15:37:13 +0200872static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
873 unsigned long entry, unsigned long exit,
874 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
875 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200876{
877 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700878 if (host_val_vmcs != HOST_IA32_EFER)
879 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200880 vm_entry_controls_setbit(vmx, entry);
881 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200882}
883
Avi Kivity61d2ef22010-04-28 16:40:38 +0300884static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400885 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300886{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400887 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300888 struct msr_autoload *m = &vmx->msr_autoload;
889
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200890 switch (msr) {
891 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800892 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200893 add_atomic_switch_msr_special(vmx,
894 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200895 VM_EXIT_LOAD_IA32_EFER,
896 GUEST_IA32_EFER,
897 HOST_IA32_EFER,
898 guest_val, host_val);
899 return;
900 }
901 break;
902 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800903 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200904 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200905 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
906 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
907 GUEST_IA32_PERF_GLOBAL_CTRL,
908 HOST_IA32_PERF_GLOBAL_CTRL,
909 guest_val, host_val);
910 return;
911 }
912 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100913 case MSR_IA32_PEBS_ENABLE:
914 /* PEBS needs a quiescent period after being disabled (to write
915 * a record). Disabling PEBS through VMX MSR swapping doesn't
916 * provide that period, so a CPU could write host's record into
917 * guest's memory.
918 */
919 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200920 }
921
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800922 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400923 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800924 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300925
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800926 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
927 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200928 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200929 "Can't add msr %x\n", msr);
930 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300931 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400932 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400933 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400934 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400935 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400936 m->guest.val[i].index = msr;
937 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300938
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400939 if (entry_only)
940 return;
941
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400942 if (j < 0) {
943 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400944 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300945 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400946 m->host.val[j].index = msr;
947 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300948}
949
Avi Kivity92c0d902009-10-29 11:00:16 +0200950static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300951{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100952 u64 guest_efer = vmx->vcpu.arch.efer;
953 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300954
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100955 /* Shadow paging assumes NX to be available. */
956 if (!enable_ept)
957 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700958
Avi Kivity51c6cf62007-08-29 03:48:05 +0300959 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100960 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300961 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100962 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300963#ifdef CONFIG_X86_64
964 ignore_bits |= EFER_LMA | EFER_LME;
965 /* SCE is meaningful only in long mode on Intel */
966 if (guest_efer & EFER_LMA)
967 ignore_bits &= ~(u64)EFER_SCE;
968#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300969
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800970 /*
971 * On EPT, we can't emulate NX, so we must switch EFER atomically.
972 * On CPUs that support "load IA32_EFER", always switch EFER
973 * atomically, since it's faster than switching it manually.
974 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800975 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800976 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300977 if (!(guest_efer & EFER_LMA))
978 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800979 if (guest_efer != host_efer)
980 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400981 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700982 else
983 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300984 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700986 clear_atomic_switch_msr(vmx, MSR_EFER);
987
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100988 guest_efer &= ~ignore_bits;
989 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300990
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100991 vmx->guest_msrs[efer_offset].data = guest_efer;
992 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
993
994 return true;
995 }
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996}
997
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800998#ifdef CONFIG_X86_32
999/*
1000 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1001 * VMCS rather than the segment table. KVM uses this helper to figure
1002 * out the current bases to poke them into the VMCS before entry.
1003 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001004static unsigned long segment_base(u16 selector)
1005{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001006 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001007 unsigned long v;
1008
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001009 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001010 return 0;
1011
Thomas Garnier45fc8752017-03-14 10:05:08 -07001012 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001013
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001014 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001015 u16 ldt_selector = kvm_read_ldt();
1016
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001017 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001018 return 0;
1019
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001020 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001021 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001022 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001023 return v;
1024}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001025#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001026
Sean Christophersone348ac72019-12-10 15:24:33 -08001027static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1028{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001029 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001030 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1031}
1032
Chao Peng2ef444f2018-10-24 16:05:12 +08001033static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1034{
1035 u32 i;
1036
1037 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1038 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1039 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1040 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1041 for (i = 0; i < addr_range; i++) {
1042 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1043 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1044 }
1045}
1046
1047static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1048{
1049 u32 i;
1050
1051 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1052 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1053 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1054 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1055 for (i = 0; i < addr_range; i++) {
1056 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1057 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1058 }
1059}
1060
1061static void pt_guest_enter(struct vcpu_vmx *vmx)
1062{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001063 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001064 return;
1065
Chao Peng2ef444f2018-10-24 16:05:12 +08001066 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001067 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1068 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001069 */
Chao Pengb08c2892018-10-24 16:05:15 +08001070 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001071 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1072 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1073 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1074 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1075 }
1076}
1077
1078static void pt_guest_exit(struct vcpu_vmx *vmx)
1079{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001080 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001081 return;
1082
1083 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1084 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1085 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1086 }
1087
1088 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1089 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1090}
1091
Sean Christopherson13b964a2019-05-07 09:06:31 -07001092void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1093 unsigned long fs_base, unsigned long gs_base)
1094{
1095 if (unlikely(fs_sel != host->fs_sel)) {
1096 if (!(fs_sel & 7))
1097 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1098 else
1099 vmcs_write16(HOST_FS_SELECTOR, 0);
1100 host->fs_sel = fs_sel;
1101 }
1102 if (unlikely(gs_sel != host->gs_sel)) {
1103 if (!(gs_sel & 7))
1104 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1105 else
1106 vmcs_write16(HOST_GS_SELECTOR, 0);
1107 host->gs_sel = gs_sel;
1108 }
1109 if (unlikely(fs_base != host->fs_base)) {
1110 vmcs_writel(HOST_FS_BASE, fs_base);
1111 host->fs_base = fs_base;
1112 }
1113 if (unlikely(gs_base != host->gs_base)) {
1114 vmcs_writel(HOST_GS_BASE, gs_base);
1115 host->gs_base = gs_base;
1116 }
1117}
1118
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001119void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001120{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001121 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001122 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001123#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001124 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001125#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001126 unsigned long fs_base, gs_base;
1127 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001128 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001129
Sean Christophersond264ee02018-08-27 15:21:12 -07001130 vmx->req_immediate_exit = false;
1131
Liran Alonf48b4712018-11-20 18:03:25 +02001132 /*
1133 * Note that guest MSRs to be saved/restored can also be changed
1134 * when guest state is loaded. This happens when guest transitions
1135 * to/from long-mode by setting MSR_EFER.LMA.
1136 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001137 if (!vmx->guest_msrs_ready) {
1138 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001139 for (i = 0; i < vmx->save_nmsrs; ++i)
1140 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1141 vmx->guest_msrs[i].data,
1142 vmx->guest_msrs[i].mask);
1143
1144 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001145
1146 if (vmx->nested.need_vmcs12_to_shadow_sync)
1147 nested_sync_vmcs12_to_shadow(vcpu);
1148
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001149 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001150 return;
1151
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001152 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001153
Avi Kivity33ed6322007-05-02 16:54:03 +03001154 /*
1155 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1156 * allow segment selectors with cpl > 0 or ti == 1.
1157 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001158 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001159
1160#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001161 savesegment(ds, host_state->ds_sel);
1162 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001163
1164 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001165 if (likely(is_64bit_mm(current->mm))) {
1166 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001167 fs_sel = current->thread.fsindex;
1168 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001169 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001170 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001171 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001172 savesegment(fs, fs_sel);
1173 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001174 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001175 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001176 }
1177
Paolo Bonzini4679b612018-09-24 17:23:01 +02001178 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001179#else
Sean Christophersone368b872018-07-23 12:32:41 -07001180 savesegment(fs, fs_sel);
1181 savesegment(gs, gs_sel);
1182 fs_base = segment_base(fs_sel);
1183 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001184#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001185
Sean Christopherson13b964a2019-05-07 09:06:31 -07001186 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001187 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001188}
1189
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001190static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001191{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001192 struct vmcs_host_state *host_state;
1193
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001194 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001195 return;
1196
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001197 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001198
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001199 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001200
Avi Kivityc8770e72010-11-11 12:37:26 +02001201#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001202 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001203#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001204 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1205 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001206#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001207 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001208#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001209 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001210#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001211 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001212 if (host_state->fs_sel & 7)
1213 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001214#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001215 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1216 loadsegment(ds, host_state->ds_sel);
1217 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001218 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001219#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001220 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001221#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001222 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001223#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001224 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001225 vmx->guest_state_loaded = false;
1226 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001227}
1228
Sean Christopherson678e3152018-07-23 12:32:43 -07001229#ifdef CONFIG_X86_64
1230static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001231{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001232 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001233 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001234 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1235 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001236 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001237}
1238
Sean Christopherson678e3152018-07-23 12:32:43 -07001239static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1240{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001241 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001242 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001243 wrmsrl(MSR_KERNEL_GS_BASE, data);
1244 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001245 vmx->msr_guest_kernel_gs_base = data;
1246}
1247#endif
1248
Feng Wu28b835d2015-09-18 22:29:54 +08001249static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1250{
1251 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1252 struct pi_desc old, new;
1253 unsigned int dest;
1254
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001255 /*
1256 * In case of hot-plug or hot-unplug, we may have to undo
1257 * vmx_vcpu_pi_put even if there is no assigned device. And we
1258 * always keep PI.NDST up to date for simplicity: it makes the
1259 * code easier, and CPU migration is not a fast path.
1260 */
1261 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001262 return;
1263
Joao Martins132194f2019-11-11 17:20:11 +00001264 /*
1265 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1266 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1267 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1268 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1269 * correctly.
1270 */
1271 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1272 pi_clear_sn(pi_desc);
1273 goto after_clear_sn;
1274 }
1275
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001276 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001277 do {
1278 old.control = new.control = pi_desc->control;
1279
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001280 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001281
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001282 if (x2apic_enabled())
1283 new.ndst = dest;
1284 else
1285 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001286
Feng Wu28b835d2015-09-18 22:29:54 +08001287 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001288 } while (cmpxchg64(&pi_desc->control, old.control,
1289 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001290
Joao Martins132194f2019-11-11 17:20:11 +00001291after_clear_sn:
1292
Luwei Kangc112b5f2019-02-14 10:48:07 +08001293 /*
1294 * Clear SN before reading the bitmap. The VT-d firmware
1295 * writes the bitmap and reads SN atomically (5.2.3 in the
1296 * spec), so it doesn't really have a memory barrier that
1297 * pairs with this, but we cannot do that and we need one.
1298 */
1299 smp_mb__after_atomic();
1300
Joao Martins29881b62019-11-11 17:20:12 +00001301 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001302 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001303}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001304
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001305void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001306{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001307 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001308 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001310 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001311 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001312 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001313
1314 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001315 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1316 * this cpu's percpu list, otherwise it may not yet be deleted
1317 * from its previous cpu's percpu list. Pairs with the
1318 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001319 */
1320 smp_rmb();
1321
Nadav Har'Eld462b812011-05-24 15:26:10 +03001322 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1323 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001324 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001325 }
1326
1327 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1328 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1329 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001330 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001331 }
1332
1333 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001334 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001335 unsigned long sysenter_esp;
1336
1337 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001338
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 /*
1340 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001341 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001342 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001343 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001344 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001345 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001346
1347 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1348 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001349
Nadav Har'Eld462b812011-05-24 15:26:10 +03001350 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001351 }
Feng Wu28b835d2015-09-18 22:29:54 +08001352
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001353 /* Setup TSC multiplier */
1354 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001355 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1356 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001357}
1358
1359/*
1360 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1361 * vcpu mutex is already taken.
1362 */
1363void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1364{
1365 struct vcpu_vmx *vmx = to_vmx(vcpu);
1366
1367 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001368
Feng Wu28b835d2015-09-18 22:29:54 +08001369 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001370
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001371 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001372 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001373}
1374
1375static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1376{
1377 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1378
1379 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001380 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1381 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001382 return;
1383
1384 /* Set SN when the vCPU is preempted */
1385 if (vcpu->preempted)
1386 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001387}
1388
Sean Christopherson13b964a2019-05-07 09:06:31 -07001389static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001390{
Feng Wu28b835d2015-09-18 22:29:54 +08001391 vmx_vcpu_pi_put(vcpu);
1392
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001393 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001394}
1395
Wanpeng Lif244dee2017-07-20 01:11:54 -07001396static bool emulation_required(struct kvm_vcpu *vcpu)
1397{
1398 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1399}
1400
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001401unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001402{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001403 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001404 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001405
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001406 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1407 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001408 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001409 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001410 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001411 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001412 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1413 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001414 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001415 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001416 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001417}
1418
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001419void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001420{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001421 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001422 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001423
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001424 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001425 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001426 vmx->rflags = rflags;
1427 vmcs_writel(GUEST_RFLAGS, rflags);
1428 return;
1429 }
1430
1431 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001432 vmx->rflags = rflags;
1433 if (vmx->rmode.vm86_active) {
1434 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001435 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001436 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001437 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001438
Sean Christophersone7bddc52019-09-27 14:45:18 -07001439 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1440 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001441}
1442
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001443u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001444{
1445 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1446 int ret = 0;
1447
1448 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001449 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001450 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001451 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001452
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001453 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001454}
1455
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001456void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001457{
1458 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1459 u32 interruptibility = interruptibility_old;
1460
1461 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1462
Jan Kiszka48005f62010-02-19 19:38:07 +01001463 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001464 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001465 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001466 interruptibility |= GUEST_INTR_STATE_STI;
1467
1468 if ((interruptibility != interruptibility_old))
1469 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1470}
1471
Chao Pengbf8c55d2018-10-24 16:05:14 +08001472static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1473{
1474 struct vcpu_vmx *vmx = to_vmx(vcpu);
1475 unsigned long value;
1476
1477 /*
1478 * Any MSR write that attempts to change bits marked reserved will
1479 * case a #GP fault.
1480 */
1481 if (data & vmx->pt_desc.ctl_bitmask)
1482 return 1;
1483
1484 /*
1485 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1486 * result in a #GP unless the same write also clears TraceEn.
1487 */
1488 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1489 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1490 return 1;
1491
1492 /*
1493 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1494 * and FabricEn would cause #GP, if
1495 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1496 */
1497 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1498 !(data & RTIT_CTL_FABRIC_EN) &&
1499 !intel_pt_validate_cap(vmx->pt_desc.caps,
1500 PT_CAP_single_range_output))
1501 return 1;
1502
1503 /*
1504 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1505 * utilize encodings marked reserved will casue a #GP fault.
1506 */
1507 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1508 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1509 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1510 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1511 return 1;
1512 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1513 PT_CAP_cycle_thresholds);
1514 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1515 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1516 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1517 return 1;
1518 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1519 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1520 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1521 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1522 return 1;
1523
1524 /*
1525 * If ADDRx_CFG is reserved or the encodings is >2 will
1526 * cause a #GP fault.
1527 */
1528 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1529 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1530 return 1;
1531 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1532 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1533 return 1;
1534 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1535 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1536 return 1;
1537 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1538 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1539 return 1;
1540
1541 return 0;
1542}
1543
Sean Christopherson1957aa62019-08-27 14:40:39 -07001544static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001545{
1546 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001547
Sean Christopherson1957aa62019-08-27 14:40:39 -07001548 /*
1549 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1550 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1551 * set when EPT misconfig occurs. In practice, real hardware updates
1552 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1553 * (namely Hyper-V) don't set it due to it being undefined behavior,
1554 * i.e. we end up advancing IP with some random value.
1555 */
1556 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1557 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1558 rip = kvm_rip_read(vcpu);
1559 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1560 kvm_rip_write(vcpu, rip);
1561 } else {
1562 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1563 return 0;
1564 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001565
Glauber Costa2809f5d2009-05-12 16:21:05 -04001566 /* skipping an emulated instruction also counts */
1567 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001568
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001569 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001570}
1571
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001572
1573/*
1574 * Recognizes a pending MTF VM-exit and records the nested state for later
1575 * delivery.
1576 */
1577static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1578{
1579 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1580 struct vcpu_vmx *vmx = to_vmx(vcpu);
1581
1582 if (!is_guest_mode(vcpu))
1583 return;
1584
1585 /*
1586 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1587 * T-bit traps. As instruction emulation is completed (i.e. at the
1588 * instruction boundary), any #DB exception pending delivery must be a
1589 * debug-trap. Record the pending MTF state to be delivered in
1590 * vmx_check_nested_events().
1591 */
1592 if (nested_cpu_has_mtf(vmcs12) &&
1593 (!vcpu->arch.exception.pending ||
1594 vcpu->arch.exception.nr == DB_VECTOR))
1595 vmx->nested.mtf_pending = true;
1596 else
1597 vmx->nested.mtf_pending = false;
1598}
1599
1600static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1601{
1602 vmx_update_emulated_instruction(vcpu);
1603 return skip_emulated_instruction(vcpu);
1604}
1605
Wanpeng Licaa057a2018-03-12 04:53:03 -07001606static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1607{
1608 /*
1609 * Ensure that we clear the HLT state in the VMCS. We don't need to
1610 * explicitly skip the instruction because if the HLT state is set,
1611 * then the instruction is already executing and RIP has already been
1612 * advanced.
1613 */
1614 if (kvm_hlt_in_guest(vcpu->kvm) &&
1615 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1616 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1617}
1618
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001619static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001620{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001621 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001622 unsigned nr = vcpu->arch.exception.nr;
1623 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001624 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001625 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001626
Jim Mattsonda998b42018-10-16 14:29:22 -07001627 kvm_deliver_exception_payload(vcpu);
1628
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001629 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001630 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001631 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1632 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001633
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001634 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001635 int inc_eip = 0;
1636 if (kvm_exception_is_soft(nr))
1637 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001638 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001639 return;
1640 }
1641
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001642 WARN_ON_ONCE(vmx->emulation_required);
1643
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001644 if (kvm_exception_is_soft(nr)) {
1645 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1646 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001647 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1648 } else
1649 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1650
1651 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001652
1653 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001654}
1655
Avi Kivity6aa8b732006-12-10 02:21:36 -08001656/*
Eddie Donga75beee2007-05-17 18:55:15 +03001657 * Swap MSR entry in host/guest MSR entry array.
1658 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001659static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001660{
Avi Kivity26bb0982009-09-07 11:14:12 +03001661 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001662
1663 tmp = vmx->guest_msrs[to];
1664 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1665 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001666}
1667
1668/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001669 * Set up the vmcs to automatically save and restore system
1670 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1671 * mode, as fiddling with msrs is very expensive.
1672 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001673static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001674{
Avi Kivity26bb0982009-09-07 11:14:12 +03001675 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001676
Eddie Donga75beee2007-05-17 18:55:15 +03001677 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001678#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001679 /*
1680 * The SYSCALL MSRs are only needed on long mode guests, and only
1681 * when EFER.SCE is set.
1682 */
1683 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1684 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001685 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001686 move_msr_up(vmx, index, save_nmsrs++);
1687 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001688 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001689 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001690 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1691 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001692 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001693 }
Eddie Donga75beee2007-05-17 18:55:15 +03001694#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001695 index = __find_msr_index(vmx, MSR_EFER);
1696 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001697 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001698 index = __find_msr_index(vmx, MSR_TSC_AUX);
1699 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1700 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001701 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1702 if (index >= 0)
1703 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001704
Avi Kivity26bb0982009-09-07 11:14:12 +03001705 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001706 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001707
Yang Zhang8d146952013-01-25 10:18:50 +08001708 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001709 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001710}
1711
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001712static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001714 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001715
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001716 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001717 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001718 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1719
1720 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721}
1722
Leonid Shatz326e7422018-11-06 12:14:25 +02001723static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001724{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001725 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1726 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001727
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001728 /*
1729 * We're here if L1 chose not to trap WRMSR to TSC. According
1730 * to the spec, this should set L1's TSC; The offset that L1
1731 * set for L2 remains unchanged, and still needs to be added
1732 * to the newly set TSC to get L2's TSC.
1733 */
1734 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001735 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001736 g_tsc_offset = vmcs12->tsc_offset;
1737
1738 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1739 vcpu->arch.tsc_offset - g_tsc_offset,
1740 offset);
1741 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1742 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001743}
1744
Nadav Har'El801d3422011-05-25 23:02:23 +03001745/*
1746 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1747 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1748 * all guests if the "nested" module option is off, and can also be disabled
1749 * for a single guest by disabling its VMX cpuid bit.
1750 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001751bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001752{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001753 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001754}
1755
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001756static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1757 uint64_t val)
1758{
1759 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1760
1761 return !(val & ~valid_bits);
1762}
1763
Tom Lendacky801e4592018-02-21 13:39:51 -06001764static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1765{
Paolo Bonzini13893092018-02-26 13:40:09 +01001766 switch (msr->index) {
1767 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1768 if (!nested)
1769 return 1;
1770 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1771 default:
1772 return 1;
1773 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001774}
1775
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001776/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001777 * Reads an msr value (of 'msr_index') into 'pdata'.
1778 * Returns 0 on success, non-0 otherwise.
1779 * Assumes vcpu_load() was already called.
1780 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001781static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001782{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001783 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001784 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001785 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001786
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001787 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001788#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001789 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001790 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001791 break;
1792 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001794 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001795 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001796 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001797 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001798#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001800 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001801 case MSR_IA32_TSX_CTRL:
1802 if (!msr_info->host_initiated &&
1803 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1804 return 1;
1805 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001806 case MSR_IA32_UMWAIT_CONTROL:
1807 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1808 return 1;
1809
1810 msr_info->data = vmx->msr_ia32_umwait_control;
1811 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001812 case MSR_IA32_SPEC_CTRL:
1813 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001814 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1815 return 1;
1816
1817 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1818 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001819 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001820 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 break;
1822 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001823 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001824 break;
1825 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001826 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001828 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001829 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001830 (!msr_info->host_initiated &&
1831 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001832 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001833 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001834 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001835 case MSR_IA32_MCG_EXT_CTL:
1836 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001837 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001838 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001839 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001840 msr_info->data = vcpu->arch.mcg_ext_ctl;
1841 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001842 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001843 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001844 break;
1845 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1846 if (!nested_vmx_allowed(vcpu))
1847 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001848 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1849 &msr_info->data))
1850 return 1;
1851 /*
1852 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1853 * Hyper-V versions are still trying to use corresponding
1854 * features when they are exposed. Filter out the essential
1855 * minimum.
1856 */
1857 if (!msr_info->host_initiated &&
1858 vmx->nested.enlightened_vmcs_enabled)
1859 nested_evmcs_filter_control_msr(msr_info->index,
1860 &msr_info->data);
1861 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001862 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001863 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001864 return 1;
1865 msr_info->data = vmx->pt_desc.guest.ctl;
1866 break;
1867 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001868 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001869 return 1;
1870 msr_info->data = vmx->pt_desc.guest.status;
1871 break;
1872 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001873 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001874 !intel_pt_validate_cap(vmx->pt_desc.caps,
1875 PT_CAP_cr3_filtering))
1876 return 1;
1877 msr_info->data = vmx->pt_desc.guest.cr3_match;
1878 break;
1879 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001880 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001881 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1882 PT_CAP_topa_output) &&
1883 !intel_pt_validate_cap(vmx->pt_desc.caps,
1884 PT_CAP_single_range_output)))
1885 return 1;
1886 msr_info->data = vmx->pt_desc.guest.output_base;
1887 break;
1888 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001889 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001890 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1891 PT_CAP_topa_output) &&
1892 !intel_pt_validate_cap(vmx->pt_desc.caps,
1893 PT_CAP_single_range_output)))
1894 return 1;
1895 msr_info->data = vmx->pt_desc.guest.output_mask;
1896 break;
1897 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1898 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001899 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001900 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1901 PT_CAP_num_address_ranges)))
1902 return 1;
1903 if (index % 2)
1904 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1905 else
1906 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1907 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001908 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001909 if (!msr_info->host_initiated &&
1910 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001911 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001912 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001913 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001914 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001915 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001916 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001917 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001918 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001919 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001920 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001921 }
1922
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923 return 0;
1924}
1925
1926/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001927 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001928 * Returns 0 on success, non-0 otherwise.
1929 * Assumes vcpu_load() was already called.
1930 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001931static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001932{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001933 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001934 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001935 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001936 u32 msr_index = msr_info->index;
1937 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001938 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001939
Avi Kivity6aa8b732006-12-10 02:21:36 -08001940 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001941 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001942 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001943 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001944#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001945 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001946 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001947 vmcs_writel(GUEST_FS_BASE, data);
1948 break;
1949 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001950 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001951 vmcs_writel(GUEST_GS_BASE, data);
1952 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001953 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001954 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001955 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956#endif
1957 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001958 if (is_guest_mode(vcpu))
1959 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001960 vmcs_write32(GUEST_SYSENTER_CS, data);
1961 break;
1962 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001963 if (is_guest_mode(vcpu))
1964 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001965 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001966 break;
1967 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001968 if (is_guest_mode(vcpu))
1969 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001970 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001971 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001972 case MSR_IA32_DEBUGCTLMSR:
1973 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1974 VM_EXIT_SAVE_DEBUG_CONTROLS)
1975 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1976
1977 ret = kvm_set_msr_common(vcpu, msr_info);
1978 break;
1979
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001980 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001981 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001982 (!msr_info->host_initiated &&
1983 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001984 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001985 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001986 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001987 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001988 vmcs_write64(GUEST_BNDCFGS, data);
1989 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001990 case MSR_IA32_UMWAIT_CONTROL:
1991 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1992 return 1;
1993
1994 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1995 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1996 return 1;
1997
1998 vmx->msr_ia32_umwait_control = data;
1999 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002000 case MSR_IA32_SPEC_CTRL:
2001 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002002 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2003 return 1;
2004
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002005 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002006 return 1;
2007
2008 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002009 if (!data)
2010 break;
2011
2012 /*
2013 * For non-nested:
2014 * When it's written (to non-zero) for the first time, pass
2015 * it through.
2016 *
2017 * For nested:
2018 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002019 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002020 * vmcs02.msr_bitmap here since it gets completely overwritten
2021 * in the merging. We update the vmcs01 here for L1 as well
2022 * since it will end up touching the MSR anyway now.
2023 */
2024 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2025 MSR_IA32_SPEC_CTRL,
2026 MSR_TYPE_RW);
2027 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002028 case MSR_IA32_TSX_CTRL:
2029 if (!msr_info->host_initiated &&
2030 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2031 return 1;
2032 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2033 return 1;
2034 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002035 case MSR_IA32_PRED_CMD:
2036 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002037 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2038 return 1;
2039
2040 if (data & ~PRED_CMD_IBPB)
2041 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002042 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2043 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002044 if (!data)
2045 break;
2046
2047 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2048
2049 /*
2050 * For non-nested:
2051 * When it's written (to non-zero) for the first time, pass
2052 * it through.
2053 *
2054 * For nested:
2055 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002056 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002057 * vmcs02.msr_bitmap here since it gets completely overwritten
2058 * in the merging.
2059 */
2060 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2061 MSR_TYPE_W);
2062 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002063 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002064 if (!kvm_pat_valid(data))
2065 return 1;
2066
Sean Christopherson142e4be2019-05-07 09:06:35 -07002067 if (is_guest_mode(vcpu) &&
2068 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2069 get_vmcs12(vcpu)->guest_ia32_pat = data;
2070
Sheng Yang468d4722008-10-09 16:01:55 +08002071 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2072 vmcs_write64(GUEST_IA32_PAT, data);
2073 vcpu->arch.pat = data;
2074 break;
2075 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002076 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002077 break;
Will Auldba904632012-11-29 12:42:50 -08002078 case MSR_IA32_TSC_ADJUST:
2079 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002080 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002081 case MSR_IA32_MCG_EXT_CTL:
2082 if ((!msr_info->host_initiated &&
2083 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002084 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002085 (data & ~MCG_EXT_CTL_LMCE_EN))
2086 return 1;
2087 vcpu->arch.mcg_ext_ctl = data;
2088 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002089 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002090 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002091 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002092 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002093 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002094 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002095 if (msr_info->host_initiated && data == 0)
2096 vmx_leave_nested(vcpu);
2097 break;
2098 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002099 if (!msr_info->host_initiated)
2100 return 1; /* they are read-only */
2101 if (!nested_vmx_allowed(vcpu))
2102 return 1;
2103 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002104 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002105 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002106 vmx_rtit_ctl_check(vcpu, data) ||
2107 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002108 return 1;
2109 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2110 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002111 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002112 break;
2113 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002114 if (!pt_can_write_msr(vmx))
2115 return 1;
2116 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002117 return 1;
2118 vmx->pt_desc.guest.status = data;
2119 break;
2120 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002121 if (!pt_can_write_msr(vmx))
2122 return 1;
2123 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2124 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002125 return 1;
2126 vmx->pt_desc.guest.cr3_match = data;
2127 break;
2128 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002129 if (!pt_can_write_msr(vmx))
2130 return 1;
2131 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2132 PT_CAP_topa_output) &&
2133 !intel_pt_validate_cap(vmx->pt_desc.caps,
2134 PT_CAP_single_range_output))
2135 return 1;
2136 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002137 return 1;
2138 vmx->pt_desc.guest.output_base = data;
2139 break;
2140 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002141 if (!pt_can_write_msr(vmx))
2142 return 1;
2143 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2144 PT_CAP_topa_output) &&
2145 !intel_pt_validate_cap(vmx->pt_desc.caps,
2146 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002147 return 1;
2148 vmx->pt_desc.guest.output_mask = data;
2149 break;
2150 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002151 if (!pt_can_write_msr(vmx))
2152 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002153 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002154 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2155 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002156 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002157 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002158 return 1;
2159 if (index % 2)
2160 vmx->pt_desc.guest.addr_b[index / 2] = data;
2161 else
2162 vmx->pt_desc.guest.addr_a[index / 2] = data;
2163 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002164 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002165 if (!msr_info->host_initiated &&
2166 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002167 return 1;
2168 /* Check reserved bit, higher 32 bits should be zero */
2169 if ((data >> 32) != 0)
2170 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002171 goto find_shared_msr;
2172
Avi Kivity6aa8b732006-12-10 02:21:36 -08002173 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002174 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002175 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002176 if (msr)
2177 ret = vmx_set_guest_msr(vmx, msr, data);
2178 else
2179 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002180 }
2181
Eddie Dong2cc51562007-05-21 07:28:09 +03002182 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002183}
2184
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002185static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002187 kvm_register_mark_available(vcpu, reg);
2188
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002189 switch (reg) {
2190 case VCPU_REGS_RSP:
2191 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2192 break;
2193 case VCPU_REGS_RIP:
2194 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2195 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002196 case VCPU_EXREG_PDPTR:
2197 if (enable_ept)
2198 ept_save_pdptrs(vcpu);
2199 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002200 case VCPU_EXREG_CR3:
2201 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2202 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2203 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002204 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002205 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002206 break;
2207 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208}
2209
Avi Kivity6aa8b732006-12-10 02:21:36 -08002210static __init int cpu_has_kvm_support(void)
2211{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002212 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002213}
2214
2215static __init int vmx_disabled_by_bios(void)
2216{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002217 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2218 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219}
2220
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002221static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002222{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002223 u64 msr;
2224
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002225 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002226 intel_pt_handle_vmx(1);
2227
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002228 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2229 _ASM_EXTABLE(1b, %l[fault])
2230 : : [vmxon_pointer] "m"(vmxon_pointer)
2231 : : fault);
2232 return 0;
2233
2234fault:
2235 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2236 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
2237 intel_pt_handle_vmx(0);
2238 cr4_clear_bits(X86_CR4_VMXE);
2239
2240 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002241}
2242
Radim Krčmář13a34e02014-08-28 15:13:03 +02002243static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244{
2245 int cpu = raw_smp_processor_id();
2246 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002247 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002249 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002250 return -EBUSY;
2251
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002252 /*
2253 * This can happen if we hot-added a CPU but failed to allocate
2254 * VP assist page for it.
2255 */
2256 if (static_branch_unlikely(&enable_evmcs) &&
2257 !hv_get_vp_assist_page(cpu))
2258 return -EFAULT;
2259
Nadav Har'Eld462b812011-05-24 15:26:10 +03002260 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002261 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2262 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002263
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002264 r = kvm_cpu_vmxon(phys_addr);
2265 if (r)
2266 return r;
2267
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002268 if (enable_ept)
2269 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002270
2271 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272}
2273
Nadav Har'Eld462b812011-05-24 15:26:10 +03002274static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002275{
2276 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002277 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002278
Nadav Har'Eld462b812011-05-24 15:26:10 +03002279 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2280 loaded_vmcss_on_cpu_link)
2281 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002282}
2283
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002284
2285/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2286 * tricks.
2287 */
2288static void kvm_cpu_vmxoff(void)
2289{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002290 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002291
2292 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002293 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002294}
2295
Radim Krčmář13a34e02014-08-28 15:13:03 +02002296static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002298 vmclear_local_loaded_vmcss();
2299 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002300}
2301
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002302static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002303 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002304{
2305 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002306 u32 ctl = ctl_min | ctl_opt;
2307
2308 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2309
2310 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2311 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2312
2313 /* Ensure minimum (required) set of control bits are supported. */
2314 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002315 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002316
2317 *result = ctl;
2318 return 0;
2319}
2320
Sean Christopherson7caaa712018-12-03 13:53:01 -08002321static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2322 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002323{
2324 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002325 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002326 u32 _pin_based_exec_control = 0;
2327 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002328 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002329 u32 _vmexit_control = 0;
2330 u32 _vmentry_control = 0;
2331
Paolo Bonzini13893092018-02-26 13:40:09 +01002332 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302333 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002334#ifdef CONFIG_X86_64
2335 CPU_BASED_CR8_LOAD_EXITING |
2336 CPU_BASED_CR8_STORE_EXITING |
2337#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002338 CPU_BASED_CR3_LOAD_EXITING |
2339 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002340 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002341 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002342 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002343 CPU_BASED_MWAIT_EXITING |
2344 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002345 CPU_BASED_INVLPG_EXITING |
2346 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002347
Sheng Yangf78e0e22007-10-29 09:40:42 +08002348 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002349 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002350 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002351 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2352 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002353 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002354#ifdef CONFIG_X86_64
2355 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2356 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2357 ~CPU_BASED_CR8_STORE_EXITING;
2358#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002359 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002360 min2 = 0;
2361 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002362 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002363 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002364 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002365 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002366 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002367 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002368 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002369 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002370 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002371 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002372 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002373 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002374 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002375 SECONDARY_EXEC_RDSEED_EXITING |
2376 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002377 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002378 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002379 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002380 SECONDARY_EXEC_PT_USE_GPA |
2381 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002382 SECONDARY_EXEC_ENABLE_VMFUNC |
2383 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002384 if (adjust_vmx_controls(min2, opt2,
2385 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002386 &_cpu_based_2nd_exec_control) < 0)
2387 return -EIO;
2388 }
2389#ifndef CONFIG_X86_64
2390 if (!(_cpu_based_2nd_exec_control &
2391 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2392 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2393#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002394
2395 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2396 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002397 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002398 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2399 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002400
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002401 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002402 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002403
Sheng Yangd56f5462008-04-25 10:13:16 +08002404 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002405 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2406 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002407 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2408 CPU_BASED_CR3_STORE_EXITING |
2409 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002410 } else if (vmx_cap->ept) {
2411 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002412 pr_warn_once("EPT CAP should not exist if not support "
2413 "1-setting enable EPT VM-execution control\n");
2414 }
2415 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002416 vmx_cap->vpid) {
2417 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002418 pr_warn_once("VPID CAP should not exist if not support "
2419 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002420 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002421
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002422 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002423#ifdef CONFIG_X86_64
2424 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2425#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002426 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002427 VM_EXIT_LOAD_IA32_PAT |
2428 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002429 VM_EXIT_CLEAR_BNDCFGS |
2430 VM_EXIT_PT_CONCEAL_PIP |
2431 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002432 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2433 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002434 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002435
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002436 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2437 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2438 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002439 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2440 &_pin_based_exec_control) < 0)
2441 return -EIO;
2442
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002443 if (cpu_has_broken_vmx_preemption_timer())
2444 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002445 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002446 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002447 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2448
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002449 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002450 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2451 VM_ENTRY_LOAD_IA32_PAT |
2452 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002453 VM_ENTRY_LOAD_BNDCFGS |
2454 VM_ENTRY_PT_CONCEAL_PIP |
2455 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002456 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2457 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002458 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002459
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002460 /*
2461 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2462 * can't be used due to an errata where VM Exit may incorrectly clear
2463 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2464 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2465 */
2466 if (boot_cpu_data.x86 == 0x6) {
2467 switch (boot_cpu_data.x86_model) {
2468 case 26: /* AAK155 */
2469 case 30: /* AAP115 */
2470 case 37: /* AAT100 */
2471 case 44: /* BC86,AAY89,BD102 */
2472 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002473 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002474 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2475 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2476 "does not work properly. Using workaround\n");
2477 break;
2478 default:
2479 break;
2480 }
2481 }
2482
2483
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002484 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002485
2486 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2487 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002488 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002489
2490#ifdef CONFIG_X86_64
2491 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2492 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002493 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002494#endif
2495
2496 /* Require Write-Back (WB) memory type for VMCS accesses. */
2497 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002498 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499
Yang, Sheng002c7f72007-07-31 14:23:01 +03002500 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002501 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002502 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002503
Liran Alon2307af12018-06-29 22:59:04 +03002504 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002505
Yang, Sheng002c7f72007-07-31 14:23:01 +03002506 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2507 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002508 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002509 vmcs_conf->vmexit_ctrl = _vmexit_control;
2510 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002511
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002512 if (static_branch_unlikely(&enable_evmcs))
2513 evmcs_sanitize_exec_ctrls(vmcs_conf);
2514
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002515 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002516}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002517
Ben Gardon41836832019-02-11 11:02:52 -08002518struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002519{
2520 int node = cpu_to_node(cpu);
2521 struct page *pages;
2522 struct vmcs *vmcs;
2523
Ben Gardon41836832019-02-11 11:02:52 -08002524 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525 if (!pages)
2526 return NULL;
2527 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002528 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002529
2530 /* KVM supports Enlightened VMCS v1 only */
2531 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002532 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002533 else
Liran Alon392b2f22018-06-23 02:35:01 +03002534 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002535
Liran Alon491a6032018-06-23 02:35:12 +03002536 if (shadow)
2537 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538 return vmcs;
2539}
2540
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002541void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002542{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002543 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544}
2545
Nadav Har'Eld462b812011-05-24 15:26:10 +03002546/*
2547 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2548 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002549void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002550{
2551 if (!loaded_vmcs->vmcs)
2552 return;
2553 loaded_vmcs_clear(loaded_vmcs);
2554 free_vmcs(loaded_vmcs->vmcs);
2555 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002556 if (loaded_vmcs->msr_bitmap)
2557 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002558 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002559}
2560
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002561int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002562{
Liran Alon491a6032018-06-23 02:35:12 +03002563 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002564 if (!loaded_vmcs->vmcs)
2565 return -ENOMEM;
2566
Sean Christophersond260f9e2020-03-21 12:37:50 -07002567 vmcs_clear(loaded_vmcs->vmcs);
2568
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002569 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002570 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002571 loaded_vmcs->cpu = -1;
2572 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002573
2574 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002575 loaded_vmcs->msr_bitmap = (unsigned long *)
2576 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002577 if (!loaded_vmcs->msr_bitmap)
2578 goto out_vmcs;
2579 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002580
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002581 if (IS_ENABLED(CONFIG_HYPERV) &&
2582 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002583 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2584 struct hv_enlightened_vmcs *evmcs =
2585 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2586
2587 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2588 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002589 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002590
2591 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002592 memset(&loaded_vmcs->controls_shadow, 0,
2593 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002594
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002595 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002596
2597out_vmcs:
2598 free_loaded_vmcs(loaded_vmcs);
2599 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002600}
2601
Sam Ravnborg39959582007-06-01 00:47:13 -07002602static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603{
2604 int cpu;
2605
Zachary Amsden3230bb42009-09-29 11:38:37 -10002606 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002608 per_cpu(vmxarea, cpu) = NULL;
2609 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610}
2611
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612static __init int alloc_kvm_area(void)
2613{
2614 int cpu;
2615
Zachary Amsden3230bb42009-09-29 11:38:37 -10002616 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617 struct vmcs *vmcs;
2618
Ben Gardon41836832019-02-11 11:02:52 -08002619 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 if (!vmcs) {
2621 free_kvm_area();
2622 return -ENOMEM;
2623 }
2624
Liran Alon2307af12018-06-29 22:59:04 +03002625 /*
2626 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2627 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2628 * revision_id reported by MSR_IA32_VMX_BASIC.
2629 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002630 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002631 * TLFS, VMXArea passed as VMXON argument should
2632 * still be marked with revision_id reported by
2633 * physical CPU.
2634 */
2635 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002636 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002637
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 per_cpu(vmxarea, cpu) = vmcs;
2639 }
2640 return 0;
2641}
2642
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002643static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002644 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002646 if (!emulate_invalid_guest_state) {
2647 /*
2648 * CS and SS RPL should be equal during guest entry according
2649 * to VMX spec, but in reality it is not always so. Since vcpu
2650 * is in the middle of the transition from real mode to
2651 * protected mode it is safe to assume that RPL 0 is a good
2652 * default value.
2653 */
2654 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002655 save->selector &= ~SEGMENT_RPL_MASK;
2656 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002657 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002658 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002659 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660}
2661
2662static void enter_pmode(struct kvm_vcpu *vcpu)
2663{
2664 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002665 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666
Gleb Natapovd99e4152012-12-20 16:57:45 +02002667 /*
2668 * Update real mode segment cache. It may be not up-to-date if sement
2669 * register was written while vcpu was in a guest mode.
2670 */
2671 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2672 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2673 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2674 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2675 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2676 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2677
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002678 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002679
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002680 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681
2682 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002683 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2684 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685 vmcs_writel(GUEST_RFLAGS, flags);
2686
Rusty Russell66aee912007-07-17 23:34:16 +10002687 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2688 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002689
2690 update_exception_bitmap(vcpu);
2691
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002692 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2693 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2694 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2695 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2696 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2697 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698}
2699
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002700static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701{
Mathias Krause772e0312012-08-30 01:30:19 +02002702 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002703 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704
Gleb Natapovd99e4152012-12-20 16:57:45 +02002705 var.dpl = 0x3;
2706 if (seg == VCPU_SREG_CS)
2707 var.type = 0x3;
2708
2709 if (!emulate_invalid_guest_state) {
2710 var.selector = var.base >> 4;
2711 var.base = var.base & 0xffff0;
2712 var.limit = 0xffff;
2713 var.g = 0;
2714 var.db = 0;
2715 var.present = 1;
2716 var.s = 1;
2717 var.l = 0;
2718 var.unusable = 0;
2719 var.type = 0x3;
2720 var.avl = 0;
2721 if (save->base & 0xf)
2722 printk_once(KERN_WARNING "kvm: segment base is not "
2723 "paragraph aligned when entering "
2724 "protected mode (seg=%d)", seg);
2725 }
2726
2727 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002728 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002729 vmcs_write32(sf->limit, var.limit);
2730 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002731}
2732
2733static void enter_rmode(struct kvm_vcpu *vcpu)
2734{
2735 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002736 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002737 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002739 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2740 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2741 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2742 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2743 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002744 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2745 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002746
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002747 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748
Gleb Natapov776e58e2011-03-13 12:34:27 +02002749 /*
2750 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002751 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002752 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002753 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002754 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2755 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002756
Avi Kivity2fb92db2011-04-27 19:42:18 +03002757 vmx_segment_cache_clear(vmx);
2758
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002759 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2762
2763 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002764 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002766 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767
2768 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002769 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770 update_exception_bitmap(vcpu);
2771
Gleb Natapovd99e4152012-12-20 16:57:45 +02002772 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2773 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2774 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2775 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2776 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2777 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002778
Eddie Dong8668a3c2007-10-10 14:26:45 +08002779 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002780}
2781
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002782void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302783{
2784 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002785 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2786
2787 if (!msr)
2788 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302789
Avi Kivityf6801df2010-01-21 15:31:50 +02002790 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302791 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002792 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302793 msr->data = efer;
2794 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002795 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302796
2797 msr->data = efer & ~EFER_LME;
2798 }
2799 setup_msrs(vmx);
2800}
2801
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002802#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803
2804static void enter_lmode(struct kvm_vcpu *vcpu)
2805{
2806 u32 guest_tr_ar;
2807
Avi Kivity2fb92db2011-04-27 19:42:18 +03002808 vmx_segment_cache_clear(to_vmx(vcpu));
2809
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002811 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002812 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2813 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002815 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2816 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002817 }
Avi Kivityda38f432010-07-06 11:30:49 +03002818 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002819}
2820
2821static void exit_lmode(struct kvm_vcpu *vcpu)
2822{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002823 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002824 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002825}
2826
2827#endif
2828
Junaid Shahidfaff8752018-06-29 13:10:05 -07002829static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2830{
2831 int vpid = to_vmx(vcpu)->vpid;
2832
2833 if (!vpid_sync_vcpu_addr(vpid, addr))
2834 vpid_sync_context(vpid);
2835
2836 /*
2837 * If VPIDs are not supported or enabled, then the above is a no-op.
2838 * But we don't really need a TLB flush in that case anyway, because
2839 * each VM entry/exit includes an implicit flush when VPID is 0.
2840 */
2841}
2842
Avi Kivitye8467fd2009-12-29 18:43:06 +02002843static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2844{
2845 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2846
2847 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2848 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2849}
2850
Anthony Liguori25c4c272007-04-27 09:29:21 +03002851static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002852{
Avi Kivityfc78f512009-12-07 12:16:48 +02002853 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2854
2855 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2856 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002857}
2858
Sheng Yang14394422008-04-28 12:24:45 +08002859static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2860{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002861 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2862
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002863 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002864 return;
2865
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002866 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002867 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2868 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2869 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2870 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002871 }
2872}
2873
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002874void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002875{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002876 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2877
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002878 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002879 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2880 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2881 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2882 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002883 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002884
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002885 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002886}
2887
Sheng Yang14394422008-04-28 12:24:45 +08002888static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2889 unsigned long cr0,
2890 struct kvm_vcpu *vcpu)
2891{
Sean Christopherson2183f562019-05-07 12:17:56 -07002892 struct vcpu_vmx *vmx = to_vmx(vcpu);
2893
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002894 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002895 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002896 if (!(cr0 & X86_CR0_PG)) {
2897 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002898 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2899 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002900 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002901 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002902 } else if (!is_paging(vcpu)) {
2903 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002904 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2905 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002906 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002907 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002908 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002909
2910 if (!(cr0 & X86_CR0_WP))
2911 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002912}
2913
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002914void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002915{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002916 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002917 unsigned long hw_cr0;
2918
Sean Christopherson3de63472018-07-13 08:42:30 -07002919 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002920 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002921 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002922 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002923 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002924
Gleb Natapov218e7632013-01-21 15:36:45 +02002925 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2926 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002927
Gleb Natapov218e7632013-01-21 15:36:45 +02002928 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2929 enter_rmode(vcpu);
2930 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002932#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002933 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002934 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002935 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002936 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002937 exit_lmode(vcpu);
2938 }
2939#endif
2940
Sean Christophersonb4d18512018-03-05 12:04:40 -08002941 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002942 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2943
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002945 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002946 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002947
2948 /* depends on vcpu->arch.cr0 to be set to a new value */
2949 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950}
2951
Yu Zhang855feb62017-08-24 20:27:55 +08002952static int get_ept_level(struct kvm_vcpu *vcpu)
2953{
Sean Christopherson148d735e2020-02-07 09:37:41 -08002954 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
Sean Christophersonac69dfa2020-03-02 18:02:37 -08002955 return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
Yu Zhang855feb62017-08-24 20:27:55 +08002956 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2957 return 5;
2958 return 4;
2959}
2960
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002961u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002962{
Yu Zhang855feb62017-08-24 20:27:55 +08002963 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002964
Yu Zhang855feb62017-08-24 20:27:55 +08002965 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002966
Peter Feiner995f00a2017-06-30 17:26:32 -07002967 if (enable_ept_ad_bits &&
2968 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002969 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002970 eptp |= (root_hpa & PAGE_MASK);
2971
2972 return eptp;
2973}
2974
Paolo Bonzini727a7e22020-03-05 03:52:50 -05002975void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002976{
Tianyu Lan877ad952018-07-19 08:40:23 +00002977 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002978 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002979 unsigned long guest_cr3;
2980 u64 eptp;
2981
2982 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002983 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002984 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002985 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002986
2987 if (kvm_x86_ops->tlb_remote_flush) {
2988 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2989 to_vmx(vcpu)->ept_pointer = eptp;
2990 to_kvm_vmx(kvm)->ept_pointers_match
2991 = EPT_POINTERS_CHECK;
2992 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2993 }
2994
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002995 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
2996 if (is_guest_mode(vcpu))
2997 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002998 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00002999 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003000 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3001 guest_cr3 = vcpu->arch.cr3;
3002 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3003 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003004 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003005 }
3006
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003007 if (update_guest_cr3)
3008 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003009}
3010
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003011int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003012{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003013 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003014 /*
3015 * Pass through host's Machine Check Enable value to hw_cr4, which
3016 * is in force while we are in guest mode. Do not let guests control
3017 * this bit, even if host CR4.MCE == 0.
3018 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003019 unsigned long hw_cr4;
3020
3021 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3022 if (enable_unrestricted_guest)
3023 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003024 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003025 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3026 else
3027 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003028
Sean Christopherson64f7a112018-04-30 10:01:06 -07003029 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3030 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003031 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003032 hw_cr4 &= ~X86_CR4_UMIP;
3033 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003034 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3035 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3036 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003037 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003038
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003039 if (cr4 & X86_CR4_VMXE) {
3040 /*
3041 * To use VMXON (and later other VMX instructions), a guest
3042 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3043 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003044 * is here. We operate under the default treatment of SMM,
3045 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003046 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003047 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003048 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003049 }
David Matlack38991522016-11-29 18:14:08 -08003050
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003051 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003052 return 1;
3053
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003054 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003055
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003056 if (!enable_unrestricted_guest) {
3057 if (enable_ept) {
3058 if (!is_paging(vcpu)) {
3059 hw_cr4 &= ~X86_CR4_PAE;
3060 hw_cr4 |= X86_CR4_PSE;
3061 } else if (!(cr4 & X86_CR4_PAE)) {
3062 hw_cr4 &= ~X86_CR4_PAE;
3063 }
3064 }
3065
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003066 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003067 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3068 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3069 * to be manually disabled when guest switches to non-paging
3070 * mode.
3071 *
3072 * If !enable_unrestricted_guest, the CPU is always running
3073 * with CR0.PG=1 and CR4 needs to be modified.
3074 * If enable_unrestricted_guest, the CPU automatically
3075 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003076 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003077 if (!is_paging(vcpu))
3078 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3079 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003080
Sheng Yang14394422008-04-28 12:24:45 +08003081 vmcs_writel(CR4_READ_SHADOW, cr4);
3082 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003083 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084}
3085
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003086void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003087{
Avi Kivitya9179492011-01-03 14:28:52 +02003088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089 u32 ar;
3090
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003091 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003092 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003093 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003094 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003095 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003096 var->base = vmx_read_guest_seg_base(vmx, seg);
3097 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3098 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003099 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003100 var->base = vmx_read_guest_seg_base(vmx, seg);
3101 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3102 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3103 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003104 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105 var->type = ar & 15;
3106 var->s = (ar >> 4) & 1;
3107 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003108 /*
3109 * Some userspaces do not preserve unusable property. Since usable
3110 * segment has to be present according to VMX spec we can use present
3111 * property to amend userspace bug by making unusable segment always
3112 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3113 * segment as unusable.
3114 */
3115 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116 var->avl = (ar >> 12) & 1;
3117 var->l = (ar >> 13) & 1;
3118 var->db = (ar >> 14) & 1;
3119 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120}
3121
Avi Kivitya9179492011-01-03 14:28:52 +02003122static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3123{
Avi Kivitya9179492011-01-03 14:28:52 +02003124 struct kvm_segment s;
3125
3126 if (to_vmx(vcpu)->rmode.vm86_active) {
3127 vmx_get_segment(vcpu, &s, seg);
3128 return s.base;
3129 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003130 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003131}
3132
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003133int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003134{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003135 struct vcpu_vmx *vmx = to_vmx(vcpu);
3136
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003137 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003138 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003139 else {
3140 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003141 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003142 }
Avi Kivity69c73022011-03-07 15:26:44 +02003143}
3144
Avi Kivity653e3102007-05-07 10:55:37 +03003145static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147 u32 ar;
3148
Avi Kivityf0495f92012-06-07 17:06:10 +03003149 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003150 ar = 1 << 16;
3151 else {
3152 ar = var->type & 15;
3153 ar |= (var->s & 1) << 4;
3154 ar |= (var->dpl & 3) << 5;
3155 ar |= (var->present & 1) << 7;
3156 ar |= (var->avl & 1) << 12;
3157 ar |= (var->l & 1) << 13;
3158 ar |= (var->db & 1) << 14;
3159 ar |= (var->g & 1) << 15;
3160 }
Avi Kivity653e3102007-05-07 10:55:37 +03003161
3162 return ar;
3163}
3164
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003165void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003166{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003167 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003168 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003169
Avi Kivity2fb92db2011-04-27 19:42:18 +03003170 vmx_segment_cache_clear(vmx);
3171
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003172 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3173 vmx->rmode.segs[seg] = *var;
3174 if (seg == VCPU_SREG_TR)
3175 vmcs_write16(sf->selector, var->selector);
3176 else if (var->s)
3177 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003178 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003179 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003180
Avi Kivity653e3102007-05-07 10:55:37 +03003181 vmcs_writel(sf->base, var->base);
3182 vmcs_write32(sf->limit, var->limit);
3183 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003184
3185 /*
3186 * Fix the "Accessed" bit in AR field of segment registers for older
3187 * qemu binaries.
3188 * IA32 arch specifies that at the time of processor reset the
3189 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003190 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003191 * state vmexit when "unrestricted guest" mode is turned on.
3192 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3193 * tree. Newer qemu binaries with that qemu fix would not need this
3194 * kvm hack.
3195 */
3196 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003197 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003198
Gleb Natapovf924d662012-12-12 19:10:55 +02003199 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003200
3201out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003202 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203}
3204
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3206{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003207 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208
3209 *db = (ar >> 14) & 1;
3210 *l = (ar >> 13) & 1;
3211}
3212
Gleb Natapov89a27f42010-02-16 10:51:48 +02003213static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003215 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3216 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217}
3218
Gleb Natapov89a27f42010-02-16 10:51:48 +02003219static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003220{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003221 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3222 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223}
3224
Gleb Natapov89a27f42010-02-16 10:51:48 +02003225static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003227 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3228 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229}
3230
Gleb Natapov89a27f42010-02-16 10:51:48 +02003231static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003233 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3234 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235}
3236
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003237static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3238{
3239 struct kvm_segment var;
3240 u32 ar;
3241
3242 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003243 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003244 if (seg == VCPU_SREG_CS)
3245 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003246 ar = vmx_segment_access_rights(&var);
3247
3248 if (var.base != (var.selector << 4))
3249 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003250 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003251 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003252 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003253 return false;
3254
3255 return true;
3256}
3257
3258static bool code_segment_valid(struct kvm_vcpu *vcpu)
3259{
3260 struct kvm_segment cs;
3261 unsigned int cs_rpl;
3262
3263 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003264 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003265
Avi Kivity1872a3f2009-01-04 23:26:52 +02003266 if (cs.unusable)
3267 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003268 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003269 return false;
3270 if (!cs.s)
3271 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003272 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273 if (cs.dpl > cs_rpl)
3274 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003275 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003276 if (cs.dpl != cs_rpl)
3277 return false;
3278 }
3279 if (!cs.present)
3280 return false;
3281
3282 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3283 return true;
3284}
3285
3286static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3287{
3288 struct kvm_segment ss;
3289 unsigned int ss_rpl;
3290
3291 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003292 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003293
Avi Kivity1872a3f2009-01-04 23:26:52 +02003294 if (ss.unusable)
3295 return true;
3296 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003297 return false;
3298 if (!ss.s)
3299 return false;
3300 if (ss.dpl != ss_rpl) /* DPL != RPL */
3301 return false;
3302 if (!ss.present)
3303 return false;
3304
3305 return true;
3306}
3307
3308static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3309{
3310 struct kvm_segment var;
3311 unsigned int rpl;
3312
3313 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003314 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003315
Avi Kivity1872a3f2009-01-04 23:26:52 +02003316 if (var.unusable)
3317 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003318 if (!var.s)
3319 return false;
3320 if (!var.present)
3321 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003322 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003323 if (var.dpl < rpl) /* DPL < RPL */
3324 return false;
3325 }
3326
3327 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3328 * rights flags
3329 */
3330 return true;
3331}
3332
3333static bool tr_valid(struct kvm_vcpu *vcpu)
3334{
3335 struct kvm_segment tr;
3336
3337 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3338
Avi Kivity1872a3f2009-01-04 23:26:52 +02003339 if (tr.unusable)
3340 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003341 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003342 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003343 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003344 return false;
3345 if (!tr.present)
3346 return false;
3347
3348 return true;
3349}
3350
3351static bool ldtr_valid(struct kvm_vcpu *vcpu)
3352{
3353 struct kvm_segment ldtr;
3354
3355 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3356
Avi Kivity1872a3f2009-01-04 23:26:52 +02003357 if (ldtr.unusable)
3358 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003359 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003360 return false;
3361 if (ldtr.type != 2)
3362 return false;
3363 if (!ldtr.present)
3364 return false;
3365
3366 return true;
3367}
3368
3369static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3370{
3371 struct kvm_segment cs, ss;
3372
3373 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3374 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3375
Nadav Amitb32a9912015-03-29 16:33:04 +03003376 return ((cs.selector & SEGMENT_RPL_MASK) ==
3377 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378}
3379
3380/*
3381 * Check if guest state is valid. Returns true if valid, false if
3382 * not.
3383 * We assume that registers are always usable
3384 */
3385static bool guest_state_valid(struct kvm_vcpu *vcpu)
3386{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003387 if (enable_unrestricted_guest)
3388 return true;
3389
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003390 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003391 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3393 return false;
3394 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3395 return false;
3396 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3397 return false;
3398 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3399 return false;
3400 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3401 return false;
3402 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3403 return false;
3404 } else {
3405 /* protected mode guest state checks */
3406 if (!cs_ss_rpl_check(vcpu))
3407 return false;
3408 if (!code_segment_valid(vcpu))
3409 return false;
3410 if (!stack_segment_valid(vcpu))
3411 return false;
3412 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3413 return false;
3414 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3415 return false;
3416 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3417 return false;
3418 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3419 return false;
3420 if (!tr_valid(vcpu))
3421 return false;
3422 if (!ldtr_valid(vcpu))
3423 return false;
3424 }
3425 /* TODO:
3426 * - Add checks on RIP
3427 * - Add checks on RFLAGS
3428 */
3429
3430 return true;
3431}
3432
Mike Dayd77c26f2007-10-08 09:02:08 -04003433static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003435 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003436 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003437 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003439 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003440 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003441 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3442 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003443 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003444 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003445 r = kvm_write_guest_page(kvm, fn++, &data,
3446 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003447 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003448 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003449 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3450 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003451 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003452 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3453 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003454 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003455 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003456 r = kvm_write_guest_page(kvm, fn, &data,
3457 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3458 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003459out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003460 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003461 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003462}
3463
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003464static int init_rmode_identity_map(struct kvm *kvm)
3465{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003466 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003467 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003468 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003469 u32 tmp;
3470
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003471 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003472 mutex_lock(&kvm->slots_lock);
3473
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003474 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003475 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003476
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003477 if (!kvm_vmx->ept_identity_map_addr)
3478 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3479 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003480
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003481 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003482 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003483 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003484 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003485
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003486 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3487 if (r < 0)
3488 goto out;
3489 /* Set up identity-mapping pagetable for EPT in real mode */
3490 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3491 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3492 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3493 r = kvm_write_guest_page(kvm, identity_map_pfn,
3494 &tmp, i * sizeof(tmp), sizeof(tmp));
3495 if (r < 0)
3496 goto out;
3497 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003498 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003499
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003500out:
Tang Chena255d472014-09-16 18:41:58 +08003501 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003502 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003503}
3504
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505static void seg_setup(int seg)
3506{
Mathias Krause772e0312012-08-30 01:30:19 +02003507 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003508 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003509
3510 vmcs_write16(sf->selector, 0);
3511 vmcs_writel(sf->base, 0);
3512 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003513 ar = 0x93;
3514 if (seg == VCPU_SREG_CS)
3515 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003516
3517 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518}
3519
Sheng Yangf78e0e22007-10-29 09:40:42 +08003520static int alloc_apic_access_page(struct kvm *kvm)
3521{
Xiao Guangrong44841412012-09-07 14:14:20 +08003522 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003523 int r = 0;
3524
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003525 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003526 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003527 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003528 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3529 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003530 if (r)
3531 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003532
Tang Chen73a6d942014-09-11 13:38:00 +08003533 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003534 if (is_error_page(page)) {
3535 r = -EFAULT;
3536 goto out;
3537 }
3538
Tang Chenc24ae0d2014-09-24 15:57:58 +08003539 /*
3540 * Do not pin the page in memory, so that memory hot-unplug
3541 * is able to migrate it.
3542 */
3543 put_page(page);
3544 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003545out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003546 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003547 return r;
3548}
3549
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003550int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003551{
3552 int vpid;
3553
Avi Kivity919818a2009-03-23 18:01:29 +02003554 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003555 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003556 spin_lock(&vmx_vpid_lock);
3557 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003558 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003559 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003560 else
3561 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003562 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003563 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003564}
3565
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003566void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003567{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003568 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003569 return;
3570 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003571 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003572 spin_unlock(&vmx_vpid_lock);
3573}
3574
Yi Wang1e4329ee2018-11-08 11:22:21 +08003575static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003576 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003577{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003578 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003579
3580 if (!cpu_has_vmx_msr_bitmap())
3581 return;
3582
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003583 if (static_branch_unlikely(&enable_evmcs))
3584 evmcs_touch_msr_bitmap();
3585
Sheng Yang25c5f222008-03-28 13:18:56 +08003586 /*
3587 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3588 * have the write-low and read-high bitmap offsets the wrong way round.
3589 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3590 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003591 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003592 if (type & MSR_TYPE_R)
3593 /* read-low */
3594 __clear_bit(msr, msr_bitmap + 0x000 / f);
3595
3596 if (type & MSR_TYPE_W)
3597 /* write-low */
3598 __clear_bit(msr, msr_bitmap + 0x800 / f);
3599
Sheng Yang25c5f222008-03-28 13:18:56 +08003600 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3601 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003602 if (type & MSR_TYPE_R)
3603 /* read-high */
3604 __clear_bit(msr, msr_bitmap + 0x400 / f);
3605
3606 if (type & MSR_TYPE_W)
3607 /* write-high */
3608 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3609
3610 }
3611}
3612
Yi Wang1e4329ee2018-11-08 11:22:21 +08003613static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003614 u32 msr, int type)
3615{
3616 int f = sizeof(unsigned long);
3617
3618 if (!cpu_has_vmx_msr_bitmap())
3619 return;
3620
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003621 if (static_branch_unlikely(&enable_evmcs))
3622 evmcs_touch_msr_bitmap();
3623
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003624 /*
3625 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3626 * have the write-low and read-high bitmap offsets the wrong way round.
3627 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3628 */
3629 if (msr <= 0x1fff) {
3630 if (type & MSR_TYPE_R)
3631 /* read-low */
3632 __set_bit(msr, msr_bitmap + 0x000 / f);
3633
3634 if (type & MSR_TYPE_W)
3635 /* write-low */
3636 __set_bit(msr, msr_bitmap + 0x800 / f);
3637
3638 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3639 msr &= 0x1fff;
3640 if (type & MSR_TYPE_R)
3641 /* read-high */
3642 __set_bit(msr, msr_bitmap + 0x400 / f);
3643
3644 if (type & MSR_TYPE_W)
3645 /* write-high */
3646 __set_bit(msr, msr_bitmap + 0xc00 / f);
3647
3648 }
3649}
3650
Yi Wang1e4329ee2018-11-08 11:22:21 +08003651static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003652 u32 msr, int type, bool value)
3653{
3654 if (value)
3655 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3656 else
3657 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3658}
3659
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003660static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003661{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003662 u8 mode = 0;
3663
3664 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003665 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003666 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3667 mode |= MSR_BITMAP_MODE_X2APIC;
3668 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3669 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3670 }
3671
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003672 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003673}
3674
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003675static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3676 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003677{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003678 int msr;
3679
3680 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3681 unsigned word = msr / BITS_PER_LONG;
3682 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3683 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003684 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003685
3686 if (mode & MSR_BITMAP_MODE_X2APIC) {
3687 /*
3688 * TPR reads and writes can be virtualized even if virtual interrupt
3689 * delivery is not in use.
3690 */
3691 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3692 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3693 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3694 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3695 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3696 }
3697 }
3698}
3699
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003700void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003701{
3702 struct vcpu_vmx *vmx = to_vmx(vcpu);
3703 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3704 u8 mode = vmx_msr_bitmap_mode(vcpu);
3705 u8 changed = mode ^ vmx->msr_bitmap_mode;
3706
3707 if (!changed)
3708 return;
3709
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003710 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3711 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3712
3713 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003714}
3715
Chao Pengb08c2892018-10-24 16:05:15 +08003716void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3717{
3718 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3719 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3720 u32 i;
3721
3722 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3723 MSR_TYPE_RW, flag);
3724 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3725 MSR_TYPE_RW, flag);
3726 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3727 MSR_TYPE_RW, flag);
3728 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3729 MSR_TYPE_RW, flag);
3730 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3731 vmx_set_intercept_for_msr(msr_bitmap,
3732 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3733 vmx_set_intercept_for_msr(msr_bitmap,
3734 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3735 }
3736}
3737
Liran Alone6c67d82018-09-04 10:56:52 +03003738static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3739{
3740 struct vcpu_vmx *vmx = to_vmx(vcpu);
3741 void *vapic_page;
3742 u32 vppr;
3743 int rvi;
3744
3745 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3746 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003747 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003748 return false;
3749
Paolo Bonzini7e712682018-10-03 13:44:26 +02003750 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003751
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003752 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003753 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003754
3755 return ((rvi & 0xf0) > (vppr & 0xf0));
3756}
3757
Wincy Van06a55242017-04-28 13:13:59 +08003758static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3759 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003760{
3761#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003762 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3763
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003764 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003765 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003766 * The vector of interrupt to be delivered to vcpu had
3767 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003768 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003769 * Following cases will be reached in this block, and
3770 * we always send a notification event in all cases as
3771 * explained below.
3772 *
3773 * Case 1: vcpu keeps in non-root mode. Sending a
3774 * notification event posts the interrupt to vcpu.
3775 *
3776 * Case 2: vcpu exits to root mode and is still
3777 * runnable. PIR will be synced to vIRR before the
3778 * next vcpu entry. Sending a notification event in
3779 * this case has no effect, as vcpu is not in root
3780 * mode.
3781 *
3782 * Case 3: vcpu exits to root mode and is blocked.
3783 * vcpu_block() has already synced PIR to vIRR and
3784 * never blocks vcpu if vIRR is not cleared. Therefore,
3785 * a blocked vcpu here does not wait for any requested
3786 * interrupts in PIR, and sending a notification event
3787 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003788 */
Feng Wu28b835d2015-09-18 22:29:54 +08003789
Wincy Van06a55242017-04-28 13:13:59 +08003790 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003791 return true;
3792 }
3793#endif
3794 return false;
3795}
3796
Wincy Van705699a2015-02-03 23:58:17 +08003797static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3798 int vector)
3799{
3800 struct vcpu_vmx *vmx = to_vmx(vcpu);
3801
3802 if (is_guest_mode(vcpu) &&
3803 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003804 /*
3805 * If a posted intr is not recognized by hardware,
3806 * we will accomplish it in the next vmentry.
3807 */
3808 vmx->nested.pi_pending = true;
3809 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003810 /* the PIR and ON have been set by L1. */
3811 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3812 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003813 return 0;
3814 }
3815 return -1;
3816}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003818 * Send interrupt to vcpu via posted interrupt way.
3819 * 1. If target vcpu is running(non-root mode), send posted interrupt
3820 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3821 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3822 * interrupt from PIR in next vmentry.
3823 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003824static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003825{
3826 struct vcpu_vmx *vmx = to_vmx(vcpu);
3827 int r;
3828
Wincy Van705699a2015-02-03 23:58:17 +08003829 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3830 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003831 return 0;
3832
3833 if (!vcpu->arch.apicv_active)
3834 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003835
Yang Zhanga20ed542013-04-11 19:25:15 +08003836 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003837 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003838
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003839 /* If a previous notification has sent the IPI, nothing to do. */
3840 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003841 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003842
Wincy Van06a55242017-04-28 13:13:59 +08003843 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003844 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003845
3846 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003847}
3848
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003850 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3851 * will not change in the lifetime of the guest.
3852 * Note that host-state that does change is set elsewhere. E.g., host-state
3853 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3854 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003855void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003856{
3857 u32 low32, high32;
3858 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003859 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003860
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003861 cr0 = read_cr0();
3862 WARN_ON(cr0 & X86_CR0_TS);
3863 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003864
3865 /*
3866 * Save the most likely value for this task's CR3 in the VMCS.
3867 * We can't use __get_current_cr3_fast() because we're not atomic.
3868 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003869 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003870 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003871 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003872
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003873 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003874 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003875 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003876 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003877
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003878 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003879#ifdef CONFIG_X86_64
3880 /*
3881 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003882 * vmx_prepare_switch_to_host(), in case userspace uses
3883 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003884 */
3885 vmcs_write16(HOST_DS_SELECTOR, 0);
3886 vmcs_write16(HOST_ES_SELECTOR, 0);
3887#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003888 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3889 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003890#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003891 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3892 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3893
Sean Christopherson23420802019-04-19 22:50:57 -07003894 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003895
Sean Christopherson453eafb2018-12-20 12:25:17 -08003896 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003897
3898 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3899 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3900 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3901 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3902
3903 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3904 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3905 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3906 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003907
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003908 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003909 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003910}
3911
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003912void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003913{
3914 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3915 if (enable_ept)
3916 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003917 if (is_guest_mode(&vmx->vcpu))
3918 vmx->vcpu.arch.cr4_guest_owned_bits &=
3919 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003920 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3921}
3922
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003923u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003924{
3925 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3926
Andrey Smetanind62caab2015-11-10 15:36:33 +03003927 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003928 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003929
3930 if (!enable_vnmi)
3931 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3932
Sean Christopherson804939e2019-05-07 12:18:05 -07003933 if (!enable_preemption_timer)
3934 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3935
Yang Zhang01e439b2013-04-11 19:25:12 +08003936 return pin_based_exec_ctrl;
3937}
3938
Andrey Smetanind62caab2015-11-10 15:36:33 +03003939static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3940{
3941 struct vcpu_vmx *vmx = to_vmx(vcpu);
3942
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003943 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003944 if (cpu_has_secondary_exec_ctrls()) {
3945 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003946 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003947 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3948 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3949 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003950 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003951 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3952 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3953 }
3954
3955 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003956 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003957}
3958
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003959u32 vmx_exec_control(struct vcpu_vmx *vmx)
3960{
3961 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3962
3963 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3964 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3965
3966 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3967 exec_control &= ~CPU_BASED_TPR_SHADOW;
3968#ifdef CONFIG_X86_64
3969 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3970 CPU_BASED_CR8_LOAD_EXITING;
3971#endif
3972 }
3973 if (!enable_ept)
3974 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3975 CPU_BASED_CR3_LOAD_EXITING |
3976 CPU_BASED_INVLPG_EXITING;
3977 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3978 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3979 CPU_BASED_MONITOR_EXITING);
3980 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3981 exec_control &= ~CPU_BASED_HLT_EXITING;
3982 return exec_control;
3983}
3984
3985
Paolo Bonzini80154d72017-08-24 13:55:35 +02003986static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003987{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003988 struct kvm_vcpu *vcpu = &vmx->vcpu;
3989
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003990 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003991
Sean Christopherson2ef76192020-03-02 15:56:22 -08003992 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08003993 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003994 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003995 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3996 if (vmx->vpid == 0)
3997 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3998 if (!enable_ept) {
3999 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4000 enable_unrestricted_guest = 0;
4001 }
4002 if (!enable_unrestricted_guest)
4003 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004004 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004005 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004006 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004007 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4008 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004009 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004010
4011 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4012 * in vmx_set_cr4. */
4013 exec_control &= ~SECONDARY_EXEC_DESC;
4014
Abel Gordonabc4fc52013-04-18 14:35:25 +03004015 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4016 (handle_vmptrld).
4017 We can NOT enable shadow_vmcs here because we don't have yet
4018 a current VMCS12
4019 */
4020 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004021
4022 if (!enable_pml)
4023 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004024
Paolo Bonzini3db13482017-08-24 14:48:03 +02004025 if (vmx_xsaves_supported()) {
4026 /* Exposing XSAVES only when XSAVE is exposed */
4027 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004028 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004029 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4030 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4031
Aaron Lewis72041602019-10-21 16:30:20 -07004032 vcpu->arch.xsaves_enabled = xsaves_enabled;
4033
Paolo Bonzini3db13482017-08-24 14:48:03 +02004034 if (!xsaves_enabled)
4035 exec_control &= ~SECONDARY_EXEC_XSAVES;
4036
4037 if (nested) {
4038 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004039 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004040 SECONDARY_EXEC_XSAVES;
4041 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004042 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004043 ~SECONDARY_EXEC_XSAVES;
4044 }
4045 }
4046
Sean Christophersona7a200e2020-03-02 15:56:58 -08004047 if (cpu_has_vmx_rdtscp()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004048 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4049 if (!rdtscp_enabled)
4050 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4051
4052 if (nested) {
4053 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004054 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004055 SECONDARY_EXEC_RDTSCP;
4056 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004057 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004058 ~SECONDARY_EXEC_RDTSCP;
4059 }
4060 }
4061
Sean Christopherson5ffec6f2020-03-02 15:56:34 -08004062 if (cpu_has_vmx_invpcid()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004063 /* Exposing INVPCID only when PCID is exposed */
4064 bool invpcid_enabled =
4065 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4066 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4067
4068 if (!invpcid_enabled) {
4069 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4070 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4071 }
4072
4073 if (nested) {
4074 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004075 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004076 SECONDARY_EXEC_ENABLE_INVPCID;
4077 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004078 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004079 ~SECONDARY_EXEC_ENABLE_INVPCID;
4080 }
4081 }
4082
Jim Mattson45ec3682017-08-23 16:32:04 -07004083 if (vmx_rdrand_supported()) {
4084 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4085 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004086 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004087
4088 if (nested) {
4089 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004090 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004091 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004092 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004093 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004094 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004095 }
4096 }
4097
Jim Mattson75f4fc82017-08-23 16:32:03 -07004098 if (vmx_rdseed_supported()) {
4099 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4100 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004101 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004102
4103 if (nested) {
4104 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004105 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004106 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004107 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004108 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004109 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004110 }
4111 }
4112
Tao Xue69e72fa2019-07-16 14:55:49 +08004113 if (vmx_waitpkg_supported()) {
4114 bool waitpkg_enabled =
4115 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4116
4117 if (!waitpkg_enabled)
4118 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4119
4120 if (nested) {
4121 if (waitpkg_enabled)
4122 vmx->nested.msrs.secondary_ctls_high |=
4123 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4124 else
4125 vmx->nested.msrs.secondary_ctls_high &=
4126 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4127 }
4128 }
4129
Paolo Bonzini80154d72017-08-24 13:55:35 +02004130 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004131}
4132
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004133static void ept_set_mmio_spte_mask(void)
4134{
4135 /*
4136 * EPT Misconfigurations can be generated if the value of bits 2:0
4137 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004138 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004139 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004140 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004141}
4142
Wanpeng Lif53cd632014-12-02 19:14:58 +08004143#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004144
Sean Christopherson944c3462018-12-03 13:53:09 -08004145/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004146 * Noting that the initialization of Guest-state Area of VMCS is in
4147 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004148 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004149static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004150{
Sean Christopherson944c3462018-12-03 13:53:09 -08004151 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004152 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004153
Sheng Yang25c5f222008-03-28 13:18:56 +08004154 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004155 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004156
Avi Kivity6aa8b732006-12-10 02:21:36 -08004157 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4158
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004160 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004161
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004162 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004163
Dan Williamsdfa169b2016-06-02 11:17:24 -07004164 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004165 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004166 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004167 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004168
Andrey Smetanind62caab2015-11-10 15:36:33 +03004169 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004170 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4171 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4172 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4173 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4174
4175 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004176
Li RongQing0bcf2612015-12-03 13:29:34 +08004177 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004178 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004179 }
4180
Wanpeng Lib31c1142018-03-12 04:53:04 -07004181 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004182 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004183 vmx->ple_window = ple_window;
4184 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004185 }
4186
Xiao Guangrongc3707952011-07-12 03:28:04 +08004187 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4188 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4190
Avi Kivity9581d442010-10-19 16:46:55 +02004191 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4192 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004193 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4195 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004196
Bandan Das2a499e42017-08-03 15:54:41 -04004197 if (cpu_has_vmx_vmfunc())
4198 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4199
Eddie Dong2cc51562007-05-21 07:28:09 +03004200 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4201 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004202 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004203 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004204 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205
Radim Krčmář74545702015-04-27 15:11:25 +02004206 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4207 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004208
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004209 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210
4211 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004212 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004213
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004214 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4215 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4216
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004217 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004218
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004219 if (vmx->vpid != 0)
4220 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4221
Wanpeng Lif53cd632014-12-02 19:14:58 +08004222 if (vmx_xsaves_supported())
4223 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4224
Peter Feiner4e595162016-07-07 14:49:58 -07004225 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004226 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4227 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4228 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004229
4230 if (cpu_has_vmx_encls_vmexit())
4231 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004232
Sean Christopherson2ef76192020-03-02 15:56:22 -08004233 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004234 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4235 /* Bit[6~0] are forced to 1, writes are ignored. */
4236 vmx->pt_desc.guest.output_mask = 0x7F;
4237 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4238 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004239}
4240
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004241static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004242{
4243 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004244 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004245 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004246
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004247 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004248 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004249
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004250 vmx->msr_ia32_umwait_control = 0;
4251
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004252 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004253 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004254 kvm_set_cr8(vcpu, 0);
4255
4256 if (!init_event) {
4257 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4258 MSR_IA32_APICBASE_ENABLE;
4259 if (kvm_vcpu_is_reset_bsp(vcpu))
4260 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4261 apic_base_msr.host_initiated = true;
4262 kvm_set_apic_base(vcpu, &apic_base_msr);
4263 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004264
Avi Kivity2fb92db2011-04-27 19:42:18 +03004265 vmx_segment_cache_clear(vmx);
4266
Avi Kivity5706be02008-08-20 15:07:31 +03004267 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004268 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004269 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004270
4271 seg_setup(VCPU_SREG_DS);
4272 seg_setup(VCPU_SREG_ES);
4273 seg_setup(VCPU_SREG_FS);
4274 seg_setup(VCPU_SREG_GS);
4275 seg_setup(VCPU_SREG_SS);
4276
4277 vmcs_write16(GUEST_TR_SELECTOR, 0);
4278 vmcs_writel(GUEST_TR_BASE, 0);
4279 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4280 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4281
4282 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4283 vmcs_writel(GUEST_LDTR_BASE, 0);
4284 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4285 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4286
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004287 if (!init_event) {
4288 vmcs_write32(GUEST_SYSENTER_CS, 0);
4289 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4290 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4291 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4292 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004293
Wanpeng Lic37c2872017-11-20 14:52:21 -08004294 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004295 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004296
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004297 vmcs_writel(GUEST_GDTR_BASE, 0);
4298 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4299
4300 vmcs_writel(GUEST_IDTR_BASE, 0);
4301 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4302
Anthony Liguori443381a2010-12-06 10:53:38 -06004303 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004304 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004305 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004306 if (kvm_mpx_supported())
4307 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004308
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004309 setup_msrs(vmx);
4310
Avi Kivity6aa8b732006-12-10 02:21:36 -08004311 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4312
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004313 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004314 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004315 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004316 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004317 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004318 vmcs_write32(TPR_THRESHOLD, 0);
4319 }
4320
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004321 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004322
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004323 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004324 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004325 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004326 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004327 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004328
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004329 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004330
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004331 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004332 if (init_event)
4333 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004334}
4335
Jan Kiszkac9a79532014-03-07 20:03:15 +01004336static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004337{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004338 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004339}
4340
Jan Kiszkac9a79532014-03-07 20:03:15 +01004341static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004342{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004343 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004344 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004345 enable_irq_window(vcpu);
4346 return;
4347 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004348
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004349 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004350}
4351
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004352static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004353{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004354 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004355 uint32_t intr;
4356 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004357
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004358 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004359
Avi Kivityfa89a812008-09-01 15:57:51 +03004360 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004361 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004362 int inc_eip = 0;
4363 if (vcpu->arch.interrupt.soft)
4364 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004365 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004366 return;
4367 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004368 intr = irq | INTR_INFO_VALID_MASK;
4369 if (vcpu->arch.interrupt.soft) {
4370 intr |= INTR_TYPE_SOFT_INTR;
4371 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4372 vmx->vcpu.arch.event_exit_inst_len);
4373 } else
4374 intr |= INTR_TYPE_EXT_INTR;
4375 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004376
4377 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004378}
4379
Sheng Yangf08864b2008-05-15 18:23:25 +08004380static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4381{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004382 struct vcpu_vmx *vmx = to_vmx(vcpu);
4383
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004384 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004385 /*
4386 * Tracking the NMI-blocked state in software is built upon
4387 * finding the next open IRQ window. This, in turn, depends on
4388 * well-behaving guests: They have to keep IRQs disabled at
4389 * least as long as the NMI handler runs. Otherwise we may
4390 * cause NMI nesting, maybe breaking the guest. But as this is
4391 * highly unlikely, we can live with the residual risk.
4392 */
4393 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4394 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4395 }
4396
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004397 ++vcpu->stat.nmi_injections;
4398 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004399
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004400 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004401 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004402 return;
4403 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004404
Sheng Yangf08864b2008-05-15 18:23:25 +08004405 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4406 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004407
4408 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004409}
4410
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004411bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004412{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004413 struct vcpu_vmx *vmx = to_vmx(vcpu);
4414 bool masked;
4415
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004416 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004417 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004418 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004419 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004420 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4421 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4422 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004423}
4424
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004425void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004426{
4427 struct vcpu_vmx *vmx = to_vmx(vcpu);
4428
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004429 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004430 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4431 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4432 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4433 }
4434 } else {
4435 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4436 if (masked)
4437 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4438 GUEST_INTR_STATE_NMI);
4439 else
4440 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4441 GUEST_INTR_STATE_NMI);
4442 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004443}
4444
Jan Kiszka2505dc92013-04-14 12:12:47 +02004445static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4446{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004447 if (to_vmx(vcpu)->nested.nested_run_pending)
4448 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004449
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004450 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004451 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4452 return 0;
4453
Jan Kiszka2505dc92013-04-14 12:12:47 +02004454 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4455 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4456 | GUEST_INTR_STATE_NMI));
4457}
4458
Gleb Natapov78646122009-03-23 12:12:11 +02004459static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4460{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004461 if (to_vmx(vcpu)->nested.nested_run_pending)
4462 return false;
4463
4464 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4465 return true;
4466
4467 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004468 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4469 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004470}
4471
Izik Eiduscbc94022007-10-25 00:29:55 +02004472static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4473{
4474 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004475
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004476 if (enable_unrestricted_guest)
4477 return 0;
4478
Peter Xu6a3c6232020-01-09 09:57:16 -05004479 mutex_lock(&kvm->slots_lock);
4480 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4481 PAGE_SIZE * 3);
4482 mutex_unlock(&kvm->slots_lock);
4483
Izik Eiduscbc94022007-10-25 00:29:55 +02004484 if (ret)
4485 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004486 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004487 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004488}
4489
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004490static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4491{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004492 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004493 return 0;
4494}
4495
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004496static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004497{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004498 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004499 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004500 /*
4501 * Update instruction length as we may reinject the exception
4502 * from user space while in guest debugging mode.
4503 */
4504 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4505 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004506 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004507 return false;
4508 /* fall through */
4509 case DB_VECTOR:
4510 if (vcpu->guest_debug &
4511 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4512 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004513 /* fall through */
4514 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004515 case OF_VECTOR:
4516 case BR_VECTOR:
4517 case UD_VECTOR:
4518 case DF_VECTOR:
4519 case SS_VECTOR:
4520 case GP_VECTOR:
4521 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004522 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004523 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004524 return false;
4525}
4526
4527static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4528 int vec, u32 err_code)
4529{
4530 /*
4531 * Instruction with address size override prefix opcode 0x67
4532 * Cause the #SS fault with 0 error code in VM86 mode.
4533 */
4534 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004535 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004536 if (vcpu->arch.halt_request) {
4537 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004538 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004539 }
4540 return 1;
4541 }
4542 return 0;
4543 }
4544
4545 /*
4546 * Forward all other exceptions that are valid in real mode.
4547 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4548 * the required debugging infrastructure rework.
4549 */
4550 kvm_queue_exception(vcpu, vec);
4551 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004552}
4553
Andi Kleena0861c02009-06-08 17:37:09 +08004554/*
4555 * Trigger machine check on the host. We assume all the MSRs are already set up
4556 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4557 * We pass a fake environment to the machine check handler because we want
4558 * the guest to be always treated like user space, no matter what context
4559 * it used internally.
4560 */
4561static void kvm_machine_check(void)
4562{
4563#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4564 struct pt_regs regs = {
4565 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4566 .flags = X86_EFLAGS_IF,
4567 };
4568
4569 do_machine_check(&regs, 0);
4570#endif
4571}
4572
Avi Kivity851ba692009-08-24 11:10:17 +03004573static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004574{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004575 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004576 return 1;
4577}
4578
Sean Christopherson95b5a482019-04-19 22:50:59 -07004579static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004580{
Avi Kivity1155f762007-11-22 11:30:47 +02004581 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004582 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004583 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004584 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004585 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586
Avi Kivity1155f762007-11-22 11:30:47 +02004587 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004588 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004589
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004590 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004591 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004592
Wanpeng Li082d06e2018-04-03 16:28:48 -07004593 if (is_invalid_opcode(intr_info))
4594 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004595
Avi Kivity6aa8b732006-12-10 02:21:36 -08004596 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004597 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004599
Liran Alon9e869482018-03-12 13:12:51 +02004600 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4601 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004602
4603 /*
4604 * VMware backdoor emulation on #GP interception only handles
4605 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4606 * error code on #GP.
4607 */
4608 if (error_code) {
4609 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4610 return 1;
4611 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004612 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004613 }
4614
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004615 /*
4616 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4617 * MMIO, it is better to report an internal error.
4618 * See the comments in vmx_handle_exit.
4619 */
4620 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4621 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4622 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4623 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004624 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004625 vcpu->run->internal.data[0] = vect_info;
4626 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004627 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004628 return 0;
4629 }
4630
Avi Kivity6aa8b732006-12-10 02:21:36 -08004631 if (is_page_fault(intr_info)) {
4632 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004633 /* EPT won't cause page fault directly */
4634 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004635 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004636 }
4637
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004638 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004639
4640 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4641 return handle_rmode_exception(vcpu, ex_no, error_code);
4642
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004643 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004644 case AC_VECTOR:
4645 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4646 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004647 case DB_VECTOR:
4648 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4649 if (!(vcpu->guest_debug &
4650 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004651 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004652 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004653 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004654 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004655
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004656 kvm_queue_exception(vcpu, DB_VECTOR);
4657 return 1;
4658 }
4659 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4660 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4661 /* fall through */
4662 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004663 /*
4664 * Update instruction length as we may reinject #BP from
4665 * user space while in guest debugging mode. Reading it for
4666 * #DB as well causes no harm, it is not used in that case.
4667 */
4668 vmx->vcpu.arch.event_exit_inst_len =
4669 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004670 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004671 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004672 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4673 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004674 break;
4675 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004676 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4677 kvm_run->ex.exception = ex_no;
4678 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004679 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004680 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004681 return 0;
4682}
4683
Andrea Arcangelif399e602019-11-04 17:59:58 -05004684static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004686 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687 return 1;
4688}
4689
Avi Kivity851ba692009-08-24 11:10:17 +03004690static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004691{
Avi Kivity851ba692009-08-24 11:10:17 +03004692 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004693 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004694 return 0;
4695}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004696
Avi Kivity851ba692009-08-24 11:10:17 +03004697static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004698{
He, Qingbfdaab02007-09-12 14:18:28 +08004699 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004700 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004701 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004702
He, Qingbfdaab02007-09-12 14:18:28 +08004703 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004704 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004705
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004706 ++vcpu->stat.io_exits;
4707
Sean Christopherson432baf62018-03-08 08:57:26 -08004708 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004709 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004710
4711 port = exit_qualification >> 16;
4712 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004713 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004714
Sean Christophersondca7f122018-03-08 08:57:27 -08004715 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716}
4717
Ingo Molnar102d8322007-02-19 14:37:47 +02004718static void
4719vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4720{
4721 /*
4722 * Patch in the VMCALL instruction:
4723 */
4724 hypercall[0] = 0x0f;
4725 hypercall[1] = 0x01;
4726 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004727}
4728
Guo Chao0fa06072012-06-28 15:16:19 +08004729/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004730static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4731{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004732 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004733 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4734 unsigned long orig_val = val;
4735
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004736 /*
4737 * We get here when L2 changed cr0 in a way that did not change
4738 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004739 * but did change L0 shadowed bits. So we first calculate the
4740 * effective cr0 value that L1 would like to write into the
4741 * hardware. It consists of the L2-owned bits from the new
4742 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004743 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004744 val = (val & ~vmcs12->cr0_guest_host_mask) |
4745 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4746
David Matlack38991522016-11-29 18:14:08 -08004747 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004748 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004749
4750 if (kvm_set_cr0(vcpu, val))
4751 return 1;
4752 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004753 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004754 } else {
4755 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004756 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004757 return 1;
David Matlack38991522016-11-29 18:14:08 -08004758
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004759 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004760 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004761}
4762
4763static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4764{
4765 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004766 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4767 unsigned long orig_val = val;
4768
4769 /* analogously to handle_set_cr0 */
4770 val = (val & ~vmcs12->cr4_guest_host_mask) |
4771 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4772 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004773 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004774 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004775 return 0;
4776 } else
4777 return kvm_set_cr4(vcpu, val);
4778}
4779
Paolo Bonzini0367f202016-07-12 10:44:55 +02004780static int handle_desc(struct kvm_vcpu *vcpu)
4781{
4782 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004783 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004784}
4785
Avi Kivity851ba692009-08-24 11:10:17 +03004786static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004787{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004788 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004789 int cr;
4790 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004791 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004792 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004793
He, Qingbfdaab02007-09-12 14:18:28 +08004794 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004795 cr = exit_qualification & 15;
4796 reg = (exit_qualification >> 8) & 15;
4797 switch ((exit_qualification >> 4) & 3) {
4798 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004799 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004800 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004801 switch (cr) {
4802 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004803 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004804 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004805 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004806 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004807 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004808 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004810 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004811 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004812 case 8: {
4813 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004814 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004815 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004816 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004817 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004818 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004819 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004820 return ret;
4821 /*
4822 * TODO: we might be squashing a
4823 * KVM_GUESTDBG_SINGLESTEP-triggered
4824 * KVM_EXIT_DEBUG here.
4825 */
Avi Kivity851ba692009-08-24 11:10:17 +03004826 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004827 return 0;
4828 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004829 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004830 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004831 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004832 WARN_ONCE(1, "Guest should always own CR0.TS");
4833 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004834 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004835 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004836 case 1: /*mov from cr*/
4837 switch (cr) {
4838 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004839 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004840 val = kvm_read_cr3(vcpu);
4841 kvm_register_write(vcpu, reg, val);
4842 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004843 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004845 val = kvm_get_cr8(vcpu);
4846 kvm_register_write(vcpu, reg, val);
4847 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004848 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849 }
4850 break;
4851 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004852 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004853 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004854 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855
Kyle Huey6affcbe2016-11-29 12:40:40 -08004856 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857 default:
4858 break;
4859 }
Avi Kivity851ba692009-08-24 11:10:17 +03004860 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004861 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004862 (int)(exit_qualification >> 4) & 3, cr);
4863 return 0;
4864}
4865
Avi Kivity851ba692009-08-24 11:10:17 +03004866static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004867{
He, Qingbfdaab02007-09-12 14:18:28 +08004868 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004869 int dr, dr7, reg;
4870
4871 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4872 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4873
4874 /* First, if DR does not exist, trigger UD */
4875 if (!kvm_require_dr(vcpu, dr))
4876 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877
Jan Kiszkaf2483412010-01-20 18:20:20 +01004878 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004879 if (!kvm_require_cpl(vcpu, 0))
4880 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004881 dr7 = vmcs_readl(GUEST_DR7);
4882 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004883 /*
4884 * As the vm-exit takes precedence over the debug trap, we
4885 * need to emulate the latter, either for the host or the
4886 * guest debugging itself.
4887 */
4888 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004889 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004890 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004891 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004892 vcpu->run->debug.arch.exception = DB_VECTOR;
4893 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004894 return 0;
4895 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004896 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004897 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004898 kvm_queue_exception(vcpu, DB_VECTOR);
4899 return 1;
4900 }
4901 }
4902
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004903 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004904 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004905
4906 /*
4907 * No more DR vmexits; force a reload of the debug registers
4908 * and reenter on this instruction. The next vmexit will
4909 * retrieve the full state of the debug registers.
4910 */
4911 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4912 return 1;
4913 }
4914
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004915 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4916 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004917 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004918
4919 if (kvm_get_dr(vcpu, dr, &val))
4920 return 1;
4921 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004922 } else
Nadav Amit57773922014-06-18 17:19:23 +03004923 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004924 return 1;
4925
Kyle Huey6affcbe2016-11-29 12:40:40 -08004926 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004927}
4928
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004929static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4930{
4931 return vcpu->arch.dr6;
4932}
4933
4934static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4935{
4936}
4937
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004938static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4939{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004940 get_debugreg(vcpu->arch.db[0], 0);
4941 get_debugreg(vcpu->arch.db[1], 1);
4942 get_debugreg(vcpu->arch.db[2], 2);
4943 get_debugreg(vcpu->arch.db[3], 3);
4944 get_debugreg(vcpu->arch.dr6, 6);
4945 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4946
4947 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004948 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004949}
4950
Gleb Natapov020df072010-04-13 10:05:23 +03004951static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4952{
4953 vmcs_writel(GUEST_DR7, val);
4954}
4955
Avi Kivity851ba692009-08-24 11:10:17 +03004956static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004957{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004958 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004959 return 1;
4960}
4961
Avi Kivity851ba692009-08-24 11:10:17 +03004962static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004964 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004965
Avi Kivity3842d132010-07-27 12:30:24 +03004966 kvm_make_request(KVM_REQ_EVENT, vcpu);
4967
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004968 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004969 return 1;
4970}
4971
Avi Kivity851ba692009-08-24 11:10:17 +03004972static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004973{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004974 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004975}
4976
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004977static int handle_invd(struct kvm_vcpu *vcpu)
4978{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004979 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004980}
4981
Avi Kivity851ba692009-08-24 11:10:17 +03004982static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004983{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004984 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004985
4986 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004987 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004988}
4989
Avi Kivityfee84b02011-11-10 14:57:25 +02004990static int handle_rdpmc(struct kvm_vcpu *vcpu)
4991{
4992 int err;
4993
4994 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004995 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004996}
4997
Avi Kivity851ba692009-08-24 11:10:17 +03004998static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004999{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005000 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005001}
5002
Dexuan Cui2acf9232010-06-10 11:27:12 +08005003static int handle_xsetbv(struct kvm_vcpu *vcpu)
5004{
5005 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005006 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005007
5008 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005009 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005010 return 1;
5011}
5012
Avi Kivity851ba692009-08-24 11:10:17 +03005013static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005014{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005015 if (likely(fasteoi)) {
5016 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5017 int access_type, offset;
5018
5019 access_type = exit_qualification & APIC_ACCESS_TYPE;
5020 offset = exit_qualification & APIC_ACCESS_OFFSET;
5021 /*
5022 * Sane guest uses MOV to write EOI, with written value
5023 * not cared. So make a short-circuit here by avoiding
5024 * heavy instruction emulation.
5025 */
5026 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5027 (offset == APIC_EOI)) {
5028 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005029 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005030 }
5031 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005032 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005033}
5034
Yang Zhangc7c9c562013-01-25 10:18:51 +08005035static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5036{
5037 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5038 int vector = exit_qualification & 0xff;
5039
5040 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5041 kvm_apic_set_eoi_accelerated(vcpu, vector);
5042 return 1;
5043}
5044
Yang Zhang83d4c282013-01-25 10:18:49 +08005045static int handle_apic_write(struct kvm_vcpu *vcpu)
5046{
5047 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5048 u32 offset = exit_qualification & 0xfff;
5049
5050 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5051 kvm_apic_write_nodecode(vcpu, offset);
5052 return 1;
5053}
5054
Avi Kivity851ba692009-08-24 11:10:17 +03005055static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005056{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005057 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005058 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005059 bool has_error_code = false;
5060 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005061 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005062 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005063
5064 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005065 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005066 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005067
5068 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5069
5070 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005071 if (reason == TASK_SWITCH_GATE && idt_v) {
5072 switch (type) {
5073 case INTR_TYPE_NMI_INTR:
5074 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005075 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005076 break;
5077 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005078 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005079 kvm_clear_interrupt_queue(vcpu);
5080 break;
5081 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005082 if (vmx->idt_vectoring_info &
5083 VECTORING_INFO_DELIVER_CODE_MASK) {
5084 has_error_code = true;
5085 error_code =
5086 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5087 }
5088 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005089 case INTR_TYPE_SOFT_EXCEPTION:
5090 kvm_clear_exception_queue(vcpu);
5091 break;
5092 default:
5093 break;
5094 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005095 }
Izik Eidus37817f22008-03-24 23:14:53 +02005096 tss_selector = exit_qualification;
5097
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005098 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5099 type != INTR_TYPE_EXT_INTR &&
5100 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005101 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005102
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005103 /*
5104 * TODO: What about debug traps on tss switch?
5105 * Are we supposed to inject them and update dr6?
5106 */
Sean Christopherson10517782019-08-27 14:40:35 -07005107 return kvm_task_switch(vcpu, tss_selector,
5108 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005109 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005110}
5111
Avi Kivity851ba692009-08-24 11:10:17 +03005112static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005113{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005114 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005115 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005116 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005117
Sheng Yangf9c617f2009-03-25 10:08:52 +08005118 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005119
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005120 /*
5121 * EPT violation happened while executing iret from NMI,
5122 * "blocked by NMI" bit has to be set before next VM entry.
5123 * There are errata that may cause this bit to not be set:
5124 * AAK134, BY25.
5125 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005126 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005127 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005128 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005129 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5130
Sheng Yang14394422008-04-28 12:24:45 +08005131 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005132 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005133
Junaid Shahid27959a42016-12-06 16:46:10 -08005134 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005135 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005136 ? PFERR_USER_MASK : 0;
5137 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005138 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005139 ? PFERR_WRITE_MASK : 0;
5140 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005141 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005142 ? PFERR_FETCH_MASK : 0;
5143 /* ept page table entry is present? */
5144 error_code |= (exit_qualification &
5145 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5146 EPT_VIOLATION_EXECUTABLE))
5147 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005148
Paolo Bonzinieebed242016-11-28 14:39:58 +01005149 error_code |= (exit_qualification & 0x100) != 0 ?
5150 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005151
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005152 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005153 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005154}
5155
Avi Kivity851ba692009-08-24 11:10:17 +03005156static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005157{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005158 gpa_t gpa;
5159
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005160 /*
5161 * A nested guest cannot optimize MMIO vmexits, because we have an
5162 * nGPA here instead of the required GPA.
5163 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005164 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005165 if (!is_guest_mode(vcpu) &&
5166 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005167 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005168 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005169 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005170
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005171 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005172}
5173
Avi Kivity851ba692009-08-24 11:10:17 +03005174static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005175{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005176 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005177 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005178 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005179 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005180
5181 return 1;
5182}
5183
Mohammed Gamal80ced182009-09-01 12:48:18 +02005184static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005185{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005186 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005187 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005188 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005189
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005190 /*
5191 * We should never reach the point where we are emulating L2
5192 * due to invalid guest state as that means we incorrectly
5193 * allowed a nested VMEntry with an invalid vmcs12.
5194 */
5195 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5196
Sean Christopherson2183f562019-05-07 12:17:56 -07005197 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005198 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005199
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005200 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005201 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005202 return handle_interrupt_window(&vmx->vcpu);
5203
Radim Krčmář72875d82017-04-26 22:32:19 +02005204 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005205 return 1;
5206
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005207 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005208 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005209
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005210 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005211 vcpu->arch.exception.pending) {
5212 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5213 vcpu->run->internal.suberror =
5214 KVM_INTERNAL_ERROR_EMULATION;
5215 vcpu->run->internal.ndata = 0;
5216 return 0;
5217 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005218
Gleb Natapov8d76c492013-05-08 18:38:44 +03005219 if (vcpu->arch.halt_request) {
5220 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005221 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005222 }
5223
Sean Christopherson8fff2712019-08-27 14:40:37 -07005224 /*
5225 * Note, return 1 and not 0, vcpu_run() is responsible for
5226 * morphing the pending signal into the proper return code.
5227 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005228 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005229 return 1;
5230
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005231 if (need_resched())
5232 schedule();
5233 }
5234
Sean Christopherson8fff2712019-08-27 14:40:37 -07005235 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005236}
5237
5238static void grow_ple_window(struct kvm_vcpu *vcpu)
5239{
5240 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005241 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005242
Babu Mogerc8e88712018-03-16 16:37:24 -04005243 vmx->ple_window = __grow_ple_window(old, ple_window,
5244 ple_window_grow,
5245 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005246
Peter Xu4f75bcc2019-09-06 10:17:22 +08005247 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005248 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005249 trace_kvm_ple_window_update(vcpu->vcpu_id,
5250 vmx->ple_window, old);
5251 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005252}
5253
5254static void shrink_ple_window(struct kvm_vcpu *vcpu)
5255{
5256 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005257 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005258
Babu Mogerc8e88712018-03-16 16:37:24 -04005259 vmx->ple_window = __shrink_ple_window(old, ple_window,
5260 ple_window_shrink,
5261 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005262
Peter Xu4f75bcc2019-09-06 10:17:22 +08005263 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005264 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005265 trace_kvm_ple_window_update(vcpu->vcpu_id,
5266 vmx->ple_window, old);
5267 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005268}
5269
5270/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005271 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5272 */
5273static void wakeup_handler(void)
5274{
5275 struct kvm_vcpu *vcpu;
5276 int cpu = smp_processor_id();
5277
5278 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5279 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5280 blocked_vcpu_list) {
5281 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5282
5283 if (pi_test_on(pi_desc) == 1)
5284 kvm_vcpu_kick(vcpu);
5285 }
5286 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5287}
5288
Peng Haoe01bca22018-04-07 05:47:32 +08005289static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005290{
5291 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5292 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5293 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5294 0ull, VMX_EPT_EXECUTABLE_MASK,
5295 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005296 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005297
5298 ept_set_mmio_spte_mask();
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005299}
5300
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005302 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5303 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5304 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005305static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005306{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005307 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005308 grow_ple_window(vcpu);
5309
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005310 /*
5311 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5312 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5313 * never set PAUSE_EXITING and just set PLE if supported,
5314 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5315 */
5316 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005317 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005318}
5319
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005320static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005321{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005322 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005323}
5324
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005325static int handle_mwait(struct kvm_vcpu *vcpu)
5326{
5327 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5328 return handle_nop(vcpu);
5329}
5330
Jim Mattson45ec3682017-08-23 16:32:04 -07005331static int handle_invalid_op(struct kvm_vcpu *vcpu)
5332{
5333 kvm_queue_exception(vcpu, UD_VECTOR);
5334 return 1;
5335}
5336
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005337static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5338{
5339 return 1;
5340}
5341
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005342static int handle_monitor(struct kvm_vcpu *vcpu)
5343{
5344 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5345 return handle_nop(vcpu);
5346}
5347
Junaid Shahideb4b2482018-06-27 14:59:14 -07005348static int handle_invpcid(struct kvm_vcpu *vcpu)
5349{
5350 u32 vmx_instruction_info;
5351 unsigned long type;
5352 bool pcid_enabled;
5353 gva_t gva;
5354 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005355 unsigned i;
5356 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005357 struct {
5358 u64 pcid;
5359 u64 gla;
5360 } operand;
5361
5362 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5363 kvm_queue_exception(vcpu, UD_VECTOR);
5364 return 1;
5365 }
5366
5367 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5368 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5369
5370 if (type > 3) {
5371 kvm_inject_gp(vcpu, 0);
5372 return 1;
5373 }
5374
5375 /* According to the Intel instruction reference, the memory operand
5376 * is read even if it isn't needed (e.g., for type==all)
5377 */
5378 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005379 vmx_instruction_info, false,
5380 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005381 return 1;
5382
5383 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5384 kvm_inject_page_fault(vcpu, &e);
5385 return 1;
5386 }
5387
5388 if (operand.pcid >> 12 != 0) {
5389 kvm_inject_gp(vcpu, 0);
5390 return 1;
5391 }
5392
5393 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5394
5395 switch (type) {
5396 case INVPCID_TYPE_INDIV_ADDR:
5397 if ((!pcid_enabled && (operand.pcid != 0)) ||
5398 is_noncanonical_address(operand.gla, vcpu)) {
5399 kvm_inject_gp(vcpu, 0);
5400 return 1;
5401 }
5402 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5403 return kvm_skip_emulated_instruction(vcpu);
5404
5405 case INVPCID_TYPE_SINGLE_CTXT:
5406 if (!pcid_enabled && (operand.pcid != 0)) {
5407 kvm_inject_gp(vcpu, 0);
5408 return 1;
5409 }
5410
5411 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5412 kvm_mmu_sync_roots(vcpu);
5413 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5414 }
5415
Junaid Shahidb94742c2018-06-27 14:59:20 -07005416 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005417 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005418 == operand.pcid)
5419 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005420
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005421 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005422 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005423 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005424 * given PCID, then nothing needs to be done here because a
5425 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005426 */
5427
5428 return kvm_skip_emulated_instruction(vcpu);
5429
5430 case INVPCID_TYPE_ALL_NON_GLOBAL:
5431 /*
5432 * Currently, KVM doesn't mark global entries in the shadow
5433 * page tables, so a non-global flush just degenerates to a
5434 * global flush. If needed, we could optimize this later by
5435 * keeping track of global entries in shadow page tables.
5436 */
5437
5438 /* fall-through */
5439 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5440 kvm_mmu_unload(vcpu);
5441 return kvm_skip_emulated_instruction(vcpu);
5442
5443 default:
5444 BUG(); /* We have already checked above that type <= 3 */
5445 }
5446}
5447
Kai Huang843e4332015-01-28 10:54:28 +08005448static int handle_pml_full(struct kvm_vcpu *vcpu)
5449{
5450 unsigned long exit_qualification;
5451
5452 trace_kvm_pml_full(vcpu->vcpu_id);
5453
5454 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5455
5456 /*
5457 * PML buffer FULL happened while executing iret from NMI,
5458 * "blocked by NMI" bit has to be set before next VM entry.
5459 */
5460 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005461 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005462 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5463 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5464 GUEST_INTR_STATE_NMI);
5465
5466 /*
5467 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5468 * here.., and there's no userspace involvement needed for PML.
5469 */
5470 return 1;
5471}
5472
Yunhong Jiang64672c92016-06-13 14:19:59 -07005473static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5474{
Sean Christopherson804939e2019-05-07 12:18:05 -07005475 struct vcpu_vmx *vmx = to_vmx(vcpu);
5476
5477 if (!vmx->req_immediate_exit &&
5478 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005479 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005480
Yunhong Jiang64672c92016-06-13 14:19:59 -07005481 return 1;
5482}
5483
Sean Christophersone4027cf2018-12-03 13:53:12 -08005484/*
5485 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5486 * are overwritten by nested_vmx_setup() when nested=1.
5487 */
5488static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5489{
5490 kvm_queue_exception(vcpu, UD_VECTOR);
5491 return 1;
5492}
5493
Sean Christopherson0b665d32018-08-14 09:33:34 -07005494static int handle_encls(struct kvm_vcpu *vcpu)
5495{
5496 /*
5497 * SGX virtualization is not yet supported. There is no software
5498 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5499 * to prevent the guest from executing ENCLS.
5500 */
5501 kvm_queue_exception(vcpu, UD_VECTOR);
5502 return 1;
5503}
5504
Nadav Har'El0140cae2011-05-25 23:06:28 +03005505/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005506 * The exit handlers return 1 if the exit was handled fully and guest execution
5507 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5508 * to be done to userspace and return 0.
5509 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005510static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005511 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005513 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005514 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005515 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005516 [EXIT_REASON_CR_ACCESS] = handle_cr,
5517 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005518 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5519 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5520 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005521 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005522 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005523 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005524 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005525 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005526 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005527 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5528 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5529 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5530 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5531 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5532 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5533 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5534 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5535 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005536 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5537 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005538 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005539 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005540 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005541 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005542 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005543 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005544 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5545 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005546 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5547 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005548 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005549 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005550 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005551 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005552 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5553 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005554 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005555 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005556 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005557 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005558 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005559 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005560 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005561};
5562
5563static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005564 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005565
Avi Kivity586f9602010-11-18 13:09:54 +02005566static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5567{
5568 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5569 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5570}
5571
Kai Huanga3eaa862015-11-04 13:46:05 +08005572static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005573{
Kai Huanga3eaa862015-11-04 13:46:05 +08005574 if (vmx->pml_pg) {
5575 __free_page(vmx->pml_pg);
5576 vmx->pml_pg = NULL;
5577 }
Kai Huang843e4332015-01-28 10:54:28 +08005578}
5579
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005580static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005581{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005582 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005583 u64 *pml_buf;
5584 u16 pml_idx;
5585
5586 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5587
5588 /* Do nothing if PML buffer is empty */
5589 if (pml_idx == (PML_ENTITY_NUM - 1))
5590 return;
5591
5592 /* PML index always points to next available PML buffer entity */
5593 if (pml_idx >= PML_ENTITY_NUM)
5594 pml_idx = 0;
5595 else
5596 pml_idx++;
5597
5598 pml_buf = page_address(vmx->pml_pg);
5599 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5600 u64 gpa;
5601
5602 gpa = pml_buf[pml_idx];
5603 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005604 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005605 }
5606
5607 /* reset PML index */
5608 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5609}
5610
5611/*
5612 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5613 * Called before reporting dirty_bitmap to userspace.
5614 */
5615static void kvm_flush_pml_buffers(struct kvm *kvm)
5616{
5617 int i;
5618 struct kvm_vcpu *vcpu;
5619 /*
5620 * We only need to kick vcpu out of guest mode here, as PML buffer
5621 * is flushed at beginning of all VMEXITs, and it's obvious that only
5622 * vcpus running in guest are possible to have unflushed GPAs in PML
5623 * buffer.
5624 */
5625 kvm_for_each_vcpu(i, vcpu, kvm)
5626 kvm_vcpu_kick(vcpu);
5627}
5628
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005629static void vmx_dump_sel(char *name, uint32_t sel)
5630{
5631 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005632 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005633 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5634 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5635 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5636}
5637
5638static void vmx_dump_dtsel(char *name, uint32_t limit)
5639{
5640 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5641 name, vmcs_read32(limit),
5642 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5643}
5644
Paolo Bonzini69090812019-04-15 15:16:17 +02005645void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005646{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005647 u32 vmentry_ctl, vmexit_ctl;
5648 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5649 unsigned long cr4;
5650 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005651 int i, n;
5652
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005653 if (!dump_invalid_vmcs) {
5654 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5655 return;
5656 }
5657
5658 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5659 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5660 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5661 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5662 cr4 = vmcs_readl(GUEST_CR4);
5663 efer = vmcs_read64(GUEST_IA32_EFER);
5664 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005665 if (cpu_has_secondary_exec_ctrls())
5666 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5667
5668 pr_err("*** Guest State ***\n");
5669 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5670 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5671 vmcs_readl(CR0_GUEST_HOST_MASK));
5672 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5673 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5674 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5675 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5676 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5677 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005678 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5679 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5680 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5681 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005682 }
5683 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5684 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5685 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5686 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5687 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5688 vmcs_readl(GUEST_SYSENTER_ESP),
5689 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5690 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5691 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5692 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5693 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5694 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5695 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5696 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5697 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5698 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5699 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5700 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5701 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005702 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5703 efer, vmcs_read64(GUEST_IA32_PAT));
5704 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5705 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005706 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005707 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005708 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005709 pr_err("PerfGlobCtl = 0x%016llx\n",
5710 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005711 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005712 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005713 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5714 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5715 vmcs_read32(GUEST_ACTIVITY_STATE));
5716 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5717 pr_err("InterruptStatus = %04x\n",
5718 vmcs_read16(GUEST_INTR_STATUS));
5719
5720 pr_err("*** Host State ***\n");
5721 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5722 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5723 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5724 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5725 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5726 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5727 vmcs_read16(HOST_TR_SELECTOR));
5728 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5729 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5730 vmcs_readl(HOST_TR_BASE));
5731 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5732 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5733 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5734 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5735 vmcs_readl(HOST_CR4));
5736 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5737 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5738 vmcs_read32(HOST_IA32_SYSENTER_CS),
5739 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5740 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005741 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5742 vmcs_read64(HOST_IA32_EFER),
5743 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005744 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005745 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005746 pr_err("PerfGlobCtl = 0x%016llx\n",
5747 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005748
5749 pr_err("*** Control State ***\n");
5750 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5751 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5752 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5753 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5754 vmcs_read32(EXCEPTION_BITMAP),
5755 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5756 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5757 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5758 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5759 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5760 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5761 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5762 vmcs_read32(VM_EXIT_INTR_INFO),
5763 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5764 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5765 pr_err(" reason=%08x qualification=%016lx\n",
5766 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5767 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5768 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5769 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005770 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005771 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005772 pr_err("TSC Multiplier = 0x%016llx\n",
5773 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005774 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5775 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5776 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5777 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5778 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005779 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005780 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5781 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005782 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005783 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005784 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5785 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5786 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005787 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005788 n = vmcs_read32(CR3_TARGET_COUNT);
5789 for (i = 0; i + 1 < n; i += 4)
5790 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5791 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5792 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5793 if (i < n)
5794 pr_err("CR3 target%u=%016lx\n",
5795 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5796 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5797 pr_err("PLE Gap=%08x Window=%08x\n",
5798 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5799 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5800 pr_err("Virtual processor ID = 0x%04x\n",
5801 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5802}
5803
Avi Kivity6aa8b732006-12-10 02:21:36 -08005804/*
5805 * The guest has exited. See if we can fix it or if we need userspace
5806 * assistance.
5807 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005808static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5809 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005810{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005811 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005812 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005813 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005814
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005815 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5816
Kai Huang843e4332015-01-28 10:54:28 +08005817 /*
5818 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5819 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5820 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5821 * mode as if vcpus is in root mode, the PML buffer must has been
5822 * flushed already.
5823 */
5824 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005825 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005826
Mohammed Gamal80ced182009-09-01 12:48:18 +02005827 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005828 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005829 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005830
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005831 if (is_guest_mode(vcpu)) {
5832 /*
5833 * The host physical addresses of some pages of guest memory
5834 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5835 * Page). The CPU may write to these pages via their host
5836 * physical address while L2 is running, bypassing any
5837 * address-translation-based dirty tracking (e.g. EPT write
5838 * protection).
5839 *
5840 * Mark them dirty on every exit from L2 to prevent them from
5841 * getting out of sync with dirty tracking.
5842 */
5843 nested_mark_vmcs12_pages_dirty(vcpu);
5844
5845 if (nested_vmx_exit_reflected(vcpu, exit_reason))
5846 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
5847 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005848
Mohammed Gamal51207022010-05-31 22:40:54 +03005849 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005850 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005851 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5852 vcpu->run->fail_entry.hardware_entry_failure_reason
5853 = exit_reason;
5854 return 0;
5855 }
5856
Avi Kivity29bd8a72007-09-10 17:27:03 +03005857 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005858 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005859 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5860 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005861 = vmcs_read32(VM_INSTRUCTION_ERROR);
5862 return 0;
5863 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005864
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005865 /*
5866 * Note:
5867 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5868 * delivery event since it indicates guest is accessing MMIO.
5869 * The vm-exit can be triggered again after return to guest that
5870 * will cause infinite loop.
5871 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005872 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005873 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005874 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005875 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005876 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5877 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5878 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005879 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005880 vcpu->run->internal.data[0] = vectoring_info;
5881 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005882 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5883 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5884 vcpu->run->internal.ndata++;
5885 vcpu->run->internal.data[3] =
5886 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5887 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005888 return 0;
5889 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005890
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005891 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005892 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5893 if (vmx_interrupt_allowed(vcpu)) {
5894 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5895 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5896 vcpu->arch.nmi_pending) {
5897 /*
5898 * This CPU don't support us in finding the end of an
5899 * NMI-blocked window if the guest runs with IRQs
5900 * disabled. So we pull the trigger after 1 s of
5901 * futile waiting, but inform the user about this.
5902 */
5903 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5904 "state on VCPU %d after 1 s timeout\n",
5905 __func__, vcpu->vcpu_id);
5906 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5907 }
5908 }
5909
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005910 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5911 kvm_skip_emulated_instruction(vcpu);
5912 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005913 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005914
5915 if (exit_reason >= kvm_vmx_max_exit_handlers)
5916 goto unexpected_vmexit;
5917#ifdef CONFIG_RETPOLINE
5918 if (exit_reason == EXIT_REASON_MSR_WRITE)
5919 return kvm_emulate_wrmsr(vcpu);
5920 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5921 return handle_preemption_timer(vcpu);
5922 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
5923 return handle_interrupt_window(vcpu);
5924 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5925 return handle_external_interrupt(vcpu);
5926 else if (exit_reason == EXIT_REASON_HLT)
5927 return kvm_emulate_halt(vcpu);
5928 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5929 return handle_ept_misconfig(vcpu);
5930#endif
5931
5932 exit_reason = array_index_nospec(exit_reason,
5933 kvm_vmx_max_exit_handlers);
5934 if (!kvm_vmx_exit_handlers[exit_reason])
5935 goto unexpected_vmexit;
5936
5937 return kvm_vmx_exit_handlers[exit_reason](vcpu);
5938
5939unexpected_vmexit:
5940 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
5941 dump_vmcs();
5942 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5943 vcpu->run->internal.suberror =
5944 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5945 vcpu->run->internal.ndata = 1;
5946 vcpu->run->internal.data[0] = exit_reason;
5947 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005948}
5949
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005950/*
5951 * Software based L1D cache flush which is used when microcode providing
5952 * the cache control MSR is not loaded.
5953 *
5954 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5955 * flush it is required to read in 64 KiB because the replacement algorithm
5956 * is not exactly LRU. This could be sized at runtime via topology
5957 * information but as all relevant affected CPUs have 32KiB L1D cache size
5958 * there is no point in doing so.
5959 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005960static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005961{
5962 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005963
5964 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005965 * This code is only executed when the the flush mode is 'cond' or
5966 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005967 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005968 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005969 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005970
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005971 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005972 * Clear the per-vcpu flush bit, it gets set again
5973 * either from vcpu_run() or from one of the unsafe
5974 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005975 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005976 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005977 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005978
5979 /*
5980 * Clear the per-cpu flush bit, it gets set again from
5981 * the interrupt handlers.
5982 */
5983 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5984 kvm_clear_cpu_l1tf_flush_l1d();
5985
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005986 if (!flush_l1d)
5987 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005988 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005989
5990 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005991
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005992 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5993 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5994 return;
5995 }
5996
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005997 asm volatile(
5998 /* First ensure the pages are in the TLB */
5999 "xorl %%eax, %%eax\n"
6000 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006001 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006002 "addl $4096, %%eax\n\t"
6003 "cmpl %%eax, %[size]\n\t"
6004 "jne .Lpopulate_tlb\n\t"
6005 "xorl %%eax, %%eax\n\t"
6006 "cpuid\n\t"
6007 /* Now fill the cache */
6008 "xorl %%eax, %%eax\n"
6009 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006010 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006011 "addl $64, %%eax\n\t"
6012 "cmpl %%eax, %[size]\n\t"
6013 "jne .Lfill_cache\n\t"
6014 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006015 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006016 [size] "r" (size)
6017 : "eax", "ebx", "ecx", "edx");
6018}
6019
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006020static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006021{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006022 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006023 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006024
6025 if (is_guest_mode(vcpu) &&
6026 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6027 return;
6028
Liran Alon132f4f72019-11-11 14:30:54 +02006029 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006030 if (is_guest_mode(vcpu))
6031 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6032 else
6033 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006034}
6035
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006036void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006037{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006038 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006039 u32 sec_exec_control;
6040
Jim Mattson8d860bb2018-05-09 16:56:05 -04006041 if (!lapic_in_kernel(vcpu))
6042 return;
6043
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006044 if (!flexpriority_enabled &&
6045 !cpu_has_vmx_virtualize_x2apic_mode())
6046 return;
6047
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006048 /* Postpone execution until vmcs01 is the current VMCS. */
6049 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006050 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006051 return;
6052 }
6053
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006054 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006055 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6056 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006057
Jim Mattson8d860bb2018-05-09 16:56:05 -04006058 switch (kvm_get_apic_mode(vcpu)) {
6059 case LAPIC_MODE_INVALID:
6060 WARN_ONCE(true, "Invalid local APIC state");
6061 case LAPIC_MODE_DISABLED:
6062 break;
6063 case LAPIC_MODE_XAPIC:
6064 if (flexpriority_enabled) {
6065 sec_exec_control |=
6066 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6067 vmx_flush_tlb(vcpu, true);
6068 }
6069 break;
6070 case LAPIC_MODE_X2APIC:
6071 if (cpu_has_vmx_virtualize_x2apic_mode())
6072 sec_exec_control |=
6073 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6074 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006075 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006076 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006077
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006078 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006079}
6080
Tang Chen38b99172014-09-24 15:57:54 +08006081static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6082{
Jim Mattsonab5df312018-05-09 17:02:03 -04006083 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006084 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006085 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006086 }
Tang Chen38b99172014-09-24 15:57:54 +08006087}
6088
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006089static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006090{
6091 u16 status;
6092 u8 old;
6093
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006094 if (max_isr == -1)
6095 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006096
6097 status = vmcs_read16(GUEST_INTR_STATUS);
6098 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006099 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006100 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006101 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006102 vmcs_write16(GUEST_INTR_STATUS, status);
6103 }
6104}
6105
6106static void vmx_set_rvi(int vector)
6107{
6108 u16 status;
6109 u8 old;
6110
Wei Wang4114c272014-11-05 10:53:43 +08006111 if (vector == -1)
6112 vector = 0;
6113
Yang Zhangc7c9c562013-01-25 10:18:51 +08006114 status = vmcs_read16(GUEST_INTR_STATUS);
6115 old = (u8)status & 0xff;
6116 if ((u8)vector != old) {
6117 status &= ~0xff;
6118 status |= (u8)vector;
6119 vmcs_write16(GUEST_INTR_STATUS, status);
6120 }
6121}
6122
6123static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6124{
Liran Alon851c1a182017-12-24 18:12:56 +02006125 /*
6126 * When running L2, updating RVI is only relevant when
6127 * vmcs12 virtual-interrupt-delivery enabled.
6128 * However, it can be enabled only when L1 also
6129 * intercepts external-interrupts and in that case
6130 * we should not update vmcs02 RVI but instead intercept
6131 * interrupt. Therefore, do nothing when running L2.
6132 */
6133 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006134 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006135}
6136
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006137static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006138{
6139 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006140 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006141 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006142
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006143 WARN_ON(!vcpu->arch.apicv_active);
6144 if (pi_test_on(&vmx->pi_desc)) {
6145 pi_clear_on(&vmx->pi_desc);
6146 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006147 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006148 * But on x86 this is just a compiler barrier anyway.
6149 */
6150 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006151 max_irr_updated =
6152 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6153
6154 /*
6155 * If we are running L2 and L1 has a new pending interrupt
6156 * which can be injected, we should re-evaluate
6157 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006158 * If L1 intercepts external-interrupts, we should
6159 * exit from L2 to L1. Otherwise, interrupt should be
6160 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006161 */
Liran Alon851c1a182017-12-24 18:12:56 +02006162 if (is_guest_mode(vcpu) && max_irr_updated) {
6163 if (nested_exit_on_intr(vcpu))
6164 kvm_vcpu_exiting_guest_mode(vcpu);
6165 else
6166 kvm_make_request(KVM_REQ_EVENT, vcpu);
6167 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006168 } else {
6169 max_irr = kvm_lapic_find_highest_irr(vcpu);
6170 }
6171 vmx_hwapic_irr_update(vcpu, max_irr);
6172 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006173}
6174
Wanpeng Li17e433b2019-08-05 10:03:19 +08006175static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6176{
Joao Martins9482ae42019-11-11 17:20:10 +00006177 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6178
6179 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006180 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006181}
6182
Andrey Smetanin63086302015-11-10 15:36:32 +03006183static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006184{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006185 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006186 return;
6187
Yang Zhangc7c9c562013-01-25 10:18:51 +08006188 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6189 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6190 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6191 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6192}
6193
Paolo Bonzini967235d2016-12-19 14:03:45 +01006194static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6195{
6196 struct vcpu_vmx *vmx = to_vmx(vcpu);
6197
6198 pi_clear_on(&vmx->pi_desc);
6199 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6200}
6201
Sean Christopherson95b5a482019-04-19 22:50:59 -07006202static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006203{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006204 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006205
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006206 /* if exit due to PF check for async PF */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006207 if (is_page_fault(vmx->exit_intr_info)) {
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006208 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
Andi Kleena0861c02009-06-08 17:37:09 +08006209 /* Handle machine checks before interrupts are enabled */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006210 } else if (is_machine_check(vmx->exit_intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006211 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006212 /* We need to handle NMIs before interrupts are enabled */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006213 } else if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006214 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006215 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006216 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006217 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006218}
Gleb Natapov20f65982009-05-11 13:35:55 +03006219
Sean Christopherson95b5a482019-04-19 22:50:59 -07006220static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006221{
Sean Christopherson49def502019-04-19 22:50:56 -07006222 unsigned int vector;
6223 unsigned long entry;
6224#ifdef CONFIG_X86_64
6225 unsigned long tmp;
6226#endif
6227 gate_desc *desc;
6228 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006229
Sean Christopherson49def502019-04-19 22:50:56 -07006230 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6231 if (WARN_ONCE(!is_external_intr(intr_info),
6232 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6233 return;
6234
6235 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006236 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006237 entry = gate_offset(desc);
6238
Sean Christopherson165072b2019-04-19 22:50:58 -07006239 kvm_before_interrupt(vcpu);
6240
Sean Christopherson49def502019-04-19 22:50:56 -07006241 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006242#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006243 "mov %%" _ASM_SP ", %[sp]\n\t"
6244 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6245 "push $%c[ss]\n\t"
6246 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006247#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006248 "pushf\n\t"
6249 __ASM_SIZE(push) " $%c[cs]\n\t"
6250 CALL_NOSPEC
6251 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006252#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006253 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006254#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006255 ASM_CALL_CONSTRAINT
6256 :
6257 THUNK_TARGET(entry),
6258 [ss]"i"(__KERNEL_DS),
6259 [cs]"i"(__KERNEL_CS)
6260 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006261
6262 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006263}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006264STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6265
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006266static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6267 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006268{
6269 struct vcpu_vmx *vmx = to_vmx(vcpu);
6270
6271 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6272 handle_external_interrupt_irqoff(vcpu);
6273 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6274 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006275 else if (!is_guest_mode(vcpu) &&
6276 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6277 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006278}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006279
Tom Lendackybc226f02018-05-10 22:06:39 +02006280static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006281{
Tom Lendackybc226f02018-05-10 22:06:39 +02006282 switch (index) {
6283 case MSR_IA32_SMBASE:
6284 /*
6285 * We cannot do SMM unless we can run the guest in big
6286 * real mode.
6287 */
6288 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006289 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6290 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006291 case MSR_AMD64_VIRT_SPEC_CTRL:
6292 /* This is AMD only. */
6293 return false;
6294 default:
6295 return true;
6296 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006297}
6298
Avi Kivity51aa01d2010-07-20 14:31:20 +03006299static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6300{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006301 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006302 bool unblock_nmi;
6303 u8 vector;
6304 bool idtv_info_valid;
6305
6306 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006307
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006308 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006309 if (vmx->loaded_vmcs->nmi_known_unmasked)
6310 return;
6311 /*
6312 * Can't use vmx->exit_intr_info since we're not sure what
6313 * the exit reason is.
6314 */
6315 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6316 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6317 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6318 /*
6319 * SDM 3: 27.7.1.2 (September 2008)
6320 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6321 * a guest IRET fault.
6322 * SDM 3: 23.2.2 (September 2008)
6323 * Bit 12 is undefined in any of the following cases:
6324 * If the VM exit sets the valid bit in the IDT-vectoring
6325 * information field.
6326 * If the VM exit is due to a double fault.
6327 */
6328 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6329 vector != DF_VECTOR && !idtv_info_valid)
6330 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6331 GUEST_INTR_STATE_NMI);
6332 else
6333 vmx->loaded_vmcs->nmi_known_unmasked =
6334 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6335 & GUEST_INTR_STATE_NMI);
6336 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6337 vmx->loaded_vmcs->vnmi_blocked_time +=
6338 ktime_to_ns(ktime_sub(ktime_get(),
6339 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006340}
6341
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006342static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006343 u32 idt_vectoring_info,
6344 int instr_len_field,
6345 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006346{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006347 u8 vector;
6348 int type;
6349 bool idtv_info_valid;
6350
6351 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006352
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006353 vcpu->arch.nmi_injected = false;
6354 kvm_clear_exception_queue(vcpu);
6355 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006356
6357 if (!idtv_info_valid)
6358 return;
6359
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006360 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006361
Avi Kivity668f6122008-07-02 09:28:55 +03006362 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6363 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006364
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006365 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006366 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006367 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006368 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006369 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006370 * Clear bit "block by NMI" before VM entry if a NMI
6371 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006372 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006373 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006374 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006375 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006376 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006377 /* fall through */
6378 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006379 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006380 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006381 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006382 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006383 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006384 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006385 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006386 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006387 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006388 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006389 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006390 break;
6391 default:
6392 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006393 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006394}
6395
Avi Kivity83422e12010-07-20 14:43:23 +03006396static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6397{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006398 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006399 VM_EXIT_INSTRUCTION_LEN,
6400 IDT_VECTORING_ERROR_CODE);
6401}
6402
Avi Kivityb463a6f2010-07-20 15:06:17 +03006403static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6404{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006405 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006406 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6407 VM_ENTRY_INSTRUCTION_LEN,
6408 VM_ENTRY_EXCEPTION_ERROR_CODE);
6409
6410 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6411}
6412
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006413static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6414{
6415 int i, nr_msrs;
6416 struct perf_guest_switch_msr *msrs;
6417
6418 msrs = perf_guest_get_msrs(&nr_msrs);
6419
6420 if (!msrs)
6421 return;
6422
6423 for (i = 0; i < nr_msrs; i++)
6424 if (msrs[i].host == msrs[i].guest)
6425 clear_atomic_switch_msr(vmx, msrs[i].msr);
6426 else
6427 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006428 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006429}
6430
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006431static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6432{
6433 u32 host_umwait_control;
6434
6435 if (!vmx_has_waitpkg(vmx))
6436 return;
6437
6438 host_umwait_control = get_umwait_control_msr();
6439
6440 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6441 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6442 vmx->msr_ia32_umwait_control,
6443 host_umwait_control, false);
6444 else
6445 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6446}
6447
Sean Christophersonf459a702018-08-27 15:21:11 -07006448static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006449{
6450 struct vcpu_vmx *vmx = to_vmx(vcpu);
6451 u64 tscl;
6452 u32 delta_tsc;
6453
Sean Christophersond264ee02018-08-27 15:21:12 -07006454 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006455 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6456 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6457 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006458 tscl = rdtsc();
6459 if (vmx->hv_deadline_tsc > tscl)
6460 /* set_hv_timer ensures the delta fits in 32-bits */
6461 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6462 cpu_preemption_timer_multi);
6463 else
6464 delta_tsc = 0;
6465
Sean Christopherson804939e2019-05-07 12:18:05 -07006466 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6467 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6468 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6469 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6470 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006471 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006472}
6473
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006474void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006475{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006476 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6477 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6478 vmcs_writel(HOST_RSP, host_rsp);
6479 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006480}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006481
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006482bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006483
6484static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6485{
6486 struct vcpu_vmx *vmx = to_vmx(vcpu);
6487 unsigned long cr3, cr4;
6488
6489 /* Record the guest's net vcpu time for enforced NMI injections. */
6490 if (unlikely(!enable_vnmi &&
6491 vmx->loaded_vmcs->soft_vnmi_blocked))
6492 vmx->loaded_vmcs->entry_time = ktime_get();
6493
6494 /* Don't enter VMX if guest state is invalid, let the exit handler
6495 start emulation until we arrive back to a valid state */
6496 if (vmx->emulation_required)
6497 return;
6498
6499 if (vmx->ple_window_dirty) {
6500 vmx->ple_window_dirty = false;
6501 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6502 }
6503
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006504 /*
6505 * We did this in prepare_switch_to_guest, because it needs to
6506 * be within srcu_read_lock.
6507 */
6508 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006509
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006510 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006511 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006512 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006513 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6514
6515 cr3 = __get_current_cr3_fast();
6516 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6517 vmcs_writel(HOST_CR3, cr3);
6518 vmx->loaded_vmcs->host_state.cr3 = cr3;
6519 }
6520
6521 cr4 = cr4_read_shadow();
6522 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6523 vmcs_writel(HOST_CR4, cr4);
6524 vmx->loaded_vmcs->host_state.cr4 = cr4;
6525 }
6526
6527 /* When single-stepping over STI and MOV SS, we must clear the
6528 * corresponding interruptibility bits in the guest state. Otherwise
6529 * vmentry fails as it then expects bit 14 (BS) in pending debug
6530 * exceptions being set, but that's not correct for the guest debugging
6531 * case. */
6532 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6533 vmx_set_interrupt_shadow(vcpu, 0);
6534
Aaron Lewis139a12c2019-10-21 16:30:25 -07006535 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006536
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006537 if (static_cpu_has(X86_FEATURE_PKU) &&
6538 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6539 vcpu->arch.pkru != vmx->host_pkru)
6540 __write_pkru(vcpu->arch.pkru);
6541
6542 pt_guest_enter(vmx);
6543
Wanpeng Li041bc422020-03-13 11:55:18 +08006544 if (vcpu_to_pmu(vcpu)->version)
6545 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006546 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006547
Sean Christopherson804939e2019-05-07 12:18:05 -07006548 if (enable_preemption_timer)
6549 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006550
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006551 if (lapic_in_kernel(vcpu) &&
6552 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6553 kvm_wait_lapic_expire(vcpu);
6554
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006555 /*
6556 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6557 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6558 * is no need to worry about the conditional branch over the wrmsr
6559 * being speculatively taken.
6560 */
6561 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6562
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006563 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006564 if (static_branch_unlikely(&vmx_l1d_should_flush))
6565 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006566 else if (static_branch_unlikely(&mds_user_clear))
6567 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006568
6569 if (vcpu->arch.cr2 != read_cr2())
6570 write_cr2(vcpu->arch.cr2);
6571
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006572 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6573 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006574
6575 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006576
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006577 /*
6578 * We do not use IBRS in the kernel. If this vCPU has used the
6579 * SPEC_CTRL MSR it may have left it on; save the value and
6580 * turn it off. This is much more efficient than blindly adding
6581 * it to the atomic save/restore list. Especially as the former
6582 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6583 *
6584 * For non-nested case:
6585 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6586 * save it.
6587 *
6588 * For nested case:
6589 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6590 * save it.
6591 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006592 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006593 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006594
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006595 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006596
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006597 /* All fields are clean at this point */
6598 if (static_branch_unlikely(&enable_evmcs))
6599 current_evmcs->hv_clean_fields |=
6600 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6601
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006602 if (static_branch_unlikely(&enable_evmcs))
6603 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6604
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006605 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006606 if (vmx->host_debugctlmsr)
6607 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006608
Avi Kivityaa67f602012-08-01 16:48:03 +03006609#ifndef CONFIG_X86_64
6610 /*
6611 * The sysexit path does not restore ds/es, so we must set them to
6612 * a reasonable value ourselves.
6613 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006614 * We can't defer this to vmx_prepare_switch_to_host() since that
6615 * function may be executed in interrupt context, which saves and
6616 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006617 */
6618 loadsegment(ds, __USER_DS);
6619 loadsegment(es, __USER_DS);
6620#endif
6621
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006622 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006623 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006624 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006625 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006626 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006627 vcpu->arch.regs_dirty = 0;
6628
Chao Peng2ef444f2018-10-24 16:05:12 +08006629 pt_guest_exit(vmx);
6630
Gleb Natapove0b890d2013-09-25 12:51:33 +03006631 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006632 * eager fpu is enabled if PKEY is supported and CR4 is switched
6633 * back on host, so it is safe to read guest PKRU from current
6634 * XSAVE.
6635 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006636 if (static_cpu_has(X86_FEATURE_PKU) &&
6637 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006638 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006639 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006640 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006641 }
6642
Aaron Lewis139a12c2019-10-21 16:30:25 -07006643 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006644
Gleb Natapove0b890d2013-09-25 12:51:33 +03006645 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006646 vmx->idt_vectoring_info = 0;
6647
6648 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006649 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6650 kvm_machine_check();
6651
Jim Mattsonb060ca32017-09-14 16:31:42 -07006652 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6653 return;
6654
6655 vmx->loaded_vmcs->launched = 1;
6656 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006657
Avi Kivity51aa01d2010-07-20 14:31:20 +03006658 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006659 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006660}
6661
Avi Kivity6aa8b732006-12-10 02:21:36 -08006662static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6663{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006664 struct vcpu_vmx *vmx = to_vmx(vcpu);
6665
Kai Huang843e4332015-01-28 10:54:28 +08006666 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006667 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006668 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006669 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006670 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006671}
6672
Sean Christopherson987b2592019-12-18 13:54:55 -08006673static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006674{
Ben Gardon41836832019-02-11 11:02:52 -08006675 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006676 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006677 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006678
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006679 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6680 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006681
Peter Feiner4e595162016-07-07 14:49:58 -07006682 err = -ENOMEM;
6683
Sean Christopherson034d8e22019-12-18 13:54:49 -08006684 vmx->vpid = allocate_vpid();
6685
Peter Feiner4e595162016-07-07 14:49:58 -07006686 /*
6687 * If PML is turned on, failure on enabling PML just results in failure
6688 * of creating the vcpu, therefore we can simplify PML logic (by
6689 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006690 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006691 */
6692 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006693 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006694 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006695 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006696 }
6697
Jim Mattson7d737102019-12-03 16:24:42 -08006698 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006699
Xiaoyao Li4be53412019-10-20 17:11:00 +08006700 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6701 u32 index = vmx_msr_index[i];
6702 u32 data_low, data_high;
6703 int j = vmx->nmsrs;
6704
6705 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6706 continue;
6707 if (wrmsr_safe(index, data_low, data_high) < 0)
6708 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006709
Xiaoyao Li4be53412019-10-20 17:11:00 +08006710 vmx->guest_msrs[j].index = i;
6711 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006712 switch (index) {
6713 case MSR_IA32_TSX_CTRL:
6714 /*
6715 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6716 * let's avoid changing CPUID bits under the host
6717 * kernel's feet.
6718 */
6719 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6720 break;
6721 default:
6722 vmx->guest_msrs[j].mask = -1ull;
6723 break;
6724 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006725 ++vmx->nmsrs;
6726 }
6727
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006728 err = alloc_loaded_vmcs(&vmx->vmcs01);
6729 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006730 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006731
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006732 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006733 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006734 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6735 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6736 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6737 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6738 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6739 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006740 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006741 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6742 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6743 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6744 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6745 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006746 vmx->msr_bitmap_mode = 0;
6747
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006748 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006749 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006750 vmx_vcpu_load(vcpu, cpu);
6751 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006752 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006753 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006754 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006755 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006756 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006757 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006758 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006759 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006760
Sean Christophersone90008d2018-03-05 12:04:37 -08006761 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006762 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006763 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006764 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006765 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006766
Roman Kagan63aff652018-07-19 21:59:07 +03006767 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006768 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006769 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006770 else
6771 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006772
Wincy Van705699a2015-02-03 23:58:17 +08006773 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006774 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006775
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006776 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006777 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006778
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006779 /*
6780 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6781 * or POSTED_INTR_WAKEUP_VECTOR.
6782 */
6783 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6784 vmx->pi_desc.sn = 1;
6785
Lan Tianyu53963a72018-12-06 15:34:36 +08006786 vmx->ept_pointer = INVALID_PAGE;
6787
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006788 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006789
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006790free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006791 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006792free_pml:
6793 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006794free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006795 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006796 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006797}
6798
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006799#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6800#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006801
Wanpeng Lib31c1142018-03-12 04:53:04 -07006802static int vmx_vm_init(struct kvm *kvm)
6803{
Tianyu Lan877ad952018-07-19 08:40:23 +00006804 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6805
Wanpeng Lib31c1142018-03-12 04:53:04 -07006806 if (!ple_gap)
6807 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006808
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006809 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6810 switch (l1tf_mitigation) {
6811 case L1TF_MITIGATION_OFF:
6812 case L1TF_MITIGATION_FLUSH_NOWARN:
6813 /* 'I explicitly don't care' is set */
6814 break;
6815 case L1TF_MITIGATION_FLUSH:
6816 case L1TF_MITIGATION_FLUSH_NOSMT:
6817 case L1TF_MITIGATION_FULL:
6818 /*
6819 * Warn upon starting the first VM in a potentially
6820 * insecure environment.
6821 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006822 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006823 pr_warn_once(L1TF_MSG_SMT);
6824 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6825 pr_warn_once(L1TF_MSG_L1D);
6826 break;
6827 case L1TF_MITIGATION_FULL_FORCE:
6828 /* Flush is enforced */
6829 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006830 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006831 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006832 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006833 return 0;
6834}
6835
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006836static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006837{
6838 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006839 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006840
Sean Christophersonff10e222019-12-20 20:45:10 -08006841 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6842 !this_cpu_has(X86_FEATURE_VMX)) {
6843 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6844 return -EIO;
6845 }
6846
Sean Christopherson7caaa712018-12-03 13:53:01 -08006847 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006848 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006849 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006850 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006851 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6852 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6853 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006854 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006855 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006856 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006857}
6858
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006859static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006860{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006861 u8 cache;
6862 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006863
Chia-I Wu222f06e2020-02-13 13:30:34 -08006864 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6865 * memory aliases with conflicting memory types and sometimes MCEs.
6866 * We have to be careful as to what are honored and when.
6867 *
6868 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6869 * UC. The effective memory type is UC or WC depending on guest PAT.
6870 * This was historically the source of MCEs and we want to be
6871 * conservative.
6872 *
6873 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
6874 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
6875 * EPT memory type is set to WB. The effective memory type is forced
6876 * WB.
6877 *
6878 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
6879 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08006880 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08006881
Paolo Bonzini606decd2015-10-01 13:12:47 +02006882 if (is_mmio) {
6883 cache = MTRR_TYPE_UNCACHABLE;
6884 goto exit;
6885 }
6886
6887 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006888 ipat = VMX_EPT_IPAT_BIT;
6889 cache = MTRR_TYPE_WRBACK;
6890 goto exit;
6891 }
6892
6893 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6894 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006895 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006896 cache = MTRR_TYPE_WRBACK;
6897 else
6898 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006899 goto exit;
6900 }
6901
Xiao Guangrongff536042015-06-15 16:55:22 +08006902 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006903
6904exit:
6905 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006906}
6907
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006908static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006909{
6910 /*
6911 * These bits in the secondary execution controls field
6912 * are dynamic, the others are mostly based on the hypervisor
6913 * architecture and the guest's CPUID. Do not touch the
6914 * dynamic bits.
6915 */
6916 u32 mask =
6917 SECONDARY_EXEC_SHADOW_VMCS |
6918 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006919 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6920 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006921
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006922 u32 new_ctl = vmx->secondary_exec_control;
6923 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006924
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006925 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006926}
6927
David Matlack8322ebb2016-11-29 18:14:09 -08006928/*
6929 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6930 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6931 */
6932static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6933{
6934 struct vcpu_vmx *vmx = to_vmx(vcpu);
6935 struct kvm_cpuid_entry2 *entry;
6936
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006937 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6938 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006939
6940#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6941 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006942 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006943} while (0)
6944
6945 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006946 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
6947 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
6948 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
6949 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
6950 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
6951 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
6952 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
6953 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
6954 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
6955 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
6956 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
6957 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
6958 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
6959 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08006960
6961 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006962 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
6963 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
6964 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
6965 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
6966 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
6967 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08006968
6969#undef cr4_fixed1_update
6970}
6971
Liran Alon5f76f6f2018-09-14 03:25:52 +03006972static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6973{
6974 struct vcpu_vmx *vmx = to_vmx(vcpu);
6975
6976 if (kvm_mpx_supported()) {
6977 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6978
6979 if (mpx_enabled) {
6980 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6981 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6982 } else {
6983 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6984 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6985 }
6986 }
6987}
6988
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006989static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6990{
6991 struct vcpu_vmx *vmx = to_vmx(vcpu);
6992 struct kvm_cpuid_entry2 *best = NULL;
6993 int i;
6994
6995 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6996 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6997 if (!best)
6998 return;
6999 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7000 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7001 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7002 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7003 }
7004
7005 /* Get the number of configurable Address Ranges for filtering */
7006 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7007 PT_CAP_num_address_ranges);
7008
7009 /* Initialize and clear the no dependency bits */
7010 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7011 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7012
7013 /*
7014 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7015 * will inject an #GP
7016 */
7017 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7018 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7019
7020 /*
7021 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7022 * PSBFreq can be set
7023 */
7024 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7025 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7026 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7027
7028 /*
7029 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7030 * MTCFreq can be set
7031 */
7032 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7033 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7034 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7035
7036 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7037 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7038 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7039 RTIT_CTL_PTW_EN);
7040
7041 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7042 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7043 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7044
7045 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7046 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7047 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7048
7049 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7050 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7051 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7052
7053 /* unmask address range configure area */
7054 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007055 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007056}
7057
Sheng Yang0e851882009-12-18 16:48:46 +08007058static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7059{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007060 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007061
Aaron Lewis72041602019-10-21 16:30:20 -07007062 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7063 vcpu->arch.xsaves_enabled = false;
7064
Paolo Bonzini80154d72017-08-24 13:55:35 +02007065 if (cpu_has_secondary_exec_ctrls()) {
7066 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007067 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007068 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007069
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007070 if (nested_vmx_allowed(vcpu))
7071 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007072 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7073 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007074 else
7075 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007076 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7077 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007078
Liran Alon5f76f6f2018-09-14 03:25:52 +03007079 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007080 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007081 nested_vmx_entry_exit_ctls_update(vcpu);
7082 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007083
7084 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7085 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7086 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007087
7088 if (boot_cpu_has(X86_FEATURE_RTM)) {
7089 struct shared_msr_entry *msr;
7090 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7091 if (msr) {
7092 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7093 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7094 }
7095 }
Sheng Yang0e851882009-12-18 16:48:46 +08007096}
7097
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007098static __init void vmx_set_cpu_caps(void)
7099{
7100 kvm_set_cpu_caps();
7101
7102 /* CPUID 0x1 */
7103 if (nested)
7104 kvm_cpu_cap_set(X86_FEATURE_VMX);
7105
7106 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007107 if (kvm_mpx_supported())
7108 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7109 if (cpu_has_vmx_invpcid())
7110 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
7111 if (vmx_pt_mode_is_host_guest())
7112 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007113
7114 /* PKU is not yet implemented for shadow paging. */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007115 if (enable_ept && boot_cpu_has(X86_FEATURE_OSPKE))
7116 kvm_cpu_cap_check_and_set(X86_FEATURE_PKU);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007117
Sean Christopherson90d2f602020-03-02 15:56:47 -08007118 if (vmx_umip_emulated())
7119 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7120
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007121 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007122 supported_xss = 0;
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007123 if (!vmx_xsaves_supported())
7124 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7125
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007126 /* CPUID 0x80000001 */
7127 if (!cpu_has_vmx_rdtscp())
7128 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
7129}
7130
Sean Christophersond264ee02018-08-27 15:21:12 -07007131static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7132{
7133 to_vmx(vcpu)->req_immediate_exit = true;
7134}
7135
Oliver Upton35a57132020-02-04 15:26:31 -08007136static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7137 struct x86_instruction_info *info)
7138{
7139 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7140 unsigned short port;
7141 bool intercept;
7142 int size;
7143
7144 if (info->intercept == x86_intercept_in ||
7145 info->intercept == x86_intercept_ins) {
7146 port = info->src_val;
7147 size = info->dst_bytes;
7148 } else {
7149 port = info->dst_val;
7150 size = info->src_bytes;
7151 }
7152
7153 /*
7154 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7155 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7156 * control.
7157 *
7158 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7159 */
7160 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7161 intercept = nested_cpu_has(vmcs12,
7162 CPU_BASED_UNCOND_IO_EXITING);
7163 else
7164 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7165
7166 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7167}
7168
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007169static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7170 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007171 enum x86_intercept_stage stage,
7172 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007173{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007174 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007175
Oliver Upton35a57132020-02-04 15:26:31 -08007176 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007177 /*
7178 * RDPID causes #UD if disabled through secondary execution controls.
7179 * Because it is marked as EmulateOnUD, we need to intercept it here.
7180 */
Oliver Upton35a57132020-02-04 15:26:31 -08007181 case x86_intercept_rdtscp:
7182 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007183 exception->vector = UD_VECTOR;
7184 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007185 return X86EMUL_PROPAGATE_FAULT;
7186 }
7187 break;
7188
7189 case x86_intercept_in:
7190 case x86_intercept_ins:
7191 case x86_intercept_out:
7192 case x86_intercept_outs:
7193 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007194
7195 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007196 default:
7197 break;
7198 }
7199
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007200 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007201}
7202
Yunhong Jiang64672c92016-06-13 14:19:59 -07007203#ifdef CONFIG_X86_64
7204/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7205static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7206 u64 divisor, u64 *result)
7207{
7208 u64 low = a << shift, high = a >> (64 - shift);
7209
7210 /* To avoid the overflow on divq */
7211 if (high >= divisor)
7212 return 1;
7213
7214 /* Low hold the result, high hold rem which is discarded */
7215 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7216 "rm" (divisor), "0" (low), "1" (high));
7217 *result = low;
7218
7219 return 0;
7220}
7221
Sean Christophersonf9927982019-04-16 13:32:46 -07007222static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7223 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007224{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007225 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007226 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007227 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007228
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007229 if (kvm_mwait_in_guest(vcpu->kvm) ||
7230 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007231 return -EOPNOTSUPP;
7232
7233 vmx = to_vmx(vcpu);
7234 tscl = rdtsc();
7235 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7236 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007237 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7238 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007239
7240 if (delta_tsc > lapic_timer_advance_cycles)
7241 delta_tsc -= lapic_timer_advance_cycles;
7242 else
7243 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007244
7245 /* Convert to host delta tsc if tsc scaling is enabled */
7246 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007247 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007248 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007249 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007250 return -ERANGE;
7251
7252 /*
7253 * If the delta tsc can't fit in the 32 bit after the multi shift,
7254 * we can't use the preemption timer.
7255 * It's possible that it fits on later vmentries, but checking
7256 * on every vmentry is costly so we just use an hrtimer.
7257 */
7258 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7259 return -ERANGE;
7260
7261 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007262 *expired = !delta_tsc;
7263 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007264}
7265
7266static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7267{
Sean Christophersonf459a702018-08-27 15:21:11 -07007268 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007269}
7270#endif
7271
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007272static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007273{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007274 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007275 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007276}
7277
Kai Huang843e4332015-01-28 10:54:28 +08007278static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7279 struct kvm_memory_slot *slot)
7280{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007281 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7282 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007283 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7284}
7285
7286static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7287 struct kvm_memory_slot *slot)
7288{
7289 kvm_mmu_slot_set_dirty(kvm, slot);
7290}
7291
7292static void vmx_flush_log_dirty(struct kvm *kvm)
7293{
7294 kvm_flush_pml_buffers(kvm);
7295}
7296
Bandan Dasc5f983f2017-05-05 15:25:14 -04007297static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7298{
7299 struct vmcs12 *vmcs12;
7300 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007301 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007302
7303 if (is_guest_mode(vcpu)) {
7304 WARN_ON_ONCE(vmx->nested.pml_full);
7305
7306 /*
7307 * Check if PML is enabled for the nested guest.
7308 * Whether eptp bit 6 is set is already checked
7309 * as part of A/D emulation.
7310 */
7311 vmcs12 = get_vmcs12(vcpu);
7312 if (!nested_cpu_has_pml(vmcs12))
7313 return 0;
7314
Dan Carpenter47698862017-05-10 22:43:17 +03007315 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007316 vmx->nested.pml_full = true;
7317 return 1;
7318 }
7319
7320 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007321 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007322
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007323 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7324 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007325 return 0;
7326
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007327 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007328 }
7329
7330 return 0;
7331}
7332
Kai Huang843e4332015-01-28 10:54:28 +08007333static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7334 struct kvm_memory_slot *memslot,
7335 gfn_t offset, unsigned long mask)
7336{
7337 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7338}
7339
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007340static void __pi_post_block(struct kvm_vcpu *vcpu)
7341{
7342 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7343 struct pi_desc old, new;
7344 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007345
7346 do {
7347 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007348 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7349 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007350
7351 dest = cpu_physical_id(vcpu->cpu);
7352
7353 if (x2apic_enabled())
7354 new.ndst = dest;
7355 else
7356 new.ndst = (dest << 8) & 0xFF00;
7357
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007358 /* set 'NV' to 'notification vector' */
7359 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007360 } while (cmpxchg64(&pi_desc->control, old.control,
7361 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007362
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007363 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7364 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007365 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007366 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007367 vcpu->pre_pcpu = -1;
7368 }
7369}
7370
Feng Wuefc64402015-09-18 22:29:51 +08007371/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007372 * This routine does the following things for vCPU which is going
7373 * to be blocked if VT-d PI is enabled.
7374 * - Store the vCPU to the wakeup list, so when interrupts happen
7375 * we can find the right vCPU to wake up.
7376 * - Change the Posted-interrupt descriptor as below:
7377 * 'NDST' <-- vcpu->pre_pcpu
7378 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7379 * - If 'ON' is set during this process, which means at least one
7380 * interrupt is posted for this vCPU, we cannot block it, in
7381 * this case, return 1, otherwise, return 0.
7382 *
7383 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007384static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007385{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007386 unsigned int dest;
7387 struct pi_desc old, new;
7388 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7389
7390 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007391 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7392 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007393 return 0;
7394
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007395 WARN_ON(irqs_disabled());
7396 local_irq_disable();
7397 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7398 vcpu->pre_pcpu = vcpu->cpu;
7399 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7400 list_add_tail(&vcpu->blocked_vcpu_list,
7401 &per_cpu(blocked_vcpu_on_cpu,
7402 vcpu->pre_pcpu));
7403 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7404 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007405
7406 do {
7407 old.control = new.control = pi_desc->control;
7408
Feng Wubf9f6ac2015-09-18 22:29:55 +08007409 WARN((pi_desc->sn == 1),
7410 "Warning: SN field of posted-interrupts "
7411 "is set before blocking\n");
7412
7413 /*
7414 * Since vCPU can be preempted during this process,
7415 * vcpu->cpu could be different with pre_pcpu, we
7416 * need to set pre_pcpu as the destination of wakeup
7417 * notification event, then we can find the right vCPU
7418 * to wakeup in wakeup handler if interrupts happen
7419 * when the vCPU is in blocked state.
7420 */
7421 dest = cpu_physical_id(vcpu->pre_pcpu);
7422
7423 if (x2apic_enabled())
7424 new.ndst = dest;
7425 else
7426 new.ndst = (dest << 8) & 0xFF00;
7427
7428 /* set 'NV' to 'wakeup vector' */
7429 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007430 } while (cmpxchg64(&pi_desc->control, old.control,
7431 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007432
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007433 /* We should not block the vCPU if an interrupt is posted for it. */
7434 if (pi_test_on(pi_desc) == 1)
7435 __pi_post_block(vcpu);
7436
7437 local_irq_enable();
7438 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007439}
7440
Yunhong Jiangbc225122016-06-13 14:19:58 -07007441static int vmx_pre_block(struct kvm_vcpu *vcpu)
7442{
7443 if (pi_pre_block(vcpu))
7444 return 1;
7445
Yunhong Jiang64672c92016-06-13 14:19:59 -07007446 if (kvm_lapic_hv_timer_in_use(vcpu))
7447 kvm_lapic_switch_to_sw_timer(vcpu);
7448
Yunhong Jiangbc225122016-06-13 14:19:58 -07007449 return 0;
7450}
7451
7452static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007453{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007454 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007455 return;
7456
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007457 WARN_ON(irqs_disabled());
7458 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007459 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007460 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007461}
7462
Yunhong Jiangbc225122016-06-13 14:19:58 -07007463static void vmx_post_block(struct kvm_vcpu *vcpu)
7464{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007465 if (kvm_x86_ops->set_hv_timer)
7466 kvm_lapic_switch_to_hv_timer(vcpu);
7467
Yunhong Jiangbc225122016-06-13 14:19:58 -07007468 pi_post_block(vcpu);
7469}
7470
Feng Wubf9f6ac2015-09-18 22:29:55 +08007471/*
Feng Wuefc64402015-09-18 22:29:51 +08007472 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7473 *
7474 * @kvm: kvm
7475 * @host_irq: host irq of the interrupt
7476 * @guest_irq: gsi of the interrupt
7477 * @set: set or unset PI
7478 * returns 0 on success, < 0 on failure
7479 */
7480static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7481 uint32_t guest_irq, bool set)
7482{
7483 struct kvm_kernel_irq_routing_entry *e;
7484 struct kvm_irq_routing_table *irq_rt;
7485 struct kvm_lapic_irq irq;
7486 struct kvm_vcpu *vcpu;
7487 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007488 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007489
7490 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007491 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7492 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007493 return 0;
7494
7495 idx = srcu_read_lock(&kvm->irq_srcu);
7496 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007497 if (guest_irq >= irq_rt->nr_rt_entries ||
7498 hlist_empty(&irq_rt->map[guest_irq])) {
7499 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7500 guest_irq, irq_rt->nr_rt_entries);
7501 goto out;
7502 }
Feng Wuefc64402015-09-18 22:29:51 +08007503
7504 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7505 if (e->type != KVM_IRQ_ROUTING_MSI)
7506 continue;
7507 /*
7508 * VT-d PI cannot support posting multicast/broadcast
7509 * interrupts to a vCPU, we still use interrupt remapping
7510 * for these kind of interrupts.
7511 *
7512 * For lowest-priority interrupts, we only support
7513 * those with single CPU as the destination, e.g. user
7514 * configures the interrupts via /proc/irq or uses
7515 * irqbalance to make the interrupts single-CPU.
7516 *
7517 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007518 *
7519 * In addition, we can only inject generic interrupts using
7520 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007521 */
7522
Radim Krčmář371313132016-07-12 22:09:27 +02007523 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007524 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7525 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007526 /*
7527 * Make sure the IRTE is in remapped mode if
7528 * we don't handle it in posted mode.
7529 */
7530 ret = irq_set_vcpu_affinity(host_irq, NULL);
7531 if (ret < 0) {
7532 printk(KERN_INFO
7533 "failed to back to remapped mode, irq: %u\n",
7534 host_irq);
7535 goto out;
7536 }
7537
Feng Wuefc64402015-09-18 22:29:51 +08007538 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007539 }
Feng Wuefc64402015-09-18 22:29:51 +08007540
7541 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7542 vcpu_info.vector = irq.vector;
7543
hu huajun2698d822018-04-11 15:16:40 +08007544 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007545 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7546
7547 if (set)
7548 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007549 else
Feng Wuefc64402015-09-18 22:29:51 +08007550 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007551
7552 if (ret < 0) {
7553 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7554 __func__);
7555 goto out;
7556 }
7557 }
7558
7559 ret = 0;
7560out:
7561 srcu_read_unlock(&kvm->irq_srcu, idx);
7562 return ret;
7563}
7564
Ashok Rajc45dcc72016-06-22 14:59:56 +08007565static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7566{
7567 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7568 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007569 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007570 else
7571 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007572 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007573}
7574
Ladi Prosek72d7b372017-10-11 16:54:41 +02007575static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7576{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007577 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7578 if (to_vmx(vcpu)->nested.nested_run_pending)
7579 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007580 return 1;
7581}
7582
Ladi Prosek0234bf82017-10-11 16:54:40 +02007583static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7584{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007585 struct vcpu_vmx *vmx = to_vmx(vcpu);
7586
7587 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7588 if (vmx->nested.smm.guest_mode)
7589 nested_vmx_vmexit(vcpu, -1, 0, 0);
7590
7591 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7592 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007593 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007594 return 0;
7595}
7596
Sean Christophersoned193212019-04-02 08:03:09 -07007597static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007598{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007599 struct vcpu_vmx *vmx = to_vmx(vcpu);
7600 int ret;
7601
7602 if (vmx->nested.smm.vmxon) {
7603 vmx->nested.vmxon = true;
7604 vmx->nested.smm.vmxon = false;
7605 }
7606
7607 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007608 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007609 if (ret)
7610 return ret;
7611
7612 vmx->nested.smm.guest_mode = false;
7613 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007614 return 0;
7615}
7616
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007617static int enable_smi_window(struct kvm_vcpu *vcpu)
7618{
7619 return 0;
7620}
7621
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007622static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7623{
Yi Wang9481b7f2019-07-15 12:35:17 +08007624 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007625}
7626
Liran Alon4b9852f2019-08-26 13:24:49 +03007627static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7628{
7629 return to_vmx(vcpu)->nested.vmxon;
7630}
7631
Sean Christophersona3203382018-12-03 13:53:11 -08007632static __init int hardware_setup(void)
7633{
7634 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007635 struct desc_ptr dt;
Sean Christopherson703c3352020-03-02 15:57:03 -08007636 int r, i, ept_lpage_level;
Sean Christophersona3203382018-12-03 13:53:11 -08007637
Sean Christopherson23420802019-04-19 22:50:57 -07007638 store_idt(&dt);
7639 host_idt_base = dt.address;
7640
Sean Christophersona3203382018-12-03 13:53:11 -08007641 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7642 kvm_define_shared_msr(i, vmx_msr_index[i]);
7643
7644 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7645 return -EIO;
7646
7647 if (boot_cpu_has(X86_FEATURE_NX))
7648 kvm_enable_efer_bits(EFER_NX);
7649
7650 if (boot_cpu_has(X86_FEATURE_MPX)) {
7651 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7652 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7653 }
7654
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007655 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007656 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7657 XFEATURE_MASK_BNDCSR);
7658
Sean Christophersona3203382018-12-03 13:53:11 -08007659 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7660 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7661 enable_vpid = 0;
7662
7663 if (!cpu_has_vmx_ept() ||
7664 !cpu_has_vmx_ept_4levels() ||
7665 !cpu_has_vmx_ept_mt_wb() ||
7666 !cpu_has_vmx_invept_global())
7667 enable_ept = 0;
7668
7669 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7670 enable_ept_ad_bits = 0;
7671
7672 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7673 enable_unrestricted_guest = 0;
7674
7675 if (!cpu_has_vmx_flexpriority())
7676 flexpriority_enabled = 0;
7677
7678 if (!cpu_has_virtual_nmis())
7679 enable_vnmi = 0;
7680
7681 /*
7682 * set_apic_access_page_addr() is used to reload apic access
7683 * page upon invalidation. No need to do anything if not
7684 * using the APIC_ACCESS_ADDR VMCS field.
7685 */
7686 if (!flexpriority_enabled)
7687 kvm_x86_ops->set_apic_access_page_addr = NULL;
7688
7689 if (!cpu_has_vmx_tpr_shadow())
7690 kvm_x86_ops->update_cr8_intercept = NULL;
7691
Sean Christophersona3203382018-12-03 13:53:11 -08007692#if IS_ENABLED(CONFIG_HYPERV)
7693 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007694 && enable_ept) {
7695 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7696 kvm_x86_ops->tlb_remote_flush_with_range =
7697 hv_remote_flush_tlb_with_range;
7698 }
Sean Christophersona3203382018-12-03 13:53:11 -08007699#endif
7700
7701 if (!cpu_has_vmx_ple()) {
7702 ple_gap = 0;
7703 ple_window = 0;
7704 ple_window_grow = 0;
7705 ple_window_max = 0;
7706 ple_window_shrink = 0;
7707 }
7708
7709 if (!cpu_has_vmx_apicv()) {
7710 enable_apicv = 0;
7711 kvm_x86_ops->sync_pir_to_irr = NULL;
7712 }
7713
7714 if (cpu_has_vmx_tsc_scaling()) {
7715 kvm_has_tsc_control = true;
7716 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7717 kvm_tsc_scaling_ratio_frac_bits = 48;
7718 }
7719
7720 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7721
7722 if (enable_ept)
7723 vmx_enable_tdp();
Sean Christopherson703c3352020-03-02 15:57:03 -08007724
7725 if (!enable_ept)
7726 ept_lpage_level = 0;
7727 else if (cpu_has_vmx_ept_1g_page())
7728 ept_lpage_level = PT_PDPE_LEVEL;
7729 else if (cpu_has_vmx_ept_2m_page())
7730 ept_lpage_level = PT_DIRECTORY_LEVEL;
7731 else
7732 ept_lpage_level = PT_PAGE_TABLE_LEVEL;
7733 kvm_configure_mmu(enable_ept, ept_lpage_level);
Sean Christophersona3203382018-12-03 13:53:11 -08007734
Sean Christophersona3203382018-12-03 13:53:11 -08007735 /*
7736 * Only enable PML when hardware supports PML feature, and both EPT
7737 * and EPT A/D bit features are enabled -- PML depends on them to work.
7738 */
7739 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7740 enable_pml = 0;
7741
7742 if (!enable_pml) {
7743 kvm_x86_ops->slot_enable_log_dirty = NULL;
7744 kvm_x86_ops->slot_disable_log_dirty = NULL;
7745 kvm_x86_ops->flush_log_dirty = NULL;
7746 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7747 }
7748
7749 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007750 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007751
Sean Christopherson804939e2019-05-07 12:18:05 -07007752 if (enable_preemption_timer) {
7753 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007754 u64 vmx_msr;
7755
7756 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7757 cpu_preemption_timer_multi =
7758 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007759
7760 if (tsc_khz)
7761 use_timer_freq = (u64)tsc_khz * 1000;
7762 use_timer_freq >>= cpu_preemption_timer_multi;
7763
7764 /*
7765 * KVM "disables" the preemption timer by setting it to its max
7766 * value. Don't use the timer if it might cause spurious exits
7767 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7768 */
7769 if (use_timer_freq > 0xffffffffu / 10)
7770 enable_preemption_timer = false;
7771 }
7772
7773 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007774 kvm_x86_ops->set_hv_timer = NULL;
7775 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007776 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007777 }
7778
Sean Christophersona3203382018-12-03 13:53:11 -08007779 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007780
7781 kvm_mce_cap_supported |= MCG_LMCE_P;
7782
Chao Pengf99e3da2018-10-24 16:05:10 +08007783 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7784 return -EINVAL;
7785 if (!enable_ept || !cpu_has_vmx_intel_pt())
7786 pt_mode = PT_MODE_SYSTEM;
7787
Sean Christophersona3203382018-12-03 13:53:11 -08007788 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007789 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007790 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007791
Sean Christophersone4027cf2018-12-03 13:53:12 -08007792 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007793 if (r)
7794 return r;
7795 }
7796
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007797 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08007798
Sean Christophersona3203382018-12-03 13:53:11 -08007799 r = alloc_kvm_area();
7800 if (r)
7801 nested_vmx_hardware_unsetup();
7802 return r;
7803}
7804
7805static __exit void hardware_unsetup(void)
7806{
7807 if (nested)
7808 nested_vmx_hardware_unsetup();
7809
7810 free_kvm_area();
7811}
7812
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007813static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7814{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007815 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7816 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007817
7818 return supported & BIT(bit);
7819}
7820
Kees Cook404f6aa2016-08-08 16:29:06 -07007821static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007822 .cpu_has_kvm_support = cpu_has_kvm_support,
7823 .disabled_by_bios = vmx_disabled_by_bios,
7824 .hardware_setup = hardware_setup,
7825 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007826 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007827 .hardware_enable = hardware_enable,
7828 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007829 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007830 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007831
Sean Christopherson562b6b02020-01-26 16:41:13 -08007832 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007833 .vm_init = vmx_vm_init,
7834
Avi Kivity6aa8b732006-12-10 02:21:36 -08007835 .vcpu_create = vmx_create_vcpu,
7836 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007837 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007838
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007839 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007840 .vcpu_load = vmx_vcpu_load,
7841 .vcpu_put = vmx_vcpu_put,
7842
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007843 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007844 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007845 .get_msr = vmx_get_msr,
7846 .set_msr = vmx_set_msr,
7847 .get_segment_base = vmx_get_segment_base,
7848 .get_segment = vmx_get_segment,
7849 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007850 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007851 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007852 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007853 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007854 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007856 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007857 .get_idt = vmx_get_idt,
7858 .set_idt = vmx_set_idt,
7859 .get_gdt = vmx_get_gdt,
7860 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007861 .get_dr6 = vmx_get_dr6,
7862 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007863 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007864 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007865 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007866 .get_rflags = vmx_get_rflags,
7867 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007868
Avi Kivity6aa8b732006-12-10 02:21:36 -08007869 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007870 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007871
Avi Kivity6aa8b732006-12-10 02:21:36 -08007872 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007873 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007874 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7875 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007876 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7877 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007878 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007879 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007880 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007881 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007882 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007883 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007884 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007885 .get_nmi_mask = vmx_get_nmi_mask,
7886 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007887 .enable_nmi_window = enable_nmi_window,
7888 .enable_irq_window = enable_irq_window,
7889 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007890 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007891 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007892 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007893 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007894 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007895 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007896 .hwapic_irr_update = vmx_hwapic_irr_update,
7897 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007898 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007899 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7900 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007901 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007902
Izik Eiduscbc94022007-10-25 00:29:55 +02007903 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007904 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007905 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007906 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007907
Avi Kivity586f9602010-11-18 13:09:54 +02007908 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007909
Sheng Yang0e851882009-12-18 16:48:46 +08007910 .cpuid_update = vmx_cpuid_update,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007911
7912 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007913
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007914 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007915 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007916
Paolo Bonzini727a7e22020-03-05 03:52:50 -05007917 .load_mmu_pgd = vmx_load_mmu_pgd,
7918
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007919 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007920 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007921
Sean Christophersond264ee02018-08-27 15:21:12 -07007922 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007923
7924 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007925
7926 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7927 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7928 .flush_log_dirty = vmx_flush_log_dirty,
7929 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007930 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007931
Feng Wubf9f6ac2015-09-18 22:29:55 +08007932 .pre_block = vmx_pre_block,
7933 .post_block = vmx_post_block,
7934
Wei Huang25462f72015-06-19 15:45:05 +02007935 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007936
7937 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007938
7939#ifdef CONFIG_X86_64
7940 .set_hv_timer = vmx_set_hv_timer,
7941 .cancel_hv_timer = vmx_cancel_hv_timer,
7942#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007943
7944 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007945
Ladi Prosek72d7b372017-10-11 16:54:41 +02007946 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007947 .pre_enter_smm = vmx_pre_enter_smm,
7948 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007949 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007950
Sean Christophersone4027cf2018-12-03 13:53:12 -08007951 .check_nested_events = NULL,
7952 .get_nested_state = NULL,
7953 .set_nested_state = NULL,
7954 .get_vmcs12_pages = NULL,
7955 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007956 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007957 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007958 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007959};
7960
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007961static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007962{
7963 if (vmx_l1d_flush_pages) {
7964 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7965 vmx_l1d_flush_pages = NULL;
7966 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007967 /* Restore state so sysfs ignores VMX */
7968 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007969}
7970
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007971static void vmx_exit(void)
7972{
7973#ifdef CONFIG_KEXEC_CORE
7974 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7975 synchronize_rcu();
7976#endif
7977
7978 kvm_exit();
7979
7980#if IS_ENABLED(CONFIG_HYPERV)
7981 if (static_branch_unlikely(&enable_evmcs)) {
7982 int cpu;
7983 struct hv_vp_assist_page *vp_ap;
7984 /*
7985 * Reset everything to support using non-enlightened VMCS
7986 * access later (e.g. when we reload the module with
7987 * enlightened_vmcs=0)
7988 */
7989 for_each_online_cpu(cpu) {
7990 vp_ap = hv_get_vp_assist_page(cpu);
7991
7992 if (!vp_ap)
7993 continue;
7994
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007995 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007996 vp_ap->current_nested_vmcs = 0;
7997 vp_ap->enlighten_vmentry = 0;
7998 }
7999
8000 static_branch_disable(&enable_evmcs);
8001 }
8002#endif
8003 vmx_cleanup_l1d_flush();
8004}
8005module_exit(vmx_exit);
8006
Avi Kivity6aa8b732006-12-10 02:21:36 -08008007static int __init vmx_init(void)
8008{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01008009 int r;
8010
8011#if IS_ENABLED(CONFIG_HYPERV)
8012 /*
8013 * Enlightened VMCS usage should be recommended and the host needs
8014 * to support eVMCS v1 or above. We can also disable eVMCS support
8015 * with module parameter.
8016 */
8017 if (enlightened_vmcs &&
8018 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8019 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8020 KVM_EVMCS_VERSION) {
8021 int cpu;
8022
8023 /* Check that we have assist pages on all online CPUs */
8024 for_each_online_cpu(cpu) {
8025 if (!hv_get_vp_assist_page(cpu)) {
8026 enlightened_vmcs = false;
8027 break;
8028 }
8029 }
8030
8031 if (enlightened_vmcs) {
8032 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8033 static_branch_enable(&enable_evmcs);
8034 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008035
8036 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8037 vmx_x86_ops.enable_direct_tlbflush
8038 = hv_enable_direct_tlbflush;
8039
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01008040 } else {
8041 enlightened_vmcs = false;
8042 }
8043#endif
8044
8045 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008046 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008047 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008048 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08008049
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008050 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02008051 * Must be called after kvm_init() so enable_ept is properly set
8052 * up. Hand the parameter mitigation value in which was stored in
8053 * the pre module init parser. If no parameter was given, it will
8054 * contain 'auto' which will be turned into the default 'cond'
8055 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008056 */
Waiman Long19a36d32019-08-26 15:30:23 -04008057 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8058 if (r) {
8059 vmx_exit();
8060 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02008061 }
8062
Dave Young2965faa2015-09-09 15:38:55 -07008063#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008064 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8065 crash_vmclear_local_loaded_vmcss);
8066#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008067 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008068
He, Qingfdef3ad2007-04-30 09:45:24 +03008069 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008070}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008071module_init(vmx_init);