blob: f53b0c74f7c809b8fdb48bec50a7287c552785ca [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Wanpeng Li20300092014-12-02 19:14:59 +0800109static u64 __read_mostly host_xss;
110
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800111bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800112module_param_named(pml, enable_pml, bool, S_IRUGO);
113
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200114static bool __read_mostly dump_invalid_vmcs = 0;
115module_param(dump_invalid_vmcs, bool, 0644);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Waiman Long19a36d32019-08-26 15:30:23 -0400212 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
214 return 0;
215 }
216
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217 if (!enable_ept) {
218 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
219 return 0;
220 }
221
Yi Wangd806afa2018-08-16 13:42:39 +0800222 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
223 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200224
Yi Wangd806afa2018-08-16 13:42:39 +0800225 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
226 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
227 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
228 return 0;
229 }
230 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200231
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200232 /* If set to auto use the default l1tf mitigation method */
233 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
234 switch (l1tf_mitigation) {
235 case L1TF_MITIGATION_OFF:
236 l1tf = VMENTER_L1D_FLUSH_NEVER;
237 break;
238 case L1TF_MITIGATION_FLUSH_NOWARN:
239 case L1TF_MITIGATION_FLUSH:
240 case L1TF_MITIGATION_FLUSH_NOSMT:
241 l1tf = VMENTER_L1D_FLUSH_COND;
242 break;
243 case L1TF_MITIGATION_FULL:
244 case L1TF_MITIGATION_FULL_FORCE:
245 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
246 break;
247 }
248 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
249 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
250 }
251
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200252 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
253 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800254 /*
255 * This allocation for vmx_l1d_flush_pages is not tied to a VM
256 * lifetime and so should not be charged to a memcg.
257 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200258 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
259 if (!page)
260 return -ENOMEM;
261 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200262
263 /*
264 * Initialize each page with a different pattern in
265 * order to protect against KSM in the nested
266 * virtualization case.
267 */
268 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
269 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
270 PAGE_SIZE);
271 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200272 }
273
274 l1tf_vmx_mitigation = l1tf;
275
Thomas Gleixner895ae472018-07-13 16:23:22 +0200276 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
277 static_branch_enable(&vmx_l1d_should_flush);
278 else
279 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200280
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 if (l1tf == VMENTER_L1D_FLUSH_COND)
282 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200283 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200284 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200285 return 0;
286}
287
288static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200289{
290 unsigned int i;
291
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200292 if (s) {
293 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200294 if (vmentry_l1d_param[i].for_parse &&
295 sysfs_streq(s, vmentry_l1d_param[i].option))
296 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 }
298 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 return -EINVAL;
300}
301
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
303{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200304 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200305
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306 l1tf = vmentry_l1d_flush_parse(s);
307 if (l1tf < 0)
308 return l1tf;
309
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200310 if (!boot_cpu_has(X86_BUG_L1TF))
311 return 0;
312
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200313 /*
314 * Has vmx_init() run already? If not then this is the pre init
315 * parameter parsing. In that case just store the value and let
316 * vmx_init() do the proper setup after enable_ept has been
317 * established.
318 */
319 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
320 vmentry_l1d_flush_param = l1tf;
321 return 0;
322 }
323
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200324 mutex_lock(&vmx_l1d_flush_mutex);
325 ret = vmx_setup_l1d_flush(l1tf);
326 mutex_unlock(&vmx_l1d_flush_mutex);
327 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328}
329
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200330static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
331{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
333 return sprintf(s, "???\n");
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200336}
337
338static const struct kernel_param_ops vmentry_l1d_flush_ops = {
339 .set = vmentry_l1d_flush_set,
340 .get = vmentry_l1d_flush_get,
341};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200342module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200343
Gleb Natapovd99e4152012-12-20 16:57:45 +0200344static bool guest_state_valid(struct kvm_vcpu *vcpu);
345static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800346static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100347 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300348
Sean Christopherson453eafb2018-12-20 12:25:17 -0800349void vmx_vmexit(void);
350
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700351#define vmx_insn_failed(fmt...) \
352do { \
353 WARN_ONCE(1, fmt); \
354 pr_warn_ratelimited(fmt); \
355} while (0)
356
Sean Christopherson6e202092019-07-19 13:41:08 -0700357asmlinkage void vmread_error(unsigned long field, bool fault)
358{
359 if (fault)
360 kvm_spurious_fault();
361 else
362 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
363}
364
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700365noinline void vmwrite_error(unsigned long field, unsigned long value)
366{
367 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
368 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
369}
370
371noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
372{
373 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
374}
375
376noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
377{
378 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
379}
380
381noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
382{
383 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
384 ext, vpid, gva);
385}
386
387noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
388{
389 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
390 ext, eptp, gpa);
391}
392
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800394DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300395/*
396 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
397 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
398 */
399static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400
Feng Wubf9f6ac2015-09-18 22:29:55 +0800401/*
402 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
403 * can find which vCPU should be waken up.
404 */
405static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
406static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
407
Sheng Yang2384d2b2008-01-17 15:14:33 +0800408static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
409static DEFINE_SPINLOCK(vmx_vpid_lock);
410
Sean Christopherson3077c192018-12-03 13:53:02 -0800411struct vmcs_config vmcs_config;
412struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800413
Avi Kivity6aa8b732006-12-10 02:21:36 -0800414#define VMX_SEGMENT_FIELD(seg) \
415 [VCPU_SREG_##seg] = { \
416 .selector = GUEST_##seg##_SELECTOR, \
417 .base = GUEST_##seg##_BASE, \
418 .limit = GUEST_##seg##_LIMIT, \
419 .ar_bytes = GUEST_##seg##_AR_BYTES, \
420 }
421
Mathias Krause772e0312012-08-30 01:30:19 +0200422static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 unsigned selector;
424 unsigned base;
425 unsigned limit;
426 unsigned ar_bytes;
427} kvm_vmx_segment_fields[] = {
428 VMX_SEGMENT_FIELD(CS),
429 VMX_SEGMENT_FIELD(DS),
430 VMX_SEGMENT_FIELD(ES),
431 VMX_SEGMENT_FIELD(FS),
432 VMX_SEGMENT_FIELD(GS),
433 VMX_SEGMENT_FIELD(SS),
434 VMX_SEGMENT_FIELD(TR),
435 VMX_SEGMENT_FIELD(LDTR),
436};
437
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800438u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700439static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300440
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300441/*
Jim Mattson898a8112018-12-05 15:28:59 -0800442 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
443 * will emulate SYSCALL in legacy mode if the vendor string in guest
444 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
445 * support this emulation, IA32_STAR must always be included in
446 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800448const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800449#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300450 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400452 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100455#if IS_ENABLED(CONFIG_HYPERV)
456static bool __read_mostly enlightened_vmcs = true;
457module_param(enlightened_vmcs, bool, 0444);
458
Tianyu Lan877ad952018-07-19 08:40:23 +0000459/* check_ept_pointer() should be under protection of ept_pointer_lock. */
460static void check_ept_pointer_match(struct kvm *kvm)
461{
462 struct kvm_vcpu *vcpu;
463 u64 tmp_eptp = INVALID_PAGE;
464 int i;
465
466 kvm_for_each_vcpu(i, vcpu, kvm) {
467 if (!VALID_PAGE(tmp_eptp)) {
468 tmp_eptp = to_vmx(vcpu)->ept_pointer;
469 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
470 to_kvm_vmx(kvm)->ept_pointers_match
471 = EPT_POINTERS_MISMATCH;
472 return;
473 }
474 }
475
476 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
477}
478
Yi Wang8997f652019-01-21 15:27:05 +0800479static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 void *data)
481{
482 struct kvm_tlb_range *range = data;
483
484 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
485 range->pages);
486}
487
488static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
489 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
490{
491 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
492
493 /*
494 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
495 * of the base of EPT PML4 table, strip off EPT configuration
496 * information.
497 */
498 if (range)
499 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
500 kvm_fill_hv_flush_list_func, (void *)range);
501 else
502 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
503}
504
505static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
506 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000507{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800508 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800509 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000510
511 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
512
513 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
514 check_ept_pointer_match(kvm);
515
516 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800517 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800518 /* If ept_pointer is invalid pointer, bypass flush request. */
519 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
520 ret |= __hv_remote_flush_tlb_with_range(
521 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800522 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800523 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800524 ret = __hv_remote_flush_tlb_with_range(kvm,
525 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000526 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000527
Tianyu Lan877ad952018-07-19 08:40:23 +0000528 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
529 return ret;
530}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531static int hv_remote_flush_tlb(struct kvm *kvm)
532{
533 return hv_remote_flush_tlb_with_range(kvm, NULL);
534}
535
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800536static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
537{
538 struct hv_enlightened_vmcs *evmcs;
539 struct hv_partition_assist_pg **p_hv_pa_pg =
540 &vcpu->kvm->arch.hyperv.hv_pa_pg;
541 /*
542 * Synthetic VM-Exit is not enabled in current code and so All
543 * evmcs in singe VM shares same assist page.
544 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200545 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800546 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200547
548 if (!*p_hv_pa_pg)
549 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800550
551 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
552
553 evmcs->partition_assist_page =
554 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200555 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800556 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
557
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800558 return 0;
559}
560
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100561#endif /* IS_ENABLED(CONFIG_HYPERV) */
562
Yunhong Jiang64672c92016-06-13 14:19:59 -0700563/*
564 * Comment's format: document - errata name - stepping - processor name.
565 * Refer from
566 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
567 */
568static u32 vmx_preemption_cpu_tfms[] = {
569/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5700x000206E6,
571/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
572/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
573/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5740x00020652,
575/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5760x00020655,
577/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
578/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
579/*
580 * 320767.pdf - AAP86 - B1 -
581 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
582 */
5830x000106E5,
584/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5850x000106A0,
586/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5870x000106A1,
588/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5890x000106A4,
590 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
591 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
592 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5930x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600594 /* Xeon E3-1220 V2 */
5950x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700596};
597
598static inline bool cpu_has_broken_vmx_preemption_timer(void)
599{
600 u32 eax = cpuid_eax(0x00000001), i;
601
602 /* Clear the reserved bits */
603 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000604 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700605 if (eax == vmx_preemption_cpu_tfms[i])
606 return true;
607
608 return false;
609}
610
Paolo Bonzini35754c92015-07-29 12:05:37 +0200611static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800612{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200613 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800614}
615
Sheng Yang04547152009-04-01 15:52:31 +0800616static inline bool report_flexpriority(void)
617{
618 return flexpriority_enabled;
619}
620
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800621static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800622{
623 int i;
624
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400625 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300626 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300627 return i;
628 return -1;
629}
630
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800631struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300632{
633 int i;
634
Rusty Russell8b9cf982007-07-30 16:31:43 +1000635 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300636 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400637 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000638 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800639}
640
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800641void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
642{
643 vmcs_clear(loaded_vmcs->vmcs);
644 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
645 vmcs_clear(loaded_vmcs->shadow_vmcs);
646 loaded_vmcs->cpu = -1;
647 loaded_vmcs->launched = 0;
648}
649
Dave Young2965faa2015-09-09 15:38:55 -0700650#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800651/*
652 * This bitmap is used to indicate whether the vmclear
653 * operation is enabled on all cpus. All disabled by
654 * default.
655 */
656static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
657
658static inline void crash_enable_local_vmclear(int cpu)
659{
660 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
661}
662
663static inline void crash_disable_local_vmclear(int cpu)
664{
665 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
666}
667
668static inline int crash_local_vmclear_enabled(int cpu)
669{
670 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
671}
672
673static void crash_vmclear_local_loaded_vmcss(void)
674{
675 int cpu = raw_smp_processor_id();
676 struct loaded_vmcs *v;
677
678 if (!crash_local_vmclear_enabled(cpu))
679 return;
680
681 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
682 loaded_vmcss_on_cpu_link)
683 vmcs_clear(v->vmcs);
684}
685#else
686static inline void crash_enable_local_vmclear(int cpu) { }
687static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700688#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800689
Nadav Har'Eld462b812011-05-24 15:26:10 +0300690static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800691{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300692 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800693 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800694
Nadav Har'Eld462b812011-05-24 15:26:10 +0300695 if (loaded_vmcs->cpu != cpu)
696 return; /* vcpu migration can race with cpu offline */
697 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800699 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300700 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800701
702 /*
703 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
704 * is before setting loaded_vmcs->vcpu to -1 which is done in
705 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
706 * then adds the vmcs into percpu list before it is deleted.
707 */
708 smp_wmb();
709
Nadav Har'Eld462b812011-05-24 15:26:10 +0300710 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800711 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800712}
713
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800714void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800715{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800716 int cpu = loaded_vmcs->cpu;
717
718 if (cpu != -1)
719 smp_call_function_single(cpu,
720 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800721}
722
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
724 unsigned field)
725{
726 bool ret;
727 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
728
729 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
730 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
731 vmx->segment_cache.bitmask = 0;
732 }
733 ret = vmx->segment_cache.bitmask & mask;
734 vmx->segment_cache.bitmask |= mask;
735 return ret;
736}
737
738static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
739{
740 u16 *p = &vmx->segment_cache.seg[seg].selector;
741
742 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
743 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
744 return *p;
745}
746
747static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
748{
749 ulong *p = &vmx->segment_cache.seg[seg].base;
750
751 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
752 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
753 return *p;
754}
755
756static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
757{
758 u32 *p = &vmx->segment_cache.seg[seg].limit;
759
760 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
761 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
762 return *p;
763}
764
765static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
766{
767 u32 *p = &vmx->segment_cache.seg[seg].ar;
768
769 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
770 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
771 return *p;
772}
773
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800774void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300775{
776 u32 eb;
777
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100778 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800779 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200780 /*
781 * Guest access to VMware backdoor ports could legitimately
782 * trigger #GP because of TSS I/O permission bitmap.
783 * We intercept those #GP and allow access to them anyway
784 * as VMware does.
785 */
786 if (enable_vmware_backdoor)
787 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100788 if ((vcpu->guest_debug &
789 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
790 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
791 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300792 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300793 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200794 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800795 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300796
797 /* When we are running a nested L2 guest and L1 specified for it a
798 * certain exception bitmap, we must trap the same exceptions and pass
799 * them to L1. When running L2, we will only handle the exceptions
800 * specified above if L1 did not want them.
801 */
802 if (is_guest_mode(vcpu))
803 eb |= get_vmcs12(vcpu)->exception_bitmap;
804
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300805 vmcs_write32(EXCEPTION_BITMAP, eb);
806}
807
Ashok Raj15d45072018-02-01 22:59:43 +0100808/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100809 * Check if MSR is intercepted for currently loaded MSR bitmap.
810 */
811static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
812{
813 unsigned long *msr_bitmap;
814 int f = sizeof(unsigned long);
815
816 if (!cpu_has_vmx_msr_bitmap())
817 return true;
818
819 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
820
821 if (msr <= 0x1fff) {
822 return !!test_bit(msr, msr_bitmap + 0x800 / f);
823 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
824 msr &= 0x1fff;
825 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
826 }
827
828 return true;
829}
830
Gleb Natapov2961e8762013-11-25 15:37:13 +0200831static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
832 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200833{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200834 vm_entry_controls_clearbit(vmx, entry);
835 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200836}
837
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400838static int find_msr(struct vmx_msrs *m, unsigned int msr)
839{
840 unsigned int i;
841
842 for (i = 0; i < m->nr; ++i) {
843 if (m->val[i].index == msr)
844 return i;
845 }
846 return -ENOENT;
847}
848
Avi Kivity61d2ef22010-04-28 16:40:38 +0300849static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
850{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400851 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300852 struct msr_autoload *m = &vmx->msr_autoload;
853
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200854 switch (msr) {
855 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
858 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200859 VM_EXIT_LOAD_IA32_EFER);
860 return;
861 }
862 break;
863 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800864 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200865 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200866 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
867 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
868 return;
869 }
870 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200871 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400872 i = find_msr(&m->guest, msr);
873 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400874 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400875 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400876 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400877 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200878
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400879skip_guest:
880 i = find_msr(&m->host, msr);
881 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300882 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883
884 --m->host.nr;
885 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400886 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300887}
888
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
890 unsigned long entry, unsigned long exit,
891 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
892 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200893{
894 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700895 if (host_val_vmcs != HOST_IA32_EFER)
896 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200897 vm_entry_controls_setbit(vmx, entry);
898 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899}
900
Avi Kivity61d2ef22010-04-28 16:40:38 +0300901static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400902 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400904 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300905 struct msr_autoload *m = &vmx->msr_autoload;
906
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200907 switch (msr) {
908 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800909 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200910 add_atomic_switch_msr_special(vmx,
911 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200912 VM_EXIT_LOAD_IA32_EFER,
913 GUEST_IA32_EFER,
914 HOST_IA32_EFER,
915 guest_val, host_val);
916 return;
917 }
918 break;
919 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800920 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200921 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200922 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
923 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
924 GUEST_IA32_PERF_GLOBAL_CTRL,
925 HOST_IA32_PERF_GLOBAL_CTRL,
926 guest_val, host_val);
927 return;
928 }
929 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100930 case MSR_IA32_PEBS_ENABLE:
931 /* PEBS needs a quiescent period after being disabled (to write
932 * a record). Disabling PEBS through VMX MSR swapping doesn't
933 * provide that period, so a CPU could write host's record into
934 * guest's memory.
935 */
936 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200937 }
938
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400939 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400940 if (!entry_only)
941 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300942
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800943 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
944 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200945 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200946 "Can't add msr %x\n", msr);
947 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300948 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400949 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400950 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400951 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400952 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400953 m->guest.val[i].index = msr;
954 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300955
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (entry_only)
957 return;
958
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400959 if (j < 0) {
960 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400961 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300962 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400963 m->host.val[j].index = msr;
964 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300965}
966
Avi Kivity92c0d902009-10-29 11:00:16 +0200967static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300968{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 u64 guest_efer = vmx->vcpu.arch.efer;
970 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300971
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100972 /* Shadow paging assumes NX to be available. */
973 if (!enable_ept)
974 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700975
Avi Kivity51c6cf62007-08-29 03:48:05 +0300976 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100977 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300978 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100979 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300980#ifdef CONFIG_X86_64
981 ignore_bits |= EFER_LMA | EFER_LME;
982 /* SCE is meaningful only in long mode on Intel */
983 if (guest_efer & EFER_LMA)
984 ignore_bits &= ~(u64)EFER_SCE;
985#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300986
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800987 /*
988 * On EPT, we can't emulate NX, so we must switch EFER atomically.
989 * On CPUs that support "load IA32_EFER", always switch EFER
990 * atomically, since it's faster than switching it manually.
991 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800992 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800993 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300994 if (!(guest_efer & EFER_LMA))
995 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800996 if (guest_efer != host_efer)
997 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400998 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700999 else
1000 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001001 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001002 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001003 clear_atomic_switch_msr(vmx, MSR_EFER);
1004
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001005 guest_efer &= ~ignore_bits;
1006 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001007
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001008 vmx->guest_msrs[efer_offset].data = guest_efer;
1009 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1010
1011 return true;
1012 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001013}
1014
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001015#ifdef CONFIG_X86_32
1016/*
1017 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1018 * VMCS rather than the segment table. KVM uses this helper to figure
1019 * out the current bases to poke them into the VMCS before entry.
1020 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001021static unsigned long segment_base(u16 selector)
1022{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001023 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001024 unsigned long v;
1025
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001026 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001027 return 0;
1028
Thomas Garnier45fc8752017-03-14 10:05:08 -07001029 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 u16 ldt_selector = kvm_read_ldt();
1033
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001034 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035 return 0;
1036
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001037 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001038 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 return v;
1041}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001042#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043
Chao Peng2ef444f2018-10-24 16:05:12 +08001044static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1045{
1046 u32 i;
1047
1048 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1049 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1050 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1051 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1052 for (i = 0; i < addr_range; i++) {
1053 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1054 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1055 }
1056}
1057
1058static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1059{
1060 u32 i;
1061
1062 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1063 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1064 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1065 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1066 for (i = 0; i < addr_range; i++) {
1067 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1068 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1069 }
1070}
1071
1072static void pt_guest_enter(struct vcpu_vmx *vmx)
1073{
1074 if (pt_mode == PT_MODE_SYSTEM)
1075 return;
1076
Chao Peng2ef444f2018-10-24 16:05:12 +08001077 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001078 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1079 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001080 */
Chao Pengb08c2892018-10-24 16:05:15 +08001081 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001082 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1083 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1084 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1085 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1086 }
1087}
1088
1089static void pt_guest_exit(struct vcpu_vmx *vmx)
1090{
1091 if (pt_mode == PT_MODE_SYSTEM)
1092 return;
1093
1094 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1095 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1096 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1097 }
1098
1099 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1100 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1101}
1102
Sean Christopherson13b964a2019-05-07 09:06:31 -07001103void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1104 unsigned long fs_base, unsigned long gs_base)
1105{
1106 if (unlikely(fs_sel != host->fs_sel)) {
1107 if (!(fs_sel & 7))
1108 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1109 else
1110 vmcs_write16(HOST_FS_SELECTOR, 0);
1111 host->fs_sel = fs_sel;
1112 }
1113 if (unlikely(gs_sel != host->gs_sel)) {
1114 if (!(gs_sel & 7))
1115 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1116 else
1117 vmcs_write16(HOST_GS_SELECTOR, 0);
1118 host->gs_sel = gs_sel;
1119 }
1120 if (unlikely(fs_base != host->fs_base)) {
1121 vmcs_writel(HOST_FS_BASE, fs_base);
1122 host->fs_base = fs_base;
1123 }
1124 if (unlikely(gs_base != host->gs_base)) {
1125 vmcs_writel(HOST_GS_BASE, gs_base);
1126 host->gs_base = gs_base;
1127 }
1128}
1129
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001130void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001131{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001132 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001133 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001134#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001135 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001136#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001137 unsigned long fs_base, gs_base;
1138 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001139 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001140
Sean Christophersond264ee02018-08-27 15:21:12 -07001141 vmx->req_immediate_exit = false;
1142
Liran Alonf48b4712018-11-20 18:03:25 +02001143 /*
1144 * Note that guest MSRs to be saved/restored can also be changed
1145 * when guest state is loaded. This happens when guest transitions
1146 * to/from long-mode by setting MSR_EFER.LMA.
1147 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001148 if (!vmx->guest_msrs_ready) {
1149 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001150 for (i = 0; i < vmx->save_nmsrs; ++i)
1151 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1152 vmx->guest_msrs[i].data,
1153 vmx->guest_msrs[i].mask);
1154
1155 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001156 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001157 return;
1158
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001159 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001160
Avi Kivity33ed6322007-05-02 16:54:03 +03001161 /*
1162 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1163 * allow segment selectors with cpl > 0 or ti == 1.
1164 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001165 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001166
1167#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001168 savesegment(ds, host_state->ds_sel);
1169 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001170
1171 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001172 if (likely(is_64bit_mm(current->mm))) {
1173 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001174 fs_sel = current->thread.fsindex;
1175 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001176 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001177 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001179 savesegment(fs, fs_sel);
1180 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001181 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001182 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001183 }
1184
Paolo Bonzini4679b612018-09-24 17:23:01 +02001185 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001186#else
Sean Christophersone368b872018-07-23 12:32:41 -07001187 savesegment(fs, fs_sel);
1188 savesegment(gs, gs_sel);
1189 fs_base = segment_base(fs_sel);
1190 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001191#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001192
Sean Christopherson13b964a2019-05-07 09:06:31 -07001193 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001194 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001195}
1196
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001197static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001198{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001199 struct vmcs_host_state *host_state;
1200
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001201 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001202 return;
1203
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001204 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001205
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001206 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001207
Avi Kivityc8770e72010-11-11 12:37:26 +02001208#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001209 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001210#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001211 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1212 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001213#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001214 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001215#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001216 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001217#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001218 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001219 if (host_state->fs_sel & 7)
1220 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001221#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001222 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1223 loadsegment(ds, host_state->ds_sel);
1224 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001225 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001226#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001227 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001228#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001229 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001230#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001231 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001232 vmx->guest_state_loaded = false;
1233 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001234}
1235
Sean Christopherson678e3152018-07-23 12:32:43 -07001236#ifdef CONFIG_X86_64
1237static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001238{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001239 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001240 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001241 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1242 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001243 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001244}
1245
Sean Christopherson678e3152018-07-23 12:32:43 -07001246static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1247{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001248 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001249 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001250 wrmsrl(MSR_KERNEL_GS_BASE, data);
1251 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001252 vmx->msr_guest_kernel_gs_base = data;
1253}
1254#endif
1255
Feng Wu28b835d2015-09-18 22:29:54 +08001256static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1257{
1258 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1259 struct pi_desc old, new;
1260 unsigned int dest;
1261
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001262 /*
1263 * In case of hot-plug or hot-unplug, we may have to undo
1264 * vmx_vcpu_pi_put even if there is no assigned device. And we
1265 * always keep PI.NDST up to date for simplicity: it makes the
1266 * code easier, and CPU migration is not a fast path.
1267 */
1268 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001269 return;
1270
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001271 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001272 do {
1273 old.control = new.control = pi_desc->control;
1274
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001275 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001276
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001277 if (x2apic_enabled())
1278 new.ndst = dest;
1279 else
1280 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001281
Feng Wu28b835d2015-09-18 22:29:54 +08001282 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001283 } while (cmpxchg64(&pi_desc->control, old.control,
1284 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001285
1286 /*
1287 * Clear SN before reading the bitmap. The VT-d firmware
1288 * writes the bitmap and reads SN atomically (5.2.3 in the
1289 * spec), so it doesn't really have a memory barrier that
1290 * pairs with this, but we cannot do that and we need one.
1291 */
1292 smp_mb__after_atomic();
1293
1294 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1295 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001296}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001297
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001298void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001299{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001300 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001301 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001302
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001303 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001304 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001305 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001306 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001307
1308 /*
1309 * Read loaded_vmcs->cpu should be before fetching
1310 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1311 * See the comments in __loaded_vmcs_clear().
1312 */
1313 smp_rmb();
1314
Nadav Har'Eld462b812011-05-24 15:26:10 +03001315 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1316 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001317 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001318 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001319 }
1320
1321 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1322 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1323 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001324 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001325 }
1326
1327 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001328 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001329 unsigned long sysenter_esp;
1330
1331 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001332
Avi Kivity6aa8b732006-12-10 02:21:36 -08001333 /*
1334 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001335 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001336 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001337 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001338 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001339 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001340
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001341 /*
1342 * VM exits change the host TR limit to 0x67 after a VM
1343 * exit. This is okay, since 0x67 covers everything except
1344 * the IO bitmap and have have code to handle the IO bitmap
1345 * being lost after a VM exit.
1346 */
1347 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1348
Avi Kivity6aa8b732006-12-10 02:21:36 -08001349 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1350 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001351
Nadav Har'Eld462b812011-05-24 15:26:10 +03001352 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001353 }
Feng Wu28b835d2015-09-18 22:29:54 +08001354
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001355 /* Setup TSC multiplier */
1356 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001357 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1358 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001359}
1360
1361/*
1362 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1363 * vcpu mutex is already taken.
1364 */
1365void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1366{
1367 struct vcpu_vmx *vmx = to_vmx(vcpu);
1368
1369 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001370
Feng Wu28b835d2015-09-18 22:29:54 +08001371 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001372
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001373 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001374 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001375}
1376
1377static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1378{
1379 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1380
1381 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001382 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1383 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001384 return;
1385
1386 /* Set SN when the vCPU is preempted */
1387 if (vcpu->preempted)
1388 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001389}
1390
Sean Christopherson13b964a2019-05-07 09:06:31 -07001391static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001392{
Feng Wu28b835d2015-09-18 22:29:54 +08001393 vmx_vcpu_pi_put(vcpu);
1394
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001395 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001396}
1397
Wanpeng Lif244dee2017-07-20 01:11:54 -07001398static bool emulation_required(struct kvm_vcpu *vcpu)
1399{
1400 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1401}
1402
Avi Kivityedcafe32009-12-30 18:07:40 +02001403static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1404
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001405unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001406{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001407 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001408
Avi Kivity6de12732011-03-07 12:51:22 +02001409 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1410 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1411 rflags = vmcs_readl(GUEST_RFLAGS);
1412 if (to_vmx(vcpu)->rmode.vm86_active) {
1413 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1414 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1415 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1416 }
1417 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001418 }
Avi Kivity6de12732011-03-07 12:51:22 +02001419 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001420}
1421
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001422void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001423{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001424 unsigned long old_rflags = vmx_get_rflags(vcpu);
1425
Avi Kivity6de12732011-03-07 12:51:22 +02001426 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1427 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001428 if (to_vmx(vcpu)->rmode.vm86_active) {
1429 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001430 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001431 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001432 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001433
1434 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1435 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001436}
1437
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001438u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001439{
1440 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1441 int ret = 0;
1442
1443 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001444 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001445 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001446 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001447
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001448 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001449}
1450
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001451void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001452{
1453 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1454 u32 interruptibility = interruptibility_old;
1455
1456 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1457
Jan Kiszka48005f62010-02-19 19:38:07 +01001458 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001459 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001460 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001461 interruptibility |= GUEST_INTR_STATE_STI;
1462
1463 if ((interruptibility != interruptibility_old))
1464 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1465}
1466
Chao Pengbf8c55d2018-10-24 16:05:14 +08001467static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1468{
1469 struct vcpu_vmx *vmx = to_vmx(vcpu);
1470 unsigned long value;
1471
1472 /*
1473 * Any MSR write that attempts to change bits marked reserved will
1474 * case a #GP fault.
1475 */
1476 if (data & vmx->pt_desc.ctl_bitmask)
1477 return 1;
1478
1479 /*
1480 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1481 * result in a #GP unless the same write also clears TraceEn.
1482 */
1483 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1484 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1485 return 1;
1486
1487 /*
1488 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1489 * and FabricEn would cause #GP, if
1490 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1491 */
1492 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1493 !(data & RTIT_CTL_FABRIC_EN) &&
1494 !intel_pt_validate_cap(vmx->pt_desc.caps,
1495 PT_CAP_single_range_output))
1496 return 1;
1497
1498 /*
1499 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1500 * utilize encodings marked reserved will casue a #GP fault.
1501 */
1502 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1503 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1504 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1505 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1506 return 1;
1507 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1508 PT_CAP_cycle_thresholds);
1509 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1510 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1511 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1512 return 1;
1513 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1514 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1515 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1516 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1517 return 1;
1518
1519 /*
1520 * If ADDRx_CFG is reserved or the encodings is >2 will
1521 * cause a #GP fault.
1522 */
1523 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1524 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1525 return 1;
1526 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1527 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1528 return 1;
1529 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1530 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1531 return 1;
1532 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1533 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1534 return 1;
1535
1536 return 0;
1537}
1538
Sean Christopherson1957aa62019-08-27 14:40:39 -07001539static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001540{
1541 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001542
Sean Christopherson1957aa62019-08-27 14:40:39 -07001543 /*
1544 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1545 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1546 * set when EPT misconfig occurs. In practice, real hardware updates
1547 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1548 * (namely Hyper-V) don't set it due to it being undefined behavior,
1549 * i.e. we end up advancing IP with some random value.
1550 */
1551 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1552 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1553 rip = kvm_rip_read(vcpu);
1554 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1555 kvm_rip_write(vcpu, rip);
1556 } else {
1557 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1558 return 0;
1559 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001560
Glauber Costa2809f5d2009-05-12 16:21:05 -04001561 /* skipping an emulated instruction also counts */
1562 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001563
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001564 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001565}
1566
Wanpeng Licaa057a2018-03-12 04:53:03 -07001567static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1568{
1569 /*
1570 * Ensure that we clear the HLT state in the VMCS. We don't need to
1571 * explicitly skip the instruction because if the HLT state is set,
1572 * then the instruction is already executing and RIP has already been
1573 * advanced.
1574 */
1575 if (kvm_hlt_in_guest(vcpu->kvm) &&
1576 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1577 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1578}
1579
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001580static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001581{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001582 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001583 unsigned nr = vcpu->arch.exception.nr;
1584 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001585 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001586 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001587
Jim Mattsonda998b42018-10-16 14:29:22 -07001588 kvm_deliver_exception_payload(vcpu);
1589
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001590 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001591 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001592 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1593 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001594
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001595 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001596 int inc_eip = 0;
1597 if (kvm_exception_is_soft(nr))
1598 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001599 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001600 return;
1601 }
1602
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001603 WARN_ON_ONCE(vmx->emulation_required);
1604
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001605 if (kvm_exception_is_soft(nr)) {
1606 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1607 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001608 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1609 } else
1610 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1611
1612 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001613
1614 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001615}
1616
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001617static bool vmx_rdtscp_supported(void)
1618{
1619 return cpu_has_vmx_rdtscp();
1620}
1621
Mao, Junjiead756a12012-07-02 01:18:48 +00001622static bool vmx_invpcid_supported(void)
1623{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001624 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001625}
1626
Avi Kivity6aa8b732006-12-10 02:21:36 -08001627/*
Eddie Donga75beee2007-05-17 18:55:15 +03001628 * Swap MSR entry in host/guest MSR entry array.
1629 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001630static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001631{
Avi Kivity26bb0982009-09-07 11:14:12 +03001632 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001633
1634 tmp = vmx->guest_msrs[to];
1635 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1636 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001637}
1638
1639/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001640 * Set up the vmcs to automatically save and restore system
1641 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1642 * mode, as fiddling with msrs is very expensive.
1643 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001644static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001645{
Avi Kivity26bb0982009-09-07 11:14:12 +03001646 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001647
Eddie Donga75beee2007-05-17 18:55:15 +03001648 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001649#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001650 /*
1651 * The SYSCALL MSRs are only needed on long mode guests, and only
1652 * when EFER.SCE is set.
1653 */
1654 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1655 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001656 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001657 move_msr_up(vmx, index, save_nmsrs++);
1658 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001659 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001660 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001661 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1662 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001663 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001664 }
Eddie Donga75beee2007-05-17 18:55:15 +03001665#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001666 index = __find_msr_index(vmx, MSR_EFER);
1667 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001668 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001669 index = __find_msr_index(vmx, MSR_TSC_AUX);
1670 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1671 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001672
Avi Kivity26bb0982009-09-07 11:14:12 +03001673 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001674 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001675
Yang Zhang8d146952013-01-25 10:18:50 +08001676 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001677 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001678}
1679
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001680static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001682 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001684 if (is_guest_mode(vcpu) &&
1685 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1686 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1687
1688 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689}
1690
Leonid Shatz326e7422018-11-06 12:14:25 +02001691static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001692{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001693 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1694 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001695
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001696 /*
1697 * We're here if L1 chose not to trap WRMSR to TSC. According
1698 * to the spec, this should set L1's TSC; The offset that L1
1699 * set for L2 remains unchanged, and still needs to be added
1700 * to the newly set TSC to get L2's TSC.
1701 */
1702 if (is_guest_mode(vcpu) &&
1703 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1704 g_tsc_offset = vmcs12->tsc_offset;
1705
1706 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1707 vcpu->arch.tsc_offset - g_tsc_offset,
1708 offset);
1709 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1710 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711}
1712
Nadav Har'El801d3422011-05-25 23:02:23 +03001713/*
1714 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1715 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1716 * all guests if the "nested" module option is off, and can also be disabled
1717 * for a single guest by disabling its VMX cpuid bit.
1718 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001719bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001720{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001721 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001722}
1723
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001724static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1725 uint64_t val)
1726{
1727 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1728
1729 return !(val & ~valid_bits);
1730}
1731
Tom Lendacky801e4592018-02-21 13:39:51 -06001732static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1733{
Paolo Bonzini13893092018-02-26 13:40:09 +01001734 switch (msr->index) {
1735 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1736 if (!nested)
1737 return 1;
1738 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1739 default:
1740 return 1;
1741 }
1742
1743 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001744}
1745
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001746/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001747 * Reads an msr value (of 'msr_index') into 'pdata'.
1748 * Returns 0 on success, non-0 otherwise.
1749 * Assumes vcpu_load() was already called.
1750 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001751static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001752{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001753 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001754 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001755 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001756
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001757 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001758#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001760 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001761 break;
1762 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001763 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001764 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001765 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001766 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001767 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001768#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001769 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001770 return kvm_get_msr_common(vcpu, msr_info);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001771 case MSR_IA32_UMWAIT_CONTROL:
1772 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1773 return 1;
1774
1775 msr_info->data = vmx->msr_ia32_umwait_control;
1776 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001777 case MSR_IA32_SPEC_CTRL:
1778 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001779 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1780 return 1;
1781
1782 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1783 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001784 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001785 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001786 break;
1787 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001788 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001789 break;
1790 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001791 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001792 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001793 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001794 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001795 (!msr_info->host_initiated &&
1796 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001797 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001798 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001799 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001800 case MSR_IA32_MCG_EXT_CTL:
1801 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001802 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001803 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001804 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001805 msr_info->data = vcpu->arch.mcg_ext_ctl;
1806 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001807 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001808 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001809 break;
1810 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1811 if (!nested_vmx_allowed(vcpu))
1812 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001813 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1814 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001815 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08001816 if (!vmx_xsaves_supported() ||
1817 (!msr_info->host_initiated &&
1818 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
1819 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08001820 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001821 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001822 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001823 case MSR_IA32_RTIT_CTL:
1824 if (pt_mode != PT_MODE_HOST_GUEST)
1825 return 1;
1826 msr_info->data = vmx->pt_desc.guest.ctl;
1827 break;
1828 case MSR_IA32_RTIT_STATUS:
1829 if (pt_mode != PT_MODE_HOST_GUEST)
1830 return 1;
1831 msr_info->data = vmx->pt_desc.guest.status;
1832 break;
1833 case MSR_IA32_RTIT_CR3_MATCH:
1834 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1835 !intel_pt_validate_cap(vmx->pt_desc.caps,
1836 PT_CAP_cr3_filtering))
1837 return 1;
1838 msr_info->data = vmx->pt_desc.guest.cr3_match;
1839 break;
1840 case MSR_IA32_RTIT_OUTPUT_BASE:
1841 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1842 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1843 PT_CAP_topa_output) &&
1844 !intel_pt_validate_cap(vmx->pt_desc.caps,
1845 PT_CAP_single_range_output)))
1846 return 1;
1847 msr_info->data = vmx->pt_desc.guest.output_base;
1848 break;
1849 case MSR_IA32_RTIT_OUTPUT_MASK:
1850 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1851 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1852 PT_CAP_topa_output) &&
1853 !intel_pt_validate_cap(vmx->pt_desc.caps,
1854 PT_CAP_single_range_output)))
1855 return 1;
1856 msr_info->data = vmx->pt_desc.guest.output_mask;
1857 break;
1858 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1859 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1860 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1861 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1862 PT_CAP_num_address_ranges)))
1863 return 1;
1864 if (index % 2)
1865 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1866 else
1867 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1868 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001869 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001870 if (!msr_info->host_initiated &&
1871 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001872 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001873 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001874 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001875 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001876 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001877 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001878 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001879 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001880 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001881 }
1882
Avi Kivity6aa8b732006-12-10 02:21:36 -08001883 return 0;
1884}
1885
1886/*
1887 * Writes msr value into into the appropriate "register".
1888 * Returns 0 on success, non-0 otherwise.
1889 * Assumes vcpu_load() was already called.
1890 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001891static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001892{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001893 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001894 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001895 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001896 u32 msr_index = msr_info->index;
1897 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001898 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001899
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001901 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001902 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001903 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001904#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001905 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001906 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907 vmcs_writel(GUEST_FS_BASE, data);
1908 break;
1909 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001910 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001911 vmcs_writel(GUEST_GS_BASE, data);
1912 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001913 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001914 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001915 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001916#endif
1917 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001918 if (is_guest_mode(vcpu))
1919 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001920 vmcs_write32(GUEST_SYSENTER_CS, data);
1921 break;
1922 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001923 if (is_guest_mode(vcpu))
1924 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001925 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001926 break;
1927 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001928 if (is_guest_mode(vcpu))
1929 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001930 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001931 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001932 case MSR_IA32_DEBUGCTLMSR:
1933 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1934 VM_EXIT_SAVE_DEBUG_CONTROLS)
1935 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1936
1937 ret = kvm_set_msr_common(vcpu, msr_info);
1938 break;
1939
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001940 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001941 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001942 (!msr_info->host_initiated &&
1943 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001944 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001945 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001946 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001947 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001948 vmcs_write64(GUEST_BNDCFGS, data);
1949 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001950 case MSR_IA32_UMWAIT_CONTROL:
1951 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1952 return 1;
1953
1954 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1955 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1956 return 1;
1957
1958 vmx->msr_ia32_umwait_control = data;
1959 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001960 case MSR_IA32_SPEC_CTRL:
1961 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001962 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1963 return 1;
1964
1965 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001966 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001967 return 1;
1968
1969 vmx->spec_ctrl = data;
1970
1971 if (!data)
1972 break;
1973
1974 /*
1975 * For non-nested:
1976 * When it's written (to non-zero) for the first time, pass
1977 * it through.
1978 *
1979 * For nested:
1980 * The handling of the MSR bitmap for L2 guests is done in
1981 * nested_vmx_merge_msr_bitmap. We should not touch the
1982 * vmcs02.msr_bitmap here since it gets completely overwritten
1983 * in the merging. We update the vmcs01 here for L1 as well
1984 * since it will end up touching the MSR anyway now.
1985 */
1986 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1987 MSR_IA32_SPEC_CTRL,
1988 MSR_TYPE_RW);
1989 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001990 case MSR_IA32_PRED_CMD:
1991 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001992 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1993 return 1;
1994
1995 if (data & ~PRED_CMD_IBPB)
1996 return 1;
1997
1998 if (!data)
1999 break;
2000
2001 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2002
2003 /*
2004 * For non-nested:
2005 * When it's written (to non-zero) for the first time, pass
2006 * it through.
2007 *
2008 * For nested:
2009 * The handling of the MSR bitmap for L2 guests is done in
2010 * nested_vmx_merge_msr_bitmap. We should not touch the
2011 * vmcs02.msr_bitmap here since it gets completely overwritten
2012 * in the merging.
2013 */
2014 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2015 MSR_TYPE_W);
2016 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002017 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002018 if (!kvm_pat_valid(data))
2019 return 1;
2020
Sean Christopherson142e4be2019-05-07 09:06:35 -07002021 if (is_guest_mode(vcpu) &&
2022 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2023 get_vmcs12(vcpu)->guest_ia32_pat = data;
2024
Sheng Yang468d4722008-10-09 16:01:55 +08002025 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2026 vmcs_write64(GUEST_IA32_PAT, data);
2027 vcpu->arch.pat = data;
2028 break;
2029 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002030 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002031 break;
Will Auldba904632012-11-29 12:42:50 -08002032 case MSR_IA32_TSC_ADJUST:
2033 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002034 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002035 case MSR_IA32_MCG_EXT_CTL:
2036 if ((!msr_info->host_initiated &&
2037 !(to_vmx(vcpu)->msr_ia32_feature_control &
2038 FEATURE_CONTROL_LMCE)) ||
2039 (data & ~MCG_EXT_CTL_LMCE_EN))
2040 return 1;
2041 vcpu->arch.mcg_ext_ctl = data;
2042 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002043 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002044 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002045 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01002046 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2047 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002048 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002049 if (msr_info->host_initiated && data == 0)
2050 vmx_leave_nested(vcpu);
2051 break;
2052 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002053 if (!msr_info->host_initiated)
2054 return 1; /* they are read-only */
2055 if (!nested_vmx_allowed(vcpu))
2056 return 1;
2057 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08002058 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08002059 if (!vmx_xsaves_supported() ||
2060 (!msr_info->host_initiated &&
2061 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
2062 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08002063 return 1;
2064 /*
2065 * The only supported bit as of Skylake is bit 8, but
2066 * it is not supported on KVM.
2067 */
2068 if (data != 0)
2069 return 1;
2070 vcpu->arch.ia32_xss = data;
2071 if (vcpu->arch.ia32_xss != host_xss)
2072 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002073 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08002074 else
2075 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2076 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002077 case MSR_IA32_RTIT_CTL:
2078 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002079 vmx_rtit_ctl_check(vcpu, data) ||
2080 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002081 return 1;
2082 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2083 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002084 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002085 break;
2086 case MSR_IA32_RTIT_STATUS:
2087 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2088 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2089 (data & MSR_IA32_RTIT_STATUS_MASK))
2090 return 1;
2091 vmx->pt_desc.guest.status = data;
2092 break;
2093 case MSR_IA32_RTIT_CR3_MATCH:
2094 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2095 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2096 !intel_pt_validate_cap(vmx->pt_desc.caps,
2097 PT_CAP_cr3_filtering))
2098 return 1;
2099 vmx->pt_desc.guest.cr3_match = data;
2100 break;
2101 case MSR_IA32_RTIT_OUTPUT_BASE:
2102 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2103 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2104 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2105 PT_CAP_topa_output) &&
2106 !intel_pt_validate_cap(vmx->pt_desc.caps,
2107 PT_CAP_single_range_output)) ||
2108 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2109 return 1;
2110 vmx->pt_desc.guest.output_base = data;
2111 break;
2112 case MSR_IA32_RTIT_OUTPUT_MASK:
2113 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2114 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2115 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2116 PT_CAP_topa_output) &&
2117 !intel_pt_validate_cap(vmx->pt_desc.caps,
2118 PT_CAP_single_range_output)))
2119 return 1;
2120 vmx->pt_desc.guest.output_mask = data;
2121 break;
2122 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2123 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2124 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2125 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2126 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2127 PT_CAP_num_address_ranges)))
2128 return 1;
2129 if (index % 2)
2130 vmx->pt_desc.guest.addr_b[index / 2] = data;
2131 else
2132 vmx->pt_desc.guest.addr_a[index / 2] = data;
2133 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002134 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002135 if (!msr_info->host_initiated &&
2136 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002137 return 1;
2138 /* Check reserved bit, higher 32 bits should be zero */
2139 if ((data >> 32) != 0)
2140 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002141 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002142 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002143 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002144 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002145 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002146 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002147 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2148 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002149 ret = kvm_set_shared_msr(msr->index, msr->data,
2150 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002151 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002152 if (ret)
2153 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002154 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002155 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002156 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002157 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002158 }
2159
Eddie Dong2cc51562007-05-21 07:28:09 +03002160 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002161}
2162
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002163static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002164{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002165 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2166 switch (reg) {
2167 case VCPU_REGS_RSP:
2168 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2169 break;
2170 case VCPU_REGS_RIP:
2171 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2172 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002173 case VCPU_EXREG_PDPTR:
2174 if (enable_ept)
2175 ept_save_pdptrs(vcpu);
2176 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002177 default:
2178 break;
2179 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002180}
2181
Avi Kivity6aa8b732006-12-10 02:21:36 -08002182static __init int cpu_has_kvm_support(void)
2183{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002184 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002185}
2186
2187static __init int vmx_disabled_by_bios(void)
2188{
2189 u64 msr;
2190
2191 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002192 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002193 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002194 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2195 && tboot_enabled())
2196 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002197 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002198 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002199 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002200 && !tboot_enabled()) {
2201 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002202 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002203 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002204 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002205 /* launched w/o TXT and VMX disabled */
2206 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2207 && !tboot_enabled())
2208 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002209 }
2210
2211 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002212}
2213
Dongxiao Xu7725b892010-05-11 18:29:38 +08002214static void kvm_cpu_vmxon(u64 addr)
2215{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002216 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002217 intel_pt_handle_vmx(1);
2218
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002219 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002220}
2221
Radim Krčmář13a34e02014-08-28 15:13:03 +02002222static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223{
2224 int cpu = raw_smp_processor_id();
2225 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002226 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002227
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002228 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002229 return -EBUSY;
2230
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002231 /*
2232 * This can happen if we hot-added a CPU but failed to allocate
2233 * VP assist page for it.
2234 */
2235 if (static_branch_unlikely(&enable_evmcs) &&
2236 !hv_get_vp_assist_page(cpu))
2237 return -EFAULT;
2238
Nadav Har'Eld462b812011-05-24 15:26:10 +03002239 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002240 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2241 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002242
2243 /*
2244 * Now we can enable the vmclear operation in kdump
2245 * since the loaded_vmcss_on_cpu list on this cpu
2246 * has been initialized.
2247 *
2248 * Though the cpu is not in VMX operation now, there
2249 * is no problem to enable the vmclear operation
2250 * for the loaded_vmcss_on_cpu list is empty!
2251 */
2252 crash_enable_local_vmclear(cpu);
2253
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002255
2256 test_bits = FEATURE_CONTROL_LOCKED;
2257 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2258 if (tboot_enabled())
2259 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2260
2261 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002262 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002263 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2264 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002265 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002266 if (enable_ept)
2267 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002268
2269 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270}
2271
Nadav Har'Eld462b812011-05-24 15:26:10 +03002272static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002273{
2274 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002275 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002276
Nadav Har'Eld462b812011-05-24 15:26:10 +03002277 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2278 loaded_vmcss_on_cpu_link)
2279 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002280}
2281
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002282
2283/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2284 * tricks.
2285 */
2286static void kvm_cpu_vmxoff(void)
2287{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002288 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002289
2290 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002291 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002292}
2293
Radim Krčmář13a34e02014-08-28 15:13:03 +02002294static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002295{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002296 vmclear_local_loaded_vmcss();
2297 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002298}
2299
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002300static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002301 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002302{
2303 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002304 u32 ctl = ctl_min | ctl_opt;
2305
2306 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2307
2308 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2309 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2310
2311 /* Ensure minimum (required) set of control bits are supported. */
2312 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002313 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002314
2315 *result = ctl;
2316 return 0;
2317}
2318
Sean Christopherson7caaa712018-12-03 13:53:01 -08002319static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2320 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002321{
2322 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002323 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002324 u32 _pin_based_exec_control = 0;
2325 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002326 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002327 u32 _vmexit_control = 0;
2328 u32 _vmentry_control = 0;
2329
Paolo Bonzini13893092018-02-26 13:40:09 +01002330 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302331 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002332#ifdef CONFIG_X86_64
2333 CPU_BASED_CR8_LOAD_EXITING |
2334 CPU_BASED_CR8_STORE_EXITING |
2335#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002336 CPU_BASED_CR3_LOAD_EXITING |
2337 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002338 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002339 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002340 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002341 CPU_BASED_MWAIT_EXITING |
2342 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002343 CPU_BASED_INVLPG_EXITING |
2344 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002345
Sheng Yangf78e0e22007-10-29 09:40:42 +08002346 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002347 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002348 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002349 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2350 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002351 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002352#ifdef CONFIG_X86_64
2353 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2354 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2355 ~CPU_BASED_CR8_STORE_EXITING;
2356#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002357 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002358 min2 = 0;
2359 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002360 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002361 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002362 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002363 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002364 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002365 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002366 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002367 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002368 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002369 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002370 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002371 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002372 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002373 SECONDARY_EXEC_RDSEED_EXITING |
2374 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002375 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002376 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002377 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002378 SECONDARY_EXEC_PT_USE_GPA |
2379 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002380 SECONDARY_EXEC_ENABLE_VMFUNC |
2381 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002382 if (adjust_vmx_controls(min2, opt2,
2383 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002384 &_cpu_based_2nd_exec_control) < 0)
2385 return -EIO;
2386 }
2387#ifndef CONFIG_X86_64
2388 if (!(_cpu_based_2nd_exec_control &
2389 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2390 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2391#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002392
2393 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2394 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002395 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002396 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2397 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002398
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002399 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002400 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002401
Sheng Yangd56f5462008-04-25 10:13:16 +08002402 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002403 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2404 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002405 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2406 CPU_BASED_CR3_STORE_EXITING |
2407 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002408 } else if (vmx_cap->ept) {
2409 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002410 pr_warn_once("EPT CAP should not exist if not support "
2411 "1-setting enable EPT VM-execution control\n");
2412 }
2413 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002414 vmx_cap->vpid) {
2415 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002416 pr_warn_once("VPID CAP should not exist if not support "
2417 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002418 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002419
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002420 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002421#ifdef CONFIG_X86_64
2422 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2423#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002424 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002425 VM_EXIT_LOAD_IA32_PAT |
2426 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002427 VM_EXIT_CLEAR_BNDCFGS |
2428 VM_EXIT_PT_CONCEAL_PIP |
2429 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002430 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2431 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002432 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002433
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002434 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2435 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2436 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002437 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2438 &_pin_based_exec_control) < 0)
2439 return -EIO;
2440
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002441 if (cpu_has_broken_vmx_preemption_timer())
2442 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002443 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002444 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002445 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2446
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002447 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002448 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2449 VM_ENTRY_LOAD_IA32_PAT |
2450 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002451 VM_ENTRY_LOAD_BNDCFGS |
2452 VM_ENTRY_PT_CONCEAL_PIP |
2453 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002454 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2455 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002456 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002457
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002458 /*
2459 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2460 * can't be used due to an errata where VM Exit may incorrectly clear
2461 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2462 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2463 */
2464 if (boot_cpu_data.x86 == 0x6) {
2465 switch (boot_cpu_data.x86_model) {
2466 case 26: /* AAK155 */
2467 case 30: /* AAP115 */
2468 case 37: /* AAT100 */
2469 case 44: /* BC86,AAY89,BD102 */
2470 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002471 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002472 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2473 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2474 "does not work properly. Using workaround\n");
2475 break;
2476 default:
2477 break;
2478 }
2479 }
2480
2481
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002482 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002483
2484 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2485 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002486 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002487
2488#ifdef CONFIG_X86_64
2489 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2490 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002491 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002492#endif
2493
2494 /* Require Write-Back (WB) memory type for VMCS accesses. */
2495 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002496 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002497
Yang, Sheng002c7f72007-07-31 14:23:01 +03002498 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002499 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002500 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002501
Liran Alon2307af12018-06-29 22:59:04 +03002502 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002503
Yang, Sheng002c7f72007-07-31 14:23:01 +03002504 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2505 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002506 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002507 vmcs_conf->vmexit_ctrl = _vmexit_control;
2508 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002509
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002510 if (static_branch_unlikely(&enable_evmcs))
2511 evmcs_sanitize_exec_ctrls(vmcs_conf);
2512
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002513 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002514}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002515
Ben Gardon41836832019-02-11 11:02:52 -08002516struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002517{
2518 int node = cpu_to_node(cpu);
2519 struct page *pages;
2520 struct vmcs *vmcs;
2521
Ben Gardon41836832019-02-11 11:02:52 -08002522 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002523 if (!pages)
2524 return NULL;
2525 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002526 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002527
2528 /* KVM supports Enlightened VMCS v1 only */
2529 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002530 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002531 else
Liran Alon392b2f22018-06-23 02:35:01 +03002532 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002533
Liran Alon491a6032018-06-23 02:35:12 +03002534 if (shadow)
2535 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002536 return vmcs;
2537}
2538
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002539void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002540{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002541 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002542}
2543
Nadav Har'Eld462b812011-05-24 15:26:10 +03002544/*
2545 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2546 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002547void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002548{
2549 if (!loaded_vmcs->vmcs)
2550 return;
2551 loaded_vmcs_clear(loaded_vmcs);
2552 free_vmcs(loaded_vmcs->vmcs);
2553 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002554 if (loaded_vmcs->msr_bitmap)
2555 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002556 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002557}
2558
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002559int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002560{
Liran Alon491a6032018-06-23 02:35:12 +03002561 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002562 if (!loaded_vmcs->vmcs)
2563 return -ENOMEM;
2564
2565 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002566 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002567 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002568
2569 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002570 loaded_vmcs->msr_bitmap = (unsigned long *)
2571 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002572 if (!loaded_vmcs->msr_bitmap)
2573 goto out_vmcs;
2574 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002575
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002576 if (IS_ENABLED(CONFIG_HYPERV) &&
2577 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002578 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2579 struct hv_enlightened_vmcs *evmcs =
2580 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2581
2582 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2583 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002584 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002585
2586 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002587 memset(&loaded_vmcs->controls_shadow, 0,
2588 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002589
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002590 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002591
2592out_vmcs:
2593 free_loaded_vmcs(loaded_vmcs);
2594 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002595}
2596
Sam Ravnborg39959582007-06-01 00:47:13 -07002597static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598{
2599 int cpu;
2600
Zachary Amsden3230bb42009-09-29 11:38:37 -10002601 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002603 per_cpu(vmxarea, cpu) = NULL;
2604 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002605}
2606
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607static __init int alloc_kvm_area(void)
2608{
2609 int cpu;
2610
Zachary Amsden3230bb42009-09-29 11:38:37 -10002611 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612 struct vmcs *vmcs;
2613
Ben Gardon41836832019-02-11 11:02:52 -08002614 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615 if (!vmcs) {
2616 free_kvm_area();
2617 return -ENOMEM;
2618 }
2619
Liran Alon2307af12018-06-29 22:59:04 +03002620 /*
2621 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2622 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2623 * revision_id reported by MSR_IA32_VMX_BASIC.
2624 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002625 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002626 * TLFS, VMXArea passed as VMXON argument should
2627 * still be marked with revision_id reported by
2628 * physical CPU.
2629 */
2630 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002631 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002632
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633 per_cpu(vmxarea, cpu) = vmcs;
2634 }
2635 return 0;
2636}
2637
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002638static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002639 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002641 if (!emulate_invalid_guest_state) {
2642 /*
2643 * CS and SS RPL should be equal during guest entry according
2644 * to VMX spec, but in reality it is not always so. Since vcpu
2645 * is in the middle of the transition from real mode to
2646 * protected mode it is safe to assume that RPL 0 is a good
2647 * default value.
2648 */
2649 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002650 save->selector &= ~SEGMENT_RPL_MASK;
2651 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002652 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002654 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655}
2656
2657static void enter_pmode(struct kvm_vcpu *vcpu)
2658{
2659 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002660 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661
Gleb Natapovd99e4152012-12-20 16:57:45 +02002662 /*
2663 * Update real mode segment cache. It may be not up-to-date if sement
2664 * register was written while vcpu was in a guest mode.
2665 */
2666 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2667 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2668 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2669 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2670 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2671 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2672
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002673 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674
Avi Kivity2fb92db2011-04-27 19:42:18 +03002675 vmx_segment_cache_clear(vmx);
2676
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002677 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678
2679 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002680 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2681 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682 vmcs_writel(GUEST_RFLAGS, flags);
2683
Rusty Russell66aee912007-07-17 23:34:16 +10002684 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2685 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686
2687 update_exception_bitmap(vcpu);
2688
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002689 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2690 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2691 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2692 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2693 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2694 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695}
2696
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002697static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698{
Mathias Krause772e0312012-08-30 01:30:19 +02002699 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002700 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701
Gleb Natapovd99e4152012-12-20 16:57:45 +02002702 var.dpl = 0x3;
2703 if (seg == VCPU_SREG_CS)
2704 var.type = 0x3;
2705
2706 if (!emulate_invalid_guest_state) {
2707 var.selector = var.base >> 4;
2708 var.base = var.base & 0xffff0;
2709 var.limit = 0xffff;
2710 var.g = 0;
2711 var.db = 0;
2712 var.present = 1;
2713 var.s = 1;
2714 var.l = 0;
2715 var.unusable = 0;
2716 var.type = 0x3;
2717 var.avl = 0;
2718 if (save->base & 0xf)
2719 printk_once(KERN_WARNING "kvm: segment base is not "
2720 "paragraph aligned when entering "
2721 "protected mode (seg=%d)", seg);
2722 }
2723
2724 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002725 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002726 vmcs_write32(sf->limit, var.limit);
2727 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002728}
2729
2730static void enter_rmode(struct kvm_vcpu *vcpu)
2731{
2732 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002733 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002734 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002736 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2737 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2738 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2739 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2740 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002741 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2742 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002743
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002744 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745
Gleb Natapov776e58e2011-03-13 12:34:27 +02002746 /*
2747 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002748 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002749 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002750 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002751 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2752 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002753
Avi Kivity2fb92db2011-04-27 19:42:18 +03002754 vmx_segment_cache_clear(vmx);
2755
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002756 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2759
2760 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002761 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002763 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764
2765 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002766 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767 update_exception_bitmap(vcpu);
2768
Gleb Natapovd99e4152012-12-20 16:57:45 +02002769 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2770 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2771 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2772 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2773 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2774 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002775
Eddie Dong8668a3c2007-10-10 14:26:45 +08002776 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777}
2778
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002779void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302780{
2781 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002782 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2783
2784 if (!msr)
2785 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302786
Avi Kivityf6801df2010-01-21 15:31:50 +02002787 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302788 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002789 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302790 msr->data = efer;
2791 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002792 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302793
2794 msr->data = efer & ~EFER_LME;
2795 }
2796 setup_msrs(vmx);
2797}
2798
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002799#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800
2801static void enter_lmode(struct kvm_vcpu *vcpu)
2802{
2803 u32 guest_tr_ar;
2804
Avi Kivity2fb92db2011-04-27 19:42:18 +03002805 vmx_segment_cache_clear(to_vmx(vcpu));
2806
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002808 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002809 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2810 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002811 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002812 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2813 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814 }
Avi Kivityda38f432010-07-06 11:30:49 +03002815 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816}
2817
2818static void exit_lmode(struct kvm_vcpu *vcpu)
2819{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002820 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002821 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822}
2823
2824#endif
2825
Junaid Shahidfaff8752018-06-29 13:10:05 -07002826static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2827{
2828 int vpid = to_vmx(vcpu)->vpid;
2829
2830 if (!vpid_sync_vcpu_addr(vpid, addr))
2831 vpid_sync_context(vpid);
2832
2833 /*
2834 * If VPIDs are not supported or enabled, then the above is a no-op.
2835 * But we don't really need a TLB flush in that case anyway, because
2836 * each VM entry/exit includes an implicit flush when VPID is 0.
2837 */
2838}
2839
Avi Kivitye8467fd2009-12-29 18:43:06 +02002840static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2841{
2842 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2843
2844 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2845 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2846}
2847
Avi Kivityaff48ba2010-12-05 18:56:11 +02002848static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2849{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002850 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002851 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2852 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2853}
2854
Anthony Liguori25c4c272007-04-27 09:29:21 +03002855static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002856{
Avi Kivityfc78f512009-12-07 12:16:48 +02002857 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2858
2859 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2860 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002861}
2862
Sheng Yang14394422008-04-28 12:24:45 +08002863static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2864{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002865 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2866
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002867 if (!test_bit(VCPU_EXREG_PDPTR,
2868 (unsigned long *)&vcpu->arch.regs_dirty))
2869 return;
2870
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002871 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002872 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2873 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2874 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2875 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002876 }
2877}
2878
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002879void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002880{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002881 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2882
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002883 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002884 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2885 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2886 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2887 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002888 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002889
2890 __set_bit(VCPU_EXREG_PDPTR,
2891 (unsigned long *)&vcpu->arch.regs_avail);
2892 __set_bit(VCPU_EXREG_PDPTR,
2893 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002894}
2895
Sheng Yang14394422008-04-28 12:24:45 +08002896static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2897 unsigned long cr0,
2898 struct kvm_vcpu *vcpu)
2899{
Sean Christopherson2183f562019-05-07 12:17:56 -07002900 struct vcpu_vmx *vmx = to_vmx(vcpu);
2901
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002902 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2903 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002904 if (!(cr0 & X86_CR0_PG)) {
2905 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002906 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2907 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002908 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002909 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002910 } else if (!is_paging(vcpu)) {
2911 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002912 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2913 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002914 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002915 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002916 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002917
2918 if (!(cr0 & X86_CR0_WP))
2919 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002920}
2921
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002922void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002924 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002925 unsigned long hw_cr0;
2926
Sean Christopherson3de63472018-07-13 08:42:30 -07002927 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002928 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002929 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002930 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002931 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002932
Gleb Natapov218e7632013-01-21 15:36:45 +02002933 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2934 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002935
Gleb Natapov218e7632013-01-21 15:36:45 +02002936 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2937 enter_rmode(vcpu);
2938 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002940#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002941 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002942 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002944 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002945 exit_lmode(vcpu);
2946 }
2947#endif
2948
Sean Christophersonb4d18512018-03-05 12:04:40 -08002949 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002950 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2951
Avi Kivity6aa8b732006-12-10 02:21:36 -08002952 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002953 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002954 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002955
2956 /* depends on vcpu->arch.cr0 to be set to a new value */
2957 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002958}
2959
Yu Zhang855feb62017-08-24 20:27:55 +08002960static int get_ept_level(struct kvm_vcpu *vcpu)
2961{
2962 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2963 return 5;
2964 return 4;
2965}
2966
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002967u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002968{
Yu Zhang855feb62017-08-24 20:27:55 +08002969 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002970
Yu Zhang855feb62017-08-24 20:27:55 +08002971 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002972
Peter Feiner995f00a2017-06-30 17:26:32 -07002973 if (enable_ept_ad_bits &&
2974 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002975 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002976 eptp |= (root_hpa & PAGE_MASK);
2977
2978 return eptp;
2979}
2980
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002981void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002982{
Tianyu Lan877ad952018-07-19 08:40:23 +00002983 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002984 unsigned long guest_cr3;
2985 u64 eptp;
2986
2987 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002988 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002989 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002990 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002991
2992 if (kvm_x86_ops->tlb_remote_flush) {
2993 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2994 to_vmx(vcpu)->ept_pointer = eptp;
2995 to_kvm_vmx(kvm)->ept_pointers_match
2996 = EPT_POINTERS_CHECK;
2997 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2998 }
2999
Sean Christophersone90008d2018-03-05 12:04:37 -08003000 if (enable_unrestricted_guest || is_paging(vcpu) ||
3001 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003002 guest_cr3 = kvm_read_cr3(vcpu);
3003 else
Tianyu Lan877ad952018-07-19 08:40:23 +00003004 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003005 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003006 }
3007
Sheng Yang14394422008-04-28 12:24:45 +08003008 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003009}
3010
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003011int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003012{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003013 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003014 /*
3015 * Pass through host's Machine Check Enable value to hw_cr4, which
3016 * is in force while we are in guest mode. Do not let guests control
3017 * this bit, even if host CR4.MCE == 0.
3018 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003019 unsigned long hw_cr4;
3020
3021 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3022 if (enable_unrestricted_guest)
3023 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003024 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003025 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3026 else
3027 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003028
Sean Christopherson64f7a112018-04-30 10:01:06 -07003029 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3030 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003031 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003032 hw_cr4 &= ~X86_CR4_UMIP;
3033 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003034 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3035 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3036 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003037 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003038
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003039 if (cr4 & X86_CR4_VMXE) {
3040 /*
3041 * To use VMXON (and later other VMX instructions), a guest
3042 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3043 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003044 * is here. We operate under the default treatment of SMM,
3045 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003046 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003047 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003048 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003049 }
David Matlack38991522016-11-29 18:14:08 -08003050
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003051 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003052 return 1;
3053
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003054 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003055
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003056 if (!enable_unrestricted_guest) {
3057 if (enable_ept) {
3058 if (!is_paging(vcpu)) {
3059 hw_cr4 &= ~X86_CR4_PAE;
3060 hw_cr4 |= X86_CR4_PSE;
3061 } else if (!(cr4 & X86_CR4_PAE)) {
3062 hw_cr4 &= ~X86_CR4_PAE;
3063 }
3064 }
3065
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003066 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003067 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3068 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3069 * to be manually disabled when guest switches to non-paging
3070 * mode.
3071 *
3072 * If !enable_unrestricted_guest, the CPU is always running
3073 * with CR0.PG=1 and CR4 needs to be modified.
3074 * If enable_unrestricted_guest, the CPU automatically
3075 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003076 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003077 if (!is_paging(vcpu))
3078 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3079 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003080
Sheng Yang14394422008-04-28 12:24:45 +08003081 vmcs_writel(CR4_READ_SHADOW, cr4);
3082 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003083 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084}
3085
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003086void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003087{
Avi Kivitya9179492011-01-03 14:28:52 +02003088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089 u32 ar;
3090
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003091 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003092 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003093 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003094 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003095 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003096 var->base = vmx_read_guest_seg_base(vmx, seg);
3097 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3098 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003099 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003100 var->base = vmx_read_guest_seg_base(vmx, seg);
3101 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3102 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3103 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003104 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105 var->type = ar & 15;
3106 var->s = (ar >> 4) & 1;
3107 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003108 /*
3109 * Some userspaces do not preserve unusable property. Since usable
3110 * segment has to be present according to VMX spec we can use present
3111 * property to amend userspace bug by making unusable segment always
3112 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3113 * segment as unusable.
3114 */
3115 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116 var->avl = (ar >> 12) & 1;
3117 var->l = (ar >> 13) & 1;
3118 var->db = (ar >> 14) & 1;
3119 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120}
3121
Avi Kivitya9179492011-01-03 14:28:52 +02003122static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3123{
Avi Kivitya9179492011-01-03 14:28:52 +02003124 struct kvm_segment s;
3125
3126 if (to_vmx(vcpu)->rmode.vm86_active) {
3127 vmx_get_segment(vcpu, &s, seg);
3128 return s.base;
3129 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003130 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003131}
3132
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003133int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003134{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003135 struct vcpu_vmx *vmx = to_vmx(vcpu);
3136
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003137 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003138 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003139 else {
3140 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003141 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003142 }
Avi Kivity69c73022011-03-07 15:26:44 +02003143}
3144
Avi Kivity653e3102007-05-07 10:55:37 +03003145static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147 u32 ar;
3148
Avi Kivityf0495f92012-06-07 17:06:10 +03003149 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003150 ar = 1 << 16;
3151 else {
3152 ar = var->type & 15;
3153 ar |= (var->s & 1) << 4;
3154 ar |= (var->dpl & 3) << 5;
3155 ar |= (var->present & 1) << 7;
3156 ar |= (var->avl & 1) << 12;
3157 ar |= (var->l & 1) << 13;
3158 ar |= (var->db & 1) << 14;
3159 ar |= (var->g & 1) << 15;
3160 }
Avi Kivity653e3102007-05-07 10:55:37 +03003161
3162 return ar;
3163}
3164
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003165void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003166{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003167 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003168 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003169
Avi Kivity2fb92db2011-04-27 19:42:18 +03003170 vmx_segment_cache_clear(vmx);
3171
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003172 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3173 vmx->rmode.segs[seg] = *var;
3174 if (seg == VCPU_SREG_TR)
3175 vmcs_write16(sf->selector, var->selector);
3176 else if (var->s)
3177 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003178 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003179 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003180
Avi Kivity653e3102007-05-07 10:55:37 +03003181 vmcs_writel(sf->base, var->base);
3182 vmcs_write32(sf->limit, var->limit);
3183 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003184
3185 /*
3186 * Fix the "Accessed" bit in AR field of segment registers for older
3187 * qemu binaries.
3188 * IA32 arch specifies that at the time of processor reset the
3189 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003190 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003191 * state vmexit when "unrestricted guest" mode is turned on.
3192 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3193 * tree. Newer qemu binaries with that qemu fix would not need this
3194 * kvm hack.
3195 */
3196 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003197 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003198
Gleb Natapovf924d662012-12-12 19:10:55 +02003199 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003200
3201out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003202 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203}
3204
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3206{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003207 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208
3209 *db = (ar >> 14) & 1;
3210 *l = (ar >> 13) & 1;
3211}
3212
Gleb Natapov89a27f42010-02-16 10:51:48 +02003213static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003215 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3216 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217}
3218
Gleb Natapov89a27f42010-02-16 10:51:48 +02003219static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003220{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003221 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3222 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223}
3224
Gleb Natapov89a27f42010-02-16 10:51:48 +02003225static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003227 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3228 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229}
3230
Gleb Natapov89a27f42010-02-16 10:51:48 +02003231static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003233 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3234 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235}
3236
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003237static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3238{
3239 struct kvm_segment var;
3240 u32 ar;
3241
3242 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003243 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003244 if (seg == VCPU_SREG_CS)
3245 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003246 ar = vmx_segment_access_rights(&var);
3247
3248 if (var.base != (var.selector << 4))
3249 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003250 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003251 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003252 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003253 return false;
3254
3255 return true;
3256}
3257
3258static bool code_segment_valid(struct kvm_vcpu *vcpu)
3259{
3260 struct kvm_segment cs;
3261 unsigned int cs_rpl;
3262
3263 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003264 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003265
Avi Kivity1872a3f2009-01-04 23:26:52 +02003266 if (cs.unusable)
3267 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003268 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003269 return false;
3270 if (!cs.s)
3271 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003272 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273 if (cs.dpl > cs_rpl)
3274 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003275 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003276 if (cs.dpl != cs_rpl)
3277 return false;
3278 }
3279 if (!cs.present)
3280 return false;
3281
3282 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3283 return true;
3284}
3285
3286static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3287{
3288 struct kvm_segment ss;
3289 unsigned int ss_rpl;
3290
3291 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003292 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003293
Avi Kivity1872a3f2009-01-04 23:26:52 +02003294 if (ss.unusable)
3295 return true;
3296 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003297 return false;
3298 if (!ss.s)
3299 return false;
3300 if (ss.dpl != ss_rpl) /* DPL != RPL */
3301 return false;
3302 if (!ss.present)
3303 return false;
3304
3305 return true;
3306}
3307
3308static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3309{
3310 struct kvm_segment var;
3311 unsigned int rpl;
3312
3313 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003314 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003315
Avi Kivity1872a3f2009-01-04 23:26:52 +02003316 if (var.unusable)
3317 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003318 if (!var.s)
3319 return false;
3320 if (!var.present)
3321 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003322 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003323 if (var.dpl < rpl) /* DPL < RPL */
3324 return false;
3325 }
3326
3327 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3328 * rights flags
3329 */
3330 return true;
3331}
3332
3333static bool tr_valid(struct kvm_vcpu *vcpu)
3334{
3335 struct kvm_segment tr;
3336
3337 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3338
Avi Kivity1872a3f2009-01-04 23:26:52 +02003339 if (tr.unusable)
3340 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003341 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003342 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003343 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003344 return false;
3345 if (!tr.present)
3346 return false;
3347
3348 return true;
3349}
3350
3351static bool ldtr_valid(struct kvm_vcpu *vcpu)
3352{
3353 struct kvm_segment ldtr;
3354
3355 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3356
Avi Kivity1872a3f2009-01-04 23:26:52 +02003357 if (ldtr.unusable)
3358 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003359 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003360 return false;
3361 if (ldtr.type != 2)
3362 return false;
3363 if (!ldtr.present)
3364 return false;
3365
3366 return true;
3367}
3368
3369static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3370{
3371 struct kvm_segment cs, ss;
3372
3373 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3374 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3375
Nadav Amitb32a9912015-03-29 16:33:04 +03003376 return ((cs.selector & SEGMENT_RPL_MASK) ==
3377 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378}
3379
3380/*
3381 * Check if guest state is valid. Returns true if valid, false if
3382 * not.
3383 * We assume that registers are always usable
3384 */
3385static bool guest_state_valid(struct kvm_vcpu *vcpu)
3386{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003387 if (enable_unrestricted_guest)
3388 return true;
3389
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003390 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003391 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3393 return false;
3394 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3395 return false;
3396 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3397 return false;
3398 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3399 return false;
3400 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3401 return false;
3402 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3403 return false;
3404 } else {
3405 /* protected mode guest state checks */
3406 if (!cs_ss_rpl_check(vcpu))
3407 return false;
3408 if (!code_segment_valid(vcpu))
3409 return false;
3410 if (!stack_segment_valid(vcpu))
3411 return false;
3412 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3413 return false;
3414 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3415 return false;
3416 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3417 return false;
3418 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3419 return false;
3420 if (!tr_valid(vcpu))
3421 return false;
3422 if (!ldtr_valid(vcpu))
3423 return false;
3424 }
3425 /* TODO:
3426 * - Add checks on RIP
3427 * - Add checks on RFLAGS
3428 */
3429
3430 return true;
3431}
3432
Mike Dayd77c26f2007-10-08 09:02:08 -04003433static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003435 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003436 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003437 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003439 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003440 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003441 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3442 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003443 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003444 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003445 r = kvm_write_guest_page(kvm, fn++, &data,
3446 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003447 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003448 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003449 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3450 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003451 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003452 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3453 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003454 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003455 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003456 r = kvm_write_guest_page(kvm, fn, &data,
3457 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3458 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003459out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003460 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003461 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003462}
3463
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003464static int init_rmode_identity_map(struct kvm *kvm)
3465{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003466 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003467 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003468 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003469 u32 tmp;
3470
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003471 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003472 mutex_lock(&kvm->slots_lock);
3473
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003474 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003475 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003476
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003477 if (!kvm_vmx->ept_identity_map_addr)
3478 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3479 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003480
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003481 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003482 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003483 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003484 goto out2;
3485
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003486 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003487 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3488 if (r < 0)
3489 goto out;
3490 /* Set up identity-mapping pagetable for EPT in real mode */
3491 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3492 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3493 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3494 r = kvm_write_guest_page(kvm, identity_map_pfn,
3495 &tmp, i * sizeof(tmp), sizeof(tmp));
3496 if (r < 0)
3497 goto out;
3498 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003499 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003500
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003501out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003502 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003503
3504out2:
3505 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003506 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003507}
3508
Avi Kivity6aa8b732006-12-10 02:21:36 -08003509static void seg_setup(int seg)
3510{
Mathias Krause772e0312012-08-30 01:30:19 +02003511 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003512 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003513
3514 vmcs_write16(sf->selector, 0);
3515 vmcs_writel(sf->base, 0);
3516 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003517 ar = 0x93;
3518 if (seg == VCPU_SREG_CS)
3519 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003520
3521 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522}
3523
Sheng Yangf78e0e22007-10-29 09:40:42 +08003524static int alloc_apic_access_page(struct kvm *kvm)
3525{
Xiao Guangrong44841412012-09-07 14:14:20 +08003526 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003527 int r = 0;
3528
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003529 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003530 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003531 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003532 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3533 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003534 if (r)
3535 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003536
Tang Chen73a6d942014-09-11 13:38:00 +08003537 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003538 if (is_error_page(page)) {
3539 r = -EFAULT;
3540 goto out;
3541 }
3542
Tang Chenc24ae0d2014-09-24 15:57:58 +08003543 /*
3544 * Do not pin the page in memory, so that memory hot-unplug
3545 * is able to migrate it.
3546 */
3547 put_page(page);
3548 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003549out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003550 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003551 return r;
3552}
3553
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003554int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003555{
3556 int vpid;
3557
Avi Kivity919818a2009-03-23 18:01:29 +02003558 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003559 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003560 spin_lock(&vmx_vpid_lock);
3561 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003562 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003563 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003564 else
3565 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003566 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003567 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003568}
3569
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003570void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003571{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003572 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003573 return;
3574 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003575 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003576 spin_unlock(&vmx_vpid_lock);
3577}
3578
Yi Wang1e4329ee2018-11-08 11:22:21 +08003579static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003580 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003581{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003582 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003583
3584 if (!cpu_has_vmx_msr_bitmap())
3585 return;
3586
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003587 if (static_branch_unlikely(&enable_evmcs))
3588 evmcs_touch_msr_bitmap();
3589
Sheng Yang25c5f222008-03-28 13:18:56 +08003590 /*
3591 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3592 * have the write-low and read-high bitmap offsets the wrong way round.
3593 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3594 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003595 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003596 if (type & MSR_TYPE_R)
3597 /* read-low */
3598 __clear_bit(msr, msr_bitmap + 0x000 / f);
3599
3600 if (type & MSR_TYPE_W)
3601 /* write-low */
3602 __clear_bit(msr, msr_bitmap + 0x800 / f);
3603
Sheng Yang25c5f222008-03-28 13:18:56 +08003604 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3605 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003606 if (type & MSR_TYPE_R)
3607 /* read-high */
3608 __clear_bit(msr, msr_bitmap + 0x400 / f);
3609
3610 if (type & MSR_TYPE_W)
3611 /* write-high */
3612 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3613
3614 }
3615}
3616
Yi Wang1e4329ee2018-11-08 11:22:21 +08003617static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003618 u32 msr, int type)
3619{
3620 int f = sizeof(unsigned long);
3621
3622 if (!cpu_has_vmx_msr_bitmap())
3623 return;
3624
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003625 if (static_branch_unlikely(&enable_evmcs))
3626 evmcs_touch_msr_bitmap();
3627
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003628 /*
3629 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3630 * have the write-low and read-high bitmap offsets the wrong way round.
3631 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3632 */
3633 if (msr <= 0x1fff) {
3634 if (type & MSR_TYPE_R)
3635 /* read-low */
3636 __set_bit(msr, msr_bitmap + 0x000 / f);
3637
3638 if (type & MSR_TYPE_W)
3639 /* write-low */
3640 __set_bit(msr, msr_bitmap + 0x800 / f);
3641
3642 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3643 msr &= 0x1fff;
3644 if (type & MSR_TYPE_R)
3645 /* read-high */
3646 __set_bit(msr, msr_bitmap + 0x400 / f);
3647
3648 if (type & MSR_TYPE_W)
3649 /* write-high */
3650 __set_bit(msr, msr_bitmap + 0xc00 / f);
3651
3652 }
3653}
3654
Yi Wang1e4329ee2018-11-08 11:22:21 +08003655static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003656 u32 msr, int type, bool value)
3657{
3658 if (value)
3659 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3660 else
3661 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3662}
3663
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003664static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003665{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003666 u8 mode = 0;
3667
3668 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003669 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003670 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3671 mode |= MSR_BITMAP_MODE_X2APIC;
3672 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3673 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3674 }
3675
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003676 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003677}
3678
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003679static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3680 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003681{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003682 int msr;
3683
3684 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3685 unsigned word = msr / BITS_PER_LONG;
3686 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3687 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003688 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003689
3690 if (mode & MSR_BITMAP_MODE_X2APIC) {
3691 /*
3692 * TPR reads and writes can be virtualized even if virtual interrupt
3693 * delivery is not in use.
3694 */
3695 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3696 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3697 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3698 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3699 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3700 }
3701 }
3702}
3703
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003704void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003705{
3706 struct vcpu_vmx *vmx = to_vmx(vcpu);
3707 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3708 u8 mode = vmx_msr_bitmap_mode(vcpu);
3709 u8 changed = mode ^ vmx->msr_bitmap_mode;
3710
3711 if (!changed)
3712 return;
3713
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003714 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3715 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3716
3717 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003718}
3719
Chao Pengb08c2892018-10-24 16:05:15 +08003720void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3721{
3722 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3723 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3724 u32 i;
3725
3726 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3727 MSR_TYPE_RW, flag);
3728 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3729 MSR_TYPE_RW, flag);
3730 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3731 MSR_TYPE_RW, flag);
3732 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3733 MSR_TYPE_RW, flag);
3734 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3735 vmx_set_intercept_for_msr(msr_bitmap,
3736 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3737 vmx_set_intercept_for_msr(msr_bitmap,
3738 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3739 }
3740}
3741
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003742static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003743{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003744 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003745}
3746
Liran Alone6c67d82018-09-04 10:56:52 +03003747static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3748{
3749 struct vcpu_vmx *vmx = to_vmx(vcpu);
3750 void *vapic_page;
3751 u32 vppr;
3752 int rvi;
3753
3754 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3755 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003756 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003757 return false;
3758
Paolo Bonzini7e712682018-10-03 13:44:26 +02003759 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003760
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003761 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003762 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003763
3764 return ((rvi & 0xf0) > (vppr & 0xf0));
3765}
3766
Wincy Van06a55242017-04-28 13:13:59 +08003767static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3768 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003769{
3770#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003771 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3772
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003773 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003774 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003775 * The vector of interrupt to be delivered to vcpu had
3776 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003777 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003778 * Following cases will be reached in this block, and
3779 * we always send a notification event in all cases as
3780 * explained below.
3781 *
3782 * Case 1: vcpu keeps in non-root mode. Sending a
3783 * notification event posts the interrupt to vcpu.
3784 *
3785 * Case 2: vcpu exits to root mode and is still
3786 * runnable. PIR will be synced to vIRR before the
3787 * next vcpu entry. Sending a notification event in
3788 * this case has no effect, as vcpu is not in root
3789 * mode.
3790 *
3791 * Case 3: vcpu exits to root mode and is blocked.
3792 * vcpu_block() has already synced PIR to vIRR and
3793 * never blocks vcpu if vIRR is not cleared. Therefore,
3794 * a blocked vcpu here does not wait for any requested
3795 * interrupts in PIR, and sending a notification event
3796 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003797 */
Feng Wu28b835d2015-09-18 22:29:54 +08003798
Wincy Van06a55242017-04-28 13:13:59 +08003799 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003800 return true;
3801 }
3802#endif
3803 return false;
3804}
3805
Wincy Van705699a2015-02-03 23:58:17 +08003806static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3807 int vector)
3808{
3809 struct vcpu_vmx *vmx = to_vmx(vcpu);
3810
3811 if (is_guest_mode(vcpu) &&
3812 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003813 /*
3814 * If a posted intr is not recognized by hardware,
3815 * we will accomplish it in the next vmentry.
3816 */
3817 vmx->nested.pi_pending = true;
3818 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003819 /* the PIR and ON have been set by L1. */
3820 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3821 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003822 return 0;
3823 }
3824 return -1;
3825}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003826/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003827 * Send interrupt to vcpu via posted interrupt way.
3828 * 1. If target vcpu is running(non-root mode), send posted interrupt
3829 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3830 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3831 * interrupt from PIR in next vmentry.
3832 */
3833static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3834{
3835 struct vcpu_vmx *vmx = to_vmx(vcpu);
3836 int r;
3837
Wincy Van705699a2015-02-03 23:58:17 +08003838 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3839 if (!r)
3840 return;
3841
Yang Zhanga20ed542013-04-11 19:25:15 +08003842 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3843 return;
3844
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003845 /* If a previous notification has sent the IPI, nothing to do. */
3846 if (pi_test_and_set_on(&vmx->pi_desc))
3847 return;
3848
Wincy Van06a55242017-04-28 13:13:59 +08003849 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003850 kvm_vcpu_kick(vcpu);
3851}
3852
Avi Kivity6aa8b732006-12-10 02:21:36 -08003853/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003854 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3855 * will not change in the lifetime of the guest.
3856 * Note that host-state that does change is set elsewhere. E.g., host-state
3857 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3858 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003859void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003860{
3861 u32 low32, high32;
3862 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003863 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003864
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003865 cr0 = read_cr0();
3866 WARN_ON(cr0 & X86_CR0_TS);
3867 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003868
3869 /*
3870 * Save the most likely value for this task's CR3 in the VMCS.
3871 * We can't use __get_current_cr3_fast() because we're not atomic.
3872 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003873 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003874 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003875 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003876
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003877 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003878 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003879 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003880 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003881
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003882 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003883#ifdef CONFIG_X86_64
3884 /*
3885 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003886 * vmx_prepare_switch_to_host(), in case userspace uses
3887 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003888 */
3889 vmcs_write16(HOST_DS_SELECTOR, 0);
3890 vmcs_write16(HOST_ES_SELECTOR, 0);
3891#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003892 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3893 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003894#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003895 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3896 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3897
Sean Christopherson23420802019-04-19 22:50:57 -07003898 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003899
Sean Christopherson453eafb2018-12-20 12:25:17 -08003900 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003901
3902 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3903 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3904 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3905 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3906
3907 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3908 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3909 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3910 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003911
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003912 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003913 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003914}
3915
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003916void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003917{
3918 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3919 if (enable_ept)
3920 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003921 if (is_guest_mode(&vmx->vcpu))
3922 vmx->vcpu.arch.cr4_guest_owned_bits &=
3923 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003924 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3925}
3926
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003927u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003928{
3929 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3930
Andrey Smetanind62caab2015-11-10 15:36:33 +03003931 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003932 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003933
3934 if (!enable_vnmi)
3935 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3936
Sean Christopherson804939e2019-05-07 12:18:05 -07003937 if (!enable_preemption_timer)
3938 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3939
Yang Zhang01e439b2013-04-11 19:25:12 +08003940 return pin_based_exec_ctrl;
3941}
3942
Andrey Smetanind62caab2015-11-10 15:36:33 +03003943static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3944{
3945 struct vcpu_vmx *vmx = to_vmx(vcpu);
3946
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003947 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003948 if (cpu_has_secondary_exec_ctrls()) {
3949 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003950 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003951 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3952 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3953 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003954 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003955 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3956 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3957 }
3958
3959 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003960 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003961}
3962
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003963u32 vmx_exec_control(struct vcpu_vmx *vmx)
3964{
3965 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3966
3967 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3968 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3969
3970 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3971 exec_control &= ~CPU_BASED_TPR_SHADOW;
3972#ifdef CONFIG_X86_64
3973 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3974 CPU_BASED_CR8_LOAD_EXITING;
3975#endif
3976 }
3977 if (!enable_ept)
3978 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3979 CPU_BASED_CR3_LOAD_EXITING |
3980 CPU_BASED_INVLPG_EXITING;
3981 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3982 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3983 CPU_BASED_MONITOR_EXITING);
3984 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3985 exec_control &= ~CPU_BASED_HLT_EXITING;
3986 return exec_control;
3987}
3988
3989
Paolo Bonzini80154d72017-08-24 13:55:35 +02003990static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003991{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003992 struct kvm_vcpu *vcpu = &vmx->vcpu;
3993
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003994 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003995
Chao Pengf99e3da2018-10-24 16:05:10 +08003996 if (pt_mode == PT_MODE_SYSTEM)
3997 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003998 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003999 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4000 if (vmx->vpid == 0)
4001 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4002 if (!enable_ept) {
4003 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4004 enable_unrestricted_guest = 0;
4005 }
4006 if (!enable_unrestricted_guest)
4007 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004008 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004009 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004010 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004011 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4012 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004013 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004014
4015 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4016 * in vmx_set_cr4. */
4017 exec_control &= ~SECONDARY_EXEC_DESC;
4018
Abel Gordonabc4fc52013-04-18 14:35:25 +03004019 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4020 (handle_vmptrld).
4021 We can NOT enable shadow_vmcs here because we don't have yet
4022 a current VMCS12
4023 */
4024 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004025
4026 if (!enable_pml)
4027 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004028
Paolo Bonzini3db13482017-08-24 14:48:03 +02004029 if (vmx_xsaves_supported()) {
4030 /* Exposing XSAVES only when XSAVE is exposed */
4031 bool xsaves_enabled =
4032 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4033 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4034
4035 if (!xsaves_enabled)
4036 exec_control &= ~SECONDARY_EXEC_XSAVES;
4037
4038 if (nested) {
4039 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004040 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004041 SECONDARY_EXEC_XSAVES;
4042 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004043 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004044 ~SECONDARY_EXEC_XSAVES;
4045 }
4046 }
4047
Paolo Bonzini80154d72017-08-24 13:55:35 +02004048 if (vmx_rdtscp_supported()) {
4049 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4050 if (!rdtscp_enabled)
4051 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4052
4053 if (nested) {
4054 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004055 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004056 SECONDARY_EXEC_RDTSCP;
4057 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004058 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004059 ~SECONDARY_EXEC_RDTSCP;
4060 }
4061 }
4062
4063 if (vmx_invpcid_supported()) {
4064 /* Exposing INVPCID only when PCID is exposed */
4065 bool invpcid_enabled =
4066 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4067 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4068
4069 if (!invpcid_enabled) {
4070 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4071 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4072 }
4073
4074 if (nested) {
4075 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004076 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004077 SECONDARY_EXEC_ENABLE_INVPCID;
4078 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004079 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004080 ~SECONDARY_EXEC_ENABLE_INVPCID;
4081 }
4082 }
4083
Jim Mattson45ec3682017-08-23 16:32:04 -07004084 if (vmx_rdrand_supported()) {
4085 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4086 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004087 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004088
4089 if (nested) {
4090 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004091 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004092 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004093 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004094 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004095 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004096 }
4097 }
4098
Jim Mattson75f4fc82017-08-23 16:32:03 -07004099 if (vmx_rdseed_supported()) {
4100 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4101 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004102 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004103
4104 if (nested) {
4105 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004106 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004107 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004108 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004109 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004110 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004111 }
4112 }
4113
Tao Xue69e72fa2019-07-16 14:55:49 +08004114 if (vmx_waitpkg_supported()) {
4115 bool waitpkg_enabled =
4116 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4117
4118 if (!waitpkg_enabled)
4119 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4120
4121 if (nested) {
4122 if (waitpkg_enabled)
4123 vmx->nested.msrs.secondary_ctls_high |=
4124 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4125 else
4126 vmx->nested.msrs.secondary_ctls_high &=
4127 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4128 }
4129 }
4130
Paolo Bonzini80154d72017-08-24 13:55:35 +02004131 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004132}
4133
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004134static void ept_set_mmio_spte_mask(void)
4135{
4136 /*
4137 * EPT Misconfigurations can be generated if the value of bits 2:0
4138 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004139 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004140 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004141 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004142}
4143
Wanpeng Lif53cd632014-12-02 19:14:58 +08004144#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004145
Sean Christopherson944c3462018-12-03 13:53:09 -08004146/*
4147 * Sets up the vmcs for emulated real mode.
4148 */
4149static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4150{
4151 int i;
4152
4153 if (nested)
4154 nested_vmx_vcpu_setup();
4155
Sheng Yang25c5f222008-03-28 13:18:56 +08004156 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004157 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004158
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4160
Avi Kivity6aa8b732006-12-10 02:21:36 -08004161 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004162 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004163 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004164
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004165 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004166
Dan Williamsdfa169b2016-06-02 11:17:24 -07004167 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004168 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004169 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004170 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004171
Andrey Smetanind62caab2015-11-10 15:36:33 +03004172 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004173 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4174 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4175 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4176 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4177
4178 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004179
Li RongQing0bcf2612015-12-03 13:29:34 +08004180 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004181 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004182 }
4183
Wanpeng Lib31c1142018-03-12 04:53:04 -07004184 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004185 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004186 vmx->ple_window = ple_window;
4187 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004188 }
4189
Xiao Guangrongc3707952011-07-12 03:28:04 +08004190 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4191 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004192 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4193
Avi Kivity9581d442010-10-19 16:46:55 +02004194 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4195 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004196 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4198 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004199
Bandan Das2a499e42017-08-03 15:54:41 -04004200 if (cpu_has_vmx_vmfunc())
4201 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4202
Eddie Dong2cc51562007-05-21 07:28:09 +03004203 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4204 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004205 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004206 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004207 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004208
Radim Krčmář74545702015-04-27 15:11:25 +02004209 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4210 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004211
Paolo Bonzini03916db2014-07-24 14:21:57 +02004212 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004213 u32 index = vmx_msr_index[i];
4214 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004215 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216
4217 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4218 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004219 if (wrmsr_safe(index, data_low, data_high) < 0)
4220 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004221 vmx->guest_msrs[j].index = i;
4222 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004223 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004224 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004225 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004226
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004227 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228
4229 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004230 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004231
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004232 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4233 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4234
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004235 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004236
Wanpeng Lif53cd632014-12-02 19:14:58 +08004237 if (vmx_xsaves_supported())
4238 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4239
Peter Feiner4e595162016-07-07 14:49:58 -07004240 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004241 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4242 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4243 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004244
4245 if (cpu_has_vmx_encls_vmexit())
4246 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004247
4248 if (pt_mode == PT_MODE_HOST_GUEST) {
4249 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4250 /* Bit[6~0] are forced to 1, writes are ignored. */
4251 vmx->pt_desc.guest.output_mask = 0x7F;
4252 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4253 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004254}
4255
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004256static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004257{
4258 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004259 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004260 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004261
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004262 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004263 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004264
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004265 vmx->msr_ia32_umwait_control = 0;
4266
Wanpeng Li518e7b92018-02-28 14:03:31 +08004267 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004268 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004269 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004270 kvm_set_cr8(vcpu, 0);
4271
4272 if (!init_event) {
4273 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4274 MSR_IA32_APICBASE_ENABLE;
4275 if (kvm_vcpu_is_reset_bsp(vcpu))
4276 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4277 apic_base_msr.host_initiated = true;
4278 kvm_set_apic_base(vcpu, &apic_base_msr);
4279 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004280
Avi Kivity2fb92db2011-04-27 19:42:18 +03004281 vmx_segment_cache_clear(vmx);
4282
Avi Kivity5706be02008-08-20 15:07:31 +03004283 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004284 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004285 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004286
4287 seg_setup(VCPU_SREG_DS);
4288 seg_setup(VCPU_SREG_ES);
4289 seg_setup(VCPU_SREG_FS);
4290 seg_setup(VCPU_SREG_GS);
4291 seg_setup(VCPU_SREG_SS);
4292
4293 vmcs_write16(GUEST_TR_SELECTOR, 0);
4294 vmcs_writel(GUEST_TR_BASE, 0);
4295 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4296 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4297
4298 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4299 vmcs_writel(GUEST_LDTR_BASE, 0);
4300 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4301 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4302
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004303 if (!init_event) {
4304 vmcs_write32(GUEST_SYSENTER_CS, 0);
4305 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4306 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4307 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4308 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004309
Wanpeng Lic37c2872017-11-20 14:52:21 -08004310 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004311 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004312
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004313 vmcs_writel(GUEST_GDTR_BASE, 0);
4314 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4315
4316 vmcs_writel(GUEST_IDTR_BASE, 0);
4317 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4318
Anthony Liguori443381a2010-12-06 10:53:38 -06004319 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004320 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004321 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004322 if (kvm_mpx_supported())
4323 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004324
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004325 setup_msrs(vmx);
4326
Avi Kivity6aa8b732006-12-10 02:21:36 -08004327 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4328
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004329 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004330 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004331 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004332 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004333 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004334 vmcs_write32(TPR_THRESHOLD, 0);
4335 }
4336
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004337 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004338
Sheng Yang2384d2b2008-01-17 15:14:33 +08004339 if (vmx->vpid != 0)
4340 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4341
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004342 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004343 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004344 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004345 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004346 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004347
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004348 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004350 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004351 if (init_event)
4352 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004353}
4354
Jan Kiszkac9a79532014-03-07 20:03:15 +01004355static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004356{
Sean Christopherson2183f562019-05-07 12:17:56 -07004357 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004358}
4359
Jan Kiszkac9a79532014-03-07 20:03:15 +01004360static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004361{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004362 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004363 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004364 enable_irq_window(vcpu);
4365 return;
4366 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004367
Sean Christopherson2183f562019-05-07 12:17:56 -07004368 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004369}
4370
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004371static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004372{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004373 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004374 uint32_t intr;
4375 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004376
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004377 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004378
Avi Kivityfa89a812008-09-01 15:57:51 +03004379 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004380 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004381 int inc_eip = 0;
4382 if (vcpu->arch.interrupt.soft)
4383 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004384 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004385 return;
4386 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004387 intr = irq | INTR_INFO_VALID_MASK;
4388 if (vcpu->arch.interrupt.soft) {
4389 intr |= INTR_TYPE_SOFT_INTR;
4390 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4391 vmx->vcpu.arch.event_exit_inst_len);
4392 } else
4393 intr |= INTR_TYPE_EXT_INTR;
4394 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004395
4396 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004397}
4398
Sheng Yangf08864b2008-05-15 18:23:25 +08004399static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4400{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004401 struct vcpu_vmx *vmx = to_vmx(vcpu);
4402
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004403 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004404 /*
4405 * Tracking the NMI-blocked state in software is built upon
4406 * finding the next open IRQ window. This, in turn, depends on
4407 * well-behaving guests: They have to keep IRQs disabled at
4408 * least as long as the NMI handler runs. Otherwise we may
4409 * cause NMI nesting, maybe breaking the guest. But as this is
4410 * highly unlikely, we can live with the residual risk.
4411 */
4412 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4413 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4414 }
4415
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004416 ++vcpu->stat.nmi_injections;
4417 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004418
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004419 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004420 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004421 return;
4422 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004423
Sheng Yangf08864b2008-05-15 18:23:25 +08004424 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4425 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004426
4427 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004428}
4429
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004430bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004431{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004432 struct vcpu_vmx *vmx = to_vmx(vcpu);
4433 bool masked;
4434
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004435 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004436 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004437 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004438 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004439 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4440 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4441 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004442}
4443
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004444void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004445{
4446 struct vcpu_vmx *vmx = to_vmx(vcpu);
4447
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004448 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004449 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4450 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4451 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4452 }
4453 } else {
4454 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4455 if (masked)
4456 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4457 GUEST_INTR_STATE_NMI);
4458 else
4459 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4460 GUEST_INTR_STATE_NMI);
4461 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004462}
4463
Jan Kiszka2505dc92013-04-14 12:12:47 +02004464static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4465{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004466 if (to_vmx(vcpu)->nested.nested_run_pending)
4467 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004468
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004469 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004470 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4471 return 0;
4472
Jan Kiszka2505dc92013-04-14 12:12:47 +02004473 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4474 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4475 | GUEST_INTR_STATE_NMI));
4476}
4477
Gleb Natapov78646122009-03-23 12:12:11 +02004478static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4479{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004480 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4481 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004482 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4483 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004484}
4485
Izik Eiduscbc94022007-10-25 00:29:55 +02004486static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4487{
4488 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004489
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004490 if (enable_unrestricted_guest)
4491 return 0;
4492
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004493 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4494 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004495 if (ret)
4496 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004497 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004498 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004499}
4500
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004501static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4502{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004503 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004504 return 0;
4505}
4506
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004507static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004508{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004509 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004510 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004511 /*
4512 * Update instruction length as we may reinject the exception
4513 * from user space while in guest debugging mode.
4514 */
4515 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4516 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004517 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004518 return false;
4519 /* fall through */
4520 case DB_VECTOR:
4521 if (vcpu->guest_debug &
4522 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4523 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004524 /* fall through */
4525 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004526 case OF_VECTOR:
4527 case BR_VECTOR:
4528 case UD_VECTOR:
4529 case DF_VECTOR:
4530 case SS_VECTOR:
4531 case GP_VECTOR:
4532 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004533 return true;
4534 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004535 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004536 return false;
4537}
4538
4539static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4540 int vec, u32 err_code)
4541{
4542 /*
4543 * Instruction with address size override prefix opcode 0x67
4544 * Cause the #SS fault with 0 error code in VM86 mode.
4545 */
4546 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004547 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004548 if (vcpu->arch.halt_request) {
4549 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004550 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004551 }
4552 return 1;
4553 }
4554 return 0;
4555 }
4556
4557 /*
4558 * Forward all other exceptions that are valid in real mode.
4559 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4560 * the required debugging infrastructure rework.
4561 */
4562 kvm_queue_exception(vcpu, vec);
4563 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004564}
4565
Andi Kleena0861c02009-06-08 17:37:09 +08004566/*
4567 * Trigger machine check on the host. We assume all the MSRs are already set up
4568 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4569 * We pass a fake environment to the machine check handler because we want
4570 * the guest to be always treated like user space, no matter what context
4571 * it used internally.
4572 */
4573static void kvm_machine_check(void)
4574{
4575#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4576 struct pt_regs regs = {
4577 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4578 .flags = X86_EFLAGS_IF,
4579 };
4580
4581 do_machine_check(&regs, 0);
4582#endif
4583}
4584
Avi Kivity851ba692009-08-24 11:10:17 +03004585static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004586{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004587 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004588 return 1;
4589}
4590
Sean Christopherson95b5a482019-04-19 22:50:59 -07004591static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004592{
Avi Kivity1155f762007-11-22 11:30:47 +02004593 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004594 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004595 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004596 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004597 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598
Avi Kivity1155f762007-11-22 11:30:47 +02004599 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004600 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004601
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004602 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004603 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004604
Wanpeng Li082d06e2018-04-03 16:28:48 -07004605 if (is_invalid_opcode(intr_info))
4606 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004607
Avi Kivity6aa8b732006-12-10 02:21:36 -08004608 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004609 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004610 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004611
Liran Alon9e869482018-03-12 13:12:51 +02004612 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4613 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004614
4615 /*
4616 * VMware backdoor emulation on #GP interception only handles
4617 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4618 * error code on #GP.
4619 */
4620 if (error_code) {
4621 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4622 return 1;
4623 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004624 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004625 }
4626
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004627 /*
4628 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4629 * MMIO, it is better to report an internal error.
4630 * See the comments in vmx_handle_exit.
4631 */
4632 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4633 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4634 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4635 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004636 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004637 vcpu->run->internal.data[0] = vect_info;
4638 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004639 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004640 return 0;
4641 }
4642
Avi Kivity6aa8b732006-12-10 02:21:36 -08004643 if (is_page_fault(intr_info)) {
4644 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004645 /* EPT won't cause page fault directly */
4646 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004647 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004648 }
4649
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004650 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004651
4652 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4653 return handle_rmode_exception(vcpu, ex_no, error_code);
4654
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004655 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004656 case AC_VECTOR:
4657 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4658 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004659 case DB_VECTOR:
4660 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4661 if (!(vcpu->guest_debug &
4662 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004663 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004664 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004665 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004666 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004667
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004668 kvm_queue_exception(vcpu, DB_VECTOR);
4669 return 1;
4670 }
4671 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4672 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4673 /* fall through */
4674 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004675 /*
4676 * Update instruction length as we may reinject #BP from
4677 * user space while in guest debugging mode. Reading it for
4678 * #DB as well causes no harm, it is not used in that case.
4679 */
4680 vmx->vcpu.arch.event_exit_inst_len =
4681 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004682 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004683 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004684 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4685 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004686 break;
4687 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004688 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4689 kvm_run->ex.exception = ex_no;
4690 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004691 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693 return 0;
4694}
4695
Avi Kivity851ba692009-08-24 11:10:17 +03004696static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004697{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004698 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004699 return 1;
4700}
4701
Avi Kivity851ba692009-08-24 11:10:17 +03004702static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004703{
Avi Kivity851ba692009-08-24 11:10:17 +03004704 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004705 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004706 return 0;
4707}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004708
Avi Kivity851ba692009-08-24 11:10:17 +03004709static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004710{
He, Qingbfdaab02007-09-12 14:18:28 +08004711 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004712 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004713 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714
He, Qingbfdaab02007-09-12 14:18:28 +08004715 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004716 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004717
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004718 ++vcpu->stat.io_exits;
4719
Sean Christopherson432baf62018-03-08 08:57:26 -08004720 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004721 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004722
4723 port = exit_qualification >> 16;
4724 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004725 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004726
Sean Christophersondca7f122018-03-08 08:57:27 -08004727 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728}
4729
Ingo Molnar102d8322007-02-19 14:37:47 +02004730static void
4731vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4732{
4733 /*
4734 * Patch in the VMCALL instruction:
4735 */
4736 hypercall[0] = 0x0f;
4737 hypercall[1] = 0x01;
4738 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004739}
4740
Guo Chao0fa06072012-06-28 15:16:19 +08004741/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004742static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4743{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004744 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004745 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4746 unsigned long orig_val = val;
4747
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004748 /*
4749 * We get here when L2 changed cr0 in a way that did not change
4750 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004751 * but did change L0 shadowed bits. So we first calculate the
4752 * effective cr0 value that L1 would like to write into the
4753 * hardware. It consists of the L2-owned bits from the new
4754 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004755 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004756 val = (val & ~vmcs12->cr0_guest_host_mask) |
4757 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4758
David Matlack38991522016-11-29 18:14:08 -08004759 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004760 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004761
4762 if (kvm_set_cr0(vcpu, val))
4763 return 1;
4764 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004765 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004766 } else {
4767 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004768 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004769 return 1;
David Matlack38991522016-11-29 18:14:08 -08004770
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004771 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004772 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004773}
4774
4775static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4776{
4777 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004778 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4779 unsigned long orig_val = val;
4780
4781 /* analogously to handle_set_cr0 */
4782 val = (val & ~vmcs12->cr4_guest_host_mask) |
4783 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4784 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004785 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004786 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004787 return 0;
4788 } else
4789 return kvm_set_cr4(vcpu, val);
4790}
4791
Paolo Bonzini0367f202016-07-12 10:44:55 +02004792static int handle_desc(struct kvm_vcpu *vcpu)
4793{
4794 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004795 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004796}
4797
Avi Kivity851ba692009-08-24 11:10:17 +03004798static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004799{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004800 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004801 int cr;
4802 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004803 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004804 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004805
He, Qingbfdaab02007-09-12 14:18:28 +08004806 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004807 cr = exit_qualification & 15;
4808 reg = (exit_qualification >> 8) & 15;
4809 switch ((exit_qualification >> 4) & 3) {
4810 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004811 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004812 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813 switch (cr) {
4814 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004815 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004816 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004818 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004819 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004820 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004821 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004822 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004823 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004824 case 8: {
4825 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004826 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004827 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004828 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004829 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004830 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004831 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004832 return ret;
4833 /*
4834 * TODO: we might be squashing a
4835 * KVM_GUESTDBG_SINGLESTEP-triggered
4836 * KVM_EXIT_DEBUG here.
4837 */
Avi Kivity851ba692009-08-24 11:10:17 +03004838 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004839 return 0;
4840 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004841 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004843 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004844 WARN_ONCE(1, "Guest should always own CR0.TS");
4845 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004846 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004847 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848 case 1: /*mov from cr*/
4849 switch (cr) {
4850 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004851 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004852 val = kvm_read_cr3(vcpu);
4853 kvm_register_write(vcpu, reg, val);
4854 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004855 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004856 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004857 val = kvm_get_cr8(vcpu);
4858 kvm_register_write(vcpu, reg, val);
4859 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004860 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861 }
4862 break;
4863 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004864 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004865 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004866 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004867
Kyle Huey6affcbe2016-11-29 12:40:40 -08004868 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869 default:
4870 break;
4871 }
Avi Kivity851ba692009-08-24 11:10:17 +03004872 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004873 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004874 (int)(exit_qualification >> 4) & 3, cr);
4875 return 0;
4876}
4877
Avi Kivity851ba692009-08-24 11:10:17 +03004878static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004879{
He, Qingbfdaab02007-09-12 14:18:28 +08004880 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004881 int dr, dr7, reg;
4882
4883 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4884 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4885
4886 /* First, if DR does not exist, trigger UD */
4887 if (!kvm_require_dr(vcpu, dr))
4888 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004889
Jan Kiszkaf2483412010-01-20 18:20:20 +01004890 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004891 if (!kvm_require_cpl(vcpu, 0))
4892 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004893 dr7 = vmcs_readl(GUEST_DR7);
4894 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004895 /*
4896 * As the vm-exit takes precedence over the debug trap, we
4897 * need to emulate the latter, either for the host or the
4898 * guest debugging itself.
4899 */
4900 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004901 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004902 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004903 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004904 vcpu->run->debug.arch.exception = DB_VECTOR;
4905 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004906 return 0;
4907 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004908 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004909 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004910 kvm_queue_exception(vcpu, DB_VECTOR);
4911 return 1;
4912 }
4913 }
4914
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004915 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004916 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004917
4918 /*
4919 * No more DR vmexits; force a reload of the debug registers
4920 * and reenter on this instruction. The next vmexit will
4921 * retrieve the full state of the debug registers.
4922 */
4923 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4924 return 1;
4925 }
4926
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004927 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4928 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004929 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004930
4931 if (kvm_get_dr(vcpu, dr, &val))
4932 return 1;
4933 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004934 } else
Nadav Amit57773922014-06-18 17:19:23 +03004935 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004936 return 1;
4937
Kyle Huey6affcbe2016-11-29 12:40:40 -08004938 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004939}
4940
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004941static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4942{
4943 return vcpu->arch.dr6;
4944}
4945
4946static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4947{
4948}
4949
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004950static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4951{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004952 get_debugreg(vcpu->arch.db[0], 0);
4953 get_debugreg(vcpu->arch.db[1], 1);
4954 get_debugreg(vcpu->arch.db[2], 2);
4955 get_debugreg(vcpu->arch.db[3], 3);
4956 get_debugreg(vcpu->arch.dr6, 6);
4957 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4958
4959 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004960 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004961}
4962
Gleb Natapov020df072010-04-13 10:05:23 +03004963static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4964{
4965 vmcs_writel(GUEST_DR7, val);
4966}
4967
Avi Kivity851ba692009-08-24 11:10:17 +03004968static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004969{
Kyle Huey6a908b62016-11-29 12:40:37 -08004970 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004971}
4972
Avi Kivity851ba692009-08-24 11:10:17 +03004973static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004974{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004975 return kvm_emulate_rdmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004976}
4977
Avi Kivity851ba692009-08-24 11:10:17 +03004978static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004980 return kvm_emulate_wrmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004981}
4982
Avi Kivity851ba692009-08-24 11:10:17 +03004983static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004984{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004985 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004986 return 1;
4987}
4988
Avi Kivity851ba692009-08-24 11:10:17 +03004989static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004990{
Sean Christopherson2183f562019-05-07 12:17:56 -07004991 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004992
Avi Kivity3842d132010-07-27 12:30:24 +03004993 kvm_make_request(KVM_REQ_EVENT, vcpu);
4994
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004995 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004996 return 1;
4997}
4998
Avi Kivity851ba692009-08-24 11:10:17 +03004999static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005000{
Avi Kivityd3bef152007-06-05 15:53:05 +03005001 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005002}
5003
Avi Kivity851ba692009-08-24 11:10:17 +03005004static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005005{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005006 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005007}
5008
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005009static int handle_invd(struct kvm_vcpu *vcpu)
5010{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005011 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005012}
5013
Avi Kivity851ba692009-08-24 11:10:17 +03005014static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005015{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005016 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005017
5018 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005019 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005020}
5021
Avi Kivityfee84b02011-11-10 14:57:25 +02005022static int handle_rdpmc(struct kvm_vcpu *vcpu)
5023{
5024 int err;
5025
5026 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005027 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005028}
5029
Avi Kivity851ba692009-08-24 11:10:17 +03005030static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005031{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005032 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005033}
5034
Dexuan Cui2acf9232010-06-10 11:27:12 +08005035static int handle_xsetbv(struct kvm_vcpu *vcpu)
5036{
5037 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005038 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005039
5040 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005041 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005042 return 1;
5043}
5044
Avi Kivity851ba692009-08-24 11:10:17 +03005045static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005046{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005047 if (likely(fasteoi)) {
5048 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5049 int access_type, offset;
5050
5051 access_type = exit_qualification & APIC_ACCESS_TYPE;
5052 offset = exit_qualification & APIC_ACCESS_OFFSET;
5053 /*
5054 * Sane guest uses MOV to write EOI, with written value
5055 * not cared. So make a short-circuit here by avoiding
5056 * heavy instruction emulation.
5057 */
5058 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5059 (offset == APIC_EOI)) {
5060 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005061 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005062 }
5063 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005064 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005065}
5066
Yang Zhangc7c9c562013-01-25 10:18:51 +08005067static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5068{
5069 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5070 int vector = exit_qualification & 0xff;
5071
5072 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5073 kvm_apic_set_eoi_accelerated(vcpu, vector);
5074 return 1;
5075}
5076
Yang Zhang83d4c282013-01-25 10:18:49 +08005077static int handle_apic_write(struct kvm_vcpu *vcpu)
5078{
5079 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5080 u32 offset = exit_qualification & 0xfff;
5081
5082 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5083 kvm_apic_write_nodecode(vcpu, offset);
5084 return 1;
5085}
5086
Avi Kivity851ba692009-08-24 11:10:17 +03005087static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005088{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005089 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005090 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005091 bool has_error_code = false;
5092 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005093 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005094 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005095
5096 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005097 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005098 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005099
5100 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5101
5102 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005103 if (reason == TASK_SWITCH_GATE && idt_v) {
5104 switch (type) {
5105 case INTR_TYPE_NMI_INTR:
5106 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005107 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005108 break;
5109 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005110 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005111 kvm_clear_interrupt_queue(vcpu);
5112 break;
5113 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005114 if (vmx->idt_vectoring_info &
5115 VECTORING_INFO_DELIVER_CODE_MASK) {
5116 has_error_code = true;
5117 error_code =
5118 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5119 }
5120 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005121 case INTR_TYPE_SOFT_EXCEPTION:
5122 kvm_clear_exception_queue(vcpu);
5123 break;
5124 default:
5125 break;
5126 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005127 }
Izik Eidus37817f22008-03-24 23:14:53 +02005128 tss_selector = exit_qualification;
5129
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005130 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5131 type != INTR_TYPE_EXT_INTR &&
5132 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005133 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005134
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005135 /*
5136 * TODO: What about debug traps on tss switch?
5137 * Are we supposed to inject them and update dr6?
5138 */
Sean Christopherson10517782019-08-27 14:40:35 -07005139 return kvm_task_switch(vcpu, tss_selector,
5140 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005141 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005142}
5143
Avi Kivity851ba692009-08-24 11:10:17 +03005144static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005145{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005146 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005147 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005148 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005149
Sheng Yangf9c617f2009-03-25 10:08:52 +08005150 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005151
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005152 /*
5153 * EPT violation happened while executing iret from NMI,
5154 * "blocked by NMI" bit has to be set before next VM entry.
5155 * There are errata that may cause this bit to not be set:
5156 * AAK134, BY25.
5157 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005158 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005159 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005160 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005161 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5162
Sheng Yang14394422008-04-28 12:24:45 +08005163 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005164 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005165
Junaid Shahid27959a42016-12-06 16:46:10 -08005166 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005167 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005168 ? PFERR_USER_MASK : 0;
5169 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005170 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005171 ? PFERR_WRITE_MASK : 0;
5172 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005173 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005174 ? PFERR_FETCH_MASK : 0;
5175 /* ept page table entry is present? */
5176 error_code |= (exit_qualification &
5177 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5178 EPT_VIOLATION_EXECUTABLE))
5179 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005180
Paolo Bonzinieebed242016-11-28 14:39:58 +01005181 error_code |= (exit_qualification & 0x100) != 0 ?
5182 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005183
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005184 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005185 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005186}
5187
Avi Kivity851ba692009-08-24 11:10:17 +03005188static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005189{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005190 gpa_t gpa;
5191
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005192 /*
5193 * A nested guest cannot optimize MMIO vmexits, because we have an
5194 * nGPA here instead of the required GPA.
5195 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005196 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005197 if (!is_guest_mode(vcpu) &&
5198 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005199 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005200 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005201 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005202
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005203 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005204}
5205
Avi Kivity851ba692009-08-24 11:10:17 +03005206static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005207{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005208 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005209 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005210 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005211 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005212
5213 return 1;
5214}
5215
Mohammed Gamal80ced182009-09-01 12:48:18 +02005216static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005217{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005218 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005219 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005220 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005221
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005222 /*
5223 * We should never reach the point where we are emulating L2
5224 * due to invalid guest state as that means we incorrectly
5225 * allowed a nested VMEntry with an invalid vmcs12.
5226 */
5227 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5228
Sean Christopherson2183f562019-05-07 12:17:56 -07005229 intr_window_requested = exec_controls_get(vmx) &
5230 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005231
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005232 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005233 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005234 return handle_interrupt_window(&vmx->vcpu);
5235
Radim Krčmář72875d82017-04-26 22:32:19 +02005236 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005237 return 1;
5238
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005239 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005240 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005241
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005242 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005243 vcpu->arch.exception.pending) {
5244 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5245 vcpu->run->internal.suberror =
5246 KVM_INTERNAL_ERROR_EMULATION;
5247 vcpu->run->internal.ndata = 0;
5248 return 0;
5249 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005250
Gleb Natapov8d76c492013-05-08 18:38:44 +03005251 if (vcpu->arch.halt_request) {
5252 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005253 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005254 }
5255
Sean Christopherson8fff2712019-08-27 14:40:37 -07005256 /*
5257 * Note, return 1 and not 0, vcpu_run() is responsible for
5258 * morphing the pending signal into the proper return code.
5259 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005260 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005261 return 1;
5262
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005263 if (need_resched())
5264 schedule();
5265 }
5266
Sean Christopherson8fff2712019-08-27 14:40:37 -07005267 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005268}
5269
5270static void grow_ple_window(struct kvm_vcpu *vcpu)
5271{
5272 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005273 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005274
Babu Mogerc8e88712018-03-16 16:37:24 -04005275 vmx->ple_window = __grow_ple_window(old, ple_window,
5276 ple_window_grow,
5277 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005278
Peter Xu4f75bcc2019-09-06 10:17:22 +08005279 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005280 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005281 trace_kvm_ple_window_update(vcpu->vcpu_id,
5282 vmx->ple_window, old);
5283 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005284}
5285
5286static void shrink_ple_window(struct kvm_vcpu *vcpu)
5287{
5288 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005289 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005290
Babu Mogerc8e88712018-03-16 16:37:24 -04005291 vmx->ple_window = __shrink_ple_window(old, ple_window,
5292 ple_window_shrink,
5293 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005294
Peter Xu4f75bcc2019-09-06 10:17:22 +08005295 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005296 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005297 trace_kvm_ple_window_update(vcpu->vcpu_id,
5298 vmx->ple_window, old);
5299 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005300}
5301
5302/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005303 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5304 */
5305static void wakeup_handler(void)
5306{
5307 struct kvm_vcpu *vcpu;
5308 int cpu = smp_processor_id();
5309
5310 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5311 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5312 blocked_vcpu_list) {
5313 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5314
5315 if (pi_test_on(pi_desc) == 1)
5316 kvm_vcpu_kick(vcpu);
5317 }
5318 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5319}
5320
Peng Haoe01bca22018-04-07 05:47:32 +08005321static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005322{
5323 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5324 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5325 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5326 0ull, VMX_EPT_EXECUTABLE_MASK,
5327 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005328 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005329
5330 ept_set_mmio_spte_mask();
5331 kvm_enable_tdp();
5332}
5333
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005335 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5336 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5337 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005338static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005339{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005340 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005341 grow_ple_window(vcpu);
5342
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005343 /*
5344 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5345 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5346 * never set PAUSE_EXITING and just set PLE if supported,
5347 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5348 */
5349 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005350 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005351}
5352
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005353static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005354{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005355 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005356}
5357
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005358static int handle_mwait(struct kvm_vcpu *vcpu)
5359{
5360 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5361 return handle_nop(vcpu);
5362}
5363
Jim Mattson45ec3682017-08-23 16:32:04 -07005364static int handle_invalid_op(struct kvm_vcpu *vcpu)
5365{
5366 kvm_queue_exception(vcpu, UD_VECTOR);
5367 return 1;
5368}
5369
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005370static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5371{
5372 return 1;
5373}
5374
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005375static int handle_monitor(struct kvm_vcpu *vcpu)
5376{
5377 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5378 return handle_nop(vcpu);
5379}
5380
Junaid Shahideb4b2482018-06-27 14:59:14 -07005381static int handle_invpcid(struct kvm_vcpu *vcpu)
5382{
5383 u32 vmx_instruction_info;
5384 unsigned long type;
5385 bool pcid_enabled;
5386 gva_t gva;
5387 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005388 unsigned i;
5389 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005390 struct {
5391 u64 pcid;
5392 u64 gla;
5393 } operand;
5394
5395 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5396 kvm_queue_exception(vcpu, UD_VECTOR);
5397 return 1;
5398 }
5399
5400 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5401 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5402
5403 if (type > 3) {
5404 kvm_inject_gp(vcpu, 0);
5405 return 1;
5406 }
5407
5408 /* According to the Intel instruction reference, the memory operand
5409 * is read even if it isn't needed (e.g., for type==all)
5410 */
5411 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005412 vmx_instruction_info, false,
5413 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005414 return 1;
5415
5416 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5417 kvm_inject_page_fault(vcpu, &e);
5418 return 1;
5419 }
5420
5421 if (operand.pcid >> 12 != 0) {
5422 kvm_inject_gp(vcpu, 0);
5423 return 1;
5424 }
5425
5426 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5427
5428 switch (type) {
5429 case INVPCID_TYPE_INDIV_ADDR:
5430 if ((!pcid_enabled && (operand.pcid != 0)) ||
5431 is_noncanonical_address(operand.gla, vcpu)) {
5432 kvm_inject_gp(vcpu, 0);
5433 return 1;
5434 }
5435 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5436 return kvm_skip_emulated_instruction(vcpu);
5437
5438 case INVPCID_TYPE_SINGLE_CTXT:
5439 if (!pcid_enabled && (operand.pcid != 0)) {
5440 kvm_inject_gp(vcpu, 0);
5441 return 1;
5442 }
5443
5444 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5445 kvm_mmu_sync_roots(vcpu);
5446 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5447 }
5448
Junaid Shahidb94742c2018-06-27 14:59:20 -07005449 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005450 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005451 == operand.pcid)
5452 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005453
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005454 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005455 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005456 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005457 * given PCID, then nothing needs to be done here because a
5458 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005459 */
5460
5461 return kvm_skip_emulated_instruction(vcpu);
5462
5463 case INVPCID_TYPE_ALL_NON_GLOBAL:
5464 /*
5465 * Currently, KVM doesn't mark global entries in the shadow
5466 * page tables, so a non-global flush just degenerates to a
5467 * global flush. If needed, we could optimize this later by
5468 * keeping track of global entries in shadow page tables.
5469 */
5470
5471 /* fall-through */
5472 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5473 kvm_mmu_unload(vcpu);
5474 return kvm_skip_emulated_instruction(vcpu);
5475
5476 default:
5477 BUG(); /* We have already checked above that type <= 3 */
5478 }
5479}
5480
Kai Huang843e4332015-01-28 10:54:28 +08005481static int handle_pml_full(struct kvm_vcpu *vcpu)
5482{
5483 unsigned long exit_qualification;
5484
5485 trace_kvm_pml_full(vcpu->vcpu_id);
5486
5487 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5488
5489 /*
5490 * PML buffer FULL happened while executing iret from NMI,
5491 * "blocked by NMI" bit has to be set before next VM entry.
5492 */
5493 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005494 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005495 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5496 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5497 GUEST_INTR_STATE_NMI);
5498
5499 /*
5500 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5501 * here.., and there's no userspace involvement needed for PML.
5502 */
5503 return 1;
5504}
5505
Yunhong Jiang64672c92016-06-13 14:19:59 -07005506static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5507{
Sean Christopherson804939e2019-05-07 12:18:05 -07005508 struct vcpu_vmx *vmx = to_vmx(vcpu);
5509
5510 if (!vmx->req_immediate_exit &&
5511 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005512 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005513
Yunhong Jiang64672c92016-06-13 14:19:59 -07005514 return 1;
5515}
5516
Sean Christophersone4027cf2018-12-03 13:53:12 -08005517/*
5518 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5519 * are overwritten by nested_vmx_setup() when nested=1.
5520 */
5521static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5522{
5523 kvm_queue_exception(vcpu, UD_VECTOR);
5524 return 1;
5525}
5526
Sean Christopherson0b665d32018-08-14 09:33:34 -07005527static int handle_encls(struct kvm_vcpu *vcpu)
5528{
5529 /*
5530 * SGX virtualization is not yet supported. There is no software
5531 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5532 * to prevent the guest from executing ENCLS.
5533 */
5534 kvm_queue_exception(vcpu, UD_VECTOR);
5535 return 1;
5536}
5537
Nadav Har'El0140cae2011-05-25 23:06:28 +03005538/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539 * The exit handlers return 1 if the exit was handled fully and guest execution
5540 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5541 * to be done to userspace and return 0.
5542 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005543static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005544 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005545 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005546 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005547 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005548 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005549 [EXIT_REASON_CR_ACCESS] = handle_cr,
5550 [EXIT_REASON_DR_ACCESS] = handle_dr,
5551 [EXIT_REASON_CPUID] = handle_cpuid,
5552 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5553 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5554 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5555 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005556 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005557 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005558 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005559 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005560 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5561 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5562 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5563 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5564 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5565 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5566 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5567 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5568 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005569 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5570 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005571 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005572 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005573 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005574 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005575 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005576 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005577 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5578 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005579 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5580 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005581 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005582 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005583 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005584 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005585 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5586 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005587 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005588 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005589 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005590 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005591 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005592 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005593 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005594};
5595
5596static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005597 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005598
Avi Kivity586f9602010-11-18 13:09:54 +02005599static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5600{
5601 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5602 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5603}
5604
Kai Huanga3eaa862015-11-04 13:46:05 +08005605static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005606{
Kai Huanga3eaa862015-11-04 13:46:05 +08005607 if (vmx->pml_pg) {
5608 __free_page(vmx->pml_pg);
5609 vmx->pml_pg = NULL;
5610 }
Kai Huang843e4332015-01-28 10:54:28 +08005611}
5612
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005613static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005614{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005615 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005616 u64 *pml_buf;
5617 u16 pml_idx;
5618
5619 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5620
5621 /* Do nothing if PML buffer is empty */
5622 if (pml_idx == (PML_ENTITY_NUM - 1))
5623 return;
5624
5625 /* PML index always points to next available PML buffer entity */
5626 if (pml_idx >= PML_ENTITY_NUM)
5627 pml_idx = 0;
5628 else
5629 pml_idx++;
5630
5631 pml_buf = page_address(vmx->pml_pg);
5632 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5633 u64 gpa;
5634
5635 gpa = pml_buf[pml_idx];
5636 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005637 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005638 }
5639
5640 /* reset PML index */
5641 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5642}
5643
5644/*
5645 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5646 * Called before reporting dirty_bitmap to userspace.
5647 */
5648static void kvm_flush_pml_buffers(struct kvm *kvm)
5649{
5650 int i;
5651 struct kvm_vcpu *vcpu;
5652 /*
5653 * We only need to kick vcpu out of guest mode here, as PML buffer
5654 * is flushed at beginning of all VMEXITs, and it's obvious that only
5655 * vcpus running in guest are possible to have unflushed GPAs in PML
5656 * buffer.
5657 */
5658 kvm_for_each_vcpu(i, vcpu, kvm)
5659 kvm_vcpu_kick(vcpu);
5660}
5661
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005662static void vmx_dump_sel(char *name, uint32_t sel)
5663{
5664 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005665 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005666 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5667 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5668 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5669}
5670
5671static void vmx_dump_dtsel(char *name, uint32_t limit)
5672{
5673 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5674 name, vmcs_read32(limit),
5675 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5676}
5677
Paolo Bonzini69090812019-04-15 15:16:17 +02005678void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005679{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005680 u32 vmentry_ctl, vmexit_ctl;
5681 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5682 unsigned long cr4;
5683 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005684 int i, n;
5685
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005686 if (!dump_invalid_vmcs) {
5687 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5688 return;
5689 }
5690
5691 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5692 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5693 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5694 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5695 cr4 = vmcs_readl(GUEST_CR4);
5696 efer = vmcs_read64(GUEST_IA32_EFER);
5697 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005698 if (cpu_has_secondary_exec_ctrls())
5699 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5700
5701 pr_err("*** Guest State ***\n");
5702 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5703 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5704 vmcs_readl(CR0_GUEST_HOST_MASK));
5705 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5706 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5707 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5708 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5709 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5710 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005711 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5712 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5713 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5714 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005715 }
5716 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5717 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5718 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5719 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5720 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5721 vmcs_readl(GUEST_SYSENTER_ESP),
5722 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5723 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5724 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5725 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5726 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5727 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5728 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5729 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5730 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5731 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5732 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5733 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5734 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005735 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5736 efer, vmcs_read64(GUEST_IA32_PAT));
5737 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5738 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005739 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005740 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005741 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005742 pr_err("PerfGlobCtl = 0x%016llx\n",
5743 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005744 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005745 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005746 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5747 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5748 vmcs_read32(GUEST_ACTIVITY_STATE));
5749 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5750 pr_err("InterruptStatus = %04x\n",
5751 vmcs_read16(GUEST_INTR_STATUS));
5752
5753 pr_err("*** Host State ***\n");
5754 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5755 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5756 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5757 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5758 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5759 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5760 vmcs_read16(HOST_TR_SELECTOR));
5761 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5762 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5763 vmcs_readl(HOST_TR_BASE));
5764 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5765 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5766 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5767 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5768 vmcs_readl(HOST_CR4));
5769 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5770 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5771 vmcs_read32(HOST_IA32_SYSENTER_CS),
5772 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5773 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005774 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5775 vmcs_read64(HOST_IA32_EFER),
5776 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005777 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005778 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005779 pr_err("PerfGlobCtl = 0x%016llx\n",
5780 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005781
5782 pr_err("*** Control State ***\n");
5783 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5784 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5785 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5786 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5787 vmcs_read32(EXCEPTION_BITMAP),
5788 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5789 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5790 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5791 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5792 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5793 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5794 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5795 vmcs_read32(VM_EXIT_INTR_INFO),
5796 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5797 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5798 pr_err(" reason=%08x qualification=%016lx\n",
5799 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5800 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5801 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5802 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005803 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005804 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005805 pr_err("TSC Multiplier = 0x%016llx\n",
5806 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005807 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5808 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5809 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5810 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5811 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005812 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005813 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5814 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005815 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005816 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005817 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5818 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5819 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005820 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005821 n = vmcs_read32(CR3_TARGET_COUNT);
5822 for (i = 0; i + 1 < n; i += 4)
5823 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5824 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5825 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5826 if (i < n)
5827 pr_err("CR3 target%u=%016lx\n",
5828 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5829 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5830 pr_err("PLE Gap=%08x Window=%08x\n",
5831 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5832 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5833 pr_err("Virtual processor ID = 0x%04x\n",
5834 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5835}
5836
Avi Kivity6aa8b732006-12-10 02:21:36 -08005837/*
5838 * The guest has exited. See if we can fix it or if we need userspace
5839 * assistance.
5840 */
Avi Kivity851ba692009-08-24 11:10:17 +03005841static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005842{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005843 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005844 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005845 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005846
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005847 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5848
Kai Huang843e4332015-01-28 10:54:28 +08005849 /*
5850 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5851 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5852 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5853 * mode as if vcpus is in root mode, the PML buffer must has been
5854 * flushed already.
5855 */
5856 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005857 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005858
Mohammed Gamal80ced182009-09-01 12:48:18 +02005859 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005860 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005861 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005862
Paolo Bonzini7313c692017-07-27 10:31:25 +02005863 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5864 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005865
Mohammed Gamal51207022010-05-31 22:40:54 +03005866 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005867 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005868 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5869 vcpu->run->fail_entry.hardware_entry_failure_reason
5870 = exit_reason;
5871 return 0;
5872 }
5873
Avi Kivity29bd8a72007-09-10 17:27:03 +03005874 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005875 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005876 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5877 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005878 = vmcs_read32(VM_INSTRUCTION_ERROR);
5879 return 0;
5880 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005881
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005882 /*
5883 * Note:
5884 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5885 * delivery event since it indicates guest is accessing MMIO.
5886 * The vm-exit can be triggered again after return to guest that
5887 * will cause infinite loop.
5888 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005889 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005890 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005891 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005892 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005893 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5894 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5895 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005896 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005897 vcpu->run->internal.data[0] = vectoring_info;
5898 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005899 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5900 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5901 vcpu->run->internal.ndata++;
5902 vcpu->run->internal.data[3] =
5903 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5904 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005905 return 0;
5906 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005907
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005908 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005909 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5910 if (vmx_interrupt_allowed(vcpu)) {
5911 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5912 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5913 vcpu->arch.nmi_pending) {
5914 /*
5915 * This CPU don't support us in finding the end of an
5916 * NMI-blocked window if the guest runs with IRQs
5917 * disabled. So we pull the trigger after 1 s of
5918 * futile waiting, but inform the user about this.
5919 */
5920 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5921 "state on VCPU %d after 1 s timeout\n",
5922 __func__, vcpu->vcpu_id);
5923 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5924 }
5925 }
5926
Avi Kivity6aa8b732006-12-10 02:21:36 -08005927 if (exit_reason < kvm_vmx_max_exit_handlers
5928 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005929 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005930 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005931 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5932 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005933 dump_vmcs();
5934 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5935 vcpu->run->internal.suberror =
5936 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5937 vcpu->run->internal.ndata = 1;
5938 vcpu->run->internal.data[0] = exit_reason;
5939 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005940 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005941}
5942
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005943/*
5944 * Software based L1D cache flush which is used when microcode providing
5945 * the cache control MSR is not loaded.
5946 *
5947 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5948 * flush it is required to read in 64 KiB because the replacement algorithm
5949 * is not exactly LRU. This could be sized at runtime via topology
5950 * information but as all relevant affected CPUs have 32KiB L1D cache size
5951 * there is no point in doing so.
5952 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005953static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005954{
5955 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005956
5957 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005958 * This code is only executed when the the flush mode is 'cond' or
5959 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005960 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005961 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005962 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005963
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005964 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005965 * Clear the per-vcpu flush bit, it gets set again
5966 * either from vcpu_run() or from one of the unsafe
5967 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005968 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005969 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005970 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005971
5972 /*
5973 * Clear the per-cpu flush bit, it gets set again from
5974 * the interrupt handlers.
5975 */
5976 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5977 kvm_clear_cpu_l1tf_flush_l1d();
5978
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005979 if (!flush_l1d)
5980 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005981 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005982
5983 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005984
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005985 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5986 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5987 return;
5988 }
5989
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005990 asm volatile(
5991 /* First ensure the pages are in the TLB */
5992 "xorl %%eax, %%eax\n"
5993 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005994 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005995 "addl $4096, %%eax\n\t"
5996 "cmpl %%eax, %[size]\n\t"
5997 "jne .Lpopulate_tlb\n\t"
5998 "xorl %%eax, %%eax\n\t"
5999 "cpuid\n\t"
6000 /* Now fill the cache */
6001 "xorl %%eax, %%eax\n"
6002 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006003 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006004 "addl $64, %%eax\n\t"
6005 "cmpl %%eax, %[size]\n\t"
6006 "jne .Lfill_cache\n\t"
6007 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006008 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006009 [size] "r" (size)
6010 : "eax", "ebx", "ecx", "edx");
6011}
6012
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006013static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006014{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006015 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6016
6017 if (is_guest_mode(vcpu) &&
6018 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6019 return;
6020
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006021 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006022 vmcs_write32(TPR_THRESHOLD, 0);
6023 return;
6024 }
6025
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006026 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006027}
6028
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006029void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006030{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006031 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006032 u32 sec_exec_control;
6033
Jim Mattson8d860bb2018-05-09 16:56:05 -04006034 if (!lapic_in_kernel(vcpu))
6035 return;
6036
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006037 if (!flexpriority_enabled &&
6038 !cpu_has_vmx_virtualize_x2apic_mode())
6039 return;
6040
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006041 /* Postpone execution until vmcs01 is the current VMCS. */
6042 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006043 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006044 return;
6045 }
6046
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006047 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006048 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6049 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006050
Jim Mattson8d860bb2018-05-09 16:56:05 -04006051 switch (kvm_get_apic_mode(vcpu)) {
6052 case LAPIC_MODE_INVALID:
6053 WARN_ONCE(true, "Invalid local APIC state");
6054 case LAPIC_MODE_DISABLED:
6055 break;
6056 case LAPIC_MODE_XAPIC:
6057 if (flexpriority_enabled) {
6058 sec_exec_control |=
6059 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6060 vmx_flush_tlb(vcpu, true);
6061 }
6062 break;
6063 case LAPIC_MODE_X2APIC:
6064 if (cpu_has_vmx_virtualize_x2apic_mode())
6065 sec_exec_control |=
6066 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6067 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006068 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006069 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006070
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006071 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006072}
6073
Tang Chen38b99172014-09-24 15:57:54 +08006074static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6075{
Jim Mattsonab5df312018-05-09 17:02:03 -04006076 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006077 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006078 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006079 }
Tang Chen38b99172014-09-24 15:57:54 +08006080}
6081
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006082static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006083{
6084 u16 status;
6085 u8 old;
6086
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006087 if (max_isr == -1)
6088 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006089
6090 status = vmcs_read16(GUEST_INTR_STATUS);
6091 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006092 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006093 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006094 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006095 vmcs_write16(GUEST_INTR_STATUS, status);
6096 }
6097}
6098
6099static void vmx_set_rvi(int vector)
6100{
6101 u16 status;
6102 u8 old;
6103
Wei Wang4114c272014-11-05 10:53:43 +08006104 if (vector == -1)
6105 vector = 0;
6106
Yang Zhangc7c9c562013-01-25 10:18:51 +08006107 status = vmcs_read16(GUEST_INTR_STATUS);
6108 old = (u8)status & 0xff;
6109 if ((u8)vector != old) {
6110 status &= ~0xff;
6111 status |= (u8)vector;
6112 vmcs_write16(GUEST_INTR_STATUS, status);
6113 }
6114}
6115
6116static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6117{
Liran Alon851c1a182017-12-24 18:12:56 +02006118 /*
6119 * When running L2, updating RVI is only relevant when
6120 * vmcs12 virtual-interrupt-delivery enabled.
6121 * However, it can be enabled only when L1 also
6122 * intercepts external-interrupts and in that case
6123 * we should not update vmcs02 RVI but instead intercept
6124 * interrupt. Therefore, do nothing when running L2.
6125 */
6126 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006127 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006128}
6129
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006130static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006131{
6132 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006133 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006134 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006135
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006136 WARN_ON(!vcpu->arch.apicv_active);
6137 if (pi_test_on(&vmx->pi_desc)) {
6138 pi_clear_on(&vmx->pi_desc);
6139 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006140 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006141 * But on x86 this is just a compiler barrier anyway.
6142 */
6143 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006144 max_irr_updated =
6145 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6146
6147 /*
6148 * If we are running L2 and L1 has a new pending interrupt
6149 * which can be injected, we should re-evaluate
6150 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006151 * If L1 intercepts external-interrupts, we should
6152 * exit from L2 to L1. Otherwise, interrupt should be
6153 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006154 */
Liran Alon851c1a182017-12-24 18:12:56 +02006155 if (is_guest_mode(vcpu) && max_irr_updated) {
6156 if (nested_exit_on_intr(vcpu))
6157 kvm_vcpu_exiting_guest_mode(vcpu);
6158 else
6159 kvm_make_request(KVM_REQ_EVENT, vcpu);
6160 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006161 } else {
6162 max_irr = kvm_lapic_find_highest_irr(vcpu);
6163 }
6164 vmx_hwapic_irr_update(vcpu, max_irr);
6165 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006166}
6167
Wanpeng Li17e433b2019-08-05 10:03:19 +08006168static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6169{
6170 return pi_test_on(vcpu_to_pi_desc(vcpu));
6171}
6172
Andrey Smetanin63086302015-11-10 15:36:32 +03006173static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006174{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006175 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006176 return;
6177
Yang Zhangc7c9c562013-01-25 10:18:51 +08006178 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6179 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6180 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6181 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6182}
6183
Paolo Bonzini967235d2016-12-19 14:03:45 +01006184static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6185{
6186 struct vcpu_vmx *vmx = to_vmx(vcpu);
6187
6188 pi_clear_on(&vmx->pi_desc);
6189 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6190}
6191
Sean Christopherson95b5a482019-04-19 22:50:59 -07006192static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006193{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006194 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006195
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006196 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006197 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006198 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6199
Andi Kleena0861c02009-06-08 17:37:09 +08006200 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006201 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006202 kvm_machine_check();
6203
Gleb Natapov20f65982009-05-11 13:35:55 +03006204 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006205 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006206 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006207 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006208 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006209 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006210}
Gleb Natapov20f65982009-05-11 13:35:55 +03006211
Sean Christopherson95b5a482019-04-19 22:50:59 -07006212static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006213{
Sean Christopherson49def502019-04-19 22:50:56 -07006214 unsigned int vector;
6215 unsigned long entry;
6216#ifdef CONFIG_X86_64
6217 unsigned long tmp;
6218#endif
6219 gate_desc *desc;
6220 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006221
Sean Christopherson49def502019-04-19 22:50:56 -07006222 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6223 if (WARN_ONCE(!is_external_intr(intr_info),
6224 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6225 return;
6226
6227 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006228 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006229 entry = gate_offset(desc);
6230
Sean Christopherson165072b2019-04-19 22:50:58 -07006231 kvm_before_interrupt(vcpu);
6232
Sean Christopherson49def502019-04-19 22:50:56 -07006233 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006234#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006235 "mov %%" _ASM_SP ", %[sp]\n\t"
6236 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6237 "push $%c[ss]\n\t"
6238 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006239#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006240 "pushf\n\t"
6241 __ASM_SIZE(push) " $%c[cs]\n\t"
6242 CALL_NOSPEC
6243 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006244#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006245 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006246#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006247 ASM_CALL_CONSTRAINT
6248 :
6249 THUNK_TARGET(entry),
6250 [ss]"i"(__KERNEL_DS),
6251 [cs]"i"(__KERNEL_CS)
6252 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006253
6254 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006255}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006256STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6257
6258static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6259{
6260 struct vcpu_vmx *vmx = to_vmx(vcpu);
6261
6262 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6263 handle_external_interrupt_irqoff(vcpu);
6264 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6265 handle_exception_nmi_irqoff(vmx);
6266}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006267
Tom Lendackybc226f02018-05-10 22:06:39 +02006268static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006269{
Tom Lendackybc226f02018-05-10 22:06:39 +02006270 switch (index) {
6271 case MSR_IA32_SMBASE:
6272 /*
6273 * We cannot do SMM unless we can run the guest in big
6274 * real mode.
6275 */
6276 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006277 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6278 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006279 case MSR_AMD64_VIRT_SPEC_CTRL:
6280 /* This is AMD only. */
6281 return false;
6282 default:
6283 return true;
6284 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006285}
6286
Chao Peng86f52012018-10-24 16:05:11 +08006287static bool vmx_pt_supported(void)
6288{
6289 return pt_mode == PT_MODE_HOST_GUEST;
6290}
6291
Avi Kivity51aa01d2010-07-20 14:31:20 +03006292static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6293{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006294 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006295 bool unblock_nmi;
6296 u8 vector;
6297 bool idtv_info_valid;
6298
6299 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006300
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006301 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006302 if (vmx->loaded_vmcs->nmi_known_unmasked)
6303 return;
6304 /*
6305 * Can't use vmx->exit_intr_info since we're not sure what
6306 * the exit reason is.
6307 */
6308 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6309 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6310 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6311 /*
6312 * SDM 3: 27.7.1.2 (September 2008)
6313 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6314 * a guest IRET fault.
6315 * SDM 3: 23.2.2 (September 2008)
6316 * Bit 12 is undefined in any of the following cases:
6317 * If the VM exit sets the valid bit in the IDT-vectoring
6318 * information field.
6319 * If the VM exit is due to a double fault.
6320 */
6321 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6322 vector != DF_VECTOR && !idtv_info_valid)
6323 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6324 GUEST_INTR_STATE_NMI);
6325 else
6326 vmx->loaded_vmcs->nmi_known_unmasked =
6327 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6328 & GUEST_INTR_STATE_NMI);
6329 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6330 vmx->loaded_vmcs->vnmi_blocked_time +=
6331 ktime_to_ns(ktime_sub(ktime_get(),
6332 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006333}
6334
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006335static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006336 u32 idt_vectoring_info,
6337 int instr_len_field,
6338 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006339{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006340 u8 vector;
6341 int type;
6342 bool idtv_info_valid;
6343
6344 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006345
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006346 vcpu->arch.nmi_injected = false;
6347 kvm_clear_exception_queue(vcpu);
6348 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006349
6350 if (!idtv_info_valid)
6351 return;
6352
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006353 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006354
Avi Kivity668f6122008-07-02 09:28:55 +03006355 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6356 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006357
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006358 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006359 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006360 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006361 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006362 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006363 * Clear bit "block by NMI" before VM entry if a NMI
6364 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006365 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006366 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006367 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006368 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006369 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006370 /* fall through */
6371 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006372 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006373 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006374 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006375 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006376 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006377 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006378 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006379 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006380 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006381 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006382 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006383 break;
6384 default:
6385 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006386 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006387}
6388
Avi Kivity83422e12010-07-20 14:43:23 +03006389static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6390{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006391 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006392 VM_EXIT_INSTRUCTION_LEN,
6393 IDT_VECTORING_ERROR_CODE);
6394}
6395
Avi Kivityb463a6f2010-07-20 15:06:17 +03006396static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6397{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006398 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006399 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6400 VM_ENTRY_INSTRUCTION_LEN,
6401 VM_ENTRY_EXCEPTION_ERROR_CODE);
6402
6403 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6404}
6405
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006406static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6407{
6408 int i, nr_msrs;
6409 struct perf_guest_switch_msr *msrs;
6410
6411 msrs = perf_guest_get_msrs(&nr_msrs);
6412
6413 if (!msrs)
6414 return;
6415
6416 for (i = 0; i < nr_msrs; i++)
6417 if (msrs[i].host == msrs[i].guest)
6418 clear_atomic_switch_msr(vmx, msrs[i].msr);
6419 else
6420 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006421 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006422}
6423
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006424static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6425{
6426 u32 host_umwait_control;
6427
6428 if (!vmx_has_waitpkg(vmx))
6429 return;
6430
6431 host_umwait_control = get_umwait_control_msr();
6432
6433 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6434 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6435 vmx->msr_ia32_umwait_control,
6436 host_umwait_control, false);
6437 else
6438 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6439}
6440
Sean Christophersonf459a702018-08-27 15:21:11 -07006441static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006442{
6443 struct vcpu_vmx *vmx = to_vmx(vcpu);
6444 u64 tscl;
6445 u32 delta_tsc;
6446
Sean Christophersond264ee02018-08-27 15:21:12 -07006447 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006448 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6449 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6450 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006451 tscl = rdtsc();
6452 if (vmx->hv_deadline_tsc > tscl)
6453 /* set_hv_timer ensures the delta fits in 32-bits */
6454 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6455 cpu_preemption_timer_multi);
6456 else
6457 delta_tsc = 0;
6458
Sean Christopherson804939e2019-05-07 12:18:05 -07006459 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6460 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6461 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6462 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6463 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006464 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006465}
6466
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006467void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006468{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006469 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6470 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6471 vmcs_writel(HOST_RSP, host_rsp);
6472 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006473}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006474
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006475bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006476
6477static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6478{
6479 struct vcpu_vmx *vmx = to_vmx(vcpu);
6480 unsigned long cr3, cr4;
6481
6482 /* Record the guest's net vcpu time for enforced NMI injections. */
6483 if (unlikely(!enable_vnmi &&
6484 vmx->loaded_vmcs->soft_vnmi_blocked))
6485 vmx->loaded_vmcs->entry_time = ktime_get();
6486
6487 /* Don't enter VMX if guest state is invalid, let the exit handler
6488 start emulation until we arrive back to a valid state */
6489 if (vmx->emulation_required)
6490 return;
6491
6492 if (vmx->ple_window_dirty) {
6493 vmx->ple_window_dirty = false;
6494 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6495 }
6496
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006497 if (vmx->nested.need_vmcs12_to_shadow_sync)
6498 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006499
6500 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6501 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6502 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6503 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6504
6505 cr3 = __get_current_cr3_fast();
6506 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6507 vmcs_writel(HOST_CR3, cr3);
6508 vmx->loaded_vmcs->host_state.cr3 = cr3;
6509 }
6510
6511 cr4 = cr4_read_shadow();
6512 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6513 vmcs_writel(HOST_CR4, cr4);
6514 vmx->loaded_vmcs->host_state.cr4 = cr4;
6515 }
6516
6517 /* When single-stepping over STI and MOV SS, we must clear the
6518 * corresponding interruptibility bits in the guest state. Otherwise
6519 * vmentry fails as it then expects bit 14 (BS) in pending debug
6520 * exceptions being set, but that's not correct for the guest debugging
6521 * case. */
6522 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6523 vmx_set_interrupt_shadow(vcpu, 0);
6524
WANG Chao1811d972019-04-12 15:55:39 +08006525 kvm_load_guest_xcr0(vcpu);
6526
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006527 if (static_cpu_has(X86_FEATURE_PKU) &&
6528 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6529 vcpu->arch.pkru != vmx->host_pkru)
6530 __write_pkru(vcpu->arch.pkru);
6531
6532 pt_guest_enter(vmx);
6533
6534 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006535 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006536
Sean Christopherson804939e2019-05-07 12:18:05 -07006537 if (enable_preemption_timer)
6538 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006539
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006540 if (lapic_in_kernel(vcpu) &&
6541 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6542 kvm_wait_lapic_expire(vcpu);
6543
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006544 /*
6545 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6546 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6547 * is no need to worry about the conditional branch over the wrmsr
6548 * being speculatively taken.
6549 */
6550 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6551
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006552 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006553 if (static_branch_unlikely(&vmx_l1d_should_flush))
6554 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006555 else if (static_branch_unlikely(&mds_user_clear))
6556 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006557
6558 if (vcpu->arch.cr2 != read_cr2())
6559 write_cr2(vcpu->arch.cr2);
6560
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006561 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6562 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006563
6564 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006565
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006566 /*
6567 * We do not use IBRS in the kernel. If this vCPU has used the
6568 * SPEC_CTRL MSR it may have left it on; save the value and
6569 * turn it off. This is much more efficient than blindly adding
6570 * it to the atomic save/restore list. Especially as the former
6571 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6572 *
6573 * For non-nested case:
6574 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6575 * save it.
6576 *
6577 * For nested case:
6578 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6579 * save it.
6580 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006581 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006582 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006583
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006584 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006585
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006586 /* All fields are clean at this point */
6587 if (static_branch_unlikely(&enable_evmcs))
6588 current_evmcs->hv_clean_fields |=
6589 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6590
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006591 if (static_branch_unlikely(&enable_evmcs))
6592 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6593
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006594 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006595 if (vmx->host_debugctlmsr)
6596 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006597
Avi Kivityaa67f602012-08-01 16:48:03 +03006598#ifndef CONFIG_X86_64
6599 /*
6600 * The sysexit path does not restore ds/es, so we must set them to
6601 * a reasonable value ourselves.
6602 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006603 * We can't defer this to vmx_prepare_switch_to_host() since that
6604 * function may be executed in interrupt context, which saves and
6605 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006606 */
6607 loadsegment(ds, __USER_DS);
6608 loadsegment(es, __USER_DS);
6609#endif
6610
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006611 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006612 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006613 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006614 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006615 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006616 vcpu->arch.regs_dirty = 0;
6617
Chao Peng2ef444f2018-10-24 16:05:12 +08006618 pt_guest_exit(vmx);
6619
Gleb Natapove0b890d2013-09-25 12:51:33 +03006620 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006621 * eager fpu is enabled if PKEY is supported and CR4 is switched
6622 * back on host, so it is safe to read guest PKRU from current
6623 * XSAVE.
6624 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006625 if (static_cpu_has(X86_FEATURE_PKU) &&
6626 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006627 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006628 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006629 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006630 }
6631
WANG Chao1811d972019-04-12 15:55:39 +08006632 kvm_put_guest_xcr0(vcpu);
6633
Gleb Natapove0b890d2013-09-25 12:51:33 +03006634 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006635 vmx->idt_vectoring_info = 0;
6636
6637 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006638 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6639 kvm_machine_check();
6640
Jim Mattsonb060ca32017-09-14 16:31:42 -07006641 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6642 return;
6643
6644 vmx->loaded_vmcs->launched = 1;
6645 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006646
Avi Kivity51aa01d2010-07-20 14:31:20 +03006647 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006648 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006649}
6650
Sean Christopherson434a1e92018-03-20 12:17:18 -07006651static struct kvm *vmx_vm_alloc(void)
6652{
Ben Gardon41836832019-02-11 11:02:52 -08006653 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6654 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6655 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006656 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006657}
6658
6659static void vmx_vm_free(struct kvm *kvm)
6660{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006661 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006662 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006663}
6664
Avi Kivity6aa8b732006-12-10 02:21:36 -08006665static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6666{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006667 struct vcpu_vmx *vmx = to_vmx(vcpu);
6668
Kai Huang843e4332015-01-28 10:54:28 +08006669 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006670 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006671 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006672 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006673 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006674 kfree(vmx->guest_msrs);
6675 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006676 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006677 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006678 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006679}
6680
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006681static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006682{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006683 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006684 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006685 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006686 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006687
Sean Christopherson12b58f42019-08-15 10:22:37 -07006688 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6689 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6690
Ben Gardon41836832019-02-11 11:02:52 -08006691 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006692 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006693 return ERR_PTR(-ENOMEM);
6694
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006695 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6696 GFP_KERNEL_ACCOUNT);
6697 if (!vmx->vcpu.arch.user_fpu) {
6698 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6699 err = -ENOMEM;
6700 goto free_partial_vcpu;
6701 }
6702
Ben Gardon41836832019-02-11 11:02:52 -08006703 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6704 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006705 if (!vmx->vcpu.arch.guest_fpu) {
6706 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6707 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006708 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006709 }
6710
Wanpeng Li991e7a02015-09-16 17:30:05 +08006711 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006712
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006713 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6714 if (err)
6715 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006716
Peter Feiner4e595162016-07-07 14:49:58 -07006717 err = -ENOMEM;
6718
6719 /*
6720 * If PML is turned on, failure on enabling PML just results in failure
6721 * of creating the vcpu, therefore we can simplify PML logic (by
6722 * avoiding dealing with cases, such as enabling PML partially on vcpus
6723 * for the guest, etc.
6724 */
6725 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006726 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006727 if (!vmx->pml_pg)
6728 goto uninit_vcpu;
6729 }
6730
Ben Gardon41836832019-02-11 11:02:52 -08006731 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006732 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6733 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006734
Peter Feiner4e595162016-07-07 14:49:58 -07006735 if (!vmx->guest_msrs)
6736 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006737
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006738 err = alloc_loaded_vmcs(&vmx->vmcs01);
6739 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006740 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006741
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006742 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006743 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006744 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6745 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6746 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6747 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6748 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6749 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006750 if (kvm_cstate_in_guest(kvm)) {
6751 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6752 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6753 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6754 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6755 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006756 vmx->msr_bitmap_mode = 0;
6757
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006758 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006759 cpu = get_cpu();
6760 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006761 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006762 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006763 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006764 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006765 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006766 err = alloc_apic_access_page(kvm);
6767 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006768 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006769 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006770
Sean Christophersone90008d2018-03-05 12:04:37 -08006771 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006772 err = init_rmode_identity_map(kvm);
6773 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006774 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006775 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006776
Roman Kagan63aff652018-07-19 21:59:07 +03006777 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006778 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006779 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006780 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006781 else
6782 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006783
Wincy Van705699a2015-02-03 23:58:17 +08006784 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006785 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006786
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006787 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6788
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006789 /*
6790 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6791 * or POSTED_INTR_WAKEUP_VECTOR.
6792 */
6793 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6794 vmx->pi_desc.sn = 1;
6795
Lan Tianyu53963a72018-12-06 15:34:36 +08006796 vmx->ept_pointer = INVALID_PAGE;
6797
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006798 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006799
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006800free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006801 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006802free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006803 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006804free_pml:
6805 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006806uninit_vcpu:
6807 kvm_vcpu_uninit(&vmx->vcpu);
6808free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006809 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006810 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006811free_user_fpu:
6812 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006813free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006814 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006815 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006816}
6817
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006818#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6819#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006820
Wanpeng Lib31c1142018-03-12 04:53:04 -07006821static int vmx_vm_init(struct kvm *kvm)
6822{
Tianyu Lan877ad952018-07-19 08:40:23 +00006823 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6824
Wanpeng Lib31c1142018-03-12 04:53:04 -07006825 if (!ple_gap)
6826 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006827
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006828 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6829 switch (l1tf_mitigation) {
6830 case L1TF_MITIGATION_OFF:
6831 case L1TF_MITIGATION_FLUSH_NOWARN:
6832 /* 'I explicitly don't care' is set */
6833 break;
6834 case L1TF_MITIGATION_FLUSH:
6835 case L1TF_MITIGATION_FLUSH_NOSMT:
6836 case L1TF_MITIGATION_FULL:
6837 /*
6838 * Warn upon starting the first VM in a potentially
6839 * insecure environment.
6840 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006841 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006842 pr_warn_once(L1TF_MSG_SMT);
6843 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6844 pr_warn_once(L1TF_MSG_L1D);
6845 break;
6846 case L1TF_MITIGATION_FULL_FORCE:
6847 /* Flush is enforced */
6848 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006849 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006850 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006851 return 0;
6852}
6853
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006854static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006855{
6856 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006857 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006858
Sean Christopherson7caaa712018-12-03 13:53:01 -08006859 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006860 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006861 if (nested)
6862 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6863 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006864 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6865 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6866 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006867 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006868 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006869 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006870}
6871
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006872static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006873{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006874 u8 cache;
6875 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006876
Sheng Yang522c68c2009-04-27 20:35:43 +08006877 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006878 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006879 * 2. EPT with VT-d:
6880 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006881 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006882 * b. VT-d with snooping control feature: snooping control feature of
6883 * VT-d engine can guarantee the cache correctness. Just set it
6884 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006885 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006886 * consistent with host MTRR
6887 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006888 if (is_mmio) {
6889 cache = MTRR_TYPE_UNCACHABLE;
6890 goto exit;
6891 }
6892
6893 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006894 ipat = VMX_EPT_IPAT_BIT;
6895 cache = MTRR_TYPE_WRBACK;
6896 goto exit;
6897 }
6898
6899 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6900 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006901 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006902 cache = MTRR_TYPE_WRBACK;
6903 else
6904 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006905 goto exit;
6906 }
6907
Xiao Guangrongff536042015-06-15 16:55:22 +08006908 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006909
6910exit:
6911 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006912}
6913
Sheng Yang17cc3932010-01-05 19:02:27 +08006914static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006915{
Sheng Yang878403b2010-01-05 19:02:29 +08006916 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6917 return PT_DIRECTORY_LEVEL;
6918 else
6919 /* For shadow and EPT supported 1GB page */
6920 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006921}
6922
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006923static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006924{
6925 /*
6926 * These bits in the secondary execution controls field
6927 * are dynamic, the others are mostly based on the hypervisor
6928 * architecture and the guest's CPUID. Do not touch the
6929 * dynamic bits.
6930 */
6931 u32 mask =
6932 SECONDARY_EXEC_SHADOW_VMCS |
6933 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006934 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6935 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006936
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006937 u32 new_ctl = vmx->secondary_exec_control;
6938 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006939
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006940 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006941}
6942
David Matlack8322ebb2016-11-29 18:14:09 -08006943/*
6944 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6945 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6946 */
6947static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6948{
6949 struct vcpu_vmx *vmx = to_vmx(vcpu);
6950 struct kvm_cpuid_entry2 *entry;
6951
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006952 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6953 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006954
6955#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6956 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006957 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006958} while (0)
6959
6960 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6961 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6962 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6963 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6964 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6965 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6966 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6967 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6968 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6969 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6970 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6971 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6972 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6973 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6974 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6975
6976 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6977 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6978 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6979 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6980 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006981 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006982
6983#undef cr4_fixed1_update
6984}
6985
Liran Alon5f76f6f2018-09-14 03:25:52 +03006986static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6987{
6988 struct vcpu_vmx *vmx = to_vmx(vcpu);
6989
6990 if (kvm_mpx_supported()) {
6991 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6992
6993 if (mpx_enabled) {
6994 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6995 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6996 } else {
6997 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6998 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6999 }
7000 }
7001}
7002
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007003static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7004{
7005 struct vcpu_vmx *vmx = to_vmx(vcpu);
7006 struct kvm_cpuid_entry2 *best = NULL;
7007 int i;
7008
7009 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7010 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7011 if (!best)
7012 return;
7013 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7014 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7015 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7016 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7017 }
7018
7019 /* Get the number of configurable Address Ranges for filtering */
7020 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7021 PT_CAP_num_address_ranges);
7022
7023 /* Initialize and clear the no dependency bits */
7024 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7025 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7026
7027 /*
7028 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7029 * will inject an #GP
7030 */
7031 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7032 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7033
7034 /*
7035 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7036 * PSBFreq can be set
7037 */
7038 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7039 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7040 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7041
7042 /*
7043 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7044 * MTCFreq can be set
7045 */
7046 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7047 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7048 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7049
7050 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7051 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7052 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7053 RTIT_CTL_PTW_EN);
7054
7055 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7056 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7057 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7058
7059 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7060 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7061 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7062
7063 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7064 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7065 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7066
7067 /* unmask address range configure area */
7068 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007069 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007070}
7071
Sheng Yang0e851882009-12-18 16:48:46 +08007072static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7073{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007074 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007075
Paolo Bonzini80154d72017-08-24 13:55:35 +02007076 if (cpu_has_secondary_exec_ctrls()) {
7077 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007078 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007079 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007080
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007081 if (nested_vmx_allowed(vcpu))
7082 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7083 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7084 else
7085 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7086 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08007087
Liran Alon5f76f6f2018-09-14 03:25:52 +03007088 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007089 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007090 nested_vmx_entry_exit_ctls_update(vcpu);
7091 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007092
7093 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7094 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7095 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007096}
7097
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007098static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7099{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007100 if (func == 1 && nested)
7101 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007102}
7103
Sean Christophersond264ee02018-08-27 15:21:12 -07007104static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7105{
7106 to_vmx(vcpu)->req_immediate_exit = true;
7107}
7108
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007109static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7110 struct x86_instruction_info *info,
7111 enum x86_intercept_stage stage)
7112{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007113 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7114 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7115
7116 /*
7117 * RDPID causes #UD if disabled through secondary execution controls.
7118 * Because it is marked as EmulateOnUD, we need to intercept it here.
7119 */
7120 if (info->intercept == x86_intercept_rdtscp &&
7121 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7122 ctxt->exception.vector = UD_VECTOR;
7123 ctxt->exception.error_code_valid = false;
7124 return X86EMUL_PROPAGATE_FAULT;
7125 }
7126
7127 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007128 return X86EMUL_CONTINUE;
7129}
7130
Yunhong Jiang64672c92016-06-13 14:19:59 -07007131#ifdef CONFIG_X86_64
7132/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7133static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7134 u64 divisor, u64 *result)
7135{
7136 u64 low = a << shift, high = a >> (64 - shift);
7137
7138 /* To avoid the overflow on divq */
7139 if (high >= divisor)
7140 return 1;
7141
7142 /* Low hold the result, high hold rem which is discarded */
7143 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7144 "rm" (divisor), "0" (low), "1" (high));
7145 *result = low;
7146
7147 return 0;
7148}
7149
Sean Christophersonf9927982019-04-16 13:32:46 -07007150static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7151 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007152{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007153 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007154 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007155 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007156
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007157 if (kvm_mwait_in_guest(vcpu->kvm) ||
7158 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007159 return -EOPNOTSUPP;
7160
7161 vmx = to_vmx(vcpu);
7162 tscl = rdtsc();
7163 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7164 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007165 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7166 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007167
7168 if (delta_tsc > lapic_timer_advance_cycles)
7169 delta_tsc -= lapic_timer_advance_cycles;
7170 else
7171 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007172
7173 /* Convert to host delta tsc if tsc scaling is enabled */
7174 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007175 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007176 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007177 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007178 return -ERANGE;
7179
7180 /*
7181 * If the delta tsc can't fit in the 32 bit after the multi shift,
7182 * we can't use the preemption timer.
7183 * It's possible that it fits on later vmentries, but checking
7184 * on every vmentry is costly so we just use an hrtimer.
7185 */
7186 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7187 return -ERANGE;
7188
7189 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007190 *expired = !delta_tsc;
7191 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007192}
7193
7194static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7195{
Sean Christophersonf459a702018-08-27 15:21:11 -07007196 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007197}
7198#endif
7199
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007200static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007201{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007202 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007203 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007204}
7205
Kai Huang843e4332015-01-28 10:54:28 +08007206static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7207 struct kvm_memory_slot *slot)
7208{
7209 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7210 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7211}
7212
7213static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7214 struct kvm_memory_slot *slot)
7215{
7216 kvm_mmu_slot_set_dirty(kvm, slot);
7217}
7218
7219static void vmx_flush_log_dirty(struct kvm *kvm)
7220{
7221 kvm_flush_pml_buffers(kvm);
7222}
7223
Bandan Dasc5f983f2017-05-05 15:25:14 -04007224static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7225{
7226 struct vmcs12 *vmcs12;
7227 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007228 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007229
7230 if (is_guest_mode(vcpu)) {
7231 WARN_ON_ONCE(vmx->nested.pml_full);
7232
7233 /*
7234 * Check if PML is enabled for the nested guest.
7235 * Whether eptp bit 6 is set is already checked
7236 * as part of A/D emulation.
7237 */
7238 vmcs12 = get_vmcs12(vcpu);
7239 if (!nested_cpu_has_pml(vmcs12))
7240 return 0;
7241
Dan Carpenter47698862017-05-10 22:43:17 +03007242 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007243 vmx->nested.pml_full = true;
7244 return 1;
7245 }
7246
7247 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007248 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007249
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007250 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7251 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007252 return 0;
7253
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007254 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007255 }
7256
7257 return 0;
7258}
7259
Kai Huang843e4332015-01-28 10:54:28 +08007260static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7261 struct kvm_memory_slot *memslot,
7262 gfn_t offset, unsigned long mask)
7263{
7264 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7265}
7266
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007267static void __pi_post_block(struct kvm_vcpu *vcpu)
7268{
7269 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7270 struct pi_desc old, new;
7271 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007272
7273 do {
7274 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007275 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7276 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007277
7278 dest = cpu_physical_id(vcpu->cpu);
7279
7280 if (x2apic_enabled())
7281 new.ndst = dest;
7282 else
7283 new.ndst = (dest << 8) & 0xFF00;
7284
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007285 /* set 'NV' to 'notification vector' */
7286 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007287 } while (cmpxchg64(&pi_desc->control, old.control,
7288 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007289
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007290 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7291 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007292 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007293 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007294 vcpu->pre_pcpu = -1;
7295 }
7296}
7297
Feng Wuefc64402015-09-18 22:29:51 +08007298/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007299 * This routine does the following things for vCPU which is going
7300 * to be blocked if VT-d PI is enabled.
7301 * - Store the vCPU to the wakeup list, so when interrupts happen
7302 * we can find the right vCPU to wake up.
7303 * - Change the Posted-interrupt descriptor as below:
7304 * 'NDST' <-- vcpu->pre_pcpu
7305 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7306 * - If 'ON' is set during this process, which means at least one
7307 * interrupt is posted for this vCPU, we cannot block it, in
7308 * this case, return 1, otherwise, return 0.
7309 *
7310 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007311static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007312{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007313 unsigned int dest;
7314 struct pi_desc old, new;
7315 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7316
7317 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007318 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7319 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007320 return 0;
7321
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007322 WARN_ON(irqs_disabled());
7323 local_irq_disable();
7324 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7325 vcpu->pre_pcpu = vcpu->cpu;
7326 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7327 list_add_tail(&vcpu->blocked_vcpu_list,
7328 &per_cpu(blocked_vcpu_on_cpu,
7329 vcpu->pre_pcpu));
7330 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7331 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007332
7333 do {
7334 old.control = new.control = pi_desc->control;
7335
Feng Wubf9f6ac2015-09-18 22:29:55 +08007336 WARN((pi_desc->sn == 1),
7337 "Warning: SN field of posted-interrupts "
7338 "is set before blocking\n");
7339
7340 /*
7341 * Since vCPU can be preempted during this process,
7342 * vcpu->cpu could be different with pre_pcpu, we
7343 * need to set pre_pcpu as the destination of wakeup
7344 * notification event, then we can find the right vCPU
7345 * to wakeup in wakeup handler if interrupts happen
7346 * when the vCPU is in blocked state.
7347 */
7348 dest = cpu_physical_id(vcpu->pre_pcpu);
7349
7350 if (x2apic_enabled())
7351 new.ndst = dest;
7352 else
7353 new.ndst = (dest << 8) & 0xFF00;
7354
7355 /* set 'NV' to 'wakeup vector' */
7356 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007357 } while (cmpxchg64(&pi_desc->control, old.control,
7358 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007359
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007360 /* We should not block the vCPU if an interrupt is posted for it. */
7361 if (pi_test_on(pi_desc) == 1)
7362 __pi_post_block(vcpu);
7363
7364 local_irq_enable();
7365 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007366}
7367
Yunhong Jiangbc225122016-06-13 14:19:58 -07007368static int vmx_pre_block(struct kvm_vcpu *vcpu)
7369{
7370 if (pi_pre_block(vcpu))
7371 return 1;
7372
Yunhong Jiang64672c92016-06-13 14:19:59 -07007373 if (kvm_lapic_hv_timer_in_use(vcpu))
7374 kvm_lapic_switch_to_sw_timer(vcpu);
7375
Yunhong Jiangbc225122016-06-13 14:19:58 -07007376 return 0;
7377}
7378
7379static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007380{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007381 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007382 return;
7383
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007384 WARN_ON(irqs_disabled());
7385 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007386 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007387 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007388}
7389
Yunhong Jiangbc225122016-06-13 14:19:58 -07007390static void vmx_post_block(struct kvm_vcpu *vcpu)
7391{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007392 if (kvm_x86_ops->set_hv_timer)
7393 kvm_lapic_switch_to_hv_timer(vcpu);
7394
Yunhong Jiangbc225122016-06-13 14:19:58 -07007395 pi_post_block(vcpu);
7396}
7397
Feng Wubf9f6ac2015-09-18 22:29:55 +08007398/*
Feng Wuefc64402015-09-18 22:29:51 +08007399 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7400 *
7401 * @kvm: kvm
7402 * @host_irq: host irq of the interrupt
7403 * @guest_irq: gsi of the interrupt
7404 * @set: set or unset PI
7405 * returns 0 on success, < 0 on failure
7406 */
7407static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7408 uint32_t guest_irq, bool set)
7409{
7410 struct kvm_kernel_irq_routing_entry *e;
7411 struct kvm_irq_routing_table *irq_rt;
7412 struct kvm_lapic_irq irq;
7413 struct kvm_vcpu *vcpu;
7414 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007415 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007416
7417 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007418 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7419 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007420 return 0;
7421
7422 idx = srcu_read_lock(&kvm->irq_srcu);
7423 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007424 if (guest_irq >= irq_rt->nr_rt_entries ||
7425 hlist_empty(&irq_rt->map[guest_irq])) {
7426 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7427 guest_irq, irq_rt->nr_rt_entries);
7428 goto out;
7429 }
Feng Wuefc64402015-09-18 22:29:51 +08007430
7431 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7432 if (e->type != KVM_IRQ_ROUTING_MSI)
7433 continue;
7434 /*
7435 * VT-d PI cannot support posting multicast/broadcast
7436 * interrupts to a vCPU, we still use interrupt remapping
7437 * for these kind of interrupts.
7438 *
7439 * For lowest-priority interrupts, we only support
7440 * those with single CPU as the destination, e.g. user
7441 * configures the interrupts via /proc/irq or uses
7442 * irqbalance to make the interrupts single-CPU.
7443 *
7444 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007445 *
7446 * In addition, we can only inject generic interrupts using
7447 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007448 */
7449
Radim Krčmář371313132016-07-12 22:09:27 +02007450 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007451 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7452 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007453 /*
7454 * Make sure the IRTE is in remapped mode if
7455 * we don't handle it in posted mode.
7456 */
7457 ret = irq_set_vcpu_affinity(host_irq, NULL);
7458 if (ret < 0) {
7459 printk(KERN_INFO
7460 "failed to back to remapped mode, irq: %u\n",
7461 host_irq);
7462 goto out;
7463 }
7464
Feng Wuefc64402015-09-18 22:29:51 +08007465 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007466 }
Feng Wuefc64402015-09-18 22:29:51 +08007467
7468 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7469 vcpu_info.vector = irq.vector;
7470
hu huajun2698d822018-04-11 15:16:40 +08007471 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007472 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7473
7474 if (set)
7475 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007476 else
Feng Wuefc64402015-09-18 22:29:51 +08007477 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007478
7479 if (ret < 0) {
7480 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7481 __func__);
7482 goto out;
7483 }
7484 }
7485
7486 ret = 0;
7487out:
7488 srcu_read_unlock(&kvm->irq_srcu, idx);
7489 return ret;
7490}
7491
Ashok Rajc45dcc72016-06-22 14:59:56 +08007492static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7493{
7494 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7495 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7496 FEATURE_CONTROL_LMCE;
7497 else
7498 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7499 ~FEATURE_CONTROL_LMCE;
7500}
7501
Ladi Prosek72d7b372017-10-11 16:54:41 +02007502static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7503{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007504 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7505 if (to_vmx(vcpu)->nested.nested_run_pending)
7506 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007507 return 1;
7508}
7509
Ladi Prosek0234bf82017-10-11 16:54:40 +02007510static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7511{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007512 struct vcpu_vmx *vmx = to_vmx(vcpu);
7513
7514 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7515 if (vmx->nested.smm.guest_mode)
7516 nested_vmx_vmexit(vcpu, -1, 0, 0);
7517
7518 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7519 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007520 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007521 return 0;
7522}
7523
Sean Christophersoned193212019-04-02 08:03:09 -07007524static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007525{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007526 struct vcpu_vmx *vmx = to_vmx(vcpu);
7527 int ret;
7528
7529 if (vmx->nested.smm.vmxon) {
7530 vmx->nested.vmxon = true;
7531 vmx->nested.smm.vmxon = false;
7532 }
7533
7534 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007535 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007536 if (ret)
7537 return ret;
7538
7539 vmx->nested.smm.guest_mode = false;
7540 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007541 return 0;
7542}
7543
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007544static int enable_smi_window(struct kvm_vcpu *vcpu)
7545{
7546 return 0;
7547}
7548
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007549static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7550{
Yi Wang9481b7f2019-07-15 12:35:17 +08007551 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007552}
7553
Liran Alon4b9852f2019-08-26 13:24:49 +03007554static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7555{
7556 return to_vmx(vcpu)->nested.vmxon;
7557}
7558
Sean Christophersona3203382018-12-03 13:53:11 -08007559static __init int hardware_setup(void)
7560{
7561 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007562 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007563 int r, i;
7564
7565 rdmsrl_safe(MSR_EFER, &host_efer);
7566
Sean Christopherson23420802019-04-19 22:50:57 -07007567 store_idt(&dt);
7568 host_idt_base = dt.address;
7569
Sean Christophersona3203382018-12-03 13:53:11 -08007570 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7571 kvm_define_shared_msr(i, vmx_msr_index[i]);
7572
7573 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7574 return -EIO;
7575
7576 if (boot_cpu_has(X86_FEATURE_NX))
7577 kvm_enable_efer_bits(EFER_NX);
7578
7579 if (boot_cpu_has(X86_FEATURE_MPX)) {
7580 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7581 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7582 }
7583
7584 if (boot_cpu_has(X86_FEATURE_XSAVES))
7585 rdmsrl(MSR_IA32_XSS, host_xss);
7586
7587 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7588 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7589 enable_vpid = 0;
7590
7591 if (!cpu_has_vmx_ept() ||
7592 !cpu_has_vmx_ept_4levels() ||
7593 !cpu_has_vmx_ept_mt_wb() ||
7594 !cpu_has_vmx_invept_global())
7595 enable_ept = 0;
7596
7597 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7598 enable_ept_ad_bits = 0;
7599
7600 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7601 enable_unrestricted_guest = 0;
7602
7603 if (!cpu_has_vmx_flexpriority())
7604 flexpriority_enabled = 0;
7605
7606 if (!cpu_has_virtual_nmis())
7607 enable_vnmi = 0;
7608
7609 /*
7610 * set_apic_access_page_addr() is used to reload apic access
7611 * page upon invalidation. No need to do anything if not
7612 * using the APIC_ACCESS_ADDR VMCS field.
7613 */
7614 if (!flexpriority_enabled)
7615 kvm_x86_ops->set_apic_access_page_addr = NULL;
7616
7617 if (!cpu_has_vmx_tpr_shadow())
7618 kvm_x86_ops->update_cr8_intercept = NULL;
7619
7620 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7621 kvm_disable_largepages();
7622
7623#if IS_ENABLED(CONFIG_HYPERV)
7624 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007625 && enable_ept) {
7626 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7627 kvm_x86_ops->tlb_remote_flush_with_range =
7628 hv_remote_flush_tlb_with_range;
7629 }
Sean Christophersona3203382018-12-03 13:53:11 -08007630#endif
7631
7632 if (!cpu_has_vmx_ple()) {
7633 ple_gap = 0;
7634 ple_window = 0;
7635 ple_window_grow = 0;
7636 ple_window_max = 0;
7637 ple_window_shrink = 0;
7638 }
7639
7640 if (!cpu_has_vmx_apicv()) {
7641 enable_apicv = 0;
7642 kvm_x86_ops->sync_pir_to_irr = NULL;
7643 }
7644
7645 if (cpu_has_vmx_tsc_scaling()) {
7646 kvm_has_tsc_control = true;
7647 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7648 kvm_tsc_scaling_ratio_frac_bits = 48;
7649 }
7650
7651 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7652
7653 if (enable_ept)
7654 vmx_enable_tdp();
7655 else
7656 kvm_disable_tdp();
7657
Sean Christophersona3203382018-12-03 13:53:11 -08007658 /*
7659 * Only enable PML when hardware supports PML feature, and both EPT
7660 * and EPT A/D bit features are enabled -- PML depends on them to work.
7661 */
7662 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7663 enable_pml = 0;
7664
7665 if (!enable_pml) {
7666 kvm_x86_ops->slot_enable_log_dirty = NULL;
7667 kvm_x86_ops->slot_disable_log_dirty = NULL;
7668 kvm_x86_ops->flush_log_dirty = NULL;
7669 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7670 }
7671
7672 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007673 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007674
Sean Christopherson804939e2019-05-07 12:18:05 -07007675 if (enable_preemption_timer) {
7676 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007677 u64 vmx_msr;
7678
7679 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7680 cpu_preemption_timer_multi =
7681 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007682
7683 if (tsc_khz)
7684 use_timer_freq = (u64)tsc_khz * 1000;
7685 use_timer_freq >>= cpu_preemption_timer_multi;
7686
7687 /*
7688 * KVM "disables" the preemption timer by setting it to its max
7689 * value. Don't use the timer if it might cause spurious exits
7690 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7691 */
7692 if (use_timer_freq > 0xffffffffu / 10)
7693 enable_preemption_timer = false;
7694 }
7695
7696 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007697 kvm_x86_ops->set_hv_timer = NULL;
7698 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007699 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007700 }
7701
Sean Christophersona3203382018-12-03 13:53:11 -08007702 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007703
7704 kvm_mce_cap_supported |= MCG_LMCE_P;
7705
Chao Pengf99e3da2018-10-24 16:05:10 +08007706 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7707 return -EINVAL;
7708 if (!enable_ept || !cpu_has_vmx_intel_pt())
7709 pt_mode = PT_MODE_SYSTEM;
7710
Sean Christophersona3203382018-12-03 13:53:11 -08007711 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007712 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7713 vmx_capability.ept, enable_apicv);
7714
Sean Christophersone4027cf2018-12-03 13:53:12 -08007715 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007716 if (r)
7717 return r;
7718 }
7719
7720 r = alloc_kvm_area();
7721 if (r)
7722 nested_vmx_hardware_unsetup();
7723 return r;
7724}
7725
7726static __exit void hardware_unsetup(void)
7727{
7728 if (nested)
7729 nested_vmx_hardware_unsetup();
7730
7731 free_kvm_area();
7732}
7733
Kees Cook404f6aa2016-08-08 16:29:06 -07007734static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007735 .cpu_has_kvm_support = cpu_has_kvm_support,
7736 .disabled_by_bios = vmx_disabled_by_bios,
7737 .hardware_setup = hardware_setup,
7738 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007739 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007740 .hardware_enable = hardware_enable,
7741 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007742 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007743 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007744
Wanpeng Lib31c1142018-03-12 04:53:04 -07007745 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007746 .vm_alloc = vmx_vm_alloc,
7747 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007748
Avi Kivity6aa8b732006-12-10 02:21:36 -08007749 .vcpu_create = vmx_create_vcpu,
7750 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007751 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007752
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007753 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007754 .vcpu_load = vmx_vcpu_load,
7755 .vcpu_put = vmx_vcpu_put,
7756
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007757 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007758 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007759 .get_msr = vmx_get_msr,
7760 .set_msr = vmx_set_msr,
7761 .get_segment_base = vmx_get_segment_base,
7762 .get_segment = vmx_get_segment,
7763 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007764 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007765 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007766 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007767 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007768 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007769 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007770 .set_cr3 = vmx_set_cr3,
7771 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007772 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007773 .get_idt = vmx_get_idt,
7774 .set_idt = vmx_set_idt,
7775 .get_gdt = vmx_get_gdt,
7776 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007777 .get_dr6 = vmx_get_dr6,
7778 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007779 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007780 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007781 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007782 .get_rflags = vmx_get_rflags,
7783 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007784
Avi Kivity6aa8b732006-12-10 02:21:36 -08007785 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007786 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787
Avi Kivity6aa8b732006-12-10 02:21:36 -08007788 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007789 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007790 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007791 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7792 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007793 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007794 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007795 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007796 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007797 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007798 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007799 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007800 .get_nmi_mask = vmx_get_nmi_mask,
7801 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007802 .enable_nmi_window = enable_nmi_window,
7803 .enable_irq_window = enable_irq_window,
7804 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007805 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007806 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007807 .get_enable_apicv = vmx_get_enable_apicv,
7808 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007809 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007810 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007811 .hwapic_irr_update = vmx_hwapic_irr_update,
7812 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007813 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007814 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7815 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007816 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007817
Izik Eiduscbc94022007-10-25 00:29:55 +02007818 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007819 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007820 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007821 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007822
Avi Kivity586f9602010-11-18 13:09:54 +02007823 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007824
Sheng Yang17cc3932010-01-05 19:02:27 +08007825 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007826
7827 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007828
7829 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007830 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007831
7832 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007833
7834 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007835
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007836 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007837 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007838
7839 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007840
7841 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007842 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007843 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007844 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007845 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007846 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007847
Sean Christophersond264ee02018-08-27 15:21:12 -07007848 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007849
7850 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007851
7852 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7853 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7854 .flush_log_dirty = vmx_flush_log_dirty,
7855 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007856 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007857
Feng Wubf9f6ac2015-09-18 22:29:55 +08007858 .pre_block = vmx_pre_block,
7859 .post_block = vmx_post_block,
7860
Wei Huang25462f72015-06-19 15:45:05 +02007861 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007862
7863 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007864
7865#ifdef CONFIG_X86_64
7866 .set_hv_timer = vmx_set_hv_timer,
7867 .cancel_hv_timer = vmx_cancel_hv_timer,
7868#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007869
7870 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007871
Ladi Prosek72d7b372017-10-11 16:54:41 +02007872 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007873 .pre_enter_smm = vmx_pre_enter_smm,
7874 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007875 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007876
Sean Christophersone4027cf2018-12-03 13:53:12 -08007877 .check_nested_events = NULL,
7878 .get_nested_state = NULL,
7879 .set_nested_state = NULL,
7880 .get_vmcs12_pages = NULL,
7881 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007882 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007883 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007884 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007885};
7886
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007887static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007888{
7889 if (vmx_l1d_flush_pages) {
7890 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7891 vmx_l1d_flush_pages = NULL;
7892 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007893 /* Restore state so sysfs ignores VMX */
7894 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007895}
7896
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007897static void vmx_exit(void)
7898{
7899#ifdef CONFIG_KEXEC_CORE
7900 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7901 synchronize_rcu();
7902#endif
7903
7904 kvm_exit();
7905
7906#if IS_ENABLED(CONFIG_HYPERV)
7907 if (static_branch_unlikely(&enable_evmcs)) {
7908 int cpu;
7909 struct hv_vp_assist_page *vp_ap;
7910 /*
7911 * Reset everything to support using non-enlightened VMCS
7912 * access later (e.g. when we reload the module with
7913 * enlightened_vmcs=0)
7914 */
7915 for_each_online_cpu(cpu) {
7916 vp_ap = hv_get_vp_assist_page(cpu);
7917
7918 if (!vp_ap)
7919 continue;
7920
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007921 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007922 vp_ap->current_nested_vmcs = 0;
7923 vp_ap->enlighten_vmentry = 0;
7924 }
7925
7926 static_branch_disable(&enable_evmcs);
7927 }
7928#endif
7929 vmx_cleanup_l1d_flush();
7930}
7931module_exit(vmx_exit);
7932
Avi Kivity6aa8b732006-12-10 02:21:36 -08007933static int __init vmx_init(void)
7934{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007935 int r;
7936
7937#if IS_ENABLED(CONFIG_HYPERV)
7938 /*
7939 * Enlightened VMCS usage should be recommended and the host needs
7940 * to support eVMCS v1 or above. We can also disable eVMCS support
7941 * with module parameter.
7942 */
7943 if (enlightened_vmcs &&
7944 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7945 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7946 KVM_EVMCS_VERSION) {
7947 int cpu;
7948
7949 /* Check that we have assist pages on all online CPUs */
7950 for_each_online_cpu(cpu) {
7951 if (!hv_get_vp_assist_page(cpu)) {
7952 enlightened_vmcs = false;
7953 break;
7954 }
7955 }
7956
7957 if (enlightened_vmcs) {
7958 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7959 static_branch_enable(&enable_evmcs);
7960 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007961
7962 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7963 vmx_x86_ops.enable_direct_tlbflush
7964 = hv_enable_direct_tlbflush;
7965
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007966 } else {
7967 enlightened_vmcs = false;
7968 }
7969#endif
7970
7971 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007972 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007973 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007974 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007975
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007976 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007977 * Must be called after kvm_init() so enable_ept is properly set
7978 * up. Hand the parameter mitigation value in which was stored in
7979 * the pre module init parser. If no parameter was given, it will
7980 * contain 'auto' which will be turned into the default 'cond'
7981 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007982 */
Waiman Long19a36d32019-08-26 15:30:23 -04007983 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7984 if (r) {
7985 vmx_exit();
7986 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007987 }
7988
Dave Young2965faa2015-09-09 15:38:55 -07007989#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007990 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7991 crash_vmclear_local_loaded_vmcss);
7992#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007993 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007994
He, Qingfdef3ad2007-04-30 09:45:24 +03007995 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007996}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007997module_init(vmx_init);