blob: 61389ad784e4294f189c774f0ab8789cc31c18b9 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf41245002014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400246 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300247 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800248 u64 eoi_exit_bitmap0;
249 u64 eoi_exit_bitmap1;
250 u64 eoi_exit_bitmap2;
251 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400252 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800253 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 guest_physical_address;
255 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400256 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300257 u64 guest_ia32_debugctl;
258 u64 guest_ia32_pat;
259 u64 guest_ia32_efer;
260 u64 guest_ia32_perf_global_ctrl;
261 u64 guest_pdptr0;
262 u64 guest_pdptr1;
263 u64 guest_pdptr2;
264 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100265 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300266 u64 host_ia32_pat;
267 u64 host_ia32_efer;
268 u64 host_ia32_perf_global_ctrl;
269 u64 padding64[8]; /* room for future expansion */
270 /*
271 * To allow migration of L1 (complete with its L2 guests) between
272 * machines of different natural widths (32 or 64 bit), we cannot have
273 * unsigned long fields with no explict size. We use u64 (aliased
274 * natural_width) instead. Luckily, x86 is little-endian.
275 */
276 natural_width cr0_guest_host_mask;
277 natural_width cr4_guest_host_mask;
278 natural_width cr0_read_shadow;
279 natural_width cr4_read_shadow;
280 natural_width cr3_target_value0;
281 natural_width cr3_target_value1;
282 natural_width cr3_target_value2;
283 natural_width cr3_target_value3;
284 natural_width exit_qualification;
285 natural_width guest_linear_address;
286 natural_width guest_cr0;
287 natural_width guest_cr3;
288 natural_width guest_cr4;
289 natural_width guest_es_base;
290 natural_width guest_cs_base;
291 natural_width guest_ss_base;
292 natural_width guest_ds_base;
293 natural_width guest_fs_base;
294 natural_width guest_gs_base;
295 natural_width guest_ldtr_base;
296 natural_width guest_tr_base;
297 natural_width guest_gdtr_base;
298 natural_width guest_idtr_base;
299 natural_width guest_dr7;
300 natural_width guest_rsp;
301 natural_width guest_rip;
302 natural_width guest_rflags;
303 natural_width guest_pending_dbg_exceptions;
304 natural_width guest_sysenter_esp;
305 natural_width guest_sysenter_eip;
306 natural_width host_cr0;
307 natural_width host_cr3;
308 natural_width host_cr4;
309 natural_width host_fs_base;
310 natural_width host_gs_base;
311 natural_width host_tr_base;
312 natural_width host_gdtr_base;
313 natural_width host_idtr_base;
314 natural_width host_ia32_sysenter_esp;
315 natural_width host_ia32_sysenter_eip;
316 natural_width host_rsp;
317 natural_width host_rip;
318 natural_width paddingl[8]; /* room for future expansion */
319 u32 pin_based_vm_exec_control;
320 u32 cpu_based_vm_exec_control;
321 u32 exception_bitmap;
322 u32 page_fault_error_code_mask;
323 u32 page_fault_error_code_match;
324 u32 cr3_target_count;
325 u32 vm_exit_controls;
326 u32 vm_exit_msr_store_count;
327 u32 vm_exit_msr_load_count;
328 u32 vm_entry_controls;
329 u32 vm_entry_msr_load_count;
330 u32 vm_entry_intr_info_field;
331 u32 vm_entry_exception_error_code;
332 u32 vm_entry_instruction_len;
333 u32 tpr_threshold;
334 u32 secondary_vm_exec_control;
335 u32 vm_instruction_error;
336 u32 vm_exit_reason;
337 u32 vm_exit_intr_info;
338 u32 vm_exit_intr_error_code;
339 u32 idt_vectoring_info_field;
340 u32 idt_vectoring_error_code;
341 u32 vm_exit_instruction_len;
342 u32 vmx_instruction_info;
343 u32 guest_es_limit;
344 u32 guest_cs_limit;
345 u32 guest_ss_limit;
346 u32 guest_ds_limit;
347 u32 guest_fs_limit;
348 u32 guest_gs_limit;
349 u32 guest_ldtr_limit;
350 u32 guest_tr_limit;
351 u32 guest_gdtr_limit;
352 u32 guest_idtr_limit;
353 u32 guest_es_ar_bytes;
354 u32 guest_cs_ar_bytes;
355 u32 guest_ss_ar_bytes;
356 u32 guest_ds_ar_bytes;
357 u32 guest_fs_ar_bytes;
358 u32 guest_gs_ar_bytes;
359 u32 guest_ldtr_ar_bytes;
360 u32 guest_tr_ar_bytes;
361 u32 guest_interruptibility_info;
362 u32 guest_activity_state;
363 u32 guest_sysenter_cs;
364 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100365 u32 vmx_preemption_timer_value;
366 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300367 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800368 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300369 u16 guest_es_selector;
370 u16 guest_cs_selector;
371 u16 guest_ss_selector;
372 u16 guest_ds_selector;
373 u16 guest_fs_selector;
374 u16 guest_gs_selector;
375 u16 guest_ldtr_selector;
376 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800377 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400378 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300379 u16 host_es_selector;
380 u16 host_cs_selector;
381 u16 host_ss_selector;
382 u16 host_ds_selector;
383 u16 host_fs_selector;
384 u16 host_gs_selector;
385 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300386};
387
388/*
389 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
390 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
391 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
392 */
393#define VMCS12_REVISION 0x11e57ed0
394
395/*
396 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
397 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
398 * current implementation, 4K are reserved to avoid future complications.
399 */
400#define VMCS12_SIZE 0x1000
401
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402/* Used to remember the last vmcs02 used for some recently used vmcs12s */
403struct vmcs02_list {
404 struct list_head list;
405 gpa_t vmptr;
406 struct loaded_vmcs vmcs02;
407};
408
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300409/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300410 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
411 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
412 */
413struct nested_vmx {
414 /* Has the level1 guest done vmxon? */
415 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400416 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400417 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300418
419 /* The guest-physical address of the current VMCS L1 keeps for L2 */
420 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700421 /*
422 * Cache of the guest's VMCS, existing outside of guest memory.
423 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700424 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700425 */
426 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300427 /*
428 * Indicates if the shadow vmcs must be updated with the
429 * data hold by vmcs12
430 */
431 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300432
433 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
434 struct list_head vmcs02_pool;
435 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200436 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300437 /* L2 must run next, and mustn't decide to exit to L1. */
438 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300439 /*
440 * Guest pages referred to in vmcs02 with host-physical pointers, so
441 * we must keep them pinned while L2 runs.
442 */
443 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800444 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800445 struct page *pi_desc_page;
446 struct pi_desc *pi_desc;
447 bool pi_pending;
448 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100449
Radim Krčmářd048c092016-08-08 20:16:22 +0200450 unsigned long *msr_bitmap;
451
Jan Kiszkaf41245002014-03-07 20:03:13 +0100452 struct hrtimer preemption_timer;
453 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200454
455 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
456 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800457
Wanpeng Li5c614b32015-10-13 09:18:36 -0700458 u16 vpid02;
459 u16 last_vpid;
460
David Matlack0115f9c2016-11-29 18:14:06 -0800461 /*
462 * We only store the "true" versions of the VMX capability MSRs. We
463 * generate the "non-true" versions by setting the must-be-1 bits
464 * according to the SDM.
465 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_procbased_ctls_low;
467 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_secondary_ctls_low;
469 u32 nested_vmx_secondary_ctls_high;
470 u32 nested_vmx_pinbased_ctls_low;
471 u32 nested_vmx_pinbased_ctls_high;
472 u32 nested_vmx_exit_ctls_low;
473 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_entry_ctls_low;
475 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_misc_low;
477 u32 nested_vmx_misc_high;
478 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700479 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800480 u64 nested_vmx_basic;
481 u64 nested_vmx_cr0_fixed0;
482 u64 nested_vmx_cr0_fixed1;
483 u64 nested_vmx_cr4_fixed0;
484 u64 nested_vmx_cr4_fixed1;
485 u64 nested_vmx_vmcs_enum;
Bandan Das27c42a12017-08-03 15:54:42 -0400486 u64 nested_vmx_vmfunc_controls;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300487};
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800490#define POSTED_INTR_SN 1
491
Yang Zhang01e439b2013-04-11 19:25:12 +0800492/* Posted-Interrupt Descriptor */
493struct pi_desc {
494 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800495 union {
496 struct {
497 /* bit 256 - Outstanding Notification */
498 u16 on : 1,
499 /* bit 257 - Suppress Notification */
500 sn : 1,
501 /* bit 271:258 - Reserved */
502 rsvd_1 : 14;
503 /* bit 279:272 - Notification Vector */
504 u8 nv;
505 /* bit 287:280 - Reserved */
506 u8 rsvd_2;
507 /* bit 319:288 - Notification Destination */
508 u32 ndst;
509 };
510 u64 control;
511 };
512 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800513} __aligned(64);
514
Yang Zhanga20ed542013-04-11 19:25:15 +0800515static bool pi_test_and_set_on(struct pi_desc *pi_desc)
516{
517 return test_and_set_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
522{
523 return test_and_clear_bit(POSTED_INTR_ON,
524 (unsigned long *)&pi_desc->control);
525}
526
527static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
528{
529 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
530}
531
Feng Wuebbfc762015-09-18 22:29:46 +0800532static inline void pi_clear_sn(struct pi_desc *pi_desc)
533{
534 return clear_bit(POSTED_INTR_SN,
535 (unsigned long *)&pi_desc->control);
536}
537
538static inline void pi_set_sn(struct pi_desc *pi_desc)
539{
540 return set_bit(POSTED_INTR_SN,
541 (unsigned long *)&pi_desc->control);
542}
543
Paolo Bonziniad361092016-09-20 16:15:05 +0200544static inline void pi_clear_on(struct pi_desc *pi_desc)
545{
546 clear_bit(POSTED_INTR_ON,
547 (unsigned long *)&pi_desc->control);
548}
549
Feng Wuebbfc762015-09-18 22:29:46 +0800550static inline int pi_test_on(struct pi_desc *pi_desc)
551{
552 return test_bit(POSTED_INTR_ON,
553 (unsigned long *)&pi_desc->control);
554}
555
556static inline int pi_test_sn(struct pi_desc *pi_desc)
557{
558 return test_bit(POSTED_INTR_SN,
559 (unsigned long *)&pi_desc->control);
560}
561
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400562struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300564 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300565 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300579 /*
580 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
581 * non-nested (L1) guest, it always points to vmcs01. For a nested
582 * guest (L2), it points to a different VMCS.
583 */
584 struct loaded_vmcs vmcs01;
585 struct loaded_vmcs *loaded_vmcs;
586 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300587 struct msr_autoload {
588 unsigned nr;
589 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
590 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
591 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400592 struct {
593 int loaded;
594 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300595#ifdef CONFIG_X86_64
596 u16 ds_sel, es_sel;
597#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200598 int gs_ldt_reload_needed;
599 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000600 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700601 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700602 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400603 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200604 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300605 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300606 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300607 struct kvm_segment segs[8];
608 } rmode;
609 struct {
610 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300611 struct kvm_save_segment {
612 u16 selector;
613 unsigned long base;
614 u32 limit;
615 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300616 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300617 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800618 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300619 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200620
Andi Kleena0861c02009-06-08 17:37:09 +0800621 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800622
Yang Zhang01e439b2013-04-11 19:25:12 +0800623 /* Posted interrupt descriptor */
624 struct pi_desc pi_desc;
625
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300626 /* Support for a guest hypervisor (nested VMX) */
627 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200628
629 /* Dynamic PLE window. */
630 int ple_window;
631 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800632
633 /* Support for PML */
634#define PML_ENTITY_NUM 512
635 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800636
Yunhong Jiang64672c92016-06-13 14:19:59 -0700637 /* apic deadline value in host tsc */
638 u64 hv_deadline_tsc;
639
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800640 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800641
642 bool guest_pkru_valid;
643 u32 guest_pkru;
644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400769 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800771 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
772 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
773 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
774 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400775 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800776 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300777 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
778 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400779 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300780 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
781 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
782 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
783 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
784 FIELD64(GUEST_PDPTR0, guest_pdptr0),
785 FIELD64(GUEST_PDPTR1, guest_pdptr1),
786 FIELD64(GUEST_PDPTR2, guest_pdptr2),
787 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100788 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300789 FIELD64(HOST_IA32_PAT, host_ia32_pat),
790 FIELD64(HOST_IA32_EFER, host_ia32_efer),
791 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
792 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
793 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
794 FIELD(EXCEPTION_BITMAP, exception_bitmap),
795 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
796 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
797 FIELD(CR3_TARGET_COUNT, cr3_target_count),
798 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
799 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
800 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
801 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
802 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
803 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
804 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
805 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
806 FIELD(TPR_THRESHOLD, tpr_threshold),
807 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
808 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
809 FIELD(VM_EXIT_REASON, vm_exit_reason),
810 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
811 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
812 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
813 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
814 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
815 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
816 FIELD(GUEST_ES_LIMIT, guest_es_limit),
817 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
818 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
819 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
820 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
821 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
822 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
823 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
824 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
825 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
826 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
827 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
828 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
829 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
830 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
831 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
832 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
833 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
834 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
835 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
836 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
837 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100838 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300839 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
840 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
841 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
842 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
843 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
844 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
845 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
846 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
847 FIELD(EXIT_QUALIFICATION, exit_qualification),
848 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
849 FIELD(GUEST_CR0, guest_cr0),
850 FIELD(GUEST_CR3, guest_cr3),
851 FIELD(GUEST_CR4, guest_cr4),
852 FIELD(GUEST_ES_BASE, guest_es_base),
853 FIELD(GUEST_CS_BASE, guest_cs_base),
854 FIELD(GUEST_SS_BASE, guest_ss_base),
855 FIELD(GUEST_DS_BASE, guest_ds_base),
856 FIELD(GUEST_FS_BASE, guest_fs_base),
857 FIELD(GUEST_GS_BASE, guest_gs_base),
858 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
859 FIELD(GUEST_TR_BASE, guest_tr_base),
860 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
861 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
862 FIELD(GUEST_DR7, guest_dr7),
863 FIELD(GUEST_RSP, guest_rsp),
864 FIELD(GUEST_RIP, guest_rip),
865 FIELD(GUEST_RFLAGS, guest_rflags),
866 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
867 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
868 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
869 FIELD(HOST_CR0, host_cr0),
870 FIELD(HOST_CR3, host_cr3),
871 FIELD(HOST_CR4, host_cr4),
872 FIELD(HOST_FS_BASE, host_fs_base),
873 FIELD(HOST_GS_BASE, host_gs_base),
874 FIELD(HOST_TR_BASE, host_tr_base),
875 FIELD(HOST_GDTR_BASE, host_gdtr_base),
876 FIELD(HOST_IDTR_BASE, host_idtr_base),
877 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
878 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
879 FIELD(HOST_RSP, host_rsp),
880 FIELD(HOST_RIP, host_rip),
881};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300882
883static inline short vmcs_field_to_offset(unsigned long field)
884{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100885 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
886
887 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
888 vmcs_field_to_offset_table[field] == 0)
889 return -ENOENT;
890
Nadav Har'El22bd0352011-05-25 23:05:57 +0300891 return vmcs_field_to_offset_table[field];
892}
893
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
895{
David Matlack4f2777b2016-07-13 17:16:37 -0700896 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300897}
898
Peter Feiner995f00a2017-06-30 17:26:32 -0700899static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300900static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700901static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800902static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200903static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300904static void vmx_set_segment(struct kvm_vcpu *vcpu,
905 struct kvm_segment *var, int seg);
906static void vmx_get_segment(struct kvm_vcpu *vcpu,
907 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200908static bool guest_state_valid(struct kvm_vcpu *vcpu);
909static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300910static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300911static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800912static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200913static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
914static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
915static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
916 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300917
Avi Kivity6aa8b732006-12-10 02:21:36 -0800918static DEFINE_PER_CPU(struct vmcs *, vmxarea);
919static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300920/*
921 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
922 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
923 */
924static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800925
Feng Wubf9f6ac2015-09-18 22:29:55 +0800926/*
927 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
928 * can find which vCPU should be waken up.
929 */
930static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
931static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
932
Radim Krčmář23611332016-09-29 22:41:33 +0200933enum {
934 VMX_IO_BITMAP_A,
935 VMX_IO_BITMAP_B,
936 VMX_MSR_BITMAP_LEGACY,
937 VMX_MSR_BITMAP_LONGMODE,
938 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
939 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
940 VMX_MSR_BITMAP_LEGACY_X2APIC,
941 VMX_MSR_BITMAP_LONGMODE_X2APIC,
942 VMX_VMREAD_BITMAP,
943 VMX_VMWRITE_BITMAP,
944 VMX_BITMAP_NR
945};
946
947static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
948
949#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
950#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
951#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
952#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
953#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
954#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
955#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
956#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
957#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
958#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300959
Avi Kivity110312c2010-12-21 12:54:20 +0200960static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200961static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200962
Sheng Yang2384d2b2008-01-17 15:14:33 +0800963static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
964static DEFINE_SPINLOCK(vmx_vpid_lock);
965
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300966static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 int size;
968 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300969 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300971 u32 pin_based_exec_ctrl;
972 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800973 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300974 u32 vmexit_ctrl;
975 u32 vmentry_ctrl;
976} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977
Hannes Ederefff9e52008-11-28 17:02:06 +0100978static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800979 u32 ept;
980 u32 vpid;
981} vmx_capability;
982
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983#define VMX_SEGMENT_FIELD(seg) \
984 [VCPU_SREG_##seg] = { \
985 .selector = GUEST_##seg##_SELECTOR, \
986 .base = GUEST_##seg##_BASE, \
987 .limit = GUEST_##seg##_LIMIT, \
988 .ar_bytes = GUEST_##seg##_AR_BYTES, \
989 }
990
Mathias Krause772e0312012-08-30 01:30:19 +0200991static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992 unsigned selector;
993 unsigned base;
994 unsigned limit;
995 unsigned ar_bytes;
996} kvm_vmx_segment_fields[] = {
997 VMX_SEGMENT_FIELD(CS),
998 VMX_SEGMENT_FIELD(DS),
999 VMX_SEGMENT_FIELD(ES),
1000 VMX_SEGMENT_FIELD(FS),
1001 VMX_SEGMENT_FIELD(GS),
1002 VMX_SEGMENT_FIELD(SS),
1003 VMX_SEGMENT_FIELD(TR),
1004 VMX_SEGMENT_FIELD(LDTR),
1005};
1006
Avi Kivity26bb0982009-09-07 11:14:12 +03001007static u64 host_efer;
1008
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001009static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1010
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001011/*
Brian Gerst8c065852010-07-17 09:03:26 -04001012 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001013 * away by decrementing the array size.
1014 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001016#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001017 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001019 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001021
Jan Kiszka5bb16012016-02-09 20:14:21 +01001022static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023{
1024 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1025 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001026 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1027}
1028
Jan Kiszka6f054852016-02-09 20:15:18 +01001029static inline bool is_debug(u32 intr_info)
1030{
1031 return is_exception_n(intr_info, DB_VECTOR);
1032}
1033
1034static inline bool is_breakpoint(u32 intr_info)
1035{
1036 return is_exception_n(intr_info, BP_VECTOR);
1037}
1038
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039static inline bool is_page_fault(u32 intr_info)
1040{
1041 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001045{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001046 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001047}
1048
Gui Jianfeng31299942010-03-15 17:29:09 +08001049static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001050{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001051 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055{
1056 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1057 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001061{
1062 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1063 INTR_INFO_VALID_MASK)) ==
1064 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001068{
Sheng Yang04547152009-04-01 15:52:31 +08001069 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001070}
1071
Gui Jianfeng31299942010-03-15 17:29:09 +08001072static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001073{
Sheng Yang04547152009-04-01 15:52:31 +08001074 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001075}
1076
Paolo Bonzini35754c92015-07-29 12:05:37 +02001077static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001078{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001079 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001080}
1081
Gui Jianfeng31299942010-03-15 17:29:09 +08001082static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001083{
Sheng Yang04547152009-04-01 15:52:31 +08001084 return vmcs_config.cpu_based_exec_ctrl &
1085 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001086}
1087
Avi Kivity774ead32007-12-26 13:57:04 +02001088static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001089{
Sheng Yang04547152009-04-01 15:52:31 +08001090 return vmcs_config.cpu_based_2nd_exec_ctrl &
1091 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1092}
1093
Yang Zhang8d146952013-01-25 10:18:50 +08001094static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1098}
1099
Yang Zhang83d4c282013-01-25 10:18:49 +08001100static inline bool cpu_has_vmx_apic_register_virt(void)
1101{
1102 return vmcs_config.cpu_based_2nd_exec_ctrl &
1103 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1104}
1105
Yang Zhangc7c9c562013-01-25 10:18:51 +08001106static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1107{
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1110}
1111
Yunhong Jiang64672c92016-06-13 14:19:59 -07001112/*
1113 * Comment's format: document - errata name - stepping - processor name.
1114 * Refer from
1115 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1116 */
1117static u32 vmx_preemption_cpu_tfms[] = {
1118/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11190x000206E6,
1120/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1121/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1122/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11230x00020652,
1124/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11250x00020655,
1126/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1127/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1128/*
1129 * 320767.pdf - AAP86 - B1 -
1130 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1131 */
11320x000106E5,
1133/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11340x000106A0,
1135/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11360x000106A1,
1137/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11380x000106A4,
1139 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1140 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1141 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11420x000106A5,
1143};
1144
1145static inline bool cpu_has_broken_vmx_preemption_timer(void)
1146{
1147 u32 eax = cpuid_eax(0x00000001), i;
1148
1149 /* Clear the reserved bits */
1150 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001151 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001152 if (eax == vmx_preemption_cpu_tfms[i])
1153 return true;
1154
1155 return false;
1156}
1157
1158static inline bool cpu_has_vmx_preemption_timer(void)
1159{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001160 return vmcs_config.pin_based_exec_ctrl &
1161 PIN_BASED_VMX_PREEMPTION_TIMER;
1162}
1163
Yang Zhang01e439b2013-04-11 19:25:12 +08001164static inline bool cpu_has_vmx_posted_intr(void)
1165{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001166 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1167 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001168}
1169
1170static inline bool cpu_has_vmx_apicv(void)
1171{
1172 return cpu_has_vmx_apic_register_virt() &&
1173 cpu_has_vmx_virtual_intr_delivery() &&
1174 cpu_has_vmx_posted_intr();
1175}
1176
Sheng Yang04547152009-04-01 15:52:31 +08001177static inline bool cpu_has_vmx_flexpriority(void)
1178{
1179 return cpu_has_vmx_tpr_shadow() &&
1180 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001181}
1182
Marcelo Tosattie7997942009-06-11 12:07:40 -03001183static inline bool cpu_has_vmx_ept_execute_only(void)
1184{
Gui Jianfeng31299942010-03-15 17:29:09 +08001185 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001186}
1187
Marcelo Tosattie7997942009-06-11 12:07:40 -03001188static inline bool cpu_has_vmx_ept_2m_page(void)
1189{
Gui Jianfeng31299942010-03-15 17:29:09 +08001190 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001191}
1192
Sheng Yang878403b2010-01-05 19:02:29 +08001193static inline bool cpu_has_vmx_ept_1g_page(void)
1194{
Gui Jianfeng31299942010-03-15 17:29:09 +08001195 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001196}
1197
Sheng Yang4bc9b982010-06-02 14:05:24 +08001198static inline bool cpu_has_vmx_ept_4levels(void)
1199{
1200 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1201}
1202
Xudong Hao83c3a332012-05-28 19:33:35 +08001203static inline bool cpu_has_vmx_ept_ad_bits(void)
1204{
1205 return vmx_capability.ept & VMX_EPT_AD_BIT;
1206}
1207
Gui Jianfeng31299942010-03-15 17:29:09 +08001208static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001209{
Gui Jianfeng31299942010-03-15 17:29:09 +08001210 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001211}
1212
Gui Jianfeng31299942010-03-15 17:29:09 +08001213static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001214{
Gui Jianfeng31299942010-03-15 17:29:09 +08001215 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001216}
1217
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001218static inline bool cpu_has_vmx_invvpid_single(void)
1219{
1220 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1221}
1222
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001223static inline bool cpu_has_vmx_invvpid_global(void)
1224{
1225 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1226}
1227
Wanpeng Li08d839c2017-03-23 05:30:08 -07001228static inline bool cpu_has_vmx_invvpid(void)
1229{
1230 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1231}
1232
Gui Jianfeng31299942010-03-15 17:29:09 +08001233static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001234{
Sheng Yang04547152009-04-01 15:52:31 +08001235 return vmcs_config.cpu_based_2nd_exec_ctrl &
1236 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001237}
1238
Gui Jianfeng31299942010-03-15 17:29:09 +08001239static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001240{
1241 return vmcs_config.cpu_based_2nd_exec_ctrl &
1242 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1243}
1244
Gui Jianfeng31299942010-03-15 17:29:09 +08001245static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001246{
1247 return vmcs_config.cpu_based_2nd_exec_ctrl &
1248 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1249}
1250
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001251static inline bool cpu_has_vmx_basic_inout(void)
1252{
1253 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1254}
1255
Paolo Bonzini35754c92015-07-29 12:05:37 +02001256static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001257{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001258 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001259}
1260
Gui Jianfeng31299942010-03-15 17:29:09 +08001261static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001262{
Sheng Yang04547152009-04-01 15:52:31 +08001263 return vmcs_config.cpu_based_2nd_exec_ctrl &
1264 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001265}
1266
Gui Jianfeng31299942010-03-15 17:29:09 +08001267static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001268{
1269 return vmcs_config.cpu_based_2nd_exec_ctrl &
1270 SECONDARY_EXEC_RDTSCP;
1271}
1272
Mao, Junjiead756a12012-07-02 01:18:48 +00001273static inline bool cpu_has_vmx_invpcid(void)
1274{
1275 return vmcs_config.cpu_based_2nd_exec_ctrl &
1276 SECONDARY_EXEC_ENABLE_INVPCID;
1277}
1278
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001279static inline bool cpu_has_vmx_wbinvd_exit(void)
1280{
1281 return vmcs_config.cpu_based_2nd_exec_ctrl &
1282 SECONDARY_EXEC_WBINVD_EXITING;
1283}
1284
Abel Gordonabc4fc52013-04-18 14:35:25 +03001285static inline bool cpu_has_vmx_shadow_vmcs(void)
1286{
1287 u64 vmx_msr;
1288 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1289 /* check if the cpu supports writing r/o exit information fields */
1290 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1291 return false;
1292
1293 return vmcs_config.cpu_based_2nd_exec_ctrl &
1294 SECONDARY_EXEC_SHADOW_VMCS;
1295}
1296
Kai Huang843e4332015-01-28 10:54:28 +08001297static inline bool cpu_has_vmx_pml(void)
1298{
1299 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1300}
1301
Haozhong Zhang64903d62015-10-20 15:39:09 +08001302static inline bool cpu_has_vmx_tsc_scaling(void)
1303{
1304 return vmcs_config.cpu_based_2nd_exec_ctrl &
1305 SECONDARY_EXEC_TSC_SCALING;
1306}
1307
Bandan Das2a499e42017-08-03 15:54:41 -04001308static inline bool cpu_has_vmx_vmfunc(void)
1309{
1310 return vmcs_config.cpu_based_2nd_exec_ctrl &
1311 SECONDARY_EXEC_ENABLE_VMFUNC;
1312}
1313
Sheng Yang04547152009-04-01 15:52:31 +08001314static inline bool report_flexpriority(void)
1315{
1316 return flexpriority_enabled;
1317}
1318
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001319static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1320{
1321 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1322}
1323
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001324static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1325{
1326 return vmcs12->cpu_based_vm_exec_control & bit;
1327}
1328
1329static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1330{
1331 return (vmcs12->cpu_based_vm_exec_control &
1332 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1333 (vmcs12->secondary_vm_exec_control & bit);
1334}
1335
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001336static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001337{
1338 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1339}
1340
Jan Kiszkaf41245002014-03-07 20:03:13 +01001341static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1342{
1343 return vmcs12->pin_based_vm_exec_control &
1344 PIN_BASED_VMX_PREEMPTION_TIMER;
1345}
1346
Nadav Har'El155a97a2013-08-05 11:07:16 +03001347static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1348{
1349 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1350}
1351
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001352static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1353{
1354 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1355 vmx_xsaves_supported();
1356}
1357
Bandan Dasc5f983f2017-05-05 15:25:14 -04001358static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1359{
1360 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1361}
1362
Wincy Vanf2b93282015-02-03 23:56:03 +08001363static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1364{
1365 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1366}
1367
Wanpeng Li5c614b32015-10-13 09:18:36 -07001368static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1369{
1370 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1371}
1372
Wincy Van82f0dd42015-02-03 23:57:18 +08001373static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1374{
1375 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1376}
1377
Wincy Van608406e2015-02-03 23:57:51 +08001378static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1379{
1380 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1381}
1382
Wincy Van705699a2015-02-03 23:58:17 +08001383static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1384{
1385 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1386}
1387
Bandan Das27c42a12017-08-03 15:54:42 -04001388static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1389{
1390 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1391}
1392
Bandan Das41ab9372017-08-03 15:54:43 -04001393static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1394{
1395 return nested_cpu_has_vmfunc(vmcs12) &&
1396 (vmcs12->vm_function_control &
1397 VMX_VMFUNC_EPTP_SWITCHING);
1398}
1399
Jim Mattsonef85b672016-12-12 11:01:37 -08001400static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001401{
1402 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001403 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001404}
1405
Jan Kiszka533558b2014-01-04 18:47:20 +01001406static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1407 u32 exit_intr_info,
1408 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001409static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1410 struct vmcs12 *vmcs12,
1411 u32 reason, unsigned long qualification);
1412
Rusty Russell8b9cf982007-07-30 16:31:43 +10001413static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001414{
1415 int i;
1416
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001417 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001418 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001419 return i;
1420 return -1;
1421}
1422
Sheng Yang2384d2b2008-01-17 15:14:33 +08001423static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1424{
1425 struct {
1426 u64 vpid : 16;
1427 u64 rsvd : 48;
1428 u64 gva;
1429 } operand = { vpid, 0, gva };
1430
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001431 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001432 /* CF==1 or ZF==1 --> rc = -1 */
1433 "; ja 1f ; ud2 ; 1:"
1434 : : "a"(&operand), "c"(ext) : "cc", "memory");
1435}
1436
Sheng Yang14394422008-04-28 12:24:45 +08001437static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1438{
1439 struct {
1440 u64 eptp, gpa;
1441 } operand = {eptp, gpa};
1442
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001443 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001444 /* CF==1 or ZF==1 --> rc = -1 */
1445 "; ja 1f ; ud2 ; 1:\n"
1446 : : "a" (&operand), "c" (ext) : "cc", "memory");
1447}
1448
Avi Kivity26bb0982009-09-07 11:14:12 +03001449static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001450{
1451 int i;
1452
Rusty Russell8b9cf982007-07-30 16:31:43 +10001453 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001454 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001455 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001456 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001457}
1458
Avi Kivity6aa8b732006-12-10 02:21:36 -08001459static void vmcs_clear(struct vmcs *vmcs)
1460{
1461 u64 phys_addr = __pa(vmcs);
1462 u8 error;
1463
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001464 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001465 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001466 : "cc", "memory");
1467 if (error)
1468 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1469 vmcs, phys_addr);
1470}
1471
Nadav Har'Eld462b812011-05-24 15:26:10 +03001472static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1473{
1474 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001475 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1476 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001477 loaded_vmcs->cpu = -1;
1478 loaded_vmcs->launched = 0;
1479}
1480
Dongxiao Xu7725b892010-05-11 18:29:38 +08001481static void vmcs_load(struct vmcs *vmcs)
1482{
1483 u64 phys_addr = __pa(vmcs);
1484 u8 error;
1485
1486 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001487 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001488 : "cc", "memory");
1489 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001490 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001491 vmcs, phys_addr);
1492}
1493
Dave Young2965faa2015-09-09 15:38:55 -07001494#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001495/*
1496 * This bitmap is used to indicate whether the vmclear
1497 * operation is enabled on all cpus. All disabled by
1498 * default.
1499 */
1500static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1501
1502static inline void crash_enable_local_vmclear(int cpu)
1503{
1504 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1505}
1506
1507static inline void crash_disable_local_vmclear(int cpu)
1508{
1509 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1510}
1511
1512static inline int crash_local_vmclear_enabled(int cpu)
1513{
1514 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1515}
1516
1517static void crash_vmclear_local_loaded_vmcss(void)
1518{
1519 int cpu = raw_smp_processor_id();
1520 struct loaded_vmcs *v;
1521
1522 if (!crash_local_vmclear_enabled(cpu))
1523 return;
1524
1525 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1526 loaded_vmcss_on_cpu_link)
1527 vmcs_clear(v->vmcs);
1528}
1529#else
1530static inline void crash_enable_local_vmclear(int cpu) { }
1531static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001532#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001533
Nadav Har'Eld462b812011-05-24 15:26:10 +03001534static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001535{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001536 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001537 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538
Nadav Har'Eld462b812011-05-24 15:26:10 +03001539 if (loaded_vmcs->cpu != cpu)
1540 return; /* vcpu migration can race with cpu offline */
1541 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001542 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001543 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001544 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001545
1546 /*
1547 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1548 * is before setting loaded_vmcs->vcpu to -1 which is done in
1549 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1550 * then adds the vmcs into percpu list before it is deleted.
1551 */
1552 smp_wmb();
1553
Nadav Har'Eld462b812011-05-24 15:26:10 +03001554 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001555 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001556}
1557
Nadav Har'Eld462b812011-05-24 15:26:10 +03001558static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001559{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001560 int cpu = loaded_vmcs->cpu;
1561
1562 if (cpu != -1)
1563 smp_call_function_single(cpu,
1564 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001565}
1566
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001567static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001568{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001569 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001570 return;
1571
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001572 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001573 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001574}
1575
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001576static inline void vpid_sync_vcpu_global(void)
1577{
1578 if (cpu_has_vmx_invvpid_global())
1579 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1580}
1581
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001582static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001583{
1584 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001585 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001586 else
1587 vpid_sync_vcpu_global();
1588}
1589
Sheng Yang14394422008-04-28 12:24:45 +08001590static inline void ept_sync_global(void)
1591{
1592 if (cpu_has_vmx_invept_global())
1593 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1594}
1595
1596static inline void ept_sync_context(u64 eptp)
1597{
Avi Kivity089d0342009-03-23 18:26:32 +02001598 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001599 if (cpu_has_vmx_invept_context())
1600 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1601 else
1602 ept_sync_global();
1603 }
1604}
1605
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001606static __always_inline void vmcs_check16(unsigned long field)
1607{
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1609 "16-bit accessor invalid for 64-bit field");
1610 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1611 "16-bit accessor invalid for 64-bit high field");
1612 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1613 "16-bit accessor invalid for 32-bit high field");
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1615 "16-bit accessor invalid for natural width field");
1616}
1617
1618static __always_inline void vmcs_check32(unsigned long field)
1619{
1620 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1621 "32-bit accessor invalid for 16-bit field");
1622 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1623 "32-bit accessor invalid for natural width field");
1624}
1625
1626static __always_inline void vmcs_check64(unsigned long field)
1627{
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1629 "64-bit accessor invalid for 16-bit field");
1630 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1631 "64-bit accessor invalid for 64-bit high field");
1632 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1633 "64-bit accessor invalid for 32-bit field");
1634 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1635 "64-bit accessor invalid for natural width field");
1636}
1637
1638static __always_inline void vmcs_checkl(unsigned long field)
1639{
1640 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1641 "Natural width accessor invalid for 16-bit field");
1642 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1643 "Natural width accessor invalid for 64-bit field");
1644 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1645 "Natural width accessor invalid for 64-bit high field");
1646 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1647 "Natural width accessor invalid for 32-bit field");
1648}
1649
1650static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651{
Avi Kivity5e520e62011-05-15 10:13:12 -04001652 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001653
Avi Kivity5e520e62011-05-15 10:13:12 -04001654 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1655 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001656 return value;
1657}
1658
Avi Kivity96304212011-05-15 10:13:13 -04001659static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001661 vmcs_check16(field);
1662 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663}
1664
Avi Kivity96304212011-05-15 10:13:13 -04001665static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001667 vmcs_check32(field);
1668 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669}
1670
Avi Kivity96304212011-05-15 10:13:13 -04001671static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001673 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001674#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001675 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001676#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001677 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001678#endif
1679}
1680
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001681static __always_inline unsigned long vmcs_readl(unsigned long field)
1682{
1683 vmcs_checkl(field);
1684 return __vmcs_readl(field);
1685}
1686
Avi Kivitye52de1b2007-01-05 16:36:56 -08001687static noinline void vmwrite_error(unsigned long field, unsigned long value)
1688{
1689 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1690 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1691 dump_stack();
1692}
1693
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001695{
1696 u8 error;
1697
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001698 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001699 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001700 if (unlikely(error))
1701 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702}
1703
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001704static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001706 vmcs_check16(field);
1707 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708}
1709
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001710static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001712 vmcs_check32(field);
1713 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714}
1715
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001716static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001718 vmcs_check64(field);
1719 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001720#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001722 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723#endif
1724}
1725
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001726static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001727{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001728 vmcs_checkl(field);
1729 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001730}
1731
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001732static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001733{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001734 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1735 "vmcs_clear_bits does not support 64-bit fields");
1736 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1737}
1738
1739static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1740{
1741 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1742 "vmcs_set_bits does not support 64-bit fields");
1743 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001744}
1745
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001746static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1747{
1748 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1749}
1750
Gleb Natapov2961e8762013-11-25 15:37:13 +02001751static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1752{
1753 vmcs_write32(VM_ENTRY_CONTROLS, val);
1754 vmx->vm_entry_controls_shadow = val;
1755}
1756
1757static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1758{
1759 if (vmx->vm_entry_controls_shadow != val)
1760 vm_entry_controls_init(vmx, val);
1761}
1762
1763static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1764{
1765 return vmx->vm_entry_controls_shadow;
1766}
1767
1768
1769static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1770{
1771 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1772}
1773
1774static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1775{
1776 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1777}
1778
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001779static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1780{
1781 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1782}
1783
Gleb Natapov2961e8762013-11-25 15:37:13 +02001784static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1785{
1786 vmcs_write32(VM_EXIT_CONTROLS, val);
1787 vmx->vm_exit_controls_shadow = val;
1788}
1789
1790static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1791{
1792 if (vmx->vm_exit_controls_shadow != val)
1793 vm_exit_controls_init(vmx, val);
1794}
1795
1796static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1797{
1798 return vmx->vm_exit_controls_shadow;
1799}
1800
1801
1802static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1803{
1804 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1805}
1806
1807static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1808{
1809 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1810}
1811
Avi Kivity2fb92db2011-04-27 19:42:18 +03001812static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1813{
1814 vmx->segment_cache.bitmask = 0;
1815}
1816
1817static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1818 unsigned field)
1819{
1820 bool ret;
1821 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1822
1823 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1824 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1825 vmx->segment_cache.bitmask = 0;
1826 }
1827 ret = vmx->segment_cache.bitmask & mask;
1828 vmx->segment_cache.bitmask |= mask;
1829 return ret;
1830}
1831
1832static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1833{
1834 u16 *p = &vmx->segment_cache.seg[seg].selector;
1835
1836 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1837 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1838 return *p;
1839}
1840
1841static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 ulong *p = &vmx->segment_cache.seg[seg].base;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1846 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1847 return *p;
1848}
1849
1850static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1851{
1852 u32 *p = &vmx->segment_cache.seg[seg].limit;
1853
1854 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1855 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1856 return *p;
1857}
1858
1859static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1860{
1861 u32 *p = &vmx->segment_cache.seg[seg].ar;
1862
1863 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1864 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1865 return *p;
1866}
1867
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001868static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1869{
1870 u32 eb;
1871
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001872 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001873 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001874 if ((vcpu->guest_debug &
1875 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1876 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1877 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001878 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001879 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001880 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001881 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001882
1883 /* When we are running a nested L2 guest and L1 specified for it a
1884 * certain exception bitmap, we must trap the same exceptions and pass
1885 * them to L1. When running L2, we will only handle the exceptions
1886 * specified above if L1 did not want them.
1887 */
1888 if (is_guest_mode(vcpu))
1889 eb |= get_vmcs12(vcpu)->exception_bitmap;
1890
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001891 vmcs_write32(EXCEPTION_BITMAP, eb);
1892}
1893
Gleb Natapov2961e8762013-11-25 15:37:13 +02001894static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1895 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001896{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001897 vm_entry_controls_clearbit(vmx, entry);
1898 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001899}
1900
Avi Kivity61d2ef22010-04-28 16:40:38 +03001901static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1902{
1903 unsigned i;
1904 struct msr_autoload *m = &vmx->msr_autoload;
1905
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906 switch (msr) {
1907 case MSR_EFER:
1908 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001909 clear_atomic_switch_msr_special(vmx,
1910 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001911 VM_EXIT_LOAD_IA32_EFER);
1912 return;
1913 }
1914 break;
1915 case MSR_CORE_PERF_GLOBAL_CTRL:
1916 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001917 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001918 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1919 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1920 return;
1921 }
1922 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001923 }
1924
Avi Kivity61d2ef22010-04-28 16:40:38 +03001925 for (i = 0; i < m->nr; ++i)
1926 if (m->guest[i].index == msr)
1927 break;
1928
1929 if (i == m->nr)
1930 return;
1931 --m->nr;
1932 m->guest[i] = m->guest[m->nr];
1933 m->host[i] = m->host[m->nr];
1934 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1935 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1936}
1937
Gleb Natapov2961e8762013-11-25 15:37:13 +02001938static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1939 unsigned long entry, unsigned long exit,
1940 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1941 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001942{
1943 vmcs_write64(guest_val_vmcs, guest_val);
1944 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001945 vm_entry_controls_setbit(vmx, entry);
1946 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001947}
1948
Avi Kivity61d2ef22010-04-28 16:40:38 +03001949static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1950 u64 guest_val, u64 host_val)
1951{
1952 unsigned i;
1953 struct msr_autoload *m = &vmx->msr_autoload;
1954
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001955 switch (msr) {
1956 case MSR_EFER:
1957 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001958 add_atomic_switch_msr_special(vmx,
1959 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001960 VM_EXIT_LOAD_IA32_EFER,
1961 GUEST_IA32_EFER,
1962 HOST_IA32_EFER,
1963 guest_val, host_val);
1964 return;
1965 }
1966 break;
1967 case MSR_CORE_PERF_GLOBAL_CTRL:
1968 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001969 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001970 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1971 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1972 GUEST_IA32_PERF_GLOBAL_CTRL,
1973 HOST_IA32_PERF_GLOBAL_CTRL,
1974 guest_val, host_val);
1975 return;
1976 }
1977 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001978 case MSR_IA32_PEBS_ENABLE:
1979 /* PEBS needs a quiescent period after being disabled (to write
1980 * a record). Disabling PEBS through VMX MSR swapping doesn't
1981 * provide that period, so a CPU could write host's record into
1982 * guest's memory.
1983 */
1984 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001985 }
1986
Avi Kivity61d2ef22010-04-28 16:40:38 +03001987 for (i = 0; i < m->nr; ++i)
1988 if (m->guest[i].index == msr)
1989 break;
1990
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001991 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001992 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001993 "Can't add msr %x\n", msr);
1994 return;
1995 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001996 ++m->nr;
1997 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1998 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1999 }
2000
2001 m->guest[i].index = msr;
2002 m->guest[i].value = guest_val;
2003 m->host[i].index = msr;
2004 m->host[i].value = host_val;
2005}
2006
Avi Kivity92c0d902009-10-29 11:00:16 +02002007static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002008{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002009 u64 guest_efer = vmx->vcpu.arch.efer;
2010 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002011
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002012 if (!enable_ept) {
2013 /*
2014 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2015 * host CPUID is more efficient than testing guest CPUID
2016 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2017 */
2018 if (boot_cpu_has(X86_FEATURE_SMEP))
2019 guest_efer |= EFER_NX;
2020 else if (!(guest_efer & EFER_NX))
2021 ignore_bits |= EFER_NX;
2022 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002023
Avi Kivity51c6cf62007-08-29 03:48:05 +03002024 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002025 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002026 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002027 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002028#ifdef CONFIG_X86_64
2029 ignore_bits |= EFER_LMA | EFER_LME;
2030 /* SCE is meaningful only in long mode on Intel */
2031 if (guest_efer & EFER_LMA)
2032 ignore_bits &= ~(u64)EFER_SCE;
2033#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002034
2035 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002036
2037 /*
2038 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2039 * On CPUs that support "load IA32_EFER", always switch EFER
2040 * atomically, since it's faster than switching it manually.
2041 */
2042 if (cpu_has_load_ia32_efer ||
2043 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002044 if (!(guest_efer & EFER_LMA))
2045 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002046 if (guest_efer != host_efer)
2047 add_atomic_switch_msr(vmx, MSR_EFER,
2048 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002049 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002050 } else {
2051 guest_efer &= ~ignore_bits;
2052 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002053
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002054 vmx->guest_msrs[efer_offset].data = guest_efer;
2055 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2056
2057 return true;
2058 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002059}
2060
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002061#ifdef CONFIG_X86_32
2062/*
2063 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2064 * VMCS rather than the segment table. KVM uses this helper to figure
2065 * out the current bases to poke them into the VMCS before entry.
2066 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002067static unsigned long segment_base(u16 selector)
2068{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002069 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002070 unsigned long v;
2071
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 return 0;
2074
Thomas Garnier45fc8752017-03-14 10:05:08 -07002075 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002077 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002078 u16 ldt_selector = kvm_read_ldt();
2079
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002080 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081 return 0;
2082
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002083 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002084 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002085 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002086 return v;
2087}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002088#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002089
Avi Kivity04d2cc72007-09-10 18:10:54 +03002090static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002091{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002092 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002093 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002094
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002095 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002096 return;
2097
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002098 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002099 /*
2100 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2101 * allow segment selectors with cpl > 0 or ti == 1.
2102 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002103 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002104 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002105 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002106 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002107 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002108 vmx->host_state.fs_reload_needed = 0;
2109 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002110 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002111 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002112 }
Avi Kivity9581d442010-10-19 16:46:55 +02002113 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002114 if (!(vmx->host_state.gs_sel & 7))
2115 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002116 else {
2117 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002118 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002119 }
2120
2121#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002122 savesegment(ds, vmx->host_state.ds_sel);
2123 savesegment(es, vmx->host_state.es_sel);
2124#endif
2125
2126#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002127 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2128 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2129#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002130 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2131 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002132#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002133
2134#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002135 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2136 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002137 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002138#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002139 if (boot_cpu_has(X86_FEATURE_MPX))
2140 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002141 for (i = 0; i < vmx->save_nmsrs; ++i)
2142 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002143 vmx->guest_msrs[i].data,
2144 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002145}
2146
Avi Kivitya9b21b62008-06-24 11:48:49 +03002147static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002148{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002149 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002150 return;
2151
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002152 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002153 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002154#ifdef CONFIG_X86_64
2155 if (is_long_mode(&vmx->vcpu))
2156 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2157#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002158 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002159 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002160#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002161 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002162#else
2163 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002164#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002165 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002166 if (vmx->host_state.fs_reload_needed)
2167 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002168#ifdef CONFIG_X86_64
2169 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2170 loadsegment(ds, vmx->host_state.ds_sel);
2171 loadsegment(es, vmx->host_state.es_sel);
2172 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002173#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002174 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002175#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002176 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002177#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002178 if (vmx->host_state.msr_host_bndcfgs)
2179 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002180 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002181}
2182
Avi Kivitya9b21b62008-06-24 11:48:49 +03002183static void vmx_load_host_state(struct vcpu_vmx *vmx)
2184{
2185 preempt_disable();
2186 __vmx_load_host_state(vmx);
2187 preempt_enable();
2188}
2189
Feng Wu28b835d2015-09-18 22:29:54 +08002190static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2191{
2192 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2193 struct pi_desc old, new;
2194 unsigned int dest;
2195
2196 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002197 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2198 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002199 return;
2200
2201 do {
2202 old.control = new.control = pi_desc->control;
2203
2204 /*
2205 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2206 * are two possible cases:
2207 * 1. After running 'pre_block', context switch
2208 * happened. For this case, 'sn' was set in
2209 * vmx_vcpu_put(), so we need to clear it here.
2210 * 2. After running 'pre_block', we were blocked,
2211 * and woken up by some other guy. For this case,
2212 * we don't need to do anything, 'pi_post_block'
2213 * will do everything for us. However, we cannot
2214 * check whether it is case #1 or case #2 here
2215 * (maybe, not needed), so we also clear sn here,
2216 * I think it is not a big deal.
2217 */
2218 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2219 if (vcpu->cpu != cpu) {
2220 dest = cpu_physical_id(cpu);
2221
2222 if (x2apic_enabled())
2223 new.ndst = dest;
2224 else
2225 new.ndst = (dest << 8) & 0xFF00;
2226 }
2227
2228 /* set 'NV' to 'notification vector' */
2229 new.nv = POSTED_INTR_VECTOR;
2230 }
2231
2232 /* Allow posting non-urgent interrupts */
2233 new.sn = 0;
2234 } while (cmpxchg(&pi_desc->control, old.control,
2235 new.control) != old.control);
2236}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002237
Peter Feinerc95ba922016-08-17 09:36:47 -07002238static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2239{
2240 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2241 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2242}
2243
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244/*
2245 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2246 * vcpu mutex is already taken.
2247 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002248static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002249{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002250 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002251 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002252
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002253 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002254 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002255 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002256 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002257
2258 /*
2259 * Read loaded_vmcs->cpu should be before fetching
2260 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2261 * See the comments in __loaded_vmcs_clear().
2262 */
2263 smp_rmb();
2264
Nadav Har'Eld462b812011-05-24 15:26:10 +03002265 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2266 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002267 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002268 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002269 }
2270
2271 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2272 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2273 vmcs_load(vmx->loaded_vmcs->vmcs);
2274 }
2275
2276 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002277 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002278 unsigned long sysenter_esp;
2279
2280 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002281
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 /*
2283 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002284 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002285 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002286 vmcs_writel(HOST_TR_BASE,
2287 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002288 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002290 /*
2291 * VM exits change the host TR limit to 0x67 after a VM
2292 * exit. This is okay, since 0x67 covers everything except
2293 * the IO bitmap and have have code to handle the IO bitmap
2294 * being lost after a VM exit.
2295 */
2296 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2297
Avi Kivity6aa8b732006-12-10 02:21:36 -08002298 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2299 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002300
Nadav Har'Eld462b812011-05-24 15:26:10 +03002301 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002302 }
Feng Wu28b835d2015-09-18 22:29:54 +08002303
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002304 /* Setup TSC multiplier */
2305 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002306 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2307 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002308
Feng Wu28b835d2015-09-18 22:29:54 +08002309 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002310 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002311}
2312
2313static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2314{
2315 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2316
2317 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002318 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2319 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002320 return;
2321
2322 /* Set SN when the vCPU is preempted */
2323 if (vcpu->preempted)
2324 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325}
2326
2327static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2328{
Feng Wu28b835d2015-09-18 22:29:54 +08002329 vmx_vcpu_pi_put(vcpu);
2330
Avi Kivitya9b21b62008-06-24 11:48:49 +03002331 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002332}
2333
Wanpeng Lif244dee2017-07-20 01:11:54 -07002334static bool emulation_required(struct kvm_vcpu *vcpu)
2335{
2336 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2337}
2338
Avi Kivityedcafe32009-12-30 18:07:40 +02002339static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2340
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002341/*
2342 * Return the cr0 value that a nested guest would read. This is a combination
2343 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2344 * its hypervisor (cr0_read_shadow).
2345 */
2346static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2347{
2348 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2349 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2350}
2351static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2352{
2353 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2354 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2355}
2356
Avi Kivity6aa8b732006-12-10 02:21:36 -08002357static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2358{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002359 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002360
Avi Kivity6de12732011-03-07 12:51:22 +02002361 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2362 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2363 rflags = vmcs_readl(GUEST_RFLAGS);
2364 if (to_vmx(vcpu)->rmode.vm86_active) {
2365 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2366 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2367 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2368 }
2369 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002370 }
Avi Kivity6de12732011-03-07 12:51:22 +02002371 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372}
2373
2374static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2375{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002376 unsigned long old_rflags = vmx_get_rflags(vcpu);
2377
Avi Kivity6de12732011-03-07 12:51:22 +02002378 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2379 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002380 if (to_vmx(vcpu)->rmode.vm86_active) {
2381 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002382 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002383 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002384 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002385
2386 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2387 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002388}
2389
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002390static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2391{
2392 return to_vmx(vcpu)->guest_pkru;
2393}
2394
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002395static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002396{
2397 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2398 int ret = 0;
2399
2400 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002401 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002402 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002403 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002404
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002405 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406}
2407
2408static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2409{
2410 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2411 u32 interruptibility = interruptibility_old;
2412
2413 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2414
Jan Kiszka48005f62010-02-19 19:38:07 +01002415 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002416 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002417 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002418 interruptibility |= GUEST_INTR_STATE_STI;
2419
2420 if ((interruptibility != interruptibility_old))
2421 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2422}
2423
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2425{
2426 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002428 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002429 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002430 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002431
Glauber Costa2809f5d2009-05-12 16:21:05 -04002432 /* skipping an emulated instruction also counts */
2433 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434}
2435
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002436static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2437 unsigned long exit_qual)
2438{
2439 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2440 unsigned int nr = vcpu->arch.exception.nr;
2441 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2442
2443 if (vcpu->arch.exception.has_error_code) {
2444 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2445 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2446 }
2447
2448 if (kvm_exception_is_soft(nr))
2449 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2450 else
2451 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2452
2453 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2454 vmx_get_nmi_mask(vcpu))
2455 intr_info |= INTR_INFO_UNBLOCK_NMI;
2456
2457 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2458}
2459
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002460/*
2461 * KVM wants to inject page-faults which it got to the guest. This function
2462 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002463 */
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002464static int nested_vmx_check_exception(struct kvm_vcpu *vcpu)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002465{
2466 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002467 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002468
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002469 if (nr == PF_VECTOR) {
2470 if (vcpu->arch.exception.nested_apf) {
2471 nested_vmx_inject_exception_vmexit(vcpu,
2472 vcpu->arch.apf.nested_apf_token);
2473 return 1;
2474 }
2475 /*
2476 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2477 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2478 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2479 * can be written only when inject_pending_event runs. This should be
2480 * conditional on a new capability---if the capability is disabled,
2481 * kvm_multiple_exception would write the ancillary information to
2482 * CR2 or DR6, for backwards ABI-compatibility.
2483 */
2484 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2485 vcpu->arch.exception.error_code)) {
2486 nested_vmx_inject_exception_vmexit(vcpu, vcpu->arch.cr2);
2487 return 1;
2488 }
2489 } else {
2490 unsigned long exit_qual = 0;
2491 if (nr == DB_VECTOR)
2492 exit_qual = vcpu->arch.dr6;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002493
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002494 if (vmcs12->exception_bitmap & (1u << nr)) {
2495 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
2496 return 1;
2497 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002498 }
2499
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002500 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002501}
2502
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002503static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002504{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002505 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002506 unsigned nr = vcpu->arch.exception.nr;
2507 bool has_error_code = vcpu->arch.exception.has_error_code;
2508 bool reinject = vcpu->arch.exception.reinject;
2509 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002510 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002511
Gleb Natapove011c662013-09-25 12:51:35 +03002512 if (!reinject && is_guest_mode(vcpu) &&
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002513 nested_vmx_check_exception(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002514 return;
2515
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002516 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002517 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002518 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2519 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002520
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002521 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002522 int inc_eip = 0;
2523 if (kvm_exception_is_soft(nr))
2524 inc_eip = vcpu->arch.event_exit_inst_len;
2525 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002526 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002527 return;
2528 }
2529
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002530 if (kvm_exception_is_soft(nr)) {
2531 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2532 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002533 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2534 } else
2535 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2536
2537 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002538}
2539
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002540static bool vmx_rdtscp_supported(void)
2541{
2542 return cpu_has_vmx_rdtscp();
2543}
2544
Mao, Junjiead756a12012-07-02 01:18:48 +00002545static bool vmx_invpcid_supported(void)
2546{
2547 return cpu_has_vmx_invpcid() && enable_ept;
2548}
2549
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550/*
Eddie Donga75beee2007-05-17 18:55:15 +03002551 * Swap MSR entry in host/guest MSR entry array.
2552 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002553static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002554{
Avi Kivity26bb0982009-09-07 11:14:12 +03002555 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002556
2557 tmp = vmx->guest_msrs[to];
2558 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2559 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002560}
2561
Yang Zhang8d146952013-01-25 10:18:50 +08002562static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2563{
2564 unsigned long *msr_bitmap;
2565
Wincy Van670125b2015-03-04 14:31:56 +08002566 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002567 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002568 else if (cpu_has_secondary_exec_ctrls() &&
2569 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2570 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002571 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2572 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002573 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2574 else
2575 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2576 } else {
2577 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002578 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2579 else
2580 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002581 }
Yang Zhang8d146952013-01-25 10:18:50 +08002582 } else {
2583 if (is_long_mode(vcpu))
2584 msr_bitmap = vmx_msr_bitmap_longmode;
2585 else
2586 msr_bitmap = vmx_msr_bitmap_legacy;
2587 }
2588
2589 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2590}
2591
Eddie Donga75beee2007-05-17 18:55:15 +03002592/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002593 * Set up the vmcs to automatically save and restore system
2594 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2595 * mode, as fiddling with msrs is very expensive.
2596 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002597static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002598{
Avi Kivity26bb0982009-09-07 11:14:12 +03002599 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002600
Eddie Donga75beee2007-05-17 18:55:15 +03002601 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002602#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002603 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002604 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002605 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002606 move_msr_up(vmx, index, save_nmsrs++);
2607 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002608 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002609 move_msr_up(vmx, index, save_nmsrs++);
2610 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002611 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002612 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002613 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002614 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002615 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002616 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002617 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002618 * if efer.sce is enabled.
2619 */
Brian Gerst8c065852010-07-17 09:03:26 -04002620 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002621 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002622 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002623 }
Eddie Donga75beee2007-05-17 18:55:15 +03002624#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002625 index = __find_msr_index(vmx, MSR_EFER);
2626 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002627 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002628
Avi Kivity26bb0982009-09-07 11:14:12 +03002629 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002630
Yang Zhang8d146952013-01-25 10:18:50 +08002631 if (cpu_has_vmx_msr_bitmap())
2632 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002633}
2634
2635/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002637 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2638 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002640static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641{
2642 u64 host_tsc, tsc_offset;
2643
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002644 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002646 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647}
2648
2649/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002650 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002652static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002654 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002655 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002656 * We're here if L1 chose not to trap WRMSR to TSC. According
2657 * to the spec, this should set L1's TSC; The offset that L1
2658 * set for L2 remains unchanged, and still needs to be added
2659 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002660 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002661 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002662 /* recalculate vmcs02.TSC_OFFSET: */
2663 vmcs12 = get_vmcs12(vcpu);
2664 vmcs_write64(TSC_OFFSET, offset +
2665 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2666 vmcs12->tsc_offset : 0));
2667 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002668 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2669 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002670 vmcs_write64(TSC_OFFSET, offset);
2671 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
Nadav Har'El801d3422011-05-25 23:02:23 +03002674/*
2675 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2676 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2677 * all guests if the "nested" module option is off, and can also be disabled
2678 * for a single guest by disabling its VMX cpuid bit.
2679 */
2680static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2681{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002682 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002683}
2684
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002686 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2687 * returned for the various VMX controls MSRs when nested VMX is enabled.
2688 * The same values should also be used to verify that vmcs12 control fields are
2689 * valid during nested entry from L1 to L2.
2690 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2691 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2692 * bit in the high half is on if the corresponding bit in the control field
2693 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002694 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002695static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002696{
2697 /*
2698 * Note that as a general rule, the high half of the MSRs (bits in
2699 * the control fields which may be 1) should be initialized by the
2700 * intersection of the underlying hardware's MSR (i.e., features which
2701 * can be supported) and the list of features we want to expose -
2702 * because they are known to be properly supported in our code.
2703 * Also, usually, the low half of the MSRs (bits which must be 1) can
2704 * be set to 0, meaning that L1 may turn off any of these bits. The
2705 * reason is that if one of these bits is necessary, it will appear
2706 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2707 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002708 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002709 * These rules have exceptions below.
2710 */
2711
2712 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002713 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002714 vmx->nested.nested_vmx_pinbased_ctls_low,
2715 vmx->nested.nested_vmx_pinbased_ctls_high);
2716 vmx->nested.nested_vmx_pinbased_ctls_low |=
2717 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2718 vmx->nested.nested_vmx_pinbased_ctls_high &=
2719 PIN_BASED_EXT_INTR_MASK |
2720 PIN_BASED_NMI_EXITING |
2721 PIN_BASED_VIRTUAL_NMIS;
2722 vmx->nested.nested_vmx_pinbased_ctls_high |=
2723 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002724 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002725 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002726 vmx->nested.nested_vmx_pinbased_ctls_high |=
2727 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002728
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002729 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002730 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002731 vmx->nested.nested_vmx_exit_ctls_low,
2732 vmx->nested.nested_vmx_exit_ctls_high);
2733 vmx->nested.nested_vmx_exit_ctls_low =
2734 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002735
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002737#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002738 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002740 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002741 vmx->nested.nested_vmx_exit_ctls_high |=
2742 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002743 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002744 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2745
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002746 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002747 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002748
Jan Kiszka2996fca2014-06-16 13:59:43 +02002749 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002750 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002751
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002752 /* entry controls */
2753 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002754 vmx->nested.nested_vmx_entry_ctls_low,
2755 vmx->nested.nested_vmx_entry_ctls_high);
2756 vmx->nested.nested_vmx_entry_ctls_low =
2757 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2758 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002759#ifdef CONFIG_X86_64
2760 VM_ENTRY_IA32E_MODE |
2761#endif
2762 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002763 vmx->nested.nested_vmx_entry_ctls_high |=
2764 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002765 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002766 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002767
Jan Kiszka2996fca2014-06-16 13:59:43 +02002768 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002769 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002770
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002771 /* cpu-based controls */
2772 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002773 vmx->nested.nested_vmx_procbased_ctls_low,
2774 vmx->nested.nested_vmx_procbased_ctls_high);
2775 vmx->nested.nested_vmx_procbased_ctls_low =
2776 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2777 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002778 CPU_BASED_VIRTUAL_INTR_PENDING |
2779 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002780 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2781 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2782 CPU_BASED_CR3_STORE_EXITING |
2783#ifdef CONFIG_X86_64
2784 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2785#endif
2786 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002787 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2788 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2789 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2790 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002791 /*
2792 * We can allow some features even when not supported by the
2793 * hardware. For example, L1 can specify an MSR bitmap - and we
2794 * can use it to avoid exits to L1 - even when L0 runs L2
2795 * without MSR bitmaps.
2796 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002797 vmx->nested.nested_vmx_procbased_ctls_high |=
2798 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002799 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002800
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002801 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002802 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002803 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2804
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002805 /* secondary cpu-based controls */
2806 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002807 vmx->nested.nested_vmx_secondary_ctls_low,
2808 vmx->nested.nested_vmx_secondary_ctls_high);
2809 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2810 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002811 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002812 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002813 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002814 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002815 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002816 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002817 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002818 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002819 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002820
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002821 if (enable_ept) {
2822 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002823 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002824 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002825 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002826 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002827 if (cpu_has_vmx_ept_execute_only())
2828 vmx->nested.nested_vmx_ept_caps |=
2829 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002830 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002831 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002832 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2833 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002834 if (enable_ept_ad_bits) {
2835 vmx->nested.nested_vmx_secondary_ctls_high |=
2836 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002837 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002838 }
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002839 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002840 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002841
Bandan Das27c42a12017-08-03 15:54:42 -04002842 if (cpu_has_vmx_vmfunc()) {
2843 vmx->nested.nested_vmx_secondary_ctls_high |=
2844 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04002845 /*
2846 * Advertise EPTP switching unconditionally
2847 * since we emulate it
2848 */
2849 vmx->nested.nested_vmx_vmfunc_controls =
2850 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04002851 }
2852
Paolo Bonzinief697a72016-03-18 16:58:38 +01002853 /*
2854 * Old versions of KVM use the single-context version without
2855 * checking for support, so declare that it is supported even
2856 * though it is treated as global context. The alternative is
2857 * not failing the single-context invvpid, and it is worse.
2858 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002859 if (enable_vpid) {
2860 vmx->nested.nested_vmx_secondary_ctls_high |=
2861 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002862 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002863 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002864 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002865 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002866
Radim Krčmář0790ec12015-03-17 14:02:32 +01002867 if (enable_unrestricted_guest)
2868 vmx->nested.nested_vmx_secondary_ctls_high |=
2869 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2870
Jan Kiszkac18911a2013-03-13 16:06:41 +01002871 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002872 rdmsr(MSR_IA32_VMX_MISC,
2873 vmx->nested.nested_vmx_misc_low,
2874 vmx->nested.nested_vmx_misc_high);
2875 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2876 vmx->nested.nested_vmx_misc_low |=
2877 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002878 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002879 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002880
2881 /*
2882 * This MSR reports some information about VMX support. We
2883 * should return information about the VMX we emulate for the
2884 * guest, and the VMCS structure we give it - not about the
2885 * VMX support of the underlying hardware.
2886 */
2887 vmx->nested.nested_vmx_basic =
2888 VMCS12_REVISION |
2889 VMX_BASIC_TRUE_CTLS |
2890 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2891 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2892
2893 if (cpu_has_vmx_basic_inout())
2894 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2895
2896 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002897 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002898 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2899 * We picked the standard core2 setting.
2900 */
2901#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2902#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2903 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002904 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002905
2906 /* These MSRs specify bits which the guest must keep fixed off. */
2907 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2908 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002909
2910 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2911 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002912}
2913
David Matlack38991522016-11-29 18:14:08 -08002914/*
2915 * if fixed0[i] == 1: val[i] must be 1
2916 * if fixed1[i] == 0: val[i] must be 0
2917 */
2918static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2919{
2920 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002921}
2922
2923static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2924{
David Matlack38991522016-11-29 18:14:08 -08002925 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002926}
2927
2928static inline u64 vmx_control_msr(u32 low, u32 high)
2929{
2930 return low | ((u64)high << 32);
2931}
2932
David Matlack62cc6b9d2016-11-29 18:14:07 -08002933static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2934{
2935 superset &= mask;
2936 subset &= mask;
2937
2938 return (superset | subset) == superset;
2939}
2940
2941static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2942{
2943 const u64 feature_and_reserved =
2944 /* feature (except bit 48; see below) */
2945 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2946 /* reserved */
2947 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2948 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2949
2950 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2951 return -EINVAL;
2952
2953 /*
2954 * KVM does not emulate a version of VMX that constrains physical
2955 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2956 */
2957 if (data & BIT_ULL(48))
2958 return -EINVAL;
2959
2960 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2961 vmx_basic_vmcs_revision_id(data))
2962 return -EINVAL;
2963
2964 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2965 return -EINVAL;
2966
2967 vmx->nested.nested_vmx_basic = data;
2968 return 0;
2969}
2970
2971static int
2972vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2973{
2974 u64 supported;
2975 u32 *lowp, *highp;
2976
2977 switch (msr_index) {
2978 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2979 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2980 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2981 break;
2982 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2983 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2984 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2985 break;
2986 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2987 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2988 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2989 break;
2990 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2991 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2992 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2993 break;
2994 case MSR_IA32_VMX_PROCBASED_CTLS2:
2995 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2996 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2997 break;
2998 default:
2999 BUG();
3000 }
3001
3002 supported = vmx_control_msr(*lowp, *highp);
3003
3004 /* Check must-be-1 bits are still 1. */
3005 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3006 return -EINVAL;
3007
3008 /* Check must-be-0 bits are still 0. */
3009 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3010 return -EINVAL;
3011
3012 *lowp = data;
3013 *highp = data >> 32;
3014 return 0;
3015}
3016
3017static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3018{
3019 const u64 feature_and_reserved_bits =
3020 /* feature */
3021 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3022 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3023 /* reserved */
3024 GENMASK_ULL(13, 9) | BIT_ULL(31);
3025 u64 vmx_misc;
3026
3027 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3028 vmx->nested.nested_vmx_misc_high);
3029
3030 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3031 return -EINVAL;
3032
3033 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3034 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3035 vmx_misc_preemption_timer_rate(data) !=
3036 vmx_misc_preemption_timer_rate(vmx_misc))
3037 return -EINVAL;
3038
3039 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3040 return -EINVAL;
3041
3042 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3043 return -EINVAL;
3044
3045 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3046 return -EINVAL;
3047
3048 vmx->nested.nested_vmx_misc_low = data;
3049 vmx->nested.nested_vmx_misc_high = data >> 32;
3050 return 0;
3051}
3052
3053static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3054{
3055 u64 vmx_ept_vpid_cap;
3056
3057 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3058 vmx->nested.nested_vmx_vpid_caps);
3059
3060 /* Every bit is either reserved or a feature bit. */
3061 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3062 return -EINVAL;
3063
3064 vmx->nested.nested_vmx_ept_caps = data;
3065 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3066 return 0;
3067}
3068
3069static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3070{
3071 u64 *msr;
3072
3073 switch (msr_index) {
3074 case MSR_IA32_VMX_CR0_FIXED0:
3075 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3076 break;
3077 case MSR_IA32_VMX_CR4_FIXED0:
3078 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3079 break;
3080 default:
3081 BUG();
3082 }
3083
3084 /*
3085 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3086 * must be 1 in the restored value.
3087 */
3088 if (!is_bitwise_subset(data, *msr, -1ULL))
3089 return -EINVAL;
3090
3091 *msr = data;
3092 return 0;
3093}
3094
3095/*
3096 * Called when userspace is restoring VMX MSRs.
3097 *
3098 * Returns 0 on success, non-0 otherwise.
3099 */
3100static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3101{
3102 struct vcpu_vmx *vmx = to_vmx(vcpu);
3103
3104 switch (msr_index) {
3105 case MSR_IA32_VMX_BASIC:
3106 return vmx_restore_vmx_basic(vmx, data);
3107 case MSR_IA32_VMX_PINBASED_CTLS:
3108 case MSR_IA32_VMX_PROCBASED_CTLS:
3109 case MSR_IA32_VMX_EXIT_CTLS:
3110 case MSR_IA32_VMX_ENTRY_CTLS:
3111 /*
3112 * The "non-true" VMX capability MSRs are generated from the
3113 * "true" MSRs, so we do not support restoring them directly.
3114 *
3115 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3116 * should restore the "true" MSRs with the must-be-1 bits
3117 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3118 * DEFAULT SETTINGS".
3119 */
3120 return -EINVAL;
3121 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3122 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3123 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3124 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3125 case MSR_IA32_VMX_PROCBASED_CTLS2:
3126 return vmx_restore_control_msr(vmx, msr_index, data);
3127 case MSR_IA32_VMX_MISC:
3128 return vmx_restore_vmx_misc(vmx, data);
3129 case MSR_IA32_VMX_CR0_FIXED0:
3130 case MSR_IA32_VMX_CR4_FIXED0:
3131 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3132 case MSR_IA32_VMX_CR0_FIXED1:
3133 case MSR_IA32_VMX_CR4_FIXED1:
3134 /*
3135 * These MSRs are generated based on the vCPU's CPUID, so we
3136 * do not support restoring them directly.
3137 */
3138 return -EINVAL;
3139 case MSR_IA32_VMX_EPT_VPID_CAP:
3140 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3141 case MSR_IA32_VMX_VMCS_ENUM:
3142 vmx->nested.nested_vmx_vmcs_enum = data;
3143 return 0;
3144 default:
3145 /*
3146 * The rest of the VMX capability MSRs do not support restore.
3147 */
3148 return -EINVAL;
3149 }
3150}
3151
Jan Kiszkacae50132014-01-04 18:47:22 +01003152/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003153static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3154{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003155 struct vcpu_vmx *vmx = to_vmx(vcpu);
3156
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003157 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003158 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003159 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003160 break;
3161 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3162 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003163 *pdata = vmx_control_msr(
3164 vmx->nested.nested_vmx_pinbased_ctls_low,
3165 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003166 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3167 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003168 break;
3169 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3170 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003171 *pdata = vmx_control_msr(
3172 vmx->nested.nested_vmx_procbased_ctls_low,
3173 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003174 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3175 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003176 break;
3177 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3178 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003179 *pdata = vmx_control_msr(
3180 vmx->nested.nested_vmx_exit_ctls_low,
3181 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003182 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3183 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003184 break;
3185 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3186 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003187 *pdata = vmx_control_msr(
3188 vmx->nested.nested_vmx_entry_ctls_low,
3189 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003190 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3191 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003192 break;
3193 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003194 *pdata = vmx_control_msr(
3195 vmx->nested.nested_vmx_misc_low,
3196 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003197 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003198 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003199 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003202 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003203 break;
3204 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003205 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003206 break;
3207 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003208 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003209 break;
3210 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003211 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003212 break;
3213 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003214 *pdata = vmx_control_msr(
3215 vmx->nested.nested_vmx_secondary_ctls_low,
3216 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003217 break;
3218 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003219 *pdata = vmx->nested.nested_vmx_ept_caps |
3220 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003221 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003222 case MSR_IA32_VMX_VMFUNC:
3223 *pdata = vmx->nested.nested_vmx_vmfunc_controls;
3224 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003225 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003226 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003227 }
3228
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003229 return 0;
3230}
3231
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003232static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3233 uint64_t val)
3234{
3235 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3236
3237 return !(val & ~valid_bits);
3238}
3239
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003240/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241 * Reads an msr value (of 'msr_index') into 'pdata'.
3242 * Returns 0 on success, non-0 otherwise.
3243 * Assumes vcpu_load() was already called.
3244 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003245static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246{
Avi Kivity26bb0982009-09-07 11:14:12 +03003247 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003249 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003250#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003252 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 break;
3254 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003255 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003256 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003257 case MSR_KERNEL_GS_BASE:
3258 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003259 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003260 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003261#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003263 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303264 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003265 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266 break;
3267 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003268 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 break;
3270 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003271 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 break;
3273 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003274 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003276 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003277 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003278 (!msr_info->host_initiated &&
3279 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003280 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003281 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003282 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003283 case MSR_IA32_MCG_EXT_CTL:
3284 if (!msr_info->host_initiated &&
3285 !(to_vmx(vcpu)->msr_ia32_feature_control &
3286 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003287 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003288 msr_info->data = vcpu->arch.mcg_ext_ctl;
3289 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003290 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003291 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003292 break;
3293 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3294 if (!nested_vmx_allowed(vcpu))
3295 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003296 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003297 case MSR_IA32_XSS:
3298 if (!vmx_xsaves_supported())
3299 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003300 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003301 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003302 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003303 if (!msr_info->host_initiated &&
3304 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003305 return 1;
3306 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003308 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003309 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003310 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003311 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003313 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 }
3315
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 return 0;
3317}
3318
Jan Kiszkacae50132014-01-04 18:47:22 +01003319static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3320
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321/*
3322 * Writes msr value into into the appropriate "register".
3323 * Returns 0 on success, non-0 otherwise.
3324 * Assumes vcpu_load() was already called.
3325 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003326static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003328 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003329 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003330 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003331 u32 msr_index = msr_info->index;
3332 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003333
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003335 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003336 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003337 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003338#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003340 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003341 vmcs_writel(GUEST_FS_BASE, data);
3342 break;
3343 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003344 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345 vmcs_writel(GUEST_GS_BASE, data);
3346 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003347 case MSR_KERNEL_GS_BASE:
3348 vmx_load_host_state(vmx);
3349 vmx->msr_guest_kernel_gs_base = data;
3350 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351#endif
3352 case MSR_IA32_SYSENTER_CS:
3353 vmcs_write32(GUEST_SYSENTER_CS, data);
3354 break;
3355 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003356 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357 break;
3358 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003359 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003360 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003361 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003362 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003363 (!msr_info->host_initiated &&
3364 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003365 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003366 if (is_noncanonical_address(data & PAGE_MASK) ||
3367 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003368 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003369 vmcs_write64(GUEST_BNDCFGS, data);
3370 break;
3371 case MSR_IA32_TSC:
3372 kvm_write_tsc(vcpu, msr_info);
3373 break;
3374 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003375 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003376 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3377 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003378 vmcs_write64(GUEST_IA32_PAT, data);
3379 vcpu->arch.pat = data;
3380 break;
3381 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003382 ret = kvm_set_msr_common(vcpu, msr_info);
3383 break;
Will Auldba904632012-11-29 12:42:50 -08003384 case MSR_IA32_TSC_ADJUST:
3385 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003386 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003387 case MSR_IA32_MCG_EXT_CTL:
3388 if ((!msr_info->host_initiated &&
3389 !(to_vmx(vcpu)->msr_ia32_feature_control &
3390 FEATURE_CONTROL_LMCE)) ||
3391 (data & ~MCG_EXT_CTL_LMCE_EN))
3392 return 1;
3393 vcpu->arch.mcg_ext_ctl = data;
3394 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003395 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003396 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003397 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003398 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3399 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003400 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003401 if (msr_info->host_initiated && data == 0)
3402 vmx_leave_nested(vcpu);
3403 break;
3404 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003405 if (!msr_info->host_initiated)
3406 return 1; /* they are read-only */
3407 if (!nested_vmx_allowed(vcpu))
3408 return 1;
3409 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003410 case MSR_IA32_XSS:
3411 if (!vmx_xsaves_supported())
3412 return 1;
3413 /*
3414 * The only supported bit as of Skylake is bit 8, but
3415 * it is not supported on KVM.
3416 */
3417 if (data != 0)
3418 return 1;
3419 vcpu->arch.ia32_xss = data;
3420 if (vcpu->arch.ia32_xss != host_xss)
3421 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3422 vcpu->arch.ia32_xss, host_xss);
3423 else
3424 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3425 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003426 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003427 if (!msr_info->host_initiated &&
3428 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003429 return 1;
3430 /* Check reserved bit, higher 32 bits should be zero */
3431 if ((data >> 32) != 0)
3432 return 1;
3433 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003435 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003436 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003437 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003438 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003439 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3440 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003441 ret = kvm_set_shared_msr(msr->index, msr->data,
3442 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003443 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003444 if (ret)
3445 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003446 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003447 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003449 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003450 }
3451
Eddie Dong2cc51562007-05-21 07:28:09 +03003452 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003453}
3454
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003455static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003456{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003457 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3458 switch (reg) {
3459 case VCPU_REGS_RSP:
3460 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3461 break;
3462 case VCPU_REGS_RIP:
3463 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3464 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003465 case VCPU_EXREG_PDPTR:
3466 if (enable_ept)
3467 ept_save_pdptrs(vcpu);
3468 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003469 default:
3470 break;
3471 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472}
3473
Avi Kivity6aa8b732006-12-10 02:21:36 -08003474static __init int cpu_has_kvm_support(void)
3475{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003476 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003477}
3478
3479static __init int vmx_disabled_by_bios(void)
3480{
3481 u64 msr;
3482
3483 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003484 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003485 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003486 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3487 && tboot_enabled())
3488 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003489 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003490 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003491 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003492 && !tboot_enabled()) {
3493 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003494 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003495 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003496 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003497 /* launched w/o TXT and VMX disabled */
3498 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3499 && !tboot_enabled())
3500 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003501 }
3502
3503 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504}
3505
Dongxiao Xu7725b892010-05-11 18:29:38 +08003506static void kvm_cpu_vmxon(u64 addr)
3507{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003508 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003509 intel_pt_handle_vmx(1);
3510
Dongxiao Xu7725b892010-05-11 18:29:38 +08003511 asm volatile (ASM_VMX_VMXON_RAX
3512 : : "a"(&addr), "m"(addr)
3513 : "memory", "cc");
3514}
3515
Radim Krčmář13a34e02014-08-28 15:13:03 +02003516static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517{
3518 int cpu = raw_smp_processor_id();
3519 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003520 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003521
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003522 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003523 return -EBUSY;
3524
Nadav Har'Eld462b812011-05-24 15:26:10 +03003525 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003526 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3527 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003528
3529 /*
3530 * Now we can enable the vmclear operation in kdump
3531 * since the loaded_vmcss_on_cpu list on this cpu
3532 * has been initialized.
3533 *
3534 * Though the cpu is not in VMX operation now, there
3535 * is no problem to enable the vmclear operation
3536 * for the loaded_vmcss_on_cpu list is empty!
3537 */
3538 crash_enable_local_vmclear(cpu);
3539
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003541
3542 test_bits = FEATURE_CONTROL_LOCKED;
3543 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3544 if (tboot_enabled())
3545 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3546
3547 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003548 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003549 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3550 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003551 kvm_cpu_vmxon(phys_addr);
3552 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003553
3554 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555}
3556
Nadav Har'Eld462b812011-05-24 15:26:10 +03003557static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003558{
3559 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003560 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003561
Nadav Har'Eld462b812011-05-24 15:26:10 +03003562 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3563 loaded_vmcss_on_cpu_link)
3564 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003565}
3566
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003567
3568/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3569 * tricks.
3570 */
3571static void kvm_cpu_vmxoff(void)
3572{
3573 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003574
3575 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003576 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003577}
3578
Radim Krčmář13a34e02014-08-28 15:13:03 +02003579static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003581 vmclear_local_loaded_vmcss();
3582 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003583}
3584
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003585static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003586 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003587{
3588 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003589 u32 ctl = ctl_min | ctl_opt;
3590
3591 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3592
3593 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3594 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3595
3596 /* Ensure minimum (required) set of control bits are supported. */
3597 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003598 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003599
3600 *result = ctl;
3601 return 0;
3602}
3603
Avi Kivity110312c2010-12-21 12:54:20 +02003604static __init bool allow_1_setting(u32 msr, u32 ctl)
3605{
3606 u32 vmx_msr_low, vmx_msr_high;
3607
3608 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3609 return vmx_msr_high & ctl;
3610}
3611
Yang, Sheng002c7f72007-07-31 14:23:01 +03003612static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003613{
3614 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003615 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616 u32 _pin_based_exec_control = 0;
3617 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003618 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003619 u32 _vmexit_control = 0;
3620 u32 _vmentry_control = 0;
3621
Raghavendra K T10166742012-02-07 23:19:20 +05303622 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003623#ifdef CONFIG_X86_64
3624 CPU_BASED_CR8_LOAD_EXITING |
3625 CPU_BASED_CR8_STORE_EXITING |
3626#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003627 CPU_BASED_CR3_LOAD_EXITING |
3628 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003629 CPU_BASED_USE_IO_BITMAPS |
3630 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003631 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003632 CPU_BASED_INVLPG_EXITING |
3633 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003634
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003635 if (!kvm_mwait_in_guest())
3636 min |= CPU_BASED_MWAIT_EXITING |
3637 CPU_BASED_MONITOR_EXITING;
3638
Sheng Yangf78e0e22007-10-29 09:40:42 +08003639 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003640 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003641 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003642 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3643 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003644 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003645#ifdef CONFIG_X86_64
3646 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3647 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3648 ~CPU_BASED_CR8_STORE_EXITING;
3649#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003650 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003651 min2 = 0;
3652 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003653 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003654 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003655 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003656 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003657 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003658 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003659 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003660 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003661 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003662 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003663 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003664 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003665 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04003666 SECONDARY_EXEC_TSC_SCALING |
3667 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08003668 if (adjust_vmx_controls(min2, opt2,
3669 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003670 &_cpu_based_2nd_exec_control) < 0)
3671 return -EIO;
3672 }
3673#ifndef CONFIG_X86_64
3674 if (!(_cpu_based_2nd_exec_control &
3675 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3676 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3677#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003678
3679 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3680 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003681 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003682 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3683 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003684
Sheng Yangd56f5462008-04-25 10:13:16 +08003685 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003686 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3687 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003688 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3689 CPU_BASED_CR3_STORE_EXITING |
3690 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003691 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3692 vmx_capability.ept, vmx_capability.vpid);
3693 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003694
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003695 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003696#ifdef CONFIG_X86_64
3697 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3698#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003699 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003700 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003701 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3702 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003703 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003704
Paolo Bonzini2c828782017-03-27 14:37:28 +02003705 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3706 PIN_BASED_VIRTUAL_NMIS;
3707 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003708 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3709 &_pin_based_exec_control) < 0)
3710 return -EIO;
3711
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003712 if (cpu_has_broken_vmx_preemption_timer())
3713 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003714 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003715 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003716 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3717
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003718 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003719 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003720 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3721 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003722 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003724 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003725
3726 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3727 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003728 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729
3730#ifdef CONFIG_X86_64
3731 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3732 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003733 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003734#endif
3735
3736 /* Require Write-Back (WB) memory type for VMCS accesses. */
3737 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003738 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003739
Yang, Sheng002c7f72007-07-31 14:23:01 +03003740 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003741 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003742 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003743 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003744
Yang, Sheng002c7f72007-07-31 14:23:01 +03003745 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3746 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003747 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003748 vmcs_conf->vmexit_ctrl = _vmexit_control;
3749 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003750
Avi Kivity110312c2010-12-21 12:54:20 +02003751 cpu_has_load_ia32_efer =
3752 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3753 VM_ENTRY_LOAD_IA32_EFER)
3754 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3755 VM_EXIT_LOAD_IA32_EFER);
3756
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003757 cpu_has_load_perf_global_ctrl =
3758 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3759 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3760 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3761 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3762
3763 /*
3764 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003765 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003766 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3767 *
3768 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3769 *
3770 * AAK155 (model 26)
3771 * AAP115 (model 30)
3772 * AAT100 (model 37)
3773 * BC86,AAY89,BD102 (model 44)
3774 * BA97 (model 46)
3775 *
3776 */
3777 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3778 switch (boot_cpu_data.x86_model) {
3779 case 26:
3780 case 30:
3781 case 37:
3782 case 44:
3783 case 46:
3784 cpu_has_load_perf_global_ctrl = false;
3785 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3786 "does not work properly. Using workaround\n");
3787 break;
3788 default:
3789 break;
3790 }
3791 }
3792
Borislav Petkov782511b2016-04-04 22:25:03 +02003793 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003794 rdmsrl(MSR_IA32_XSS, host_xss);
3795
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003796 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003797}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798
3799static struct vmcs *alloc_vmcs_cpu(int cpu)
3800{
3801 int node = cpu_to_node(cpu);
3802 struct page *pages;
3803 struct vmcs *vmcs;
3804
Vlastimil Babka96db8002015-09-08 15:03:50 -07003805 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806 if (!pages)
3807 return NULL;
3808 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003809 memset(vmcs, 0, vmcs_config.size);
3810 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003811 return vmcs;
3812}
3813
3814static struct vmcs *alloc_vmcs(void)
3815{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003816 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817}
3818
3819static void free_vmcs(struct vmcs *vmcs)
3820{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003821 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003822}
3823
Nadav Har'Eld462b812011-05-24 15:26:10 +03003824/*
3825 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3826 */
3827static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3828{
3829 if (!loaded_vmcs->vmcs)
3830 return;
3831 loaded_vmcs_clear(loaded_vmcs);
3832 free_vmcs(loaded_vmcs->vmcs);
3833 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003834 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003835}
3836
Sam Ravnborg39959582007-06-01 00:47:13 -07003837static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003838{
3839 int cpu;
3840
Zachary Amsden3230bb42009-09-29 11:38:37 -10003841 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003843 per_cpu(vmxarea, cpu) = NULL;
3844 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003845}
3846
Jim Mattson85fd5142017-07-07 12:51:41 -07003847enum vmcs_field_type {
3848 VMCS_FIELD_TYPE_U16 = 0,
3849 VMCS_FIELD_TYPE_U64 = 1,
3850 VMCS_FIELD_TYPE_U32 = 2,
3851 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3852};
3853
3854static inline int vmcs_field_type(unsigned long field)
3855{
3856 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3857 return VMCS_FIELD_TYPE_U32;
3858 return (field >> 13) & 0x3 ;
3859}
3860
3861static inline int vmcs_field_readonly(unsigned long field)
3862{
3863 return (((field >> 10) & 0x3) == 1);
3864}
3865
Bandan Dasfe2b2012014-04-21 15:20:14 -04003866static void init_vmcs_shadow_fields(void)
3867{
3868 int i, j;
3869
3870 /* No checks for read only fields yet */
3871
3872 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3873 switch (shadow_read_write_fields[i]) {
3874 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003875 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003876 continue;
3877 break;
3878 default:
3879 break;
3880 }
3881
3882 if (j < i)
3883 shadow_read_write_fields[j] =
3884 shadow_read_write_fields[i];
3885 j++;
3886 }
3887 max_shadow_read_write_fields = j;
3888
3889 /* shadowed fields guest access without vmexit */
3890 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003891 unsigned long field = shadow_read_write_fields[i];
3892
3893 clear_bit(field, vmx_vmwrite_bitmap);
3894 clear_bit(field, vmx_vmread_bitmap);
3895 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3896 clear_bit(field + 1, vmx_vmwrite_bitmap);
3897 clear_bit(field + 1, vmx_vmread_bitmap);
3898 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003899 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003900 for (i = 0; i < max_shadow_read_only_fields; i++) {
3901 unsigned long field = shadow_read_only_fields[i];
3902
3903 clear_bit(field, vmx_vmread_bitmap);
3904 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3905 clear_bit(field + 1, vmx_vmread_bitmap);
3906 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003907}
3908
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909static __init int alloc_kvm_area(void)
3910{
3911 int cpu;
3912
Zachary Amsden3230bb42009-09-29 11:38:37 -10003913 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914 struct vmcs *vmcs;
3915
3916 vmcs = alloc_vmcs_cpu(cpu);
3917 if (!vmcs) {
3918 free_kvm_area();
3919 return -ENOMEM;
3920 }
3921
3922 per_cpu(vmxarea, cpu) = vmcs;
3923 }
3924 return 0;
3925}
3926
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003927static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003928 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003930 if (!emulate_invalid_guest_state) {
3931 /*
3932 * CS and SS RPL should be equal during guest entry according
3933 * to VMX spec, but in reality it is not always so. Since vcpu
3934 * is in the middle of the transition from real mode to
3935 * protected mode it is safe to assume that RPL 0 is a good
3936 * default value.
3937 */
3938 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003939 save->selector &= ~SEGMENT_RPL_MASK;
3940 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003941 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003943 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944}
3945
3946static void enter_pmode(struct kvm_vcpu *vcpu)
3947{
3948 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003949 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950
Gleb Natapovd99e4152012-12-20 16:57:45 +02003951 /*
3952 * Update real mode segment cache. It may be not up-to-date if sement
3953 * register was written while vcpu was in a guest mode.
3954 */
3955 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3956 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3957 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3958 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3959 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3960 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3961
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003962 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003963
Avi Kivity2fb92db2011-04-27 19:42:18 +03003964 vmx_segment_cache_clear(vmx);
3965
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003966 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003967
3968 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003969 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3970 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003971 vmcs_writel(GUEST_RFLAGS, flags);
3972
Rusty Russell66aee912007-07-17 23:34:16 +10003973 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3974 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003975
3976 update_exception_bitmap(vcpu);
3977
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003978 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3979 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3980 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3981 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3982 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3983 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003984}
3985
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003986static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003987{
Mathias Krause772e0312012-08-30 01:30:19 +02003988 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003989 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003990
Gleb Natapovd99e4152012-12-20 16:57:45 +02003991 var.dpl = 0x3;
3992 if (seg == VCPU_SREG_CS)
3993 var.type = 0x3;
3994
3995 if (!emulate_invalid_guest_state) {
3996 var.selector = var.base >> 4;
3997 var.base = var.base & 0xffff0;
3998 var.limit = 0xffff;
3999 var.g = 0;
4000 var.db = 0;
4001 var.present = 1;
4002 var.s = 1;
4003 var.l = 0;
4004 var.unusable = 0;
4005 var.type = 0x3;
4006 var.avl = 0;
4007 if (save->base & 0xf)
4008 printk_once(KERN_WARNING "kvm: segment base is not "
4009 "paragraph aligned when entering "
4010 "protected mode (seg=%d)", seg);
4011 }
4012
4013 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004014 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004015 vmcs_write32(sf->limit, var.limit);
4016 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004017}
4018
4019static void enter_rmode(struct kvm_vcpu *vcpu)
4020{
4021 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004022 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004023
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004024 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4025 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4026 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4027 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4028 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004029 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4030 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004031
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004032 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033
Gleb Natapov776e58e2011-03-13 12:34:27 +02004034 /*
4035 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004036 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004037 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004038 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004039 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4040 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004041
Avi Kivity2fb92db2011-04-27 19:42:18 +03004042 vmx_segment_cache_clear(vmx);
4043
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004044 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004046 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4047
4048 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004049 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004051 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004052
4053 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004054 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004055 update_exception_bitmap(vcpu);
4056
Gleb Natapovd99e4152012-12-20 16:57:45 +02004057 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4058 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4059 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4060 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4061 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4062 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004063
Eddie Dong8668a3c2007-10-10 14:26:45 +08004064 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065}
4066
Amit Shah401d10d2009-02-20 22:53:37 +05304067static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4068{
4069 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004070 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4071
4072 if (!msr)
4073 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304074
Avi Kivity44ea2b12009-09-06 15:55:37 +03004075 /*
4076 * Force kernel_gs_base reloading before EFER changes, as control
4077 * of this msr depends on is_long_mode().
4078 */
4079 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004080 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304081 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004082 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304083 msr->data = efer;
4084 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004085 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304086
4087 msr->data = efer & ~EFER_LME;
4088 }
4089 setup_msrs(vmx);
4090}
4091
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004092#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004093
4094static void enter_lmode(struct kvm_vcpu *vcpu)
4095{
4096 u32 guest_tr_ar;
4097
Avi Kivity2fb92db2011-04-27 19:42:18 +03004098 vmx_segment_cache_clear(to_vmx(vcpu));
4099
Avi Kivity6aa8b732006-12-10 02:21:36 -08004100 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004101 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004102 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4103 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004105 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4106 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004107 }
Avi Kivityda38f432010-07-06 11:30:49 +03004108 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004109}
4110
4111static void exit_lmode(struct kvm_vcpu *vcpu)
4112{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004113 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004114 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004115}
4116
4117#endif
4118
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004119static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004120{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004121 if (enable_ept) {
4122 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4123 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004124 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004125 } else {
4126 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004127 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004128}
4129
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004130static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4131{
4132 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4133}
4134
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004135static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4136{
4137 if (enable_ept)
4138 vmx_flush_tlb(vcpu);
4139}
4140
Avi Kivitye8467fd2009-12-29 18:43:06 +02004141static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4142{
4143 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4144
4145 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4146 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4147}
4148
Avi Kivityaff48ba2010-12-05 18:56:11 +02004149static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4150{
4151 if (enable_ept && is_paging(vcpu))
4152 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4153 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4154}
4155
Anthony Liguori25c4c272007-04-27 09:29:21 +03004156static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004157{
Avi Kivityfc78f512009-12-07 12:16:48 +02004158 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4159
4160 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4161 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004162}
4163
Sheng Yang14394422008-04-28 12:24:45 +08004164static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4165{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004166 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4167
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004168 if (!test_bit(VCPU_EXREG_PDPTR,
4169 (unsigned long *)&vcpu->arch.regs_dirty))
4170 return;
4171
Sheng Yang14394422008-04-28 12:24:45 +08004172 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004173 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4174 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4175 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4176 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004177 }
4178}
4179
Avi Kivity8f5d5492009-05-31 18:41:29 +03004180static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4181{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004182 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4183
Avi Kivity8f5d5492009-05-31 18:41:29 +03004184 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004185 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4186 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4187 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4188 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004189 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004190
4191 __set_bit(VCPU_EXREG_PDPTR,
4192 (unsigned long *)&vcpu->arch.regs_avail);
4193 __set_bit(VCPU_EXREG_PDPTR,
4194 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004195}
4196
David Matlack38991522016-11-29 18:14:08 -08004197static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4198{
4199 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4200 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4201 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4202
4203 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4204 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4205 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4206 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4207
4208 return fixed_bits_valid(val, fixed0, fixed1);
4209}
4210
4211static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4212{
4213 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4214 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4215
4216 return fixed_bits_valid(val, fixed0, fixed1);
4217}
4218
4219static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4220{
4221 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4222 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4223
4224 return fixed_bits_valid(val, fixed0, fixed1);
4225}
4226
4227/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4228#define nested_guest_cr4_valid nested_cr4_valid
4229#define nested_host_cr4_valid nested_cr4_valid
4230
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004231static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004232
4233static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4234 unsigned long cr0,
4235 struct kvm_vcpu *vcpu)
4236{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004237 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4238 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004239 if (!(cr0 & X86_CR0_PG)) {
4240 /* From paging/starting to nonpaging */
4241 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004242 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004243 (CPU_BASED_CR3_LOAD_EXITING |
4244 CPU_BASED_CR3_STORE_EXITING));
4245 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004246 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004247 } else if (!is_paging(vcpu)) {
4248 /* From nonpaging to paging */
4249 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004250 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004251 ~(CPU_BASED_CR3_LOAD_EXITING |
4252 CPU_BASED_CR3_STORE_EXITING));
4253 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004254 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004255 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004256
4257 if (!(cr0 & X86_CR0_WP))
4258 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004259}
4260
Avi Kivity6aa8b732006-12-10 02:21:36 -08004261static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4262{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004263 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004264 unsigned long hw_cr0;
4265
Gleb Natapov50378782013-02-04 16:00:28 +02004266 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004267 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004268 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004269 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004270 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004271
Gleb Natapov218e7632013-01-21 15:36:45 +02004272 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4273 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004274
Gleb Natapov218e7632013-01-21 15:36:45 +02004275 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4276 enter_rmode(vcpu);
4277 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004278
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004279#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004280 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004281 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004282 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004283 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004284 exit_lmode(vcpu);
4285 }
4286#endif
4287
Avi Kivity089d0342009-03-23 18:26:32 +02004288 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004289 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4290
Avi Kivity6aa8b732006-12-10 02:21:36 -08004291 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004292 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004293 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004294
4295 /* depends on vcpu->arch.cr0 to be set to a new value */
4296 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004297}
4298
Peter Feiner995f00a2017-06-30 17:26:32 -07004299static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004300{
4301 u64 eptp;
4302
4303 /* TODO write the value reading from MSR */
4304 eptp = VMX_EPT_DEFAULT_MT |
4305 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004306 if (enable_ept_ad_bits &&
4307 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004308 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004309 eptp |= (root_hpa & PAGE_MASK);
4310
4311 return eptp;
4312}
4313
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4315{
Sheng Yang14394422008-04-28 12:24:45 +08004316 unsigned long guest_cr3;
4317 u64 eptp;
4318
4319 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004320 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004321 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004322 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004323 if (is_paging(vcpu) || is_guest_mode(vcpu))
4324 guest_cr3 = kvm_read_cr3(vcpu);
4325 else
4326 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004327 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004328 }
4329
Sheng Yang2384d2b2008-01-17 15:14:33 +08004330 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004331 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332}
4333
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004334static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004336 /*
4337 * Pass through host's Machine Check Enable value to hw_cr4, which
4338 * is in force while we are in guest mode. Do not let guests control
4339 * this bit, even if host CR4.MCE == 0.
4340 */
4341 unsigned long hw_cr4 =
4342 (cr4_read_shadow() & X86_CR4_MCE) |
4343 (cr4 & ~X86_CR4_MCE) |
4344 (to_vmx(vcpu)->rmode.vm86_active ?
4345 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004346
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004347 if (cr4 & X86_CR4_VMXE) {
4348 /*
4349 * To use VMXON (and later other VMX instructions), a guest
4350 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4351 * So basically the check on whether to allow nested VMX
4352 * is here.
4353 */
4354 if (!nested_vmx_allowed(vcpu))
4355 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004356 }
David Matlack38991522016-11-29 18:14:08 -08004357
4358 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004359 return 1;
4360
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004361 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004362 if (enable_ept) {
4363 if (!is_paging(vcpu)) {
4364 hw_cr4 &= ~X86_CR4_PAE;
4365 hw_cr4 |= X86_CR4_PSE;
4366 } else if (!(cr4 & X86_CR4_PAE)) {
4367 hw_cr4 &= ~X86_CR4_PAE;
4368 }
4369 }
Sheng Yang14394422008-04-28 12:24:45 +08004370
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004371 if (!enable_unrestricted_guest && !is_paging(vcpu))
4372 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004373 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4374 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4375 * to be manually disabled when guest switches to non-paging
4376 * mode.
4377 *
4378 * If !enable_unrestricted_guest, the CPU is always running
4379 * with CR0.PG=1 and CR4 needs to be modified.
4380 * If enable_unrestricted_guest, the CPU automatically
4381 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004382 */
Huaitong Handdba2622016-03-22 16:51:15 +08004383 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004384
Sheng Yang14394422008-04-28 12:24:45 +08004385 vmcs_writel(CR4_READ_SHADOW, cr4);
4386 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004387 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388}
4389
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390static void vmx_get_segment(struct kvm_vcpu *vcpu,
4391 struct kvm_segment *var, int seg)
4392{
Avi Kivitya9179492011-01-03 14:28:52 +02004393 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004394 u32 ar;
4395
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004396 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004397 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004398 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004399 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004400 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004401 var->base = vmx_read_guest_seg_base(vmx, seg);
4402 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4403 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004404 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004405 var->base = vmx_read_guest_seg_base(vmx, seg);
4406 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4407 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4408 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004409 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410 var->type = ar & 15;
4411 var->s = (ar >> 4) & 1;
4412 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004413 /*
4414 * Some userspaces do not preserve unusable property. Since usable
4415 * segment has to be present according to VMX spec we can use present
4416 * property to amend userspace bug by making unusable segment always
4417 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4418 * segment as unusable.
4419 */
4420 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004421 var->avl = (ar >> 12) & 1;
4422 var->l = (ar >> 13) & 1;
4423 var->db = (ar >> 14) & 1;
4424 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004425}
4426
Avi Kivitya9179492011-01-03 14:28:52 +02004427static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4428{
Avi Kivitya9179492011-01-03 14:28:52 +02004429 struct kvm_segment s;
4430
4431 if (to_vmx(vcpu)->rmode.vm86_active) {
4432 vmx_get_segment(vcpu, &s, seg);
4433 return s.base;
4434 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004435 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004436}
4437
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004438static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004439{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004440 struct vcpu_vmx *vmx = to_vmx(vcpu);
4441
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004442 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004443 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004444 else {
4445 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004446 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004447 }
Avi Kivity69c73022011-03-07 15:26:44 +02004448}
4449
Avi Kivity653e3102007-05-07 10:55:37 +03004450static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004452 u32 ar;
4453
Avi Kivityf0495f92012-06-07 17:06:10 +03004454 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455 ar = 1 << 16;
4456 else {
4457 ar = var->type & 15;
4458 ar |= (var->s & 1) << 4;
4459 ar |= (var->dpl & 3) << 5;
4460 ar |= (var->present & 1) << 7;
4461 ar |= (var->avl & 1) << 12;
4462 ar |= (var->l & 1) << 13;
4463 ar |= (var->db & 1) << 14;
4464 ar |= (var->g & 1) << 15;
4465 }
Avi Kivity653e3102007-05-07 10:55:37 +03004466
4467 return ar;
4468}
4469
4470static void vmx_set_segment(struct kvm_vcpu *vcpu,
4471 struct kvm_segment *var, int seg)
4472{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004474 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004475
Avi Kivity2fb92db2011-04-27 19:42:18 +03004476 vmx_segment_cache_clear(vmx);
4477
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004478 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4479 vmx->rmode.segs[seg] = *var;
4480 if (seg == VCPU_SREG_TR)
4481 vmcs_write16(sf->selector, var->selector);
4482 else if (var->s)
4483 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004484 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004485 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004486
Avi Kivity653e3102007-05-07 10:55:37 +03004487 vmcs_writel(sf->base, var->base);
4488 vmcs_write32(sf->limit, var->limit);
4489 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004490
4491 /*
4492 * Fix the "Accessed" bit in AR field of segment registers for older
4493 * qemu binaries.
4494 * IA32 arch specifies that at the time of processor reset the
4495 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004496 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004497 * state vmexit when "unrestricted guest" mode is turned on.
4498 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4499 * tree. Newer qemu binaries with that qemu fix would not need this
4500 * kvm hack.
4501 */
4502 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004503 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004504
Gleb Natapovf924d662012-12-12 19:10:55 +02004505 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004506
4507out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004508 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509}
4510
Avi Kivity6aa8b732006-12-10 02:21:36 -08004511static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4512{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004513 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004514
4515 *db = (ar >> 14) & 1;
4516 *l = (ar >> 13) & 1;
4517}
4518
Gleb Natapov89a27f42010-02-16 10:51:48 +02004519static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004520{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004521 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4522 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004523}
4524
Gleb Natapov89a27f42010-02-16 10:51:48 +02004525static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004526{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004527 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4528 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529}
4530
Gleb Natapov89a27f42010-02-16 10:51:48 +02004531static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004532{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004533 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4534 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004535}
4536
Gleb Natapov89a27f42010-02-16 10:51:48 +02004537static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004539 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4540 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004541}
4542
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004543static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4544{
4545 struct kvm_segment var;
4546 u32 ar;
4547
4548 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004549 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004550 if (seg == VCPU_SREG_CS)
4551 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004552 ar = vmx_segment_access_rights(&var);
4553
4554 if (var.base != (var.selector << 4))
4555 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004556 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004557 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004558 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004559 return false;
4560
4561 return true;
4562}
4563
4564static bool code_segment_valid(struct kvm_vcpu *vcpu)
4565{
4566 struct kvm_segment cs;
4567 unsigned int cs_rpl;
4568
4569 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004570 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004571
Avi Kivity1872a3f2009-01-04 23:26:52 +02004572 if (cs.unusable)
4573 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004574 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004575 return false;
4576 if (!cs.s)
4577 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004578 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004579 if (cs.dpl > cs_rpl)
4580 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004581 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004582 if (cs.dpl != cs_rpl)
4583 return false;
4584 }
4585 if (!cs.present)
4586 return false;
4587
4588 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4589 return true;
4590}
4591
4592static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4593{
4594 struct kvm_segment ss;
4595 unsigned int ss_rpl;
4596
4597 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004598 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004599
Avi Kivity1872a3f2009-01-04 23:26:52 +02004600 if (ss.unusable)
4601 return true;
4602 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004603 return false;
4604 if (!ss.s)
4605 return false;
4606 if (ss.dpl != ss_rpl) /* DPL != RPL */
4607 return false;
4608 if (!ss.present)
4609 return false;
4610
4611 return true;
4612}
4613
4614static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4615{
4616 struct kvm_segment var;
4617 unsigned int rpl;
4618
4619 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004620 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004621
Avi Kivity1872a3f2009-01-04 23:26:52 +02004622 if (var.unusable)
4623 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004624 if (!var.s)
4625 return false;
4626 if (!var.present)
4627 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004628 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004629 if (var.dpl < rpl) /* DPL < RPL */
4630 return false;
4631 }
4632
4633 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4634 * rights flags
4635 */
4636 return true;
4637}
4638
4639static bool tr_valid(struct kvm_vcpu *vcpu)
4640{
4641 struct kvm_segment tr;
4642
4643 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4644
Avi Kivity1872a3f2009-01-04 23:26:52 +02004645 if (tr.unusable)
4646 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004647 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004648 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004649 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004650 return false;
4651 if (!tr.present)
4652 return false;
4653
4654 return true;
4655}
4656
4657static bool ldtr_valid(struct kvm_vcpu *vcpu)
4658{
4659 struct kvm_segment ldtr;
4660
4661 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4662
Avi Kivity1872a3f2009-01-04 23:26:52 +02004663 if (ldtr.unusable)
4664 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004665 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004666 return false;
4667 if (ldtr.type != 2)
4668 return false;
4669 if (!ldtr.present)
4670 return false;
4671
4672 return true;
4673}
4674
4675static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4676{
4677 struct kvm_segment cs, ss;
4678
4679 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4680 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4681
Nadav Amitb32a9912015-03-29 16:33:04 +03004682 return ((cs.selector & SEGMENT_RPL_MASK) ==
4683 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004684}
4685
4686/*
4687 * Check if guest state is valid. Returns true if valid, false if
4688 * not.
4689 * We assume that registers are always usable
4690 */
4691static bool guest_state_valid(struct kvm_vcpu *vcpu)
4692{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004693 if (enable_unrestricted_guest)
4694 return true;
4695
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004696 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004697 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004698 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4699 return false;
4700 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4701 return false;
4702 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4703 return false;
4704 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4705 return false;
4706 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4707 return false;
4708 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4709 return false;
4710 } else {
4711 /* protected mode guest state checks */
4712 if (!cs_ss_rpl_check(vcpu))
4713 return false;
4714 if (!code_segment_valid(vcpu))
4715 return false;
4716 if (!stack_segment_valid(vcpu))
4717 return false;
4718 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4719 return false;
4720 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4721 return false;
4722 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4723 return false;
4724 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4725 return false;
4726 if (!tr_valid(vcpu))
4727 return false;
4728 if (!ldtr_valid(vcpu))
4729 return false;
4730 }
4731 /* TODO:
4732 * - Add checks on RIP
4733 * - Add checks on RFLAGS
4734 */
4735
4736 return true;
4737}
4738
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004739static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4740{
4741 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4742}
4743
Mike Dayd77c26f2007-10-08 09:02:08 -04004744static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004746 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004747 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004748 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004749
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004750 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004751 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004752 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4753 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004754 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004755 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004756 r = kvm_write_guest_page(kvm, fn++, &data,
4757 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004758 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004759 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004760 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4761 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004762 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004763 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4764 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004765 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004766 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004767 r = kvm_write_guest_page(kvm, fn, &data,
4768 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4769 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004770out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004771 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004772 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773}
4774
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004775static int init_rmode_identity_map(struct kvm *kvm)
4776{
Tang Chenf51770e2014-09-16 18:41:59 +08004777 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004778 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004779 u32 tmp;
4780
Avi Kivity089d0342009-03-23 18:26:32 +02004781 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004782 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004783
4784 /* Protect kvm->arch.ept_identity_pagetable_done. */
4785 mutex_lock(&kvm->slots_lock);
4786
Tang Chenf51770e2014-09-16 18:41:59 +08004787 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004788 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004789
Sheng Yangb927a3c2009-07-21 10:42:48 +08004790 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004791
4792 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004793 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004794 goto out2;
4795
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004796 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004797 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4798 if (r < 0)
4799 goto out;
4800 /* Set up identity-mapping pagetable for EPT in real mode */
4801 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4802 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4803 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4804 r = kvm_write_guest_page(kvm, identity_map_pfn,
4805 &tmp, i * sizeof(tmp), sizeof(tmp));
4806 if (r < 0)
4807 goto out;
4808 }
4809 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004810
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004811out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004812 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004813
4814out2:
4815 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004816 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004817}
4818
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819static void seg_setup(int seg)
4820{
Mathias Krause772e0312012-08-30 01:30:19 +02004821 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004822 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823
4824 vmcs_write16(sf->selector, 0);
4825 vmcs_writel(sf->base, 0);
4826 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004827 ar = 0x93;
4828 if (seg == VCPU_SREG_CS)
4829 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004830
4831 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832}
4833
Sheng Yangf78e0e22007-10-29 09:40:42 +08004834static int alloc_apic_access_page(struct kvm *kvm)
4835{
Xiao Guangrong44841412012-09-07 14:14:20 +08004836 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004837 int r = 0;
4838
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004839 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004840 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004841 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004842 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4843 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004844 if (r)
4845 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004846
Tang Chen73a6d942014-09-11 13:38:00 +08004847 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004848 if (is_error_page(page)) {
4849 r = -EFAULT;
4850 goto out;
4851 }
4852
Tang Chenc24ae0d2014-09-24 15:57:58 +08004853 /*
4854 * Do not pin the page in memory, so that memory hot-unplug
4855 * is able to migrate it.
4856 */
4857 put_page(page);
4858 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004859out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004860 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004861 return r;
4862}
4863
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004864static int alloc_identity_pagetable(struct kvm *kvm)
4865{
Tang Chena255d472014-09-16 18:41:58 +08004866 /* Called with kvm->slots_lock held. */
4867
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004868 int r = 0;
4869
Tang Chena255d472014-09-16 18:41:58 +08004870 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4871
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004872 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4873 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004874
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004875 return r;
4876}
4877
Wanpeng Li991e7a02015-09-16 17:30:05 +08004878static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004879{
4880 int vpid;
4881
Avi Kivity919818a2009-03-23 18:01:29 +02004882 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004883 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004884 spin_lock(&vmx_vpid_lock);
4885 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004886 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004887 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004888 else
4889 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004890 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004891 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004892}
4893
Wanpeng Li991e7a02015-09-16 17:30:05 +08004894static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004895{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004896 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004897 return;
4898 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004899 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004900 spin_unlock(&vmx_vpid_lock);
4901}
4902
Yang Zhang8d146952013-01-25 10:18:50 +08004903#define MSR_TYPE_R 1
4904#define MSR_TYPE_W 2
4905static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4906 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004907{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004908 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004909
4910 if (!cpu_has_vmx_msr_bitmap())
4911 return;
4912
4913 /*
4914 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4915 * have the write-low and read-high bitmap offsets the wrong way round.
4916 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4917 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004918 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004919 if (type & MSR_TYPE_R)
4920 /* read-low */
4921 __clear_bit(msr, msr_bitmap + 0x000 / f);
4922
4923 if (type & MSR_TYPE_W)
4924 /* write-low */
4925 __clear_bit(msr, msr_bitmap + 0x800 / f);
4926
Sheng Yang25c5f222008-03-28 13:18:56 +08004927 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4928 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004929 if (type & MSR_TYPE_R)
4930 /* read-high */
4931 __clear_bit(msr, msr_bitmap + 0x400 / f);
4932
4933 if (type & MSR_TYPE_W)
4934 /* write-high */
4935 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4936
4937 }
4938}
4939
Wincy Vanf2b93282015-02-03 23:56:03 +08004940/*
4941 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4942 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4943 */
4944static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4945 unsigned long *msr_bitmap_nested,
4946 u32 msr, int type)
4947{
4948 int f = sizeof(unsigned long);
4949
4950 if (!cpu_has_vmx_msr_bitmap()) {
4951 WARN_ON(1);
4952 return;
4953 }
4954
4955 /*
4956 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4957 * have the write-low and read-high bitmap offsets the wrong way round.
4958 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4959 */
4960 if (msr <= 0x1fff) {
4961 if (type & MSR_TYPE_R &&
4962 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4963 /* read-low */
4964 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4965
4966 if (type & MSR_TYPE_W &&
4967 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4968 /* write-low */
4969 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4970
4971 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4972 msr &= 0x1fff;
4973 if (type & MSR_TYPE_R &&
4974 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4975 /* read-high */
4976 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4977
4978 if (type & MSR_TYPE_W &&
4979 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4980 /* write-high */
4981 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4982
4983 }
4984}
4985
Avi Kivity58972972009-02-24 22:26:47 +02004986static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4987{
4988 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004989 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4990 msr, MSR_TYPE_R | MSR_TYPE_W);
4991 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4992 msr, MSR_TYPE_R | MSR_TYPE_W);
4993}
4994
Radim Krčmář2e69f862016-09-29 22:41:32 +02004995static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004996{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004997 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004998 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004999 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08005000 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005001 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005002 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005003 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005004 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005005 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005006 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005007 }
Avi Kivity58972972009-02-24 22:26:47 +02005008}
5009
Andrey Smetanind62caab2015-11-10 15:36:33 +03005010static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005011{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005012 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005013}
5014
David Matlackc9f04402017-08-01 14:00:40 -07005015static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5016{
5017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5018 gfn_t gfn;
5019
5020 /*
5021 * Don't need to mark the APIC access page dirty; it is never
5022 * written to by the CPU during APIC virtualization.
5023 */
5024
5025 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5026 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5027 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5028 }
5029
5030 if (nested_cpu_has_posted_intr(vmcs12)) {
5031 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5032 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5033 }
5034}
5035
5036
David Hildenbrand6342c502017-01-25 11:58:58 +01005037static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005038{
5039 struct vcpu_vmx *vmx = to_vmx(vcpu);
5040 int max_irr;
5041 void *vapic_page;
5042 u16 status;
5043
David Matlackc9f04402017-08-01 14:00:40 -07005044 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5045 return;
Wincy Van705699a2015-02-03 23:58:17 +08005046
David Matlackc9f04402017-08-01 14:00:40 -07005047 vmx->nested.pi_pending = false;
5048 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5049 return;
Wincy Van705699a2015-02-03 23:58:17 +08005050
David Matlackc9f04402017-08-01 14:00:40 -07005051 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5052 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005053 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005054 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5055 kunmap(vmx->nested.virtual_apic_page);
5056
5057 status = vmcs_read16(GUEST_INTR_STATUS);
5058 if ((u8)max_irr > ((u8)status & 0xff)) {
5059 status &= ~0xff;
5060 status |= (u8)max_irr;
5061 vmcs_write16(GUEST_INTR_STATUS, status);
5062 }
5063 }
David Matlackc9f04402017-08-01 14:00:40 -07005064
5065 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005066}
5067
Wincy Van06a55242017-04-28 13:13:59 +08005068static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5069 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005070{
5071#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005072 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5073
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005074 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005075 struct vcpu_vmx *vmx = to_vmx(vcpu);
5076
5077 /*
5078 * Currently, we don't support urgent interrupt,
5079 * all interrupts are recognized as non-urgent
5080 * interrupt, so we cannot post interrupts when
5081 * 'SN' is set.
5082 *
5083 * If the vcpu is in guest mode, it means it is
5084 * running instead of being scheduled out and
5085 * waiting in the run queue, and that's the only
5086 * case when 'SN' is set currently, warning if
5087 * 'SN' is set.
5088 */
5089 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5090
Wincy Van06a55242017-04-28 13:13:59 +08005091 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005092 return true;
5093 }
5094#endif
5095 return false;
5096}
5097
Wincy Van705699a2015-02-03 23:58:17 +08005098static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5099 int vector)
5100{
5101 struct vcpu_vmx *vmx = to_vmx(vcpu);
5102
5103 if (is_guest_mode(vcpu) &&
5104 vector == vmx->nested.posted_intr_nv) {
5105 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005106 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005107 /*
5108 * If a posted intr is not recognized by hardware,
5109 * we will accomplish it in the next vmentry.
5110 */
5111 vmx->nested.pi_pending = true;
5112 kvm_make_request(KVM_REQ_EVENT, vcpu);
5113 return 0;
5114 }
5115 return -1;
5116}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005117/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005118 * Send interrupt to vcpu via posted interrupt way.
5119 * 1. If target vcpu is running(non-root mode), send posted interrupt
5120 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5121 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5122 * interrupt from PIR in next vmentry.
5123 */
5124static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5125{
5126 struct vcpu_vmx *vmx = to_vmx(vcpu);
5127 int r;
5128
Wincy Van705699a2015-02-03 23:58:17 +08005129 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5130 if (!r)
5131 return;
5132
Yang Zhanga20ed542013-04-11 19:25:15 +08005133 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5134 return;
5135
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005136 /* If a previous notification has sent the IPI, nothing to do. */
5137 if (pi_test_and_set_on(&vmx->pi_desc))
5138 return;
5139
Wincy Van06a55242017-04-28 13:13:59 +08005140 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005141 kvm_vcpu_kick(vcpu);
5142}
5143
Avi Kivity6aa8b732006-12-10 02:21:36 -08005144/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005145 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5146 * will not change in the lifetime of the guest.
5147 * Note that host-state that does change is set elsewhere. E.g., host-state
5148 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5149 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005150static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005151{
5152 u32 low32, high32;
5153 unsigned long tmpl;
5154 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005155 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005156
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005157 cr0 = read_cr0();
5158 WARN_ON(cr0 & X86_CR0_TS);
5159 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005160
5161 /*
5162 * Save the most likely value for this task's CR3 in the VMCS.
5163 * We can't use __get_current_cr3_fast() because we're not atomic.
5164 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005165 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005166 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5167 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005168
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005169 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005170 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005171 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5172 vmx->host_state.vmcs_host_cr4 = cr4;
5173
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005174 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005175#ifdef CONFIG_X86_64
5176 /*
5177 * Load null selectors, so we can avoid reloading them in
5178 * __vmx_load_host_state(), in case userspace uses the null selectors
5179 * too (the expected case).
5180 */
5181 vmcs_write16(HOST_DS_SELECTOR, 0);
5182 vmcs_write16(HOST_ES_SELECTOR, 0);
5183#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005184 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5185 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005186#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005187 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5188 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5189
5190 native_store_idt(&dt);
5191 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005192 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005193
Avi Kivity83287ea422012-09-16 15:10:57 +03005194 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005195
5196 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5197 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5198 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5199 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5200
5201 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5202 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5203 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5204 }
5205}
5206
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005207static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5208{
5209 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5210 if (enable_ept)
5211 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005212 if (is_guest_mode(&vmx->vcpu))
5213 vmx->vcpu.arch.cr4_guest_owned_bits &=
5214 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005215 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5216}
5217
Yang Zhang01e439b2013-04-11 19:25:12 +08005218static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5219{
5220 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5221
Andrey Smetanind62caab2015-11-10 15:36:33 +03005222 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005223 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005224 /* Enable the preemption timer dynamically */
5225 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005226 return pin_based_exec_ctrl;
5227}
5228
Andrey Smetanind62caab2015-11-10 15:36:33 +03005229static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5230{
5231 struct vcpu_vmx *vmx = to_vmx(vcpu);
5232
5233 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005234 if (cpu_has_secondary_exec_ctrls()) {
5235 if (kvm_vcpu_apicv_active(vcpu))
5236 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5237 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5238 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5239 else
5240 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5241 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5242 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5243 }
5244
5245 if (cpu_has_vmx_msr_bitmap())
5246 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005247}
5248
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005249static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5250{
5251 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005252
5253 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5254 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5255
Paolo Bonzini35754c92015-07-29 12:05:37 +02005256 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005257 exec_control &= ~CPU_BASED_TPR_SHADOW;
5258#ifdef CONFIG_X86_64
5259 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5260 CPU_BASED_CR8_LOAD_EXITING;
5261#endif
5262 }
5263 if (!enable_ept)
5264 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5265 CPU_BASED_CR3_LOAD_EXITING |
5266 CPU_BASED_INVLPG_EXITING;
5267 return exec_control;
5268}
5269
5270static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5271{
5272 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005273 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005274 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5275 if (vmx->vpid == 0)
5276 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5277 if (!enable_ept) {
5278 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5279 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005280 /* Enable INVPCID for non-ept guests may cause performance regression. */
5281 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005282 }
5283 if (!enable_unrestricted_guest)
5284 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5285 if (!ple_gap)
5286 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005287 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005288 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5289 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005290 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005291 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5292 (handle_vmptrld).
5293 We can NOT enable shadow_vmcs here because we don't have yet
5294 a current VMCS12
5295 */
5296 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005297
5298 if (!enable_pml)
5299 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005300
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005301 return exec_control;
5302}
5303
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005304static void ept_set_mmio_spte_mask(void)
5305{
5306 /*
5307 * EPT Misconfigurations can be generated if the value of bits 2:0
5308 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005309 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005310 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5311 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005312}
5313
Wanpeng Lif53cd632014-12-02 19:14:58 +08005314#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005315/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005316 * Sets up the vmcs for emulated real mode.
5317 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005318static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005319{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005320#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005321 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005322#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005323 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005324
Avi Kivity6aa8b732006-12-10 02:21:36 -08005325 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005326 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5327 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005328
Abel Gordon4607c2d2013-04-18 14:35:55 +03005329 if (enable_shadow_vmcs) {
5330 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5331 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5332 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005333 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005334 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005335
Avi Kivity6aa8b732006-12-10 02:21:36 -08005336 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5337
Avi Kivity6aa8b732006-12-10 02:21:36 -08005338 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005339 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005340 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005341
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005342 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005343
Dan Williamsdfa169b2016-06-02 11:17:24 -07005344 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005345 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5346 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005347 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005348
Andrey Smetanind62caab2015-11-10 15:36:33 +03005349 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005350 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5351 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5352 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5353 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5354
5355 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005356
Li RongQing0bcf2612015-12-03 13:29:34 +08005357 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005358 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005359 }
5360
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005361 if (ple_gap) {
5362 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005363 vmx->ple_window = ple_window;
5364 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005365 }
5366
Xiao Guangrongc3707952011-07-12 03:28:04 +08005367 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5368 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005369 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5370
Avi Kivity9581d442010-10-19 16:46:55 +02005371 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5372 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005373 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005374#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005375 rdmsrl(MSR_FS_BASE, a);
5376 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5377 rdmsrl(MSR_GS_BASE, a);
5378 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5379#else
5380 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5381 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5382#endif
5383
Bandan Das2a499e42017-08-03 15:54:41 -04005384 if (cpu_has_vmx_vmfunc())
5385 vmcs_write64(VM_FUNCTION_CONTROL, 0);
5386
Eddie Dong2cc51562007-05-21 07:28:09 +03005387 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5388 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005389 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005390 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005391 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005392
Radim Krčmář74545702015-04-27 15:11:25 +02005393 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5394 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005395
Paolo Bonzini03916db2014-07-24 14:21:57 +02005396 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005397 u32 index = vmx_msr_index[i];
5398 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005399 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005400
5401 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5402 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005403 if (wrmsr_safe(index, data_low, data_high) < 0)
5404 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005405 vmx->guest_msrs[j].index = i;
5406 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005407 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005408 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005409 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005410
Gleb Natapov2961e8762013-11-25 15:37:13 +02005411
5412 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005413
5414 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005415 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005416
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005417 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5418 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5419
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005420 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005421
Wanpeng Lif53cd632014-12-02 19:14:58 +08005422 if (vmx_xsaves_supported())
5423 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5424
Peter Feiner4e595162016-07-07 14:49:58 -07005425 if (enable_pml) {
5426 ASSERT(vmx->pml_pg);
5427 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5428 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5429 }
5430
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005431 return 0;
5432}
5433
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005434static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005435{
5436 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005437 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005438 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005439
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005440 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005441
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005442 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005443 kvm_set_cr8(vcpu, 0);
5444
5445 if (!init_event) {
5446 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5447 MSR_IA32_APICBASE_ENABLE;
5448 if (kvm_vcpu_is_reset_bsp(vcpu))
5449 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5450 apic_base_msr.host_initiated = true;
5451 kvm_set_apic_base(vcpu, &apic_base_msr);
5452 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005453
Avi Kivity2fb92db2011-04-27 19:42:18 +03005454 vmx_segment_cache_clear(vmx);
5455
Avi Kivity5706be02008-08-20 15:07:31 +03005456 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005457 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005458 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005459
5460 seg_setup(VCPU_SREG_DS);
5461 seg_setup(VCPU_SREG_ES);
5462 seg_setup(VCPU_SREG_FS);
5463 seg_setup(VCPU_SREG_GS);
5464 seg_setup(VCPU_SREG_SS);
5465
5466 vmcs_write16(GUEST_TR_SELECTOR, 0);
5467 vmcs_writel(GUEST_TR_BASE, 0);
5468 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5469 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5470
5471 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5472 vmcs_writel(GUEST_LDTR_BASE, 0);
5473 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5474 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5475
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005476 if (!init_event) {
5477 vmcs_write32(GUEST_SYSENTER_CS, 0);
5478 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5479 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5480 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5481 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005482
5483 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005484 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005485
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005486 vmcs_writel(GUEST_GDTR_BASE, 0);
5487 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5488
5489 vmcs_writel(GUEST_IDTR_BASE, 0);
5490 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5491
Anthony Liguori443381a2010-12-06 10:53:38 -06005492 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005493 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005494 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005495
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005496 setup_msrs(vmx);
5497
Avi Kivity6aa8b732006-12-10 02:21:36 -08005498 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5499
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005500 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005501 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005502 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005503 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005504 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005505 vmcs_write32(TPR_THRESHOLD, 0);
5506 }
5507
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005508 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005509
Andrey Smetanind62caab2015-11-10 15:36:33 +03005510 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005511 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5512
Sheng Yang2384d2b2008-01-17 15:14:33 +08005513 if (vmx->vpid != 0)
5514 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5515
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005516 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005517 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005518 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005519 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005520 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005521
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005522 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005523
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005524 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005525}
5526
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005527/*
5528 * In nested virtualization, check if L1 asked to exit on external interrupts.
5529 * For most existing hypervisors, this will always return true.
5530 */
5531static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5532{
5533 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5534 PIN_BASED_EXT_INTR_MASK;
5535}
5536
Bandan Das77b0f5d2014-04-19 18:17:45 -04005537/*
5538 * In nested virtualization, check if L1 has set
5539 * VM_EXIT_ACK_INTR_ON_EXIT
5540 */
5541static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5542{
5543 return get_vmcs12(vcpu)->vm_exit_controls &
5544 VM_EXIT_ACK_INTR_ON_EXIT;
5545}
5546
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005547static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5548{
5549 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5550 PIN_BASED_NMI_EXITING;
5551}
5552
Jan Kiszkac9a79532014-03-07 20:03:15 +01005553static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005554{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005555 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5556 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005557}
5558
Jan Kiszkac9a79532014-03-07 20:03:15 +01005559static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005560{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005561 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005562 enable_irq_window(vcpu);
5563 return;
5564 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005565
Paolo Bonzini47c01522016-12-19 11:44:07 +01005566 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5567 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005568}
5569
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005570static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005571{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005572 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005573 uint32_t intr;
5574 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005575
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005576 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005577
Avi Kivityfa89a812008-09-01 15:57:51 +03005578 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005579 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005580 int inc_eip = 0;
5581 if (vcpu->arch.interrupt.soft)
5582 inc_eip = vcpu->arch.event_exit_inst_len;
5583 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005584 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005585 return;
5586 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005587 intr = irq | INTR_INFO_VALID_MASK;
5588 if (vcpu->arch.interrupt.soft) {
5589 intr |= INTR_TYPE_SOFT_INTR;
5590 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5591 vmx->vcpu.arch.event_exit_inst_len);
5592 } else
5593 intr |= INTR_TYPE_EXT_INTR;
5594 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005595}
5596
Sheng Yangf08864b2008-05-15 18:23:25 +08005597static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5598{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005599 struct vcpu_vmx *vmx = to_vmx(vcpu);
5600
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005601 ++vcpu->stat.nmi_injections;
5602 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005603
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005604 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005605 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005606 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005607 return;
5608 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005609
Sheng Yangf08864b2008-05-15 18:23:25 +08005610 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5611 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005612}
5613
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005614static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5615{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005616 struct vcpu_vmx *vmx = to_vmx(vcpu);
5617 bool masked;
5618
5619 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005620 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005621 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5622 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5623 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005624}
5625
5626static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5627{
5628 struct vcpu_vmx *vmx = to_vmx(vcpu);
5629
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005630 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005631 if (masked)
5632 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5633 GUEST_INTR_STATE_NMI);
5634 else
5635 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5636 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005637}
5638
Jan Kiszka2505dc92013-04-14 12:12:47 +02005639static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5640{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005641 if (to_vmx(vcpu)->nested.nested_run_pending)
5642 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005643
Jan Kiszka2505dc92013-04-14 12:12:47 +02005644 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5645 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5646 | GUEST_INTR_STATE_NMI));
5647}
5648
Gleb Natapov78646122009-03-23 12:12:11 +02005649static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5650{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005651 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5652 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005653 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5654 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005655}
5656
Izik Eiduscbc94022007-10-25 00:29:55 +02005657static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5658{
5659 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005660
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005661 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5662 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005663 if (ret)
5664 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005665 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005666 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005667}
5668
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005669static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005670{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005671 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005672 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005673 /*
5674 * Update instruction length as we may reinject the exception
5675 * from user space while in guest debugging mode.
5676 */
5677 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5678 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005679 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005680 return false;
5681 /* fall through */
5682 case DB_VECTOR:
5683 if (vcpu->guest_debug &
5684 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5685 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005686 /* fall through */
5687 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005688 case OF_VECTOR:
5689 case BR_VECTOR:
5690 case UD_VECTOR:
5691 case DF_VECTOR:
5692 case SS_VECTOR:
5693 case GP_VECTOR:
5694 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005695 return true;
5696 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005697 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005698 return false;
5699}
5700
5701static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5702 int vec, u32 err_code)
5703{
5704 /*
5705 * Instruction with address size override prefix opcode 0x67
5706 * Cause the #SS fault with 0 error code in VM86 mode.
5707 */
5708 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5709 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5710 if (vcpu->arch.halt_request) {
5711 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005712 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005713 }
5714 return 1;
5715 }
5716 return 0;
5717 }
5718
5719 /*
5720 * Forward all other exceptions that are valid in real mode.
5721 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5722 * the required debugging infrastructure rework.
5723 */
5724 kvm_queue_exception(vcpu, vec);
5725 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726}
5727
Andi Kleena0861c02009-06-08 17:37:09 +08005728/*
5729 * Trigger machine check on the host. We assume all the MSRs are already set up
5730 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5731 * We pass a fake environment to the machine check handler because we want
5732 * the guest to be always treated like user space, no matter what context
5733 * it used internally.
5734 */
5735static void kvm_machine_check(void)
5736{
5737#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5738 struct pt_regs regs = {
5739 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5740 .flags = X86_EFLAGS_IF,
5741 };
5742
5743 do_machine_check(&regs, 0);
5744#endif
5745}
5746
Avi Kivity851ba692009-08-24 11:10:17 +03005747static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005748{
5749 /* already handled by vcpu_run */
5750 return 1;
5751}
5752
Avi Kivity851ba692009-08-24 11:10:17 +03005753static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754{
Avi Kivity1155f762007-11-22 11:30:47 +02005755 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005756 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005757 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005758 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759 u32 vect_info;
5760 enum emulation_result er;
5761
Avi Kivity1155f762007-11-22 11:30:47 +02005762 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005763 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764
Andi Kleena0861c02009-06-08 17:37:09 +08005765 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005766 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005767
Jim Mattsonef85b672016-12-12 11:01:37 -08005768 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005769 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005770
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005771 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005772 if (is_guest_mode(vcpu)) {
5773 kvm_queue_exception(vcpu, UD_VECTOR);
5774 return 1;
5775 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005776 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005777 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005778 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005779 return 1;
5780 }
5781
Avi Kivity6aa8b732006-12-10 02:21:36 -08005782 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005783 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005784 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005785
5786 /*
5787 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5788 * MMIO, it is better to report an internal error.
5789 * See the comments in vmx_handle_exit.
5790 */
5791 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5792 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5793 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5794 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005795 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005796 vcpu->run->internal.data[0] = vect_info;
5797 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005798 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005799 return 0;
5800 }
5801
Avi Kivity6aa8b732006-12-10 02:21:36 -08005802 if (is_page_fault(intr_info)) {
5803 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005804 /* EPT won't cause page fault directly */
5805 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5806 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5807 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005808 }
5809
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005810 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005811
5812 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5813 return handle_rmode_exception(vcpu, ex_no, error_code);
5814
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005815 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005816 case AC_VECTOR:
5817 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5818 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005819 case DB_VECTOR:
5820 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5821 if (!(vcpu->guest_debug &
5822 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005823 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005824 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005825 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5826 skip_emulated_instruction(vcpu);
5827
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005828 kvm_queue_exception(vcpu, DB_VECTOR);
5829 return 1;
5830 }
5831 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5832 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5833 /* fall through */
5834 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005835 /*
5836 * Update instruction length as we may reinject #BP from
5837 * user space while in guest debugging mode. Reading it for
5838 * #DB as well causes no harm, it is not used in that case.
5839 */
5840 vmx->vcpu.arch.event_exit_inst_len =
5841 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005842 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005843 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005844 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5845 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005846 break;
5847 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005848 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5849 kvm_run->ex.exception = ex_no;
5850 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005851 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005852 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005853 return 0;
5854}
5855
Avi Kivity851ba692009-08-24 11:10:17 +03005856static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005857{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005858 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005859 return 1;
5860}
5861
Avi Kivity851ba692009-08-24 11:10:17 +03005862static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005863{
Avi Kivity851ba692009-08-24 11:10:17 +03005864 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07005865 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08005866 return 0;
5867}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005868
Avi Kivity851ba692009-08-24 11:10:17 +03005869static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005870{
He, Qingbfdaab02007-09-12 14:18:28 +08005871 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005872 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005873 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005874
He, Qingbfdaab02007-09-12 14:18:28 +08005875 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005876 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005877 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005878
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005879 ++vcpu->stat.io_exits;
5880
5881 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005882 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005883
5884 port = exit_qualification >> 16;
5885 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005886
Kyle Huey6affcbe2016-11-29 12:40:40 -08005887 ret = kvm_skip_emulated_instruction(vcpu);
5888
5889 /*
5890 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5891 * KVM_EXIT_DEBUG here.
5892 */
5893 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005894}
5895
Ingo Molnar102d8322007-02-19 14:37:47 +02005896static void
5897vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5898{
5899 /*
5900 * Patch in the VMCALL instruction:
5901 */
5902 hypercall[0] = 0x0f;
5903 hypercall[1] = 0x01;
5904 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005905}
5906
Guo Chao0fa06072012-06-28 15:16:19 +08005907/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005908static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5909{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005910 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005911 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5912 unsigned long orig_val = val;
5913
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005914 /*
5915 * We get here when L2 changed cr0 in a way that did not change
5916 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005917 * but did change L0 shadowed bits. So we first calculate the
5918 * effective cr0 value that L1 would like to write into the
5919 * hardware. It consists of the L2-owned bits from the new
5920 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005921 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005922 val = (val & ~vmcs12->cr0_guest_host_mask) |
5923 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5924
David Matlack38991522016-11-29 18:14:08 -08005925 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005926 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005927
5928 if (kvm_set_cr0(vcpu, val))
5929 return 1;
5930 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005931 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005932 } else {
5933 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005934 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005935 return 1;
David Matlack38991522016-11-29 18:14:08 -08005936
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005937 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005938 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005939}
5940
5941static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5942{
5943 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005944 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5945 unsigned long orig_val = val;
5946
5947 /* analogously to handle_set_cr0 */
5948 val = (val & ~vmcs12->cr4_guest_host_mask) |
5949 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5950 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005951 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005952 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005953 return 0;
5954 } else
5955 return kvm_set_cr4(vcpu, val);
5956}
5957
Avi Kivity851ba692009-08-24 11:10:17 +03005958static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005959{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005960 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005961 int cr;
5962 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005963 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005964 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005965
He, Qingbfdaab02007-09-12 14:18:28 +08005966 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005967 cr = exit_qualification & 15;
5968 reg = (exit_qualification >> 8) & 15;
5969 switch ((exit_qualification >> 4) & 3) {
5970 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005971 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005972 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005973 switch (cr) {
5974 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005975 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005976 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005977 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005978 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005979 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005980 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005981 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005982 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005983 case 8: {
5984 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005985 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005986 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005987 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005988 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005989 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005990 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005991 return ret;
5992 /*
5993 * TODO: we might be squashing a
5994 * KVM_GUESTDBG_SINGLESTEP-triggered
5995 * KVM_EXIT_DEBUG here.
5996 */
Avi Kivity851ba692009-08-24 11:10:17 +03005997 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005998 return 0;
5999 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006000 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006001 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006002 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006003 WARN_ONCE(1, "Guest should always own CR0.TS");
6004 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006005 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006006 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006007 case 1: /*mov from cr*/
6008 switch (cr) {
6009 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02006010 val = kvm_read_cr3(vcpu);
6011 kvm_register_write(vcpu, reg, val);
6012 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006013 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006014 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006015 val = kvm_get_cr8(vcpu);
6016 kvm_register_write(vcpu, reg, val);
6017 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006018 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006019 }
6020 break;
6021 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006022 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006023 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006024 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006025
Kyle Huey6affcbe2016-11-29 12:40:40 -08006026 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006027 default:
6028 break;
6029 }
Avi Kivity851ba692009-08-24 11:10:17 +03006030 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006031 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006032 (int)(exit_qualification >> 4) & 3, cr);
6033 return 0;
6034}
6035
Avi Kivity851ba692009-08-24 11:10:17 +03006036static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006037{
He, Qingbfdaab02007-09-12 14:18:28 +08006038 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006039 int dr, dr7, reg;
6040
6041 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6042 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6043
6044 /* First, if DR does not exist, trigger UD */
6045 if (!kvm_require_dr(vcpu, dr))
6046 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006047
Jan Kiszkaf2483412010-01-20 18:20:20 +01006048 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006049 if (!kvm_require_cpl(vcpu, 0))
6050 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006051 dr7 = vmcs_readl(GUEST_DR7);
6052 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006053 /*
6054 * As the vm-exit takes precedence over the debug trap, we
6055 * need to emulate the latter, either for the host or the
6056 * guest debugging itself.
6057 */
6058 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006059 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006060 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006061 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006062 vcpu->run->debug.arch.exception = DB_VECTOR;
6063 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006064 return 0;
6065 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006066 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006067 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006068 kvm_queue_exception(vcpu, DB_VECTOR);
6069 return 1;
6070 }
6071 }
6072
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006073 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006074 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6075 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006076
6077 /*
6078 * No more DR vmexits; force a reload of the debug registers
6079 * and reenter on this instruction. The next vmexit will
6080 * retrieve the full state of the debug registers.
6081 */
6082 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6083 return 1;
6084 }
6085
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006086 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6087 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006088 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006089
6090 if (kvm_get_dr(vcpu, dr, &val))
6091 return 1;
6092 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006093 } else
Nadav Amit57773922014-06-18 17:19:23 +03006094 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006095 return 1;
6096
Kyle Huey6affcbe2016-11-29 12:40:40 -08006097 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006098}
6099
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006100static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6101{
6102 return vcpu->arch.dr6;
6103}
6104
6105static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6106{
6107}
6108
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006109static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6110{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006111 get_debugreg(vcpu->arch.db[0], 0);
6112 get_debugreg(vcpu->arch.db[1], 1);
6113 get_debugreg(vcpu->arch.db[2], 2);
6114 get_debugreg(vcpu->arch.db[3], 3);
6115 get_debugreg(vcpu->arch.dr6, 6);
6116 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6117
6118 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006119 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006120}
6121
Gleb Natapov020df072010-04-13 10:05:23 +03006122static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6123{
6124 vmcs_writel(GUEST_DR7, val);
6125}
6126
Avi Kivity851ba692009-08-24 11:10:17 +03006127static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006128{
Kyle Huey6a908b62016-11-29 12:40:37 -08006129 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006130}
6131
Avi Kivity851ba692009-08-24 11:10:17 +03006132static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006133{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006134 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006135 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006136
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006137 msr_info.index = ecx;
6138 msr_info.host_initiated = false;
6139 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006140 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006141 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006142 return 1;
6143 }
6144
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006145 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006146
Avi Kivity6aa8b732006-12-10 02:21:36 -08006147 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006148 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6149 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006150 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006151}
6152
Avi Kivity851ba692009-08-24 11:10:17 +03006153static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006154{
Will Auld8fe8ab42012-11-29 12:42:12 -08006155 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006156 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6157 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6158 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006159
Will Auld8fe8ab42012-11-29 12:42:12 -08006160 msr.data = data;
6161 msr.index = ecx;
6162 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006163 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006164 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006165 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006166 return 1;
6167 }
6168
Avi Kivity59200272010-01-25 19:47:02 +02006169 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006170 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006171}
6172
Avi Kivity851ba692009-08-24 11:10:17 +03006173static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006174{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006175 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006176 return 1;
6177}
6178
Avi Kivity851ba692009-08-24 11:10:17 +03006179static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006180{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006181 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6182 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006183
Avi Kivity3842d132010-07-27 12:30:24 +03006184 kvm_make_request(KVM_REQ_EVENT, vcpu);
6185
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006186 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006187 return 1;
6188}
6189
Avi Kivity851ba692009-08-24 11:10:17 +03006190static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006191{
Avi Kivityd3bef152007-06-05 15:53:05 +03006192 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006193}
6194
Avi Kivity851ba692009-08-24 11:10:17 +03006195static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006196{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006197 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006198}
6199
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006200static int handle_invd(struct kvm_vcpu *vcpu)
6201{
Andre Przywara51d8b662010-12-21 11:12:02 +01006202 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006203}
6204
Avi Kivity851ba692009-08-24 11:10:17 +03006205static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006206{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006207 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006208
6209 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006210 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006211}
6212
Avi Kivityfee84b02011-11-10 14:57:25 +02006213static int handle_rdpmc(struct kvm_vcpu *vcpu)
6214{
6215 int err;
6216
6217 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006218 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006219}
6220
Avi Kivity851ba692009-08-24 11:10:17 +03006221static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006222{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006223 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006224}
6225
Dexuan Cui2acf9232010-06-10 11:27:12 +08006226static int handle_xsetbv(struct kvm_vcpu *vcpu)
6227{
6228 u64 new_bv = kvm_read_edx_eax(vcpu);
6229 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6230
6231 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006232 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006233 return 1;
6234}
6235
Wanpeng Lif53cd632014-12-02 19:14:58 +08006236static int handle_xsaves(struct kvm_vcpu *vcpu)
6237{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006238 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006239 WARN(1, "this should never happen\n");
6240 return 1;
6241}
6242
6243static int handle_xrstors(struct kvm_vcpu *vcpu)
6244{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006245 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006246 WARN(1, "this should never happen\n");
6247 return 1;
6248}
6249
Avi Kivity851ba692009-08-24 11:10:17 +03006250static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006251{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006252 if (likely(fasteoi)) {
6253 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6254 int access_type, offset;
6255
6256 access_type = exit_qualification & APIC_ACCESS_TYPE;
6257 offset = exit_qualification & APIC_ACCESS_OFFSET;
6258 /*
6259 * Sane guest uses MOV to write EOI, with written value
6260 * not cared. So make a short-circuit here by avoiding
6261 * heavy instruction emulation.
6262 */
6263 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6264 (offset == APIC_EOI)) {
6265 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006266 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006267 }
6268 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006269 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006270}
6271
Yang Zhangc7c9c562013-01-25 10:18:51 +08006272static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6273{
6274 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6275 int vector = exit_qualification & 0xff;
6276
6277 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6278 kvm_apic_set_eoi_accelerated(vcpu, vector);
6279 return 1;
6280}
6281
Yang Zhang83d4c282013-01-25 10:18:49 +08006282static int handle_apic_write(struct kvm_vcpu *vcpu)
6283{
6284 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6285 u32 offset = exit_qualification & 0xfff;
6286
6287 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6288 kvm_apic_write_nodecode(vcpu, offset);
6289 return 1;
6290}
6291
Avi Kivity851ba692009-08-24 11:10:17 +03006292static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006293{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006294 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006295 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006296 bool has_error_code = false;
6297 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006298 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006299 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006300
6301 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006302 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006303 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006304
6305 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6306
6307 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006308 if (reason == TASK_SWITCH_GATE && idt_v) {
6309 switch (type) {
6310 case INTR_TYPE_NMI_INTR:
6311 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006312 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006313 break;
6314 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006315 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006316 kvm_clear_interrupt_queue(vcpu);
6317 break;
6318 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006319 if (vmx->idt_vectoring_info &
6320 VECTORING_INFO_DELIVER_CODE_MASK) {
6321 has_error_code = true;
6322 error_code =
6323 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6324 }
6325 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006326 case INTR_TYPE_SOFT_EXCEPTION:
6327 kvm_clear_exception_queue(vcpu);
6328 break;
6329 default:
6330 break;
6331 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006332 }
Izik Eidus37817f22008-03-24 23:14:53 +02006333 tss_selector = exit_qualification;
6334
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006335 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6336 type != INTR_TYPE_EXT_INTR &&
6337 type != INTR_TYPE_NMI_INTR))
6338 skip_emulated_instruction(vcpu);
6339
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006340 if (kvm_task_switch(vcpu, tss_selector,
6341 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6342 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006343 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6344 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6345 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006346 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006347 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006348
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006349 /*
6350 * TODO: What about debug traps on tss switch?
6351 * Are we supposed to inject them and update dr6?
6352 */
6353
6354 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006355}
6356
Avi Kivity851ba692009-08-24 11:10:17 +03006357static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006358{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006359 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006360 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01006361 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006362
Sheng Yangf9c617f2009-03-25 10:08:52 +08006363 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006364
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006365 /*
6366 * EPT violation happened while executing iret from NMI,
6367 * "blocked by NMI" bit has to be set before next VM entry.
6368 * There are errata that may cause this bit to not be set:
6369 * AAK134, BY25.
6370 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006371 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006372 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006373 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6374
Sheng Yang14394422008-04-28 12:24:45 +08006375 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006376 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006377
Junaid Shahid27959a42016-12-06 16:46:10 -08006378 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006379 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006380 ? PFERR_USER_MASK : 0;
6381 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006382 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006383 ? PFERR_WRITE_MASK : 0;
6384 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006385 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006386 ? PFERR_FETCH_MASK : 0;
6387 /* ept page table entry is present? */
6388 error_code |= (exit_qualification &
6389 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6390 EPT_VIOLATION_EXECUTABLE))
6391 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006392
Paolo Bonzinieebed242016-11-28 14:39:58 +01006393 error_code |= (exit_qualification & 0x100) != 0 ?
6394 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
6395
Yang Zhang25d92082013-08-06 12:00:32 +03006396 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006397 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006398}
6399
Avi Kivity851ba692009-08-24 11:10:17 +03006400static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006401{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006402 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006403 gpa_t gpa;
6404
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006405 /*
6406 * A nested guest cannot optimize MMIO vmexits, because we have an
6407 * nGPA here instead of the required GPA.
6408 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006409 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006410 if (!is_guest_mode(vcpu) &&
6411 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006412 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006413 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006414 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006415
Paolo Bonzinie08d26f2017-08-17 18:36:56 +02006416 ret = kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
6417 if (ret >= 0)
6418 return ret;
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006419
6420 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006421 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006422
Avi Kivity851ba692009-08-24 11:10:17 +03006423 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6424 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006425
6426 return 0;
6427}
6428
Avi Kivity851ba692009-08-24 11:10:17 +03006429static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006430{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006431 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6432 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006433 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006434 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006435
6436 return 1;
6437}
6438
Mohammed Gamal80ced182009-09-01 12:48:18 +02006439static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006440{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006441 struct vcpu_vmx *vmx = to_vmx(vcpu);
6442 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006443 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006444 u32 cpu_exec_ctrl;
6445 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006446 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006447
6448 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6449 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006450
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006451 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006452 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006453 return handle_interrupt_window(&vmx->vcpu);
6454
Radim Krčmář72875d82017-04-26 22:32:19 +02006455 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006456 return 1;
6457
Gleb Natapov991eebf2013-04-11 12:10:51 +03006458 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006459
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006460 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006461 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006462 ret = 0;
6463 goto out;
6464 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006465
Avi Kivityde5f70e2012-06-12 20:22:28 +03006466 if (err != EMULATE_DONE) {
6467 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6468 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6469 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006470 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006471 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006472
Gleb Natapov8d76c492013-05-08 18:38:44 +03006473 if (vcpu->arch.halt_request) {
6474 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006475 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006476 goto out;
6477 }
6478
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006479 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006480 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006481 if (need_resched())
6482 schedule();
6483 }
6484
Mohammed Gamal80ced182009-09-01 12:48:18 +02006485out:
6486 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006487}
6488
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006489static int __grow_ple_window(int val)
6490{
6491 if (ple_window_grow < 1)
6492 return ple_window;
6493
6494 val = min(val, ple_window_actual_max);
6495
6496 if (ple_window_grow < ple_window)
6497 val *= ple_window_grow;
6498 else
6499 val += ple_window_grow;
6500
6501 return val;
6502}
6503
6504static int __shrink_ple_window(int val, int modifier, int minimum)
6505{
6506 if (modifier < 1)
6507 return ple_window;
6508
6509 if (modifier < ple_window)
6510 val /= modifier;
6511 else
6512 val -= modifier;
6513
6514 return max(val, minimum);
6515}
6516
6517static void grow_ple_window(struct kvm_vcpu *vcpu)
6518{
6519 struct vcpu_vmx *vmx = to_vmx(vcpu);
6520 int old = vmx->ple_window;
6521
6522 vmx->ple_window = __grow_ple_window(old);
6523
6524 if (vmx->ple_window != old)
6525 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006526
6527 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006528}
6529
6530static void shrink_ple_window(struct kvm_vcpu *vcpu)
6531{
6532 struct vcpu_vmx *vmx = to_vmx(vcpu);
6533 int old = vmx->ple_window;
6534
6535 vmx->ple_window = __shrink_ple_window(old,
6536 ple_window_shrink, ple_window);
6537
6538 if (vmx->ple_window != old)
6539 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006540
6541 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006542}
6543
6544/*
6545 * ple_window_actual_max is computed to be one grow_ple_window() below
6546 * ple_window_max. (See __grow_ple_window for the reason.)
6547 * This prevents overflows, because ple_window_max is int.
6548 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6549 * this process.
6550 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6551 */
6552static void update_ple_window_actual_max(void)
6553{
6554 ple_window_actual_max =
6555 __shrink_ple_window(max(ple_window_max, ple_window),
6556 ple_window_grow, INT_MIN);
6557}
6558
Feng Wubf9f6ac2015-09-18 22:29:55 +08006559/*
6560 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6561 */
6562static void wakeup_handler(void)
6563{
6564 struct kvm_vcpu *vcpu;
6565 int cpu = smp_processor_id();
6566
6567 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6568 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6569 blocked_vcpu_list) {
6570 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6571
6572 if (pi_test_on(pi_desc) == 1)
6573 kvm_vcpu_kick(vcpu);
6574 }
6575 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6576}
6577
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006578void vmx_enable_tdp(void)
6579{
6580 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6581 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6582 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6583 0ull, VMX_EPT_EXECUTABLE_MASK,
6584 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006585 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006586
6587 ept_set_mmio_spte_mask();
6588 kvm_enable_tdp();
6589}
6590
Tiejun Chenf2c76482014-10-28 10:14:47 +08006591static __init int hardware_setup(void)
6592{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006593 int r = -ENOMEM, i, msr;
6594
6595 rdmsrl_safe(MSR_EFER, &host_efer);
6596
6597 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6598 kvm_define_shared_msr(i, vmx_msr_index[i]);
6599
Radim Krčmář23611332016-09-29 22:41:33 +02006600 for (i = 0; i < VMX_BITMAP_NR; i++) {
6601 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6602 if (!vmx_bitmap[i])
6603 goto out;
6604 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006605
6606 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006607 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6608 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6609
6610 /*
6611 * Allow direct access to the PC debug port (it is often used for I/O
6612 * delays, but the vmexits simply slow things down).
6613 */
6614 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6615 clear_bit(0x80, vmx_io_bitmap_a);
6616
6617 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6618
6619 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6620 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6621
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006622 if (setup_vmcs_config(&vmcs_config) < 0) {
6623 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006624 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006625 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006626
6627 if (boot_cpu_has(X86_FEATURE_NX))
6628 kvm_enable_efer_bits(EFER_NX);
6629
Wanpeng Li08d839c2017-03-23 05:30:08 -07006630 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6631 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006632 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006633
Tiejun Chenf2c76482014-10-28 10:14:47 +08006634 if (!cpu_has_vmx_shadow_vmcs())
6635 enable_shadow_vmcs = 0;
6636 if (enable_shadow_vmcs)
6637 init_vmcs_shadow_fields();
6638
6639 if (!cpu_has_vmx_ept() ||
6640 !cpu_has_vmx_ept_4levels()) {
6641 enable_ept = 0;
6642 enable_unrestricted_guest = 0;
6643 enable_ept_ad_bits = 0;
6644 }
6645
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006646 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006647 enable_ept_ad_bits = 0;
6648
6649 if (!cpu_has_vmx_unrestricted_guest())
6650 enable_unrestricted_guest = 0;
6651
Paolo Bonziniad15a292015-01-30 16:18:49 +01006652 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006653 flexpriority_enabled = 0;
6654
Paolo Bonziniad15a292015-01-30 16:18:49 +01006655 /*
6656 * set_apic_access_page_addr() is used to reload apic access
6657 * page upon invalidation. No need to do anything if not
6658 * using the APIC_ACCESS_ADDR VMCS field.
6659 */
6660 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006661 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006662
6663 if (!cpu_has_vmx_tpr_shadow())
6664 kvm_x86_ops->update_cr8_intercept = NULL;
6665
6666 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6667 kvm_disable_largepages();
6668
6669 if (!cpu_has_vmx_ple())
6670 ple_gap = 0;
6671
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006672 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006673 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006674 kvm_x86_ops->sync_pir_to_irr = NULL;
6675 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006676
Haozhong Zhang64903d62015-10-20 15:39:09 +08006677 if (cpu_has_vmx_tsc_scaling()) {
6678 kvm_has_tsc_control = true;
6679 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6680 kvm_tsc_scaling_ratio_frac_bits = 48;
6681 }
6682
Tiejun Chenbaa03522014-12-23 16:21:11 +08006683 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6684 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6685 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6686 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6687 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6688 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006689
Wanpeng Lic63e4562016-09-23 19:17:16 +08006690 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6691 vmx_msr_bitmap_legacy, PAGE_SIZE);
6692 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6693 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006694 memcpy(vmx_msr_bitmap_legacy_x2apic,
6695 vmx_msr_bitmap_legacy, PAGE_SIZE);
6696 memcpy(vmx_msr_bitmap_longmode_x2apic,
6697 vmx_msr_bitmap_longmode, PAGE_SIZE);
6698
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006699 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6700
Radim Krčmář40d83382016-09-29 22:41:31 +02006701 for (msr = 0x800; msr <= 0x8ff; msr++) {
6702 if (msr == 0x839 /* TMCCT */)
6703 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006704 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006705 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006706
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006707 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006708 * TPR reads and writes can be virtualized even if virtual interrupt
6709 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006710 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006711 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6712 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6713
Roman Kagan3ce424e2016-05-18 17:48:20 +03006714 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006715 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006716 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006717 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006718
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006719 if (enable_ept)
6720 vmx_enable_tdp();
6721 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006722 kvm_disable_tdp();
6723
6724 update_ple_window_actual_max();
6725
Kai Huang843e4332015-01-28 10:54:28 +08006726 /*
6727 * Only enable PML when hardware supports PML feature, and both EPT
6728 * and EPT A/D bit features are enabled -- PML depends on them to work.
6729 */
6730 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6731 enable_pml = 0;
6732
6733 if (!enable_pml) {
6734 kvm_x86_ops->slot_enable_log_dirty = NULL;
6735 kvm_x86_ops->slot_disable_log_dirty = NULL;
6736 kvm_x86_ops->flush_log_dirty = NULL;
6737 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6738 }
6739
Yunhong Jiang64672c92016-06-13 14:19:59 -07006740 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6741 u64 vmx_msr;
6742
6743 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6744 cpu_preemption_timer_multi =
6745 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6746 } else {
6747 kvm_x86_ops->set_hv_timer = NULL;
6748 kvm_x86_ops->cancel_hv_timer = NULL;
6749 }
6750
Feng Wubf9f6ac2015-09-18 22:29:55 +08006751 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6752
Ashok Rajc45dcc72016-06-22 14:59:56 +08006753 kvm_mce_cap_supported |= MCG_LMCE_P;
6754
Tiejun Chenf2c76482014-10-28 10:14:47 +08006755 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006756
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006757out:
Radim Krčmář23611332016-09-29 22:41:33 +02006758 for (i = 0; i < VMX_BITMAP_NR; i++)
6759 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006760
6761 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006762}
6763
6764static __exit void hardware_unsetup(void)
6765{
Radim Krčmář23611332016-09-29 22:41:33 +02006766 int i;
6767
6768 for (i = 0; i < VMX_BITMAP_NR; i++)
6769 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006770
Tiejun Chenf2c76482014-10-28 10:14:47 +08006771 free_kvm_area();
6772}
6773
Avi Kivity6aa8b732006-12-10 02:21:36 -08006774/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006775 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6776 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6777 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006778static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006779{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006780 if (ple_gap)
6781 grow_ple_window(vcpu);
6782
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08006783 /*
6784 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
6785 * VM-execution control is ignored if CPL > 0. OTOH, KVM
6786 * never set PAUSE_EXITING and just set PLE if supported,
6787 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
6788 */
6789 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006790 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006791}
6792
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006793static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006794{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006795 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006796}
6797
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006798static int handle_mwait(struct kvm_vcpu *vcpu)
6799{
6800 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6801 return handle_nop(vcpu);
6802}
6803
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006804static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6805{
6806 return 1;
6807}
6808
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006809static int handle_monitor(struct kvm_vcpu *vcpu)
6810{
6811 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6812 return handle_nop(vcpu);
6813}
6814
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006815/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006816 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6817 * We could reuse a single VMCS for all the L2 guests, but we also want the
6818 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6819 * allows keeping them loaded on the processor, and in the future will allow
6820 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6821 * every entry if they never change.
6822 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6823 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6824 *
6825 * The following functions allocate and free a vmcs02 in this pool.
6826 */
6827
6828/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6829static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6830{
6831 struct vmcs02_list *item;
6832 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6833 if (item->vmptr == vmx->nested.current_vmptr) {
6834 list_move(&item->list, &vmx->nested.vmcs02_pool);
6835 return &item->vmcs02;
6836 }
6837
6838 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6839 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006840 item = list_last_entry(&vmx->nested.vmcs02_pool,
6841 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006842 item->vmptr = vmx->nested.current_vmptr;
6843 list_move(&item->list, &vmx->nested.vmcs02_pool);
6844 return &item->vmcs02;
6845 }
6846
6847 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006848 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006849 if (!item)
6850 return NULL;
6851 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006852 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006853 if (!item->vmcs02.vmcs) {
6854 kfree(item);
6855 return NULL;
6856 }
6857 loaded_vmcs_init(&item->vmcs02);
6858 item->vmptr = vmx->nested.current_vmptr;
6859 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6860 vmx->nested.vmcs02_num++;
6861 return &item->vmcs02;
6862}
6863
6864/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6865static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6866{
6867 struct vmcs02_list *item;
6868 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6869 if (item->vmptr == vmptr) {
6870 free_loaded_vmcs(&item->vmcs02);
6871 list_del(&item->list);
6872 kfree(item);
6873 vmx->nested.vmcs02_num--;
6874 return;
6875 }
6876}
6877
6878/*
6879 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006880 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6881 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006882 */
6883static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6884{
6885 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006886
6887 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006888 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006889 /*
6890 * Something will leak if the above WARN triggers. Better than
6891 * a use-after-free.
6892 */
6893 if (vmx->loaded_vmcs == &item->vmcs02)
6894 continue;
6895
6896 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006897 list_del(&item->list);
6898 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006899 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006900 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006901}
6902
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006903/*
6904 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6905 * set the success or error code of an emulated VMX instruction, as specified
6906 * by Vol 2B, VMX Instruction Reference, "Conventions".
6907 */
6908static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6909{
6910 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6911 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6912 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6913}
6914
6915static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6916{
6917 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6918 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6919 X86_EFLAGS_SF | X86_EFLAGS_OF))
6920 | X86_EFLAGS_CF);
6921}
6922
Abel Gordon145c28d2013-04-18 14:36:55 +03006923static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006924 u32 vm_instruction_error)
6925{
6926 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6927 /*
6928 * failValid writes the error number to the current VMCS, which
6929 * can't be done there isn't a current VMCS.
6930 */
6931 nested_vmx_failInvalid(vcpu);
6932 return;
6933 }
6934 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6935 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6936 X86_EFLAGS_SF | X86_EFLAGS_OF))
6937 | X86_EFLAGS_ZF);
6938 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6939 /*
6940 * We don't need to force a shadow sync because
6941 * VM_INSTRUCTION_ERROR is not shadowed
6942 */
6943}
Abel Gordon145c28d2013-04-18 14:36:55 +03006944
Wincy Vanff651cb2014-12-11 08:52:58 +03006945static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6946{
6947 /* TODO: not to reset guest simply here. */
6948 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006949 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006950}
6951
Jan Kiszkaf41245002014-03-07 20:03:13 +01006952static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6953{
6954 struct vcpu_vmx *vmx =
6955 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6956
6957 vmx->nested.preemption_timer_expired = true;
6958 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6959 kvm_vcpu_kick(&vmx->vcpu);
6960
6961 return HRTIMER_NORESTART;
6962}
6963
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006964/*
Bandan Das19677e32014-05-06 02:19:15 -04006965 * Decode the memory-address operand of a vmx instruction, as recorded on an
6966 * exit caused by such an instruction (run by a guest hypervisor).
6967 * On success, returns 0. When the operand is invalid, returns 1 and throws
6968 * #UD or #GP.
6969 */
6970static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6971 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006972 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006973{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006974 gva_t off;
6975 bool exn;
6976 struct kvm_segment s;
6977
Bandan Das19677e32014-05-06 02:19:15 -04006978 /*
6979 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6980 * Execution", on an exit, vmx_instruction_info holds most of the
6981 * addressing components of the operand. Only the displacement part
6982 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6983 * For how an actual address is calculated from all these components,
6984 * refer to Vol. 1, "Operand Addressing".
6985 */
6986 int scaling = vmx_instruction_info & 3;
6987 int addr_size = (vmx_instruction_info >> 7) & 7;
6988 bool is_reg = vmx_instruction_info & (1u << 10);
6989 int seg_reg = (vmx_instruction_info >> 15) & 7;
6990 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6991 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6992 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6993 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6994
6995 if (is_reg) {
6996 kvm_queue_exception(vcpu, UD_VECTOR);
6997 return 1;
6998 }
6999
7000 /* Addr = segment_base + offset */
7001 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007002 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007003 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007004 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007005 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007006 off += kvm_register_read(vcpu, index_reg)<<scaling;
7007 vmx_get_segment(vcpu, &s, seg_reg);
7008 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007009
7010 if (addr_size == 1) /* 32 bit */
7011 *ret &= 0xffffffff;
7012
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007013 /* Checks for #GP/#SS exceptions. */
7014 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007015 if (is_long_mode(vcpu)) {
7016 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7017 * non-canonical form. This is the only check on the memory
7018 * destination for long mode!
7019 */
7020 exn = is_noncanonical_address(*ret);
7021 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007022 /* Protected mode: apply checks for segment validity in the
7023 * following order:
7024 * - segment type check (#GP(0) may be thrown)
7025 * - usability check (#GP(0)/#SS(0))
7026 * - limit check (#GP(0)/#SS(0))
7027 */
7028 if (wr)
7029 /* #GP(0) if the destination operand is located in a
7030 * read-only data segment or any code segment.
7031 */
7032 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7033 else
7034 /* #GP(0) if the source operand is located in an
7035 * execute-only code segment
7036 */
7037 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007038 if (exn) {
7039 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7040 return 1;
7041 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007042 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7043 */
7044 exn = (s.unusable != 0);
7045 /* Protected mode: #GP(0)/#SS(0) if the memory
7046 * operand is outside the segment limit.
7047 */
7048 exn = exn || (off + sizeof(u64) > s.limit);
7049 }
7050 if (exn) {
7051 kvm_queue_exception_e(vcpu,
7052 seg_reg == VCPU_SREG_SS ?
7053 SS_VECTOR : GP_VECTOR,
7054 0);
7055 return 1;
7056 }
7057
Bandan Das19677e32014-05-06 02:19:15 -04007058 return 0;
7059}
7060
Radim Krčmářcbf71272017-05-19 15:48:51 +02007061static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007062{
7063 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007064 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007065
7066 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007067 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007068 return 1;
7069
Radim Krčmářcbf71272017-05-19 15:48:51 +02007070 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7071 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007072 kvm_inject_page_fault(vcpu, &e);
7073 return 1;
7074 }
7075
Bandan Das3573e222014-05-06 02:19:16 -04007076 return 0;
7077}
7078
Jim Mattsone29acc52016-11-30 12:03:43 -08007079static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7080{
7081 struct vcpu_vmx *vmx = to_vmx(vcpu);
7082 struct vmcs *shadow_vmcs;
7083
7084 if (cpu_has_vmx_msr_bitmap()) {
7085 vmx->nested.msr_bitmap =
7086 (unsigned long *)__get_free_page(GFP_KERNEL);
7087 if (!vmx->nested.msr_bitmap)
7088 goto out_msr_bitmap;
7089 }
7090
7091 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7092 if (!vmx->nested.cached_vmcs12)
7093 goto out_cached_vmcs12;
7094
7095 if (enable_shadow_vmcs) {
7096 shadow_vmcs = alloc_vmcs();
7097 if (!shadow_vmcs)
7098 goto out_shadow_vmcs;
7099 /* mark vmcs as shadow */
7100 shadow_vmcs->revision_id |= (1u << 31);
7101 /* init shadow vmcs */
7102 vmcs_clear(shadow_vmcs);
7103 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7104 }
7105
7106 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7107 vmx->nested.vmcs02_num = 0;
7108
7109 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7110 HRTIMER_MODE_REL_PINNED);
7111 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7112
7113 vmx->nested.vmxon = true;
7114 return 0;
7115
7116out_shadow_vmcs:
7117 kfree(vmx->nested.cached_vmcs12);
7118
7119out_cached_vmcs12:
7120 free_page((unsigned long)vmx->nested.msr_bitmap);
7121
7122out_msr_bitmap:
7123 return -ENOMEM;
7124}
7125
Bandan Das3573e222014-05-06 02:19:16 -04007126/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007127 * Emulate the VMXON instruction.
7128 * Currently, we just remember that VMX is active, and do not save or even
7129 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7130 * do not currently need to store anything in that guest-allocated memory
7131 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7132 * argument is different from the VMXON pointer (which the spec says they do).
7133 */
7134static int handle_vmon(struct kvm_vcpu *vcpu)
7135{
Jim Mattsone29acc52016-11-30 12:03:43 -08007136 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007137 gpa_t vmptr;
7138 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007139 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007140 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7141 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007142
Jim Mattson70f3aac2017-04-26 08:53:46 -07007143 /*
7144 * The Intel VMX Instruction Reference lists a bunch of bits that are
7145 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7146 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7147 * Otherwise, we should fail with #UD. But most faulting conditions
7148 * have already been checked by hardware, prior to the VM-exit for
7149 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7150 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007151 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007152 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007153 kvm_queue_exception(vcpu, UD_VECTOR);
7154 return 1;
7155 }
7156
Abel Gordon145c28d2013-04-18 14:36:55 +03007157 if (vmx->nested.vmxon) {
7158 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007159 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007160 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007161
Haozhong Zhang3b840802016-06-22 14:59:54 +08007162 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007163 != VMXON_NEEDED_FEATURES) {
7164 kvm_inject_gp(vcpu, 0);
7165 return 1;
7166 }
7167
Radim Krčmářcbf71272017-05-19 15:48:51 +02007168 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007169 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007170
7171 /*
7172 * SDM 3: 24.11.5
7173 * The first 4 bytes of VMXON region contain the supported
7174 * VMCS revision identifier
7175 *
7176 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7177 * which replaces physical address width with 32
7178 */
7179 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7180 nested_vmx_failInvalid(vcpu);
7181 return kvm_skip_emulated_instruction(vcpu);
7182 }
7183
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007184 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7185 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007186 nested_vmx_failInvalid(vcpu);
7187 return kvm_skip_emulated_instruction(vcpu);
7188 }
7189 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7190 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007191 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007192 nested_vmx_failInvalid(vcpu);
7193 return kvm_skip_emulated_instruction(vcpu);
7194 }
7195 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007196 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007197
7198 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007199 ret = enter_vmx_operation(vcpu);
7200 if (ret)
7201 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007202
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007203 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007204 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007205}
7206
7207/*
7208 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7209 * for running VMX instructions (except VMXON, whose prerequisites are
7210 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007211 * Note that many of these exceptions have priority over VM exits, so they
7212 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007213 */
7214static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7215{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007216 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007217 kvm_queue_exception(vcpu, UD_VECTOR);
7218 return 0;
7219 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007220 return 1;
7221}
7222
David Matlack8ca44e82017-08-01 14:00:39 -07007223static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7224{
7225 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7226 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7227}
7228
Abel Gordone7953d72013-04-18 14:37:55 +03007229static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7230{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007231 if (vmx->nested.current_vmptr == -1ull)
7232 return;
7233
Abel Gordon012f83c2013-04-18 14:39:25 +03007234 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007235 /* copy to memory all shadowed fields in case
7236 they were modified */
7237 copy_shadow_to_vmcs12(vmx);
7238 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007239 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007240 }
Wincy Van705699a2015-02-03 23:58:17 +08007241 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007242
7243 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007244 kvm_vcpu_write_guest_page(&vmx->vcpu,
7245 vmx->nested.current_vmptr >> PAGE_SHIFT,
7246 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007247
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007248 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007249}
7250
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007251/*
7252 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7253 * just stops using VMX.
7254 */
7255static void free_nested(struct vcpu_vmx *vmx)
7256{
7257 if (!vmx->nested.vmxon)
7258 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007259
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007260 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007261 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007262 vmx->nested.posted_intr_nv = -1;
7263 vmx->nested.current_vmptr = -1ull;
Radim Krčmářd048c092016-08-08 20:16:22 +02007264 if (vmx->nested.msr_bitmap) {
7265 free_page((unsigned long)vmx->nested.msr_bitmap);
7266 vmx->nested.msr_bitmap = NULL;
7267 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007268 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007269 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007270 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7271 free_vmcs(vmx->vmcs01.shadow_vmcs);
7272 vmx->vmcs01.shadow_vmcs = NULL;
7273 }
David Matlack4f2777b2016-07-13 17:16:37 -07007274 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007275 /* Unpin physical memory we referred to in current vmcs02 */
7276 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007277 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007278 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007279 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007280 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007281 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007282 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007283 }
Wincy Van705699a2015-02-03 23:58:17 +08007284 if (vmx->nested.pi_desc_page) {
7285 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007286 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007287 vmx->nested.pi_desc_page = NULL;
7288 vmx->nested.pi_desc = NULL;
7289 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007290
7291 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007292}
7293
7294/* Emulate the VMXOFF instruction */
7295static int handle_vmoff(struct kvm_vcpu *vcpu)
7296{
7297 if (!nested_vmx_check_permission(vcpu))
7298 return 1;
7299 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007300 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007301 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007302}
7303
Nadav Har'El27d6c862011-05-25 23:06:59 +03007304/* Emulate the VMCLEAR instruction */
7305static int handle_vmclear(struct kvm_vcpu *vcpu)
7306{
7307 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007308 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007309 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007310
7311 if (!nested_vmx_check_permission(vcpu))
7312 return 1;
7313
Radim Krčmářcbf71272017-05-19 15:48:51 +02007314 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007315 return 1;
7316
Radim Krčmářcbf71272017-05-19 15:48:51 +02007317 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7318 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7319 return kvm_skip_emulated_instruction(vcpu);
7320 }
7321
7322 if (vmptr == vmx->nested.vmxon_ptr) {
7323 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7324 return kvm_skip_emulated_instruction(vcpu);
7325 }
7326
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007327 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007328 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007329
Jim Mattson587d7e722017-03-02 12:41:48 -08007330 kvm_vcpu_write_guest(vcpu,
7331 vmptr + offsetof(struct vmcs12, launch_state),
7332 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007333
7334 nested_free_vmcs02(vmx, vmptr);
7335
Nadav Har'El27d6c862011-05-25 23:06:59 +03007336 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007337 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007338}
7339
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007340static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7341
7342/* Emulate the VMLAUNCH instruction */
7343static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7344{
7345 return nested_vmx_run(vcpu, true);
7346}
7347
7348/* Emulate the VMRESUME instruction */
7349static int handle_vmresume(struct kvm_vcpu *vcpu)
7350{
7351
7352 return nested_vmx_run(vcpu, false);
7353}
7354
Nadav Har'El49f705c2011-05-25 23:08:30 +03007355/*
7356 * Read a vmcs12 field. Since these can have varying lengths and we return
7357 * one type, we chose the biggest type (u64) and zero-extend the return value
7358 * to that size. Note that the caller, handle_vmread, might need to use only
7359 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7360 * 64-bit fields are to be returned).
7361 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007362static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7363 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007364{
7365 short offset = vmcs_field_to_offset(field);
7366 char *p;
7367
7368 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007369 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007370
7371 p = ((char *)(get_vmcs12(vcpu))) + offset;
7372
7373 switch (vmcs_field_type(field)) {
7374 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7375 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007376 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007377 case VMCS_FIELD_TYPE_U16:
7378 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007379 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007380 case VMCS_FIELD_TYPE_U32:
7381 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007382 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007383 case VMCS_FIELD_TYPE_U64:
7384 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007385 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007386 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007387 WARN_ON(1);
7388 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007389 }
7390}
7391
Abel Gordon20b97fe2013-04-18 14:36:25 +03007392
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007393static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7394 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007395 short offset = vmcs_field_to_offset(field);
7396 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7397 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007398 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007399
7400 switch (vmcs_field_type(field)) {
7401 case VMCS_FIELD_TYPE_U16:
7402 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007403 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007404 case VMCS_FIELD_TYPE_U32:
7405 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007406 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007407 case VMCS_FIELD_TYPE_U64:
7408 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007409 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007410 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7411 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007412 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007413 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007414 WARN_ON(1);
7415 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007416 }
7417
7418}
7419
Abel Gordon16f5b902013-04-18 14:38:25 +03007420static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7421{
7422 int i;
7423 unsigned long field;
7424 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007425 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007426 const unsigned long *fields = shadow_read_write_fields;
7427 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007428
Jan Kiszka282da872014-10-08 18:05:39 +02007429 preempt_disable();
7430
Abel Gordon16f5b902013-04-18 14:38:25 +03007431 vmcs_load(shadow_vmcs);
7432
7433 for (i = 0; i < num_fields; i++) {
7434 field = fields[i];
7435 switch (vmcs_field_type(field)) {
7436 case VMCS_FIELD_TYPE_U16:
7437 field_value = vmcs_read16(field);
7438 break;
7439 case VMCS_FIELD_TYPE_U32:
7440 field_value = vmcs_read32(field);
7441 break;
7442 case VMCS_FIELD_TYPE_U64:
7443 field_value = vmcs_read64(field);
7444 break;
7445 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7446 field_value = vmcs_readl(field);
7447 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007448 default:
7449 WARN_ON(1);
7450 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007451 }
7452 vmcs12_write_any(&vmx->vcpu, field, field_value);
7453 }
7454
7455 vmcs_clear(shadow_vmcs);
7456 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007457
7458 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007459}
7460
Abel Gordonc3114422013-04-18 14:38:55 +03007461static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7462{
Mathias Krausec2bae892013-06-26 20:36:21 +02007463 const unsigned long *fields[] = {
7464 shadow_read_write_fields,
7465 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007466 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007467 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007468 max_shadow_read_write_fields,
7469 max_shadow_read_only_fields
7470 };
7471 int i, q;
7472 unsigned long field;
7473 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007474 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007475
7476 vmcs_load(shadow_vmcs);
7477
Mathias Krausec2bae892013-06-26 20:36:21 +02007478 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007479 for (i = 0; i < max_fields[q]; i++) {
7480 field = fields[q][i];
7481 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7482
7483 switch (vmcs_field_type(field)) {
7484 case VMCS_FIELD_TYPE_U16:
7485 vmcs_write16(field, (u16)field_value);
7486 break;
7487 case VMCS_FIELD_TYPE_U32:
7488 vmcs_write32(field, (u32)field_value);
7489 break;
7490 case VMCS_FIELD_TYPE_U64:
7491 vmcs_write64(field, (u64)field_value);
7492 break;
7493 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7494 vmcs_writel(field, (long)field_value);
7495 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007496 default:
7497 WARN_ON(1);
7498 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007499 }
7500 }
7501 }
7502
7503 vmcs_clear(shadow_vmcs);
7504 vmcs_load(vmx->loaded_vmcs->vmcs);
7505}
7506
Nadav Har'El49f705c2011-05-25 23:08:30 +03007507/*
7508 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7509 * used before) all generate the same failure when it is missing.
7510 */
7511static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7512{
7513 struct vcpu_vmx *vmx = to_vmx(vcpu);
7514 if (vmx->nested.current_vmptr == -1ull) {
7515 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007516 return 0;
7517 }
7518 return 1;
7519}
7520
7521static int handle_vmread(struct kvm_vcpu *vcpu)
7522{
7523 unsigned long field;
7524 u64 field_value;
7525 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7526 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7527 gva_t gva = 0;
7528
Kyle Hueyeb277562016-11-29 12:40:39 -08007529 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007530 return 1;
7531
Kyle Huey6affcbe2016-11-29 12:40:40 -08007532 if (!nested_vmx_check_vmcs12(vcpu))
7533 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007534
Nadav Har'El49f705c2011-05-25 23:08:30 +03007535 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007536 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007537 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007538 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007539 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007540 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007541 }
7542 /*
7543 * Now copy part of this value to register or memory, as requested.
7544 * Note that the number of bits actually copied is 32 or 64 depending
7545 * on the guest's mode (32 or 64 bit), not on the given field's length.
7546 */
7547 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007548 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007549 field_value);
7550 } else {
7551 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007552 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007553 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007554 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007555 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7556 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7557 }
7558
7559 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007560 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007561}
7562
7563
7564static int handle_vmwrite(struct kvm_vcpu *vcpu)
7565{
7566 unsigned long field;
7567 gva_t gva;
7568 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7569 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007570 /* The value to write might be 32 or 64 bits, depending on L1's long
7571 * mode, and eventually we need to write that into a field of several
7572 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007573 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007574 * bits into the vmcs12 field.
7575 */
7576 u64 field_value = 0;
7577 struct x86_exception e;
7578
Kyle Hueyeb277562016-11-29 12:40:39 -08007579 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007580 return 1;
7581
Kyle Huey6affcbe2016-11-29 12:40:40 -08007582 if (!nested_vmx_check_vmcs12(vcpu))
7583 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007584
Nadav Har'El49f705c2011-05-25 23:08:30 +03007585 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007586 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007587 (((vmx_instruction_info) >> 3) & 0xf));
7588 else {
7589 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007590 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007591 return 1;
7592 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007593 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007594 kvm_inject_page_fault(vcpu, &e);
7595 return 1;
7596 }
7597 }
7598
7599
Nadav Amit27e6fb52014-06-18 17:19:26 +03007600 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007601 if (vmcs_field_readonly(field)) {
7602 nested_vmx_failValid(vcpu,
7603 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007604 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007605 }
7606
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007607 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007608 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007609 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007610 }
7611
7612 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007613 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007614}
7615
Jim Mattsona8bc2842016-11-30 12:03:44 -08007616static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7617{
7618 vmx->nested.current_vmptr = vmptr;
7619 if (enable_shadow_vmcs) {
7620 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7621 SECONDARY_EXEC_SHADOW_VMCS);
7622 vmcs_write64(VMCS_LINK_POINTER,
7623 __pa(vmx->vmcs01.shadow_vmcs));
7624 vmx->nested.sync_shadow_vmcs = true;
7625 }
7626}
7627
Nadav Har'El63846662011-05-25 23:07:29 +03007628/* Emulate the VMPTRLD instruction */
7629static int handle_vmptrld(struct kvm_vcpu *vcpu)
7630{
7631 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007632 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007633
7634 if (!nested_vmx_check_permission(vcpu))
7635 return 1;
7636
Radim Krčmářcbf71272017-05-19 15:48:51 +02007637 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007638 return 1;
7639
Radim Krčmářcbf71272017-05-19 15:48:51 +02007640 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7641 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7642 return kvm_skip_emulated_instruction(vcpu);
7643 }
7644
7645 if (vmptr == vmx->nested.vmxon_ptr) {
7646 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7647 return kvm_skip_emulated_instruction(vcpu);
7648 }
7649
Nadav Har'El63846662011-05-25 23:07:29 +03007650 if (vmx->nested.current_vmptr != vmptr) {
7651 struct vmcs12 *new_vmcs12;
7652 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007653 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7654 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03007655 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007656 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007657 }
7658 new_vmcs12 = kmap(page);
7659 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7660 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007661 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03007662 nested_vmx_failValid(vcpu,
7663 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007664 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007665 }
Nadav Har'El63846662011-05-25 23:07:29 +03007666
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007667 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007668 /*
7669 * Load VMCS12 from guest memory since it is not already
7670 * cached.
7671 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007672 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7673 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007674 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007675
Jim Mattsona8bc2842016-11-30 12:03:44 -08007676 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007677 }
7678
7679 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007680 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007681}
7682
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007683/* Emulate the VMPTRST instruction */
7684static int handle_vmptrst(struct kvm_vcpu *vcpu)
7685{
7686 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7687 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7688 gva_t vmcs_gva;
7689 struct x86_exception e;
7690
7691 if (!nested_vmx_check_permission(vcpu))
7692 return 1;
7693
7694 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007695 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007696 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007697 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007698 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7699 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7700 sizeof(u64), &e)) {
7701 kvm_inject_page_fault(vcpu, &e);
7702 return 1;
7703 }
7704 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007705 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007706}
7707
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007708/* Emulate the INVEPT instruction */
7709static int handle_invept(struct kvm_vcpu *vcpu)
7710{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007712 u32 vmx_instruction_info, types;
7713 unsigned long type;
7714 gva_t gva;
7715 struct x86_exception e;
7716 struct {
7717 u64 eptp, gpa;
7718 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007719
Wincy Vanb9c237b2015-02-03 23:56:30 +08007720 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7721 SECONDARY_EXEC_ENABLE_EPT) ||
7722 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007723 kvm_queue_exception(vcpu, UD_VECTOR);
7724 return 1;
7725 }
7726
7727 if (!nested_vmx_check_permission(vcpu))
7728 return 1;
7729
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007730 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007731 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007732
Wincy Vanb9c237b2015-02-03 23:56:30 +08007733 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007734
Jim Mattson85c856b2016-10-26 08:38:38 -07007735 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007736 nested_vmx_failValid(vcpu,
7737 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007738 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007739 }
7740
7741 /* According to the Intel VMX instruction reference, the memory
7742 * operand is read even if it isn't needed (e.g., for type==global)
7743 */
7744 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007745 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007746 return 1;
7747 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7748 sizeof(operand), &e)) {
7749 kvm_inject_page_fault(vcpu, &e);
7750 return 1;
7751 }
7752
7753 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007754 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007755 /*
7756 * TODO: track mappings and invalidate
7757 * single context requests appropriately
7758 */
7759 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007760 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007761 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007762 nested_vmx_succeed(vcpu);
7763 break;
7764 default:
7765 BUG_ON(1);
7766 break;
7767 }
7768
Kyle Huey6affcbe2016-11-29 12:40:40 -08007769 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007770}
7771
Petr Matouseka642fc32014-09-23 20:22:30 +02007772static int handle_invvpid(struct kvm_vcpu *vcpu)
7773{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007774 struct vcpu_vmx *vmx = to_vmx(vcpu);
7775 u32 vmx_instruction_info;
7776 unsigned long type, types;
7777 gva_t gva;
7778 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007779 struct {
7780 u64 vpid;
7781 u64 gla;
7782 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007783
7784 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7785 SECONDARY_EXEC_ENABLE_VPID) ||
7786 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7787 kvm_queue_exception(vcpu, UD_VECTOR);
7788 return 1;
7789 }
7790
7791 if (!nested_vmx_check_permission(vcpu))
7792 return 1;
7793
7794 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7795 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7796
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007797 types = (vmx->nested.nested_vmx_vpid_caps &
7798 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007799
Jim Mattson85c856b2016-10-26 08:38:38 -07007800 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007801 nested_vmx_failValid(vcpu,
7802 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007803 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007804 }
7805
7806 /* according to the intel vmx instruction reference, the memory
7807 * operand is read even if it isn't needed (e.g., for type==global)
7808 */
7809 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7810 vmx_instruction_info, false, &gva))
7811 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007812 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7813 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007814 kvm_inject_page_fault(vcpu, &e);
7815 return 1;
7816 }
Jim Mattson40352602017-06-28 09:37:37 -07007817 if (operand.vpid >> 16) {
7818 nested_vmx_failValid(vcpu,
7819 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7820 return kvm_skip_emulated_instruction(vcpu);
7821 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007822
7823 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007824 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007825 if (is_noncanonical_address(operand.gla)) {
7826 nested_vmx_failValid(vcpu,
7827 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7828 return kvm_skip_emulated_instruction(vcpu);
7829 }
7830 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007831 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007832 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007833 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007834 nested_vmx_failValid(vcpu,
7835 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007836 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007837 }
7838 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007839 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007840 break;
7841 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007842 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007843 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007844 }
7845
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007846 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7847 nested_vmx_succeed(vcpu);
7848
Kyle Huey6affcbe2016-11-29 12:40:40 -08007849 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007850}
7851
Kai Huang843e4332015-01-28 10:54:28 +08007852static int handle_pml_full(struct kvm_vcpu *vcpu)
7853{
7854 unsigned long exit_qualification;
7855
7856 trace_kvm_pml_full(vcpu->vcpu_id);
7857
7858 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7859
7860 /*
7861 * PML buffer FULL happened while executing iret from NMI,
7862 * "blocked by NMI" bit has to be set before next VM entry.
7863 */
7864 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007865 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7866 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7867 GUEST_INTR_STATE_NMI);
7868
7869 /*
7870 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7871 * here.., and there's no userspace involvement needed for PML.
7872 */
7873 return 1;
7874}
7875
Yunhong Jiang64672c92016-06-13 14:19:59 -07007876static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7877{
7878 kvm_lapic_expired_hv_timer(vcpu);
7879 return 1;
7880}
7881
Bandan Das41ab9372017-08-03 15:54:43 -04007882static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
7883{
7884 struct vcpu_vmx *vmx = to_vmx(vcpu);
7885 u64 mask = address & 0x7;
7886 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7887
7888 /* Check for memory type validity */
7889 switch (mask) {
7890 case 0:
7891 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_UC_BIT))
7892 return false;
7893 break;
7894 case 6:
7895 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_WB_BIT))
7896 return false;
7897 break;
7898 default:
7899 return false;
7900 }
7901
7902 /* Bits 5:3 must be 3 */
7903 if (((address >> VMX_EPT_GAW_EPTP_SHIFT) & 0x7) != VMX_EPT_DEFAULT_GAW)
7904 return false;
7905
7906 /* Reserved bits should not be set */
7907 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
7908 return false;
7909
7910 /* AD, if set, should be supported */
7911 if ((address & VMX_EPT_AD_ENABLE_BIT)) {
7912 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPT_AD_BIT))
7913 return false;
7914 }
7915
7916 return true;
7917}
7918
7919static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
7920 struct vmcs12 *vmcs12)
7921{
7922 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
7923 u64 address;
7924 bool accessed_dirty;
7925 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
7926
7927 if (!nested_cpu_has_eptp_switching(vmcs12) ||
7928 !nested_cpu_has_ept(vmcs12))
7929 return 1;
7930
7931 if (index >= VMFUNC_EPTP_ENTRIES)
7932 return 1;
7933
7934
7935 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
7936 &address, index * 8, 8))
7937 return 1;
7938
7939 accessed_dirty = !!(address & VMX_EPT_AD_ENABLE_BIT);
7940
7941 /*
7942 * If the (L2) guest does a vmfunc to the currently
7943 * active ept pointer, we don't have to do anything else
7944 */
7945 if (vmcs12->ept_pointer != address) {
7946 if (!valid_ept_address(vcpu, address))
7947 return 1;
7948
7949 kvm_mmu_unload(vcpu);
7950 mmu->ept_ad = accessed_dirty;
7951 mmu->base_role.ad_disabled = !accessed_dirty;
7952 vmcs12->ept_pointer = address;
7953 /*
7954 * TODO: Check what's the correct approach in case
7955 * mmu reload fails. Currently, we just let the next
7956 * reload potentially fail
7957 */
7958 kvm_mmu_reload(vcpu);
7959 }
7960
7961 return 0;
7962}
7963
Bandan Das2a499e42017-08-03 15:54:41 -04007964static int handle_vmfunc(struct kvm_vcpu *vcpu)
7965{
Bandan Das27c42a12017-08-03 15:54:42 -04007966 struct vcpu_vmx *vmx = to_vmx(vcpu);
7967 struct vmcs12 *vmcs12;
7968 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
7969
7970 /*
7971 * VMFUNC is only supported for nested guests, but we always enable the
7972 * secondary control for simplicity; for non-nested mode, fake that we
7973 * didn't by injecting #UD.
7974 */
7975 if (!is_guest_mode(vcpu)) {
7976 kvm_queue_exception(vcpu, UD_VECTOR);
7977 return 1;
7978 }
7979
7980 vmcs12 = get_vmcs12(vcpu);
7981 if ((vmcs12->vm_function_control & (1 << function)) == 0)
7982 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04007983
7984 switch (function) {
7985 case 0:
7986 if (nested_vmx_eptp_switching(vcpu, vmcs12))
7987 goto fail;
7988 break;
7989 default:
7990 goto fail;
7991 }
7992 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04007993
7994fail:
7995 nested_vmx_vmexit(vcpu, vmx->exit_reason,
7996 vmcs_read32(VM_EXIT_INTR_INFO),
7997 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04007998 return 1;
7999}
8000
Nadav Har'El0140cae2011-05-25 23:06:28 +03008001/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008002 * The exit handlers return 1 if the exit was handled fully and guest execution
8003 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8004 * to be done to userspace and return 0.
8005 */
Mathias Krause772e0312012-08-30 01:30:19 +02008006static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008007 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8008 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008009 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008010 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008011 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008012 [EXIT_REASON_CR_ACCESS] = handle_cr,
8013 [EXIT_REASON_DR_ACCESS] = handle_dr,
8014 [EXIT_REASON_CPUID] = handle_cpuid,
8015 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8016 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8017 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8018 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008019 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008020 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008021 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008022 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008023 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008024 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008025 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008026 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008027 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008028 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008029 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008030 [EXIT_REASON_VMOFF] = handle_vmoff,
8031 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008032 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8033 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008034 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008035 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008036 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008037 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008038 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008039 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008040 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8041 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008042 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008043 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008044 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008045 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008046 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008047 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008048 [EXIT_REASON_XSAVES] = handle_xsaves,
8049 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008050 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008051 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008052 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008053};
8054
8055static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008056 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008057
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008058static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8059 struct vmcs12 *vmcs12)
8060{
8061 unsigned long exit_qualification;
8062 gpa_t bitmap, last_bitmap;
8063 unsigned int port;
8064 int size;
8065 u8 b;
8066
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008067 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008068 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008069
8070 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8071
8072 port = exit_qualification >> 16;
8073 size = (exit_qualification & 7) + 1;
8074
8075 last_bitmap = (gpa_t)-1;
8076 b = -1;
8077
8078 while (size > 0) {
8079 if (port < 0x8000)
8080 bitmap = vmcs12->io_bitmap_a;
8081 else if (port < 0x10000)
8082 bitmap = vmcs12->io_bitmap_b;
8083 else
Joe Perches1d804d02015-03-30 16:46:09 -07008084 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008085 bitmap += (port & 0x7fff) / 8;
8086
8087 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008088 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008089 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008090 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008091 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008092
8093 port++;
8094 size--;
8095 last_bitmap = bitmap;
8096 }
8097
Joe Perches1d804d02015-03-30 16:46:09 -07008098 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008099}
8100
Nadav Har'El644d7112011-05-25 23:12:35 +03008101/*
8102 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8103 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8104 * disinterest in the current event (read or write a specific MSR) by using an
8105 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8106 */
8107static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8108 struct vmcs12 *vmcs12, u32 exit_reason)
8109{
8110 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8111 gpa_t bitmap;
8112
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008113 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008114 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008115
8116 /*
8117 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8118 * for the four combinations of read/write and low/high MSR numbers.
8119 * First we need to figure out which of the four to use:
8120 */
8121 bitmap = vmcs12->msr_bitmap;
8122 if (exit_reason == EXIT_REASON_MSR_WRITE)
8123 bitmap += 2048;
8124 if (msr_index >= 0xc0000000) {
8125 msr_index -= 0xc0000000;
8126 bitmap += 1024;
8127 }
8128
8129 /* Then read the msr_index'th bit from this bitmap: */
8130 if (msr_index < 1024*8) {
8131 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008132 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008133 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008134 return 1 & (b >> (msr_index & 7));
8135 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008136 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008137}
8138
8139/*
8140 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8141 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8142 * intercept (via guest_host_mask etc.) the current event.
8143 */
8144static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8145 struct vmcs12 *vmcs12)
8146{
8147 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8148 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008149 int reg;
8150 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008151
8152 switch ((exit_qualification >> 4) & 3) {
8153 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008154 reg = (exit_qualification >> 8) & 15;
8155 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008156 switch (cr) {
8157 case 0:
8158 if (vmcs12->cr0_guest_host_mask &
8159 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008160 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008161 break;
8162 case 3:
8163 if ((vmcs12->cr3_target_count >= 1 &&
8164 vmcs12->cr3_target_value0 == val) ||
8165 (vmcs12->cr3_target_count >= 2 &&
8166 vmcs12->cr3_target_value1 == val) ||
8167 (vmcs12->cr3_target_count >= 3 &&
8168 vmcs12->cr3_target_value2 == val) ||
8169 (vmcs12->cr3_target_count >= 4 &&
8170 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008171 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008172 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008173 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008174 break;
8175 case 4:
8176 if (vmcs12->cr4_guest_host_mask &
8177 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008178 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008179 break;
8180 case 8:
8181 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008182 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008183 break;
8184 }
8185 break;
8186 case 2: /* clts */
8187 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8188 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008189 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008190 break;
8191 case 1: /* mov from cr */
8192 switch (cr) {
8193 case 3:
8194 if (vmcs12->cpu_based_vm_exec_control &
8195 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008196 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008197 break;
8198 case 8:
8199 if (vmcs12->cpu_based_vm_exec_control &
8200 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008201 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008202 break;
8203 }
8204 break;
8205 case 3: /* lmsw */
8206 /*
8207 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8208 * cr0. Other attempted changes are ignored, with no exit.
8209 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008210 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008211 if (vmcs12->cr0_guest_host_mask & 0xe &
8212 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008213 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008214 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8215 !(vmcs12->cr0_read_shadow & 0x1) &&
8216 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008217 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008218 break;
8219 }
Joe Perches1d804d02015-03-30 16:46:09 -07008220 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008221}
8222
8223/*
8224 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8225 * should handle it ourselves in L0 (and then continue L2). Only call this
8226 * when in is_guest_mode (L2).
8227 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008228static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008229{
Nadav Har'El644d7112011-05-25 23:12:35 +03008230 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8231 struct vcpu_vmx *vmx = to_vmx(vcpu);
8232 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8233
Jan Kiszka542060e2014-01-04 18:47:21 +01008234 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8235 vmcs_readl(EXIT_QUALIFICATION),
8236 vmx->idt_vectoring_info,
8237 intr_info,
8238 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8239 KVM_ISA_VMX);
8240
David Matlackc9f04402017-08-01 14:00:40 -07008241 /*
8242 * The host physical addresses of some pages of guest memory
8243 * are loaded into VMCS02 (e.g. L1's Virtual APIC Page). The CPU
8244 * may write to these pages via their host physical address while
8245 * L2 is running, bypassing any address-translation-based dirty
8246 * tracking (e.g. EPT write protection).
8247 *
8248 * Mark them dirty on every exit from L2 to prevent them from
8249 * getting out of sync with dirty tracking.
8250 */
8251 nested_mark_vmcs12_pages_dirty(vcpu);
8252
Nadav Har'El644d7112011-05-25 23:12:35 +03008253 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008254 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008255
8256 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008257 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8258 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008259 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008260 }
8261
8262 switch (exit_reason) {
8263 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008264 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008265 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008266 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008267 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008268 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008269 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008270 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008271 else if (is_debug(intr_info) &&
8272 vcpu->guest_debug &
8273 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8274 return false;
8275 else if (is_breakpoint(intr_info) &&
8276 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8277 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008278 return vmcs12->exception_bitmap &
8279 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8280 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008281 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008282 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008283 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008284 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008285 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008286 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008287 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008288 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008289 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008290 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008291 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008292 case EXIT_REASON_HLT:
8293 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8294 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008295 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008296 case EXIT_REASON_INVLPG:
8297 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8298 case EXIT_REASON_RDPMC:
8299 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008300 case EXIT_REASON_RDRAND:
8301 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8302 case EXIT_REASON_RDSEED:
8303 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008304 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008305 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8306 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8307 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8308 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8309 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8310 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008311 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008312 /*
8313 * VMX instructions trap unconditionally. This allows L1 to
8314 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8315 */
Joe Perches1d804d02015-03-30 16:46:09 -07008316 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008317 case EXIT_REASON_CR_ACCESS:
8318 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8319 case EXIT_REASON_DR_ACCESS:
8320 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8321 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008322 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008323 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8324 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008325 case EXIT_REASON_MSR_READ:
8326 case EXIT_REASON_MSR_WRITE:
8327 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8328 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008329 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008330 case EXIT_REASON_MWAIT_INSTRUCTION:
8331 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008332 case EXIT_REASON_MONITOR_TRAP_FLAG:
8333 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008334 case EXIT_REASON_MONITOR_INSTRUCTION:
8335 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8336 case EXIT_REASON_PAUSE_INSTRUCTION:
8337 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8338 nested_cpu_has2(vmcs12,
8339 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8340 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008341 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008342 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008343 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008344 case EXIT_REASON_APIC_ACCESS:
8345 return nested_cpu_has2(vmcs12,
8346 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008347 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008348 case EXIT_REASON_EOI_INDUCED:
8349 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008350 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008351 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008352 /*
8353 * L0 always deals with the EPT violation. If nested EPT is
8354 * used, and the nested mmu code discovers that the address is
8355 * missing in the guest EPT table (EPT12), the EPT violation
8356 * will be injected with nested_ept_inject_page_fault()
8357 */
Joe Perches1d804d02015-03-30 16:46:09 -07008358 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008359 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008360 /*
8361 * L2 never uses directly L1's EPT, but rather L0's own EPT
8362 * table (shadow on EPT) or a merged EPT table that L0 built
8363 * (EPT on EPT). So any problems with the structure of the
8364 * table is L0's fault.
8365 */
Joe Perches1d804d02015-03-30 16:46:09 -07008366 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008367 case EXIT_REASON_INVPCID:
8368 return
8369 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8370 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008371 case EXIT_REASON_WBINVD:
8372 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8373 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008374 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008375 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8376 /*
8377 * This should never happen, since it is not possible to
8378 * set XSS to a non-zero value---neither in L1 nor in L2.
8379 * If if it were, XSS would have to be checked against
8380 * the XSS exit bitmap in vmcs12.
8381 */
8382 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008383 case EXIT_REASON_PREEMPTION_TIMER:
8384 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008385 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008386 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008387 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008388 case EXIT_REASON_VMFUNC:
8389 /* VM functions are emulated through L2->L0 vmexits. */
8390 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008391 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008392 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008393 }
8394}
8395
Paolo Bonzini7313c692017-07-27 10:31:25 +02008396static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8397{
8398 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8399
8400 /*
8401 * At this point, the exit interruption info in exit_intr_info
8402 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8403 * we need to query the in-kernel LAPIC.
8404 */
8405 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8406 if ((exit_intr_info &
8407 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8408 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8409 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8410 vmcs12->vm_exit_intr_error_code =
8411 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8412 }
8413
8414 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8415 vmcs_readl(EXIT_QUALIFICATION));
8416 return 1;
8417}
8418
Avi Kivity586f9602010-11-18 13:09:54 +02008419static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8420{
8421 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8422 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8423}
8424
Kai Huanga3eaa862015-11-04 13:46:05 +08008425static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008426{
Kai Huanga3eaa862015-11-04 13:46:05 +08008427 if (vmx->pml_pg) {
8428 __free_page(vmx->pml_pg);
8429 vmx->pml_pg = NULL;
8430 }
Kai Huang843e4332015-01-28 10:54:28 +08008431}
8432
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008433static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008434{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008435 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008436 u64 *pml_buf;
8437 u16 pml_idx;
8438
8439 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8440
8441 /* Do nothing if PML buffer is empty */
8442 if (pml_idx == (PML_ENTITY_NUM - 1))
8443 return;
8444
8445 /* PML index always points to next available PML buffer entity */
8446 if (pml_idx >= PML_ENTITY_NUM)
8447 pml_idx = 0;
8448 else
8449 pml_idx++;
8450
8451 pml_buf = page_address(vmx->pml_pg);
8452 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8453 u64 gpa;
8454
8455 gpa = pml_buf[pml_idx];
8456 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008457 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008458 }
8459
8460 /* reset PML index */
8461 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8462}
8463
8464/*
8465 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8466 * Called before reporting dirty_bitmap to userspace.
8467 */
8468static void kvm_flush_pml_buffers(struct kvm *kvm)
8469{
8470 int i;
8471 struct kvm_vcpu *vcpu;
8472 /*
8473 * We only need to kick vcpu out of guest mode here, as PML buffer
8474 * is flushed at beginning of all VMEXITs, and it's obvious that only
8475 * vcpus running in guest are possible to have unflushed GPAs in PML
8476 * buffer.
8477 */
8478 kvm_for_each_vcpu(i, vcpu, kvm)
8479 kvm_vcpu_kick(vcpu);
8480}
8481
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008482static void vmx_dump_sel(char *name, uint32_t sel)
8483{
8484 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008485 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008486 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8487 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8488 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8489}
8490
8491static void vmx_dump_dtsel(char *name, uint32_t limit)
8492{
8493 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8494 name, vmcs_read32(limit),
8495 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8496}
8497
8498static void dump_vmcs(void)
8499{
8500 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8501 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8502 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8503 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8504 u32 secondary_exec_control = 0;
8505 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008506 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008507 int i, n;
8508
8509 if (cpu_has_secondary_exec_ctrls())
8510 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8511
8512 pr_err("*** Guest State ***\n");
8513 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8514 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8515 vmcs_readl(CR0_GUEST_HOST_MASK));
8516 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8517 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8518 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8519 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8520 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8521 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008522 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8523 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8524 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8525 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008526 }
8527 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8528 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8529 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8530 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8531 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8532 vmcs_readl(GUEST_SYSENTER_ESP),
8533 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8534 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8535 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8536 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8537 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8538 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8539 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8540 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8541 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8542 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8543 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8544 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8545 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008546 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8547 efer, vmcs_read64(GUEST_IA32_PAT));
8548 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8549 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008550 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8551 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008552 pr_err("PerfGlobCtl = 0x%016llx\n",
8553 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008554 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008555 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008556 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8557 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8558 vmcs_read32(GUEST_ACTIVITY_STATE));
8559 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8560 pr_err("InterruptStatus = %04x\n",
8561 vmcs_read16(GUEST_INTR_STATUS));
8562
8563 pr_err("*** Host State ***\n");
8564 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8565 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8566 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8567 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8568 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8569 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8570 vmcs_read16(HOST_TR_SELECTOR));
8571 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8572 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8573 vmcs_readl(HOST_TR_BASE));
8574 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8575 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8576 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8577 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8578 vmcs_readl(HOST_CR4));
8579 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8580 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8581 vmcs_read32(HOST_IA32_SYSENTER_CS),
8582 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8583 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008584 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8585 vmcs_read64(HOST_IA32_EFER),
8586 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008587 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008588 pr_err("PerfGlobCtl = 0x%016llx\n",
8589 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008590
8591 pr_err("*** Control State ***\n");
8592 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8593 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8594 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8595 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8596 vmcs_read32(EXCEPTION_BITMAP),
8597 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8598 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8599 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8600 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8601 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8602 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8603 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8604 vmcs_read32(VM_EXIT_INTR_INFO),
8605 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8606 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8607 pr_err(" reason=%08x qualification=%016lx\n",
8608 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8609 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8610 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8611 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008612 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008613 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008614 pr_err("TSC Multiplier = 0x%016llx\n",
8615 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008616 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8617 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8618 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8619 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8620 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008621 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008622 n = vmcs_read32(CR3_TARGET_COUNT);
8623 for (i = 0; i + 1 < n; i += 4)
8624 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8625 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8626 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8627 if (i < n)
8628 pr_err("CR3 target%u=%016lx\n",
8629 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8630 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8631 pr_err("PLE Gap=%08x Window=%08x\n",
8632 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8633 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8634 pr_err("Virtual processor ID = 0x%04x\n",
8635 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8636}
8637
Avi Kivity6aa8b732006-12-10 02:21:36 -08008638/*
8639 * The guest has exited. See if we can fix it or if we need userspace
8640 * assistance.
8641 */
Avi Kivity851ba692009-08-24 11:10:17 +03008642static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008643{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008644 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008645 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008646 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008647
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008648 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8649
Kai Huang843e4332015-01-28 10:54:28 +08008650 /*
8651 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8652 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8653 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8654 * mode as if vcpus is in root mode, the PML buffer must has been
8655 * flushed already.
8656 */
8657 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008658 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008659
Mohammed Gamal80ced182009-09-01 12:48:18 +02008660 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008661 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008662 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008663
Paolo Bonzini7313c692017-07-27 10:31:25 +02008664 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8665 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008666
Mohammed Gamal51207022010-05-31 22:40:54 +03008667 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008668 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008669 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8670 vcpu->run->fail_entry.hardware_entry_failure_reason
8671 = exit_reason;
8672 return 0;
8673 }
8674
Avi Kivity29bd8a72007-09-10 17:27:03 +03008675 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008676 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8677 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008678 = vmcs_read32(VM_INSTRUCTION_ERROR);
8679 return 0;
8680 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008681
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008682 /*
8683 * Note:
8684 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8685 * delivery event since it indicates guest is accessing MMIO.
8686 * The vm-exit can be triggered again after return to guest that
8687 * will cause infinite loop.
8688 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008689 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008690 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008691 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008692 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008693 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8694 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8695 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008696 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008697 vcpu->run->internal.data[0] = vectoring_info;
8698 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008699 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8700 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8701 vcpu->run->internal.ndata++;
8702 vcpu->run->internal.data[3] =
8703 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8704 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008705 return 0;
8706 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008707
Avi Kivity6aa8b732006-12-10 02:21:36 -08008708 if (exit_reason < kvm_vmx_max_exit_handlers
8709 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008710 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008711 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008712 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8713 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008714 kvm_queue_exception(vcpu, UD_VECTOR);
8715 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008716 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008717}
8718
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008719static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008720{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008721 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8722
8723 if (is_guest_mode(vcpu) &&
8724 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8725 return;
8726
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008727 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008728 vmcs_write32(TPR_THRESHOLD, 0);
8729 return;
8730 }
8731
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008732 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008733}
8734
Yang Zhang8d146952013-01-25 10:18:50 +08008735static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8736{
8737 u32 sec_exec_control;
8738
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008739 /* Postpone execution until vmcs01 is the current VMCS. */
8740 if (is_guest_mode(vcpu)) {
8741 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8742 return;
8743 }
8744
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008745 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008746 return;
8747
Paolo Bonzini35754c92015-07-29 12:05:37 +02008748 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008749 return;
8750
8751 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8752
8753 if (set) {
8754 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8755 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8756 } else {
8757 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8758 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008759 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008760 }
8761 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8762
8763 vmx_set_msr_bitmap(vcpu);
8764}
8765
Tang Chen38b99172014-09-24 15:57:54 +08008766static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8767{
8768 struct vcpu_vmx *vmx = to_vmx(vcpu);
8769
8770 /*
8771 * Currently we do not handle the nested case where L2 has an
8772 * APIC access page of its own; that page is still pinned.
8773 * Hence, we skip the case where the VCPU is in guest mode _and_
8774 * L1 prepared an APIC access page for L2.
8775 *
8776 * For the case where L1 and L2 share the same APIC access page
8777 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8778 * in the vmcs12), this function will only update either the vmcs01
8779 * or the vmcs02. If the former, the vmcs02 will be updated by
8780 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8781 * the next L2->L1 exit.
8782 */
8783 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008784 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008785 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008786 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008787 vmx_flush_tlb_ept_only(vcpu);
8788 }
Tang Chen38b99172014-09-24 15:57:54 +08008789}
8790
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008791static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008792{
8793 u16 status;
8794 u8 old;
8795
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008796 if (max_isr == -1)
8797 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008798
8799 status = vmcs_read16(GUEST_INTR_STATUS);
8800 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008801 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008802 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008803 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008804 vmcs_write16(GUEST_INTR_STATUS, status);
8805 }
8806}
8807
8808static void vmx_set_rvi(int vector)
8809{
8810 u16 status;
8811 u8 old;
8812
Wei Wang4114c272014-11-05 10:53:43 +08008813 if (vector == -1)
8814 vector = 0;
8815
Yang Zhangc7c9c562013-01-25 10:18:51 +08008816 status = vmcs_read16(GUEST_INTR_STATUS);
8817 old = (u8)status & 0xff;
8818 if ((u8)vector != old) {
8819 status &= ~0xff;
8820 status |= (u8)vector;
8821 vmcs_write16(GUEST_INTR_STATUS, status);
8822 }
8823}
8824
8825static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8826{
Wanpeng Li963fee12014-07-17 19:03:00 +08008827 if (!is_guest_mode(vcpu)) {
8828 vmx_set_rvi(max_irr);
8829 return;
8830 }
8831
Wei Wang4114c272014-11-05 10:53:43 +08008832 if (max_irr == -1)
8833 return;
8834
Wanpeng Li963fee12014-07-17 19:03:00 +08008835 /*
Wei Wang4114c272014-11-05 10:53:43 +08008836 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8837 * handles it.
8838 */
8839 if (nested_exit_on_intr(vcpu))
8840 return;
8841
8842 /*
8843 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008844 * is run without virtual interrupt delivery.
8845 */
8846 if (!kvm_event_needs_reinjection(vcpu) &&
8847 vmx_interrupt_allowed(vcpu)) {
8848 kvm_queue_interrupt(vcpu, max_irr, false);
8849 vmx_inject_irq(vcpu);
8850 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008851}
8852
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008853static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008854{
8855 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008856 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008857
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008858 WARN_ON(!vcpu->arch.apicv_active);
8859 if (pi_test_on(&vmx->pi_desc)) {
8860 pi_clear_on(&vmx->pi_desc);
8861 /*
8862 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8863 * But on x86 this is just a compiler barrier anyway.
8864 */
8865 smp_mb__after_atomic();
8866 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8867 } else {
8868 max_irr = kvm_lapic_find_highest_irr(vcpu);
8869 }
8870 vmx_hwapic_irr_update(vcpu, max_irr);
8871 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008872}
8873
Andrey Smetanin63086302015-11-10 15:36:32 +03008874static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008875{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008876 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008877 return;
8878
Yang Zhangc7c9c562013-01-25 10:18:51 +08008879 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8880 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8881 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8882 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8883}
8884
Paolo Bonzini967235d2016-12-19 14:03:45 +01008885static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8886{
8887 struct vcpu_vmx *vmx = to_vmx(vcpu);
8888
8889 pi_clear_on(&vmx->pi_desc);
8890 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8891}
8892
Avi Kivity51aa01d2010-07-20 14:31:20 +03008893static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008894{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008895 u32 exit_intr_info = 0;
8896 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02008897
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008898 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8899 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02008900 return;
8901
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008902 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
8903 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8904 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008905
Wanpeng Li1261bfa2017-07-13 18:30:40 -07008906 /* if exit due to PF check for async PF */
8907 if (is_page_fault(exit_intr_info))
8908 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
8909
Andi Kleena0861c02009-06-08 17:37:09 +08008910 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008911 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
8912 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008913 kvm_machine_check();
8914
Gleb Natapov20f65982009-05-11 13:35:55 +03008915 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008916 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008917 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008918 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008919 kvm_after_handle_nmi(&vmx->vcpu);
8920 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008921}
Gleb Natapov20f65982009-05-11 13:35:55 +03008922
Yang Zhanga547c6d2013-04-11 19:25:10 +08008923static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8924{
8925 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008926 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008927
Yang Zhanga547c6d2013-04-11 19:25:10 +08008928 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8929 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8930 unsigned int vector;
8931 unsigned long entry;
8932 gate_desc *desc;
8933 struct vcpu_vmx *vmx = to_vmx(vcpu);
8934#ifdef CONFIG_X86_64
8935 unsigned long tmp;
8936#endif
8937
8938 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8939 desc = (gate_desc *)vmx->host_idt_base + vector;
8940 entry = gate_offset(*desc);
8941 asm volatile(
8942#ifdef CONFIG_X86_64
8943 "mov %%" _ASM_SP ", %[sp]\n\t"
8944 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8945 "push $%c[ss]\n\t"
8946 "push %[sp]\n\t"
8947#endif
8948 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008949 __ASM_SIZE(push) " $%c[cs]\n\t"
8950 "call *%[entry]\n\t"
8951 :
8952#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008953 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008954#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008955 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008956 :
8957 [entry]"r"(entry),
8958 [ss]"i"(__KERNEL_DS),
8959 [cs]"i"(__KERNEL_CS)
8960 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008961 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008962}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008963STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008964
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008965static bool vmx_has_high_real_mode_segbase(void)
8966{
8967 return enable_unrestricted_guest || emulate_invalid_guest_state;
8968}
8969
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008970static bool vmx_mpx_supported(void)
8971{
8972 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8973 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8974}
8975
Wanpeng Li55412b22014-12-02 19:21:30 +08008976static bool vmx_xsaves_supported(void)
8977{
8978 return vmcs_config.cpu_based_2nd_exec_ctrl &
8979 SECONDARY_EXEC_XSAVES;
8980}
8981
Avi Kivity51aa01d2010-07-20 14:31:20 +03008982static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8983{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008984 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008985 bool unblock_nmi;
8986 u8 vector;
8987 bool idtv_info_valid;
8988
8989 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008990
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008991 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02008992 return;
8993 /*
8994 * Can't use vmx->exit_intr_info since we're not sure what
8995 * the exit reason is.
8996 */
8997 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8998 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8999 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9000 /*
9001 * SDM 3: 27.7.1.2 (September 2008)
9002 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9003 * a guest IRET fault.
9004 * SDM 3: 23.2.2 (September 2008)
9005 * Bit 12 is undefined in any of the following cases:
9006 * If the VM exit sets the valid bit in the IDT-vectoring
9007 * information field.
9008 * If the VM exit is due to a double fault.
9009 */
9010 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9011 vector != DF_VECTOR && !idtv_info_valid)
9012 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9013 GUEST_INTR_STATE_NMI);
9014 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009015 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02009016 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9017 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009018}
9019
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009020static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009021 u32 idt_vectoring_info,
9022 int instr_len_field,
9023 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009024{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009025 u8 vector;
9026 int type;
9027 bool idtv_info_valid;
9028
9029 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009030
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009031 vcpu->arch.nmi_injected = false;
9032 kvm_clear_exception_queue(vcpu);
9033 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009034
9035 if (!idtv_info_valid)
9036 return;
9037
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009038 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009039
Avi Kivity668f6122008-07-02 09:28:55 +03009040 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9041 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009042
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009043 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009044 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009045 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009046 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009047 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009048 * Clear bit "block by NMI" before VM entry if a NMI
9049 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009050 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009051 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009052 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009053 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009054 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009055 /* fall through */
9056 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009057 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009058 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009059 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009060 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009061 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009062 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009063 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009064 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009065 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009066 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009067 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009068 break;
9069 default:
9070 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009071 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009072}
9073
Avi Kivity83422e12010-07-20 14:43:23 +03009074static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9075{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009076 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009077 VM_EXIT_INSTRUCTION_LEN,
9078 IDT_VECTORING_ERROR_CODE);
9079}
9080
Avi Kivityb463a6f2010-07-20 15:06:17 +03009081static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9082{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009083 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009084 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9085 VM_ENTRY_INSTRUCTION_LEN,
9086 VM_ENTRY_EXCEPTION_ERROR_CODE);
9087
9088 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9089}
9090
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009091static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9092{
9093 int i, nr_msrs;
9094 struct perf_guest_switch_msr *msrs;
9095
9096 msrs = perf_guest_get_msrs(&nr_msrs);
9097
9098 if (!msrs)
9099 return;
9100
9101 for (i = 0; i < nr_msrs; i++)
9102 if (msrs[i].host == msrs[i].guest)
9103 clear_atomic_switch_msr(vmx, msrs[i].msr);
9104 else
9105 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9106 msrs[i].host);
9107}
9108
Jiang Biao33365e72016-11-03 15:03:37 +08009109static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009110{
9111 struct vcpu_vmx *vmx = to_vmx(vcpu);
9112 u64 tscl;
9113 u32 delta_tsc;
9114
9115 if (vmx->hv_deadline_tsc == -1)
9116 return;
9117
9118 tscl = rdtsc();
9119 if (vmx->hv_deadline_tsc > tscl)
9120 /* sure to be 32 bit only because checked on set_hv_timer */
9121 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9122 cpu_preemption_timer_multi);
9123 else
9124 delta_tsc = 0;
9125
9126 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9127}
9128
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009129static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009130{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009131 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009132 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02009133
Avi Kivity104f2262010-11-18 13:12:52 +02009134 /* Don't enter VMX if guest state is invalid, let the exit handler
9135 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009136 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009137 return;
9138
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009139 if (vmx->ple_window_dirty) {
9140 vmx->ple_window_dirty = false;
9141 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9142 }
9143
Abel Gordon012f83c2013-04-18 14:39:25 +03009144 if (vmx->nested.sync_shadow_vmcs) {
9145 copy_vmcs12_to_shadow(vmx);
9146 vmx->nested.sync_shadow_vmcs = false;
9147 }
9148
Avi Kivity104f2262010-11-18 13:12:52 +02009149 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9150 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9151 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9152 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9153
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009154 cr3 = __get_current_cr3_fast();
9155 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
9156 vmcs_writel(HOST_CR3, cr3);
9157 vmx->host_state.vmcs_host_cr3 = cr3;
9158 }
9159
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009160 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009161 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9162 vmcs_writel(HOST_CR4, cr4);
9163 vmx->host_state.vmcs_host_cr4 = cr4;
9164 }
9165
Avi Kivity104f2262010-11-18 13:12:52 +02009166 /* When single-stepping over STI and MOV SS, we must clear the
9167 * corresponding interruptibility bits in the guest state. Otherwise
9168 * vmentry fails as it then expects bit 14 (BS) in pending debug
9169 * exceptions being set, but that's not correct for the guest debugging
9170 * case. */
9171 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9172 vmx_set_interrupt_shadow(vcpu, 0);
9173
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009174 if (vmx->guest_pkru_valid)
9175 __write_pkru(vmx->guest_pkru);
9176
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009177 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009178 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009179
Yunhong Jiang64672c92016-06-13 14:19:59 -07009180 vmx_arm_hv_timer(vcpu);
9181
Nadav Har'Eld462b812011-05-24 15:26:10 +03009182 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009183 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009184 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009185 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9186 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9187 "push %%" _ASM_CX " \n\t"
9188 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009189 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009190 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009191 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009192 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009193 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009194 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9195 "mov %%cr2, %%" _ASM_DX " \n\t"
9196 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009197 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009198 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009199 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009200 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009201 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009202 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009203 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9204 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9205 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9206 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9207 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9208 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009209#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009210 "mov %c[r8](%0), %%r8 \n\t"
9211 "mov %c[r9](%0), %%r9 \n\t"
9212 "mov %c[r10](%0), %%r10 \n\t"
9213 "mov %c[r11](%0), %%r11 \n\t"
9214 "mov %c[r12](%0), %%r12 \n\t"
9215 "mov %c[r13](%0), %%r13 \n\t"
9216 "mov %c[r14](%0), %%r14 \n\t"
9217 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009218#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009219 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009220
Avi Kivity6aa8b732006-12-10 02:21:36 -08009221 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009222 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009223 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009224 "jmp 2f \n\t"
9225 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9226 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009227 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009228 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009229 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009230 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9231 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9232 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9233 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9234 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9235 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9236 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009237#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009238 "mov %%r8, %c[r8](%0) \n\t"
9239 "mov %%r9, %c[r9](%0) \n\t"
9240 "mov %%r10, %c[r10](%0) \n\t"
9241 "mov %%r11, %c[r11](%0) \n\t"
9242 "mov %%r12, %c[r12](%0) \n\t"
9243 "mov %%r13, %c[r13](%0) \n\t"
9244 "mov %%r14, %c[r14](%0) \n\t"
9245 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009246#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009247 "mov %%cr2, %%" _ASM_AX " \n\t"
9248 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009249
Avi Kivityb188c81f2012-09-16 15:10:58 +03009250 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009251 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009252 ".pushsection .rodata \n\t"
9253 ".global vmx_return \n\t"
9254 "vmx_return: " _ASM_PTR " 2b \n\t"
9255 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009256 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009257 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009258 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009259 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009260 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9261 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9262 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9263 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9264 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9265 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9266 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009267#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009268 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9269 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9270 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9271 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9272 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9273 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9274 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9275 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009276#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009277 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9278 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009279 : "cc", "memory"
9280#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009281 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009282 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009283#else
9284 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009285#endif
9286 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009287
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009288 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9289 if (debugctlmsr)
9290 update_debugctlmsr(debugctlmsr);
9291
Avi Kivityaa67f602012-08-01 16:48:03 +03009292#ifndef CONFIG_X86_64
9293 /*
9294 * The sysexit path does not restore ds/es, so we must set them to
9295 * a reasonable value ourselves.
9296 *
9297 * We can't defer this to vmx_load_host_state() since that function
9298 * may be executed in interrupt context, which saves and restore segments
9299 * around it, nullifying its effect.
9300 */
9301 loadsegment(ds, __USER_DS);
9302 loadsegment(es, __USER_DS);
9303#endif
9304
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009305 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009306 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009307 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009308 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009309 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009310 vcpu->arch.regs_dirty = 0;
9311
Avi Kivity1155f762007-11-22 11:30:47 +02009312 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9313
Nadav Har'Eld462b812011-05-24 15:26:10 +03009314 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009315
Avi Kivity51aa01d2010-07-20 14:31:20 +03009316 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009317
Gleb Natapove0b890d2013-09-25 12:51:33 +03009318 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009319 * eager fpu is enabled if PKEY is supported and CR4 is switched
9320 * back on host, so it is safe to read guest PKRU from current
9321 * XSAVE.
9322 */
9323 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9324 vmx->guest_pkru = __read_pkru();
9325 if (vmx->guest_pkru != vmx->host_pkru) {
9326 vmx->guest_pkru_valid = true;
9327 __write_pkru(vmx->host_pkru);
9328 } else
9329 vmx->guest_pkru_valid = false;
9330 }
9331
9332 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009333 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9334 * we did not inject a still-pending event to L1 now because of
9335 * nested_run_pending, we need to re-enable this bit.
9336 */
9337 if (vmx->nested.nested_run_pending)
9338 kvm_make_request(KVM_REQ_EVENT, vcpu);
9339
9340 vmx->nested.nested_run_pending = 0;
9341
Avi Kivity51aa01d2010-07-20 14:31:20 +03009342 vmx_complete_atomic_exit(vmx);
9343 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009344 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009345}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009346STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009347
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009348static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009349{
9350 struct vcpu_vmx *vmx = to_vmx(vcpu);
9351 int cpu;
9352
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009353 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009354 return;
9355
9356 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009357 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009358 vmx_vcpu_put(vcpu);
9359 vmx_vcpu_load(vcpu, cpu);
9360 vcpu->cpu = cpu;
9361 put_cpu();
9362}
9363
Jim Mattson2f1fe812016-07-08 15:36:06 -07009364/*
9365 * Ensure that the current vmcs of the logical processor is the
9366 * vmcs01 of the vcpu before calling free_nested().
9367 */
9368static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9369{
9370 struct vcpu_vmx *vmx = to_vmx(vcpu);
9371 int r;
9372
9373 r = vcpu_load(vcpu);
9374 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009375 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009376 free_nested(vmx);
9377 vcpu_put(vcpu);
9378}
9379
Avi Kivity6aa8b732006-12-10 02:21:36 -08009380static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9381{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009382 struct vcpu_vmx *vmx = to_vmx(vcpu);
9383
Kai Huang843e4332015-01-28 10:54:28 +08009384 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009385 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009386 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009387 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009388 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009389 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009390 kfree(vmx->guest_msrs);
9391 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009392 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009393}
9394
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009395static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009396{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009397 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009398 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009399 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009400
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009401 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009402 return ERR_PTR(-ENOMEM);
9403
Wanpeng Li991e7a02015-09-16 17:30:05 +08009404 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009405
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009406 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9407 if (err)
9408 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009409
Peter Feiner4e595162016-07-07 14:49:58 -07009410 err = -ENOMEM;
9411
9412 /*
9413 * If PML is turned on, failure on enabling PML just results in failure
9414 * of creating the vcpu, therefore we can simplify PML logic (by
9415 * avoiding dealing with cases, such as enabling PML partially on vcpus
9416 * for the guest, etc.
9417 */
9418 if (enable_pml) {
9419 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9420 if (!vmx->pml_pg)
9421 goto uninit_vcpu;
9422 }
9423
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009424 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009425 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9426 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009427
Peter Feiner4e595162016-07-07 14:49:58 -07009428 if (!vmx->guest_msrs)
9429 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009430
Nadav Har'Eld462b812011-05-24 15:26:10 +03009431 vmx->loaded_vmcs = &vmx->vmcs01;
9432 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009433 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009434 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009435 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009436 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009437
Avi Kivity15ad7142007-07-11 18:17:21 +03009438 cpu = get_cpu();
9439 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009440 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009441 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009442 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009443 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009444 if (err)
9445 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009446 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009447 err = alloc_apic_access_page(kvm);
9448 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009449 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009450 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009451
Sheng Yangb927a3c2009-07-21 10:42:48 +08009452 if (enable_ept) {
9453 if (!kvm->arch.ept_identity_map_addr)
9454 kvm->arch.ept_identity_map_addr =
9455 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009456 err = init_rmode_identity_map(kvm);
9457 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009458 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009459 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009460
Wanpeng Li5c614b32015-10-13 09:18:36 -07009461 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009462 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009463 vmx->nested.vpid02 = allocate_vpid();
9464 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009465
Wincy Van705699a2015-02-03 23:58:17 +08009466 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009467 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009468
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009469 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9470
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009471 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009472
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009473free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009474 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009475 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009476free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009477 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009478free_pml:
9479 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009480uninit_vcpu:
9481 kvm_vcpu_uninit(&vmx->vcpu);
9482free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009483 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009484 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009485 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009486}
9487
Yang, Sheng002c7f72007-07-31 14:23:01 +03009488static void __init vmx_check_processor_compat(void *rtn)
9489{
9490 struct vmcs_config vmcs_conf;
9491
9492 *(int *)rtn = 0;
9493 if (setup_vmcs_config(&vmcs_conf) < 0)
9494 *(int *)rtn = -EIO;
9495 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9496 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9497 smp_processor_id());
9498 *(int *)rtn = -EIO;
9499 }
9500}
9501
Sheng Yang67253af2008-04-25 10:20:22 +08009502static int get_ept_level(void)
9503{
9504 return VMX_EPT_DEFAULT_GAW + 1;
9505}
9506
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009507static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009508{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009509 u8 cache;
9510 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009511
Sheng Yang522c68c2009-04-27 20:35:43 +08009512 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009513 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009514 * 2. EPT with VT-d:
9515 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009516 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009517 * b. VT-d with snooping control feature: snooping control feature of
9518 * VT-d engine can guarantee the cache correctness. Just set it
9519 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009520 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009521 * consistent with host MTRR
9522 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009523 if (is_mmio) {
9524 cache = MTRR_TYPE_UNCACHABLE;
9525 goto exit;
9526 }
9527
9528 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009529 ipat = VMX_EPT_IPAT_BIT;
9530 cache = MTRR_TYPE_WRBACK;
9531 goto exit;
9532 }
9533
9534 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9535 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009536 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009537 cache = MTRR_TYPE_WRBACK;
9538 else
9539 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009540 goto exit;
9541 }
9542
Xiao Guangrongff536042015-06-15 16:55:22 +08009543 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009544
9545exit:
9546 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009547}
9548
Sheng Yang17cc3932010-01-05 19:02:27 +08009549static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009550{
Sheng Yang878403b2010-01-05 19:02:29 +08009551 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9552 return PT_DIRECTORY_LEVEL;
9553 else
9554 /* For shadow and EPT supported 1GB page */
9555 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009556}
9557
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009558static void vmcs_set_secondary_exec_control(u32 new_ctl)
9559{
9560 /*
9561 * These bits in the secondary execution controls field
9562 * are dynamic, the others are mostly based on the hypervisor
9563 * architecture and the guest's CPUID. Do not touch the
9564 * dynamic bits.
9565 */
9566 u32 mask =
9567 SECONDARY_EXEC_SHADOW_VMCS |
9568 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9569 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9570
9571 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9572
9573 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9574 (new_ctl & ~mask) | (cur_ctl & mask));
9575}
9576
David Matlack8322ebb2016-11-29 18:14:09 -08009577/*
9578 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9579 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9580 */
9581static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9582{
9583 struct vcpu_vmx *vmx = to_vmx(vcpu);
9584 struct kvm_cpuid_entry2 *entry;
9585
9586 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9587 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9588
9589#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9590 if (entry && (entry->_reg & (_cpuid_mask))) \
9591 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9592} while (0)
9593
9594 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9595 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9596 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9597 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9598 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9599 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9600 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9601 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9602 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9603 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9604 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9605 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9606 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9607 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9608 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9609
9610 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9611 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9612 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9613 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9614 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9615 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9616 cr4_fixed1_update(bit(11), ecx, bit(2));
9617
9618#undef cr4_fixed1_update
9619}
9620
Sheng Yang0e851882009-12-18 16:48:46 +08009621static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9622{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009623 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009624 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009625
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009626 if (vmx_rdtscp_supported()) {
Radim Krčmářd6321d42017-08-05 00:12:49 +02009627 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009628 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009629 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009630
Paolo Bonzini8b972652015-09-15 17:34:42 +02009631 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009632 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009633 vmx->nested.nested_vmx_secondary_ctls_high |=
9634 SECONDARY_EXEC_RDTSCP;
9635 else
9636 vmx->nested.nested_vmx_secondary_ctls_high &=
9637 ~SECONDARY_EXEC_RDTSCP;
9638 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009639 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009640
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009641 if (vmx_invpcid_supported()) {
9642 /* Exposing INVPCID only when PCID is exposed */
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009643 bool invpcid_enabled =
Radim Krčmář1b4d56b2017-08-05 00:12:50 +02009644 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
Radim Krčmářd6321d42017-08-05 00:12:49 +02009645 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009646
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009647 if (!invpcid_enabled) {
9648 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Radim Krčmář1b4d56b2017-08-05 00:12:50 +02009649 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009650 }
9651
9652 if (nested) {
9653 if (invpcid_enabled)
9654 vmx->nested.nested_vmx_secondary_ctls_high |=
9655 SECONDARY_EXEC_ENABLE_INVPCID;
9656 else
9657 vmx->nested.nested_vmx_secondary_ctls_high &=
9658 ~SECONDARY_EXEC_ENABLE_INVPCID;
9659 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009660 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009661
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009662 if (cpu_has_secondary_exec_ctrls())
9663 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009664
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009665 if (nested_vmx_allowed(vcpu))
9666 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9667 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9668 else
9669 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9670 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009671
9672 if (nested_vmx_allowed(vcpu))
9673 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009674}
9675
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009676static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9677{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009678 if (func == 1 && nested)
9679 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009680}
9681
Yang Zhang25d92082013-08-06 12:00:32 +03009682static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9683 struct x86_exception *fault)
9684{
Jan Kiszka533558b2014-01-04 18:47:20 +01009685 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009686 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009687 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009688 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009689
Bandan Dasc5f983f2017-05-05 15:25:14 -04009690 if (vmx->nested.pml_full) {
9691 exit_reason = EXIT_REASON_PML_FULL;
9692 vmx->nested.pml_full = false;
9693 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9694 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009695 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009696 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009697 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009698
9699 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009700 vmcs12->guest_physical_address = fault->address;
9701}
9702
Peter Feiner995f00a2017-06-30 17:26:32 -07009703static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9704{
9705 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9706}
9707
Nadav Har'El155a97a2013-08-05 11:07:16 +03009708/* Callbacks for nested_ept_init_mmu_context: */
9709
9710static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9711{
9712 /* return the page table to be shadowed - in our case, EPT12 */
9713 return get_vmcs12(vcpu)->ept_pointer;
9714}
9715
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009716static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009717{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009718 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +02009719 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009720 return 1;
9721
9722 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009723 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009724 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009725 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +02009726 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +03009727 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9728 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9729 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9730
9731 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009732 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009733}
9734
9735static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9736{
9737 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9738}
9739
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009740static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9741 u16 error_code)
9742{
9743 bool inequality, bit;
9744
9745 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9746 inequality =
9747 (error_code & vmcs12->page_fault_error_code_mask) !=
9748 vmcs12->page_fault_error_code_match;
9749 return inequality ^ bit;
9750}
9751
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009752static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9753 struct x86_exception *fault)
9754{
9755 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9756
9757 WARN_ON(!is_guest_mode(vcpu));
9758
Paolo Bonzini7313c692017-07-27 10:31:25 +02009759 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code)) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009760 vmcs12->vm_exit_intr_error_code = fault->error_code;
9761 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9762 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9763 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9764 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009765 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009766 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009767 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009768}
9769
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009770static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9771 struct vmcs12 *vmcs12);
9772
9773static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009774 struct vmcs12 *vmcs12)
9775{
9776 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009777 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009778 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009779
9780 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009781 /*
9782 * Translate L1 physical address to host physical
9783 * address for vmcs02. Keep the page pinned, so this
9784 * physical address remains valid. We keep a reference
9785 * to it so we can release it later.
9786 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009787 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009788 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009789 vmx->nested.apic_access_page = NULL;
9790 }
9791 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009792 /*
9793 * If translation failed, no matter: This feature asks
9794 * to exit when accessing the given address, and if it
9795 * can never be accessed, this feature won't do
9796 * anything anyway.
9797 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009798 if (!is_error_page(page)) {
9799 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009800 hpa = page_to_phys(vmx->nested.apic_access_page);
9801 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9802 } else {
9803 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9804 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9805 }
9806 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9807 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9808 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9809 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9810 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009811 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009812
9813 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009814 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009815 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009816 vmx->nested.virtual_apic_page = NULL;
9817 }
9818 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009819
9820 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009821 * If translation failed, VM entry will fail because
9822 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9823 * Failing the vm entry is _not_ what the processor
9824 * does but it's basically the only possibility we
9825 * have. We could still enter the guest if CR8 load
9826 * exits are enabled, CR8 store exits are enabled, and
9827 * virtualize APIC access is disabled; in this case
9828 * the processor would never use the TPR shadow and we
9829 * could simply clear the bit from the execution
9830 * control. But such a configuration is useless, so
9831 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009832 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009833 if (!is_error_page(page)) {
9834 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009835 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9836 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9837 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009838 }
9839
Wincy Van705699a2015-02-03 23:58:17 +08009840 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009841 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9842 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009843 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009844 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +08009845 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009846 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
9847 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009848 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009849 vmx->nested.pi_desc_page = page;
9850 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08009851 vmx->nested.pi_desc =
9852 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9853 (unsigned long)(vmcs12->posted_intr_desc_addr &
9854 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009855 vmcs_write64(POSTED_INTR_DESC_ADDR,
9856 page_to_phys(vmx->nested.pi_desc_page) +
9857 (unsigned long)(vmcs12->posted_intr_desc_addr &
9858 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009859 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009860 if (cpu_has_vmx_msr_bitmap() &&
9861 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9862 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9863 ;
9864 else
9865 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9866 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009867}
9868
Jan Kiszkaf41245002014-03-07 20:03:13 +01009869static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9870{
9871 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9872 struct vcpu_vmx *vmx = to_vmx(vcpu);
9873
9874 if (vcpu->arch.virtual_tsc_khz == 0)
9875 return;
9876
9877 /* Make sure short timeouts reliably trigger an immediate vmexit.
9878 * hrtimer_start does not guarantee this. */
9879 if (preemption_timeout <= 1) {
9880 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9881 return;
9882 }
9883
9884 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9885 preemption_timeout *= 1000000;
9886 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9887 hrtimer_start(&vmx->nested.preemption_timer,
9888 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9889}
9890
Jim Mattson56a20512017-07-06 16:33:06 -07009891static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9892 struct vmcs12 *vmcs12)
9893{
9894 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9895 return 0;
9896
9897 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9898 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9899 return -EINVAL;
9900
9901 return 0;
9902}
9903
Wincy Van3af18d92015-02-03 23:49:31 +08009904static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9905 struct vmcs12 *vmcs12)
9906{
Wincy Van3af18d92015-02-03 23:49:31 +08009907 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9908 return 0;
9909
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009910 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009911 return -EINVAL;
9912
9913 return 0;
9914}
9915
9916/*
9917 * Merge L0's and L1's MSR bitmap, return false to indicate that
9918 * we do not use the hardware.
9919 */
9920static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9921 struct vmcs12 *vmcs12)
9922{
Wincy Van82f0dd42015-02-03 23:57:18 +08009923 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009924 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009925 unsigned long *msr_bitmap_l1;
9926 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009927
Radim Krčmářd048c092016-08-08 20:16:22 +02009928 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009929 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9930 return false;
9931
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009932 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
9933 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +08009934 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009935 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009936
Radim Krčmářd048c092016-08-08 20:16:22 +02009937 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9938
Wincy Vanf2b93282015-02-03 23:56:03 +08009939 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009940 if (nested_cpu_has_apic_reg_virt(vmcs12))
9941 for (msr = 0x800; msr <= 0x8ff; msr++)
9942 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009943 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009944 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009945
9946 nested_vmx_disable_intercept_for_msr(
9947 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009948 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9949 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009950
Wincy Van608406e2015-02-03 23:57:51 +08009951 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009952 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009953 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009954 APIC_BASE_MSR + (APIC_EOI >> 4),
9955 MSR_TYPE_W);
9956 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009957 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009958 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9959 MSR_TYPE_W);
9960 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009961 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009962 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009963 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009964
9965 return true;
9966}
9967
9968static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9969 struct vmcs12 *vmcs12)
9970{
Wincy Van82f0dd42015-02-03 23:57:18 +08009971 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009972 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009973 !nested_cpu_has_vid(vmcs12) &&
9974 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009975 return 0;
9976
9977 /*
9978 * If virtualize x2apic mode is enabled,
9979 * virtualize apic access must be disabled.
9980 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009981 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9982 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009983 return -EINVAL;
9984
Wincy Van608406e2015-02-03 23:57:51 +08009985 /*
9986 * If virtual interrupt delivery is enabled,
9987 * we must exit on external interrupts.
9988 */
9989 if (nested_cpu_has_vid(vmcs12) &&
9990 !nested_exit_on_intr(vcpu))
9991 return -EINVAL;
9992
Wincy Van705699a2015-02-03 23:58:17 +08009993 /*
9994 * bits 15:8 should be zero in posted_intr_nv,
9995 * the descriptor address has been already checked
9996 * in nested_get_vmcs12_pages.
9997 */
9998 if (nested_cpu_has_posted_intr(vmcs12) &&
9999 (!nested_cpu_has_vid(vmcs12) ||
10000 !nested_exit_intr_ack_set(vcpu) ||
10001 vmcs12->posted_intr_nv & 0xff00))
10002 return -EINVAL;
10003
Wincy Vanf2b93282015-02-03 23:56:03 +080010004 /* tpr shadow is needed by all apicv features. */
10005 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10006 return -EINVAL;
10007
10008 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010009}
10010
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010011static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10012 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010013 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010014{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010015 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010016 u64 count, addr;
10017
10018 if (vmcs12_read_any(vcpu, count_field, &count) ||
10019 vmcs12_read_any(vcpu, addr_field, &addr)) {
10020 WARN_ON(1);
10021 return -EINVAL;
10022 }
10023 if (count == 0)
10024 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010025 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010026 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10027 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010028 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010029 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10030 addr_field, maxphyaddr, count, addr);
10031 return -EINVAL;
10032 }
10033 return 0;
10034}
10035
10036static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10037 struct vmcs12 *vmcs12)
10038{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010039 if (vmcs12->vm_exit_msr_load_count == 0 &&
10040 vmcs12->vm_exit_msr_store_count == 0 &&
10041 vmcs12->vm_entry_msr_load_count == 0)
10042 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010043 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010044 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010045 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010046 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010047 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010048 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010049 return -EINVAL;
10050 return 0;
10051}
10052
Bandan Dasc5f983f2017-05-05 15:25:14 -040010053static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10054 struct vmcs12 *vmcs12)
10055{
10056 u64 address = vmcs12->pml_address;
10057 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10058
10059 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10060 if (!nested_cpu_has_ept(vmcs12) ||
10061 !IS_ALIGNED(address, 4096) ||
10062 address >> maxphyaddr)
10063 return -EINVAL;
10064 }
10065
10066 return 0;
10067}
10068
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010069static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10070 struct vmx_msr_entry *e)
10071{
10072 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010073 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010074 return -EINVAL;
10075 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10076 e->index == MSR_IA32_UCODE_REV)
10077 return -EINVAL;
10078 if (e->reserved != 0)
10079 return -EINVAL;
10080 return 0;
10081}
10082
10083static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10084 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010085{
10086 if (e->index == MSR_FS_BASE ||
10087 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010088 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10089 nested_vmx_msr_check_common(vcpu, e))
10090 return -EINVAL;
10091 return 0;
10092}
10093
10094static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10095 struct vmx_msr_entry *e)
10096{
10097 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10098 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010099 return -EINVAL;
10100 return 0;
10101}
10102
10103/*
10104 * Load guest's/host's msr at nested entry/exit.
10105 * return 0 for success, entry index for failure.
10106 */
10107static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10108{
10109 u32 i;
10110 struct vmx_msr_entry e;
10111 struct msr_data msr;
10112
10113 msr.host_initiated = false;
10114 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010115 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10116 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010117 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010118 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10119 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010120 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010121 }
10122 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010123 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010124 "%s check failed (%u, 0x%x, 0x%x)\n",
10125 __func__, i, e.index, e.reserved);
10126 goto fail;
10127 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010128 msr.index = e.index;
10129 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010130 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010131 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010132 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10133 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010134 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010135 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010136 }
10137 return 0;
10138fail:
10139 return i + 1;
10140}
10141
10142static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10143{
10144 u32 i;
10145 struct vmx_msr_entry e;
10146
10147 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010148 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010149 if (kvm_vcpu_read_guest(vcpu,
10150 gpa + i * sizeof(e),
10151 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010152 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010153 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10154 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010155 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010156 }
10157 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010158 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010159 "%s check failed (%u, 0x%x, 0x%x)\n",
10160 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010161 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010162 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010163 msr_info.host_initiated = false;
10164 msr_info.index = e.index;
10165 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010166 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010167 "%s cannot read MSR (%u, 0x%x)\n",
10168 __func__, i, e.index);
10169 return -EINVAL;
10170 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010171 if (kvm_vcpu_write_guest(vcpu,
10172 gpa + i * sizeof(e) +
10173 offsetof(struct vmx_msr_entry, value),
10174 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010175 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010176 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010177 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010178 return -EINVAL;
10179 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010180 }
10181 return 0;
10182}
10183
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010184static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10185{
10186 unsigned long invalid_mask;
10187
10188 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10189 return (val & invalid_mask) == 0;
10190}
10191
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010192/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010193 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10194 * emulating VM entry into a guest with EPT enabled.
10195 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10196 * is assigned to entry_failure_code on failure.
10197 */
10198static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010199 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010200{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010201 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010202 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010203 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10204 return 1;
10205 }
10206
10207 /*
10208 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10209 * must not be dereferenced.
10210 */
10211 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10212 !nested_ept) {
10213 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10214 *entry_failure_code = ENTRY_FAIL_PDPTE;
10215 return 1;
10216 }
10217 }
10218
10219 vcpu->arch.cr3 = cr3;
10220 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10221 }
10222
10223 kvm_mmu_reset_context(vcpu);
10224 return 0;
10225}
10226
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010227/*
10228 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10229 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010230 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010231 * guest in a way that will both be appropriate to L1's requests, and our
10232 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10233 * function also has additional necessary side-effects, like setting various
10234 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010235 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10236 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010237 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010238static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010239 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010240{
10241 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010242 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010243
10244 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10245 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10246 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10247 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10248 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10249 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10250 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10251 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10252 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10253 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10254 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10255 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10256 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10257 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10258 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10259 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10260 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10261 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10262 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10263 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10264 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10265 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10266 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10267 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10268 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10269 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10270 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10271 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10272 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10273 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10274 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10275 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10276 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10277 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10278 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10279 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10280
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010281 if (from_vmentry &&
10282 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010283 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10284 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10285 } else {
10286 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10287 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10288 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010289 if (from_vmentry) {
10290 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10291 vmcs12->vm_entry_intr_info_field);
10292 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10293 vmcs12->vm_entry_exception_error_code);
10294 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10295 vmcs12->vm_entry_instruction_len);
10296 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10297 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010298 vmx->loaded_vmcs->nmi_known_unmasked =
10299 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010300 } else {
10301 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10302 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010303 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010304 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010305 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10306 vmcs12->guest_pending_dbg_exceptions);
10307 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10308 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10309
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010310 if (nested_cpu_has_xsaves(vmcs12))
10311 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010312 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10313
Jan Kiszkaf41245002014-03-07 20:03:13 +010010314 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010315
Paolo Bonzini9314006db2016-07-06 13:23:51 +020010316 /* Preemption timer setting is only taken from vmcs01. */
10317 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10318 exec_control |= vmcs_config.pin_based_exec_ctrl;
10319 if (vmx->hv_deadline_tsc == -1)
10320 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10321
10322 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010323 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010324 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10325 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010326 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010327 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010328 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010329 }
Wincy Van705699a2015-02-03 23:58:17 +080010330
Jan Kiszkaf41245002014-03-07 20:03:13 +010010331 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010332
Jan Kiszkaf41245002014-03-07 20:03:13 +010010333 vmx->nested.preemption_timer_expired = false;
10334 if (nested_cpu_has_preemption_timer(vmcs12))
10335 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010336
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010337 /*
10338 * Whether page-faults are trapped is determined by a combination of
10339 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10340 * If enable_ept, L0 doesn't care about page faults and we should
10341 * set all of these to L1's desires. However, if !enable_ept, L0 does
10342 * care about (at least some) page faults, and because it is not easy
10343 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10344 * to exit on each and every L2 page fault. This is done by setting
10345 * MASK=MATCH=0 and (see below) EB.PF=1.
10346 * Note that below we don't need special code to set EB.PF beyond the
10347 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10348 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10349 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010350 */
10351 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10352 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10353 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10354 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10355
10356 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +010010357 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010358
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010359 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010360 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020010361 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010362 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010363 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040010364 SECONDARY_EXEC_APIC_REGISTER_VIRT |
10365 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010366 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010367 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10368 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10369 ~SECONDARY_EXEC_ENABLE_PML;
10370 exec_control |= vmcs12_exec_ctrl;
10371 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010372
Bandan Das27c42a12017-08-03 15:54:42 -040010373 /* All VMFUNCs are currently emulated through L0 vmexits. */
10374 if (exec_control & SECONDARY_EXEC_ENABLE_VMFUNC)
10375 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10376
Wincy Van608406e2015-02-03 23:57:51 +080010377 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10378 vmcs_write64(EOI_EXIT_BITMAP0,
10379 vmcs12->eoi_exit_bitmap0);
10380 vmcs_write64(EOI_EXIT_BITMAP1,
10381 vmcs12->eoi_exit_bitmap1);
10382 vmcs_write64(EOI_EXIT_BITMAP2,
10383 vmcs12->eoi_exit_bitmap2);
10384 vmcs_write64(EOI_EXIT_BITMAP3,
10385 vmcs12->eoi_exit_bitmap3);
10386 vmcs_write16(GUEST_INTR_STATUS,
10387 vmcs12->guest_intr_status);
10388 }
10389
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010390 /*
10391 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10392 * nested_get_vmcs12_pages will either fix it up or
10393 * remove the VM execution control.
10394 */
10395 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10396 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10397
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010398 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10399 }
10400
10401
10402 /*
10403 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10404 * Some constant fields are set here by vmx_set_constant_host_state().
10405 * Other fields are different per CPU, and will be set later when
10406 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10407 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010408 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010409
10410 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010411 * Set the MSR load/store lists to match L0's settings.
10412 */
10413 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10414 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10415 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10416 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10417 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10418
10419 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010420 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10421 * entry, but only if the current (host) sp changed from the value
10422 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10423 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10424 * here we just force the write to happen on entry.
10425 */
10426 vmx->host_rsp = 0;
10427
10428 exec_control = vmx_exec_control(vmx); /* L0's desires */
10429 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10430 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10431 exec_control &= ~CPU_BASED_TPR_SHADOW;
10432 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010433
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010434 /*
10435 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10436 * nested_get_vmcs12_pages can't fix it up, the illegal value
10437 * will result in a VM entry failure.
10438 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010439 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010440 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010441 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10442 }
10443
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010444 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010445 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010446 * Rather, exit every time.
10447 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010448 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10449 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10450
10451 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10452
10453 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10454 * bitwise-or of what L1 wants to trap for L2, and what we want to
10455 * trap. Note that CR0.TS also needs updating - we do this later.
10456 */
10457 update_exception_bitmap(vcpu);
10458 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10459 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10460
Nadav Har'El8049d652013-08-05 11:07:06 +030010461 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10462 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10463 * bits are further modified by vmx_set_efer() below.
10464 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010010465 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010466
10467 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10468 * emulated by vmx_set_efer(), below.
10469 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010470 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010471 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10472 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010473 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10474
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010475 if (from_vmentry &&
10476 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010477 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010478 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010479 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010480 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010481 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010482
10483 set_cr4_guest_host_mask(vmx);
10484
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010485 if (from_vmentry &&
10486 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010487 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10488
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010489 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10490 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010491 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010492 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010493 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010494 if (kvm_has_tsc_control)
10495 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010496
10497 if (enable_vpid) {
10498 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010499 * There is no direct mapping between vpid02 and vpid12, the
10500 * vpid02 is per-vCPU for L0 and reused while the value of
10501 * vpid12 is changed w/ one invvpid during nested vmentry.
10502 * The vpid12 is allocated by L1 for L2, so it will not
10503 * influence global bitmap(for vpid01 and vpid02 allocation)
10504 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010505 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010506 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10507 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10508 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10509 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10510 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10511 }
10512 } else {
10513 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10514 vmx_flush_tlb(vcpu);
10515 }
10516
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010517 }
10518
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010519 if (enable_pml) {
10520 /*
10521 * Conceptually we want to copy the PML address and index from
10522 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10523 * since we always flush the log on each vmexit, this happens
10524 * to be equivalent to simply resetting the fields in vmcs02.
10525 */
10526 ASSERT(vmx->pml_pg);
10527 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10528 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10529 }
10530
Nadav Har'El155a97a2013-08-05 11:07:16 +030010531 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010532 if (nested_ept_init_mmu_context(vcpu)) {
10533 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10534 return 1;
10535 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010536 } else if (nested_cpu_has2(vmcs12,
10537 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10538 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010539 }
10540
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010541 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010542 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10543 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010544 * The CR0_READ_SHADOW is what L2 should have expected to read given
10545 * the specifications by L1; It's not enough to take
10546 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10547 * have more bits than L1 expected.
10548 */
10549 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10550 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10551
10552 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10553 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10554
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010555 if (from_vmentry &&
10556 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010557 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10558 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10559 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10560 else
10561 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10562 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10563 vmx_set_efer(vcpu, vcpu->arch.efer);
10564
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010565 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010566 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010567 entry_failure_code))
10568 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010569
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010570 if (!enable_ept)
10571 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10572
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010573 /*
10574 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10575 */
10576 if (enable_ept) {
10577 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10578 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10579 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10580 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10581 }
10582
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010583 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10584 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010585 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010586}
10587
Jim Mattsonca0bde22016-11-30 12:03:46 -080010588static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10589{
10590 struct vcpu_vmx *vmx = to_vmx(vcpu);
10591
10592 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10593 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10594 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10595
Jim Mattson56a20512017-07-06 16:33:06 -070010596 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10597 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10598
Jim Mattsonca0bde22016-11-30 12:03:46 -080010599 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10600 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10601
10602 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10603 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10604
10605 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10606 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10607
Bandan Dasc5f983f2017-05-05 15:25:14 -040010608 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10609 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10610
Jim Mattsonca0bde22016-11-30 12:03:46 -080010611 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10612 vmx->nested.nested_vmx_procbased_ctls_low,
10613 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010614 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10615 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10616 vmx->nested.nested_vmx_secondary_ctls_low,
10617 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010618 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10619 vmx->nested.nested_vmx_pinbased_ctls_low,
10620 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10621 !vmx_control_verify(vmcs12->vm_exit_controls,
10622 vmx->nested.nested_vmx_exit_ctls_low,
10623 vmx->nested.nested_vmx_exit_ctls_high) ||
10624 !vmx_control_verify(vmcs12->vm_entry_controls,
10625 vmx->nested.nested_vmx_entry_ctls_low,
10626 vmx->nested.nested_vmx_entry_ctls_high))
10627 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10628
Bandan Das41ab9372017-08-03 15:54:43 -040010629 if (nested_cpu_has_vmfunc(vmcs12)) {
10630 if (vmcs12->vm_function_control &
10631 ~vmx->nested.nested_vmx_vmfunc_controls)
10632 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10633
10634 if (nested_cpu_has_eptp_switching(vmcs12)) {
10635 if (!nested_cpu_has_ept(vmcs12) ||
10636 !page_address_valid(vcpu, vmcs12->eptp_list_address))
10637 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10638 }
10639 }
Bandan Das27c42a12017-08-03 15:54:42 -040010640
Jim Mattsonc7c2c7092017-05-05 11:28:09 -070010641 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10642 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10643
Jim Mattsonca0bde22016-11-30 12:03:46 -080010644 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10645 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10646 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10647 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10648
10649 return 0;
10650}
10651
10652static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10653 u32 *exit_qual)
10654{
10655 bool ia32e;
10656
10657 *exit_qual = ENTRY_FAIL_DEFAULT;
10658
10659 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10660 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10661 return 1;
10662
10663 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10664 vmcs12->vmcs_link_pointer != -1ull) {
10665 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10666 return 1;
10667 }
10668
10669 /*
10670 * If the load IA32_EFER VM-entry control is 1, the following checks
10671 * are performed on the field for the IA32_EFER MSR:
10672 * - Bits reserved in the IA32_EFER MSR must be 0.
10673 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10674 * the IA-32e mode guest VM-exit control. It must also be identical
10675 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10676 * CR0.PG) is 1.
10677 */
10678 if (to_vmx(vcpu)->nested.nested_run_pending &&
10679 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10680 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10681 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10682 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10683 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10684 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10685 return 1;
10686 }
10687
10688 /*
10689 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10690 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10691 * the values of the LMA and LME bits in the field must each be that of
10692 * the host address-space size VM-exit control.
10693 */
10694 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10695 ia32e = (vmcs12->vm_exit_controls &
10696 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10697 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10698 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10699 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10700 return 1;
10701 }
10702
10703 return 0;
10704}
10705
Jim Mattson858e25c2016-11-30 12:03:47 -080010706static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10707{
10708 struct vcpu_vmx *vmx = to_vmx(vcpu);
10709 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10710 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010711 u32 msr_entry_idx;
10712 u32 exit_qual;
10713
10714 vmcs02 = nested_get_current_vmcs02(vmx);
10715 if (!vmcs02)
10716 return -ENOMEM;
10717
10718 enter_guest_mode(vcpu);
10719
10720 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10721 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10722
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010723 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010724 vmx_segment_cache_clear(vmx);
10725
10726 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10727 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010728 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010729 nested_vmx_entry_failure(vcpu, vmcs12,
10730 EXIT_REASON_INVALID_STATE, exit_qual);
10731 return 1;
10732 }
10733
10734 nested_get_vmcs12_pages(vcpu, vmcs12);
10735
10736 msr_entry_idx = nested_vmx_load_msr(vcpu,
10737 vmcs12->vm_entry_msr_load_addr,
10738 vmcs12->vm_entry_msr_load_count);
10739 if (msr_entry_idx) {
10740 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010741 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010742 nested_vmx_entry_failure(vcpu, vmcs12,
10743 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10744 return 1;
10745 }
10746
Jim Mattson858e25c2016-11-30 12:03:47 -080010747 /*
10748 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10749 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10750 * returned as far as L1 is concerned. It will only return (and set
10751 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10752 */
10753 return 0;
10754}
10755
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010756/*
10757 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10758 * for running an L2 nested guest.
10759 */
10760static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10761{
10762 struct vmcs12 *vmcs12;
10763 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010764 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010765 u32 exit_qual;
10766 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010767
Kyle Hueyeb277562016-11-29 12:40:39 -080010768 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010769 return 1;
10770
Kyle Hueyeb277562016-11-29 12:40:39 -080010771 if (!nested_vmx_check_vmcs12(vcpu))
10772 goto out;
10773
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010774 vmcs12 = get_vmcs12(vcpu);
10775
Abel Gordon012f83c2013-04-18 14:39:25 +030010776 if (enable_shadow_vmcs)
10777 copy_shadow_to_vmcs12(vmx);
10778
Nadav Har'El7c177932011-05-25 23:12:04 +030010779 /*
10780 * The nested entry process starts with enforcing various prerequisites
10781 * on vmcs12 as required by the Intel SDM, and act appropriately when
10782 * they fail: As the SDM explains, some conditions should cause the
10783 * instruction to fail, while others will cause the instruction to seem
10784 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10785 * To speed up the normal (success) code path, we should avoid checking
10786 * for misconfigurations which will anyway be caught by the processor
10787 * when using the merged vmcs02.
10788 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010789 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10790 nested_vmx_failValid(vcpu,
10791 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10792 goto out;
10793 }
10794
Nadav Har'El7c177932011-05-25 23:12:04 +030010795 if (vmcs12->launch_state == launch) {
10796 nested_vmx_failValid(vcpu,
10797 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10798 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010799 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010800 }
10801
Jim Mattsonca0bde22016-11-30 12:03:46 -080010802 ret = check_vmentry_prereqs(vcpu, vmcs12);
10803 if (ret) {
10804 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010805 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010806 }
10807
Nadav Har'El7c177932011-05-25 23:12:04 +030010808 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010809 * After this point, the trap flag no longer triggers a singlestep trap
10810 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10811 * This is not 100% correct; for performance reasons, we delegate most
10812 * of the checks on host state to the processor. If those fail,
10813 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010814 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010815 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010816
Jim Mattsonca0bde22016-11-30 12:03:46 -080010817 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10818 if (ret) {
10819 nested_vmx_entry_failure(vcpu, vmcs12,
10820 EXIT_REASON_INVALID_STATE, exit_qual);
10821 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010822 }
10823
10824 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010825 * We're finally done with prerequisite checking, and can start with
10826 * the nested entry.
10827 */
10828
Jim Mattson858e25c2016-11-30 12:03:47 -080010829 ret = enter_vmx_non_root_mode(vcpu, true);
10830 if (ret)
10831 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010832
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010833 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010834 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010835
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010836 vmx->nested.nested_run_pending = 1;
10837
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010838 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010839
10840out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010841 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010842}
10843
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010844/*
10845 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10846 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10847 * This function returns the new value we should put in vmcs12.guest_cr0.
10848 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10849 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10850 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10851 * didn't trap the bit, because if L1 did, so would L0).
10852 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10853 * been modified by L2, and L1 knows it. So just leave the old value of
10854 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10855 * isn't relevant, because if L0 traps this bit it can set it to anything.
10856 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10857 * changed these bits, and therefore they need to be updated, but L0
10858 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10859 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10860 */
10861static inline unsigned long
10862vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10863{
10864 return
10865 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10866 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10867 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10868 vcpu->arch.cr0_guest_owned_bits));
10869}
10870
10871static inline unsigned long
10872vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10873{
10874 return
10875 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10876 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10877 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10878 vcpu->arch.cr4_guest_owned_bits));
10879}
10880
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010881static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10882 struct vmcs12 *vmcs12)
10883{
10884 u32 idt_vectoring;
10885 unsigned int nr;
10886
Gleb Natapov851eb6672013-09-25 12:51:34 +030010887 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010888 nr = vcpu->arch.exception.nr;
10889 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10890
10891 if (kvm_exception_is_soft(nr)) {
10892 vmcs12->vm_exit_instruction_len =
10893 vcpu->arch.event_exit_inst_len;
10894 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10895 } else
10896 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10897
10898 if (vcpu->arch.exception.has_error_code) {
10899 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10900 vmcs12->idt_vectoring_error_code =
10901 vcpu->arch.exception.error_code;
10902 }
10903
10904 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010905 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010906 vmcs12->idt_vectoring_info_field =
10907 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10908 } else if (vcpu->arch.interrupt.pending) {
10909 nr = vcpu->arch.interrupt.nr;
10910 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10911
10912 if (vcpu->arch.interrupt.soft) {
10913 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10914 vmcs12->vm_entry_instruction_len =
10915 vcpu->arch.event_exit_inst_len;
10916 } else
10917 idt_vectoring |= INTR_TYPE_EXT_INTR;
10918
10919 vmcs12->idt_vectoring_info_field = idt_vectoring;
10920 }
10921}
10922
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010923static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10924{
10925 struct vcpu_vmx *vmx = to_vmx(vcpu);
10926
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010927 if (vcpu->arch.exception.pending ||
10928 vcpu->arch.nmi_injected ||
10929 vcpu->arch.interrupt.pending)
10930 return -EBUSY;
10931
Jan Kiszkaf41245002014-03-07 20:03:13 +010010932 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10933 vmx->nested.preemption_timer_expired) {
10934 if (vmx->nested.nested_run_pending)
10935 return -EBUSY;
10936 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10937 return 0;
10938 }
10939
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010940 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010941 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010942 return -EBUSY;
10943 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10944 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10945 INTR_INFO_VALID_MASK, 0);
10946 /*
10947 * The NMI-triggered VM exit counts as injection:
10948 * clear this one and block further NMIs.
10949 */
10950 vcpu->arch.nmi_pending = 0;
10951 vmx_set_nmi_mask(vcpu, true);
10952 return 0;
10953 }
10954
10955 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10956 nested_exit_on_intr(vcpu)) {
10957 if (vmx->nested.nested_run_pending)
10958 return -EBUSY;
10959 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010960 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010961 }
10962
David Hildenbrand6342c502017-01-25 11:58:58 +010010963 vmx_complete_nested_posted_interrupt(vcpu);
10964 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010965}
10966
Jan Kiszkaf41245002014-03-07 20:03:13 +010010967static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10968{
10969 ktime_t remaining =
10970 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10971 u64 value;
10972
10973 if (ktime_to_ns(remaining) <= 0)
10974 return 0;
10975
10976 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10977 do_div(value, 1000000);
10978 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10979}
10980
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010981/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010982 * Update the guest state fields of vmcs12 to reflect changes that
10983 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10984 * VM-entry controls is also updated, since this is really a guest
10985 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010986 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010987static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010988{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010989 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10990 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10991
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010992 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10993 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10994 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10995
10996 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10997 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10998 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10999 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11000 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11001 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11002 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11003 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11004 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11005 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11006 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11007 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11008 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11009 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11010 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11011 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11012 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11013 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11014 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11015 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11016 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11017 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11018 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11019 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11020 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11021 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11022 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11023 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11024 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11025 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11026 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11027 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11028 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11029 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11030 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11031 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11032
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011033 vmcs12->guest_interruptibility_info =
11034 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11035 vmcs12->guest_pending_dbg_exceptions =
11036 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011037 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11038 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11039 else
11040 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011041
Jan Kiszkaf41245002014-03-07 20:03:13 +010011042 if (nested_cpu_has_preemption_timer(vmcs12)) {
11043 if (vmcs12->vm_exit_controls &
11044 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11045 vmcs12->vmx_preemption_timer_value =
11046 vmx_get_preemption_timer_value(vcpu);
11047 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11048 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011049
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011050 /*
11051 * In some cases (usually, nested EPT), L2 is allowed to change its
11052 * own CR3 without exiting. If it has changed it, we must keep it.
11053 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11054 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11055 *
11056 * Additionally, restore L2's PDPTR to vmcs12.
11057 */
11058 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011059 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011060 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11061 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11062 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11063 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11064 }
11065
Jim Mattsond281e132017-06-01 12:44:46 -070011066 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011067
Wincy Van608406e2015-02-03 23:57:51 +080011068 if (nested_cpu_has_vid(vmcs12))
11069 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11070
Jan Kiszkac18911a2013-03-13 16:06:41 +010011071 vmcs12->vm_entry_controls =
11072 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011073 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011074
Jan Kiszka2996fca2014-06-16 13:59:43 +020011075 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11076 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11077 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11078 }
11079
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011080 /* TODO: These cannot have changed unless we have MSR bitmaps and
11081 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011082 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011083 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011084 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11085 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011086 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11087 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11088 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011089 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011090 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011091}
11092
11093/*
11094 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11095 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11096 * and this function updates it to reflect the changes to the guest state while
11097 * L2 was running (and perhaps made some exits which were handled directly by L0
11098 * without going back to L1), and to reflect the exit reason.
11099 * Note that we do not have to copy here all VMCS fields, just those that
11100 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11101 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11102 * which already writes to vmcs12 directly.
11103 */
11104static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11105 u32 exit_reason, u32 exit_intr_info,
11106 unsigned long exit_qualification)
11107{
11108 /* update guest state fields: */
11109 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011110
11111 /* update exit information fields: */
11112
Jan Kiszka533558b2014-01-04 18:47:20 +010011113 vmcs12->vm_exit_reason = exit_reason;
11114 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011115 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011116
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011117 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011118 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11119 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11120
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011121 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011122 vmcs12->launch_state = 1;
11123
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011124 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11125 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011126 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011127
11128 /*
11129 * Transfer the event that L0 or L1 may wanted to inject into
11130 * L2 to IDT_VECTORING_INFO_FIELD.
11131 */
11132 vmcs12_save_pending_event(vcpu, vmcs12);
11133 }
11134
11135 /*
11136 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11137 * preserved above and would only end up incorrectly in L1.
11138 */
11139 vcpu->arch.nmi_injected = false;
11140 kvm_clear_exception_queue(vcpu);
11141 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011142}
11143
11144/*
11145 * A part of what we need to when the nested L2 guest exits and we want to
11146 * run its L1 parent, is to reset L1's guest state to the host state specified
11147 * in vmcs12.
11148 * This function is to be called not only on normal nested exit, but also on
11149 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11150 * Failures During or After Loading Guest State").
11151 * This function should be called when the active VMCS is L1's (vmcs01).
11152 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011153static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11154 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011155{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011156 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080011157 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011158
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011159 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11160 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011161 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011162 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11163 else
11164 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11165 vmx_set_efer(vcpu, vcpu->arch.efer);
11166
11167 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11168 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011169 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011170 /*
11171 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011172 * actually changed, because vmx_set_cr0 refers to efer set above.
11173 *
11174 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11175 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011176 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011177 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020011178 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011179
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011180 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011181 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
11182 kvm_set_cr4(vcpu, vmcs12->host_cr4);
11183
Jan Kiszka29bf08f2013-12-28 16:31:52 +010011184 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011185
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011186 /*
11187 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11188 * couldn't have changed.
11189 */
11190 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11191 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011192
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011193 if (!enable_ept)
11194 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11195
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011196 if (enable_vpid) {
11197 /*
11198 * Trivially support vpid by letting L2s share their parent
11199 * L1's vpid. TODO: move to a more elaborate solution, giving
11200 * each L2 its own vpid and exposing the vpid feature to L1.
11201 */
11202 vmx_flush_tlb(vcpu);
11203 }
Wincy Van06a55242017-04-28 13:13:59 +080011204 /* Restore posted intr vector. */
11205 if (nested_cpu_has_posted_intr(vmcs12))
11206 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011207
11208 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11209 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11210 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11211 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11212 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011213
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011214 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11215 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11216 vmcs_write64(GUEST_BNDCFGS, 0);
11217
Jan Kiszka44811c02013-08-04 17:17:27 +020011218 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011219 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011220 vcpu->arch.pat = vmcs12->host_ia32_pat;
11221 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011222 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11223 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11224 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011225
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011226 /* Set L1 segment info according to Intel SDM
11227 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11228 seg = (struct kvm_segment) {
11229 .base = 0,
11230 .limit = 0xFFFFFFFF,
11231 .selector = vmcs12->host_cs_selector,
11232 .type = 11,
11233 .present = 1,
11234 .s = 1,
11235 .g = 1
11236 };
11237 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11238 seg.l = 1;
11239 else
11240 seg.db = 1;
11241 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11242 seg = (struct kvm_segment) {
11243 .base = 0,
11244 .limit = 0xFFFFFFFF,
11245 .type = 3,
11246 .present = 1,
11247 .s = 1,
11248 .db = 1,
11249 .g = 1
11250 };
11251 seg.selector = vmcs12->host_ds_selector;
11252 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11253 seg.selector = vmcs12->host_es_selector;
11254 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11255 seg.selector = vmcs12->host_ss_selector;
11256 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11257 seg.selector = vmcs12->host_fs_selector;
11258 seg.base = vmcs12->host_fs_base;
11259 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11260 seg.selector = vmcs12->host_gs_selector;
11261 seg.base = vmcs12->host_gs_base;
11262 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11263 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011264 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011265 .limit = 0x67,
11266 .selector = vmcs12->host_tr_selector,
11267 .type = 11,
11268 .present = 1
11269 };
11270 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11271
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011272 kvm_set_dr(vcpu, 7, 0x400);
11273 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011274
Wincy Van3af18d92015-02-03 23:49:31 +080011275 if (cpu_has_vmx_msr_bitmap())
11276 vmx_set_msr_bitmap(vcpu);
11277
Wincy Vanff651cb2014-12-11 08:52:58 +030011278 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11279 vmcs12->vm_exit_msr_load_count))
11280 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011281}
11282
11283/*
11284 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11285 * and modify vmcs12 to make it see what it would expect to see there if
11286 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11287 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011288static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11289 u32 exit_intr_info,
11290 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011291{
11292 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011293 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011294 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011295
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011296 /* trying to cancel vmlaunch/vmresume is a bug */
11297 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11298
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011299 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011300 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11301 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011302
Wincy Vanff651cb2014-12-11 08:52:58 +030011303 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11304 vmcs12->vm_exit_msr_store_count))
11305 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11306
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011307 if (unlikely(vmx->fail))
11308 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11309
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011310 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca52014-08-05 12:42:23 +080011311
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011312 /*
11313 * TODO: SDM says that with acknowledge interrupt on exit, bit 31 of
11314 * the VM-exit interrupt information (valid interrupt) is always set to
11315 * 1 on EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't need
11316 * kvm_cpu_has_interrupt(). See the commit message for details.
11317 */
11318 if (nested_exit_intr_ack_set(vcpu) &&
11319 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
11320 kvm_cpu_has_interrupt(vcpu)) {
Bandan Das77b0f5d2014-04-19 18:17:45 -040011321 int irq = kvm_cpu_get_interrupt(vcpu);
11322 WARN_ON(irq < 0);
11323 vmcs12->vm_exit_intr_info = irq |
11324 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11325 }
11326
Jan Kiszka542060e2014-01-04 18:47:21 +010011327 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11328 vmcs12->exit_qualification,
11329 vmcs12->idt_vectoring_info_field,
11330 vmcs12->vm_exit_intr_info,
11331 vmcs12->vm_exit_intr_error_code,
11332 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011333
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011334 vm_entry_controls_reset_shadow(vmx);
11335 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011336 vmx_segment_cache_clear(vmx);
11337
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011338 /* if no vmcs02 cache requested, remove the one we used */
11339 if (VMCS02_POOL_SIZE == 0)
11340 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11341
11342 load_vmcs12_host_state(vcpu, vmcs12);
11343
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011344 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011345 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11346 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011347 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011348 if (vmx->hv_deadline_tsc == -1)
11349 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11350 PIN_BASED_VMX_PREEMPTION_TIMER);
11351 else
11352 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11353 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011354 if (kvm_has_tsc_control)
11355 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011356
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011357 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11358 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11359 vmx_set_virtual_x2apic_mode(vcpu,
11360 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011361 } else if (!nested_cpu_has_ept(vmcs12) &&
11362 nested_cpu_has2(vmcs12,
11363 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11364 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011365 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011366
11367 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11368 vmx->host_rsp = 0;
11369
11370 /* Unpin physical memory we referred to in vmcs02 */
11371 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011372 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011373 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011374 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011375 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011376 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011377 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011378 }
Wincy Van705699a2015-02-03 23:58:17 +080011379 if (vmx->nested.pi_desc_page) {
11380 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011381 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011382 vmx->nested.pi_desc_page = NULL;
11383 vmx->nested.pi_desc = NULL;
11384 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011385
11386 /*
Tang Chen38b99172014-09-24 15:57:54 +080011387 * We are now running in L2, mmu_notifier will force to reload the
11388 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11389 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011390 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011391
11392 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011393 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11394 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11395 * success or failure flag accordingly.
11396 */
11397 if (unlikely(vmx->fail)) {
11398 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011399 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011400 } else
11401 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011402 if (enable_shadow_vmcs)
11403 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011404
11405 /* in case we halted in L2 */
11406 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011407}
11408
Nadav Har'El7c177932011-05-25 23:12:04 +030011409/*
Jan Kiszka42124922014-01-04 18:47:19 +010011410 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11411 */
11412static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11413{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011414 if (is_guest_mode(vcpu)) {
11415 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011416 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011417 }
Jan Kiszka42124922014-01-04 18:47:19 +010011418 free_nested(to_vmx(vcpu));
11419}
11420
11421/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011422 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11423 * 23.7 "VM-entry failures during or after loading guest state" (this also
11424 * lists the acceptable exit-reason and exit-qualification parameters).
11425 * It should only be called before L2 actually succeeded to run, and when
11426 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11427 */
11428static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11429 struct vmcs12 *vmcs12,
11430 u32 reason, unsigned long qualification)
11431{
11432 load_vmcs12_host_state(vcpu, vmcs12);
11433 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11434 vmcs12->exit_qualification = qualification;
11435 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011436 if (enable_shadow_vmcs)
11437 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011438}
11439
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011440static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11441 struct x86_instruction_info *info,
11442 enum x86_intercept_stage stage)
11443{
11444 return X86EMUL_CONTINUE;
11445}
11446
Yunhong Jiang64672c92016-06-13 14:19:59 -070011447#ifdef CONFIG_X86_64
11448/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11449static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11450 u64 divisor, u64 *result)
11451{
11452 u64 low = a << shift, high = a >> (64 - shift);
11453
11454 /* To avoid the overflow on divq */
11455 if (high >= divisor)
11456 return 1;
11457
11458 /* Low hold the result, high hold rem which is discarded */
11459 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11460 "rm" (divisor), "0" (low), "1" (high));
11461 *result = low;
11462
11463 return 0;
11464}
11465
11466static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11467{
11468 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011469 u64 tscl = rdtsc();
11470 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11471 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011472
11473 /* Convert to host delta tsc if tsc scaling is enabled */
11474 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11475 u64_shl_div_u64(delta_tsc,
11476 kvm_tsc_scaling_ratio_frac_bits,
11477 vcpu->arch.tsc_scaling_ratio,
11478 &delta_tsc))
11479 return -ERANGE;
11480
11481 /*
11482 * If the delta tsc can't fit in the 32 bit after the multi shift,
11483 * we can't use the preemption timer.
11484 * It's possible that it fits on later vmentries, but checking
11485 * on every vmentry is costly so we just use an hrtimer.
11486 */
11487 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11488 return -ERANGE;
11489
11490 vmx->hv_deadline_tsc = tscl + delta_tsc;
11491 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11492 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011493
11494 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011495}
11496
11497static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11498{
11499 struct vcpu_vmx *vmx = to_vmx(vcpu);
11500 vmx->hv_deadline_tsc = -1;
11501 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11502 PIN_BASED_VMX_PREEMPTION_TIMER);
11503}
11504#endif
11505
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011506static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011507{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011508 if (ple_gap)
11509 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011510}
11511
Kai Huang843e4332015-01-28 10:54:28 +080011512static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11513 struct kvm_memory_slot *slot)
11514{
11515 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11516 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11517}
11518
11519static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11520 struct kvm_memory_slot *slot)
11521{
11522 kvm_mmu_slot_set_dirty(kvm, slot);
11523}
11524
11525static void vmx_flush_log_dirty(struct kvm *kvm)
11526{
11527 kvm_flush_pml_buffers(kvm);
11528}
11529
Bandan Dasc5f983f2017-05-05 15:25:14 -040011530static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11531{
11532 struct vmcs12 *vmcs12;
11533 struct vcpu_vmx *vmx = to_vmx(vcpu);
11534 gpa_t gpa;
11535 struct page *page = NULL;
11536 u64 *pml_address;
11537
11538 if (is_guest_mode(vcpu)) {
11539 WARN_ON_ONCE(vmx->nested.pml_full);
11540
11541 /*
11542 * Check if PML is enabled for the nested guest.
11543 * Whether eptp bit 6 is set is already checked
11544 * as part of A/D emulation.
11545 */
11546 vmcs12 = get_vmcs12(vcpu);
11547 if (!nested_cpu_has_pml(vmcs12))
11548 return 0;
11549
Dan Carpenter47698862017-05-10 22:43:17 +030011550 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011551 vmx->nested.pml_full = true;
11552 return 1;
11553 }
11554
11555 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11556
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011557 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
11558 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040011559 return 0;
11560
11561 pml_address = kmap(page);
11562 pml_address[vmcs12->guest_pml_index--] = gpa;
11563 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011564 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011565 }
11566
11567 return 0;
11568}
11569
Kai Huang843e4332015-01-28 10:54:28 +080011570static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11571 struct kvm_memory_slot *memslot,
11572 gfn_t offset, unsigned long mask)
11573{
11574 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11575}
11576
Feng Wuefc64402015-09-18 22:29:51 +080011577/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011578 * This routine does the following things for vCPU which is going
11579 * to be blocked if VT-d PI is enabled.
11580 * - Store the vCPU to the wakeup list, so when interrupts happen
11581 * we can find the right vCPU to wake up.
11582 * - Change the Posted-interrupt descriptor as below:
11583 * 'NDST' <-- vcpu->pre_pcpu
11584 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11585 * - If 'ON' is set during this process, which means at least one
11586 * interrupt is posted for this vCPU, we cannot block it, in
11587 * this case, return 1, otherwise, return 0.
11588 *
11589 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011590static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011591{
11592 unsigned long flags;
11593 unsigned int dest;
11594 struct pi_desc old, new;
11595 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11596
11597 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011598 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11599 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011600 return 0;
11601
11602 vcpu->pre_pcpu = vcpu->cpu;
11603 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11604 vcpu->pre_pcpu), flags);
11605 list_add_tail(&vcpu->blocked_vcpu_list,
11606 &per_cpu(blocked_vcpu_on_cpu,
11607 vcpu->pre_pcpu));
11608 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11609 vcpu->pre_pcpu), flags);
11610
11611 do {
11612 old.control = new.control = pi_desc->control;
11613
11614 /*
11615 * We should not block the vCPU if
11616 * an interrupt is posted for it.
11617 */
11618 if (pi_test_on(pi_desc) == 1) {
11619 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11620 vcpu->pre_pcpu), flags);
11621 list_del(&vcpu->blocked_vcpu_list);
11622 spin_unlock_irqrestore(
11623 &per_cpu(blocked_vcpu_on_cpu_lock,
11624 vcpu->pre_pcpu), flags);
11625 vcpu->pre_pcpu = -1;
11626
11627 return 1;
11628 }
11629
11630 WARN((pi_desc->sn == 1),
11631 "Warning: SN field of posted-interrupts "
11632 "is set before blocking\n");
11633
11634 /*
11635 * Since vCPU can be preempted during this process,
11636 * vcpu->cpu could be different with pre_pcpu, we
11637 * need to set pre_pcpu as the destination of wakeup
11638 * notification event, then we can find the right vCPU
11639 * to wakeup in wakeup handler if interrupts happen
11640 * when the vCPU is in blocked state.
11641 */
11642 dest = cpu_physical_id(vcpu->pre_pcpu);
11643
11644 if (x2apic_enabled())
11645 new.ndst = dest;
11646 else
11647 new.ndst = (dest << 8) & 0xFF00;
11648
11649 /* set 'NV' to 'wakeup vector' */
11650 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11651 } while (cmpxchg(&pi_desc->control, old.control,
11652 new.control) != old.control);
11653
11654 return 0;
11655}
11656
Yunhong Jiangbc225122016-06-13 14:19:58 -070011657static int vmx_pre_block(struct kvm_vcpu *vcpu)
11658{
11659 if (pi_pre_block(vcpu))
11660 return 1;
11661
Yunhong Jiang64672c92016-06-13 14:19:59 -070011662 if (kvm_lapic_hv_timer_in_use(vcpu))
11663 kvm_lapic_switch_to_sw_timer(vcpu);
11664
Yunhong Jiangbc225122016-06-13 14:19:58 -070011665 return 0;
11666}
11667
11668static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011669{
11670 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11671 struct pi_desc old, new;
11672 unsigned int dest;
11673 unsigned long flags;
11674
11675 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011676 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11677 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011678 return;
11679
11680 do {
11681 old.control = new.control = pi_desc->control;
11682
11683 dest = cpu_physical_id(vcpu->cpu);
11684
11685 if (x2apic_enabled())
11686 new.ndst = dest;
11687 else
11688 new.ndst = (dest << 8) & 0xFF00;
11689
11690 /* Allow posting non-urgent interrupts */
11691 new.sn = 0;
11692
11693 /* set 'NV' to 'notification vector' */
11694 new.nv = POSTED_INTR_VECTOR;
11695 } while (cmpxchg(&pi_desc->control, old.control,
11696 new.control) != old.control);
11697
11698 if(vcpu->pre_pcpu != -1) {
11699 spin_lock_irqsave(
11700 &per_cpu(blocked_vcpu_on_cpu_lock,
11701 vcpu->pre_pcpu), flags);
11702 list_del(&vcpu->blocked_vcpu_list);
11703 spin_unlock_irqrestore(
11704 &per_cpu(blocked_vcpu_on_cpu_lock,
11705 vcpu->pre_pcpu), flags);
11706 vcpu->pre_pcpu = -1;
11707 }
11708}
11709
Yunhong Jiangbc225122016-06-13 14:19:58 -070011710static void vmx_post_block(struct kvm_vcpu *vcpu)
11711{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011712 if (kvm_x86_ops->set_hv_timer)
11713 kvm_lapic_switch_to_hv_timer(vcpu);
11714
Yunhong Jiangbc225122016-06-13 14:19:58 -070011715 pi_post_block(vcpu);
11716}
11717
Feng Wubf9f6ac2015-09-18 22:29:55 +080011718/*
Feng Wuefc64402015-09-18 22:29:51 +080011719 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11720 *
11721 * @kvm: kvm
11722 * @host_irq: host irq of the interrupt
11723 * @guest_irq: gsi of the interrupt
11724 * @set: set or unset PI
11725 * returns 0 on success, < 0 on failure
11726 */
11727static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11728 uint32_t guest_irq, bool set)
11729{
11730 struct kvm_kernel_irq_routing_entry *e;
11731 struct kvm_irq_routing_table *irq_rt;
11732 struct kvm_lapic_irq irq;
11733 struct kvm_vcpu *vcpu;
11734 struct vcpu_data vcpu_info;
11735 int idx, ret = -EINVAL;
11736
11737 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011738 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11739 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011740 return 0;
11741
11742 idx = srcu_read_lock(&kvm->irq_srcu);
11743 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11744 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11745
11746 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11747 if (e->type != KVM_IRQ_ROUTING_MSI)
11748 continue;
11749 /*
11750 * VT-d PI cannot support posting multicast/broadcast
11751 * interrupts to a vCPU, we still use interrupt remapping
11752 * for these kind of interrupts.
11753 *
11754 * For lowest-priority interrupts, we only support
11755 * those with single CPU as the destination, e.g. user
11756 * configures the interrupts via /proc/irq or uses
11757 * irqbalance to make the interrupts single-CPU.
11758 *
11759 * We will support full lowest-priority interrupt later.
11760 */
11761
Radim Krčmář371313132016-07-12 22:09:27 +020011762 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011763 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11764 /*
11765 * Make sure the IRTE is in remapped mode if
11766 * we don't handle it in posted mode.
11767 */
11768 ret = irq_set_vcpu_affinity(host_irq, NULL);
11769 if (ret < 0) {
11770 printk(KERN_INFO
11771 "failed to back to remapped mode, irq: %u\n",
11772 host_irq);
11773 goto out;
11774 }
11775
Feng Wuefc64402015-09-18 22:29:51 +080011776 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011777 }
Feng Wuefc64402015-09-18 22:29:51 +080011778
11779 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11780 vcpu_info.vector = irq.vector;
11781
Feng Wub6ce9782016-01-25 16:53:35 +080011782 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011783 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11784
11785 if (set)
11786 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11787 else {
11788 /* suppress notification event before unposting */
11789 pi_set_sn(vcpu_to_pi_desc(vcpu));
11790 ret = irq_set_vcpu_affinity(host_irq, NULL);
11791 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11792 }
11793
11794 if (ret < 0) {
11795 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11796 __func__);
11797 goto out;
11798 }
11799 }
11800
11801 ret = 0;
11802out:
11803 srcu_read_unlock(&kvm->irq_srcu, idx);
11804 return ret;
11805}
11806
Ashok Rajc45dcc72016-06-22 14:59:56 +080011807static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11808{
11809 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11810 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11811 FEATURE_CONTROL_LMCE;
11812 else
11813 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11814 ~FEATURE_CONTROL_LMCE;
11815}
11816
Kees Cook404f6aa2016-08-08 16:29:06 -070011817static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011818 .cpu_has_kvm_support = cpu_has_kvm_support,
11819 .disabled_by_bios = vmx_disabled_by_bios,
11820 .hardware_setup = hardware_setup,
11821 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011822 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011823 .hardware_enable = hardware_enable,
11824 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011825 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011826 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011827
11828 .vcpu_create = vmx_create_vcpu,
11829 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011830 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011831
Avi Kivity04d2cc72007-09-10 18:10:54 +030011832 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011833 .vcpu_load = vmx_vcpu_load,
11834 .vcpu_put = vmx_vcpu_put,
11835
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011836 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011837 .get_msr = vmx_get_msr,
11838 .set_msr = vmx_set_msr,
11839 .get_segment_base = vmx_get_segment_base,
11840 .get_segment = vmx_get_segment,
11841 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011842 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011843 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011844 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011845 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011846 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011847 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011848 .set_cr3 = vmx_set_cr3,
11849 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011850 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011851 .get_idt = vmx_get_idt,
11852 .set_idt = vmx_set_idt,
11853 .get_gdt = vmx_get_gdt,
11854 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011855 .get_dr6 = vmx_get_dr6,
11856 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011857 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011858 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011859 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011860 .get_rflags = vmx_get_rflags,
11861 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011862
11863 .get_pkru = vmx_get_pkru,
11864
Avi Kivity6aa8b732006-12-10 02:21:36 -080011865 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011866
Avi Kivity6aa8b732006-12-10 02:21:36 -080011867 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011868 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011869 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011870 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11871 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011872 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011873 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011874 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011875 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011876 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011877 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011878 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011879 .get_nmi_mask = vmx_get_nmi_mask,
11880 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011881 .enable_nmi_window = enable_nmi_window,
11882 .enable_irq_window = enable_irq_window,
11883 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011884 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011885 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011886 .get_enable_apicv = vmx_get_enable_apicv,
11887 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011888 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011889 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011890 .hwapic_irr_update = vmx_hwapic_irr_update,
11891 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011892 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11893 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011894
Izik Eiduscbc94022007-10-25 00:29:55 +020011895 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011896 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011897 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011898
Avi Kivity586f9602010-11-18 13:09:54 +020011899 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011900
Sheng Yang17cc3932010-01-05 19:02:27 +080011901 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011902
11903 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011904
11905 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011906 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011907
11908 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011909
11910 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011911
11912 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011913
11914 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011915
11916 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011917 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011918 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011919 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011920
11921 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011922
11923 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011924
11925 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11926 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11927 .flush_log_dirty = vmx_flush_log_dirty,
11928 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011929 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011930
Feng Wubf9f6ac2015-09-18 22:29:55 +080011931 .pre_block = vmx_pre_block,
11932 .post_block = vmx_post_block,
11933
Wei Huang25462f72015-06-19 15:45:05 +020011934 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011935
11936 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011937
11938#ifdef CONFIG_X86_64
11939 .set_hv_timer = vmx_set_hv_timer,
11940 .cancel_hv_timer = vmx_cancel_hv_timer,
11941#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011942
11943 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011944};
11945
11946static int __init vmx_init(void)
11947{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011948 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11949 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011950 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011951 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011952
Dave Young2965faa2015-09-09 15:38:55 -070011953#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011954 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11955 crash_vmclear_local_loaded_vmcss);
11956#endif
11957
He, Qingfdef3ad2007-04-30 09:45:24 +030011958 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011959}
11960
11961static void __exit vmx_exit(void)
11962{
Dave Young2965faa2015-09-09 15:38:55 -070011963#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011964 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011965 synchronize_rcu();
11966#endif
11967
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011968 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011969}
11970
11971module_init(vmx_init)
11972module_exit(vmx_exit)