blob: 765086756177518241d980712326abd4e243d5dc [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800436u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700437static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300438
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300439/*
Jim Mattson898a8112018-12-05 15:28:59 -0800440 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
441 * will emulate SYSCALL in legacy mode if the vendor string in guest
442 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
443 * support this emulation, IA32_STAR must always be included in
444 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800446const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400450 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100453#if IS_ENABLED(CONFIG_HYPERV)
454static bool __read_mostly enlightened_vmcs = true;
455module_param(enlightened_vmcs, bool, 0444);
456
Tianyu Lan877ad952018-07-19 08:40:23 +0000457/* check_ept_pointer() should be under protection of ept_pointer_lock. */
458static void check_ept_pointer_match(struct kvm *kvm)
459{
460 struct kvm_vcpu *vcpu;
461 u64 tmp_eptp = INVALID_PAGE;
462 int i;
463
464 kvm_for_each_vcpu(i, vcpu, kvm) {
465 if (!VALID_PAGE(tmp_eptp)) {
466 tmp_eptp = to_vmx(vcpu)->ept_pointer;
467 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
468 to_kvm_vmx(kvm)->ept_pointers_match
469 = EPT_POINTERS_MISMATCH;
470 return;
471 }
472 }
473
474 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
475}
476
Yi Wang8997f652019-01-21 15:27:05 +0800477static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800478 void *data)
479{
480 struct kvm_tlb_range *range = data;
481
482 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
483 range->pages);
484}
485
486static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
487 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
488{
489 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
490
491 /*
492 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
493 * of the base of EPT PML4 table, strip off EPT configuration
494 * information.
495 */
496 if (range)
497 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
498 kvm_fill_hv_flush_list_func, (void *)range);
499 else
500 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
501}
502
503static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
504 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000505{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800506 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800507 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000508
509 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
510
511 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
512 check_ept_pointer_match(kvm);
513
514 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800515 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800516 /* If ept_pointer is invalid pointer, bypass flush request. */
517 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
518 ret |= __hv_remote_flush_tlb_with_range(
519 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800520 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800521 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800522 ret = __hv_remote_flush_tlb_with_range(kvm,
523 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000524 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000525
Tianyu Lan877ad952018-07-19 08:40:23 +0000526 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
527 return ret;
528}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800529static int hv_remote_flush_tlb(struct kvm *kvm)
530{
531 return hv_remote_flush_tlb_with_range(kvm, NULL);
532}
533
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800534static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
535{
536 struct hv_enlightened_vmcs *evmcs;
537 struct hv_partition_assist_pg **p_hv_pa_pg =
538 &vcpu->kvm->arch.hyperv.hv_pa_pg;
539 /*
540 * Synthetic VM-Exit is not enabled in current code and so All
541 * evmcs in singe VM shares same assist page.
542 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200543 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800544 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200545
546 if (!*p_hv_pa_pg)
547 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800548
549 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
550
551 evmcs->partition_assist_page =
552 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200553 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800554 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
555
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800556 return 0;
557}
558
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100559#endif /* IS_ENABLED(CONFIG_HYPERV) */
560
Yunhong Jiang64672c92016-06-13 14:19:59 -0700561/*
562 * Comment's format: document - errata name - stepping - processor name.
563 * Refer from
564 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
565 */
566static u32 vmx_preemption_cpu_tfms[] = {
567/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5680x000206E6,
569/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
570/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
571/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5720x00020652,
573/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5740x00020655,
575/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
576/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
577/*
578 * 320767.pdf - AAP86 - B1 -
579 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
580 */
5810x000106E5,
582/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5830x000106A0,
584/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5850x000106A1,
586/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5870x000106A4,
588 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
589 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
590 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5910x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600592 /* Xeon E3-1220 V2 */
5930x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700594};
595
596static inline bool cpu_has_broken_vmx_preemption_timer(void)
597{
598 u32 eax = cpuid_eax(0x00000001), i;
599
600 /* Clear the reserved bits */
601 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000602 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700603 if (eax == vmx_preemption_cpu_tfms[i])
604 return true;
605
606 return false;
607}
608
Paolo Bonzini35754c92015-07-29 12:05:37 +0200609static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800610{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200611 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800612}
613
Sheng Yang04547152009-04-01 15:52:31 +0800614static inline bool report_flexpriority(void)
615{
616 return flexpriority_enabled;
617}
618
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800619static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800620{
621 int i;
622
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400623 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300624 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300625 return i;
626 return -1;
627}
628
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800629struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300630{
631 int i;
632
Rusty Russell8b9cf982007-07-30 16:31:43 +1000633 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300634 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400635 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000636 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800637}
638
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800639void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
640{
641 vmcs_clear(loaded_vmcs->vmcs);
642 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
643 vmcs_clear(loaded_vmcs->shadow_vmcs);
644 loaded_vmcs->cpu = -1;
645 loaded_vmcs->launched = 0;
646}
647
Dave Young2965faa2015-09-09 15:38:55 -0700648#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800649/*
650 * This bitmap is used to indicate whether the vmclear
651 * operation is enabled on all cpus. All disabled by
652 * default.
653 */
654static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
655
656static inline void crash_enable_local_vmclear(int cpu)
657{
658 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
659}
660
661static inline void crash_disable_local_vmclear(int cpu)
662{
663 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
664}
665
666static inline int crash_local_vmclear_enabled(int cpu)
667{
668 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
669}
670
671static void crash_vmclear_local_loaded_vmcss(void)
672{
673 int cpu = raw_smp_processor_id();
674 struct loaded_vmcs *v;
675
676 if (!crash_local_vmclear_enabled(cpu))
677 return;
678
679 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
680 loaded_vmcss_on_cpu_link)
681 vmcs_clear(v->vmcs);
682}
683#else
684static inline void crash_enable_local_vmclear(int cpu) { }
685static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700686#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800687
Nadav Har'Eld462b812011-05-24 15:26:10 +0300688static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800689{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300690 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800691 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800692
Nadav Har'Eld462b812011-05-24 15:26:10 +0300693 if (loaded_vmcs->cpu != cpu)
694 return; /* vcpu migration can race with cpu offline */
695 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800696 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800697 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300698 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800699
700 /*
701 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
702 * is before setting loaded_vmcs->vcpu to -1 which is done in
703 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
704 * then adds the vmcs into percpu list before it is deleted.
705 */
706 smp_wmb();
707
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800709 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710}
711
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800712void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800713{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800714 int cpu = loaded_vmcs->cpu;
715
716 if (cpu != -1)
717 smp_call_function_single(cpu,
718 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800719}
720
Avi Kivity2fb92db2011-04-27 19:42:18 +0300721static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
722 unsigned field)
723{
724 bool ret;
725 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
726
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700727 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
728 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300729 vmx->segment_cache.bitmask = 0;
730 }
731 ret = vmx->segment_cache.bitmask & mask;
732 vmx->segment_cache.bitmask |= mask;
733 return ret;
734}
735
736static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
737{
738 u16 *p = &vmx->segment_cache.seg[seg].selector;
739
740 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
741 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
742 return *p;
743}
744
745static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
746{
747 ulong *p = &vmx->segment_cache.seg[seg].base;
748
749 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
750 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
751 return *p;
752}
753
754static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
755{
756 u32 *p = &vmx->segment_cache.seg[seg].limit;
757
758 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
759 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
760 return *p;
761}
762
763static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
764{
765 u32 *p = &vmx->segment_cache.seg[seg].ar;
766
767 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
768 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
769 return *p;
770}
771
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800772void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300773{
774 u32 eb;
775
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100776 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800777 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200778 /*
779 * Guest access to VMware backdoor ports could legitimately
780 * trigger #GP because of TSS I/O permission bitmap.
781 * We intercept those #GP and allow access to them anyway
782 * as VMware does.
783 */
784 if (enable_vmware_backdoor)
785 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100786 if ((vcpu->guest_debug &
787 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
788 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
789 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300790 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300791 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200792 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800793 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300794
795 /* When we are running a nested L2 guest and L1 specified for it a
796 * certain exception bitmap, we must trap the same exceptions and pass
797 * them to L1. When running L2, we will only handle the exceptions
798 * specified above if L1 did not want them.
799 */
800 if (is_guest_mode(vcpu))
801 eb |= get_vmcs12(vcpu)->exception_bitmap;
802
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300803 vmcs_write32(EXCEPTION_BITMAP, eb);
804}
805
Ashok Raj15d45072018-02-01 22:59:43 +0100806/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100807 * Check if MSR is intercepted for currently loaded MSR bitmap.
808 */
809static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
810{
811 unsigned long *msr_bitmap;
812 int f = sizeof(unsigned long);
813
814 if (!cpu_has_vmx_msr_bitmap())
815 return true;
816
817 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
818
819 if (msr <= 0x1fff) {
820 return !!test_bit(msr, msr_bitmap + 0x800 / f);
821 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
822 msr &= 0x1fff;
823 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
824 }
825
826 return true;
827}
828
Gleb Natapov2961e8762013-11-25 15:37:13 +0200829static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
830 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200831{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200832 vm_entry_controls_clearbit(vmx, entry);
833 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200834}
835
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400836static int find_msr(struct vmx_msrs *m, unsigned int msr)
837{
838 unsigned int i;
839
840 for (i = 0; i < m->nr; ++i) {
841 if (m->val[i].index == msr)
842 return i;
843 }
844 return -ENOENT;
845}
846
Avi Kivity61d2ef22010-04-28 16:40:38 +0300847static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
848{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400849 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300850 struct msr_autoload *m = &vmx->msr_autoload;
851
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200852 switch (msr) {
853 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800854 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200855 clear_atomic_switch_msr_special(vmx,
856 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200857 VM_EXIT_LOAD_IA32_EFER);
858 return;
859 }
860 break;
861 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800862 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200863 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200864 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
865 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
866 return;
867 }
868 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200869 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400870 i = find_msr(&m->guest, msr);
871 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400872 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400873 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400874 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400875 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200876
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400877skip_guest:
878 i = find_msr(&m->host, msr);
879 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300880 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400881
882 --m->host.nr;
883 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400884 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300885}
886
Gleb Natapov2961e8762013-11-25 15:37:13 +0200887static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
888 unsigned long entry, unsigned long exit,
889 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
890 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200891{
892 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700893 if (host_val_vmcs != HOST_IA32_EFER)
894 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200895 vm_entry_controls_setbit(vmx, entry);
896 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200897}
898
Avi Kivity61d2ef22010-04-28 16:40:38 +0300899static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400900 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300901{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400902 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903 struct msr_autoload *m = &vmx->msr_autoload;
904
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200905 switch (msr) {
906 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800907 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200908 add_atomic_switch_msr_special(vmx,
909 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200910 VM_EXIT_LOAD_IA32_EFER,
911 GUEST_IA32_EFER,
912 HOST_IA32_EFER,
913 guest_val, host_val);
914 return;
915 }
916 break;
917 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800918 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200919 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200920 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
921 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
922 GUEST_IA32_PERF_GLOBAL_CTRL,
923 HOST_IA32_PERF_GLOBAL_CTRL,
924 guest_val, host_val);
925 return;
926 }
927 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100928 case MSR_IA32_PEBS_ENABLE:
929 /* PEBS needs a quiescent period after being disabled (to write
930 * a record). Disabling PEBS through VMX MSR swapping doesn't
931 * provide that period, so a CPU could write host's record into
932 * guest's memory.
933 */
934 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200935 }
936
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400937 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400938 if (!entry_only)
939 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300940
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800941 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
942 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200943 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200944 "Can't add msr %x\n", msr);
945 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300946 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400947 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400948 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400949 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400950 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400951 m->guest.val[i].index = msr;
952 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300953
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400954 if (entry_only)
955 return;
956
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400957 if (j < 0) {
958 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400959 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300960 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400961 m->host.val[j].index = msr;
962 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300963}
964
Avi Kivity92c0d902009-10-29 11:00:16 +0200965static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300966{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100967 u64 guest_efer = vmx->vcpu.arch.efer;
968 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300969
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100970 if (!enable_ept) {
971 /*
972 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
973 * host CPUID is more efficient than testing guest CPUID
974 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
975 */
976 if (boot_cpu_has(X86_FEATURE_SMEP))
977 guest_efer |= EFER_NX;
978 else if (!(guest_efer & EFER_NX))
979 ignore_bits |= EFER_NX;
980 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700981
Avi Kivity51c6cf62007-08-29 03:48:05 +0300982 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100983 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300984 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300986#ifdef CONFIG_X86_64
987 ignore_bits |= EFER_LMA | EFER_LME;
988 /* SCE is meaningful only in long mode on Intel */
989 if (guest_efer & EFER_LMA)
990 ignore_bits &= ~(u64)EFER_SCE;
991#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300992
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800993 /*
994 * On EPT, we can't emulate NX, so we must switch EFER atomically.
995 * On CPUs that support "load IA32_EFER", always switch EFER
996 * atomically, since it's faster than switching it manually.
997 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800998 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800999 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001000 if (!(guest_efer & EFER_LMA))
1001 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001002 if (guest_efer != host_efer)
1003 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001004 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001005 else
1006 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001007 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001008 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001009 clear_atomic_switch_msr(vmx, MSR_EFER);
1010
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001011 guest_efer &= ~ignore_bits;
1012 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001013
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001014 vmx->guest_msrs[efer_offset].data = guest_efer;
1015 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1016
1017 return true;
1018 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001019}
1020
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001021#ifdef CONFIG_X86_32
1022/*
1023 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1024 * VMCS rather than the segment table. KVM uses this helper to figure
1025 * out the current bases to poke them into the VMCS before entry.
1026 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001027static unsigned long segment_base(u16 selector)
1028{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001029 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030 unsigned long v;
1031
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001032 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001033 return 0;
1034
Thomas Garnier45fc8752017-03-14 10:05:08 -07001035 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001036
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001037 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001038 u16 ldt_selector = kvm_read_ldt();
1039
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001040 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001041 return 0;
1042
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001043 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001044 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001045 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046 return v;
1047}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001048#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001049
Chao Peng2ef444f2018-10-24 16:05:12 +08001050static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1051{
1052 u32 i;
1053
1054 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1055 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1056 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1057 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1058 for (i = 0; i < addr_range; i++) {
1059 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1060 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1061 }
1062}
1063
1064static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1065{
1066 u32 i;
1067
1068 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1069 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1070 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1071 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1072 for (i = 0; i < addr_range; i++) {
1073 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1074 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1075 }
1076}
1077
1078static void pt_guest_enter(struct vcpu_vmx *vmx)
1079{
1080 if (pt_mode == PT_MODE_SYSTEM)
1081 return;
1082
Chao Peng2ef444f2018-10-24 16:05:12 +08001083 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001084 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1085 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001086 */
Chao Pengb08c2892018-10-24 16:05:15 +08001087 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001088 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1089 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1090 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1091 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1092 }
1093}
1094
1095static void pt_guest_exit(struct vcpu_vmx *vmx)
1096{
1097 if (pt_mode == PT_MODE_SYSTEM)
1098 return;
1099
1100 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1101 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1102 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1103 }
1104
1105 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1106 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1107}
1108
Sean Christopherson13b964a2019-05-07 09:06:31 -07001109void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1110 unsigned long fs_base, unsigned long gs_base)
1111{
1112 if (unlikely(fs_sel != host->fs_sel)) {
1113 if (!(fs_sel & 7))
1114 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1115 else
1116 vmcs_write16(HOST_FS_SELECTOR, 0);
1117 host->fs_sel = fs_sel;
1118 }
1119 if (unlikely(gs_sel != host->gs_sel)) {
1120 if (!(gs_sel & 7))
1121 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1122 else
1123 vmcs_write16(HOST_GS_SELECTOR, 0);
1124 host->gs_sel = gs_sel;
1125 }
1126 if (unlikely(fs_base != host->fs_base)) {
1127 vmcs_writel(HOST_FS_BASE, fs_base);
1128 host->fs_base = fs_base;
1129 }
1130 if (unlikely(gs_base != host->gs_base)) {
1131 vmcs_writel(HOST_GS_BASE, gs_base);
1132 host->gs_base = gs_base;
1133 }
1134}
1135
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001136void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001137{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001138 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001139 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001140#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001141 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001142#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001143 unsigned long fs_base, gs_base;
1144 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001145 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001146
Sean Christophersond264ee02018-08-27 15:21:12 -07001147 vmx->req_immediate_exit = false;
1148
Liran Alonf48b4712018-11-20 18:03:25 +02001149 /*
1150 * Note that guest MSRs to be saved/restored can also be changed
1151 * when guest state is loaded. This happens when guest transitions
1152 * to/from long-mode by setting MSR_EFER.LMA.
1153 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001154 if (!vmx->guest_msrs_ready) {
1155 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001156 for (i = 0; i < vmx->save_nmsrs; ++i)
1157 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1158 vmx->guest_msrs[i].data,
1159 vmx->guest_msrs[i].mask);
1160
1161 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001162 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001163 return;
1164
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001165 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001166
Avi Kivity33ed6322007-05-02 16:54:03 +03001167 /*
1168 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1169 * allow segment selectors with cpl > 0 or ti == 1.
1170 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001171 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001172
1173#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001174 savesegment(ds, host_state->ds_sel);
1175 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001176
1177 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 if (likely(is_64bit_mm(current->mm))) {
1179 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001180 fs_sel = current->thread.fsindex;
1181 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001182 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001183 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001184 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001185 savesegment(fs, fs_sel);
1186 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001187 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001188 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001189 }
1190
Paolo Bonzini4679b612018-09-24 17:23:01 +02001191 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001192#else
Sean Christophersone368b872018-07-23 12:32:41 -07001193 savesegment(fs, fs_sel);
1194 savesegment(gs, gs_sel);
1195 fs_base = segment_base(fs_sel);
1196 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001197#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001198
Sean Christopherson13b964a2019-05-07 09:06:31 -07001199 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001200 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001201}
1202
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001203static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001204{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001205 struct vmcs_host_state *host_state;
1206
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001207 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001208 return;
1209
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001210 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001211
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001212 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001213
Avi Kivityc8770e72010-11-11 12:37:26 +02001214#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001215 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001216#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001217 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1218 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001219#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001220 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001221#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001222 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001223#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001224 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001225 if (host_state->fs_sel & 7)
1226 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001227#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001228 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1229 loadsegment(ds, host_state->ds_sel);
1230 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001231 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001232#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001233 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001234#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001235 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001236#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001237 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001238 vmx->guest_state_loaded = false;
1239 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001240}
1241
Sean Christopherson678e3152018-07-23 12:32:43 -07001242#ifdef CONFIG_X86_64
1243static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001244{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001245 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001246 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001247 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1248 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001249 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001250}
1251
Sean Christopherson678e3152018-07-23 12:32:43 -07001252static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1253{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001254 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001255 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001256 wrmsrl(MSR_KERNEL_GS_BASE, data);
1257 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001258 vmx->msr_guest_kernel_gs_base = data;
1259}
1260#endif
1261
Feng Wu28b835d2015-09-18 22:29:54 +08001262static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1263{
1264 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1265 struct pi_desc old, new;
1266 unsigned int dest;
1267
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001268 /*
1269 * In case of hot-plug or hot-unplug, we may have to undo
1270 * vmx_vcpu_pi_put even if there is no assigned device. And we
1271 * always keep PI.NDST up to date for simplicity: it makes the
1272 * code easier, and CPU migration is not a fast path.
1273 */
1274 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001275 return;
1276
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001277 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001278 do {
1279 old.control = new.control = pi_desc->control;
1280
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001281 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001282
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001283 if (x2apic_enabled())
1284 new.ndst = dest;
1285 else
1286 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001287
Feng Wu28b835d2015-09-18 22:29:54 +08001288 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001289 } while (cmpxchg64(&pi_desc->control, old.control,
1290 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001291
1292 /*
1293 * Clear SN before reading the bitmap. The VT-d firmware
1294 * writes the bitmap and reads SN atomically (5.2.3 in the
1295 * spec), so it doesn't really have a memory barrier that
1296 * pairs with this, but we cannot do that and we need one.
1297 */
1298 smp_mb__after_atomic();
1299
1300 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1301 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001302}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001303
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001304void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001305{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001306 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001307 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001308
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001309 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001310 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001311 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001312 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001313
1314 /*
1315 * Read loaded_vmcs->cpu should be before fetching
1316 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1317 * See the comments in __loaded_vmcs_clear().
1318 */
1319 smp_rmb();
1320
Nadav Har'Eld462b812011-05-24 15:26:10 +03001321 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1322 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001323 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001324 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001325 }
1326
1327 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1328 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1329 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001330 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001331 }
1332
1333 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001334 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001335 unsigned long sysenter_esp;
1336
1337 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001338
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 /*
1340 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001341 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001342 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001343 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001344 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001345 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001346
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001347 /*
1348 * VM exits change the host TR limit to 0x67 after a VM
1349 * exit. This is okay, since 0x67 covers everything except
1350 * the IO bitmap and have have code to handle the IO bitmap
1351 * being lost after a VM exit.
1352 */
1353 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1354
Avi Kivity6aa8b732006-12-10 02:21:36 -08001355 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1356 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001357
Nadav Har'Eld462b812011-05-24 15:26:10 +03001358 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359 }
Feng Wu28b835d2015-09-18 22:29:54 +08001360
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001361 /* Setup TSC multiplier */
1362 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001363 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1364 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001365}
1366
1367/*
1368 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1369 * vcpu mutex is already taken.
1370 */
1371void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1372{
1373 struct vcpu_vmx *vmx = to_vmx(vcpu);
1374
1375 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001376
Feng Wu28b835d2015-09-18 22:29:54 +08001377 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001378
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001379 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001380 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001381}
1382
1383static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1384{
1385 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1386
1387 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001388 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1389 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001390 return;
1391
1392 /* Set SN when the vCPU is preempted */
1393 if (vcpu->preempted)
1394 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395}
1396
Sean Christopherson13b964a2019-05-07 09:06:31 -07001397static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001398{
Feng Wu28b835d2015-09-18 22:29:54 +08001399 vmx_vcpu_pi_put(vcpu);
1400
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001401 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001402}
1403
Wanpeng Lif244dee2017-07-20 01:11:54 -07001404static bool emulation_required(struct kvm_vcpu *vcpu)
1405{
1406 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1407}
1408
Avi Kivityedcafe32009-12-30 18:07:40 +02001409static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1410
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001411unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001413 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001414 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001415
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001416 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1417 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001418 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001419 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001420 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001421 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001422 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1423 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001424 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001425 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001426 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001427}
1428
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001429void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001430{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001431 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001432 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001433
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001434 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001435 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001436 vmx->rflags = rflags;
1437 vmcs_writel(GUEST_RFLAGS, rflags);
1438 return;
1439 }
1440
1441 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001442 vmx->rflags = rflags;
1443 if (vmx->rmode.vm86_active) {
1444 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001445 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001446 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001447 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001448
Sean Christophersone7bddc52019-09-27 14:45:18 -07001449 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1450 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001451}
1452
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001453u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001454{
1455 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1456 int ret = 0;
1457
1458 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001459 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001460 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001461 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001462
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001463 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001464}
1465
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001466void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001467{
1468 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1469 u32 interruptibility = interruptibility_old;
1470
1471 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1472
Jan Kiszka48005f62010-02-19 19:38:07 +01001473 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001474 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001475 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476 interruptibility |= GUEST_INTR_STATE_STI;
1477
1478 if ((interruptibility != interruptibility_old))
1479 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1480}
1481
Chao Pengbf8c55d2018-10-24 16:05:14 +08001482static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1483{
1484 struct vcpu_vmx *vmx = to_vmx(vcpu);
1485 unsigned long value;
1486
1487 /*
1488 * Any MSR write that attempts to change bits marked reserved will
1489 * case a #GP fault.
1490 */
1491 if (data & vmx->pt_desc.ctl_bitmask)
1492 return 1;
1493
1494 /*
1495 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1496 * result in a #GP unless the same write also clears TraceEn.
1497 */
1498 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1499 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1500 return 1;
1501
1502 /*
1503 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1504 * and FabricEn would cause #GP, if
1505 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1506 */
1507 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1508 !(data & RTIT_CTL_FABRIC_EN) &&
1509 !intel_pt_validate_cap(vmx->pt_desc.caps,
1510 PT_CAP_single_range_output))
1511 return 1;
1512
1513 /*
1514 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1515 * utilize encodings marked reserved will casue a #GP fault.
1516 */
1517 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1518 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1519 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1520 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1521 return 1;
1522 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1523 PT_CAP_cycle_thresholds);
1524 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1525 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1526 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1527 return 1;
1528 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1529 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1530 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1531 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1532 return 1;
1533
1534 /*
1535 * If ADDRx_CFG is reserved or the encodings is >2 will
1536 * cause a #GP fault.
1537 */
1538 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1539 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1540 return 1;
1541 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1542 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1543 return 1;
1544 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1545 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1546 return 1;
1547 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1548 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1549 return 1;
1550
1551 return 0;
1552}
1553
Sean Christopherson1957aa62019-08-27 14:40:39 -07001554static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001555{
1556 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001557
Sean Christopherson1957aa62019-08-27 14:40:39 -07001558 /*
1559 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1560 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1561 * set when EPT misconfig occurs. In practice, real hardware updates
1562 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1563 * (namely Hyper-V) don't set it due to it being undefined behavior,
1564 * i.e. we end up advancing IP with some random value.
1565 */
1566 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1567 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1568 rip = kvm_rip_read(vcpu);
1569 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1570 kvm_rip_write(vcpu, rip);
1571 } else {
1572 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1573 return 0;
1574 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001575
Glauber Costa2809f5d2009-05-12 16:21:05 -04001576 /* skipping an emulated instruction also counts */
1577 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001578
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001579 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001580}
1581
Wanpeng Licaa057a2018-03-12 04:53:03 -07001582static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1583{
1584 /*
1585 * Ensure that we clear the HLT state in the VMCS. We don't need to
1586 * explicitly skip the instruction because if the HLT state is set,
1587 * then the instruction is already executing and RIP has already been
1588 * advanced.
1589 */
1590 if (kvm_hlt_in_guest(vcpu->kvm) &&
1591 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1592 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1593}
1594
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001595static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001596{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001597 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001598 unsigned nr = vcpu->arch.exception.nr;
1599 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001600 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001601 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001602
Jim Mattsonda998b42018-10-16 14:29:22 -07001603 kvm_deliver_exception_payload(vcpu);
1604
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001605 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001606 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001607 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1608 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001609
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001610 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001611 int inc_eip = 0;
1612 if (kvm_exception_is_soft(nr))
1613 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001614 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001615 return;
1616 }
1617
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001618 WARN_ON_ONCE(vmx->emulation_required);
1619
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001620 if (kvm_exception_is_soft(nr)) {
1621 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1622 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001623 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1624 } else
1625 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1626
1627 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001628
1629 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001630}
1631
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001632static bool vmx_rdtscp_supported(void)
1633{
1634 return cpu_has_vmx_rdtscp();
1635}
1636
Mao, Junjiead756a12012-07-02 01:18:48 +00001637static bool vmx_invpcid_supported(void)
1638{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001639 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001640}
1641
Avi Kivity6aa8b732006-12-10 02:21:36 -08001642/*
Eddie Donga75beee2007-05-17 18:55:15 +03001643 * Swap MSR entry in host/guest MSR entry array.
1644 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001645static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001646{
Avi Kivity26bb0982009-09-07 11:14:12 +03001647 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001648
1649 tmp = vmx->guest_msrs[to];
1650 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1651 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001652}
1653
1654/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001655 * Set up the vmcs to automatically save and restore system
1656 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1657 * mode, as fiddling with msrs is very expensive.
1658 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001659static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001660{
Avi Kivity26bb0982009-09-07 11:14:12 +03001661 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001662
Eddie Donga75beee2007-05-17 18:55:15 +03001663 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001664#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001665 /*
1666 * The SYSCALL MSRs are only needed on long mode guests, and only
1667 * when EFER.SCE is set.
1668 */
1669 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1670 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001671 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001672 move_msr_up(vmx, index, save_nmsrs++);
1673 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001674 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001675 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001676 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1677 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001678 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001679 }
Eddie Donga75beee2007-05-17 18:55:15 +03001680#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001681 index = __find_msr_index(vmx, MSR_EFER);
1682 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001683 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001684 index = __find_msr_index(vmx, MSR_TSC_AUX);
1685 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1686 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001687
Avi Kivity26bb0982009-09-07 11:14:12 +03001688 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001689 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001690
Yang Zhang8d146952013-01-25 10:18:50 +08001691 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001692 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001693}
1694
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001695static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001697 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001699 if (is_guest_mode(vcpu) &&
1700 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1701 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1702
1703 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704}
1705
Leonid Shatz326e7422018-11-06 12:14:25 +02001706static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001707{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001708 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1709 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001710
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001711 /*
1712 * We're here if L1 chose not to trap WRMSR to TSC. According
1713 * to the spec, this should set L1's TSC; The offset that L1
1714 * set for L2 remains unchanged, and still needs to be added
1715 * to the newly set TSC to get L2's TSC.
1716 */
1717 if (is_guest_mode(vcpu) &&
1718 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1719 g_tsc_offset = vmcs12->tsc_offset;
1720
1721 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1722 vcpu->arch.tsc_offset - g_tsc_offset,
1723 offset);
1724 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1725 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726}
1727
Nadav Har'El801d3422011-05-25 23:02:23 +03001728/*
1729 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1730 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1731 * all guests if the "nested" module option is off, and can also be disabled
1732 * for a single guest by disabling its VMX cpuid bit.
1733 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001734bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001735{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001736 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001737}
1738
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001739static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1740 uint64_t val)
1741{
1742 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1743
1744 return !(val & ~valid_bits);
1745}
1746
Tom Lendacky801e4592018-02-21 13:39:51 -06001747static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1748{
Paolo Bonzini13893092018-02-26 13:40:09 +01001749 switch (msr->index) {
1750 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1751 if (!nested)
1752 return 1;
1753 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1754 default:
1755 return 1;
1756 }
1757
1758 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001759}
1760
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001761/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001762 * Reads an msr value (of 'msr_index') into 'pdata'.
1763 * Returns 0 on success, non-0 otherwise.
1764 * Assumes vcpu_load() was already called.
1765 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001766static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001768 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001769 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001770 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001771
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001772 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001773#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001774 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001775 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001776 break;
1777 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001778 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001779 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001780 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001781 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001782 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001783#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001784 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001785 return kvm_get_msr_common(vcpu, msr_info);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001786 case MSR_IA32_UMWAIT_CONTROL:
1787 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1788 return 1;
1789
1790 msr_info->data = vmx->msr_ia32_umwait_control;
1791 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001792 case MSR_IA32_SPEC_CTRL:
1793 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001794 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1795 return 1;
1796
1797 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1798 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001800 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 break;
1802 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001803 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804 break;
1805 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001806 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001807 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001808 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001809 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001810 (!msr_info->host_initiated &&
1811 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001812 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001813 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001814 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001815 case MSR_IA32_MCG_EXT_CTL:
1816 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001817 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001818 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001819 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001820 msr_info->data = vcpu->arch.mcg_ext_ctl;
1821 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001822 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001823 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001824 break;
1825 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1826 if (!nested_vmx_allowed(vcpu))
1827 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001828 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1829 &msr_info->data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001830 case MSR_IA32_RTIT_CTL:
1831 if (pt_mode != PT_MODE_HOST_GUEST)
1832 return 1;
1833 msr_info->data = vmx->pt_desc.guest.ctl;
1834 break;
1835 case MSR_IA32_RTIT_STATUS:
1836 if (pt_mode != PT_MODE_HOST_GUEST)
1837 return 1;
1838 msr_info->data = vmx->pt_desc.guest.status;
1839 break;
1840 case MSR_IA32_RTIT_CR3_MATCH:
1841 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1842 !intel_pt_validate_cap(vmx->pt_desc.caps,
1843 PT_CAP_cr3_filtering))
1844 return 1;
1845 msr_info->data = vmx->pt_desc.guest.cr3_match;
1846 break;
1847 case MSR_IA32_RTIT_OUTPUT_BASE:
1848 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1849 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1850 PT_CAP_topa_output) &&
1851 !intel_pt_validate_cap(vmx->pt_desc.caps,
1852 PT_CAP_single_range_output)))
1853 return 1;
1854 msr_info->data = vmx->pt_desc.guest.output_base;
1855 break;
1856 case MSR_IA32_RTIT_OUTPUT_MASK:
1857 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1858 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1859 PT_CAP_topa_output) &&
1860 !intel_pt_validate_cap(vmx->pt_desc.caps,
1861 PT_CAP_single_range_output)))
1862 return 1;
1863 msr_info->data = vmx->pt_desc.guest.output_mask;
1864 break;
1865 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1866 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1867 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1868 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1869 PT_CAP_num_address_ranges)))
1870 return 1;
1871 if (index % 2)
1872 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1873 else
1874 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1875 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001876 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001877 if (!msr_info->host_initiated &&
1878 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001879 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001880 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001881 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001882 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001883 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001884 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001885 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001886 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001887 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001888 }
1889
Avi Kivity6aa8b732006-12-10 02:21:36 -08001890 return 0;
1891}
1892
1893/*
1894 * Writes msr value into into the appropriate "register".
1895 * Returns 0 on success, non-0 otherwise.
1896 * Assumes vcpu_load() was already called.
1897 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001898static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001899{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001900 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001901 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001902 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001903 u32 msr_index = msr_info->index;
1904 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001905 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001906
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001908 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001909 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001910 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001911#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001913 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001914 vmcs_writel(GUEST_FS_BASE, data);
1915 break;
1916 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001917 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001918 vmcs_writel(GUEST_GS_BASE, data);
1919 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001920 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001921 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001922 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923#endif
1924 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001925 if (is_guest_mode(vcpu))
1926 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001927 vmcs_write32(GUEST_SYSENTER_CS, data);
1928 break;
1929 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001930 if (is_guest_mode(vcpu))
1931 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001932 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933 break;
1934 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001935 if (is_guest_mode(vcpu))
1936 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001937 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001939 case MSR_IA32_DEBUGCTLMSR:
1940 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1941 VM_EXIT_SAVE_DEBUG_CONTROLS)
1942 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1943
1944 ret = kvm_set_msr_common(vcpu, msr_info);
1945 break;
1946
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001947 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001948 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001949 (!msr_info->host_initiated &&
1950 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001951 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001952 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001953 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001954 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001955 vmcs_write64(GUEST_BNDCFGS, data);
1956 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001957 case MSR_IA32_UMWAIT_CONTROL:
1958 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1959 return 1;
1960
1961 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1962 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1963 return 1;
1964
1965 vmx->msr_ia32_umwait_control = data;
1966 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001967 case MSR_IA32_SPEC_CTRL:
1968 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001969 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1970 return 1;
1971
1972 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001973 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001974 return 1;
1975
1976 vmx->spec_ctrl = data;
1977
1978 if (!data)
1979 break;
1980
1981 /*
1982 * For non-nested:
1983 * When it's written (to non-zero) for the first time, pass
1984 * it through.
1985 *
1986 * For nested:
1987 * The handling of the MSR bitmap for L2 guests is done in
1988 * nested_vmx_merge_msr_bitmap. We should not touch the
1989 * vmcs02.msr_bitmap here since it gets completely overwritten
1990 * in the merging. We update the vmcs01 here for L1 as well
1991 * since it will end up touching the MSR anyway now.
1992 */
1993 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1994 MSR_IA32_SPEC_CTRL,
1995 MSR_TYPE_RW);
1996 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001997 case MSR_IA32_PRED_CMD:
1998 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001999 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2000 return 1;
2001
2002 if (data & ~PRED_CMD_IBPB)
2003 return 1;
2004
2005 if (!data)
2006 break;
2007
2008 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2009
2010 /*
2011 * For non-nested:
2012 * When it's written (to non-zero) for the first time, pass
2013 * it through.
2014 *
2015 * For nested:
2016 * The handling of the MSR bitmap for L2 guests is done in
2017 * nested_vmx_merge_msr_bitmap. We should not touch the
2018 * vmcs02.msr_bitmap here since it gets completely overwritten
2019 * in the merging.
2020 */
2021 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2022 MSR_TYPE_W);
2023 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002024 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002025 if (!kvm_pat_valid(data))
2026 return 1;
2027
Sean Christopherson142e4be2019-05-07 09:06:35 -07002028 if (is_guest_mode(vcpu) &&
2029 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2030 get_vmcs12(vcpu)->guest_ia32_pat = data;
2031
Sheng Yang468d4722008-10-09 16:01:55 +08002032 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2033 vmcs_write64(GUEST_IA32_PAT, data);
2034 vcpu->arch.pat = data;
2035 break;
2036 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002037 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002038 break;
Will Auldba904632012-11-29 12:42:50 -08002039 case MSR_IA32_TSC_ADJUST:
2040 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002041 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002042 case MSR_IA32_MCG_EXT_CTL:
2043 if ((!msr_info->host_initiated &&
2044 !(to_vmx(vcpu)->msr_ia32_feature_control &
2045 FEATURE_CONTROL_LMCE)) ||
2046 (data & ~MCG_EXT_CTL_LMCE_EN))
2047 return 1;
2048 vcpu->arch.mcg_ext_ctl = data;
2049 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002050 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002051 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002052 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01002053 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2054 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002055 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002056 if (msr_info->host_initiated && data == 0)
2057 vmx_leave_nested(vcpu);
2058 break;
2059 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002060 if (!msr_info->host_initiated)
2061 return 1; /* they are read-only */
2062 if (!nested_vmx_allowed(vcpu))
2063 return 1;
2064 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002065 case MSR_IA32_RTIT_CTL:
2066 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002067 vmx_rtit_ctl_check(vcpu, data) ||
2068 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002069 return 1;
2070 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2071 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002072 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002073 break;
2074 case MSR_IA32_RTIT_STATUS:
2075 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2076 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2077 (data & MSR_IA32_RTIT_STATUS_MASK))
2078 return 1;
2079 vmx->pt_desc.guest.status = data;
2080 break;
2081 case MSR_IA32_RTIT_CR3_MATCH:
2082 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2083 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2084 !intel_pt_validate_cap(vmx->pt_desc.caps,
2085 PT_CAP_cr3_filtering))
2086 return 1;
2087 vmx->pt_desc.guest.cr3_match = data;
2088 break;
2089 case MSR_IA32_RTIT_OUTPUT_BASE:
2090 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2091 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2092 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2093 PT_CAP_topa_output) &&
2094 !intel_pt_validate_cap(vmx->pt_desc.caps,
2095 PT_CAP_single_range_output)) ||
2096 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2097 return 1;
2098 vmx->pt_desc.guest.output_base = data;
2099 break;
2100 case MSR_IA32_RTIT_OUTPUT_MASK:
2101 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2102 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2103 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2104 PT_CAP_topa_output) &&
2105 !intel_pt_validate_cap(vmx->pt_desc.caps,
2106 PT_CAP_single_range_output)))
2107 return 1;
2108 vmx->pt_desc.guest.output_mask = data;
2109 break;
2110 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2111 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2112 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2113 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2114 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2115 PT_CAP_num_address_ranges)))
2116 return 1;
2117 if (index % 2)
2118 vmx->pt_desc.guest.addr_b[index / 2] = data;
2119 else
2120 vmx->pt_desc.guest.addr_a[index / 2] = data;
2121 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002122 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002123 if (!msr_info->host_initiated &&
2124 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002125 return 1;
2126 /* Check reserved bit, higher 32 bits should be zero */
2127 if ((data >> 32) != 0)
2128 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002129 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002130 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002131 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002132 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002133 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002134 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002135 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2136 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002137 ret = kvm_set_shared_msr(msr->index, msr->data,
2138 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002139 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002140 if (ret)
2141 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002142 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002143 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002144 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002145 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002146 }
2147
Eddie Dong2cc51562007-05-21 07:28:09 +03002148 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002149}
2150
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002151static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002152{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002153 kvm_register_mark_available(vcpu, reg);
2154
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002155 switch (reg) {
2156 case VCPU_REGS_RSP:
2157 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2158 break;
2159 case VCPU_REGS_RIP:
2160 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2161 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002162 case VCPU_EXREG_PDPTR:
2163 if (enable_ept)
2164 ept_save_pdptrs(vcpu);
2165 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002166 case VCPU_EXREG_CR3:
2167 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2168 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2169 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002170 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002171 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002172 break;
2173 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002174}
2175
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176static __init int cpu_has_kvm_support(void)
2177{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002178 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002179}
2180
2181static __init int vmx_disabled_by_bios(void)
2182{
2183 u64 msr;
2184
2185 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002186 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002187 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002188 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2189 && tboot_enabled())
2190 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002191 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002192 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002193 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002194 && !tboot_enabled()) {
2195 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002196 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002197 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002198 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002199 /* launched w/o TXT and VMX disabled */
2200 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2201 && !tboot_enabled())
2202 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002203 }
2204
2205 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002206}
2207
Dongxiao Xu7725b892010-05-11 18:29:38 +08002208static void kvm_cpu_vmxon(u64 addr)
2209{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002210 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002211 intel_pt_handle_vmx(1);
2212
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002213 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002214}
2215
Radim Krčmář13a34e02014-08-28 15:13:03 +02002216static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217{
2218 int cpu = raw_smp_processor_id();
2219 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002220 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002221
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002222 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002223 return -EBUSY;
2224
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002225 /*
2226 * This can happen if we hot-added a CPU but failed to allocate
2227 * VP assist page for it.
2228 */
2229 if (static_branch_unlikely(&enable_evmcs) &&
2230 !hv_get_vp_assist_page(cpu))
2231 return -EFAULT;
2232
Nadav Har'Eld462b812011-05-24 15:26:10 +03002233 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002234 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2235 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002236
2237 /*
2238 * Now we can enable the vmclear operation in kdump
2239 * since the loaded_vmcss_on_cpu list on this cpu
2240 * has been initialized.
2241 *
2242 * Though the cpu is not in VMX operation now, there
2243 * is no problem to enable the vmclear operation
2244 * for the loaded_vmcss_on_cpu list is empty!
2245 */
2246 crash_enable_local_vmclear(cpu);
2247
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002249
2250 test_bits = FEATURE_CONTROL_LOCKED;
2251 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2252 if (tboot_enabled())
2253 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2254
2255 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002256 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002257 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2258 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002259 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002260 if (enable_ept)
2261 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002262
2263 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002264}
2265
Nadav Har'Eld462b812011-05-24 15:26:10 +03002266static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002267{
2268 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002269 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002270
Nadav Har'Eld462b812011-05-24 15:26:10 +03002271 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2272 loaded_vmcss_on_cpu_link)
2273 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002274}
2275
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002276
2277/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2278 * tricks.
2279 */
2280static void kvm_cpu_vmxoff(void)
2281{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002282 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002283
2284 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002285 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002286}
2287
Radim Krčmář13a34e02014-08-28 15:13:03 +02002288static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002290 vmclear_local_loaded_vmcss();
2291 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002292}
2293
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002294static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002295 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002296{
2297 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002298 u32 ctl = ctl_min | ctl_opt;
2299
2300 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2301
2302 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2303 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2304
2305 /* Ensure minimum (required) set of control bits are supported. */
2306 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002307 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002308
2309 *result = ctl;
2310 return 0;
2311}
2312
Sean Christopherson7caaa712018-12-03 13:53:01 -08002313static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2314 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002315{
2316 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002317 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002318 u32 _pin_based_exec_control = 0;
2319 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002320 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002321 u32 _vmexit_control = 0;
2322 u32 _vmentry_control = 0;
2323
Paolo Bonzini13893092018-02-26 13:40:09 +01002324 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302325 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002326#ifdef CONFIG_X86_64
2327 CPU_BASED_CR8_LOAD_EXITING |
2328 CPU_BASED_CR8_STORE_EXITING |
2329#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002330 CPU_BASED_CR3_LOAD_EXITING |
2331 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002332 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002333 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002334 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002335 CPU_BASED_MWAIT_EXITING |
2336 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002337 CPU_BASED_INVLPG_EXITING |
2338 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002339
Sheng Yangf78e0e22007-10-29 09:40:42 +08002340 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002341 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002342 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002343 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2344 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002345 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002346#ifdef CONFIG_X86_64
2347 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2348 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2349 ~CPU_BASED_CR8_STORE_EXITING;
2350#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002351 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002352 min2 = 0;
2353 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002354 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002355 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002356 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002357 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002358 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002359 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002360 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002361 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002362 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002363 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002364 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002365 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002366 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002367 SECONDARY_EXEC_RDSEED_EXITING |
2368 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002369 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002370 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002371 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002372 SECONDARY_EXEC_PT_USE_GPA |
2373 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002374 SECONDARY_EXEC_ENABLE_VMFUNC |
2375 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002376 if (adjust_vmx_controls(min2, opt2,
2377 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002378 &_cpu_based_2nd_exec_control) < 0)
2379 return -EIO;
2380 }
2381#ifndef CONFIG_X86_64
2382 if (!(_cpu_based_2nd_exec_control &
2383 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2384 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2385#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002386
2387 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2388 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002389 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002390 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2391 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002392
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002393 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002394 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002395
Sheng Yangd56f5462008-04-25 10:13:16 +08002396 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002397 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2398 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002399 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2400 CPU_BASED_CR3_STORE_EXITING |
2401 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002402 } else if (vmx_cap->ept) {
2403 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002404 pr_warn_once("EPT CAP should not exist if not support "
2405 "1-setting enable EPT VM-execution control\n");
2406 }
2407 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002408 vmx_cap->vpid) {
2409 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002410 pr_warn_once("VPID CAP should not exist if not support "
2411 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002412 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002413
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002414 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002415#ifdef CONFIG_X86_64
2416 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2417#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002418 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002419 VM_EXIT_LOAD_IA32_PAT |
2420 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002421 VM_EXIT_CLEAR_BNDCFGS |
2422 VM_EXIT_PT_CONCEAL_PIP |
2423 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002424 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2425 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002426 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002427
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002428 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2429 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2430 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002431 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2432 &_pin_based_exec_control) < 0)
2433 return -EIO;
2434
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002435 if (cpu_has_broken_vmx_preemption_timer())
2436 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002437 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002438 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002439 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2440
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002441 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002442 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2443 VM_ENTRY_LOAD_IA32_PAT |
2444 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002445 VM_ENTRY_LOAD_BNDCFGS |
2446 VM_ENTRY_PT_CONCEAL_PIP |
2447 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002448 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2449 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002450 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002451
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002452 /*
2453 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2454 * can't be used due to an errata where VM Exit may incorrectly clear
2455 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2456 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2457 */
2458 if (boot_cpu_data.x86 == 0x6) {
2459 switch (boot_cpu_data.x86_model) {
2460 case 26: /* AAK155 */
2461 case 30: /* AAP115 */
2462 case 37: /* AAT100 */
2463 case 44: /* BC86,AAY89,BD102 */
2464 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002465 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002466 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2467 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2468 "does not work properly. Using workaround\n");
2469 break;
2470 default:
2471 break;
2472 }
2473 }
2474
2475
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002476 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002477
2478 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2479 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002480 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002481
2482#ifdef CONFIG_X86_64
2483 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2484 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002485 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002486#endif
2487
2488 /* Require Write-Back (WB) memory type for VMCS accesses. */
2489 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002490 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002491
Yang, Sheng002c7f72007-07-31 14:23:01 +03002492 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002493 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002494 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002495
Liran Alon2307af12018-06-29 22:59:04 +03002496 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002497
Yang, Sheng002c7f72007-07-31 14:23:01 +03002498 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2499 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002500 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002501 vmcs_conf->vmexit_ctrl = _vmexit_control;
2502 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002503
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002504 if (static_branch_unlikely(&enable_evmcs))
2505 evmcs_sanitize_exec_ctrls(vmcs_conf);
2506
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002507 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002508}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002509
Ben Gardon41836832019-02-11 11:02:52 -08002510struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511{
2512 int node = cpu_to_node(cpu);
2513 struct page *pages;
2514 struct vmcs *vmcs;
2515
Ben Gardon41836832019-02-11 11:02:52 -08002516 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002517 if (!pages)
2518 return NULL;
2519 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002520 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002521
2522 /* KVM supports Enlightened VMCS v1 only */
2523 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002524 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002525 else
Liran Alon392b2f22018-06-23 02:35:01 +03002526 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002527
Liran Alon491a6032018-06-23 02:35:12 +03002528 if (shadow)
2529 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002530 return vmcs;
2531}
2532
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002533void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002534{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002535 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002536}
2537
Nadav Har'Eld462b812011-05-24 15:26:10 +03002538/*
2539 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2540 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002541void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002542{
2543 if (!loaded_vmcs->vmcs)
2544 return;
2545 loaded_vmcs_clear(loaded_vmcs);
2546 free_vmcs(loaded_vmcs->vmcs);
2547 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002548 if (loaded_vmcs->msr_bitmap)
2549 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002550 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002551}
2552
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002553int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002554{
Liran Alon491a6032018-06-23 02:35:12 +03002555 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002556 if (!loaded_vmcs->vmcs)
2557 return -ENOMEM;
2558
2559 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002560 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002561 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002562
2563 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002564 loaded_vmcs->msr_bitmap = (unsigned long *)
2565 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002566 if (!loaded_vmcs->msr_bitmap)
2567 goto out_vmcs;
2568 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002569
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002570 if (IS_ENABLED(CONFIG_HYPERV) &&
2571 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002572 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2573 struct hv_enlightened_vmcs *evmcs =
2574 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2575
2576 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2577 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002578 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002579
2580 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002581 memset(&loaded_vmcs->controls_shadow, 0,
2582 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002583
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002584 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002585
2586out_vmcs:
2587 free_loaded_vmcs(loaded_vmcs);
2588 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002589}
2590
Sam Ravnborg39959582007-06-01 00:47:13 -07002591static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002592{
2593 int cpu;
2594
Zachary Amsden3230bb42009-09-29 11:38:37 -10002595 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002597 per_cpu(vmxarea, cpu) = NULL;
2598 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599}
2600
Avi Kivity6aa8b732006-12-10 02:21:36 -08002601static __init int alloc_kvm_area(void)
2602{
2603 int cpu;
2604
Zachary Amsden3230bb42009-09-29 11:38:37 -10002605 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606 struct vmcs *vmcs;
2607
Ben Gardon41836832019-02-11 11:02:52 -08002608 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002609 if (!vmcs) {
2610 free_kvm_area();
2611 return -ENOMEM;
2612 }
2613
Liran Alon2307af12018-06-29 22:59:04 +03002614 /*
2615 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2616 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2617 * revision_id reported by MSR_IA32_VMX_BASIC.
2618 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002619 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002620 * TLFS, VMXArea passed as VMXON argument should
2621 * still be marked with revision_id reported by
2622 * physical CPU.
2623 */
2624 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002625 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002626
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627 per_cpu(vmxarea, cpu) = vmcs;
2628 }
2629 return 0;
2630}
2631
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002632static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002633 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002635 if (!emulate_invalid_guest_state) {
2636 /*
2637 * CS and SS RPL should be equal during guest entry according
2638 * to VMX spec, but in reality it is not always so. Since vcpu
2639 * is in the middle of the transition from real mode to
2640 * protected mode it is safe to assume that RPL 0 is a good
2641 * default value.
2642 */
2643 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002644 save->selector &= ~SEGMENT_RPL_MASK;
2645 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002646 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002648 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649}
2650
2651static void enter_pmode(struct kvm_vcpu *vcpu)
2652{
2653 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002654 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655
Gleb Natapovd99e4152012-12-20 16:57:45 +02002656 /*
2657 * Update real mode segment cache. It may be not up-to-date if sement
2658 * register was written while vcpu was in a guest mode.
2659 */
2660 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2661 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2662 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2663 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2664 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2665 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2666
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002667 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668
Avi Kivity2fb92db2011-04-27 19:42:18 +03002669 vmx_segment_cache_clear(vmx);
2670
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002671 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672
2673 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002674 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2675 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676 vmcs_writel(GUEST_RFLAGS, flags);
2677
Rusty Russell66aee912007-07-17 23:34:16 +10002678 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2679 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680
2681 update_exception_bitmap(vcpu);
2682
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002683 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2684 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2685 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2686 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2687 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2688 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002689}
2690
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002691static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692{
Mathias Krause772e0312012-08-30 01:30:19 +02002693 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002694 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695
Gleb Natapovd99e4152012-12-20 16:57:45 +02002696 var.dpl = 0x3;
2697 if (seg == VCPU_SREG_CS)
2698 var.type = 0x3;
2699
2700 if (!emulate_invalid_guest_state) {
2701 var.selector = var.base >> 4;
2702 var.base = var.base & 0xffff0;
2703 var.limit = 0xffff;
2704 var.g = 0;
2705 var.db = 0;
2706 var.present = 1;
2707 var.s = 1;
2708 var.l = 0;
2709 var.unusable = 0;
2710 var.type = 0x3;
2711 var.avl = 0;
2712 if (save->base & 0xf)
2713 printk_once(KERN_WARNING "kvm: segment base is not "
2714 "paragraph aligned when entering "
2715 "protected mode (seg=%d)", seg);
2716 }
2717
2718 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002719 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002720 vmcs_write32(sf->limit, var.limit);
2721 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002722}
2723
2724static void enter_rmode(struct kvm_vcpu *vcpu)
2725{
2726 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002727 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002728 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002729
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002730 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2731 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2732 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2733 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2734 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002735 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2736 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002737
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002738 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002739
Gleb Natapov776e58e2011-03-13 12:34:27 +02002740 /*
2741 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002742 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002743 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002744 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002745 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2746 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002747
Avi Kivity2fb92db2011-04-27 19:42:18 +03002748 vmx_segment_cache_clear(vmx);
2749
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002750 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002752 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2753
2754 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002755 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002756
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002757 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758
2759 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002760 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761 update_exception_bitmap(vcpu);
2762
Gleb Natapovd99e4152012-12-20 16:57:45 +02002763 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2764 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2765 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2766 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2767 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2768 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002769
Eddie Dong8668a3c2007-10-10 14:26:45 +08002770 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771}
2772
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002773void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302774{
2775 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002776 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2777
2778 if (!msr)
2779 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302780
Avi Kivityf6801df2010-01-21 15:31:50 +02002781 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302782 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002783 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302784 msr->data = efer;
2785 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002786 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302787
2788 msr->data = efer & ~EFER_LME;
2789 }
2790 setup_msrs(vmx);
2791}
2792
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002793#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794
2795static void enter_lmode(struct kvm_vcpu *vcpu)
2796{
2797 u32 guest_tr_ar;
2798
Avi Kivity2fb92db2011-04-27 19:42:18 +03002799 vmx_segment_cache_clear(to_vmx(vcpu));
2800
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002802 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002803 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2804 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002805 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002806 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2807 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808 }
Avi Kivityda38f432010-07-06 11:30:49 +03002809 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810}
2811
2812static void exit_lmode(struct kvm_vcpu *vcpu)
2813{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002814 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002815 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816}
2817
2818#endif
2819
Junaid Shahidfaff8752018-06-29 13:10:05 -07002820static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2821{
2822 int vpid = to_vmx(vcpu)->vpid;
2823
2824 if (!vpid_sync_vcpu_addr(vpid, addr))
2825 vpid_sync_context(vpid);
2826
2827 /*
2828 * If VPIDs are not supported or enabled, then the above is a no-op.
2829 * But we don't really need a TLB flush in that case anyway, because
2830 * each VM entry/exit includes an implicit flush when VPID is 0.
2831 */
2832}
2833
Avi Kivitye8467fd2009-12-29 18:43:06 +02002834static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2835{
2836 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2837
2838 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2839 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2840}
2841
Anthony Liguori25c4c272007-04-27 09:29:21 +03002842static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002843{
Avi Kivityfc78f512009-12-07 12:16:48 +02002844 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2845
2846 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2847 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002848}
2849
Sheng Yang14394422008-04-28 12:24:45 +08002850static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2851{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002852 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2853
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002854 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002855 return;
2856
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002857 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002858 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2859 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2860 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2861 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002862 }
2863}
2864
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002865void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002866{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002867 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2868
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002869 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002870 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2871 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2872 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2873 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002874 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002875
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002876 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002877}
2878
Sheng Yang14394422008-04-28 12:24:45 +08002879static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2880 unsigned long cr0,
2881 struct kvm_vcpu *vcpu)
2882{
Sean Christopherson2183f562019-05-07 12:17:56 -07002883 struct vcpu_vmx *vmx = to_vmx(vcpu);
2884
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002885 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002886 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002887 if (!(cr0 & X86_CR0_PG)) {
2888 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002889 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2890 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002891 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002892 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002893 } else if (!is_paging(vcpu)) {
2894 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002895 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2896 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002897 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002898 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002899 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002900
2901 if (!(cr0 & X86_CR0_WP))
2902 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002903}
2904
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002905void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002906{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002907 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002908 unsigned long hw_cr0;
2909
Sean Christopherson3de63472018-07-13 08:42:30 -07002910 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002911 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002912 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002913 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002914 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002915
Gleb Natapov218e7632013-01-21 15:36:45 +02002916 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2917 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002918
Gleb Natapov218e7632013-01-21 15:36:45 +02002919 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2920 enter_rmode(vcpu);
2921 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002922
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002923#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002924 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002925 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002926 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002927 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002928 exit_lmode(vcpu);
2929 }
2930#endif
2931
Sean Christophersonb4d18512018-03-05 12:04:40 -08002932 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002933 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2934
Avi Kivity6aa8b732006-12-10 02:21:36 -08002935 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002936 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002937 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002938
2939 /* depends on vcpu->arch.cr0 to be set to a new value */
2940 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002941}
2942
Yu Zhang855feb62017-08-24 20:27:55 +08002943static int get_ept_level(struct kvm_vcpu *vcpu)
2944{
2945 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2946 return 5;
2947 return 4;
2948}
2949
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002950u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002951{
Yu Zhang855feb62017-08-24 20:27:55 +08002952 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002953
Yu Zhang855feb62017-08-24 20:27:55 +08002954 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002955
Peter Feiner995f00a2017-06-30 17:26:32 -07002956 if (enable_ept_ad_bits &&
2957 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002958 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002959 eptp |= (root_hpa & PAGE_MASK);
2960
2961 return eptp;
2962}
2963
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002964void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002965{
Tianyu Lan877ad952018-07-19 08:40:23 +00002966 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002967 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002968 unsigned long guest_cr3;
2969 u64 eptp;
2970
2971 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002972 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002973 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002974 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002975
2976 if (kvm_x86_ops->tlb_remote_flush) {
2977 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2978 to_vmx(vcpu)->ept_pointer = eptp;
2979 to_kvm_vmx(kvm)->ept_pointers_match
2980 = EPT_POINTERS_CHECK;
2981 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2982 }
2983
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002984 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
2985 if (is_guest_mode(vcpu))
2986 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002987 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00002988 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002989 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2990 guest_cr3 = vcpu->arch.cr3;
2991 else /* vmcs01.GUEST_CR3 is already up-to-date. */
2992 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002993 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002994 }
2995
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002996 if (update_guest_cr3)
2997 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002998}
2999
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003000int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003001{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003002 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003003 /*
3004 * Pass through host's Machine Check Enable value to hw_cr4, which
3005 * is in force while we are in guest mode. Do not let guests control
3006 * this bit, even if host CR4.MCE == 0.
3007 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003008 unsigned long hw_cr4;
3009
3010 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3011 if (enable_unrestricted_guest)
3012 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003013 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003014 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3015 else
3016 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003017
Sean Christopherson64f7a112018-04-30 10:01:06 -07003018 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3019 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003020 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003021 hw_cr4 &= ~X86_CR4_UMIP;
3022 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003023 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3024 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3025 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003026 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003027
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003028 if (cr4 & X86_CR4_VMXE) {
3029 /*
3030 * To use VMXON (and later other VMX instructions), a guest
3031 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3032 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003033 * is here. We operate under the default treatment of SMM,
3034 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003035 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003036 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003037 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003038 }
David Matlack38991522016-11-29 18:14:08 -08003039
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003040 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003041 return 1;
3042
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003043 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003044
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003045 if (!enable_unrestricted_guest) {
3046 if (enable_ept) {
3047 if (!is_paging(vcpu)) {
3048 hw_cr4 &= ~X86_CR4_PAE;
3049 hw_cr4 |= X86_CR4_PSE;
3050 } else if (!(cr4 & X86_CR4_PAE)) {
3051 hw_cr4 &= ~X86_CR4_PAE;
3052 }
3053 }
3054
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003055 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003056 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3057 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3058 * to be manually disabled when guest switches to non-paging
3059 * mode.
3060 *
3061 * If !enable_unrestricted_guest, the CPU is always running
3062 * with CR0.PG=1 and CR4 needs to be modified.
3063 * If enable_unrestricted_guest, the CPU automatically
3064 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003065 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003066 if (!is_paging(vcpu))
3067 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3068 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003069
Sheng Yang14394422008-04-28 12:24:45 +08003070 vmcs_writel(CR4_READ_SHADOW, cr4);
3071 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003072 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073}
3074
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003075void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076{
Avi Kivitya9179492011-01-03 14:28:52 +02003077 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003078 u32 ar;
3079
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003080 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003081 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003082 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003083 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003084 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003085 var->base = vmx_read_guest_seg_base(vmx, seg);
3086 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3087 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003088 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003089 var->base = vmx_read_guest_seg_base(vmx, seg);
3090 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3091 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3092 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003093 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094 var->type = ar & 15;
3095 var->s = (ar >> 4) & 1;
3096 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003097 /*
3098 * Some userspaces do not preserve unusable property. Since usable
3099 * segment has to be present according to VMX spec we can use present
3100 * property to amend userspace bug by making unusable segment always
3101 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3102 * segment as unusable.
3103 */
3104 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105 var->avl = (ar >> 12) & 1;
3106 var->l = (ar >> 13) & 1;
3107 var->db = (ar >> 14) & 1;
3108 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003109}
3110
Avi Kivitya9179492011-01-03 14:28:52 +02003111static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3112{
Avi Kivitya9179492011-01-03 14:28:52 +02003113 struct kvm_segment s;
3114
3115 if (to_vmx(vcpu)->rmode.vm86_active) {
3116 vmx_get_segment(vcpu, &s, seg);
3117 return s.base;
3118 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003119 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003120}
3121
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003122int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003123{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003124 struct vcpu_vmx *vmx = to_vmx(vcpu);
3125
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003126 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003127 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003128 else {
3129 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003130 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003131 }
Avi Kivity69c73022011-03-07 15:26:44 +02003132}
3133
Avi Kivity653e3102007-05-07 10:55:37 +03003134static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003135{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136 u32 ar;
3137
Avi Kivityf0495f92012-06-07 17:06:10 +03003138 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139 ar = 1 << 16;
3140 else {
3141 ar = var->type & 15;
3142 ar |= (var->s & 1) << 4;
3143 ar |= (var->dpl & 3) << 5;
3144 ar |= (var->present & 1) << 7;
3145 ar |= (var->avl & 1) << 12;
3146 ar |= (var->l & 1) << 13;
3147 ar |= (var->db & 1) << 14;
3148 ar |= (var->g & 1) << 15;
3149 }
Avi Kivity653e3102007-05-07 10:55:37 +03003150
3151 return ar;
3152}
3153
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003154void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003155{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003156 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003157 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003158
Avi Kivity2fb92db2011-04-27 19:42:18 +03003159 vmx_segment_cache_clear(vmx);
3160
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003161 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3162 vmx->rmode.segs[seg] = *var;
3163 if (seg == VCPU_SREG_TR)
3164 vmcs_write16(sf->selector, var->selector);
3165 else if (var->s)
3166 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003167 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003168 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003169
Avi Kivity653e3102007-05-07 10:55:37 +03003170 vmcs_writel(sf->base, var->base);
3171 vmcs_write32(sf->limit, var->limit);
3172 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003173
3174 /*
3175 * Fix the "Accessed" bit in AR field of segment registers for older
3176 * qemu binaries.
3177 * IA32 arch specifies that at the time of processor reset the
3178 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003179 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003180 * state vmexit when "unrestricted guest" mode is turned on.
3181 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3182 * tree. Newer qemu binaries with that qemu fix would not need this
3183 * kvm hack.
3184 */
3185 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003186 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003187
Gleb Natapovf924d662012-12-12 19:10:55 +02003188 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003189
3190out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003191 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192}
3193
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3195{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003196 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197
3198 *db = (ar >> 14) & 1;
3199 *l = (ar >> 13) & 1;
3200}
3201
Gleb Natapov89a27f42010-02-16 10:51:48 +02003202static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003204 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3205 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206}
3207
Gleb Natapov89a27f42010-02-16 10:51:48 +02003208static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003210 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3211 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003212}
3213
Gleb Natapov89a27f42010-02-16 10:51:48 +02003214static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003216 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3217 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003218}
3219
Gleb Natapov89a27f42010-02-16 10:51:48 +02003220static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003222 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3223 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224}
3225
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003226static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3227{
3228 struct kvm_segment var;
3229 u32 ar;
3230
3231 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003232 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003233 if (seg == VCPU_SREG_CS)
3234 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003235 ar = vmx_segment_access_rights(&var);
3236
3237 if (var.base != (var.selector << 4))
3238 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003239 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003240 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003241 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003242 return false;
3243
3244 return true;
3245}
3246
3247static bool code_segment_valid(struct kvm_vcpu *vcpu)
3248{
3249 struct kvm_segment cs;
3250 unsigned int cs_rpl;
3251
3252 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003253 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003254
Avi Kivity1872a3f2009-01-04 23:26:52 +02003255 if (cs.unusable)
3256 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003257 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003258 return false;
3259 if (!cs.s)
3260 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003261 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003262 if (cs.dpl > cs_rpl)
3263 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003264 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003265 if (cs.dpl != cs_rpl)
3266 return false;
3267 }
3268 if (!cs.present)
3269 return false;
3270
3271 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3272 return true;
3273}
3274
3275static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3276{
3277 struct kvm_segment ss;
3278 unsigned int ss_rpl;
3279
3280 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003281 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003282
Avi Kivity1872a3f2009-01-04 23:26:52 +02003283 if (ss.unusable)
3284 return true;
3285 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003286 return false;
3287 if (!ss.s)
3288 return false;
3289 if (ss.dpl != ss_rpl) /* DPL != RPL */
3290 return false;
3291 if (!ss.present)
3292 return false;
3293
3294 return true;
3295}
3296
3297static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3298{
3299 struct kvm_segment var;
3300 unsigned int rpl;
3301
3302 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003303 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003304
Avi Kivity1872a3f2009-01-04 23:26:52 +02003305 if (var.unusable)
3306 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003307 if (!var.s)
3308 return false;
3309 if (!var.present)
3310 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003311 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003312 if (var.dpl < rpl) /* DPL < RPL */
3313 return false;
3314 }
3315
3316 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3317 * rights flags
3318 */
3319 return true;
3320}
3321
3322static bool tr_valid(struct kvm_vcpu *vcpu)
3323{
3324 struct kvm_segment tr;
3325
3326 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3327
Avi Kivity1872a3f2009-01-04 23:26:52 +02003328 if (tr.unusable)
3329 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003330 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003331 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003332 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003333 return false;
3334 if (!tr.present)
3335 return false;
3336
3337 return true;
3338}
3339
3340static bool ldtr_valid(struct kvm_vcpu *vcpu)
3341{
3342 struct kvm_segment ldtr;
3343
3344 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3345
Avi Kivity1872a3f2009-01-04 23:26:52 +02003346 if (ldtr.unusable)
3347 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003348 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003349 return false;
3350 if (ldtr.type != 2)
3351 return false;
3352 if (!ldtr.present)
3353 return false;
3354
3355 return true;
3356}
3357
3358static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3359{
3360 struct kvm_segment cs, ss;
3361
3362 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3363 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3364
Nadav Amitb32a9912015-03-29 16:33:04 +03003365 return ((cs.selector & SEGMENT_RPL_MASK) ==
3366 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003367}
3368
3369/*
3370 * Check if guest state is valid. Returns true if valid, false if
3371 * not.
3372 * We assume that registers are always usable
3373 */
3374static bool guest_state_valid(struct kvm_vcpu *vcpu)
3375{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003376 if (enable_unrestricted_guest)
3377 return true;
3378
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003379 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003380 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003381 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3382 return false;
3383 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3384 return false;
3385 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3386 return false;
3387 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3388 return false;
3389 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3390 return false;
3391 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3392 return false;
3393 } else {
3394 /* protected mode guest state checks */
3395 if (!cs_ss_rpl_check(vcpu))
3396 return false;
3397 if (!code_segment_valid(vcpu))
3398 return false;
3399 if (!stack_segment_valid(vcpu))
3400 return false;
3401 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3402 return false;
3403 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3404 return false;
3405 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3406 return false;
3407 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3408 return false;
3409 if (!tr_valid(vcpu))
3410 return false;
3411 if (!ldtr_valid(vcpu))
3412 return false;
3413 }
3414 /* TODO:
3415 * - Add checks on RIP
3416 * - Add checks on RFLAGS
3417 */
3418
3419 return true;
3420}
3421
Mike Dayd77c26f2007-10-08 09:02:08 -04003422static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003423{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003424 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003425 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003426 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003427
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003428 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003429 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003430 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3431 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003432 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003433 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003434 r = kvm_write_guest_page(kvm, fn++, &data,
3435 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003436 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003437 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003438 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3439 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003440 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003441 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3442 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003443 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003444 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003445 r = kvm_write_guest_page(kvm, fn, &data,
3446 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3447 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003448out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003449 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003450 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451}
3452
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003453static int init_rmode_identity_map(struct kvm *kvm)
3454{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003455 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003456 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003457 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003458 u32 tmp;
3459
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003460 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003461 mutex_lock(&kvm->slots_lock);
3462
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003463 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003464 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003465
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003466 if (!kvm_vmx->ept_identity_map_addr)
3467 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3468 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003469
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003470 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003471 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003472 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003473 goto out2;
3474
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003475 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003476 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3477 if (r < 0)
3478 goto out;
3479 /* Set up identity-mapping pagetable for EPT in real mode */
3480 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3481 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3482 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3483 r = kvm_write_guest_page(kvm, identity_map_pfn,
3484 &tmp, i * sizeof(tmp), sizeof(tmp));
3485 if (r < 0)
3486 goto out;
3487 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003488 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003489
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003490out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003491 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003492
3493out2:
3494 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003495 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003496}
3497
Avi Kivity6aa8b732006-12-10 02:21:36 -08003498static void seg_setup(int seg)
3499{
Mathias Krause772e0312012-08-30 01:30:19 +02003500 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003501 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003502
3503 vmcs_write16(sf->selector, 0);
3504 vmcs_writel(sf->base, 0);
3505 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003506 ar = 0x93;
3507 if (seg == VCPU_SREG_CS)
3508 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003509
3510 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511}
3512
Sheng Yangf78e0e22007-10-29 09:40:42 +08003513static int alloc_apic_access_page(struct kvm *kvm)
3514{
Xiao Guangrong44841412012-09-07 14:14:20 +08003515 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003516 int r = 0;
3517
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003518 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003519 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003520 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003521 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3522 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003523 if (r)
3524 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003525
Tang Chen73a6d942014-09-11 13:38:00 +08003526 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003527 if (is_error_page(page)) {
3528 r = -EFAULT;
3529 goto out;
3530 }
3531
Tang Chenc24ae0d2014-09-24 15:57:58 +08003532 /*
3533 * Do not pin the page in memory, so that memory hot-unplug
3534 * is able to migrate it.
3535 */
3536 put_page(page);
3537 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003538out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003539 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003540 return r;
3541}
3542
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003543int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003544{
3545 int vpid;
3546
Avi Kivity919818a2009-03-23 18:01:29 +02003547 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003548 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003549 spin_lock(&vmx_vpid_lock);
3550 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003551 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003552 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003553 else
3554 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003555 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003556 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003557}
3558
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003559void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003560{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003561 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003562 return;
3563 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003564 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003565 spin_unlock(&vmx_vpid_lock);
3566}
3567
Yi Wang1e4329ee2018-11-08 11:22:21 +08003568static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003569 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003570{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003571 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003572
3573 if (!cpu_has_vmx_msr_bitmap())
3574 return;
3575
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003576 if (static_branch_unlikely(&enable_evmcs))
3577 evmcs_touch_msr_bitmap();
3578
Sheng Yang25c5f222008-03-28 13:18:56 +08003579 /*
3580 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3581 * have the write-low and read-high bitmap offsets the wrong way round.
3582 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3583 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003584 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003585 if (type & MSR_TYPE_R)
3586 /* read-low */
3587 __clear_bit(msr, msr_bitmap + 0x000 / f);
3588
3589 if (type & MSR_TYPE_W)
3590 /* write-low */
3591 __clear_bit(msr, msr_bitmap + 0x800 / f);
3592
Sheng Yang25c5f222008-03-28 13:18:56 +08003593 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3594 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003595 if (type & MSR_TYPE_R)
3596 /* read-high */
3597 __clear_bit(msr, msr_bitmap + 0x400 / f);
3598
3599 if (type & MSR_TYPE_W)
3600 /* write-high */
3601 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3602
3603 }
3604}
3605
Yi Wang1e4329ee2018-11-08 11:22:21 +08003606static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003607 u32 msr, int type)
3608{
3609 int f = sizeof(unsigned long);
3610
3611 if (!cpu_has_vmx_msr_bitmap())
3612 return;
3613
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003614 if (static_branch_unlikely(&enable_evmcs))
3615 evmcs_touch_msr_bitmap();
3616
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003617 /*
3618 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3619 * have the write-low and read-high bitmap offsets the wrong way round.
3620 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3621 */
3622 if (msr <= 0x1fff) {
3623 if (type & MSR_TYPE_R)
3624 /* read-low */
3625 __set_bit(msr, msr_bitmap + 0x000 / f);
3626
3627 if (type & MSR_TYPE_W)
3628 /* write-low */
3629 __set_bit(msr, msr_bitmap + 0x800 / f);
3630
3631 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3632 msr &= 0x1fff;
3633 if (type & MSR_TYPE_R)
3634 /* read-high */
3635 __set_bit(msr, msr_bitmap + 0x400 / f);
3636
3637 if (type & MSR_TYPE_W)
3638 /* write-high */
3639 __set_bit(msr, msr_bitmap + 0xc00 / f);
3640
3641 }
3642}
3643
Yi Wang1e4329ee2018-11-08 11:22:21 +08003644static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003645 u32 msr, int type, bool value)
3646{
3647 if (value)
3648 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3649 else
3650 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3651}
3652
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003653static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003654{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003655 u8 mode = 0;
3656
3657 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003658 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003659 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3660 mode |= MSR_BITMAP_MODE_X2APIC;
3661 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3662 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3663 }
3664
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003665 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003666}
3667
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003668static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3669 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003670{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003671 int msr;
3672
3673 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3674 unsigned word = msr / BITS_PER_LONG;
3675 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3676 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003677 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003678
3679 if (mode & MSR_BITMAP_MODE_X2APIC) {
3680 /*
3681 * TPR reads and writes can be virtualized even if virtual interrupt
3682 * delivery is not in use.
3683 */
3684 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3685 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3686 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3687 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3688 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3689 }
3690 }
3691}
3692
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003693void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003694{
3695 struct vcpu_vmx *vmx = to_vmx(vcpu);
3696 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3697 u8 mode = vmx_msr_bitmap_mode(vcpu);
3698 u8 changed = mode ^ vmx->msr_bitmap_mode;
3699
3700 if (!changed)
3701 return;
3702
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003703 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3704 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3705
3706 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003707}
3708
Chao Pengb08c2892018-10-24 16:05:15 +08003709void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3710{
3711 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3712 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3713 u32 i;
3714
3715 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3716 MSR_TYPE_RW, flag);
3717 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3718 MSR_TYPE_RW, flag);
3719 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3720 MSR_TYPE_RW, flag);
3721 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3722 MSR_TYPE_RW, flag);
3723 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3724 vmx_set_intercept_for_msr(msr_bitmap,
3725 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3726 vmx_set_intercept_for_msr(msr_bitmap,
3727 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3728 }
3729}
3730
Suthikulpanit, Suravee2cf9af02019-09-13 19:00:49 +00003731static bool vmx_get_enable_apicv(struct kvm *kvm)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003732{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003733 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003734}
3735
Liran Alone6c67d82018-09-04 10:56:52 +03003736static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3737{
3738 struct vcpu_vmx *vmx = to_vmx(vcpu);
3739 void *vapic_page;
3740 u32 vppr;
3741 int rvi;
3742
3743 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3744 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003745 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003746 return false;
3747
Paolo Bonzini7e712682018-10-03 13:44:26 +02003748 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003749
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003750 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003751 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003752
3753 return ((rvi & 0xf0) > (vppr & 0xf0));
3754}
3755
Wincy Van06a55242017-04-28 13:13:59 +08003756static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3757 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003758{
3759#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003760 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3761
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003762 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003763 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003764 * The vector of interrupt to be delivered to vcpu had
3765 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003766 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003767 * Following cases will be reached in this block, and
3768 * we always send a notification event in all cases as
3769 * explained below.
3770 *
3771 * Case 1: vcpu keeps in non-root mode. Sending a
3772 * notification event posts the interrupt to vcpu.
3773 *
3774 * Case 2: vcpu exits to root mode and is still
3775 * runnable. PIR will be synced to vIRR before the
3776 * next vcpu entry. Sending a notification event in
3777 * this case has no effect, as vcpu is not in root
3778 * mode.
3779 *
3780 * Case 3: vcpu exits to root mode and is blocked.
3781 * vcpu_block() has already synced PIR to vIRR and
3782 * never blocks vcpu if vIRR is not cleared. Therefore,
3783 * a blocked vcpu here does not wait for any requested
3784 * interrupts in PIR, and sending a notification event
3785 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003786 */
Feng Wu28b835d2015-09-18 22:29:54 +08003787
Wincy Van06a55242017-04-28 13:13:59 +08003788 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003789 return true;
3790 }
3791#endif
3792 return false;
3793}
3794
Wincy Van705699a2015-02-03 23:58:17 +08003795static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3796 int vector)
3797{
3798 struct vcpu_vmx *vmx = to_vmx(vcpu);
3799
3800 if (is_guest_mode(vcpu) &&
3801 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003802 /*
3803 * If a posted intr is not recognized by hardware,
3804 * we will accomplish it in the next vmentry.
3805 */
3806 vmx->nested.pi_pending = true;
3807 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003808 /* the PIR and ON have been set by L1. */
3809 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3810 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003811 return 0;
3812 }
3813 return -1;
3814}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003815/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003816 * Send interrupt to vcpu via posted interrupt way.
3817 * 1. If target vcpu is running(non-root mode), send posted interrupt
3818 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3819 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3820 * interrupt from PIR in next vmentry.
3821 */
3822static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3823{
3824 struct vcpu_vmx *vmx = to_vmx(vcpu);
3825 int r;
3826
Wincy Van705699a2015-02-03 23:58:17 +08003827 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3828 if (!r)
3829 return;
3830
Yang Zhanga20ed542013-04-11 19:25:15 +08003831 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3832 return;
3833
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003834 /* If a previous notification has sent the IPI, nothing to do. */
3835 if (pi_test_and_set_on(&vmx->pi_desc))
3836 return;
3837
Wincy Van06a55242017-04-28 13:13:59 +08003838 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003839 kvm_vcpu_kick(vcpu);
3840}
3841
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003843 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3844 * will not change in the lifetime of the guest.
3845 * Note that host-state that does change is set elsewhere. E.g., host-state
3846 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3847 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003848void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003849{
3850 u32 low32, high32;
3851 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003852 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003853
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003854 cr0 = read_cr0();
3855 WARN_ON(cr0 & X86_CR0_TS);
3856 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003857
3858 /*
3859 * Save the most likely value for this task's CR3 in the VMCS.
3860 * We can't use __get_current_cr3_fast() because we're not atomic.
3861 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003862 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003863 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003864 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003865
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003866 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003867 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003868 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003869 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003870
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003871 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003872#ifdef CONFIG_X86_64
3873 /*
3874 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003875 * vmx_prepare_switch_to_host(), in case userspace uses
3876 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003877 */
3878 vmcs_write16(HOST_DS_SELECTOR, 0);
3879 vmcs_write16(HOST_ES_SELECTOR, 0);
3880#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003881 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3882 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003883#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003884 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3885 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3886
Sean Christopherson23420802019-04-19 22:50:57 -07003887 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003888
Sean Christopherson453eafb2018-12-20 12:25:17 -08003889 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003890
3891 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3892 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3893 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3894 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3895
3896 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3897 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3898 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3899 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003900
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003901 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003902 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003903}
3904
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003905void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003906{
3907 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3908 if (enable_ept)
3909 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003910 if (is_guest_mode(&vmx->vcpu))
3911 vmx->vcpu.arch.cr4_guest_owned_bits &=
3912 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003913 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3914}
3915
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003916u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003917{
3918 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3919
Andrey Smetanind62caab2015-11-10 15:36:33 +03003920 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003921 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003922
3923 if (!enable_vnmi)
3924 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3925
Sean Christopherson804939e2019-05-07 12:18:05 -07003926 if (!enable_preemption_timer)
3927 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3928
Yang Zhang01e439b2013-04-11 19:25:12 +08003929 return pin_based_exec_ctrl;
3930}
3931
Andrey Smetanind62caab2015-11-10 15:36:33 +03003932static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3933{
3934 struct vcpu_vmx *vmx = to_vmx(vcpu);
3935
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003936 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003937 if (cpu_has_secondary_exec_ctrls()) {
3938 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003939 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003940 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3941 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3942 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003943 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003944 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3945 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3946 }
3947
3948 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003949 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003950}
3951
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003952u32 vmx_exec_control(struct vcpu_vmx *vmx)
3953{
3954 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3955
3956 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3957 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3958
3959 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3960 exec_control &= ~CPU_BASED_TPR_SHADOW;
3961#ifdef CONFIG_X86_64
3962 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3963 CPU_BASED_CR8_LOAD_EXITING;
3964#endif
3965 }
3966 if (!enable_ept)
3967 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3968 CPU_BASED_CR3_LOAD_EXITING |
3969 CPU_BASED_INVLPG_EXITING;
3970 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3971 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3972 CPU_BASED_MONITOR_EXITING);
3973 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3974 exec_control &= ~CPU_BASED_HLT_EXITING;
3975 return exec_control;
3976}
3977
3978
Paolo Bonzini80154d72017-08-24 13:55:35 +02003979static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003980{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003981 struct kvm_vcpu *vcpu = &vmx->vcpu;
3982
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003983 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003984
Chao Pengf99e3da2018-10-24 16:05:10 +08003985 if (pt_mode == PT_MODE_SYSTEM)
3986 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003987 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003988 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3989 if (vmx->vpid == 0)
3990 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3991 if (!enable_ept) {
3992 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3993 enable_unrestricted_guest = 0;
3994 }
3995 if (!enable_unrestricted_guest)
3996 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003997 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003998 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003999 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004000 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4001 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004002 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004003
4004 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4005 * in vmx_set_cr4. */
4006 exec_control &= ~SECONDARY_EXEC_DESC;
4007
Abel Gordonabc4fc52013-04-18 14:35:25 +03004008 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4009 (handle_vmptrld).
4010 We can NOT enable shadow_vmcs here because we don't have yet
4011 a current VMCS12
4012 */
4013 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004014
4015 if (!enable_pml)
4016 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004017
Paolo Bonzini3db13482017-08-24 14:48:03 +02004018 if (vmx_xsaves_supported()) {
4019 /* Exposing XSAVES only when XSAVE is exposed */
4020 bool xsaves_enabled =
4021 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4022 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4023
Aaron Lewis72041602019-10-21 16:30:20 -07004024 vcpu->arch.xsaves_enabled = xsaves_enabled;
4025
Paolo Bonzini3db13482017-08-24 14:48:03 +02004026 if (!xsaves_enabled)
4027 exec_control &= ~SECONDARY_EXEC_XSAVES;
4028
4029 if (nested) {
4030 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004031 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004032 SECONDARY_EXEC_XSAVES;
4033 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004034 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004035 ~SECONDARY_EXEC_XSAVES;
4036 }
4037 }
4038
Paolo Bonzini80154d72017-08-24 13:55:35 +02004039 if (vmx_rdtscp_supported()) {
4040 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4041 if (!rdtscp_enabled)
4042 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4043
4044 if (nested) {
4045 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004046 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004047 SECONDARY_EXEC_RDTSCP;
4048 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004049 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004050 ~SECONDARY_EXEC_RDTSCP;
4051 }
4052 }
4053
4054 if (vmx_invpcid_supported()) {
4055 /* Exposing INVPCID only when PCID is exposed */
4056 bool invpcid_enabled =
4057 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4058 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4059
4060 if (!invpcid_enabled) {
4061 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4062 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4063 }
4064
4065 if (nested) {
4066 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004067 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004068 SECONDARY_EXEC_ENABLE_INVPCID;
4069 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004070 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004071 ~SECONDARY_EXEC_ENABLE_INVPCID;
4072 }
4073 }
4074
Jim Mattson45ec3682017-08-23 16:32:04 -07004075 if (vmx_rdrand_supported()) {
4076 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4077 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004078 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004079
4080 if (nested) {
4081 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004082 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004083 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004084 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004085 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004086 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004087 }
4088 }
4089
Jim Mattson75f4fc82017-08-23 16:32:03 -07004090 if (vmx_rdseed_supported()) {
4091 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4092 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004093 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004094
4095 if (nested) {
4096 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004097 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004098 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004099 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004100 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004101 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004102 }
4103 }
4104
Tao Xue69e72fa2019-07-16 14:55:49 +08004105 if (vmx_waitpkg_supported()) {
4106 bool waitpkg_enabled =
4107 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4108
4109 if (!waitpkg_enabled)
4110 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4111
4112 if (nested) {
4113 if (waitpkg_enabled)
4114 vmx->nested.msrs.secondary_ctls_high |=
4115 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4116 else
4117 vmx->nested.msrs.secondary_ctls_high &=
4118 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4119 }
4120 }
4121
Paolo Bonzini80154d72017-08-24 13:55:35 +02004122 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004123}
4124
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004125static void ept_set_mmio_spte_mask(void)
4126{
4127 /*
4128 * EPT Misconfigurations can be generated if the value of bits 2:0
4129 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004130 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004131 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004132 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004133}
4134
Wanpeng Lif53cd632014-12-02 19:14:58 +08004135#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004136
Sean Christopherson944c3462018-12-03 13:53:09 -08004137/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004138 * Noting that the initialization of Guest-state Area of VMCS is in
4139 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004140 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004141static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004142{
Sean Christopherson944c3462018-12-03 13:53:09 -08004143 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004144 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004145
Sheng Yang25c5f222008-03-28 13:18:56 +08004146 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004147 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004148
Avi Kivity6aa8b732006-12-10 02:21:36 -08004149 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4150
Avi Kivity6aa8b732006-12-10 02:21:36 -08004151 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004152 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004153
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004154 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004155
Dan Williamsdfa169b2016-06-02 11:17:24 -07004156 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004157 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004158 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004159 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004160
Andrey Smetanind62caab2015-11-10 15:36:33 +03004161 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004162 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4163 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4164 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4165 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4166
4167 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004168
Li RongQing0bcf2612015-12-03 13:29:34 +08004169 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004170 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004171 }
4172
Wanpeng Lib31c1142018-03-12 04:53:04 -07004173 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004174 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004175 vmx->ple_window = ple_window;
4176 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004177 }
4178
Xiao Guangrongc3707952011-07-12 03:28:04 +08004179 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4180 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4182
Avi Kivity9581d442010-10-19 16:46:55 +02004183 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4184 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004185 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4187 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188
Bandan Das2a499e42017-08-03 15:54:41 -04004189 if (cpu_has_vmx_vmfunc())
4190 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4191
Eddie Dong2cc51562007-05-21 07:28:09 +03004192 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4193 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004194 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004195 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004196 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197
Radim Krčmář74545702015-04-27 15:11:25 +02004198 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4199 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004200
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004201 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004202
4203 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004204 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004205
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004206 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4207 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4208
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004209 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004210
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004211 if (vmx->vpid != 0)
4212 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4213
Wanpeng Lif53cd632014-12-02 19:14:58 +08004214 if (vmx_xsaves_supported())
4215 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4216
Peter Feiner4e595162016-07-07 14:49:58 -07004217 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004218 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4219 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4220 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004221
4222 if (cpu_has_vmx_encls_vmexit())
4223 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004224
4225 if (pt_mode == PT_MODE_HOST_GUEST) {
4226 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4227 /* Bit[6~0] are forced to 1, writes are ignored. */
4228 vmx->pt_desc.guest.output_mask = 0x7F;
4229 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4230 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004231}
4232
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004233static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004234{
4235 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004236 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004237 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004238
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004239 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004240 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004241
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004242 vmx->msr_ia32_umwait_control = 0;
4243
Wanpeng Li518e7b92018-02-28 14:03:31 +08004244 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004245 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004246 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004247 kvm_set_cr8(vcpu, 0);
4248
4249 if (!init_event) {
4250 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4251 MSR_IA32_APICBASE_ENABLE;
4252 if (kvm_vcpu_is_reset_bsp(vcpu))
4253 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4254 apic_base_msr.host_initiated = true;
4255 kvm_set_apic_base(vcpu, &apic_base_msr);
4256 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004257
Avi Kivity2fb92db2011-04-27 19:42:18 +03004258 vmx_segment_cache_clear(vmx);
4259
Avi Kivity5706be02008-08-20 15:07:31 +03004260 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004261 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004262 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004263
4264 seg_setup(VCPU_SREG_DS);
4265 seg_setup(VCPU_SREG_ES);
4266 seg_setup(VCPU_SREG_FS);
4267 seg_setup(VCPU_SREG_GS);
4268 seg_setup(VCPU_SREG_SS);
4269
4270 vmcs_write16(GUEST_TR_SELECTOR, 0);
4271 vmcs_writel(GUEST_TR_BASE, 0);
4272 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4273 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4274
4275 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4276 vmcs_writel(GUEST_LDTR_BASE, 0);
4277 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4278 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4279
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004280 if (!init_event) {
4281 vmcs_write32(GUEST_SYSENTER_CS, 0);
4282 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4283 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4284 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4285 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004286
Wanpeng Lic37c2872017-11-20 14:52:21 -08004287 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004288 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004289
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004290 vmcs_writel(GUEST_GDTR_BASE, 0);
4291 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4292
4293 vmcs_writel(GUEST_IDTR_BASE, 0);
4294 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4295
Anthony Liguori443381a2010-12-06 10:53:38 -06004296 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004297 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004298 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004299 if (kvm_mpx_supported())
4300 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004301
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004302 setup_msrs(vmx);
4303
Avi Kivity6aa8b732006-12-10 02:21:36 -08004304 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4305
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004306 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004307 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004308 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004309 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004310 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004311 vmcs_write32(TPR_THRESHOLD, 0);
4312 }
4313
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004314 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004315
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004316 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004317 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004318 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004319 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004320 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004321
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004322 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004324 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004325 if (init_event)
4326 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004327}
4328
Jan Kiszkac9a79532014-03-07 20:03:15 +01004329static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004330{
Sean Christopherson2183f562019-05-07 12:17:56 -07004331 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004332}
4333
Jan Kiszkac9a79532014-03-07 20:03:15 +01004334static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004335{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004336 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004337 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004338 enable_irq_window(vcpu);
4339 return;
4340 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004341
Sean Christopherson2183f562019-05-07 12:17:56 -07004342 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004343}
4344
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004345static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004346{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004347 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004348 uint32_t intr;
4349 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004350
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004351 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004352
Avi Kivityfa89a812008-09-01 15:57:51 +03004353 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004354 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004355 int inc_eip = 0;
4356 if (vcpu->arch.interrupt.soft)
4357 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004358 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004359 return;
4360 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004361 intr = irq | INTR_INFO_VALID_MASK;
4362 if (vcpu->arch.interrupt.soft) {
4363 intr |= INTR_TYPE_SOFT_INTR;
4364 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4365 vmx->vcpu.arch.event_exit_inst_len);
4366 } else
4367 intr |= INTR_TYPE_EXT_INTR;
4368 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004369
4370 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004371}
4372
Sheng Yangf08864b2008-05-15 18:23:25 +08004373static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4374{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004375 struct vcpu_vmx *vmx = to_vmx(vcpu);
4376
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004377 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004378 /*
4379 * Tracking the NMI-blocked state in software is built upon
4380 * finding the next open IRQ window. This, in turn, depends on
4381 * well-behaving guests: They have to keep IRQs disabled at
4382 * least as long as the NMI handler runs. Otherwise we may
4383 * cause NMI nesting, maybe breaking the guest. But as this is
4384 * highly unlikely, we can live with the residual risk.
4385 */
4386 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4387 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4388 }
4389
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004390 ++vcpu->stat.nmi_injections;
4391 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004392
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004393 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004394 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004395 return;
4396 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004397
Sheng Yangf08864b2008-05-15 18:23:25 +08004398 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4399 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004400
4401 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004402}
4403
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004404bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004405{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004406 struct vcpu_vmx *vmx = to_vmx(vcpu);
4407 bool masked;
4408
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004409 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004410 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004411 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004412 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004413 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4414 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4415 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004416}
4417
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004418void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004419{
4420 struct vcpu_vmx *vmx = to_vmx(vcpu);
4421
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004422 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004423 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4424 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4425 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4426 }
4427 } else {
4428 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4429 if (masked)
4430 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4431 GUEST_INTR_STATE_NMI);
4432 else
4433 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4434 GUEST_INTR_STATE_NMI);
4435 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004436}
4437
Jan Kiszka2505dc92013-04-14 12:12:47 +02004438static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4439{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004440 if (to_vmx(vcpu)->nested.nested_run_pending)
4441 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004442
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004443 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004444 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4445 return 0;
4446
Jan Kiszka2505dc92013-04-14 12:12:47 +02004447 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4448 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4449 | GUEST_INTR_STATE_NMI));
4450}
4451
Gleb Natapov78646122009-03-23 12:12:11 +02004452static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4453{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004454 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4455 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004456 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4457 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004458}
4459
Izik Eiduscbc94022007-10-25 00:29:55 +02004460static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4461{
4462 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004463
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004464 if (enable_unrestricted_guest)
4465 return 0;
4466
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004467 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4468 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004469 if (ret)
4470 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004471 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004472 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004473}
4474
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004475static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4476{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004477 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004478 return 0;
4479}
4480
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004481static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004482{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004483 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004484 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004485 /*
4486 * Update instruction length as we may reinject the exception
4487 * from user space while in guest debugging mode.
4488 */
4489 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4490 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004491 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004492 return false;
4493 /* fall through */
4494 case DB_VECTOR:
4495 if (vcpu->guest_debug &
4496 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4497 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004498 /* fall through */
4499 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004500 case OF_VECTOR:
4501 case BR_VECTOR:
4502 case UD_VECTOR:
4503 case DF_VECTOR:
4504 case SS_VECTOR:
4505 case GP_VECTOR:
4506 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004507 return true;
4508 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004509 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004510 return false;
4511}
4512
4513static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4514 int vec, u32 err_code)
4515{
4516 /*
4517 * Instruction with address size override prefix opcode 0x67
4518 * Cause the #SS fault with 0 error code in VM86 mode.
4519 */
4520 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004521 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004522 if (vcpu->arch.halt_request) {
4523 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004524 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004525 }
4526 return 1;
4527 }
4528 return 0;
4529 }
4530
4531 /*
4532 * Forward all other exceptions that are valid in real mode.
4533 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4534 * the required debugging infrastructure rework.
4535 */
4536 kvm_queue_exception(vcpu, vec);
4537 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538}
4539
Andi Kleena0861c02009-06-08 17:37:09 +08004540/*
4541 * Trigger machine check on the host. We assume all the MSRs are already set up
4542 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4543 * We pass a fake environment to the machine check handler because we want
4544 * the guest to be always treated like user space, no matter what context
4545 * it used internally.
4546 */
4547static void kvm_machine_check(void)
4548{
4549#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4550 struct pt_regs regs = {
4551 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4552 .flags = X86_EFLAGS_IF,
4553 };
4554
4555 do_machine_check(&regs, 0);
4556#endif
4557}
4558
Avi Kivity851ba692009-08-24 11:10:17 +03004559static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004560{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004561 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004562 return 1;
4563}
4564
Sean Christopherson95b5a482019-04-19 22:50:59 -07004565static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004566{
Avi Kivity1155f762007-11-22 11:30:47 +02004567 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004568 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004569 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004570 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004571 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004572
Avi Kivity1155f762007-11-22 11:30:47 +02004573 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004574 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004575
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004576 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004577 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004578
Wanpeng Li082d06e2018-04-03 16:28:48 -07004579 if (is_invalid_opcode(intr_info))
4580 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004581
Avi Kivity6aa8b732006-12-10 02:21:36 -08004582 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004583 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004584 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004585
Liran Alon9e869482018-03-12 13:12:51 +02004586 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4587 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004588
4589 /*
4590 * VMware backdoor emulation on #GP interception only handles
4591 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4592 * error code on #GP.
4593 */
4594 if (error_code) {
4595 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4596 return 1;
4597 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004598 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004599 }
4600
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004601 /*
4602 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4603 * MMIO, it is better to report an internal error.
4604 * See the comments in vmx_handle_exit.
4605 */
4606 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4607 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4608 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4609 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004610 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004611 vcpu->run->internal.data[0] = vect_info;
4612 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004613 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004614 return 0;
4615 }
4616
Avi Kivity6aa8b732006-12-10 02:21:36 -08004617 if (is_page_fault(intr_info)) {
4618 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004619 /* EPT won't cause page fault directly */
4620 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004621 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004622 }
4623
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004624 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004625
4626 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4627 return handle_rmode_exception(vcpu, ex_no, error_code);
4628
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004629 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004630 case AC_VECTOR:
4631 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4632 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004633 case DB_VECTOR:
4634 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4635 if (!(vcpu->guest_debug &
4636 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004637 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004638 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004639 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004640 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004641
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004642 kvm_queue_exception(vcpu, DB_VECTOR);
4643 return 1;
4644 }
4645 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4646 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4647 /* fall through */
4648 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004649 /*
4650 * Update instruction length as we may reinject #BP from
4651 * user space while in guest debugging mode. Reading it for
4652 * #DB as well causes no harm, it is not used in that case.
4653 */
4654 vmx->vcpu.arch.event_exit_inst_len =
4655 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004656 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004657 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004658 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4659 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004660 break;
4661 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004662 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4663 kvm_run->ex.exception = ex_no;
4664 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004665 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004666 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004667 return 0;
4668}
4669
Andrea Arcangelif399e602019-11-04 17:59:58 -05004670static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004672 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004673 return 1;
4674}
4675
Avi Kivity851ba692009-08-24 11:10:17 +03004676static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004677{
Avi Kivity851ba692009-08-24 11:10:17 +03004678 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004679 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004680 return 0;
4681}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004682
Avi Kivity851ba692009-08-24 11:10:17 +03004683static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684{
He, Qingbfdaab02007-09-12 14:18:28 +08004685 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004686 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004687 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004688
He, Qingbfdaab02007-09-12 14:18:28 +08004689 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004690 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004691
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004692 ++vcpu->stat.io_exits;
4693
Sean Christopherson432baf62018-03-08 08:57:26 -08004694 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004695 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004696
4697 port = exit_qualification >> 16;
4698 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004699 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004700
Sean Christophersondca7f122018-03-08 08:57:27 -08004701 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004702}
4703
Ingo Molnar102d8322007-02-19 14:37:47 +02004704static void
4705vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4706{
4707 /*
4708 * Patch in the VMCALL instruction:
4709 */
4710 hypercall[0] = 0x0f;
4711 hypercall[1] = 0x01;
4712 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004713}
4714
Guo Chao0fa06072012-06-28 15:16:19 +08004715/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004716static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4717{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004718 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004719 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4720 unsigned long orig_val = val;
4721
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004722 /*
4723 * We get here when L2 changed cr0 in a way that did not change
4724 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004725 * but did change L0 shadowed bits. So we first calculate the
4726 * effective cr0 value that L1 would like to write into the
4727 * hardware. It consists of the L2-owned bits from the new
4728 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004729 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004730 val = (val & ~vmcs12->cr0_guest_host_mask) |
4731 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4732
David Matlack38991522016-11-29 18:14:08 -08004733 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004734 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004735
4736 if (kvm_set_cr0(vcpu, val))
4737 return 1;
4738 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004739 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004740 } else {
4741 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004742 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004743 return 1;
David Matlack38991522016-11-29 18:14:08 -08004744
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004745 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004746 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004747}
4748
4749static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4750{
4751 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004752 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4753 unsigned long orig_val = val;
4754
4755 /* analogously to handle_set_cr0 */
4756 val = (val & ~vmcs12->cr4_guest_host_mask) |
4757 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4758 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004759 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004760 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004761 return 0;
4762 } else
4763 return kvm_set_cr4(vcpu, val);
4764}
4765
Paolo Bonzini0367f202016-07-12 10:44:55 +02004766static int handle_desc(struct kvm_vcpu *vcpu)
4767{
4768 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004769 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004770}
4771
Avi Kivity851ba692009-08-24 11:10:17 +03004772static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004774 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004775 int cr;
4776 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004777 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004778 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004779
He, Qingbfdaab02007-09-12 14:18:28 +08004780 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004781 cr = exit_qualification & 15;
4782 reg = (exit_qualification >> 8) & 15;
4783 switch ((exit_qualification >> 4) & 3) {
4784 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004785 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004786 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004787 switch (cr) {
4788 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004789 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004790 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004791 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004792 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004793 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004794 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004795 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004796 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004797 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004798 case 8: {
4799 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004800 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004801 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004802 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004803 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004804 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004805 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004806 return ret;
4807 /*
4808 * TODO: we might be squashing a
4809 * KVM_GUESTDBG_SINGLESTEP-triggered
4810 * KVM_EXIT_DEBUG here.
4811 */
Avi Kivity851ba692009-08-24 11:10:17 +03004812 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004813 return 0;
4814 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004815 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004816 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004817 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004818 WARN_ONCE(1, "Guest should always own CR0.TS");
4819 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004820 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004821 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004822 case 1: /*mov from cr*/
4823 switch (cr) {
4824 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004825 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004826 val = kvm_read_cr3(vcpu);
4827 kvm_register_write(vcpu, reg, val);
4828 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004829 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004830 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004831 val = kvm_get_cr8(vcpu);
4832 kvm_register_write(vcpu, reg, val);
4833 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004834 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835 }
4836 break;
4837 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004838 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004839 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004840 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004841
Kyle Huey6affcbe2016-11-29 12:40:40 -08004842 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004843 default:
4844 break;
4845 }
Avi Kivity851ba692009-08-24 11:10:17 +03004846 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004847 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848 (int)(exit_qualification >> 4) & 3, cr);
4849 return 0;
4850}
4851
Avi Kivity851ba692009-08-24 11:10:17 +03004852static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853{
He, Qingbfdaab02007-09-12 14:18:28 +08004854 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004855 int dr, dr7, reg;
4856
4857 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4858 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4859
4860 /* First, if DR does not exist, trigger UD */
4861 if (!kvm_require_dr(vcpu, dr))
4862 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004863
Jan Kiszkaf2483412010-01-20 18:20:20 +01004864 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004865 if (!kvm_require_cpl(vcpu, 0))
4866 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004867 dr7 = vmcs_readl(GUEST_DR7);
4868 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004869 /*
4870 * As the vm-exit takes precedence over the debug trap, we
4871 * need to emulate the latter, either for the host or the
4872 * guest debugging itself.
4873 */
4874 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004875 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004876 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004877 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004878 vcpu->run->debug.arch.exception = DB_VECTOR;
4879 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004880 return 0;
4881 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004882 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004883 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004884 kvm_queue_exception(vcpu, DB_VECTOR);
4885 return 1;
4886 }
4887 }
4888
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004889 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004890 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004891
4892 /*
4893 * No more DR vmexits; force a reload of the debug registers
4894 * and reenter on this instruction. The next vmexit will
4895 * retrieve the full state of the debug registers.
4896 */
4897 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4898 return 1;
4899 }
4900
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004901 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4902 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004903 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004904
4905 if (kvm_get_dr(vcpu, dr, &val))
4906 return 1;
4907 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004908 } else
Nadav Amit57773922014-06-18 17:19:23 +03004909 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004910 return 1;
4911
Kyle Huey6affcbe2016-11-29 12:40:40 -08004912 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004913}
4914
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004915static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4916{
4917 return vcpu->arch.dr6;
4918}
4919
4920static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4921{
4922}
4923
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004924static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4925{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004926 get_debugreg(vcpu->arch.db[0], 0);
4927 get_debugreg(vcpu->arch.db[1], 1);
4928 get_debugreg(vcpu->arch.db[2], 2);
4929 get_debugreg(vcpu->arch.db[3], 3);
4930 get_debugreg(vcpu->arch.dr6, 6);
4931 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4932
4933 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004934 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004935}
4936
Gleb Natapov020df072010-04-13 10:05:23 +03004937static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4938{
4939 vmcs_writel(GUEST_DR7, val);
4940}
4941
Avi Kivity851ba692009-08-24 11:10:17 +03004942static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004943{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004944 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004945 return 1;
4946}
4947
Avi Kivity851ba692009-08-24 11:10:17 +03004948static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004949{
Sean Christopherson2183f562019-05-07 12:17:56 -07004950 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004951
Avi Kivity3842d132010-07-27 12:30:24 +03004952 kvm_make_request(KVM_REQ_EVENT, vcpu);
4953
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004954 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004955 return 1;
4956}
4957
Avi Kivity851ba692009-08-24 11:10:17 +03004958static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004959{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004960 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004961}
4962
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004963static int handle_invd(struct kvm_vcpu *vcpu)
4964{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004965 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004966}
4967
Avi Kivity851ba692009-08-24 11:10:17 +03004968static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004969{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004970 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004971
4972 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004973 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004974}
4975
Avi Kivityfee84b02011-11-10 14:57:25 +02004976static int handle_rdpmc(struct kvm_vcpu *vcpu)
4977{
4978 int err;
4979
4980 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004981 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004982}
4983
Avi Kivity851ba692009-08-24 11:10:17 +03004984static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004985{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004986 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004987}
4988
Dexuan Cui2acf9232010-06-10 11:27:12 +08004989static int handle_xsetbv(struct kvm_vcpu *vcpu)
4990{
4991 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004992 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004993
4994 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004995 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004996 return 1;
4997}
4998
Avi Kivity851ba692009-08-24 11:10:17 +03004999static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005000{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005001 if (likely(fasteoi)) {
5002 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5003 int access_type, offset;
5004
5005 access_type = exit_qualification & APIC_ACCESS_TYPE;
5006 offset = exit_qualification & APIC_ACCESS_OFFSET;
5007 /*
5008 * Sane guest uses MOV to write EOI, with written value
5009 * not cared. So make a short-circuit here by avoiding
5010 * heavy instruction emulation.
5011 */
5012 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5013 (offset == APIC_EOI)) {
5014 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005015 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005016 }
5017 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005018 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005019}
5020
Yang Zhangc7c9c562013-01-25 10:18:51 +08005021static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5022{
5023 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5024 int vector = exit_qualification & 0xff;
5025
5026 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5027 kvm_apic_set_eoi_accelerated(vcpu, vector);
5028 return 1;
5029}
5030
Yang Zhang83d4c282013-01-25 10:18:49 +08005031static int handle_apic_write(struct kvm_vcpu *vcpu)
5032{
5033 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5034 u32 offset = exit_qualification & 0xfff;
5035
5036 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5037 kvm_apic_write_nodecode(vcpu, offset);
5038 return 1;
5039}
5040
Avi Kivity851ba692009-08-24 11:10:17 +03005041static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005042{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005043 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005044 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005045 bool has_error_code = false;
5046 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005047 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005048 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005049
5050 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005051 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005052 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005053
5054 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5055
5056 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005057 if (reason == TASK_SWITCH_GATE && idt_v) {
5058 switch (type) {
5059 case INTR_TYPE_NMI_INTR:
5060 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005061 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005062 break;
5063 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005064 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005065 kvm_clear_interrupt_queue(vcpu);
5066 break;
5067 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005068 if (vmx->idt_vectoring_info &
5069 VECTORING_INFO_DELIVER_CODE_MASK) {
5070 has_error_code = true;
5071 error_code =
5072 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5073 }
5074 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005075 case INTR_TYPE_SOFT_EXCEPTION:
5076 kvm_clear_exception_queue(vcpu);
5077 break;
5078 default:
5079 break;
5080 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005081 }
Izik Eidus37817f22008-03-24 23:14:53 +02005082 tss_selector = exit_qualification;
5083
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005084 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5085 type != INTR_TYPE_EXT_INTR &&
5086 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005087 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005088
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005089 /*
5090 * TODO: What about debug traps on tss switch?
5091 * Are we supposed to inject them and update dr6?
5092 */
Sean Christopherson10517782019-08-27 14:40:35 -07005093 return kvm_task_switch(vcpu, tss_selector,
5094 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005095 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005096}
5097
Avi Kivity851ba692009-08-24 11:10:17 +03005098static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005099{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005100 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005101 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005102 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005103
Sheng Yangf9c617f2009-03-25 10:08:52 +08005104 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005105
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005106 /*
5107 * EPT violation happened while executing iret from NMI,
5108 * "blocked by NMI" bit has to be set before next VM entry.
5109 * There are errata that may cause this bit to not be set:
5110 * AAK134, BY25.
5111 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005112 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005113 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005114 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005115 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5116
Sheng Yang14394422008-04-28 12:24:45 +08005117 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005118 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005119
Junaid Shahid27959a42016-12-06 16:46:10 -08005120 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005121 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005122 ? PFERR_USER_MASK : 0;
5123 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005124 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005125 ? PFERR_WRITE_MASK : 0;
5126 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005127 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005128 ? PFERR_FETCH_MASK : 0;
5129 /* ept page table entry is present? */
5130 error_code |= (exit_qualification &
5131 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5132 EPT_VIOLATION_EXECUTABLE))
5133 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005134
Paolo Bonzinieebed242016-11-28 14:39:58 +01005135 error_code |= (exit_qualification & 0x100) != 0 ?
5136 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005137
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005138 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005139 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005140}
5141
Avi Kivity851ba692009-08-24 11:10:17 +03005142static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005143{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005144 gpa_t gpa;
5145
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005146 /*
5147 * A nested guest cannot optimize MMIO vmexits, because we have an
5148 * nGPA here instead of the required GPA.
5149 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005150 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005151 if (!is_guest_mode(vcpu) &&
5152 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005153 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005154 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005155 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005156
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005157 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005158}
5159
Avi Kivity851ba692009-08-24 11:10:17 +03005160static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005161{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005162 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005163 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005164 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005165 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005166
5167 return 1;
5168}
5169
Mohammed Gamal80ced182009-09-01 12:48:18 +02005170static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005171{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005172 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005173 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005174 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005175
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005176 /*
5177 * We should never reach the point where we are emulating L2
5178 * due to invalid guest state as that means we incorrectly
5179 * allowed a nested VMEntry with an invalid vmcs12.
5180 */
5181 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5182
Sean Christopherson2183f562019-05-07 12:17:56 -07005183 intr_window_requested = exec_controls_get(vmx) &
5184 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005185
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005186 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005187 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005188 return handle_interrupt_window(&vmx->vcpu);
5189
Radim Krčmář72875d82017-04-26 22:32:19 +02005190 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005191 return 1;
5192
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005193 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005194 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005195
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005196 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005197 vcpu->arch.exception.pending) {
5198 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5199 vcpu->run->internal.suberror =
5200 KVM_INTERNAL_ERROR_EMULATION;
5201 vcpu->run->internal.ndata = 0;
5202 return 0;
5203 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005204
Gleb Natapov8d76c492013-05-08 18:38:44 +03005205 if (vcpu->arch.halt_request) {
5206 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005207 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005208 }
5209
Sean Christopherson8fff2712019-08-27 14:40:37 -07005210 /*
5211 * Note, return 1 and not 0, vcpu_run() is responsible for
5212 * morphing the pending signal into the proper return code.
5213 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005214 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005215 return 1;
5216
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005217 if (need_resched())
5218 schedule();
5219 }
5220
Sean Christopherson8fff2712019-08-27 14:40:37 -07005221 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005222}
5223
5224static void grow_ple_window(struct kvm_vcpu *vcpu)
5225{
5226 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005227 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005228
Babu Mogerc8e88712018-03-16 16:37:24 -04005229 vmx->ple_window = __grow_ple_window(old, ple_window,
5230 ple_window_grow,
5231 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005232
Peter Xu4f75bcc2019-09-06 10:17:22 +08005233 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005234 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005235 trace_kvm_ple_window_update(vcpu->vcpu_id,
5236 vmx->ple_window, old);
5237 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005238}
5239
5240static void shrink_ple_window(struct kvm_vcpu *vcpu)
5241{
5242 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005243 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005244
Babu Mogerc8e88712018-03-16 16:37:24 -04005245 vmx->ple_window = __shrink_ple_window(old, ple_window,
5246 ple_window_shrink,
5247 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005248
Peter Xu4f75bcc2019-09-06 10:17:22 +08005249 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005250 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005251 trace_kvm_ple_window_update(vcpu->vcpu_id,
5252 vmx->ple_window, old);
5253 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005254}
5255
5256/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005257 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5258 */
5259static void wakeup_handler(void)
5260{
5261 struct kvm_vcpu *vcpu;
5262 int cpu = smp_processor_id();
5263
5264 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5265 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5266 blocked_vcpu_list) {
5267 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5268
5269 if (pi_test_on(pi_desc) == 1)
5270 kvm_vcpu_kick(vcpu);
5271 }
5272 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5273}
5274
Peng Haoe01bca22018-04-07 05:47:32 +08005275static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005276{
5277 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5278 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5279 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5280 0ull, VMX_EPT_EXECUTABLE_MASK,
5281 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005282 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005283
5284 ept_set_mmio_spte_mask();
5285 kvm_enable_tdp();
5286}
5287
Avi Kivity6aa8b732006-12-10 02:21:36 -08005288/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005289 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5290 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5291 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005292static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005293{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005294 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005295 grow_ple_window(vcpu);
5296
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005297 /*
5298 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5299 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5300 * never set PAUSE_EXITING and just set PLE if supported,
5301 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5302 */
5303 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005304 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005305}
5306
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005307static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005308{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005309 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005310}
5311
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005312static int handle_mwait(struct kvm_vcpu *vcpu)
5313{
5314 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5315 return handle_nop(vcpu);
5316}
5317
Jim Mattson45ec3682017-08-23 16:32:04 -07005318static int handle_invalid_op(struct kvm_vcpu *vcpu)
5319{
5320 kvm_queue_exception(vcpu, UD_VECTOR);
5321 return 1;
5322}
5323
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005324static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5325{
5326 return 1;
5327}
5328
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005329static int handle_monitor(struct kvm_vcpu *vcpu)
5330{
5331 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5332 return handle_nop(vcpu);
5333}
5334
Junaid Shahideb4b2482018-06-27 14:59:14 -07005335static int handle_invpcid(struct kvm_vcpu *vcpu)
5336{
5337 u32 vmx_instruction_info;
5338 unsigned long type;
5339 bool pcid_enabled;
5340 gva_t gva;
5341 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005342 unsigned i;
5343 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005344 struct {
5345 u64 pcid;
5346 u64 gla;
5347 } operand;
5348
5349 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5350 kvm_queue_exception(vcpu, UD_VECTOR);
5351 return 1;
5352 }
5353
5354 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5355 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5356
5357 if (type > 3) {
5358 kvm_inject_gp(vcpu, 0);
5359 return 1;
5360 }
5361
5362 /* According to the Intel instruction reference, the memory operand
5363 * is read even if it isn't needed (e.g., for type==all)
5364 */
5365 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005366 vmx_instruction_info, false,
5367 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005368 return 1;
5369
5370 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5371 kvm_inject_page_fault(vcpu, &e);
5372 return 1;
5373 }
5374
5375 if (operand.pcid >> 12 != 0) {
5376 kvm_inject_gp(vcpu, 0);
5377 return 1;
5378 }
5379
5380 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5381
5382 switch (type) {
5383 case INVPCID_TYPE_INDIV_ADDR:
5384 if ((!pcid_enabled && (operand.pcid != 0)) ||
5385 is_noncanonical_address(operand.gla, vcpu)) {
5386 kvm_inject_gp(vcpu, 0);
5387 return 1;
5388 }
5389 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5390 return kvm_skip_emulated_instruction(vcpu);
5391
5392 case INVPCID_TYPE_SINGLE_CTXT:
5393 if (!pcid_enabled && (operand.pcid != 0)) {
5394 kvm_inject_gp(vcpu, 0);
5395 return 1;
5396 }
5397
5398 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5399 kvm_mmu_sync_roots(vcpu);
5400 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5401 }
5402
Junaid Shahidb94742c2018-06-27 14:59:20 -07005403 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005404 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005405 == operand.pcid)
5406 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005407
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005408 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005409 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005410 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005411 * given PCID, then nothing needs to be done here because a
5412 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005413 */
5414
5415 return kvm_skip_emulated_instruction(vcpu);
5416
5417 case INVPCID_TYPE_ALL_NON_GLOBAL:
5418 /*
5419 * Currently, KVM doesn't mark global entries in the shadow
5420 * page tables, so a non-global flush just degenerates to a
5421 * global flush. If needed, we could optimize this later by
5422 * keeping track of global entries in shadow page tables.
5423 */
5424
5425 /* fall-through */
5426 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5427 kvm_mmu_unload(vcpu);
5428 return kvm_skip_emulated_instruction(vcpu);
5429
5430 default:
5431 BUG(); /* We have already checked above that type <= 3 */
5432 }
5433}
5434
Kai Huang843e4332015-01-28 10:54:28 +08005435static int handle_pml_full(struct kvm_vcpu *vcpu)
5436{
5437 unsigned long exit_qualification;
5438
5439 trace_kvm_pml_full(vcpu->vcpu_id);
5440
5441 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5442
5443 /*
5444 * PML buffer FULL happened while executing iret from NMI,
5445 * "blocked by NMI" bit has to be set before next VM entry.
5446 */
5447 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005448 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005449 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5450 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5451 GUEST_INTR_STATE_NMI);
5452
5453 /*
5454 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5455 * here.., and there's no userspace involvement needed for PML.
5456 */
5457 return 1;
5458}
5459
Yunhong Jiang64672c92016-06-13 14:19:59 -07005460static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5461{
Sean Christopherson804939e2019-05-07 12:18:05 -07005462 struct vcpu_vmx *vmx = to_vmx(vcpu);
5463
5464 if (!vmx->req_immediate_exit &&
5465 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005466 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005467
Yunhong Jiang64672c92016-06-13 14:19:59 -07005468 return 1;
5469}
5470
Sean Christophersone4027cf2018-12-03 13:53:12 -08005471/*
5472 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5473 * are overwritten by nested_vmx_setup() when nested=1.
5474 */
5475static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5476{
5477 kvm_queue_exception(vcpu, UD_VECTOR);
5478 return 1;
5479}
5480
Sean Christopherson0b665d32018-08-14 09:33:34 -07005481static int handle_encls(struct kvm_vcpu *vcpu)
5482{
5483 /*
5484 * SGX virtualization is not yet supported. There is no software
5485 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5486 * to prevent the guest from executing ENCLS.
5487 */
5488 kvm_queue_exception(vcpu, UD_VECTOR);
5489 return 1;
5490}
5491
Nadav Har'El0140cae2011-05-25 23:06:28 +03005492/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005493 * The exit handlers return 1 if the exit was handled fully and guest execution
5494 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5495 * to be done to userspace and return 0.
5496 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005497static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005498 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005499 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005500 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005501 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005502 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005503 [EXIT_REASON_CR_ACCESS] = handle_cr,
5504 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005505 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5506 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5507 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005508 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005509 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005510 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005511 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005512 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005513 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005514 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5515 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5516 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5517 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5518 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5519 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5520 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5521 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5522 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005523 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5524 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005525 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005526 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005527 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005528 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005529 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005530 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005531 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5532 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005533 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5534 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005535 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005536 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005537 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005538 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005539 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5540 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005541 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005542 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005543 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005544 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005545 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005546 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005547 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005548};
5549
5550static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005551 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005552
Avi Kivity586f9602010-11-18 13:09:54 +02005553static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5554{
5555 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5556 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5557}
5558
Kai Huanga3eaa862015-11-04 13:46:05 +08005559static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005560{
Kai Huanga3eaa862015-11-04 13:46:05 +08005561 if (vmx->pml_pg) {
5562 __free_page(vmx->pml_pg);
5563 vmx->pml_pg = NULL;
5564 }
Kai Huang843e4332015-01-28 10:54:28 +08005565}
5566
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005567static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005568{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005569 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005570 u64 *pml_buf;
5571 u16 pml_idx;
5572
5573 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5574
5575 /* Do nothing if PML buffer is empty */
5576 if (pml_idx == (PML_ENTITY_NUM - 1))
5577 return;
5578
5579 /* PML index always points to next available PML buffer entity */
5580 if (pml_idx >= PML_ENTITY_NUM)
5581 pml_idx = 0;
5582 else
5583 pml_idx++;
5584
5585 pml_buf = page_address(vmx->pml_pg);
5586 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5587 u64 gpa;
5588
5589 gpa = pml_buf[pml_idx];
5590 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005591 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005592 }
5593
5594 /* reset PML index */
5595 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5596}
5597
5598/*
5599 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5600 * Called before reporting dirty_bitmap to userspace.
5601 */
5602static void kvm_flush_pml_buffers(struct kvm *kvm)
5603{
5604 int i;
5605 struct kvm_vcpu *vcpu;
5606 /*
5607 * We only need to kick vcpu out of guest mode here, as PML buffer
5608 * is flushed at beginning of all VMEXITs, and it's obvious that only
5609 * vcpus running in guest are possible to have unflushed GPAs in PML
5610 * buffer.
5611 */
5612 kvm_for_each_vcpu(i, vcpu, kvm)
5613 kvm_vcpu_kick(vcpu);
5614}
5615
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005616static void vmx_dump_sel(char *name, uint32_t sel)
5617{
5618 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005619 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005620 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5621 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5622 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5623}
5624
5625static void vmx_dump_dtsel(char *name, uint32_t limit)
5626{
5627 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5628 name, vmcs_read32(limit),
5629 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5630}
5631
Paolo Bonzini69090812019-04-15 15:16:17 +02005632void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005633{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005634 u32 vmentry_ctl, vmexit_ctl;
5635 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5636 unsigned long cr4;
5637 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005638 int i, n;
5639
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005640 if (!dump_invalid_vmcs) {
5641 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5642 return;
5643 }
5644
5645 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5646 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5647 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5648 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5649 cr4 = vmcs_readl(GUEST_CR4);
5650 efer = vmcs_read64(GUEST_IA32_EFER);
5651 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005652 if (cpu_has_secondary_exec_ctrls())
5653 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5654
5655 pr_err("*** Guest State ***\n");
5656 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5657 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5658 vmcs_readl(CR0_GUEST_HOST_MASK));
5659 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5660 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5661 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5662 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5663 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5664 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005665 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5666 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5667 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5668 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005669 }
5670 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5671 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5672 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5673 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5674 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5675 vmcs_readl(GUEST_SYSENTER_ESP),
5676 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5677 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5678 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5679 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5680 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5681 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5682 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5683 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5684 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5685 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5686 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5687 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5688 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005689 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5690 efer, vmcs_read64(GUEST_IA32_PAT));
5691 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5692 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005693 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005694 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005695 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005696 pr_err("PerfGlobCtl = 0x%016llx\n",
5697 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005698 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005699 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005700 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5701 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5702 vmcs_read32(GUEST_ACTIVITY_STATE));
5703 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5704 pr_err("InterruptStatus = %04x\n",
5705 vmcs_read16(GUEST_INTR_STATUS));
5706
5707 pr_err("*** Host State ***\n");
5708 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5709 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5710 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5711 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5712 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5713 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5714 vmcs_read16(HOST_TR_SELECTOR));
5715 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5716 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5717 vmcs_readl(HOST_TR_BASE));
5718 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5719 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5720 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5721 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5722 vmcs_readl(HOST_CR4));
5723 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5724 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5725 vmcs_read32(HOST_IA32_SYSENTER_CS),
5726 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5727 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005728 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5729 vmcs_read64(HOST_IA32_EFER),
5730 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005731 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005732 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005733 pr_err("PerfGlobCtl = 0x%016llx\n",
5734 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005735
5736 pr_err("*** Control State ***\n");
5737 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5738 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5739 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5740 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5741 vmcs_read32(EXCEPTION_BITMAP),
5742 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5743 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5744 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5745 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5746 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5747 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5748 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5749 vmcs_read32(VM_EXIT_INTR_INFO),
5750 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5751 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5752 pr_err(" reason=%08x qualification=%016lx\n",
5753 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5754 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5755 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5756 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005757 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005758 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005759 pr_err("TSC Multiplier = 0x%016llx\n",
5760 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005761 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5762 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5763 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5764 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5765 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005766 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005767 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5768 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005769 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005770 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005771 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5772 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5773 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005774 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005775 n = vmcs_read32(CR3_TARGET_COUNT);
5776 for (i = 0; i + 1 < n; i += 4)
5777 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5778 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5779 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5780 if (i < n)
5781 pr_err("CR3 target%u=%016lx\n",
5782 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5783 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5784 pr_err("PLE Gap=%08x Window=%08x\n",
5785 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5786 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5787 pr_err("Virtual processor ID = 0x%04x\n",
5788 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5789}
5790
Avi Kivity6aa8b732006-12-10 02:21:36 -08005791/*
5792 * The guest has exited. See if we can fix it or if we need userspace
5793 * assistance.
5794 */
Avi Kivity851ba692009-08-24 11:10:17 +03005795static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005796{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005797 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005798 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005799 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005800
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005801 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5802
Kai Huang843e4332015-01-28 10:54:28 +08005803 /*
5804 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5805 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5806 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5807 * mode as if vcpus is in root mode, the PML buffer must has been
5808 * flushed already.
5809 */
5810 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005811 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005812
Mohammed Gamal80ced182009-09-01 12:48:18 +02005813 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005814 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005815 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005816
Paolo Bonzini7313c692017-07-27 10:31:25 +02005817 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5818 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005819
Mohammed Gamal51207022010-05-31 22:40:54 +03005820 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005821 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005822 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5823 vcpu->run->fail_entry.hardware_entry_failure_reason
5824 = exit_reason;
5825 return 0;
5826 }
5827
Avi Kivity29bd8a72007-09-10 17:27:03 +03005828 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005829 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005830 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5831 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005832 = vmcs_read32(VM_INSTRUCTION_ERROR);
5833 return 0;
5834 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005835
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005836 /*
5837 * Note:
5838 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5839 * delivery event since it indicates guest is accessing MMIO.
5840 * The vm-exit can be triggered again after return to guest that
5841 * will cause infinite loop.
5842 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005843 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005844 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005845 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005846 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005847 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5848 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5849 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005850 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005851 vcpu->run->internal.data[0] = vectoring_info;
5852 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005853 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5854 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5855 vcpu->run->internal.ndata++;
5856 vcpu->run->internal.data[3] =
5857 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5858 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005859 return 0;
5860 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005861
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005862 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005863 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5864 if (vmx_interrupt_allowed(vcpu)) {
5865 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5866 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5867 vcpu->arch.nmi_pending) {
5868 /*
5869 * This CPU don't support us in finding the end of an
5870 * NMI-blocked window if the guest runs with IRQs
5871 * disabled. So we pull the trigger after 1 s of
5872 * futile waiting, but inform the user about this.
5873 */
5874 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5875 "state on VCPU %d after 1 s timeout\n",
5876 __func__, vcpu->vcpu_id);
5877 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5878 }
5879 }
5880
Avi Kivity6aa8b732006-12-10 02:21:36 -08005881 if (exit_reason < kvm_vmx_max_exit_handlers
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005882 && kvm_vmx_exit_handlers[exit_reason]) {
5883#ifdef CONFIG_RETPOLINE
5884 if (exit_reason == EXIT_REASON_MSR_WRITE)
5885 return kvm_emulate_wrmsr(vcpu);
5886 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5887 return handle_preemption_timer(vcpu);
5888 else if (exit_reason == EXIT_REASON_PENDING_INTERRUPT)
5889 return handle_interrupt_window(vcpu);
5890 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5891 return handle_external_interrupt(vcpu);
5892 else if (exit_reason == EXIT_REASON_HLT)
5893 return kvm_emulate_halt(vcpu);
5894 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5895 return handle_ept_misconfig(vcpu);
5896#endif
Avi Kivity851ba692009-08-24 11:10:17 +03005897 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005898 } else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005899 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5900 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005901 dump_vmcs();
5902 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5903 vcpu->run->internal.suberror =
5904 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5905 vcpu->run->internal.ndata = 1;
5906 vcpu->run->internal.data[0] = exit_reason;
5907 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005908 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005909}
5910
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005911/*
5912 * Software based L1D cache flush which is used when microcode providing
5913 * the cache control MSR is not loaded.
5914 *
5915 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5916 * flush it is required to read in 64 KiB because the replacement algorithm
5917 * is not exactly LRU. This could be sized at runtime via topology
5918 * information but as all relevant affected CPUs have 32KiB L1D cache size
5919 * there is no point in doing so.
5920 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005921static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005922{
5923 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005924
5925 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005926 * This code is only executed when the the flush mode is 'cond' or
5927 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005928 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005929 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005930 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005931
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005932 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005933 * Clear the per-vcpu flush bit, it gets set again
5934 * either from vcpu_run() or from one of the unsafe
5935 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005936 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005937 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005938 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005939
5940 /*
5941 * Clear the per-cpu flush bit, it gets set again from
5942 * the interrupt handlers.
5943 */
5944 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5945 kvm_clear_cpu_l1tf_flush_l1d();
5946
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005947 if (!flush_l1d)
5948 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005949 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005950
5951 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005952
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005953 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5954 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5955 return;
5956 }
5957
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005958 asm volatile(
5959 /* First ensure the pages are in the TLB */
5960 "xorl %%eax, %%eax\n"
5961 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005962 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005963 "addl $4096, %%eax\n\t"
5964 "cmpl %%eax, %[size]\n\t"
5965 "jne .Lpopulate_tlb\n\t"
5966 "xorl %%eax, %%eax\n\t"
5967 "cpuid\n\t"
5968 /* Now fill the cache */
5969 "xorl %%eax, %%eax\n"
5970 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005971 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005972 "addl $64, %%eax\n\t"
5973 "cmpl %%eax, %[size]\n\t"
5974 "jne .Lfill_cache\n\t"
5975 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005976 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005977 [size] "r" (size)
5978 : "eax", "ebx", "ecx", "edx");
5979}
5980
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005981static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005982{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005983 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02005984 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005985
5986 if (is_guest_mode(vcpu) &&
5987 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5988 return;
5989
Liran Alon132f4f72019-11-11 14:30:54 +02005990 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02005991 if (is_guest_mode(vcpu))
5992 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
5993 else
5994 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005995}
5996
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005997void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005998{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005999 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006000 u32 sec_exec_control;
6001
Jim Mattson8d860bb2018-05-09 16:56:05 -04006002 if (!lapic_in_kernel(vcpu))
6003 return;
6004
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006005 if (!flexpriority_enabled &&
6006 !cpu_has_vmx_virtualize_x2apic_mode())
6007 return;
6008
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006009 /* Postpone execution until vmcs01 is the current VMCS. */
6010 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006011 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006012 return;
6013 }
6014
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006015 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006016 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6017 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006018
Jim Mattson8d860bb2018-05-09 16:56:05 -04006019 switch (kvm_get_apic_mode(vcpu)) {
6020 case LAPIC_MODE_INVALID:
6021 WARN_ONCE(true, "Invalid local APIC state");
6022 case LAPIC_MODE_DISABLED:
6023 break;
6024 case LAPIC_MODE_XAPIC:
6025 if (flexpriority_enabled) {
6026 sec_exec_control |=
6027 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6028 vmx_flush_tlb(vcpu, true);
6029 }
6030 break;
6031 case LAPIC_MODE_X2APIC:
6032 if (cpu_has_vmx_virtualize_x2apic_mode())
6033 sec_exec_control |=
6034 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6035 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006036 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006037 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006038
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006039 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006040}
6041
Tang Chen38b99172014-09-24 15:57:54 +08006042static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6043{
Jim Mattsonab5df312018-05-09 17:02:03 -04006044 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006045 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006046 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006047 }
Tang Chen38b99172014-09-24 15:57:54 +08006048}
6049
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006050static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006051{
6052 u16 status;
6053 u8 old;
6054
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006055 if (max_isr == -1)
6056 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006057
6058 status = vmcs_read16(GUEST_INTR_STATUS);
6059 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006060 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006061 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006062 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006063 vmcs_write16(GUEST_INTR_STATUS, status);
6064 }
6065}
6066
6067static void vmx_set_rvi(int vector)
6068{
6069 u16 status;
6070 u8 old;
6071
Wei Wang4114c272014-11-05 10:53:43 +08006072 if (vector == -1)
6073 vector = 0;
6074
Yang Zhangc7c9c562013-01-25 10:18:51 +08006075 status = vmcs_read16(GUEST_INTR_STATUS);
6076 old = (u8)status & 0xff;
6077 if ((u8)vector != old) {
6078 status &= ~0xff;
6079 status |= (u8)vector;
6080 vmcs_write16(GUEST_INTR_STATUS, status);
6081 }
6082}
6083
6084static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6085{
Liran Alon851c1a182017-12-24 18:12:56 +02006086 /*
6087 * When running L2, updating RVI is only relevant when
6088 * vmcs12 virtual-interrupt-delivery enabled.
6089 * However, it can be enabled only when L1 also
6090 * intercepts external-interrupts and in that case
6091 * we should not update vmcs02 RVI but instead intercept
6092 * interrupt. Therefore, do nothing when running L2.
6093 */
6094 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006095 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006096}
6097
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006098static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006099{
6100 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006101 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006102 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006103
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006104 WARN_ON(!vcpu->arch.apicv_active);
6105 if (pi_test_on(&vmx->pi_desc)) {
6106 pi_clear_on(&vmx->pi_desc);
6107 /*
6108 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6109 * But on x86 this is just a compiler barrier anyway.
6110 */
6111 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006112 max_irr_updated =
6113 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6114
6115 /*
6116 * If we are running L2 and L1 has a new pending interrupt
6117 * which can be injected, we should re-evaluate
6118 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006119 * If L1 intercepts external-interrupts, we should
6120 * exit from L2 to L1. Otherwise, interrupt should be
6121 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006122 */
Liran Alon851c1a182017-12-24 18:12:56 +02006123 if (is_guest_mode(vcpu) && max_irr_updated) {
6124 if (nested_exit_on_intr(vcpu))
6125 kvm_vcpu_exiting_guest_mode(vcpu);
6126 else
6127 kvm_make_request(KVM_REQ_EVENT, vcpu);
6128 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006129 } else {
6130 max_irr = kvm_lapic_find_highest_irr(vcpu);
6131 }
6132 vmx_hwapic_irr_update(vcpu, max_irr);
6133 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006134}
6135
Wanpeng Li17e433b2019-08-05 10:03:19 +08006136static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6137{
6138 return pi_test_on(vcpu_to_pi_desc(vcpu));
6139}
6140
Andrey Smetanin63086302015-11-10 15:36:32 +03006141static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006142{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006143 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006144 return;
6145
Yang Zhangc7c9c562013-01-25 10:18:51 +08006146 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6147 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6148 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6149 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6150}
6151
Paolo Bonzini967235d2016-12-19 14:03:45 +01006152static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6153{
6154 struct vcpu_vmx *vmx = to_vmx(vcpu);
6155
6156 pi_clear_on(&vmx->pi_desc);
6157 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6158}
6159
Sean Christopherson95b5a482019-04-19 22:50:59 -07006160static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006161{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006162 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006163
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006164 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006165 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006166 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6167
Andi Kleena0861c02009-06-08 17:37:09 +08006168 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006169 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006170 kvm_machine_check();
6171
Gleb Natapov20f65982009-05-11 13:35:55 +03006172 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006173 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006174 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006175 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006176 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006177 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006178}
Gleb Natapov20f65982009-05-11 13:35:55 +03006179
Sean Christopherson95b5a482019-04-19 22:50:59 -07006180static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006181{
Sean Christopherson49def502019-04-19 22:50:56 -07006182 unsigned int vector;
6183 unsigned long entry;
6184#ifdef CONFIG_X86_64
6185 unsigned long tmp;
6186#endif
6187 gate_desc *desc;
6188 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006189
Sean Christopherson49def502019-04-19 22:50:56 -07006190 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6191 if (WARN_ONCE(!is_external_intr(intr_info),
6192 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6193 return;
6194
6195 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006196 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006197 entry = gate_offset(desc);
6198
Sean Christopherson165072b2019-04-19 22:50:58 -07006199 kvm_before_interrupt(vcpu);
6200
Sean Christopherson49def502019-04-19 22:50:56 -07006201 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006202#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006203 "mov %%" _ASM_SP ", %[sp]\n\t"
6204 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6205 "push $%c[ss]\n\t"
6206 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006207#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006208 "pushf\n\t"
6209 __ASM_SIZE(push) " $%c[cs]\n\t"
6210 CALL_NOSPEC
6211 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006212#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006213 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006214#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006215 ASM_CALL_CONSTRAINT
6216 :
6217 THUNK_TARGET(entry),
6218 [ss]"i"(__KERNEL_DS),
6219 [cs]"i"(__KERNEL_CS)
6220 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006221
6222 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006223}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006224STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6225
6226static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6227{
6228 struct vcpu_vmx *vmx = to_vmx(vcpu);
6229
6230 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6231 handle_external_interrupt_irqoff(vcpu);
6232 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6233 handle_exception_nmi_irqoff(vmx);
6234}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006235
Tom Lendackybc226f02018-05-10 22:06:39 +02006236static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006237{
Tom Lendackybc226f02018-05-10 22:06:39 +02006238 switch (index) {
6239 case MSR_IA32_SMBASE:
6240 /*
6241 * We cannot do SMM unless we can run the guest in big
6242 * real mode.
6243 */
6244 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006245 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6246 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006247 case MSR_AMD64_VIRT_SPEC_CTRL:
6248 /* This is AMD only. */
6249 return false;
6250 default:
6251 return true;
6252 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006253}
6254
Chao Peng86f52012018-10-24 16:05:11 +08006255static bool vmx_pt_supported(void)
6256{
6257 return pt_mode == PT_MODE_HOST_GUEST;
6258}
6259
Avi Kivity51aa01d2010-07-20 14:31:20 +03006260static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6261{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006262 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006263 bool unblock_nmi;
6264 u8 vector;
6265 bool idtv_info_valid;
6266
6267 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006268
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006269 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006270 if (vmx->loaded_vmcs->nmi_known_unmasked)
6271 return;
6272 /*
6273 * Can't use vmx->exit_intr_info since we're not sure what
6274 * the exit reason is.
6275 */
6276 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6277 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6278 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6279 /*
6280 * SDM 3: 27.7.1.2 (September 2008)
6281 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6282 * a guest IRET fault.
6283 * SDM 3: 23.2.2 (September 2008)
6284 * Bit 12 is undefined in any of the following cases:
6285 * If the VM exit sets the valid bit in the IDT-vectoring
6286 * information field.
6287 * If the VM exit is due to a double fault.
6288 */
6289 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6290 vector != DF_VECTOR && !idtv_info_valid)
6291 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6292 GUEST_INTR_STATE_NMI);
6293 else
6294 vmx->loaded_vmcs->nmi_known_unmasked =
6295 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6296 & GUEST_INTR_STATE_NMI);
6297 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6298 vmx->loaded_vmcs->vnmi_blocked_time +=
6299 ktime_to_ns(ktime_sub(ktime_get(),
6300 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006301}
6302
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006303static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006304 u32 idt_vectoring_info,
6305 int instr_len_field,
6306 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006307{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006308 u8 vector;
6309 int type;
6310 bool idtv_info_valid;
6311
6312 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006313
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006314 vcpu->arch.nmi_injected = false;
6315 kvm_clear_exception_queue(vcpu);
6316 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006317
6318 if (!idtv_info_valid)
6319 return;
6320
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006321 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006322
Avi Kivity668f6122008-07-02 09:28:55 +03006323 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6324 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006325
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006326 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006327 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006328 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006329 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006330 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006331 * Clear bit "block by NMI" before VM entry if a NMI
6332 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006333 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006334 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006335 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006336 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006337 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006338 /* fall through */
6339 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006340 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006341 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006342 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006343 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006344 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006345 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006346 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006347 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006348 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006349 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006350 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006351 break;
6352 default:
6353 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006354 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006355}
6356
Avi Kivity83422e12010-07-20 14:43:23 +03006357static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6358{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006359 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006360 VM_EXIT_INSTRUCTION_LEN,
6361 IDT_VECTORING_ERROR_CODE);
6362}
6363
Avi Kivityb463a6f2010-07-20 15:06:17 +03006364static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6365{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006366 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006367 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6368 VM_ENTRY_INSTRUCTION_LEN,
6369 VM_ENTRY_EXCEPTION_ERROR_CODE);
6370
6371 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6372}
6373
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006374static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6375{
6376 int i, nr_msrs;
6377 struct perf_guest_switch_msr *msrs;
6378
6379 msrs = perf_guest_get_msrs(&nr_msrs);
6380
6381 if (!msrs)
6382 return;
6383
6384 for (i = 0; i < nr_msrs; i++)
6385 if (msrs[i].host == msrs[i].guest)
6386 clear_atomic_switch_msr(vmx, msrs[i].msr);
6387 else
6388 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006389 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006390}
6391
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006392static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6393{
6394 u32 host_umwait_control;
6395
6396 if (!vmx_has_waitpkg(vmx))
6397 return;
6398
6399 host_umwait_control = get_umwait_control_msr();
6400
6401 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6402 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6403 vmx->msr_ia32_umwait_control,
6404 host_umwait_control, false);
6405 else
6406 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6407}
6408
Sean Christophersonf459a702018-08-27 15:21:11 -07006409static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006410{
6411 struct vcpu_vmx *vmx = to_vmx(vcpu);
6412 u64 tscl;
6413 u32 delta_tsc;
6414
Sean Christophersond264ee02018-08-27 15:21:12 -07006415 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006416 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6417 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6418 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006419 tscl = rdtsc();
6420 if (vmx->hv_deadline_tsc > tscl)
6421 /* set_hv_timer ensures the delta fits in 32-bits */
6422 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6423 cpu_preemption_timer_multi);
6424 else
6425 delta_tsc = 0;
6426
Sean Christopherson804939e2019-05-07 12:18:05 -07006427 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6428 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6429 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6430 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6431 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006432 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006433}
6434
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006435void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006436{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006437 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6438 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6439 vmcs_writel(HOST_RSP, host_rsp);
6440 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006441}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006442
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006443bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006444
6445static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6446{
6447 struct vcpu_vmx *vmx = to_vmx(vcpu);
6448 unsigned long cr3, cr4;
6449
6450 /* Record the guest's net vcpu time for enforced NMI injections. */
6451 if (unlikely(!enable_vnmi &&
6452 vmx->loaded_vmcs->soft_vnmi_blocked))
6453 vmx->loaded_vmcs->entry_time = ktime_get();
6454
6455 /* Don't enter VMX if guest state is invalid, let the exit handler
6456 start emulation until we arrive back to a valid state */
6457 if (vmx->emulation_required)
6458 return;
6459
6460 if (vmx->ple_window_dirty) {
6461 vmx->ple_window_dirty = false;
6462 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6463 }
6464
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006465 if (vmx->nested.need_vmcs12_to_shadow_sync)
6466 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006467
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006468 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006469 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006470 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006471 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6472
6473 cr3 = __get_current_cr3_fast();
6474 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6475 vmcs_writel(HOST_CR3, cr3);
6476 vmx->loaded_vmcs->host_state.cr3 = cr3;
6477 }
6478
6479 cr4 = cr4_read_shadow();
6480 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6481 vmcs_writel(HOST_CR4, cr4);
6482 vmx->loaded_vmcs->host_state.cr4 = cr4;
6483 }
6484
6485 /* When single-stepping over STI and MOV SS, we must clear the
6486 * corresponding interruptibility bits in the guest state. Otherwise
6487 * vmentry fails as it then expects bit 14 (BS) in pending debug
6488 * exceptions being set, but that's not correct for the guest debugging
6489 * case. */
6490 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6491 vmx_set_interrupt_shadow(vcpu, 0);
6492
Aaron Lewis139a12c2019-10-21 16:30:25 -07006493 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006494
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006495 if (static_cpu_has(X86_FEATURE_PKU) &&
6496 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6497 vcpu->arch.pkru != vmx->host_pkru)
6498 __write_pkru(vcpu->arch.pkru);
6499
6500 pt_guest_enter(vmx);
6501
6502 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006503 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006504
Sean Christopherson804939e2019-05-07 12:18:05 -07006505 if (enable_preemption_timer)
6506 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006507
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006508 if (lapic_in_kernel(vcpu) &&
6509 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6510 kvm_wait_lapic_expire(vcpu);
6511
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006512 /*
6513 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6514 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6515 * is no need to worry about the conditional branch over the wrmsr
6516 * being speculatively taken.
6517 */
6518 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6519
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006520 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006521 if (static_branch_unlikely(&vmx_l1d_should_flush))
6522 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006523 else if (static_branch_unlikely(&mds_user_clear))
6524 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006525
6526 if (vcpu->arch.cr2 != read_cr2())
6527 write_cr2(vcpu->arch.cr2);
6528
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006529 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6530 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006531
6532 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006533
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006534 /*
6535 * We do not use IBRS in the kernel. If this vCPU has used the
6536 * SPEC_CTRL MSR it may have left it on; save the value and
6537 * turn it off. This is much more efficient than blindly adding
6538 * it to the atomic save/restore list. Especially as the former
6539 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6540 *
6541 * For non-nested case:
6542 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6543 * save it.
6544 *
6545 * For nested case:
6546 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6547 * save it.
6548 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006549 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006550 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006551
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006552 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006553
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006554 /* All fields are clean at this point */
6555 if (static_branch_unlikely(&enable_evmcs))
6556 current_evmcs->hv_clean_fields |=
6557 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6558
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006559 if (static_branch_unlikely(&enable_evmcs))
6560 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6561
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006562 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006563 if (vmx->host_debugctlmsr)
6564 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006565
Avi Kivityaa67f602012-08-01 16:48:03 +03006566#ifndef CONFIG_X86_64
6567 /*
6568 * The sysexit path does not restore ds/es, so we must set them to
6569 * a reasonable value ourselves.
6570 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006571 * We can't defer this to vmx_prepare_switch_to_host() since that
6572 * function may be executed in interrupt context, which saves and
6573 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006574 */
6575 loadsegment(ds, __USER_DS);
6576 loadsegment(es, __USER_DS);
6577#endif
6578
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006579 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006580 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006581 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006582 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006583 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006584 vcpu->arch.regs_dirty = 0;
6585
Chao Peng2ef444f2018-10-24 16:05:12 +08006586 pt_guest_exit(vmx);
6587
Gleb Natapove0b890d2013-09-25 12:51:33 +03006588 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006589 * eager fpu is enabled if PKEY is supported and CR4 is switched
6590 * back on host, so it is safe to read guest PKRU from current
6591 * XSAVE.
6592 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006593 if (static_cpu_has(X86_FEATURE_PKU) &&
6594 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006595 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006596 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006597 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006598 }
6599
Aaron Lewis139a12c2019-10-21 16:30:25 -07006600 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006601
Gleb Natapove0b890d2013-09-25 12:51:33 +03006602 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006603 vmx->idt_vectoring_info = 0;
6604
6605 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006606 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6607 kvm_machine_check();
6608
Jim Mattsonb060ca32017-09-14 16:31:42 -07006609 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6610 return;
6611
6612 vmx->loaded_vmcs->launched = 1;
6613 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006614
Avi Kivity51aa01d2010-07-20 14:31:20 +03006615 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006616 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006617}
6618
Sean Christopherson434a1e92018-03-20 12:17:18 -07006619static struct kvm *vmx_vm_alloc(void)
6620{
Ben Gardon41836832019-02-11 11:02:52 -08006621 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6622 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6623 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006624 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006625}
6626
6627static void vmx_vm_free(struct kvm *kvm)
6628{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006629 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006630 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006631}
6632
Avi Kivity6aa8b732006-12-10 02:21:36 -08006633static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6634{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006635 struct vcpu_vmx *vmx = to_vmx(vcpu);
6636
Kai Huang843e4332015-01-28 10:54:28 +08006637 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006638 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006639 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006640 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006641 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006642 kfree(vmx->guest_msrs);
6643 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006644 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006645 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006646 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006647}
6648
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006649static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006650{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006651 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006652 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006653 unsigned long *msr_bitmap;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006654 int i, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006655
Sean Christopherson12b58f42019-08-15 10:22:37 -07006656 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6657 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6658
Ben Gardon41836832019-02-11 11:02:52 -08006659 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006660 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006661 return ERR_PTR(-ENOMEM);
6662
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006663 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6664 GFP_KERNEL_ACCOUNT);
6665 if (!vmx->vcpu.arch.user_fpu) {
6666 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6667 err = -ENOMEM;
6668 goto free_partial_vcpu;
6669 }
6670
Ben Gardon41836832019-02-11 11:02:52 -08006671 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6672 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006673 if (!vmx->vcpu.arch.guest_fpu) {
6674 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6675 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006676 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006677 }
6678
Wanpeng Li991e7a02015-09-16 17:30:05 +08006679 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006680
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006681 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6682 if (err)
6683 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006684
Peter Feiner4e595162016-07-07 14:49:58 -07006685 err = -ENOMEM;
6686
6687 /*
6688 * If PML is turned on, failure on enabling PML just results in failure
6689 * of creating the vcpu, therefore we can simplify PML logic (by
6690 * avoiding dealing with cases, such as enabling PML partially on vcpus
6691 * for the guest, etc.
6692 */
6693 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006694 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006695 if (!vmx->pml_pg)
6696 goto uninit_vcpu;
6697 }
6698
Ben Gardon41836832019-02-11 11:02:52 -08006699 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006700 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6701 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006702
Peter Feiner4e595162016-07-07 14:49:58 -07006703 if (!vmx->guest_msrs)
6704 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006705
Xiaoyao Li4be53412019-10-20 17:11:00 +08006706 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6707 u32 index = vmx_msr_index[i];
6708 u32 data_low, data_high;
6709 int j = vmx->nmsrs;
6710
6711 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6712 continue;
6713 if (wrmsr_safe(index, data_low, data_high) < 0)
6714 continue;
6715 vmx->guest_msrs[j].index = i;
6716 vmx->guest_msrs[j].data = 0;
6717 vmx->guest_msrs[j].mask = -1ull;
6718 ++vmx->nmsrs;
6719 }
6720
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006721 err = alloc_loaded_vmcs(&vmx->vmcs01);
6722 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006723 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006724
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006725 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006726 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006727 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6728 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6729 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6730 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6731 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6732 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006733 if (kvm_cstate_in_guest(kvm)) {
6734 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6735 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6736 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6737 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6738 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006739 vmx->msr_bitmap_mode = 0;
6740
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006741 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006742 cpu = get_cpu();
6743 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006744 vmx->vcpu.cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006745 init_vmcs(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006746 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006747 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006748 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006749 err = alloc_apic_access_page(kvm);
6750 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006751 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006752 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006753
Sean Christophersone90008d2018-03-05 12:04:37 -08006754 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006755 err = init_rmode_identity_map(kvm);
6756 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006757 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006758 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006759
Roman Kagan63aff652018-07-19 21:59:07 +03006760 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006761 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006762 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006763 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006764 else
6765 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006766
Wincy Van705699a2015-02-03 23:58:17 +08006767 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006768 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006769
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006770 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6771
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006772 /*
6773 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6774 * or POSTED_INTR_WAKEUP_VECTOR.
6775 */
6776 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6777 vmx->pi_desc.sn = 1;
6778
Lan Tianyu53963a72018-12-06 15:34:36 +08006779 vmx->ept_pointer = INVALID_PAGE;
6780
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006781 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006782
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006783free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006784 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006785free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006786 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006787free_pml:
6788 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006789uninit_vcpu:
6790 kvm_vcpu_uninit(&vmx->vcpu);
6791free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006792 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006793 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006794free_user_fpu:
6795 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006796free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006797 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006798 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006799}
6800
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006801#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6802#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006803
Wanpeng Lib31c1142018-03-12 04:53:04 -07006804static int vmx_vm_init(struct kvm *kvm)
6805{
Tianyu Lan877ad952018-07-19 08:40:23 +00006806 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6807
Wanpeng Lib31c1142018-03-12 04:53:04 -07006808 if (!ple_gap)
6809 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006810
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006811 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6812 switch (l1tf_mitigation) {
6813 case L1TF_MITIGATION_OFF:
6814 case L1TF_MITIGATION_FLUSH_NOWARN:
6815 /* 'I explicitly don't care' is set */
6816 break;
6817 case L1TF_MITIGATION_FLUSH:
6818 case L1TF_MITIGATION_FLUSH_NOSMT:
6819 case L1TF_MITIGATION_FULL:
6820 /*
6821 * Warn upon starting the first VM in a potentially
6822 * insecure environment.
6823 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006824 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006825 pr_warn_once(L1TF_MSG_SMT);
6826 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6827 pr_warn_once(L1TF_MSG_L1D);
6828 break;
6829 case L1TF_MITIGATION_FULL_FORCE:
6830 /* Flush is enforced */
6831 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006832 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006833 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006834 return 0;
6835}
6836
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006837static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006838{
6839 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006840 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006841
Sean Christopherson7caaa712018-12-03 13:53:01 -08006842 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006843 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006844 if (nested)
6845 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6846 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006847 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6848 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6849 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006850 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006851 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006852 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006853}
6854
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006855static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006856{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006857 u8 cache;
6858 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006859
Sheng Yang522c68c2009-04-27 20:35:43 +08006860 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006861 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006862 * 2. EPT with VT-d:
6863 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006864 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006865 * b. VT-d with snooping control feature: snooping control feature of
6866 * VT-d engine can guarantee the cache correctness. Just set it
6867 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006868 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006869 * consistent with host MTRR
6870 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006871 if (is_mmio) {
6872 cache = MTRR_TYPE_UNCACHABLE;
6873 goto exit;
6874 }
6875
6876 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006877 ipat = VMX_EPT_IPAT_BIT;
6878 cache = MTRR_TYPE_WRBACK;
6879 goto exit;
6880 }
6881
6882 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6883 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006884 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006885 cache = MTRR_TYPE_WRBACK;
6886 else
6887 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006888 goto exit;
6889 }
6890
Xiao Guangrongff536042015-06-15 16:55:22 +08006891 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006892
6893exit:
6894 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006895}
6896
Sheng Yang17cc3932010-01-05 19:02:27 +08006897static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006898{
Sheng Yang878403b2010-01-05 19:02:29 +08006899 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6900 return PT_DIRECTORY_LEVEL;
6901 else
6902 /* For shadow and EPT supported 1GB page */
6903 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006904}
6905
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006906static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006907{
6908 /*
6909 * These bits in the secondary execution controls field
6910 * are dynamic, the others are mostly based on the hypervisor
6911 * architecture and the guest's CPUID. Do not touch the
6912 * dynamic bits.
6913 */
6914 u32 mask =
6915 SECONDARY_EXEC_SHADOW_VMCS |
6916 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006917 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6918 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006919
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006920 u32 new_ctl = vmx->secondary_exec_control;
6921 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006922
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006923 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006924}
6925
David Matlack8322ebb2016-11-29 18:14:09 -08006926/*
6927 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6928 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6929 */
6930static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6931{
6932 struct vcpu_vmx *vmx = to_vmx(vcpu);
6933 struct kvm_cpuid_entry2 *entry;
6934
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006935 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6936 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006937
6938#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6939 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006940 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006941} while (0)
6942
6943 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6944 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6945 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6946 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6947 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6948 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6949 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6950 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6951 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6952 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6953 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6954 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6955 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6956 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6957 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6958
6959 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6960 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6961 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6962 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6963 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006964 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006965
6966#undef cr4_fixed1_update
6967}
6968
Liran Alon5f76f6f2018-09-14 03:25:52 +03006969static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6970{
6971 struct vcpu_vmx *vmx = to_vmx(vcpu);
6972
6973 if (kvm_mpx_supported()) {
6974 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6975
6976 if (mpx_enabled) {
6977 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6978 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6979 } else {
6980 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6981 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6982 }
6983 }
6984}
6985
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006986static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6987{
6988 struct vcpu_vmx *vmx = to_vmx(vcpu);
6989 struct kvm_cpuid_entry2 *best = NULL;
6990 int i;
6991
6992 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6993 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6994 if (!best)
6995 return;
6996 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6997 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6998 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6999 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7000 }
7001
7002 /* Get the number of configurable Address Ranges for filtering */
7003 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7004 PT_CAP_num_address_ranges);
7005
7006 /* Initialize and clear the no dependency bits */
7007 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7008 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7009
7010 /*
7011 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7012 * will inject an #GP
7013 */
7014 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7015 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7016
7017 /*
7018 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7019 * PSBFreq can be set
7020 */
7021 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7022 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7023 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7024
7025 /*
7026 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7027 * MTCFreq can be set
7028 */
7029 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7030 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7031 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7032
7033 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7034 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7035 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7036 RTIT_CTL_PTW_EN);
7037
7038 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7039 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7040 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7041
7042 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7043 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7044 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7045
7046 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7047 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7048 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7049
7050 /* unmask address range configure area */
7051 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007052 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007053}
7054
Sheng Yang0e851882009-12-18 16:48:46 +08007055static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7056{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007057 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007058
Aaron Lewis72041602019-10-21 16:30:20 -07007059 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7060 vcpu->arch.xsaves_enabled = false;
7061
Paolo Bonzini80154d72017-08-24 13:55:35 +02007062 if (cpu_has_secondary_exec_ctrls()) {
7063 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007064 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007065 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007066
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007067 if (nested_vmx_allowed(vcpu))
7068 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7069 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7070 else
7071 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7072 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08007073
Liran Alon5f76f6f2018-09-14 03:25:52 +03007074 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007075 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007076 nested_vmx_entry_exit_ctls_update(vcpu);
7077 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007078
7079 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7080 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7081 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007082}
7083
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007084static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7085{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007086 if (func == 1 && nested)
7087 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007088}
7089
Sean Christophersond264ee02018-08-27 15:21:12 -07007090static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7091{
7092 to_vmx(vcpu)->req_immediate_exit = true;
7093}
7094
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007095static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7096 struct x86_instruction_info *info,
7097 enum x86_intercept_stage stage)
7098{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007099 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7100 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7101
7102 /*
7103 * RDPID causes #UD if disabled through secondary execution controls.
7104 * Because it is marked as EmulateOnUD, we need to intercept it here.
7105 */
7106 if (info->intercept == x86_intercept_rdtscp &&
7107 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7108 ctxt->exception.vector = UD_VECTOR;
7109 ctxt->exception.error_code_valid = false;
7110 return X86EMUL_PROPAGATE_FAULT;
7111 }
7112
7113 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007114 return X86EMUL_CONTINUE;
7115}
7116
Yunhong Jiang64672c92016-06-13 14:19:59 -07007117#ifdef CONFIG_X86_64
7118/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7119static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7120 u64 divisor, u64 *result)
7121{
7122 u64 low = a << shift, high = a >> (64 - shift);
7123
7124 /* To avoid the overflow on divq */
7125 if (high >= divisor)
7126 return 1;
7127
7128 /* Low hold the result, high hold rem which is discarded */
7129 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7130 "rm" (divisor), "0" (low), "1" (high));
7131 *result = low;
7132
7133 return 0;
7134}
7135
Sean Christophersonf9927982019-04-16 13:32:46 -07007136static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7137 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007138{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007139 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007140 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007141 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007142
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007143 if (kvm_mwait_in_guest(vcpu->kvm) ||
7144 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007145 return -EOPNOTSUPP;
7146
7147 vmx = to_vmx(vcpu);
7148 tscl = rdtsc();
7149 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7150 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007151 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7152 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007153
7154 if (delta_tsc > lapic_timer_advance_cycles)
7155 delta_tsc -= lapic_timer_advance_cycles;
7156 else
7157 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007158
7159 /* Convert to host delta tsc if tsc scaling is enabled */
7160 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007161 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007162 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007163 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007164 return -ERANGE;
7165
7166 /*
7167 * If the delta tsc can't fit in the 32 bit after the multi shift,
7168 * we can't use the preemption timer.
7169 * It's possible that it fits on later vmentries, but checking
7170 * on every vmentry is costly so we just use an hrtimer.
7171 */
7172 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7173 return -ERANGE;
7174
7175 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007176 *expired = !delta_tsc;
7177 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007178}
7179
7180static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7181{
Sean Christophersonf459a702018-08-27 15:21:11 -07007182 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007183}
7184#endif
7185
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007186static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007187{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007188 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007189 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007190}
7191
Kai Huang843e4332015-01-28 10:54:28 +08007192static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7193 struct kvm_memory_slot *slot)
7194{
7195 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7196 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7197}
7198
7199static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7200 struct kvm_memory_slot *slot)
7201{
7202 kvm_mmu_slot_set_dirty(kvm, slot);
7203}
7204
7205static void vmx_flush_log_dirty(struct kvm *kvm)
7206{
7207 kvm_flush_pml_buffers(kvm);
7208}
7209
Bandan Dasc5f983f2017-05-05 15:25:14 -04007210static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7211{
7212 struct vmcs12 *vmcs12;
7213 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007214 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007215
7216 if (is_guest_mode(vcpu)) {
7217 WARN_ON_ONCE(vmx->nested.pml_full);
7218
7219 /*
7220 * Check if PML is enabled for the nested guest.
7221 * Whether eptp bit 6 is set is already checked
7222 * as part of A/D emulation.
7223 */
7224 vmcs12 = get_vmcs12(vcpu);
7225 if (!nested_cpu_has_pml(vmcs12))
7226 return 0;
7227
Dan Carpenter47698862017-05-10 22:43:17 +03007228 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007229 vmx->nested.pml_full = true;
7230 return 1;
7231 }
7232
7233 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007234 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007235
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007236 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7237 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007238 return 0;
7239
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007240 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007241 }
7242
7243 return 0;
7244}
7245
Kai Huang843e4332015-01-28 10:54:28 +08007246static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7247 struct kvm_memory_slot *memslot,
7248 gfn_t offset, unsigned long mask)
7249{
7250 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7251}
7252
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007253static void __pi_post_block(struct kvm_vcpu *vcpu)
7254{
7255 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7256 struct pi_desc old, new;
7257 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007258
7259 do {
7260 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007261 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7262 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007263
7264 dest = cpu_physical_id(vcpu->cpu);
7265
7266 if (x2apic_enabled())
7267 new.ndst = dest;
7268 else
7269 new.ndst = (dest << 8) & 0xFF00;
7270
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007271 /* set 'NV' to 'notification vector' */
7272 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007273 } while (cmpxchg64(&pi_desc->control, old.control,
7274 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007275
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007276 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7277 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007278 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007279 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007280 vcpu->pre_pcpu = -1;
7281 }
7282}
7283
Feng Wuefc64402015-09-18 22:29:51 +08007284/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007285 * This routine does the following things for vCPU which is going
7286 * to be blocked if VT-d PI is enabled.
7287 * - Store the vCPU to the wakeup list, so when interrupts happen
7288 * we can find the right vCPU to wake up.
7289 * - Change the Posted-interrupt descriptor as below:
7290 * 'NDST' <-- vcpu->pre_pcpu
7291 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7292 * - If 'ON' is set during this process, which means at least one
7293 * interrupt is posted for this vCPU, we cannot block it, in
7294 * this case, return 1, otherwise, return 0.
7295 *
7296 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007297static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007298{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007299 unsigned int dest;
7300 struct pi_desc old, new;
7301 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7302
7303 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007304 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7305 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007306 return 0;
7307
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007308 WARN_ON(irqs_disabled());
7309 local_irq_disable();
7310 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7311 vcpu->pre_pcpu = vcpu->cpu;
7312 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7313 list_add_tail(&vcpu->blocked_vcpu_list,
7314 &per_cpu(blocked_vcpu_on_cpu,
7315 vcpu->pre_pcpu));
7316 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7317 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007318
7319 do {
7320 old.control = new.control = pi_desc->control;
7321
Feng Wubf9f6ac2015-09-18 22:29:55 +08007322 WARN((pi_desc->sn == 1),
7323 "Warning: SN field of posted-interrupts "
7324 "is set before blocking\n");
7325
7326 /*
7327 * Since vCPU can be preempted during this process,
7328 * vcpu->cpu could be different with pre_pcpu, we
7329 * need to set pre_pcpu as the destination of wakeup
7330 * notification event, then we can find the right vCPU
7331 * to wakeup in wakeup handler if interrupts happen
7332 * when the vCPU is in blocked state.
7333 */
7334 dest = cpu_physical_id(vcpu->pre_pcpu);
7335
7336 if (x2apic_enabled())
7337 new.ndst = dest;
7338 else
7339 new.ndst = (dest << 8) & 0xFF00;
7340
7341 /* set 'NV' to 'wakeup vector' */
7342 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007343 } while (cmpxchg64(&pi_desc->control, old.control,
7344 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007345
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007346 /* We should not block the vCPU if an interrupt is posted for it. */
7347 if (pi_test_on(pi_desc) == 1)
7348 __pi_post_block(vcpu);
7349
7350 local_irq_enable();
7351 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007352}
7353
Yunhong Jiangbc225122016-06-13 14:19:58 -07007354static int vmx_pre_block(struct kvm_vcpu *vcpu)
7355{
7356 if (pi_pre_block(vcpu))
7357 return 1;
7358
Yunhong Jiang64672c92016-06-13 14:19:59 -07007359 if (kvm_lapic_hv_timer_in_use(vcpu))
7360 kvm_lapic_switch_to_sw_timer(vcpu);
7361
Yunhong Jiangbc225122016-06-13 14:19:58 -07007362 return 0;
7363}
7364
7365static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007366{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007367 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007368 return;
7369
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007370 WARN_ON(irqs_disabled());
7371 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007372 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007373 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007374}
7375
Yunhong Jiangbc225122016-06-13 14:19:58 -07007376static void vmx_post_block(struct kvm_vcpu *vcpu)
7377{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007378 if (kvm_x86_ops->set_hv_timer)
7379 kvm_lapic_switch_to_hv_timer(vcpu);
7380
Yunhong Jiangbc225122016-06-13 14:19:58 -07007381 pi_post_block(vcpu);
7382}
7383
Feng Wubf9f6ac2015-09-18 22:29:55 +08007384/*
Feng Wuefc64402015-09-18 22:29:51 +08007385 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7386 *
7387 * @kvm: kvm
7388 * @host_irq: host irq of the interrupt
7389 * @guest_irq: gsi of the interrupt
7390 * @set: set or unset PI
7391 * returns 0 on success, < 0 on failure
7392 */
7393static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7394 uint32_t guest_irq, bool set)
7395{
7396 struct kvm_kernel_irq_routing_entry *e;
7397 struct kvm_irq_routing_table *irq_rt;
7398 struct kvm_lapic_irq irq;
7399 struct kvm_vcpu *vcpu;
7400 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007401 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007402
7403 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007404 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7405 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007406 return 0;
7407
7408 idx = srcu_read_lock(&kvm->irq_srcu);
7409 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007410 if (guest_irq >= irq_rt->nr_rt_entries ||
7411 hlist_empty(&irq_rt->map[guest_irq])) {
7412 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7413 guest_irq, irq_rt->nr_rt_entries);
7414 goto out;
7415 }
Feng Wuefc64402015-09-18 22:29:51 +08007416
7417 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7418 if (e->type != KVM_IRQ_ROUTING_MSI)
7419 continue;
7420 /*
7421 * VT-d PI cannot support posting multicast/broadcast
7422 * interrupts to a vCPU, we still use interrupt remapping
7423 * for these kind of interrupts.
7424 *
7425 * For lowest-priority interrupts, we only support
7426 * those with single CPU as the destination, e.g. user
7427 * configures the interrupts via /proc/irq or uses
7428 * irqbalance to make the interrupts single-CPU.
7429 *
7430 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007431 *
7432 * In addition, we can only inject generic interrupts using
7433 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007434 */
7435
Radim Krčmář371313132016-07-12 22:09:27 +02007436 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007437 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7438 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007439 /*
7440 * Make sure the IRTE is in remapped mode if
7441 * we don't handle it in posted mode.
7442 */
7443 ret = irq_set_vcpu_affinity(host_irq, NULL);
7444 if (ret < 0) {
7445 printk(KERN_INFO
7446 "failed to back to remapped mode, irq: %u\n",
7447 host_irq);
7448 goto out;
7449 }
7450
Feng Wuefc64402015-09-18 22:29:51 +08007451 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007452 }
Feng Wuefc64402015-09-18 22:29:51 +08007453
7454 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7455 vcpu_info.vector = irq.vector;
7456
hu huajun2698d822018-04-11 15:16:40 +08007457 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007458 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7459
7460 if (set)
7461 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007462 else
Feng Wuefc64402015-09-18 22:29:51 +08007463 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007464
7465 if (ret < 0) {
7466 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7467 __func__);
7468 goto out;
7469 }
7470 }
7471
7472 ret = 0;
7473out:
7474 srcu_read_unlock(&kvm->irq_srcu, idx);
7475 return ret;
7476}
7477
Ashok Rajc45dcc72016-06-22 14:59:56 +08007478static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7479{
7480 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7481 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7482 FEATURE_CONTROL_LMCE;
7483 else
7484 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7485 ~FEATURE_CONTROL_LMCE;
7486}
7487
Ladi Prosek72d7b372017-10-11 16:54:41 +02007488static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7489{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007490 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7491 if (to_vmx(vcpu)->nested.nested_run_pending)
7492 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007493 return 1;
7494}
7495
Ladi Prosek0234bf82017-10-11 16:54:40 +02007496static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7497{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007498 struct vcpu_vmx *vmx = to_vmx(vcpu);
7499
7500 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7501 if (vmx->nested.smm.guest_mode)
7502 nested_vmx_vmexit(vcpu, -1, 0, 0);
7503
7504 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7505 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007506 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007507 return 0;
7508}
7509
Sean Christophersoned193212019-04-02 08:03:09 -07007510static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007511{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007512 struct vcpu_vmx *vmx = to_vmx(vcpu);
7513 int ret;
7514
7515 if (vmx->nested.smm.vmxon) {
7516 vmx->nested.vmxon = true;
7517 vmx->nested.smm.vmxon = false;
7518 }
7519
7520 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007521 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007522 if (ret)
7523 return ret;
7524
7525 vmx->nested.smm.guest_mode = false;
7526 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007527 return 0;
7528}
7529
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007530static int enable_smi_window(struct kvm_vcpu *vcpu)
7531{
7532 return 0;
7533}
7534
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007535static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7536{
Yi Wang9481b7f2019-07-15 12:35:17 +08007537 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007538}
7539
Liran Alon4b9852f2019-08-26 13:24:49 +03007540static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7541{
7542 return to_vmx(vcpu)->nested.vmxon;
7543}
7544
Sean Christophersona3203382018-12-03 13:53:11 -08007545static __init int hardware_setup(void)
7546{
7547 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007548 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007549 int r, i;
7550
7551 rdmsrl_safe(MSR_EFER, &host_efer);
7552
Sean Christopherson23420802019-04-19 22:50:57 -07007553 store_idt(&dt);
7554 host_idt_base = dt.address;
7555
Sean Christophersona3203382018-12-03 13:53:11 -08007556 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7557 kvm_define_shared_msr(i, vmx_msr_index[i]);
7558
7559 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7560 return -EIO;
7561
7562 if (boot_cpu_has(X86_FEATURE_NX))
7563 kvm_enable_efer_bits(EFER_NX);
7564
7565 if (boot_cpu_has(X86_FEATURE_MPX)) {
7566 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7567 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7568 }
7569
Sean Christophersona3203382018-12-03 13:53:11 -08007570 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7571 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7572 enable_vpid = 0;
7573
7574 if (!cpu_has_vmx_ept() ||
7575 !cpu_has_vmx_ept_4levels() ||
7576 !cpu_has_vmx_ept_mt_wb() ||
7577 !cpu_has_vmx_invept_global())
7578 enable_ept = 0;
7579
7580 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7581 enable_ept_ad_bits = 0;
7582
7583 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7584 enable_unrestricted_guest = 0;
7585
7586 if (!cpu_has_vmx_flexpriority())
7587 flexpriority_enabled = 0;
7588
7589 if (!cpu_has_virtual_nmis())
7590 enable_vnmi = 0;
7591
7592 /*
7593 * set_apic_access_page_addr() is used to reload apic access
7594 * page upon invalidation. No need to do anything if not
7595 * using the APIC_ACCESS_ADDR VMCS field.
7596 */
7597 if (!flexpriority_enabled)
7598 kvm_x86_ops->set_apic_access_page_addr = NULL;
7599
7600 if (!cpu_has_vmx_tpr_shadow())
7601 kvm_x86_ops->update_cr8_intercept = NULL;
7602
7603 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7604 kvm_disable_largepages();
7605
7606#if IS_ENABLED(CONFIG_HYPERV)
7607 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007608 && enable_ept) {
7609 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7610 kvm_x86_ops->tlb_remote_flush_with_range =
7611 hv_remote_flush_tlb_with_range;
7612 }
Sean Christophersona3203382018-12-03 13:53:11 -08007613#endif
7614
7615 if (!cpu_has_vmx_ple()) {
7616 ple_gap = 0;
7617 ple_window = 0;
7618 ple_window_grow = 0;
7619 ple_window_max = 0;
7620 ple_window_shrink = 0;
7621 }
7622
7623 if (!cpu_has_vmx_apicv()) {
7624 enable_apicv = 0;
7625 kvm_x86_ops->sync_pir_to_irr = NULL;
7626 }
7627
7628 if (cpu_has_vmx_tsc_scaling()) {
7629 kvm_has_tsc_control = true;
7630 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7631 kvm_tsc_scaling_ratio_frac_bits = 48;
7632 }
7633
7634 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7635
7636 if (enable_ept)
7637 vmx_enable_tdp();
7638 else
7639 kvm_disable_tdp();
7640
Sean Christophersona3203382018-12-03 13:53:11 -08007641 /*
7642 * Only enable PML when hardware supports PML feature, and both EPT
7643 * and EPT A/D bit features are enabled -- PML depends on them to work.
7644 */
7645 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7646 enable_pml = 0;
7647
7648 if (!enable_pml) {
7649 kvm_x86_ops->slot_enable_log_dirty = NULL;
7650 kvm_x86_ops->slot_disable_log_dirty = NULL;
7651 kvm_x86_ops->flush_log_dirty = NULL;
7652 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7653 }
7654
7655 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007656 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007657
Sean Christopherson804939e2019-05-07 12:18:05 -07007658 if (enable_preemption_timer) {
7659 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007660 u64 vmx_msr;
7661
7662 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7663 cpu_preemption_timer_multi =
7664 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007665
7666 if (tsc_khz)
7667 use_timer_freq = (u64)tsc_khz * 1000;
7668 use_timer_freq >>= cpu_preemption_timer_multi;
7669
7670 /*
7671 * KVM "disables" the preemption timer by setting it to its max
7672 * value. Don't use the timer if it might cause spurious exits
7673 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7674 */
7675 if (use_timer_freq > 0xffffffffu / 10)
7676 enable_preemption_timer = false;
7677 }
7678
7679 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007680 kvm_x86_ops->set_hv_timer = NULL;
7681 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007682 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007683 }
7684
Sean Christophersona3203382018-12-03 13:53:11 -08007685 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007686
7687 kvm_mce_cap_supported |= MCG_LMCE_P;
7688
Chao Pengf99e3da2018-10-24 16:05:10 +08007689 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7690 return -EINVAL;
7691 if (!enable_ept || !cpu_has_vmx_intel_pt())
7692 pt_mode = PT_MODE_SYSTEM;
7693
Sean Christophersona3203382018-12-03 13:53:11 -08007694 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007695 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7696 vmx_capability.ept, enable_apicv);
7697
Sean Christophersone4027cf2018-12-03 13:53:12 -08007698 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007699 if (r)
7700 return r;
7701 }
7702
7703 r = alloc_kvm_area();
7704 if (r)
7705 nested_vmx_hardware_unsetup();
7706 return r;
7707}
7708
7709static __exit void hardware_unsetup(void)
7710{
7711 if (nested)
7712 nested_vmx_hardware_unsetup();
7713
7714 free_kvm_area();
7715}
7716
Kees Cook404f6aa2016-08-08 16:29:06 -07007717static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007718 .cpu_has_kvm_support = cpu_has_kvm_support,
7719 .disabled_by_bios = vmx_disabled_by_bios,
7720 .hardware_setup = hardware_setup,
7721 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007722 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007723 .hardware_enable = hardware_enable,
7724 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007725 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007726 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007727
Wanpeng Lib31c1142018-03-12 04:53:04 -07007728 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007729 .vm_alloc = vmx_vm_alloc,
7730 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007731
Avi Kivity6aa8b732006-12-10 02:21:36 -08007732 .vcpu_create = vmx_create_vcpu,
7733 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007734 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007735
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007736 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007737 .vcpu_load = vmx_vcpu_load,
7738 .vcpu_put = vmx_vcpu_put,
7739
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007740 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007741 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007742 .get_msr = vmx_get_msr,
7743 .set_msr = vmx_set_msr,
7744 .get_segment_base = vmx_get_segment_base,
7745 .get_segment = vmx_get_segment,
7746 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007747 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007748 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007749 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007750 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007751 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007752 .set_cr3 = vmx_set_cr3,
7753 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007754 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007755 .get_idt = vmx_get_idt,
7756 .set_idt = vmx_set_idt,
7757 .get_gdt = vmx_get_gdt,
7758 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007759 .get_dr6 = vmx_get_dr6,
7760 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007761 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007762 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007763 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007764 .get_rflags = vmx_get_rflags,
7765 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007766
Avi Kivity6aa8b732006-12-10 02:21:36 -08007767 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007768 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007769
Avi Kivity6aa8b732006-12-10 02:21:36 -08007770 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007771 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007772 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007773 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7774 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007775 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007776 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007777 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007778 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007779 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007780 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007781 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007782 .get_nmi_mask = vmx_get_nmi_mask,
7783 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007784 .enable_nmi_window = enable_nmi_window,
7785 .enable_irq_window = enable_irq_window,
7786 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007787 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007788 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007789 .get_enable_apicv = vmx_get_enable_apicv,
7790 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007791 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007792 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007793 .hwapic_irr_update = vmx_hwapic_irr_update,
7794 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007795 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007796 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7797 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007798 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007799
Izik Eiduscbc94022007-10-25 00:29:55 +02007800 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007801 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007802 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007803 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007804
Avi Kivity586f9602010-11-18 13:09:54 +02007805 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007806
Sheng Yang17cc3932010-01-05 19:02:27 +08007807 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007808
7809 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007810
7811 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007812 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007813
7814 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007815
7816 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007817
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007818 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007819 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007820
7821 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007822
7823 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007824 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007825 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007826 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007827 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007828 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007829
Sean Christophersond264ee02018-08-27 15:21:12 -07007830 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007831
7832 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007833
7834 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7835 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7836 .flush_log_dirty = vmx_flush_log_dirty,
7837 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007838 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007839
Feng Wubf9f6ac2015-09-18 22:29:55 +08007840 .pre_block = vmx_pre_block,
7841 .post_block = vmx_post_block,
7842
Wei Huang25462f72015-06-19 15:45:05 +02007843 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007844
7845 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007846
7847#ifdef CONFIG_X86_64
7848 .set_hv_timer = vmx_set_hv_timer,
7849 .cancel_hv_timer = vmx_cancel_hv_timer,
7850#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007851
7852 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007853
Ladi Prosek72d7b372017-10-11 16:54:41 +02007854 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007855 .pre_enter_smm = vmx_pre_enter_smm,
7856 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007857 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007858
Sean Christophersone4027cf2018-12-03 13:53:12 -08007859 .check_nested_events = NULL,
7860 .get_nested_state = NULL,
7861 .set_nested_state = NULL,
7862 .get_vmcs12_pages = NULL,
7863 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007864 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007865 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007866 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007867};
7868
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007869static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007870{
7871 if (vmx_l1d_flush_pages) {
7872 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7873 vmx_l1d_flush_pages = NULL;
7874 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007875 /* Restore state so sysfs ignores VMX */
7876 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007877}
7878
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007879static void vmx_exit(void)
7880{
7881#ifdef CONFIG_KEXEC_CORE
7882 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7883 synchronize_rcu();
7884#endif
7885
7886 kvm_exit();
7887
7888#if IS_ENABLED(CONFIG_HYPERV)
7889 if (static_branch_unlikely(&enable_evmcs)) {
7890 int cpu;
7891 struct hv_vp_assist_page *vp_ap;
7892 /*
7893 * Reset everything to support using non-enlightened VMCS
7894 * access later (e.g. when we reload the module with
7895 * enlightened_vmcs=0)
7896 */
7897 for_each_online_cpu(cpu) {
7898 vp_ap = hv_get_vp_assist_page(cpu);
7899
7900 if (!vp_ap)
7901 continue;
7902
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007903 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007904 vp_ap->current_nested_vmcs = 0;
7905 vp_ap->enlighten_vmentry = 0;
7906 }
7907
7908 static_branch_disable(&enable_evmcs);
7909 }
7910#endif
7911 vmx_cleanup_l1d_flush();
7912}
7913module_exit(vmx_exit);
7914
Avi Kivity6aa8b732006-12-10 02:21:36 -08007915static int __init vmx_init(void)
7916{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007917 int r;
7918
7919#if IS_ENABLED(CONFIG_HYPERV)
7920 /*
7921 * Enlightened VMCS usage should be recommended and the host needs
7922 * to support eVMCS v1 or above. We can also disable eVMCS support
7923 * with module parameter.
7924 */
7925 if (enlightened_vmcs &&
7926 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7927 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7928 KVM_EVMCS_VERSION) {
7929 int cpu;
7930
7931 /* Check that we have assist pages on all online CPUs */
7932 for_each_online_cpu(cpu) {
7933 if (!hv_get_vp_assist_page(cpu)) {
7934 enlightened_vmcs = false;
7935 break;
7936 }
7937 }
7938
7939 if (enlightened_vmcs) {
7940 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7941 static_branch_enable(&enable_evmcs);
7942 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007943
7944 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7945 vmx_x86_ops.enable_direct_tlbflush
7946 = hv_enable_direct_tlbflush;
7947
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007948 } else {
7949 enlightened_vmcs = false;
7950 }
7951#endif
7952
7953 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007954 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007955 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007956 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007957
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007958 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007959 * Must be called after kvm_init() so enable_ept is properly set
7960 * up. Hand the parameter mitigation value in which was stored in
7961 * the pre module init parser. If no parameter was given, it will
7962 * contain 'auto' which will be turned into the default 'cond'
7963 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007964 */
Waiman Long19a36d32019-08-26 15:30:23 -04007965 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7966 if (r) {
7967 vmx_exit();
7968 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007969 }
7970
Dave Young2965faa2015-09-09 15:38:55 -07007971#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007972 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7973 crash_vmclear_local_loaded_vmcss);
7974#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007975 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007976
He, Qingfdef3ad2007-04-30 09:45:24 +03007977 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007978}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007979module_init(vmx_init);