blob: 59571cdd62fd5cf8ddad6341b35c684ae1f99362 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Vitaly Kuznetsova4443262020-02-20 18:22:04 +010098bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800436u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700437static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300438
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300439/*
Jim Mattson898a8112018-12-05 15:28:59 -0800440 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
441 * will emulate SYSCALL in legacy mode if the vendor string in guest
442 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
443 * support this emulation, IA32_STAR must always be included in
444 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800446const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400450 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500451 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100454#if IS_ENABLED(CONFIG_HYPERV)
455static bool __read_mostly enlightened_vmcs = true;
456module_param(enlightened_vmcs, bool, 0444);
457
Tianyu Lan877ad952018-07-19 08:40:23 +0000458/* check_ept_pointer() should be under protection of ept_pointer_lock. */
459static void check_ept_pointer_match(struct kvm *kvm)
460{
461 struct kvm_vcpu *vcpu;
462 u64 tmp_eptp = INVALID_PAGE;
463 int i;
464
465 kvm_for_each_vcpu(i, vcpu, kvm) {
466 if (!VALID_PAGE(tmp_eptp)) {
467 tmp_eptp = to_vmx(vcpu)->ept_pointer;
468 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
469 to_kvm_vmx(kvm)->ept_pointers_match
470 = EPT_POINTERS_MISMATCH;
471 return;
472 }
473 }
474
475 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
476}
477
Yi Wang8997f652019-01-21 15:27:05 +0800478static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800479 void *data)
480{
481 struct kvm_tlb_range *range = data;
482
483 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
484 range->pages);
485}
486
487static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
488 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
489{
490 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
491
492 /*
493 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
494 * of the base of EPT PML4 table, strip off EPT configuration
495 * information.
496 */
497 if (range)
498 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
499 kvm_fill_hv_flush_list_func, (void *)range);
500 else
501 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
502}
503
504static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
505 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000506{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800507 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800508 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000509
510 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
511
512 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
513 check_ept_pointer_match(kvm);
514
515 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800516 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800517 /* If ept_pointer is invalid pointer, bypass flush request. */
518 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
519 ret |= __hv_remote_flush_tlb_with_range(
520 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800521 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800522 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800523 ret = __hv_remote_flush_tlb_with_range(kvm,
524 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000525 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000526
Tianyu Lan877ad952018-07-19 08:40:23 +0000527 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
528 return ret;
529}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800530static int hv_remote_flush_tlb(struct kvm *kvm)
531{
532 return hv_remote_flush_tlb_with_range(kvm, NULL);
533}
534
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800535static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
536{
537 struct hv_enlightened_vmcs *evmcs;
538 struct hv_partition_assist_pg **p_hv_pa_pg =
539 &vcpu->kvm->arch.hyperv.hv_pa_pg;
540 /*
541 * Synthetic VM-Exit is not enabled in current code and so All
542 * evmcs in singe VM shares same assist page.
543 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200544 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800545 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200546
547 if (!*p_hv_pa_pg)
548 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800549
550 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
551
552 evmcs->partition_assist_page =
553 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
556
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557 return 0;
558}
559
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100560#endif /* IS_ENABLED(CONFIG_HYPERV) */
561
Yunhong Jiang64672c92016-06-13 14:19:59 -0700562/*
563 * Comment's format: document - errata name - stepping - processor name.
564 * Refer from
565 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
566 */
567static u32 vmx_preemption_cpu_tfms[] = {
568/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5690x000206E6,
570/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
571/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
572/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5730x00020652,
574/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5750x00020655,
576/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
577/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
578/*
579 * 320767.pdf - AAP86 - B1 -
580 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
581 */
5820x000106E5,
583/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5840x000106A0,
585/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5860x000106A1,
587/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5880x000106A4,
589 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
590 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
591 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5920x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600593 /* Xeon E3-1220 V2 */
5940x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700595};
596
597static inline bool cpu_has_broken_vmx_preemption_timer(void)
598{
599 u32 eax = cpuid_eax(0x00000001), i;
600
601 /* Clear the reserved bits */
602 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000603 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700604 if (eax == vmx_preemption_cpu_tfms[i])
605 return true;
606
607 return false;
608}
609
Paolo Bonzini35754c92015-07-29 12:05:37 +0200610static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800611{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200612 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800613}
614
Sheng Yang04547152009-04-01 15:52:31 +0800615static inline bool report_flexpriority(void)
616{
617 return flexpriority_enabled;
618}
619
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800620static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800621{
622 int i;
623
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400624 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300625 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300626 return i;
627 return -1;
628}
629
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800630struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300631{
632 int i;
633
Rusty Russell8b9cf982007-07-30 16:31:43 +1000634 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300635 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000637 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800638}
639
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500640static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
641{
642 int ret = 0;
643
644 u64 old_msr_data = msr->data;
645 msr->data = data;
646 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
647 preempt_disable();
648 ret = kvm_set_shared_msr(msr->index, msr->data,
649 msr->mask);
650 preempt_enable();
651 if (ret)
652 msr->data = old_msr_data;
653 }
654 return ret;
655}
656
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800657void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
658{
659 vmcs_clear(loaded_vmcs->vmcs);
660 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
661 vmcs_clear(loaded_vmcs->shadow_vmcs);
662 loaded_vmcs->cpu = -1;
663 loaded_vmcs->launched = 0;
664}
665
Dave Young2965faa2015-09-09 15:38:55 -0700666#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800667/*
668 * This bitmap is used to indicate whether the vmclear
669 * operation is enabled on all cpus. All disabled by
670 * default.
671 */
672static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
673
674static inline void crash_enable_local_vmclear(int cpu)
675{
676 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
677}
678
679static inline void crash_disable_local_vmclear(int cpu)
680{
681 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
682}
683
684static inline int crash_local_vmclear_enabled(int cpu)
685{
686 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
687}
688
689static void crash_vmclear_local_loaded_vmcss(void)
690{
691 int cpu = raw_smp_processor_id();
692 struct loaded_vmcs *v;
693
694 if (!crash_local_vmclear_enabled(cpu))
695 return;
696
697 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
698 loaded_vmcss_on_cpu_link)
699 vmcs_clear(v->vmcs);
700}
701#else
702static inline void crash_enable_local_vmclear(int cpu) { }
703static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700704#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800705
Nadav Har'Eld462b812011-05-24 15:26:10 +0300706static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800709 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710
Nadav Har'Eld462b812011-05-24 15:26:10 +0300711 if (loaded_vmcs->cpu != cpu)
712 return; /* vcpu migration can race with cpu offline */
713 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800715 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300716 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800717
718 /*
719 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
720 * is before setting loaded_vmcs->vcpu to -1 which is done in
721 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
722 * then adds the vmcs into percpu list before it is deleted.
723 */
724 smp_wmb();
725
Nadav Har'Eld462b812011-05-24 15:26:10 +0300726 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800727 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728}
729
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800730void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800731{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800732 int cpu = loaded_vmcs->cpu;
733
734 if (cpu != -1)
735 smp_call_function_single(cpu,
736 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800737}
738
Avi Kivity2fb92db2011-04-27 19:42:18 +0300739static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
740 unsigned field)
741{
742 bool ret;
743 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
744
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700745 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
746 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300747 vmx->segment_cache.bitmask = 0;
748 }
749 ret = vmx->segment_cache.bitmask & mask;
750 vmx->segment_cache.bitmask |= mask;
751 return ret;
752}
753
754static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
755{
756 u16 *p = &vmx->segment_cache.seg[seg].selector;
757
758 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
759 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
760 return *p;
761}
762
763static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
764{
765 ulong *p = &vmx->segment_cache.seg[seg].base;
766
767 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
768 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
769 return *p;
770}
771
772static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
773{
774 u32 *p = &vmx->segment_cache.seg[seg].limit;
775
776 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
777 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
778 return *p;
779}
780
781static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
782{
783 u32 *p = &vmx->segment_cache.seg[seg].ar;
784
785 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
786 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
787 return *p;
788}
789
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800790void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300791{
792 u32 eb;
793
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100794 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800795 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200796 /*
797 * Guest access to VMware backdoor ports could legitimately
798 * trigger #GP because of TSS I/O permission bitmap.
799 * We intercept those #GP and allow access to them anyway
800 * as VMware does.
801 */
802 if (enable_vmware_backdoor)
803 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100804 if ((vcpu->guest_debug &
805 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
806 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
807 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300809 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200810 if (enable_ept)
Miaohe Lin49f933d2020-02-27 11:20:54 +0800811 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300812
813 /* When we are running a nested L2 guest and L1 specified for it a
814 * certain exception bitmap, we must trap the same exceptions and pass
815 * them to L1. When running L2, we will only handle the exceptions
816 * specified above if L1 did not want them.
817 */
818 if (is_guest_mode(vcpu))
819 eb |= get_vmcs12(vcpu)->exception_bitmap;
820
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300821 vmcs_write32(EXCEPTION_BITMAP, eb);
822}
823
Ashok Raj15d45072018-02-01 22:59:43 +0100824/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100825 * Check if MSR is intercepted for currently loaded MSR bitmap.
826 */
827static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
828{
829 unsigned long *msr_bitmap;
830 int f = sizeof(unsigned long);
831
832 if (!cpu_has_vmx_msr_bitmap())
833 return true;
834
835 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
836
837 if (msr <= 0x1fff) {
838 return !!test_bit(msr, msr_bitmap + 0x800 / f);
839 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
840 msr &= 0x1fff;
841 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
842 }
843
844 return true;
845}
846
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
848 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200850 vm_entry_controls_clearbit(vmx, entry);
851 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200852}
853
Aaron Lewis662f1d12019-11-07 21:14:39 -0800854int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400855{
856 unsigned int i;
857
858 for (i = 0; i < m->nr; ++i) {
859 if (m->val[i].index == msr)
860 return i;
861 }
862 return -ENOENT;
863}
864
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
866{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400867 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300868 struct msr_autoload *m = &vmx->msr_autoload;
869
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200870 switch (msr) {
871 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800872 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200873 clear_atomic_switch_msr_special(vmx,
874 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200875 VM_EXIT_LOAD_IA32_EFER);
876 return;
877 }
878 break;
879 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800880 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200882 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
883 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
884 return;
885 }
886 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200887 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800888 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400889 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400891 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400893 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200894
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400895skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800896 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300898 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899
900 --m->host.nr;
901 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400902 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903}
904
Gleb Natapov2961e8762013-11-25 15:37:13 +0200905static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
906 unsigned long entry, unsigned long exit,
907 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
908 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909{
910 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700911 if (host_val_vmcs != HOST_IA32_EFER)
912 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 vm_entry_controls_setbit(vmx, entry);
914 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200915}
916
Avi Kivity61d2ef22010-04-28 16:40:38 +0300917static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400918 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300919{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400920 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300921 struct msr_autoload *m = &vmx->msr_autoload;
922
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200923 switch (msr) {
924 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800925 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200926 add_atomic_switch_msr_special(vmx,
927 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200928 VM_EXIT_LOAD_IA32_EFER,
929 GUEST_IA32_EFER,
930 HOST_IA32_EFER,
931 guest_val, host_val);
932 return;
933 }
934 break;
935 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800936 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200937 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200938 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
939 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
940 GUEST_IA32_PERF_GLOBAL_CTRL,
941 HOST_IA32_PERF_GLOBAL_CTRL,
942 guest_val, host_val);
943 return;
944 }
945 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100946 case MSR_IA32_PEBS_ENABLE:
947 /* PEBS needs a quiescent period after being disabled (to write
948 * a record). Disabling PEBS through VMX MSR swapping doesn't
949 * provide that period, so a CPU could write host's record into
950 * guest's memory.
951 */
952 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200953 }
954
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800955 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800957 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300958
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800959 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
960 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200961 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200962 "Can't add msr %x\n", msr);
963 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300964 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400965 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400966 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400967 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400968 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400969 m->guest.val[i].index = msr;
970 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300971
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400972 if (entry_only)
973 return;
974
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400975 if (j < 0) {
976 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400977 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300978 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400979 m->host.val[j].index = msr;
980 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300981}
982
Avi Kivity92c0d902009-10-29 11:00:16 +0200983static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300984{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 u64 guest_efer = vmx->vcpu.arch.efer;
986 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300987
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100988 /* Shadow paging assumes NX to be available. */
989 if (!enable_ept)
990 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700991
Avi Kivity51c6cf62007-08-29 03:48:05 +0300992 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100993 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300994 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996#ifdef CONFIG_X86_64
997 ignore_bits |= EFER_LMA | EFER_LME;
998 /* SCE is meaningful only in long mode on Intel */
999 if (guest_efer & EFER_LMA)
1000 ignore_bits &= ~(u64)EFER_SCE;
1001#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001003 /*
1004 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1005 * On CPUs that support "load IA32_EFER", always switch EFER
1006 * atomically, since it's faster than switching it manually.
1007 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001008 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001009 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001010 if (!(guest_efer & EFER_LMA))
1011 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001012 if (guest_efer != host_efer)
1013 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001014 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001015 else
1016 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001017 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001018 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001019 clear_atomic_switch_msr(vmx, MSR_EFER);
1020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001021 guest_efer &= ~ignore_bits;
1022 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001023
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001024 vmx->guest_msrs[efer_offset].data = guest_efer;
1025 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1026
1027 return true;
1028 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001029}
1030
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001031#ifdef CONFIG_X86_32
1032/*
1033 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1034 * VMCS rather than the segment table. KVM uses this helper to figure
1035 * out the current bases to poke them into the VMCS before entry.
1036 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001037static unsigned long segment_base(u16 selector)
1038{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 unsigned long v;
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Thomas Garnier45fc8752017-03-14 10:05:08 -07001045 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 u16 ldt_selector = kvm_read_ldt();
1049
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001050 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051 return 0;
1052
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001053 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001054 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001055 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001056 return v;
1057}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001058#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001059
Sean Christophersone348ac72019-12-10 15:24:33 -08001060static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1061{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001062 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001063 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1064}
1065
Chao Peng2ef444f2018-10-24 16:05:12 +08001066static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1067{
1068 u32 i;
1069
1070 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1071 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1072 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1073 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1074 for (i = 0; i < addr_range; i++) {
1075 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1076 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1077 }
1078}
1079
1080static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1081{
1082 u32 i;
1083
1084 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1085 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1086 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1087 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1088 for (i = 0; i < addr_range; i++) {
1089 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1090 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1091 }
1092}
1093
1094static void pt_guest_enter(struct vcpu_vmx *vmx)
1095{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001096 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001097 return;
1098
Chao Peng2ef444f2018-10-24 16:05:12 +08001099 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001100 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1101 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001102 */
Chao Pengb08c2892018-10-24 16:05:15 +08001103 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001104 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1105 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1106 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1107 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1108 }
1109}
1110
1111static void pt_guest_exit(struct vcpu_vmx *vmx)
1112{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001113 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001114 return;
1115
1116 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1117 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1118 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1119 }
1120
1121 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1122 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1123}
1124
Sean Christopherson13b964a2019-05-07 09:06:31 -07001125void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1126 unsigned long fs_base, unsigned long gs_base)
1127{
1128 if (unlikely(fs_sel != host->fs_sel)) {
1129 if (!(fs_sel & 7))
1130 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1131 else
1132 vmcs_write16(HOST_FS_SELECTOR, 0);
1133 host->fs_sel = fs_sel;
1134 }
1135 if (unlikely(gs_sel != host->gs_sel)) {
1136 if (!(gs_sel & 7))
1137 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1138 else
1139 vmcs_write16(HOST_GS_SELECTOR, 0);
1140 host->gs_sel = gs_sel;
1141 }
1142 if (unlikely(fs_base != host->fs_base)) {
1143 vmcs_writel(HOST_FS_BASE, fs_base);
1144 host->fs_base = fs_base;
1145 }
1146 if (unlikely(gs_base != host->gs_base)) {
1147 vmcs_writel(HOST_GS_BASE, gs_base);
1148 host->gs_base = gs_base;
1149 }
1150}
1151
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001152void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001153{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001156#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001157 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001158#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001159 unsigned long fs_base, gs_base;
1160 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001161 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001162
Sean Christophersond264ee02018-08-27 15:21:12 -07001163 vmx->req_immediate_exit = false;
1164
Liran Alonf48b4712018-11-20 18:03:25 +02001165 /*
1166 * Note that guest MSRs to be saved/restored can also be changed
1167 * when guest state is loaded. This happens when guest transitions
1168 * to/from long-mode by setting MSR_EFER.LMA.
1169 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001170 if (!vmx->guest_msrs_ready) {
1171 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001172 for (i = 0; i < vmx->save_nmsrs; ++i)
1173 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1174 vmx->guest_msrs[i].data,
1175 vmx->guest_msrs[i].mask);
1176
1177 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001178
1179 if (vmx->nested.need_vmcs12_to_shadow_sync)
1180 nested_sync_vmcs12_to_shadow(vcpu);
1181
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001182 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001183 return;
1184
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001185 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001186
Avi Kivity33ed6322007-05-02 16:54:03 +03001187 /*
1188 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1189 * allow segment selectors with cpl > 0 or ti == 1.
1190 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001191 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001192
1193#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001194 savesegment(ds, host_state->ds_sel);
1195 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001196
1197 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001198 if (likely(is_64bit_mm(current->mm))) {
1199 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001200 fs_sel = current->thread.fsindex;
1201 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001202 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001203 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001204 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001205 savesegment(fs, fs_sel);
1206 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001207 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001208 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001209 }
1210
Paolo Bonzini4679b612018-09-24 17:23:01 +02001211 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001212#else
Sean Christophersone368b872018-07-23 12:32:41 -07001213 savesegment(fs, fs_sel);
1214 savesegment(gs, gs_sel);
1215 fs_base = segment_base(fs_sel);
1216 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001217#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001218
Sean Christopherson13b964a2019-05-07 09:06:31 -07001219 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001220 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001221}
1222
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001223static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001224{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001225 struct vmcs_host_state *host_state;
1226
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001227 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001228 return;
1229
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001230 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001231
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001232 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001233
Avi Kivityc8770e72010-11-11 12:37:26 +02001234#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001235 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001236#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001237 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1238 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001239#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001240 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001241#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001242 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001243#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001244 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001245 if (host_state->fs_sel & 7)
1246 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001247#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001248 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1249 loadsegment(ds, host_state->ds_sel);
1250 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001251 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001252#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001253 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001254#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001255 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001256#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001257 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001258 vmx->guest_state_loaded = false;
1259 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001260}
1261
Sean Christopherson678e3152018-07-23 12:32:43 -07001262#ifdef CONFIG_X86_64
1263static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001264{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001265 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001266 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001267 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1268 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001269 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001270}
1271
Sean Christopherson678e3152018-07-23 12:32:43 -07001272static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1273{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001274 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001275 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001276 wrmsrl(MSR_KERNEL_GS_BASE, data);
1277 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001278 vmx->msr_guest_kernel_gs_base = data;
1279}
1280#endif
1281
Feng Wu28b835d2015-09-18 22:29:54 +08001282static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1283{
1284 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1285 struct pi_desc old, new;
1286 unsigned int dest;
1287
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001288 /*
1289 * In case of hot-plug or hot-unplug, we may have to undo
1290 * vmx_vcpu_pi_put even if there is no assigned device. And we
1291 * always keep PI.NDST up to date for simplicity: it makes the
1292 * code easier, and CPU migration is not a fast path.
1293 */
1294 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001295 return;
1296
Joao Martins132194f2019-11-11 17:20:11 +00001297 /*
1298 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1299 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1300 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1301 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1302 * correctly.
1303 */
1304 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1305 pi_clear_sn(pi_desc);
1306 goto after_clear_sn;
1307 }
1308
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001309 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001310 do {
1311 old.control = new.control = pi_desc->control;
1312
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001313 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001314
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001315 if (x2apic_enabled())
1316 new.ndst = dest;
1317 else
1318 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001319
Feng Wu28b835d2015-09-18 22:29:54 +08001320 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001321 } while (cmpxchg64(&pi_desc->control, old.control,
1322 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001323
Joao Martins132194f2019-11-11 17:20:11 +00001324after_clear_sn:
1325
Luwei Kangc112b5f2019-02-14 10:48:07 +08001326 /*
1327 * Clear SN before reading the bitmap. The VT-d firmware
1328 * writes the bitmap and reads SN atomically (5.2.3 in the
1329 * spec), so it doesn't really have a memory barrier that
1330 * pairs with this, but we cannot do that and we need one.
1331 */
1332 smp_mb__after_atomic();
1333
Joao Martins29881b62019-11-11 17:20:12 +00001334 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001335 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001336}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001337
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001338void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001340 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001341 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001342
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001343 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001344 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001345 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001346 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001347
1348 /*
1349 * Read loaded_vmcs->cpu should be before fetching
1350 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1351 * See the comments in __loaded_vmcs_clear().
1352 */
1353 smp_rmb();
1354
Nadav Har'Eld462b812011-05-24 15:26:10 +03001355 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1356 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001357 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001358 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001359 }
1360
1361 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1362 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1363 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001364 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001365 }
1366
1367 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001368 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001369 unsigned long sysenter_esp;
1370
1371 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001372
Avi Kivity6aa8b732006-12-10 02:21:36 -08001373 /*
1374 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001375 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001376 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001377 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001378 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001379 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001380
1381 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1382 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001383
Nadav Har'Eld462b812011-05-24 15:26:10 +03001384 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001385 }
Feng Wu28b835d2015-09-18 22:29:54 +08001386
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001387 /* Setup TSC multiplier */
1388 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001389 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1390 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001391}
1392
1393/*
1394 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1395 * vcpu mutex is already taken.
1396 */
1397void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1398{
1399 struct vcpu_vmx *vmx = to_vmx(vcpu);
1400
1401 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001402
Feng Wu28b835d2015-09-18 22:29:54 +08001403 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001404
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001405 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001406 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001407}
1408
1409static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1410{
1411 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1412
1413 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001414 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1415 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001416 return;
1417
1418 /* Set SN when the vCPU is preempted */
1419 if (vcpu->preempted)
1420 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001421}
1422
Sean Christopherson13b964a2019-05-07 09:06:31 -07001423static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424{
Feng Wu28b835d2015-09-18 22:29:54 +08001425 vmx_vcpu_pi_put(vcpu);
1426
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001427 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428}
1429
Wanpeng Lif244dee2017-07-20 01:11:54 -07001430static bool emulation_required(struct kvm_vcpu *vcpu)
1431{
1432 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1433}
1434
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001435unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001436{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001437 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001438 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001439
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001440 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1441 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001442 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001443 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001444 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001445 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001446 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1447 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001448 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001449 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001450 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001451}
1452
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001453void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001454{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001455 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001456 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001457
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001458 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001459 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001460 vmx->rflags = rflags;
1461 vmcs_writel(GUEST_RFLAGS, rflags);
1462 return;
1463 }
1464
1465 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001466 vmx->rflags = rflags;
1467 if (vmx->rmode.vm86_active) {
1468 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001469 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001470 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001472
Sean Christophersone7bddc52019-09-27 14:45:18 -07001473 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1474 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001475}
1476
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001477u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001478{
1479 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1480 int ret = 0;
1481
1482 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001483 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001484 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001487 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001488}
1489
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001490void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001491{
1492 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1493 u32 interruptibility = interruptibility_old;
1494
1495 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1496
Jan Kiszka48005f62010-02-19 19:38:07 +01001497 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001498 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001499 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001500 interruptibility |= GUEST_INTR_STATE_STI;
1501
1502 if ((interruptibility != interruptibility_old))
1503 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1504}
1505
Chao Pengbf8c55d2018-10-24 16:05:14 +08001506static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1507{
1508 struct vcpu_vmx *vmx = to_vmx(vcpu);
1509 unsigned long value;
1510
1511 /*
1512 * Any MSR write that attempts to change bits marked reserved will
1513 * case a #GP fault.
1514 */
1515 if (data & vmx->pt_desc.ctl_bitmask)
1516 return 1;
1517
1518 /*
1519 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1520 * result in a #GP unless the same write also clears TraceEn.
1521 */
1522 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1523 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1524 return 1;
1525
1526 /*
1527 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1528 * and FabricEn would cause #GP, if
1529 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1530 */
1531 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1532 !(data & RTIT_CTL_FABRIC_EN) &&
1533 !intel_pt_validate_cap(vmx->pt_desc.caps,
1534 PT_CAP_single_range_output))
1535 return 1;
1536
1537 /*
1538 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1539 * utilize encodings marked reserved will casue a #GP fault.
1540 */
1541 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1542 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1543 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1544 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1545 return 1;
1546 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1547 PT_CAP_cycle_thresholds);
1548 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1549 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1550 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1551 return 1;
1552 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1553 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1554 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1555 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1556 return 1;
1557
1558 /*
1559 * If ADDRx_CFG is reserved or the encodings is >2 will
1560 * cause a #GP fault.
1561 */
1562 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1563 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1564 return 1;
1565 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1566 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1567 return 1;
1568 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1569 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1570 return 1;
1571 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1572 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1573 return 1;
1574
1575 return 0;
1576}
1577
Sean Christopherson1957aa62019-08-27 14:40:39 -07001578static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001579{
1580 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001581
Sean Christopherson1957aa62019-08-27 14:40:39 -07001582 /*
1583 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1584 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1585 * set when EPT misconfig occurs. In practice, real hardware updates
1586 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1587 * (namely Hyper-V) don't set it due to it being undefined behavior,
1588 * i.e. we end up advancing IP with some random value.
1589 */
1590 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1591 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1592 rip = kvm_rip_read(vcpu);
1593 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1594 kvm_rip_write(vcpu, rip);
1595 } else {
1596 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1597 return 0;
1598 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599
Glauber Costa2809f5d2009-05-12 16:21:05 -04001600 /* skipping an emulated instruction also counts */
1601 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001602
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001603 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001604}
1605
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001606
1607/*
1608 * Recognizes a pending MTF VM-exit and records the nested state for later
1609 * delivery.
1610 */
1611static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1612{
1613 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1614 struct vcpu_vmx *vmx = to_vmx(vcpu);
1615
1616 if (!is_guest_mode(vcpu))
1617 return;
1618
1619 /*
1620 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1621 * T-bit traps. As instruction emulation is completed (i.e. at the
1622 * instruction boundary), any #DB exception pending delivery must be a
1623 * debug-trap. Record the pending MTF state to be delivered in
1624 * vmx_check_nested_events().
1625 */
1626 if (nested_cpu_has_mtf(vmcs12) &&
1627 (!vcpu->arch.exception.pending ||
1628 vcpu->arch.exception.nr == DB_VECTOR))
1629 vmx->nested.mtf_pending = true;
1630 else
1631 vmx->nested.mtf_pending = false;
1632}
1633
1634static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1635{
1636 vmx_update_emulated_instruction(vcpu);
1637 return skip_emulated_instruction(vcpu);
1638}
1639
Wanpeng Licaa057a2018-03-12 04:53:03 -07001640static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1641{
1642 /*
1643 * Ensure that we clear the HLT state in the VMCS. We don't need to
1644 * explicitly skip the instruction because if the HLT state is set,
1645 * then the instruction is already executing and RIP has already been
1646 * advanced.
1647 */
1648 if (kvm_hlt_in_guest(vcpu->kvm) &&
1649 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1650 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1651}
1652
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001653static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001654{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001655 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001656 unsigned nr = vcpu->arch.exception.nr;
1657 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001658 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001659 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001660
Jim Mattsonda998b42018-10-16 14:29:22 -07001661 kvm_deliver_exception_payload(vcpu);
1662
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001663 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001664 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001665 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1666 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001667
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001668 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001669 int inc_eip = 0;
1670 if (kvm_exception_is_soft(nr))
1671 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001672 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001673 return;
1674 }
1675
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001676 WARN_ON_ONCE(vmx->emulation_required);
1677
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001678 if (kvm_exception_is_soft(nr)) {
1679 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1680 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001681 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1682 } else
1683 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1684
1685 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001686
1687 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001688}
1689
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001690static bool vmx_rdtscp_supported(void)
1691{
1692 return cpu_has_vmx_rdtscp();
1693}
1694
Mao, Junjiead756a12012-07-02 01:18:48 +00001695static bool vmx_invpcid_supported(void)
1696{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001697 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001698}
1699
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700/*
Eddie Donga75beee2007-05-17 18:55:15 +03001701 * Swap MSR entry in host/guest MSR entry array.
1702 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001703static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001704{
Avi Kivity26bb0982009-09-07 11:14:12 +03001705 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001706
1707 tmp = vmx->guest_msrs[to];
1708 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1709 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001710}
1711
1712/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001713 * Set up the vmcs to automatically save and restore system
1714 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1715 * mode, as fiddling with msrs is very expensive.
1716 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001717static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001718{
Avi Kivity26bb0982009-09-07 11:14:12 +03001719 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001720
Eddie Donga75beee2007-05-17 18:55:15 +03001721 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001722#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001723 /*
1724 * The SYSCALL MSRs are only needed on long mode guests, and only
1725 * when EFER.SCE is set.
1726 */
1727 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1728 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001729 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001730 move_msr_up(vmx, index, save_nmsrs++);
1731 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001732 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001733 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001734 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1735 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001736 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001737 }
Eddie Donga75beee2007-05-17 18:55:15 +03001738#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001739 index = __find_msr_index(vmx, MSR_EFER);
1740 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001741 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001742 index = __find_msr_index(vmx, MSR_TSC_AUX);
1743 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1744 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001745 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1746 if (index >= 0)
1747 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001748
Avi Kivity26bb0982009-09-07 11:14:12 +03001749 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001750 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001751
Yang Zhang8d146952013-01-25 10:18:50 +08001752 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001753 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001754}
1755
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001756static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001757{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001758 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001760 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001761 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001762 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1763
1764 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001765}
1766
Leonid Shatz326e7422018-11-06 12:14:25 +02001767static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001768{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001769 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1770 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001771
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001772 /*
1773 * We're here if L1 chose not to trap WRMSR to TSC. According
1774 * to the spec, this should set L1's TSC; The offset that L1
1775 * set for L2 remains unchanged, and still needs to be added
1776 * to the newly set TSC to get L2's TSC.
1777 */
1778 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001779 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001780 g_tsc_offset = vmcs12->tsc_offset;
1781
1782 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1783 vcpu->arch.tsc_offset - g_tsc_offset,
1784 offset);
1785 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1786 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001787}
1788
Nadav Har'El801d3422011-05-25 23:02:23 +03001789/*
1790 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1791 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1792 * all guests if the "nested" module option is off, and can also be disabled
1793 * for a single guest by disabling its VMX cpuid bit.
1794 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001795bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001796{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001797 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001798}
1799
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001800static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1801 uint64_t val)
1802{
1803 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1804
1805 return !(val & ~valid_bits);
1806}
1807
Tom Lendacky801e4592018-02-21 13:39:51 -06001808static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1809{
Paolo Bonzini13893092018-02-26 13:40:09 +01001810 switch (msr->index) {
1811 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1812 if (!nested)
1813 return 1;
1814 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1815 default:
1816 return 1;
1817 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001818}
1819
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001820/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 * Reads an msr value (of 'msr_index') into 'pdata'.
1822 * Returns 0 on success, non-0 otherwise.
1823 * Assumes vcpu_load() was already called.
1824 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001825static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001826{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001827 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001828 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001829 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001830
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001831 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001832#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001833 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001834 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001835 break;
1836 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001837 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001838 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001839 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001840 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001841 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001842#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001843 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001844 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001845 case MSR_IA32_TSX_CTRL:
1846 if (!msr_info->host_initiated &&
1847 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1848 return 1;
1849 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001850 case MSR_IA32_UMWAIT_CONTROL:
1851 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1852 return 1;
1853
1854 msr_info->data = vmx->msr_ia32_umwait_control;
1855 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001856 case MSR_IA32_SPEC_CTRL:
1857 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001858 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1859 return 1;
1860
1861 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1862 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001863 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001864 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001865 break;
1866 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001867 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001868 break;
1869 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001870 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001871 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001872 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001873 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001874 (!msr_info->host_initiated &&
1875 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001876 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001877 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001878 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001879 case MSR_IA32_MCG_EXT_CTL:
1880 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001881 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001882 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001883 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001884 msr_info->data = vcpu->arch.mcg_ext_ctl;
1885 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001886 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001887 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001888 break;
1889 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1890 if (!nested_vmx_allowed(vcpu))
1891 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001892 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1893 &msr_info->data))
1894 return 1;
1895 /*
1896 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1897 * Hyper-V versions are still trying to use corresponding
1898 * features when they are exposed. Filter out the essential
1899 * minimum.
1900 */
1901 if (!msr_info->host_initiated &&
1902 vmx->nested.enlightened_vmcs_enabled)
1903 nested_evmcs_filter_control_msr(msr_info->index,
1904 &msr_info->data);
1905 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001906 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001907 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001908 return 1;
1909 msr_info->data = vmx->pt_desc.guest.ctl;
1910 break;
1911 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001912 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001913 return 1;
1914 msr_info->data = vmx->pt_desc.guest.status;
1915 break;
1916 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001917 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001918 !intel_pt_validate_cap(vmx->pt_desc.caps,
1919 PT_CAP_cr3_filtering))
1920 return 1;
1921 msr_info->data = vmx->pt_desc.guest.cr3_match;
1922 break;
1923 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001924 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001925 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1926 PT_CAP_topa_output) &&
1927 !intel_pt_validate_cap(vmx->pt_desc.caps,
1928 PT_CAP_single_range_output)))
1929 return 1;
1930 msr_info->data = vmx->pt_desc.guest.output_base;
1931 break;
1932 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001933 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001934 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1935 PT_CAP_topa_output) &&
1936 !intel_pt_validate_cap(vmx->pt_desc.caps,
1937 PT_CAP_single_range_output)))
1938 return 1;
1939 msr_info->data = vmx->pt_desc.guest.output_mask;
1940 break;
1941 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1942 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001943 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001944 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1945 PT_CAP_num_address_ranges)))
1946 return 1;
1947 if (index % 2)
1948 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1949 else
1950 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1951 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001952 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001953 if (!msr_info->host_initiated &&
1954 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001955 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001956 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001957 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001958 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001959 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001960 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001961 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001962 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001963 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001964 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001965 }
1966
Avi Kivity6aa8b732006-12-10 02:21:36 -08001967 return 0;
1968}
1969
1970/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001971 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001972 * Returns 0 on success, non-0 otherwise.
1973 * Assumes vcpu_load() was already called.
1974 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001975static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001976{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001977 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001978 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001979 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001980 u32 msr_index = msr_info->index;
1981 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001982 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001983
Avi Kivity6aa8b732006-12-10 02:21:36 -08001984 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001985 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001986 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001987 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001988#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001989 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001990 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001991 vmcs_writel(GUEST_FS_BASE, data);
1992 break;
1993 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001994 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001995 vmcs_writel(GUEST_GS_BASE, data);
1996 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001997 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001998 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001999 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002000#endif
2001 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07002002 if (is_guest_mode(vcpu))
2003 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002004 vmcs_write32(GUEST_SYSENTER_CS, data);
2005 break;
2006 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07002007 if (is_guest_mode(vcpu))
2008 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02002009 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002010 break;
2011 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07002012 if (is_guest_mode(vcpu))
2013 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02002014 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002015 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002016 case MSR_IA32_DEBUGCTLMSR:
2017 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2018 VM_EXIT_SAVE_DEBUG_CONTROLS)
2019 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2020
2021 ret = kvm_set_msr_common(vcpu, msr_info);
2022 break;
2023
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002024 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002025 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002026 (!msr_info->host_initiated &&
2027 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002028 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002029 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002030 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002031 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002032 vmcs_write64(GUEST_BNDCFGS, data);
2033 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002034 case MSR_IA32_UMWAIT_CONTROL:
2035 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2036 return 1;
2037
2038 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2039 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2040 return 1;
2041
2042 vmx->msr_ia32_umwait_control = data;
2043 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002044 case MSR_IA32_SPEC_CTRL:
2045 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002046 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2047 return 1;
2048
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002049 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002050 return 1;
2051
2052 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002053 if (!data)
2054 break;
2055
2056 /*
2057 * For non-nested:
2058 * When it's written (to non-zero) for the first time, pass
2059 * it through.
2060 *
2061 * For nested:
2062 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002063 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002064 * vmcs02.msr_bitmap here since it gets completely overwritten
2065 * in the merging. We update the vmcs01 here for L1 as well
2066 * since it will end up touching the MSR anyway now.
2067 */
2068 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2069 MSR_IA32_SPEC_CTRL,
2070 MSR_TYPE_RW);
2071 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002072 case MSR_IA32_TSX_CTRL:
2073 if (!msr_info->host_initiated &&
2074 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2075 return 1;
2076 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2077 return 1;
2078 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002079 case MSR_IA32_PRED_CMD:
2080 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002081 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2082 return 1;
2083
2084 if (data & ~PRED_CMD_IBPB)
2085 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002086 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2087 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002088 if (!data)
2089 break;
2090
2091 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2092
2093 /*
2094 * For non-nested:
2095 * When it's written (to non-zero) for the first time, pass
2096 * it through.
2097 *
2098 * For nested:
2099 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002100 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002101 * vmcs02.msr_bitmap here since it gets completely overwritten
2102 * in the merging.
2103 */
2104 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2105 MSR_TYPE_W);
2106 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002107 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002108 if (!kvm_pat_valid(data))
2109 return 1;
2110
Sean Christopherson142e4be2019-05-07 09:06:35 -07002111 if (is_guest_mode(vcpu) &&
2112 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2113 get_vmcs12(vcpu)->guest_ia32_pat = data;
2114
Sheng Yang468d4722008-10-09 16:01:55 +08002115 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2116 vmcs_write64(GUEST_IA32_PAT, data);
2117 vcpu->arch.pat = data;
2118 break;
2119 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002120 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002121 break;
Will Auldba904632012-11-29 12:42:50 -08002122 case MSR_IA32_TSC_ADJUST:
2123 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002124 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002125 case MSR_IA32_MCG_EXT_CTL:
2126 if ((!msr_info->host_initiated &&
2127 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002128 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002129 (data & ~MCG_EXT_CTL_LMCE_EN))
2130 return 1;
2131 vcpu->arch.mcg_ext_ctl = data;
2132 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002133 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002134 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002135 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002136 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002137 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002138 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002139 if (msr_info->host_initiated && data == 0)
2140 vmx_leave_nested(vcpu);
2141 break;
2142 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002143 if (!msr_info->host_initiated)
2144 return 1; /* they are read-only */
2145 if (!nested_vmx_allowed(vcpu))
2146 return 1;
2147 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002148 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002149 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002150 vmx_rtit_ctl_check(vcpu, data) ||
2151 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002152 return 1;
2153 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2154 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002155 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002156 break;
2157 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002158 if (!pt_can_write_msr(vmx))
2159 return 1;
2160 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002161 return 1;
2162 vmx->pt_desc.guest.status = data;
2163 break;
2164 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002165 if (!pt_can_write_msr(vmx))
2166 return 1;
2167 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2168 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002169 return 1;
2170 vmx->pt_desc.guest.cr3_match = data;
2171 break;
2172 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002173 if (!pt_can_write_msr(vmx))
2174 return 1;
2175 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2176 PT_CAP_topa_output) &&
2177 !intel_pt_validate_cap(vmx->pt_desc.caps,
2178 PT_CAP_single_range_output))
2179 return 1;
2180 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002181 return 1;
2182 vmx->pt_desc.guest.output_base = data;
2183 break;
2184 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002185 if (!pt_can_write_msr(vmx))
2186 return 1;
2187 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2188 PT_CAP_topa_output) &&
2189 !intel_pt_validate_cap(vmx->pt_desc.caps,
2190 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002191 return 1;
2192 vmx->pt_desc.guest.output_mask = data;
2193 break;
2194 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002195 if (!pt_can_write_msr(vmx))
2196 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002197 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002198 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2199 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002200 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002201 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002202 return 1;
2203 if (index % 2)
2204 vmx->pt_desc.guest.addr_b[index / 2] = data;
2205 else
2206 vmx->pt_desc.guest.addr_a[index / 2] = data;
2207 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002208 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002209 if (!msr_info->host_initiated &&
2210 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002211 return 1;
2212 /* Check reserved bit, higher 32 bits should be zero */
2213 if ((data >> 32) != 0)
2214 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002215 goto find_shared_msr;
2216
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002218 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002219 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002220 if (msr)
2221 ret = vmx_set_guest_msr(vmx, msr, data);
2222 else
2223 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002224 }
2225
Eddie Dong2cc51562007-05-21 07:28:09 +03002226 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002227}
2228
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002229static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002230{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002231 kvm_register_mark_available(vcpu, reg);
2232
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002233 switch (reg) {
2234 case VCPU_REGS_RSP:
2235 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2236 break;
2237 case VCPU_REGS_RIP:
2238 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2239 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002240 case VCPU_EXREG_PDPTR:
2241 if (enable_ept)
2242 ept_save_pdptrs(vcpu);
2243 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002244 case VCPU_EXREG_CR3:
2245 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2246 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2247 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002248 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002249 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002250 break;
2251 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002252}
2253
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254static __init int cpu_has_kvm_support(void)
2255{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002256 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002257}
2258
2259static __init int vmx_disabled_by_bios(void)
2260{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002261 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2262 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263}
2264
Dongxiao Xu7725b892010-05-11 18:29:38 +08002265static void kvm_cpu_vmxon(u64 addr)
2266{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002267 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002268 intel_pt_handle_vmx(1);
2269
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002270 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002271}
2272
Radim Krčmář13a34e02014-08-28 15:13:03 +02002273static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002274{
2275 int cpu = raw_smp_processor_id();
2276 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002278 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002279 return -EBUSY;
2280
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002281 /*
2282 * This can happen if we hot-added a CPU but failed to allocate
2283 * VP assist page for it.
2284 */
2285 if (static_branch_unlikely(&enable_evmcs) &&
2286 !hv_get_vp_assist_page(cpu))
2287 return -EFAULT;
2288
Nadav Har'Eld462b812011-05-24 15:26:10 +03002289 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002290 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2291 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002292
2293 /*
2294 * Now we can enable the vmclear operation in kdump
2295 * since the loaded_vmcss_on_cpu list on this cpu
2296 * has been initialized.
2297 *
2298 * Though the cpu is not in VMX operation now, there
2299 * is no problem to enable the vmclear operation
2300 * for the loaded_vmcss_on_cpu list is empty!
2301 */
2302 crash_enable_local_vmclear(cpu);
2303
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002304 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002305 if (enable_ept)
2306 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002307
2308 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002309}
2310
Nadav Har'Eld462b812011-05-24 15:26:10 +03002311static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002312{
2313 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002314 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002315
Nadav Har'Eld462b812011-05-24 15:26:10 +03002316 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2317 loaded_vmcss_on_cpu_link)
2318 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002319}
2320
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002321
2322/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2323 * tricks.
2324 */
2325static void kvm_cpu_vmxoff(void)
2326{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002327 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002328
2329 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002330 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002331}
2332
Radim Krčmář13a34e02014-08-28 15:13:03 +02002333static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002335 vmclear_local_loaded_vmcss();
2336 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002337}
2338
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002339static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002340 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341{
2342 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002343 u32 ctl = ctl_min | ctl_opt;
2344
2345 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2346
2347 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2348 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2349
2350 /* Ensure minimum (required) set of control bits are supported. */
2351 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002352 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002353
2354 *result = ctl;
2355 return 0;
2356}
2357
Sean Christopherson7caaa712018-12-03 13:53:01 -08002358static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2359 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002360{
2361 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002362 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002363 u32 _pin_based_exec_control = 0;
2364 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002365 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002366 u32 _vmexit_control = 0;
2367 u32 _vmentry_control = 0;
2368
Paolo Bonzini13893092018-02-26 13:40:09 +01002369 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302370 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002371#ifdef CONFIG_X86_64
2372 CPU_BASED_CR8_LOAD_EXITING |
2373 CPU_BASED_CR8_STORE_EXITING |
2374#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002375 CPU_BASED_CR3_LOAD_EXITING |
2376 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002377 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002378 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002379 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002380 CPU_BASED_MWAIT_EXITING |
2381 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002382 CPU_BASED_INVLPG_EXITING |
2383 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002384
Sheng Yangf78e0e22007-10-29 09:40:42 +08002385 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002386 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002387 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002388 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2389 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002390 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002391#ifdef CONFIG_X86_64
2392 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2393 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2394 ~CPU_BASED_CR8_STORE_EXITING;
2395#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002396 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002397 min2 = 0;
2398 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002399 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002400 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002401 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002402 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002403 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002404 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002405 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002406 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002407 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002408 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002409 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002410 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002411 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002412 SECONDARY_EXEC_RDSEED_EXITING |
2413 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002414 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002415 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002416 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002417 SECONDARY_EXEC_PT_USE_GPA |
2418 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002419 SECONDARY_EXEC_ENABLE_VMFUNC |
2420 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002421 if (adjust_vmx_controls(min2, opt2,
2422 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002423 &_cpu_based_2nd_exec_control) < 0)
2424 return -EIO;
2425 }
2426#ifndef CONFIG_X86_64
2427 if (!(_cpu_based_2nd_exec_control &
2428 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2429 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2430#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002431
2432 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2433 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002434 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002435 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2436 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002437
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002438 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002439 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002440
Sheng Yangd56f5462008-04-25 10:13:16 +08002441 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002442 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2443 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002444 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2445 CPU_BASED_CR3_STORE_EXITING |
2446 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002447 } else if (vmx_cap->ept) {
2448 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002449 pr_warn_once("EPT CAP should not exist if not support "
2450 "1-setting enable EPT VM-execution control\n");
2451 }
2452 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002453 vmx_cap->vpid) {
2454 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002455 pr_warn_once("VPID CAP should not exist if not support "
2456 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002457 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002458
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002459 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002460#ifdef CONFIG_X86_64
2461 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2462#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002463 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002464 VM_EXIT_LOAD_IA32_PAT |
2465 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002466 VM_EXIT_CLEAR_BNDCFGS |
2467 VM_EXIT_PT_CONCEAL_PIP |
2468 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002469 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2470 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002471 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002472
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002473 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2474 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2475 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002476 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2477 &_pin_based_exec_control) < 0)
2478 return -EIO;
2479
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002480 if (cpu_has_broken_vmx_preemption_timer())
2481 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002482 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002483 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002484 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2485
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002486 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002487 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2488 VM_ENTRY_LOAD_IA32_PAT |
2489 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002490 VM_ENTRY_LOAD_BNDCFGS |
2491 VM_ENTRY_PT_CONCEAL_PIP |
2492 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002493 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2494 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002495 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002496
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002497 /*
2498 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2499 * can't be used due to an errata where VM Exit may incorrectly clear
2500 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2501 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2502 */
2503 if (boot_cpu_data.x86 == 0x6) {
2504 switch (boot_cpu_data.x86_model) {
2505 case 26: /* AAK155 */
2506 case 30: /* AAP115 */
2507 case 37: /* AAT100 */
2508 case 44: /* BC86,AAY89,BD102 */
2509 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002510 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002511 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2512 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2513 "does not work properly. Using workaround\n");
2514 break;
2515 default:
2516 break;
2517 }
2518 }
2519
2520
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002521 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002522
2523 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2524 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002525 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002526
2527#ifdef CONFIG_X86_64
2528 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2529 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002530 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002531#endif
2532
2533 /* Require Write-Back (WB) memory type for VMCS accesses. */
2534 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002535 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002536
Yang, Sheng002c7f72007-07-31 14:23:01 +03002537 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002538 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002539 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002540
Liran Alon2307af12018-06-29 22:59:04 +03002541 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002542
Yang, Sheng002c7f72007-07-31 14:23:01 +03002543 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2544 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002545 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002546 vmcs_conf->vmexit_ctrl = _vmexit_control;
2547 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002548
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002549 if (static_branch_unlikely(&enable_evmcs))
2550 evmcs_sanitize_exec_ctrls(vmcs_conf);
2551
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002552 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002553}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002554
Ben Gardon41836832019-02-11 11:02:52 -08002555struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556{
2557 int node = cpu_to_node(cpu);
2558 struct page *pages;
2559 struct vmcs *vmcs;
2560
Ben Gardon41836832019-02-11 11:02:52 -08002561 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002562 if (!pages)
2563 return NULL;
2564 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002565 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002566
2567 /* KVM supports Enlightened VMCS v1 only */
2568 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002569 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002570 else
Liran Alon392b2f22018-06-23 02:35:01 +03002571 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002572
Liran Alon491a6032018-06-23 02:35:12 +03002573 if (shadow)
2574 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002575 return vmcs;
2576}
2577
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002578void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002580 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002581}
2582
Nadav Har'Eld462b812011-05-24 15:26:10 +03002583/*
2584 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2585 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002586void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002587{
2588 if (!loaded_vmcs->vmcs)
2589 return;
2590 loaded_vmcs_clear(loaded_vmcs);
2591 free_vmcs(loaded_vmcs->vmcs);
2592 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002593 if (loaded_vmcs->msr_bitmap)
2594 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002595 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002596}
2597
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002598int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002599{
Liran Alon491a6032018-06-23 02:35:12 +03002600 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002601 if (!loaded_vmcs->vmcs)
2602 return -ENOMEM;
2603
2604 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002605 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002606 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002607
2608 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002609 loaded_vmcs->msr_bitmap = (unsigned long *)
2610 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002611 if (!loaded_vmcs->msr_bitmap)
2612 goto out_vmcs;
2613 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002614
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002615 if (IS_ENABLED(CONFIG_HYPERV) &&
2616 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002617 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2618 struct hv_enlightened_vmcs *evmcs =
2619 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2620
2621 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2622 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002623 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002624
2625 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002626 memset(&loaded_vmcs->controls_shadow, 0,
2627 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002628
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002629 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002630
2631out_vmcs:
2632 free_loaded_vmcs(loaded_vmcs);
2633 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002634}
2635
Sam Ravnborg39959582007-06-01 00:47:13 -07002636static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637{
2638 int cpu;
2639
Zachary Amsden3230bb42009-09-29 11:38:37 -10002640 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002642 per_cpu(vmxarea, cpu) = NULL;
2643 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644}
2645
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646static __init int alloc_kvm_area(void)
2647{
2648 int cpu;
2649
Zachary Amsden3230bb42009-09-29 11:38:37 -10002650 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651 struct vmcs *vmcs;
2652
Ben Gardon41836832019-02-11 11:02:52 -08002653 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002654 if (!vmcs) {
2655 free_kvm_area();
2656 return -ENOMEM;
2657 }
2658
Liran Alon2307af12018-06-29 22:59:04 +03002659 /*
2660 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2661 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2662 * revision_id reported by MSR_IA32_VMX_BASIC.
2663 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002664 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002665 * TLFS, VMXArea passed as VMXON argument should
2666 * still be marked with revision_id reported by
2667 * physical CPU.
2668 */
2669 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002670 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002671
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672 per_cpu(vmxarea, cpu) = vmcs;
2673 }
2674 return 0;
2675}
2676
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002677static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002678 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002679{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002680 if (!emulate_invalid_guest_state) {
2681 /*
2682 * CS and SS RPL should be equal during guest entry according
2683 * to VMX spec, but in reality it is not always so. Since vcpu
2684 * is in the middle of the transition from real mode to
2685 * protected mode it is safe to assume that RPL 0 is a good
2686 * default value.
2687 */
2688 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002689 save->selector &= ~SEGMENT_RPL_MASK;
2690 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002691 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002693 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694}
2695
2696static void enter_pmode(struct kvm_vcpu *vcpu)
2697{
2698 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002699 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700
Gleb Natapovd99e4152012-12-20 16:57:45 +02002701 /*
2702 * Update real mode segment cache. It may be not up-to-date if sement
2703 * register was written while vcpu was in a guest mode.
2704 */
2705 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2706 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2707 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2708 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2709 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2710 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2711
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002712 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002714 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715
2716 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002717 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2718 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002719 vmcs_writel(GUEST_RFLAGS, flags);
2720
Rusty Russell66aee912007-07-17 23:34:16 +10002721 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2722 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723
2724 update_exception_bitmap(vcpu);
2725
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002726 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2727 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2728 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2729 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2730 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2731 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002732}
2733
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002734static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735{
Mathias Krause772e0312012-08-30 01:30:19 +02002736 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002737 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738
Gleb Natapovd99e4152012-12-20 16:57:45 +02002739 var.dpl = 0x3;
2740 if (seg == VCPU_SREG_CS)
2741 var.type = 0x3;
2742
2743 if (!emulate_invalid_guest_state) {
2744 var.selector = var.base >> 4;
2745 var.base = var.base & 0xffff0;
2746 var.limit = 0xffff;
2747 var.g = 0;
2748 var.db = 0;
2749 var.present = 1;
2750 var.s = 1;
2751 var.l = 0;
2752 var.unusable = 0;
2753 var.type = 0x3;
2754 var.avl = 0;
2755 if (save->base & 0xf)
2756 printk_once(KERN_WARNING "kvm: segment base is not "
2757 "paragraph aligned when entering "
2758 "protected mode (seg=%d)", seg);
2759 }
2760
2761 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002762 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002763 vmcs_write32(sf->limit, var.limit);
2764 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765}
2766
2767static void enter_rmode(struct kvm_vcpu *vcpu)
2768{
2769 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002770 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002771 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002773 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2774 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2775 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2776 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2777 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002778 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2779 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002780
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002781 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782
Gleb Natapov776e58e2011-03-13 12:34:27 +02002783 /*
2784 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002785 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002786 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002787 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002788 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2789 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002790
Avi Kivity2fb92db2011-04-27 19:42:18 +03002791 vmx_segment_cache_clear(vmx);
2792
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002793 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002795 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2796
2797 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002798 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002800 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801
2802 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002803 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804 update_exception_bitmap(vcpu);
2805
Gleb Natapovd99e4152012-12-20 16:57:45 +02002806 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2807 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2808 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2809 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2810 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2811 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002812
Eddie Dong8668a3c2007-10-10 14:26:45 +08002813 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814}
2815
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002816void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302817{
2818 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002819 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2820
2821 if (!msr)
2822 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302823
Avi Kivityf6801df2010-01-21 15:31:50 +02002824 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302825 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002826 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302827 msr->data = efer;
2828 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002829 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302830
2831 msr->data = efer & ~EFER_LME;
2832 }
2833 setup_msrs(vmx);
2834}
2835
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002836#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837
2838static void enter_lmode(struct kvm_vcpu *vcpu)
2839{
2840 u32 guest_tr_ar;
2841
Avi Kivity2fb92db2011-04-27 19:42:18 +03002842 vmx_segment_cache_clear(to_vmx(vcpu));
2843
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002845 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002846 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2847 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002849 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2850 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002851 }
Avi Kivityda38f432010-07-06 11:30:49 +03002852 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853}
2854
2855static void exit_lmode(struct kvm_vcpu *vcpu)
2856{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002857 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002858 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859}
2860
2861#endif
2862
Junaid Shahidfaff8752018-06-29 13:10:05 -07002863static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2864{
2865 int vpid = to_vmx(vcpu)->vpid;
2866
2867 if (!vpid_sync_vcpu_addr(vpid, addr))
2868 vpid_sync_context(vpid);
2869
2870 /*
2871 * If VPIDs are not supported or enabled, then the above is a no-op.
2872 * But we don't really need a TLB flush in that case anyway, because
2873 * each VM entry/exit includes an implicit flush when VPID is 0.
2874 */
2875}
2876
Avi Kivitye8467fd2009-12-29 18:43:06 +02002877static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2878{
2879 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2880
2881 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2882 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2883}
2884
Anthony Liguori25c4c272007-04-27 09:29:21 +03002885static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002886{
Avi Kivityfc78f512009-12-07 12:16:48 +02002887 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2888
2889 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2890 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002891}
2892
Sheng Yang14394422008-04-28 12:24:45 +08002893static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2894{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002895 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2896
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002897 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002898 return;
2899
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002900 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002901 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2902 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2903 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2904 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002905 }
2906}
2907
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002908void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002909{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002910 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2911
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002912 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002913 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2914 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2915 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2916 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002917 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002918
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002919 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002920}
2921
Sheng Yang14394422008-04-28 12:24:45 +08002922static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2923 unsigned long cr0,
2924 struct kvm_vcpu *vcpu)
2925{
Sean Christopherson2183f562019-05-07 12:17:56 -07002926 struct vcpu_vmx *vmx = to_vmx(vcpu);
2927
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002928 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002929 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002930 if (!(cr0 & X86_CR0_PG)) {
2931 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002932 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2933 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002934 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002935 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002936 } else if (!is_paging(vcpu)) {
2937 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002938 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2939 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002940 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002941 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002942 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002943
2944 if (!(cr0 & X86_CR0_WP))
2945 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002946}
2947
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002948void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002949{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002950 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002951 unsigned long hw_cr0;
2952
Sean Christopherson3de63472018-07-13 08:42:30 -07002953 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002954 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002955 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002956 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002957 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002958
Gleb Natapov218e7632013-01-21 15:36:45 +02002959 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2960 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961
Gleb Natapov218e7632013-01-21 15:36:45 +02002962 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2963 enter_rmode(vcpu);
2964 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002965
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002966#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002967 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002968 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002970 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971 exit_lmode(vcpu);
2972 }
2973#endif
2974
Sean Christophersonb4d18512018-03-05 12:04:40 -08002975 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002976 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2977
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002979 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002980 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002981
2982 /* depends on vcpu->arch.cr0 to be set to a new value */
2983 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002984}
2985
Yu Zhang855feb62017-08-24 20:27:55 +08002986static int get_ept_level(struct kvm_vcpu *vcpu)
2987{
Sean Christopherson148d735e2020-02-07 09:37:41 -08002988 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
Sean Christophersonac69dfa2020-03-02 18:02:37 -08002989 return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
Yu Zhang855feb62017-08-24 20:27:55 +08002990 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2991 return 5;
2992 return 4;
2993}
2994
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002995u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002996{
Yu Zhang855feb62017-08-24 20:27:55 +08002997 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002998
Yu Zhang855feb62017-08-24 20:27:55 +08002999 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003000
Peter Feiner995f00a2017-06-30 17:26:32 -07003001 if (enable_ept_ad_bits &&
3002 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003003 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003004 eptp |= (root_hpa & PAGE_MASK);
3005
3006 return eptp;
3007}
3008
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003009void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010{
Tianyu Lan877ad952018-07-19 08:40:23 +00003011 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003012 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003013 unsigned long guest_cr3;
3014 u64 eptp;
3015
3016 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003017 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07003018 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08003019 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003020
3021 if (kvm_x86_ops->tlb_remote_flush) {
3022 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3023 to_vmx(vcpu)->ept_pointer = eptp;
3024 to_kvm_vmx(kvm)->ept_pointers_match
3025 = EPT_POINTERS_CHECK;
3026 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3027 }
3028
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003029 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3030 if (is_guest_mode(vcpu))
3031 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003032 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003033 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003034 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3035 guest_cr3 = vcpu->arch.cr3;
3036 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3037 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003038 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003039 }
3040
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003041 if (update_guest_cr3)
3042 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003043}
3044
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003045int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003047 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003048 /*
3049 * Pass through host's Machine Check Enable value to hw_cr4, which
3050 * is in force while we are in guest mode. Do not let guests control
3051 * this bit, even if host CR4.MCE == 0.
3052 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003053 unsigned long hw_cr4;
3054
3055 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3056 if (enable_unrestricted_guest)
3057 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003058 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003059 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3060 else
3061 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003062
Sean Christopherson64f7a112018-04-30 10:01:06 -07003063 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3064 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003065 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003066 hw_cr4 &= ~X86_CR4_UMIP;
3067 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003068 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3069 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3070 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003071 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003072
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003073 if (cr4 & X86_CR4_VMXE) {
3074 /*
3075 * To use VMXON (and later other VMX instructions), a guest
3076 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3077 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003078 * is here. We operate under the default treatment of SMM,
3079 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003080 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003081 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003082 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003083 }
David Matlack38991522016-11-29 18:14:08 -08003084
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003085 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003086 return 1;
3087
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003088 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003089
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003090 if (!enable_unrestricted_guest) {
3091 if (enable_ept) {
3092 if (!is_paging(vcpu)) {
3093 hw_cr4 &= ~X86_CR4_PAE;
3094 hw_cr4 |= X86_CR4_PSE;
3095 } else if (!(cr4 & X86_CR4_PAE)) {
3096 hw_cr4 &= ~X86_CR4_PAE;
3097 }
3098 }
3099
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003100 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003101 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3102 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3103 * to be manually disabled when guest switches to non-paging
3104 * mode.
3105 *
3106 * If !enable_unrestricted_guest, the CPU is always running
3107 * with CR0.PG=1 and CR4 needs to be modified.
3108 * If enable_unrestricted_guest, the CPU automatically
3109 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003110 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003111 if (!is_paging(vcpu))
3112 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3113 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003114
Sheng Yang14394422008-04-28 12:24:45 +08003115 vmcs_writel(CR4_READ_SHADOW, cr4);
3116 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003117 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118}
3119
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003120void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121{
Avi Kivitya9179492011-01-03 14:28:52 +02003122 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003123 u32 ar;
3124
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003125 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003126 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003127 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003128 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003129 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003130 var->base = vmx_read_guest_seg_base(vmx, seg);
3131 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3132 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003133 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003134 var->base = vmx_read_guest_seg_base(vmx, seg);
3135 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3136 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3137 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003138 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139 var->type = ar & 15;
3140 var->s = (ar >> 4) & 1;
3141 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003142 /*
3143 * Some userspaces do not preserve unusable property. Since usable
3144 * segment has to be present according to VMX spec we can use present
3145 * property to amend userspace bug by making unusable segment always
3146 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3147 * segment as unusable.
3148 */
3149 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003150 var->avl = (ar >> 12) & 1;
3151 var->l = (ar >> 13) & 1;
3152 var->db = (ar >> 14) & 1;
3153 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003154}
3155
Avi Kivitya9179492011-01-03 14:28:52 +02003156static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3157{
Avi Kivitya9179492011-01-03 14:28:52 +02003158 struct kvm_segment s;
3159
3160 if (to_vmx(vcpu)->rmode.vm86_active) {
3161 vmx_get_segment(vcpu, &s, seg);
3162 return s.base;
3163 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003164 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003165}
3166
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003167int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003168{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003169 struct vcpu_vmx *vmx = to_vmx(vcpu);
3170
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003171 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003172 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003173 else {
3174 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003175 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003176 }
Avi Kivity69c73022011-03-07 15:26:44 +02003177}
3178
Avi Kivity653e3102007-05-07 10:55:37 +03003179static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181 u32 ar;
3182
Avi Kivityf0495f92012-06-07 17:06:10 +03003183 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184 ar = 1 << 16;
3185 else {
3186 ar = var->type & 15;
3187 ar |= (var->s & 1) << 4;
3188 ar |= (var->dpl & 3) << 5;
3189 ar |= (var->present & 1) << 7;
3190 ar |= (var->avl & 1) << 12;
3191 ar |= (var->l & 1) << 13;
3192 ar |= (var->db & 1) << 14;
3193 ar |= (var->g & 1) << 15;
3194 }
Avi Kivity653e3102007-05-07 10:55:37 +03003195
3196 return ar;
3197}
3198
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003199void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003200{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003201 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003202 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003203
Avi Kivity2fb92db2011-04-27 19:42:18 +03003204 vmx_segment_cache_clear(vmx);
3205
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003206 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3207 vmx->rmode.segs[seg] = *var;
3208 if (seg == VCPU_SREG_TR)
3209 vmcs_write16(sf->selector, var->selector);
3210 else if (var->s)
3211 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003212 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003213 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003214
Avi Kivity653e3102007-05-07 10:55:37 +03003215 vmcs_writel(sf->base, var->base);
3216 vmcs_write32(sf->limit, var->limit);
3217 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003218
3219 /*
3220 * Fix the "Accessed" bit in AR field of segment registers for older
3221 * qemu binaries.
3222 * IA32 arch specifies that at the time of processor reset the
3223 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003224 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003225 * state vmexit when "unrestricted guest" mode is turned on.
3226 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3227 * tree. Newer qemu binaries with that qemu fix would not need this
3228 * kvm hack.
3229 */
3230 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003231 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003232
Gleb Natapovf924d662012-12-12 19:10:55 +02003233 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003234
3235out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003236 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237}
3238
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3240{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003241 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242
3243 *db = (ar >> 14) & 1;
3244 *l = (ar >> 13) & 1;
3245}
3246
Gleb Natapov89a27f42010-02-16 10:51:48 +02003247static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003249 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3250 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251}
3252
Gleb Natapov89a27f42010-02-16 10:51:48 +02003253static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003255 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3256 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257}
3258
Gleb Natapov89a27f42010-02-16 10:51:48 +02003259static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003260{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003261 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3262 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263}
3264
Gleb Natapov89a27f42010-02-16 10:51:48 +02003265static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003267 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3268 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269}
3270
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003271static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3272{
3273 struct kvm_segment var;
3274 u32 ar;
3275
3276 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003277 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003278 if (seg == VCPU_SREG_CS)
3279 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003280 ar = vmx_segment_access_rights(&var);
3281
3282 if (var.base != (var.selector << 4))
3283 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003284 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003285 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003286 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003287 return false;
3288
3289 return true;
3290}
3291
3292static bool code_segment_valid(struct kvm_vcpu *vcpu)
3293{
3294 struct kvm_segment cs;
3295 unsigned int cs_rpl;
3296
3297 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003298 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003299
Avi Kivity1872a3f2009-01-04 23:26:52 +02003300 if (cs.unusable)
3301 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003302 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003303 return false;
3304 if (!cs.s)
3305 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003306 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003307 if (cs.dpl > cs_rpl)
3308 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003309 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003310 if (cs.dpl != cs_rpl)
3311 return false;
3312 }
3313 if (!cs.present)
3314 return false;
3315
3316 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3317 return true;
3318}
3319
3320static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3321{
3322 struct kvm_segment ss;
3323 unsigned int ss_rpl;
3324
3325 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003326 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003327
Avi Kivity1872a3f2009-01-04 23:26:52 +02003328 if (ss.unusable)
3329 return true;
3330 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003331 return false;
3332 if (!ss.s)
3333 return false;
3334 if (ss.dpl != ss_rpl) /* DPL != RPL */
3335 return false;
3336 if (!ss.present)
3337 return false;
3338
3339 return true;
3340}
3341
3342static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3343{
3344 struct kvm_segment var;
3345 unsigned int rpl;
3346
3347 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003348 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003349
Avi Kivity1872a3f2009-01-04 23:26:52 +02003350 if (var.unusable)
3351 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003352 if (!var.s)
3353 return false;
3354 if (!var.present)
3355 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003356 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003357 if (var.dpl < rpl) /* DPL < RPL */
3358 return false;
3359 }
3360
3361 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3362 * rights flags
3363 */
3364 return true;
3365}
3366
3367static bool tr_valid(struct kvm_vcpu *vcpu)
3368{
3369 struct kvm_segment tr;
3370
3371 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3372
Avi Kivity1872a3f2009-01-04 23:26:52 +02003373 if (tr.unusable)
3374 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003375 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003376 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003377 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378 return false;
3379 if (!tr.present)
3380 return false;
3381
3382 return true;
3383}
3384
3385static bool ldtr_valid(struct kvm_vcpu *vcpu)
3386{
3387 struct kvm_segment ldtr;
3388
3389 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3390
Avi Kivity1872a3f2009-01-04 23:26:52 +02003391 if (ldtr.unusable)
3392 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003393 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003394 return false;
3395 if (ldtr.type != 2)
3396 return false;
3397 if (!ldtr.present)
3398 return false;
3399
3400 return true;
3401}
3402
3403static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3404{
3405 struct kvm_segment cs, ss;
3406
3407 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3408 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3409
Nadav Amitb32a9912015-03-29 16:33:04 +03003410 return ((cs.selector & SEGMENT_RPL_MASK) ==
3411 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003412}
3413
3414/*
3415 * Check if guest state is valid. Returns true if valid, false if
3416 * not.
3417 * We assume that registers are always usable
3418 */
3419static bool guest_state_valid(struct kvm_vcpu *vcpu)
3420{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003421 if (enable_unrestricted_guest)
3422 return true;
3423
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003424 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003425 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003426 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3427 return false;
3428 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3429 return false;
3430 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3431 return false;
3432 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3433 return false;
3434 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3435 return false;
3436 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3437 return false;
3438 } else {
3439 /* protected mode guest state checks */
3440 if (!cs_ss_rpl_check(vcpu))
3441 return false;
3442 if (!code_segment_valid(vcpu))
3443 return false;
3444 if (!stack_segment_valid(vcpu))
3445 return false;
3446 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3447 return false;
3448 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3449 return false;
3450 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3451 return false;
3452 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3453 return false;
3454 if (!tr_valid(vcpu))
3455 return false;
3456 if (!ldtr_valid(vcpu))
3457 return false;
3458 }
3459 /* TODO:
3460 * - Add checks on RIP
3461 * - Add checks on RFLAGS
3462 */
3463
3464 return true;
3465}
3466
Mike Dayd77c26f2007-10-08 09:02:08 -04003467static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003468{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003469 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003470 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003471 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003473 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003474 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003475 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3476 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003477 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003478 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003479 r = kvm_write_guest_page(kvm, fn++, &data,
3480 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003481 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003482 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003483 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3484 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003485 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003486 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3487 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003488 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003489 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003490 r = kvm_write_guest_page(kvm, fn, &data,
3491 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3492 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003493out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003494 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003495 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003496}
3497
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003498static int init_rmode_identity_map(struct kvm *kvm)
3499{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003500 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003501 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003502 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003503 u32 tmp;
3504
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003505 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003506 mutex_lock(&kvm->slots_lock);
3507
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003508 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003509 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003510
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003511 if (!kvm_vmx->ept_identity_map_addr)
3512 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3513 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003514
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003515 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003516 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003517 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003518 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003519
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003520 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3521 if (r < 0)
3522 goto out;
3523 /* Set up identity-mapping pagetable for EPT in real mode */
3524 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3525 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3526 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3527 r = kvm_write_guest_page(kvm, identity_map_pfn,
3528 &tmp, i * sizeof(tmp), sizeof(tmp));
3529 if (r < 0)
3530 goto out;
3531 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003532 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003533
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003534out:
Tang Chena255d472014-09-16 18:41:58 +08003535 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003536 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003537}
3538
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539static void seg_setup(int seg)
3540{
Mathias Krause772e0312012-08-30 01:30:19 +02003541 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003542 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543
3544 vmcs_write16(sf->selector, 0);
3545 vmcs_writel(sf->base, 0);
3546 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003547 ar = 0x93;
3548 if (seg == VCPU_SREG_CS)
3549 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003550
3551 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552}
3553
Sheng Yangf78e0e22007-10-29 09:40:42 +08003554static int alloc_apic_access_page(struct kvm *kvm)
3555{
Xiao Guangrong44841412012-09-07 14:14:20 +08003556 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003557 int r = 0;
3558
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003559 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003560 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003561 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003562 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3563 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003564 if (r)
3565 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003566
Tang Chen73a6d942014-09-11 13:38:00 +08003567 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003568 if (is_error_page(page)) {
3569 r = -EFAULT;
3570 goto out;
3571 }
3572
Tang Chenc24ae0d2014-09-24 15:57:58 +08003573 /*
3574 * Do not pin the page in memory, so that memory hot-unplug
3575 * is able to migrate it.
3576 */
3577 put_page(page);
3578 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003579out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003580 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003581 return r;
3582}
3583
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003584int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003585{
3586 int vpid;
3587
Avi Kivity919818a2009-03-23 18:01:29 +02003588 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003589 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003590 spin_lock(&vmx_vpid_lock);
3591 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003592 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003593 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003594 else
3595 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003596 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003597 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003598}
3599
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003600void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003601{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003602 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003603 return;
3604 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003605 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003606 spin_unlock(&vmx_vpid_lock);
3607}
3608
Yi Wang1e4329ee2018-11-08 11:22:21 +08003609static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003610 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003611{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003612 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003613
3614 if (!cpu_has_vmx_msr_bitmap())
3615 return;
3616
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003617 if (static_branch_unlikely(&enable_evmcs))
3618 evmcs_touch_msr_bitmap();
3619
Sheng Yang25c5f222008-03-28 13:18:56 +08003620 /*
3621 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3622 * have the write-low and read-high bitmap offsets the wrong way round.
3623 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3624 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003625 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003626 if (type & MSR_TYPE_R)
3627 /* read-low */
3628 __clear_bit(msr, msr_bitmap + 0x000 / f);
3629
3630 if (type & MSR_TYPE_W)
3631 /* write-low */
3632 __clear_bit(msr, msr_bitmap + 0x800 / f);
3633
Sheng Yang25c5f222008-03-28 13:18:56 +08003634 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3635 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003636 if (type & MSR_TYPE_R)
3637 /* read-high */
3638 __clear_bit(msr, msr_bitmap + 0x400 / f);
3639
3640 if (type & MSR_TYPE_W)
3641 /* write-high */
3642 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3643
3644 }
3645}
3646
Yi Wang1e4329ee2018-11-08 11:22:21 +08003647static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003648 u32 msr, int type)
3649{
3650 int f = sizeof(unsigned long);
3651
3652 if (!cpu_has_vmx_msr_bitmap())
3653 return;
3654
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003655 if (static_branch_unlikely(&enable_evmcs))
3656 evmcs_touch_msr_bitmap();
3657
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003658 /*
3659 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3660 * have the write-low and read-high bitmap offsets the wrong way round.
3661 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3662 */
3663 if (msr <= 0x1fff) {
3664 if (type & MSR_TYPE_R)
3665 /* read-low */
3666 __set_bit(msr, msr_bitmap + 0x000 / f);
3667
3668 if (type & MSR_TYPE_W)
3669 /* write-low */
3670 __set_bit(msr, msr_bitmap + 0x800 / f);
3671
3672 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3673 msr &= 0x1fff;
3674 if (type & MSR_TYPE_R)
3675 /* read-high */
3676 __set_bit(msr, msr_bitmap + 0x400 / f);
3677
3678 if (type & MSR_TYPE_W)
3679 /* write-high */
3680 __set_bit(msr, msr_bitmap + 0xc00 / f);
3681
3682 }
3683}
3684
Yi Wang1e4329ee2018-11-08 11:22:21 +08003685static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003686 u32 msr, int type, bool value)
3687{
3688 if (value)
3689 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3690 else
3691 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3692}
3693
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003694static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003695{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003696 u8 mode = 0;
3697
3698 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003699 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003700 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3701 mode |= MSR_BITMAP_MODE_X2APIC;
3702 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3703 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3704 }
3705
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003706 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003707}
3708
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003709static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3710 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003711{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003712 int msr;
3713
3714 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3715 unsigned word = msr / BITS_PER_LONG;
3716 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3717 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003718 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003719
3720 if (mode & MSR_BITMAP_MODE_X2APIC) {
3721 /*
3722 * TPR reads and writes can be virtualized even if virtual interrupt
3723 * delivery is not in use.
3724 */
3725 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3726 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3727 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3728 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3729 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3730 }
3731 }
3732}
3733
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003734void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003735{
3736 struct vcpu_vmx *vmx = to_vmx(vcpu);
3737 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3738 u8 mode = vmx_msr_bitmap_mode(vcpu);
3739 u8 changed = mode ^ vmx->msr_bitmap_mode;
3740
3741 if (!changed)
3742 return;
3743
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003744 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3745 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3746
3747 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003748}
3749
Chao Pengb08c2892018-10-24 16:05:15 +08003750void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3751{
3752 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3753 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3754 u32 i;
3755
3756 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3757 MSR_TYPE_RW, flag);
3758 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3759 MSR_TYPE_RW, flag);
3760 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3761 MSR_TYPE_RW, flag);
3762 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3763 MSR_TYPE_RW, flag);
3764 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3765 vmx_set_intercept_for_msr(msr_bitmap,
3766 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3767 vmx_set_intercept_for_msr(msr_bitmap,
3768 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3769 }
3770}
3771
Liran Alone6c67d82018-09-04 10:56:52 +03003772static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3773{
3774 struct vcpu_vmx *vmx = to_vmx(vcpu);
3775 void *vapic_page;
3776 u32 vppr;
3777 int rvi;
3778
3779 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3780 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003781 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003782 return false;
3783
Paolo Bonzini7e712682018-10-03 13:44:26 +02003784 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003785
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003786 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003787 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003788
3789 return ((rvi & 0xf0) > (vppr & 0xf0));
3790}
3791
Wincy Van06a55242017-04-28 13:13:59 +08003792static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3793 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003794{
3795#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003796 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3797
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003798 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003799 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003800 * The vector of interrupt to be delivered to vcpu had
3801 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003802 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003803 * Following cases will be reached in this block, and
3804 * we always send a notification event in all cases as
3805 * explained below.
3806 *
3807 * Case 1: vcpu keeps in non-root mode. Sending a
3808 * notification event posts the interrupt to vcpu.
3809 *
3810 * Case 2: vcpu exits to root mode and is still
3811 * runnable. PIR will be synced to vIRR before the
3812 * next vcpu entry. Sending a notification event in
3813 * this case has no effect, as vcpu is not in root
3814 * mode.
3815 *
3816 * Case 3: vcpu exits to root mode and is blocked.
3817 * vcpu_block() has already synced PIR to vIRR and
3818 * never blocks vcpu if vIRR is not cleared. Therefore,
3819 * a blocked vcpu here does not wait for any requested
3820 * interrupts in PIR, and sending a notification event
3821 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003822 */
Feng Wu28b835d2015-09-18 22:29:54 +08003823
Wincy Van06a55242017-04-28 13:13:59 +08003824 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003825 return true;
3826 }
3827#endif
3828 return false;
3829}
3830
Wincy Van705699a2015-02-03 23:58:17 +08003831static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3832 int vector)
3833{
3834 struct vcpu_vmx *vmx = to_vmx(vcpu);
3835
3836 if (is_guest_mode(vcpu) &&
3837 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003838 /*
3839 * If a posted intr is not recognized by hardware,
3840 * we will accomplish it in the next vmentry.
3841 */
3842 vmx->nested.pi_pending = true;
3843 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003844 /* the PIR and ON have been set by L1. */
3845 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3846 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003847 return 0;
3848 }
3849 return -1;
3850}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003851/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003852 * Send interrupt to vcpu via posted interrupt way.
3853 * 1. If target vcpu is running(non-root mode), send posted interrupt
3854 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3855 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3856 * interrupt from PIR in next vmentry.
3857 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003858static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003859{
3860 struct vcpu_vmx *vmx = to_vmx(vcpu);
3861 int r;
3862
Wincy Van705699a2015-02-03 23:58:17 +08003863 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3864 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003865 return 0;
3866
3867 if (!vcpu->arch.apicv_active)
3868 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003869
Yang Zhanga20ed542013-04-11 19:25:15 +08003870 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003871 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003872
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003873 /* If a previous notification has sent the IPI, nothing to do. */
3874 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003875 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003876
Wincy Van06a55242017-04-28 13:13:59 +08003877 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003878 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003879
3880 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003881}
3882
Avi Kivity6aa8b732006-12-10 02:21:36 -08003883/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003884 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3885 * will not change in the lifetime of the guest.
3886 * Note that host-state that does change is set elsewhere. E.g., host-state
3887 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3888 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003889void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003890{
3891 u32 low32, high32;
3892 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003893 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003894
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003895 cr0 = read_cr0();
3896 WARN_ON(cr0 & X86_CR0_TS);
3897 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003898
3899 /*
3900 * Save the most likely value for this task's CR3 in the VMCS.
3901 * We can't use __get_current_cr3_fast() because we're not atomic.
3902 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003903 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003904 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003905 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003906
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003907 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003908 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003909 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003910 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003911
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003912 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003913#ifdef CONFIG_X86_64
3914 /*
3915 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003916 * vmx_prepare_switch_to_host(), in case userspace uses
3917 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003918 */
3919 vmcs_write16(HOST_DS_SELECTOR, 0);
3920 vmcs_write16(HOST_ES_SELECTOR, 0);
3921#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003922 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3923 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003924#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003925 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3926 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3927
Sean Christopherson23420802019-04-19 22:50:57 -07003928 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003929
Sean Christopherson453eafb2018-12-20 12:25:17 -08003930 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003931
3932 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3933 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3934 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3935 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3936
3937 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3938 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3939 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3940 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003941
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003942 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003943 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003944}
3945
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003946void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003947{
3948 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3949 if (enable_ept)
3950 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003951 if (is_guest_mode(&vmx->vcpu))
3952 vmx->vcpu.arch.cr4_guest_owned_bits &=
3953 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003954 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3955}
3956
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003957u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003958{
3959 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3960
Andrey Smetanind62caab2015-11-10 15:36:33 +03003961 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003962 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003963
3964 if (!enable_vnmi)
3965 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3966
Sean Christopherson804939e2019-05-07 12:18:05 -07003967 if (!enable_preemption_timer)
3968 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3969
Yang Zhang01e439b2013-04-11 19:25:12 +08003970 return pin_based_exec_ctrl;
3971}
3972
Andrey Smetanind62caab2015-11-10 15:36:33 +03003973static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3974{
3975 struct vcpu_vmx *vmx = to_vmx(vcpu);
3976
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003977 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003978 if (cpu_has_secondary_exec_ctrls()) {
3979 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003980 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003981 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3982 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3983 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003984 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003985 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3986 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3987 }
3988
3989 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003990 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003991}
3992
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003993u32 vmx_exec_control(struct vcpu_vmx *vmx)
3994{
3995 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3996
3997 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3998 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3999
4000 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4001 exec_control &= ~CPU_BASED_TPR_SHADOW;
4002#ifdef CONFIG_X86_64
4003 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4004 CPU_BASED_CR8_LOAD_EXITING;
4005#endif
4006 }
4007 if (!enable_ept)
4008 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4009 CPU_BASED_CR3_LOAD_EXITING |
4010 CPU_BASED_INVLPG_EXITING;
4011 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4012 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4013 CPU_BASED_MONITOR_EXITING);
4014 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4015 exec_control &= ~CPU_BASED_HLT_EXITING;
4016 return exec_control;
4017}
4018
4019
Paolo Bonzini80154d72017-08-24 13:55:35 +02004020static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004021{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004022 struct kvm_vcpu *vcpu = &vmx->vcpu;
4023
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004024 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004025
Sean Christopherson2ef76192020-03-02 15:56:22 -08004026 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004027 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004028 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004029 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4030 if (vmx->vpid == 0)
4031 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4032 if (!enable_ept) {
4033 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4034 enable_unrestricted_guest = 0;
4035 }
4036 if (!enable_unrestricted_guest)
4037 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004038 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004039 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004040 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004041 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4042 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004043 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004044
4045 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4046 * in vmx_set_cr4. */
4047 exec_control &= ~SECONDARY_EXEC_DESC;
4048
Abel Gordonabc4fc52013-04-18 14:35:25 +03004049 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4050 (handle_vmptrld).
4051 We can NOT enable shadow_vmcs here because we don't have yet
4052 a current VMCS12
4053 */
4054 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004055
4056 if (!enable_pml)
4057 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004058
Paolo Bonzini3db13482017-08-24 14:48:03 +02004059 if (vmx_xsaves_supported()) {
4060 /* Exposing XSAVES only when XSAVE is exposed */
4061 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004062 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004063 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4064 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4065
Aaron Lewis72041602019-10-21 16:30:20 -07004066 vcpu->arch.xsaves_enabled = xsaves_enabled;
4067
Paolo Bonzini3db13482017-08-24 14:48:03 +02004068 if (!xsaves_enabled)
4069 exec_control &= ~SECONDARY_EXEC_XSAVES;
4070
4071 if (nested) {
4072 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004073 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004074 SECONDARY_EXEC_XSAVES;
4075 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004076 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004077 ~SECONDARY_EXEC_XSAVES;
4078 }
4079 }
4080
Paolo Bonzini80154d72017-08-24 13:55:35 +02004081 if (vmx_rdtscp_supported()) {
4082 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4083 if (!rdtscp_enabled)
4084 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4085
4086 if (nested) {
4087 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004088 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004089 SECONDARY_EXEC_RDTSCP;
4090 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004091 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004092 ~SECONDARY_EXEC_RDTSCP;
4093 }
4094 }
4095
4096 if (vmx_invpcid_supported()) {
4097 /* Exposing INVPCID only when PCID is exposed */
4098 bool invpcid_enabled =
4099 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4100 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4101
4102 if (!invpcid_enabled) {
4103 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4104 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4105 }
4106
4107 if (nested) {
4108 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004109 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004110 SECONDARY_EXEC_ENABLE_INVPCID;
4111 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004112 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004113 ~SECONDARY_EXEC_ENABLE_INVPCID;
4114 }
4115 }
4116
Jim Mattson45ec3682017-08-23 16:32:04 -07004117 if (vmx_rdrand_supported()) {
4118 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4119 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004120 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004121
4122 if (nested) {
4123 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004124 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004125 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004126 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004127 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004128 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004129 }
4130 }
4131
Jim Mattson75f4fc82017-08-23 16:32:03 -07004132 if (vmx_rdseed_supported()) {
4133 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4134 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004135 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004136
4137 if (nested) {
4138 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004139 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004140 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004141 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004142 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004143 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004144 }
4145 }
4146
Tao Xue69e72fa2019-07-16 14:55:49 +08004147 if (vmx_waitpkg_supported()) {
4148 bool waitpkg_enabled =
4149 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4150
4151 if (!waitpkg_enabled)
4152 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4153
4154 if (nested) {
4155 if (waitpkg_enabled)
4156 vmx->nested.msrs.secondary_ctls_high |=
4157 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4158 else
4159 vmx->nested.msrs.secondary_ctls_high &=
4160 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4161 }
4162 }
4163
Paolo Bonzini80154d72017-08-24 13:55:35 +02004164 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004165}
4166
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004167static void ept_set_mmio_spte_mask(void)
4168{
4169 /*
4170 * EPT Misconfigurations can be generated if the value of bits 2:0
4171 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004172 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004173 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004174 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004175}
4176
Wanpeng Lif53cd632014-12-02 19:14:58 +08004177#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004178
Sean Christopherson944c3462018-12-03 13:53:09 -08004179/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004180 * Noting that the initialization of Guest-state Area of VMCS is in
4181 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004182 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004183static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004184{
Sean Christopherson944c3462018-12-03 13:53:09 -08004185 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004186 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004187
Sheng Yang25c5f222008-03-28 13:18:56 +08004188 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004189 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004190
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4192
Avi Kivity6aa8b732006-12-10 02:21:36 -08004193 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004194 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004195
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004196 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197
Dan Williamsdfa169b2016-06-02 11:17:24 -07004198 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004199 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004200 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004201 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004202
Andrey Smetanind62caab2015-11-10 15:36:33 +03004203 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004204 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4205 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4206 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4207 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4208
4209 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004210
Li RongQing0bcf2612015-12-03 13:29:34 +08004211 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004212 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004213 }
4214
Wanpeng Lib31c1142018-03-12 04:53:04 -07004215 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004216 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004217 vmx->ple_window = ple_window;
4218 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004219 }
4220
Xiao Guangrongc3707952011-07-12 03:28:04 +08004221 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4222 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004223 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4224
Avi Kivity9581d442010-10-19 16:46:55 +02004225 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4226 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004227 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4229 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230
Bandan Das2a499e42017-08-03 15:54:41 -04004231 if (cpu_has_vmx_vmfunc())
4232 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4233
Eddie Dong2cc51562007-05-21 07:28:09 +03004234 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4235 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004236 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004237 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004238 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239
Radim Krčmář74545702015-04-27 15:11:25 +02004240 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4241 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004242
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004243 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004244
4245 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004246 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004247
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004248 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4249 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4250
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004251 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004252
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004253 if (vmx->vpid != 0)
4254 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4255
Wanpeng Lif53cd632014-12-02 19:14:58 +08004256 if (vmx_xsaves_supported())
4257 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4258
Peter Feiner4e595162016-07-07 14:49:58 -07004259 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004260 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4261 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4262 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004263
4264 if (cpu_has_vmx_encls_vmexit())
4265 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004266
Sean Christopherson2ef76192020-03-02 15:56:22 -08004267 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004268 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4269 /* Bit[6~0] are forced to 1, writes are ignored. */
4270 vmx->pt_desc.guest.output_mask = 0x7F;
4271 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4272 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004273}
4274
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004275static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004276{
4277 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004278 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004279 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004280
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004281 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004282 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004283
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004284 vmx->msr_ia32_umwait_control = 0;
4285
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004286 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004287 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004288 kvm_set_cr8(vcpu, 0);
4289
4290 if (!init_event) {
4291 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4292 MSR_IA32_APICBASE_ENABLE;
4293 if (kvm_vcpu_is_reset_bsp(vcpu))
4294 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4295 apic_base_msr.host_initiated = true;
4296 kvm_set_apic_base(vcpu, &apic_base_msr);
4297 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004298
Avi Kivity2fb92db2011-04-27 19:42:18 +03004299 vmx_segment_cache_clear(vmx);
4300
Avi Kivity5706be02008-08-20 15:07:31 +03004301 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004302 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004303 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004304
4305 seg_setup(VCPU_SREG_DS);
4306 seg_setup(VCPU_SREG_ES);
4307 seg_setup(VCPU_SREG_FS);
4308 seg_setup(VCPU_SREG_GS);
4309 seg_setup(VCPU_SREG_SS);
4310
4311 vmcs_write16(GUEST_TR_SELECTOR, 0);
4312 vmcs_writel(GUEST_TR_BASE, 0);
4313 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4314 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4315
4316 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4317 vmcs_writel(GUEST_LDTR_BASE, 0);
4318 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4319 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4320
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004321 if (!init_event) {
4322 vmcs_write32(GUEST_SYSENTER_CS, 0);
4323 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4324 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4325 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4326 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004327
Wanpeng Lic37c2872017-11-20 14:52:21 -08004328 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004329 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004330
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004331 vmcs_writel(GUEST_GDTR_BASE, 0);
4332 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4333
4334 vmcs_writel(GUEST_IDTR_BASE, 0);
4335 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4336
Anthony Liguori443381a2010-12-06 10:53:38 -06004337 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004338 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004339 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004340 if (kvm_mpx_supported())
4341 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004342
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004343 setup_msrs(vmx);
4344
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4346
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004347 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004348 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004349 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004350 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004351 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004352 vmcs_write32(TPR_THRESHOLD, 0);
4353 }
4354
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004355 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004357 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004358 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004359 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004360 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004361 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004362
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004363 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004364
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004365 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004366 if (init_event)
4367 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004368}
4369
Jan Kiszkac9a79532014-03-07 20:03:15 +01004370static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004371{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004372 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004373}
4374
Jan Kiszkac9a79532014-03-07 20:03:15 +01004375static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004376{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004377 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004378 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004379 enable_irq_window(vcpu);
4380 return;
4381 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004382
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004383 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004384}
4385
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004386static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004387{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004388 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004389 uint32_t intr;
4390 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004391
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004392 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004393
Avi Kivityfa89a812008-09-01 15:57:51 +03004394 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004395 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004396 int inc_eip = 0;
4397 if (vcpu->arch.interrupt.soft)
4398 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004399 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004400 return;
4401 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004402 intr = irq | INTR_INFO_VALID_MASK;
4403 if (vcpu->arch.interrupt.soft) {
4404 intr |= INTR_TYPE_SOFT_INTR;
4405 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4406 vmx->vcpu.arch.event_exit_inst_len);
4407 } else
4408 intr |= INTR_TYPE_EXT_INTR;
4409 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004410
4411 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004412}
4413
Sheng Yangf08864b2008-05-15 18:23:25 +08004414static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4415{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004416 struct vcpu_vmx *vmx = to_vmx(vcpu);
4417
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004418 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004419 /*
4420 * Tracking the NMI-blocked state in software is built upon
4421 * finding the next open IRQ window. This, in turn, depends on
4422 * well-behaving guests: They have to keep IRQs disabled at
4423 * least as long as the NMI handler runs. Otherwise we may
4424 * cause NMI nesting, maybe breaking the guest. But as this is
4425 * highly unlikely, we can live with the residual risk.
4426 */
4427 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4428 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4429 }
4430
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004431 ++vcpu->stat.nmi_injections;
4432 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004433
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004434 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004435 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004436 return;
4437 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004438
Sheng Yangf08864b2008-05-15 18:23:25 +08004439 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4440 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004441
4442 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004443}
4444
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004445bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004446{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004447 struct vcpu_vmx *vmx = to_vmx(vcpu);
4448 bool masked;
4449
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004450 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004451 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004452 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004453 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004454 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4455 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4456 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004457}
4458
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004459void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004460{
4461 struct vcpu_vmx *vmx = to_vmx(vcpu);
4462
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004463 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004464 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4465 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4466 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4467 }
4468 } else {
4469 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4470 if (masked)
4471 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4472 GUEST_INTR_STATE_NMI);
4473 else
4474 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4475 GUEST_INTR_STATE_NMI);
4476 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004477}
4478
Jan Kiszka2505dc92013-04-14 12:12:47 +02004479static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4480{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004481 if (to_vmx(vcpu)->nested.nested_run_pending)
4482 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004483
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004484 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004485 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4486 return 0;
4487
Jan Kiszka2505dc92013-04-14 12:12:47 +02004488 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4489 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4490 | GUEST_INTR_STATE_NMI));
4491}
4492
Gleb Natapov78646122009-03-23 12:12:11 +02004493static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4494{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004495 if (to_vmx(vcpu)->nested.nested_run_pending)
4496 return false;
4497
4498 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4499 return true;
4500
4501 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004502 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4503 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004504}
4505
Izik Eiduscbc94022007-10-25 00:29:55 +02004506static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4507{
4508 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004509
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004510 if (enable_unrestricted_guest)
4511 return 0;
4512
Peter Xu6a3c6232020-01-09 09:57:16 -05004513 mutex_lock(&kvm->slots_lock);
4514 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4515 PAGE_SIZE * 3);
4516 mutex_unlock(&kvm->slots_lock);
4517
Izik Eiduscbc94022007-10-25 00:29:55 +02004518 if (ret)
4519 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004520 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004521 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004522}
4523
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004524static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4525{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004526 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004527 return 0;
4528}
4529
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004530static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004531{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004532 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004533 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004534 /*
4535 * Update instruction length as we may reinject the exception
4536 * from user space while in guest debugging mode.
4537 */
4538 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4539 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004540 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004541 return false;
4542 /* fall through */
4543 case DB_VECTOR:
4544 if (vcpu->guest_debug &
4545 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4546 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004547 /* fall through */
4548 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004549 case OF_VECTOR:
4550 case BR_VECTOR:
4551 case UD_VECTOR:
4552 case DF_VECTOR:
4553 case SS_VECTOR:
4554 case GP_VECTOR:
4555 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004556 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004557 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004558 return false;
4559}
4560
4561static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4562 int vec, u32 err_code)
4563{
4564 /*
4565 * Instruction with address size override prefix opcode 0x67
4566 * Cause the #SS fault with 0 error code in VM86 mode.
4567 */
4568 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004569 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004570 if (vcpu->arch.halt_request) {
4571 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004572 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004573 }
4574 return 1;
4575 }
4576 return 0;
4577 }
4578
4579 /*
4580 * Forward all other exceptions that are valid in real mode.
4581 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4582 * the required debugging infrastructure rework.
4583 */
4584 kvm_queue_exception(vcpu, vec);
4585 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586}
4587
Andi Kleena0861c02009-06-08 17:37:09 +08004588/*
4589 * Trigger machine check on the host. We assume all the MSRs are already set up
4590 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4591 * We pass a fake environment to the machine check handler because we want
4592 * the guest to be always treated like user space, no matter what context
4593 * it used internally.
4594 */
4595static void kvm_machine_check(void)
4596{
4597#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4598 struct pt_regs regs = {
4599 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4600 .flags = X86_EFLAGS_IF,
4601 };
4602
4603 do_machine_check(&regs, 0);
4604#endif
4605}
4606
Avi Kivity851ba692009-08-24 11:10:17 +03004607static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004608{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004609 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004610 return 1;
4611}
4612
Sean Christopherson95b5a482019-04-19 22:50:59 -07004613static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004614{
Avi Kivity1155f762007-11-22 11:30:47 +02004615 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004616 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004617 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004618 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004619 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004620
Avi Kivity1155f762007-11-22 11:30:47 +02004621 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004622 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004623
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004624 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004625 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004626
Wanpeng Li082d06e2018-04-03 16:28:48 -07004627 if (is_invalid_opcode(intr_info))
4628 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004629
Avi Kivity6aa8b732006-12-10 02:21:36 -08004630 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004631 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004632 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004633
Liran Alon9e869482018-03-12 13:12:51 +02004634 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4635 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004636
4637 /*
4638 * VMware backdoor emulation on #GP interception only handles
4639 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4640 * error code on #GP.
4641 */
4642 if (error_code) {
4643 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4644 return 1;
4645 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004646 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004647 }
4648
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004649 /*
4650 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4651 * MMIO, it is better to report an internal error.
4652 * See the comments in vmx_handle_exit.
4653 */
4654 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4655 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4656 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4657 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004658 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004659 vcpu->run->internal.data[0] = vect_info;
4660 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004661 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004662 return 0;
4663 }
4664
Avi Kivity6aa8b732006-12-10 02:21:36 -08004665 if (is_page_fault(intr_info)) {
4666 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004667 /* EPT won't cause page fault directly */
4668 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004669 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004670 }
4671
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004672 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004673
4674 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4675 return handle_rmode_exception(vcpu, ex_no, error_code);
4676
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004677 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004678 case AC_VECTOR:
4679 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4680 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004681 case DB_VECTOR:
4682 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4683 if (!(vcpu->guest_debug &
4684 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004685 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004686 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004687 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004688 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004689
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004690 kvm_queue_exception(vcpu, DB_VECTOR);
4691 return 1;
4692 }
4693 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4694 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4695 /* fall through */
4696 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004697 /*
4698 * Update instruction length as we may reinject #BP from
4699 * user space while in guest debugging mode. Reading it for
4700 * #DB as well causes no harm, it is not used in that case.
4701 */
4702 vmx->vcpu.arch.event_exit_inst_len =
4703 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004704 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004705 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004706 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4707 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004708 break;
4709 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004710 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4711 kvm_run->ex.exception = ex_no;
4712 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004713 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715 return 0;
4716}
4717
Andrea Arcangelif399e602019-11-04 17:59:58 -05004718static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004719{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004720 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004721 return 1;
4722}
4723
Avi Kivity851ba692009-08-24 11:10:17 +03004724static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004725{
Avi Kivity851ba692009-08-24 11:10:17 +03004726 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004727 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004728 return 0;
4729}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730
Avi Kivity851ba692009-08-24 11:10:17 +03004731static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732{
He, Qingbfdaab02007-09-12 14:18:28 +08004733 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004734 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004735 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004736
He, Qingbfdaab02007-09-12 14:18:28 +08004737 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004738 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004739
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004740 ++vcpu->stat.io_exits;
4741
Sean Christopherson432baf62018-03-08 08:57:26 -08004742 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004743 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004744
4745 port = exit_qualification >> 16;
4746 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004747 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004748
Sean Christophersondca7f122018-03-08 08:57:27 -08004749 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004750}
4751
Ingo Molnar102d8322007-02-19 14:37:47 +02004752static void
4753vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4754{
4755 /*
4756 * Patch in the VMCALL instruction:
4757 */
4758 hypercall[0] = 0x0f;
4759 hypercall[1] = 0x01;
4760 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004761}
4762
Guo Chao0fa06072012-06-28 15:16:19 +08004763/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004764static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4765{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004766 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004767 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4768 unsigned long orig_val = val;
4769
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004770 /*
4771 * We get here when L2 changed cr0 in a way that did not change
4772 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004773 * but did change L0 shadowed bits. So we first calculate the
4774 * effective cr0 value that L1 would like to write into the
4775 * hardware. It consists of the L2-owned bits from the new
4776 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004777 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004778 val = (val & ~vmcs12->cr0_guest_host_mask) |
4779 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4780
David Matlack38991522016-11-29 18:14:08 -08004781 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004782 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004783
4784 if (kvm_set_cr0(vcpu, val))
4785 return 1;
4786 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004787 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004788 } else {
4789 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004790 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004791 return 1;
David Matlack38991522016-11-29 18:14:08 -08004792
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004793 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004794 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004795}
4796
4797static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4798{
4799 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004800 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4801 unsigned long orig_val = val;
4802
4803 /* analogously to handle_set_cr0 */
4804 val = (val & ~vmcs12->cr4_guest_host_mask) |
4805 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4806 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004807 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004808 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004809 return 0;
4810 } else
4811 return kvm_set_cr4(vcpu, val);
4812}
4813
Paolo Bonzini0367f202016-07-12 10:44:55 +02004814static int handle_desc(struct kvm_vcpu *vcpu)
4815{
4816 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004817 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004818}
4819
Avi Kivity851ba692009-08-24 11:10:17 +03004820static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004821{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004822 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823 int cr;
4824 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004825 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004826 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004827
He, Qingbfdaab02007-09-12 14:18:28 +08004828 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004829 cr = exit_qualification & 15;
4830 reg = (exit_qualification >> 8) & 15;
4831 switch ((exit_qualification >> 4) & 3) {
4832 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004833 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004834 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835 switch (cr) {
4836 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004837 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004838 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004839 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004840 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004841 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004842 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004843 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004844 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004845 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004846 case 8: {
4847 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004848 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004849 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004850 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004851 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004852 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004853 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004854 return ret;
4855 /*
4856 * TODO: we might be squashing a
4857 * KVM_GUESTDBG_SINGLESTEP-triggered
4858 * KVM_EXIT_DEBUG here.
4859 */
Avi Kivity851ba692009-08-24 11:10:17 +03004860 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004861 return 0;
4862 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004863 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004864 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004865 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004866 WARN_ONCE(1, "Guest should always own CR0.TS");
4867 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004868 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004869 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870 case 1: /*mov from cr*/
4871 switch (cr) {
4872 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004873 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004874 val = kvm_read_cr3(vcpu);
4875 kvm_register_write(vcpu, reg, val);
4876 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004877 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004878 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004879 val = kvm_get_cr8(vcpu);
4880 kvm_register_write(vcpu, reg, val);
4881 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004882 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004883 }
4884 break;
4885 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004886 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004887 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004888 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004889
Kyle Huey6affcbe2016-11-29 12:40:40 -08004890 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004891 default:
4892 break;
4893 }
Avi Kivity851ba692009-08-24 11:10:17 +03004894 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004895 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896 (int)(exit_qualification >> 4) & 3, cr);
4897 return 0;
4898}
4899
Avi Kivity851ba692009-08-24 11:10:17 +03004900static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004901{
He, Qingbfdaab02007-09-12 14:18:28 +08004902 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004903 int dr, dr7, reg;
4904
4905 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4906 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4907
4908 /* First, if DR does not exist, trigger UD */
4909 if (!kvm_require_dr(vcpu, dr))
4910 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004911
Jan Kiszkaf2483412010-01-20 18:20:20 +01004912 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004913 if (!kvm_require_cpl(vcpu, 0))
4914 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004915 dr7 = vmcs_readl(GUEST_DR7);
4916 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004917 /*
4918 * As the vm-exit takes precedence over the debug trap, we
4919 * need to emulate the latter, either for the host or the
4920 * guest debugging itself.
4921 */
4922 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004923 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004924 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004925 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004926 vcpu->run->debug.arch.exception = DB_VECTOR;
4927 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004928 return 0;
4929 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004930 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004931 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004932 kvm_queue_exception(vcpu, DB_VECTOR);
4933 return 1;
4934 }
4935 }
4936
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004937 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004938 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004939
4940 /*
4941 * No more DR vmexits; force a reload of the debug registers
4942 * and reenter on this instruction. The next vmexit will
4943 * retrieve the full state of the debug registers.
4944 */
4945 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4946 return 1;
4947 }
4948
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004949 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4950 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004951 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004952
4953 if (kvm_get_dr(vcpu, dr, &val))
4954 return 1;
4955 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004956 } else
Nadav Amit57773922014-06-18 17:19:23 +03004957 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004958 return 1;
4959
Kyle Huey6affcbe2016-11-29 12:40:40 -08004960 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004961}
4962
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004963static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4964{
4965 return vcpu->arch.dr6;
4966}
4967
4968static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4969{
4970}
4971
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004972static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4973{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004974 get_debugreg(vcpu->arch.db[0], 0);
4975 get_debugreg(vcpu->arch.db[1], 1);
4976 get_debugreg(vcpu->arch.db[2], 2);
4977 get_debugreg(vcpu->arch.db[3], 3);
4978 get_debugreg(vcpu->arch.dr6, 6);
4979 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4980
4981 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004982 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004983}
4984
Gleb Natapov020df072010-04-13 10:05:23 +03004985static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4986{
4987 vmcs_writel(GUEST_DR7, val);
4988}
4989
Avi Kivity851ba692009-08-24 11:10:17 +03004990static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004991{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004992 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004993 return 1;
4994}
4995
Avi Kivity851ba692009-08-24 11:10:17 +03004996static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004998 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004999
Avi Kivity3842d132010-07-27 12:30:24 +03005000 kvm_make_request(KVM_REQ_EVENT, vcpu);
5001
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005002 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005003 return 1;
5004}
5005
Avi Kivity851ba692009-08-24 11:10:17 +03005006static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005007{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005008 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005009}
5010
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005011static int handle_invd(struct kvm_vcpu *vcpu)
5012{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005013 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005014}
5015
Avi Kivity851ba692009-08-24 11:10:17 +03005016static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005017{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005018 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005019
5020 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005021 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005022}
5023
Avi Kivityfee84b02011-11-10 14:57:25 +02005024static int handle_rdpmc(struct kvm_vcpu *vcpu)
5025{
5026 int err;
5027
5028 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005029 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005030}
5031
Avi Kivity851ba692009-08-24 11:10:17 +03005032static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005033{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005034 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005035}
5036
Dexuan Cui2acf9232010-06-10 11:27:12 +08005037static int handle_xsetbv(struct kvm_vcpu *vcpu)
5038{
5039 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005040 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005041
5042 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005043 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005044 return 1;
5045}
5046
Avi Kivity851ba692009-08-24 11:10:17 +03005047static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005048{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005049 if (likely(fasteoi)) {
5050 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5051 int access_type, offset;
5052
5053 access_type = exit_qualification & APIC_ACCESS_TYPE;
5054 offset = exit_qualification & APIC_ACCESS_OFFSET;
5055 /*
5056 * Sane guest uses MOV to write EOI, with written value
5057 * not cared. So make a short-circuit here by avoiding
5058 * heavy instruction emulation.
5059 */
5060 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5061 (offset == APIC_EOI)) {
5062 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005063 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005064 }
5065 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005066 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005067}
5068
Yang Zhangc7c9c562013-01-25 10:18:51 +08005069static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5070{
5071 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5072 int vector = exit_qualification & 0xff;
5073
5074 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5075 kvm_apic_set_eoi_accelerated(vcpu, vector);
5076 return 1;
5077}
5078
Yang Zhang83d4c282013-01-25 10:18:49 +08005079static int handle_apic_write(struct kvm_vcpu *vcpu)
5080{
5081 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5082 u32 offset = exit_qualification & 0xfff;
5083
5084 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5085 kvm_apic_write_nodecode(vcpu, offset);
5086 return 1;
5087}
5088
Avi Kivity851ba692009-08-24 11:10:17 +03005089static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005090{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005091 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005092 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005093 bool has_error_code = false;
5094 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005095 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005096 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005097
5098 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005099 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005100 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005101
5102 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5103
5104 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005105 if (reason == TASK_SWITCH_GATE && idt_v) {
5106 switch (type) {
5107 case INTR_TYPE_NMI_INTR:
5108 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005109 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005110 break;
5111 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005112 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005113 kvm_clear_interrupt_queue(vcpu);
5114 break;
5115 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005116 if (vmx->idt_vectoring_info &
5117 VECTORING_INFO_DELIVER_CODE_MASK) {
5118 has_error_code = true;
5119 error_code =
5120 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5121 }
5122 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005123 case INTR_TYPE_SOFT_EXCEPTION:
5124 kvm_clear_exception_queue(vcpu);
5125 break;
5126 default:
5127 break;
5128 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005129 }
Izik Eidus37817f22008-03-24 23:14:53 +02005130 tss_selector = exit_qualification;
5131
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005132 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5133 type != INTR_TYPE_EXT_INTR &&
5134 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005135 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005136
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005137 /*
5138 * TODO: What about debug traps on tss switch?
5139 * Are we supposed to inject them and update dr6?
5140 */
Sean Christopherson10517782019-08-27 14:40:35 -07005141 return kvm_task_switch(vcpu, tss_selector,
5142 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005143 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005144}
5145
Avi Kivity851ba692009-08-24 11:10:17 +03005146static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005147{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005148 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005149 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005150 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005151
Sheng Yangf9c617f2009-03-25 10:08:52 +08005152 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005153
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005154 /*
5155 * EPT violation happened while executing iret from NMI,
5156 * "blocked by NMI" bit has to be set before next VM entry.
5157 * There are errata that may cause this bit to not be set:
5158 * AAK134, BY25.
5159 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005160 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005161 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005162 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005163 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5164
Sheng Yang14394422008-04-28 12:24:45 +08005165 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005166 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005167
Junaid Shahid27959a42016-12-06 16:46:10 -08005168 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005169 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005170 ? PFERR_USER_MASK : 0;
5171 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005172 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005173 ? PFERR_WRITE_MASK : 0;
5174 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005175 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005176 ? PFERR_FETCH_MASK : 0;
5177 /* ept page table entry is present? */
5178 error_code |= (exit_qualification &
5179 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5180 EPT_VIOLATION_EXECUTABLE))
5181 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005182
Paolo Bonzinieebed242016-11-28 14:39:58 +01005183 error_code |= (exit_qualification & 0x100) != 0 ?
5184 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005185
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005186 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005187 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005188}
5189
Avi Kivity851ba692009-08-24 11:10:17 +03005190static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005191{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005192 gpa_t gpa;
5193
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005194 /*
5195 * A nested guest cannot optimize MMIO vmexits, because we have an
5196 * nGPA here instead of the required GPA.
5197 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005198 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005199 if (!is_guest_mode(vcpu) &&
5200 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005201 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005202 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005203 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005204
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005205 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005206}
5207
Avi Kivity851ba692009-08-24 11:10:17 +03005208static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005209{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005210 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005211 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005212 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005213 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005214
5215 return 1;
5216}
5217
Mohammed Gamal80ced182009-09-01 12:48:18 +02005218static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005219{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005220 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005221 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005222 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005223
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005224 /*
5225 * We should never reach the point where we are emulating L2
5226 * due to invalid guest state as that means we incorrectly
5227 * allowed a nested VMEntry with an invalid vmcs12.
5228 */
5229 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5230
Sean Christopherson2183f562019-05-07 12:17:56 -07005231 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005232 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005233
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005234 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005235 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005236 return handle_interrupt_window(&vmx->vcpu);
5237
Radim Krčmář72875d82017-04-26 22:32:19 +02005238 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005239 return 1;
5240
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005241 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005242 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005243
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005244 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005245 vcpu->arch.exception.pending) {
5246 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5247 vcpu->run->internal.suberror =
5248 KVM_INTERNAL_ERROR_EMULATION;
5249 vcpu->run->internal.ndata = 0;
5250 return 0;
5251 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005252
Gleb Natapov8d76c492013-05-08 18:38:44 +03005253 if (vcpu->arch.halt_request) {
5254 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005255 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005256 }
5257
Sean Christopherson8fff2712019-08-27 14:40:37 -07005258 /*
5259 * Note, return 1 and not 0, vcpu_run() is responsible for
5260 * morphing the pending signal into the proper return code.
5261 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005262 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005263 return 1;
5264
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005265 if (need_resched())
5266 schedule();
5267 }
5268
Sean Christopherson8fff2712019-08-27 14:40:37 -07005269 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005270}
5271
5272static void grow_ple_window(struct kvm_vcpu *vcpu)
5273{
5274 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005275 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005276
Babu Mogerc8e88712018-03-16 16:37:24 -04005277 vmx->ple_window = __grow_ple_window(old, ple_window,
5278 ple_window_grow,
5279 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005280
Peter Xu4f75bcc2019-09-06 10:17:22 +08005281 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005282 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005283 trace_kvm_ple_window_update(vcpu->vcpu_id,
5284 vmx->ple_window, old);
5285 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005286}
5287
5288static void shrink_ple_window(struct kvm_vcpu *vcpu)
5289{
5290 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005291 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005292
Babu Mogerc8e88712018-03-16 16:37:24 -04005293 vmx->ple_window = __shrink_ple_window(old, ple_window,
5294 ple_window_shrink,
5295 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005296
Peter Xu4f75bcc2019-09-06 10:17:22 +08005297 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005298 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005299 trace_kvm_ple_window_update(vcpu->vcpu_id,
5300 vmx->ple_window, old);
5301 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005302}
5303
5304/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005305 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5306 */
5307static void wakeup_handler(void)
5308{
5309 struct kvm_vcpu *vcpu;
5310 int cpu = smp_processor_id();
5311
5312 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5313 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5314 blocked_vcpu_list) {
5315 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5316
5317 if (pi_test_on(pi_desc) == 1)
5318 kvm_vcpu_kick(vcpu);
5319 }
5320 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5321}
5322
Peng Haoe01bca22018-04-07 05:47:32 +08005323static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005324{
5325 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5326 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5327 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5328 0ull, VMX_EPT_EXECUTABLE_MASK,
5329 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005330 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005331
5332 ept_set_mmio_spte_mask();
5333 kvm_enable_tdp();
5334}
5335
Avi Kivity6aa8b732006-12-10 02:21:36 -08005336/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005337 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5338 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5339 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005340static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005341{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005342 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005343 grow_ple_window(vcpu);
5344
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005345 /*
5346 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5347 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5348 * never set PAUSE_EXITING and just set PLE if supported,
5349 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5350 */
5351 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005352 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005353}
5354
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005355static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005356{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005357 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005358}
5359
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005360static int handle_mwait(struct kvm_vcpu *vcpu)
5361{
5362 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5363 return handle_nop(vcpu);
5364}
5365
Jim Mattson45ec3682017-08-23 16:32:04 -07005366static int handle_invalid_op(struct kvm_vcpu *vcpu)
5367{
5368 kvm_queue_exception(vcpu, UD_VECTOR);
5369 return 1;
5370}
5371
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005372static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5373{
5374 return 1;
5375}
5376
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005377static int handle_monitor(struct kvm_vcpu *vcpu)
5378{
5379 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5380 return handle_nop(vcpu);
5381}
5382
Junaid Shahideb4b2482018-06-27 14:59:14 -07005383static int handle_invpcid(struct kvm_vcpu *vcpu)
5384{
5385 u32 vmx_instruction_info;
5386 unsigned long type;
5387 bool pcid_enabled;
5388 gva_t gva;
5389 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005390 unsigned i;
5391 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005392 struct {
5393 u64 pcid;
5394 u64 gla;
5395 } operand;
5396
5397 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5398 kvm_queue_exception(vcpu, UD_VECTOR);
5399 return 1;
5400 }
5401
5402 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5403 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5404
5405 if (type > 3) {
5406 kvm_inject_gp(vcpu, 0);
5407 return 1;
5408 }
5409
5410 /* According to the Intel instruction reference, the memory operand
5411 * is read even if it isn't needed (e.g., for type==all)
5412 */
5413 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005414 vmx_instruction_info, false,
5415 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005416 return 1;
5417
5418 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5419 kvm_inject_page_fault(vcpu, &e);
5420 return 1;
5421 }
5422
5423 if (operand.pcid >> 12 != 0) {
5424 kvm_inject_gp(vcpu, 0);
5425 return 1;
5426 }
5427
5428 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5429
5430 switch (type) {
5431 case INVPCID_TYPE_INDIV_ADDR:
5432 if ((!pcid_enabled && (operand.pcid != 0)) ||
5433 is_noncanonical_address(operand.gla, vcpu)) {
5434 kvm_inject_gp(vcpu, 0);
5435 return 1;
5436 }
5437 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5438 return kvm_skip_emulated_instruction(vcpu);
5439
5440 case INVPCID_TYPE_SINGLE_CTXT:
5441 if (!pcid_enabled && (operand.pcid != 0)) {
5442 kvm_inject_gp(vcpu, 0);
5443 return 1;
5444 }
5445
5446 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5447 kvm_mmu_sync_roots(vcpu);
5448 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5449 }
5450
Junaid Shahidb94742c2018-06-27 14:59:20 -07005451 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005452 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005453 == operand.pcid)
5454 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005455
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005456 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005457 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005458 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005459 * given PCID, then nothing needs to be done here because a
5460 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005461 */
5462
5463 return kvm_skip_emulated_instruction(vcpu);
5464
5465 case INVPCID_TYPE_ALL_NON_GLOBAL:
5466 /*
5467 * Currently, KVM doesn't mark global entries in the shadow
5468 * page tables, so a non-global flush just degenerates to a
5469 * global flush. If needed, we could optimize this later by
5470 * keeping track of global entries in shadow page tables.
5471 */
5472
5473 /* fall-through */
5474 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5475 kvm_mmu_unload(vcpu);
5476 return kvm_skip_emulated_instruction(vcpu);
5477
5478 default:
5479 BUG(); /* We have already checked above that type <= 3 */
5480 }
5481}
5482
Kai Huang843e4332015-01-28 10:54:28 +08005483static int handle_pml_full(struct kvm_vcpu *vcpu)
5484{
5485 unsigned long exit_qualification;
5486
5487 trace_kvm_pml_full(vcpu->vcpu_id);
5488
5489 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5490
5491 /*
5492 * PML buffer FULL happened while executing iret from NMI,
5493 * "blocked by NMI" bit has to be set before next VM entry.
5494 */
5495 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005496 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005497 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5498 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5499 GUEST_INTR_STATE_NMI);
5500
5501 /*
5502 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5503 * here.., and there's no userspace involvement needed for PML.
5504 */
5505 return 1;
5506}
5507
Yunhong Jiang64672c92016-06-13 14:19:59 -07005508static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5509{
Sean Christopherson804939e2019-05-07 12:18:05 -07005510 struct vcpu_vmx *vmx = to_vmx(vcpu);
5511
5512 if (!vmx->req_immediate_exit &&
5513 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005514 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005515
Yunhong Jiang64672c92016-06-13 14:19:59 -07005516 return 1;
5517}
5518
Sean Christophersone4027cf2018-12-03 13:53:12 -08005519/*
5520 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5521 * are overwritten by nested_vmx_setup() when nested=1.
5522 */
5523static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5524{
5525 kvm_queue_exception(vcpu, UD_VECTOR);
5526 return 1;
5527}
5528
Sean Christopherson0b665d32018-08-14 09:33:34 -07005529static int handle_encls(struct kvm_vcpu *vcpu)
5530{
5531 /*
5532 * SGX virtualization is not yet supported. There is no software
5533 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5534 * to prevent the guest from executing ENCLS.
5535 */
5536 kvm_queue_exception(vcpu, UD_VECTOR);
5537 return 1;
5538}
5539
Nadav Har'El0140cae2011-05-25 23:06:28 +03005540/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005541 * The exit handlers return 1 if the exit was handled fully and guest execution
5542 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5543 * to be done to userspace and return 0.
5544 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005545static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005546 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005547 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005548 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005549 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005551 [EXIT_REASON_CR_ACCESS] = handle_cr,
5552 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005553 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5554 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5555 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005556 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005557 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005558 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005559 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005560 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005561 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005562 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5563 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5564 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5565 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5566 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5567 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5568 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5569 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5570 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005571 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5572 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005573 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005574 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005575 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005576 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005577 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005578 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005579 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5580 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005581 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5582 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005583 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005584 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005585 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005586 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005587 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5588 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005589 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005590 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005591 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005592 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005593 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005594 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005595 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005596};
5597
5598static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005599 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005600
Avi Kivity586f9602010-11-18 13:09:54 +02005601static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5602{
5603 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5604 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5605}
5606
Kai Huanga3eaa862015-11-04 13:46:05 +08005607static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005608{
Kai Huanga3eaa862015-11-04 13:46:05 +08005609 if (vmx->pml_pg) {
5610 __free_page(vmx->pml_pg);
5611 vmx->pml_pg = NULL;
5612 }
Kai Huang843e4332015-01-28 10:54:28 +08005613}
5614
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005615static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005616{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005617 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005618 u64 *pml_buf;
5619 u16 pml_idx;
5620
5621 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5622
5623 /* Do nothing if PML buffer is empty */
5624 if (pml_idx == (PML_ENTITY_NUM - 1))
5625 return;
5626
5627 /* PML index always points to next available PML buffer entity */
5628 if (pml_idx >= PML_ENTITY_NUM)
5629 pml_idx = 0;
5630 else
5631 pml_idx++;
5632
5633 pml_buf = page_address(vmx->pml_pg);
5634 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5635 u64 gpa;
5636
5637 gpa = pml_buf[pml_idx];
5638 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005639 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005640 }
5641
5642 /* reset PML index */
5643 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5644}
5645
5646/*
5647 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5648 * Called before reporting dirty_bitmap to userspace.
5649 */
5650static void kvm_flush_pml_buffers(struct kvm *kvm)
5651{
5652 int i;
5653 struct kvm_vcpu *vcpu;
5654 /*
5655 * We only need to kick vcpu out of guest mode here, as PML buffer
5656 * is flushed at beginning of all VMEXITs, and it's obvious that only
5657 * vcpus running in guest are possible to have unflushed GPAs in PML
5658 * buffer.
5659 */
5660 kvm_for_each_vcpu(i, vcpu, kvm)
5661 kvm_vcpu_kick(vcpu);
5662}
5663
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005664static void vmx_dump_sel(char *name, uint32_t sel)
5665{
5666 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005667 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005668 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5669 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5670 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5671}
5672
5673static void vmx_dump_dtsel(char *name, uint32_t limit)
5674{
5675 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5676 name, vmcs_read32(limit),
5677 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5678}
5679
Paolo Bonzini69090812019-04-15 15:16:17 +02005680void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005681{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005682 u32 vmentry_ctl, vmexit_ctl;
5683 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5684 unsigned long cr4;
5685 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005686 int i, n;
5687
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005688 if (!dump_invalid_vmcs) {
5689 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5690 return;
5691 }
5692
5693 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5694 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5695 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5696 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5697 cr4 = vmcs_readl(GUEST_CR4);
5698 efer = vmcs_read64(GUEST_IA32_EFER);
5699 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005700 if (cpu_has_secondary_exec_ctrls())
5701 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5702
5703 pr_err("*** Guest State ***\n");
5704 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5705 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5706 vmcs_readl(CR0_GUEST_HOST_MASK));
5707 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5708 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5709 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5710 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5711 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5712 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005713 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5714 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5715 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5716 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005717 }
5718 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5719 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5720 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5721 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5722 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5723 vmcs_readl(GUEST_SYSENTER_ESP),
5724 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5725 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5726 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5727 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5728 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5729 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5730 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5731 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5732 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5733 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5734 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5735 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5736 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005737 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5738 efer, vmcs_read64(GUEST_IA32_PAT));
5739 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5740 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005741 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005742 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005743 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005744 pr_err("PerfGlobCtl = 0x%016llx\n",
5745 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005746 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005747 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005748 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5749 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5750 vmcs_read32(GUEST_ACTIVITY_STATE));
5751 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5752 pr_err("InterruptStatus = %04x\n",
5753 vmcs_read16(GUEST_INTR_STATUS));
5754
5755 pr_err("*** Host State ***\n");
5756 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5757 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5758 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5759 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5760 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5761 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5762 vmcs_read16(HOST_TR_SELECTOR));
5763 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5764 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5765 vmcs_readl(HOST_TR_BASE));
5766 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5767 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5768 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5769 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5770 vmcs_readl(HOST_CR4));
5771 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5772 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5773 vmcs_read32(HOST_IA32_SYSENTER_CS),
5774 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5775 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005776 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5777 vmcs_read64(HOST_IA32_EFER),
5778 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005779 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005780 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005781 pr_err("PerfGlobCtl = 0x%016llx\n",
5782 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005783
5784 pr_err("*** Control State ***\n");
5785 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5786 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5787 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5788 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5789 vmcs_read32(EXCEPTION_BITMAP),
5790 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5791 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5792 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5793 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5794 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5795 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5796 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5797 vmcs_read32(VM_EXIT_INTR_INFO),
5798 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5799 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5800 pr_err(" reason=%08x qualification=%016lx\n",
5801 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5802 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5803 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5804 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005805 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005806 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005807 pr_err("TSC Multiplier = 0x%016llx\n",
5808 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005809 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5810 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5811 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5812 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5813 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005814 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005815 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5816 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005817 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005818 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005819 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5820 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5821 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005822 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005823 n = vmcs_read32(CR3_TARGET_COUNT);
5824 for (i = 0; i + 1 < n; i += 4)
5825 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5826 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5827 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5828 if (i < n)
5829 pr_err("CR3 target%u=%016lx\n",
5830 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5831 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5832 pr_err("PLE Gap=%08x Window=%08x\n",
5833 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5834 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5835 pr_err("Virtual processor ID = 0x%04x\n",
5836 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5837}
5838
Avi Kivity6aa8b732006-12-10 02:21:36 -08005839/*
5840 * The guest has exited. See if we can fix it or if we need userspace
5841 * assistance.
5842 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005843static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5844 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005845{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005846 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005847 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005848 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005849
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005850 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5851
Kai Huang843e4332015-01-28 10:54:28 +08005852 /*
5853 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5854 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5855 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5856 * mode as if vcpus is in root mode, the PML buffer must has been
5857 * flushed already.
5858 */
5859 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005860 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005861
Mohammed Gamal80ced182009-09-01 12:48:18 +02005862 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005863 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005864 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005865
Paolo Bonzini7313c692017-07-27 10:31:25 +02005866 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5867 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005868
Mohammed Gamal51207022010-05-31 22:40:54 +03005869 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005870 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005871 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5872 vcpu->run->fail_entry.hardware_entry_failure_reason
5873 = exit_reason;
5874 return 0;
5875 }
5876
Avi Kivity29bd8a72007-09-10 17:27:03 +03005877 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005878 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005879 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5880 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005881 = vmcs_read32(VM_INSTRUCTION_ERROR);
5882 return 0;
5883 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005884
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005885 /*
5886 * Note:
5887 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5888 * delivery event since it indicates guest is accessing MMIO.
5889 * The vm-exit can be triggered again after return to guest that
5890 * will cause infinite loop.
5891 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005892 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005893 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005894 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005895 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005896 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5897 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5898 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005899 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005900 vcpu->run->internal.data[0] = vectoring_info;
5901 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005902 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5903 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5904 vcpu->run->internal.ndata++;
5905 vcpu->run->internal.data[3] =
5906 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5907 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005908 return 0;
5909 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005910
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005911 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005912 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5913 if (vmx_interrupt_allowed(vcpu)) {
5914 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5915 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5916 vcpu->arch.nmi_pending) {
5917 /*
5918 * This CPU don't support us in finding the end of an
5919 * NMI-blocked window if the guest runs with IRQs
5920 * disabled. So we pull the trigger after 1 s of
5921 * futile waiting, but inform the user about this.
5922 */
5923 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5924 "state on VCPU %d after 1 s timeout\n",
5925 __func__, vcpu->vcpu_id);
5926 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5927 }
5928 }
5929
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005930 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5931 kvm_skip_emulated_instruction(vcpu);
5932 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005933 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005934
5935 if (exit_reason >= kvm_vmx_max_exit_handlers)
5936 goto unexpected_vmexit;
5937#ifdef CONFIG_RETPOLINE
5938 if (exit_reason == EXIT_REASON_MSR_WRITE)
5939 return kvm_emulate_wrmsr(vcpu);
5940 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5941 return handle_preemption_timer(vcpu);
5942 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
5943 return handle_interrupt_window(vcpu);
5944 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5945 return handle_external_interrupt(vcpu);
5946 else if (exit_reason == EXIT_REASON_HLT)
5947 return kvm_emulate_halt(vcpu);
5948 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5949 return handle_ept_misconfig(vcpu);
5950#endif
5951
5952 exit_reason = array_index_nospec(exit_reason,
5953 kvm_vmx_max_exit_handlers);
5954 if (!kvm_vmx_exit_handlers[exit_reason])
5955 goto unexpected_vmexit;
5956
5957 return kvm_vmx_exit_handlers[exit_reason](vcpu);
5958
5959unexpected_vmexit:
5960 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
5961 dump_vmcs();
5962 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5963 vcpu->run->internal.suberror =
5964 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5965 vcpu->run->internal.ndata = 1;
5966 vcpu->run->internal.data[0] = exit_reason;
5967 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005968}
5969
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005970/*
5971 * Software based L1D cache flush which is used when microcode providing
5972 * the cache control MSR is not loaded.
5973 *
5974 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5975 * flush it is required to read in 64 KiB because the replacement algorithm
5976 * is not exactly LRU. This could be sized at runtime via topology
5977 * information but as all relevant affected CPUs have 32KiB L1D cache size
5978 * there is no point in doing so.
5979 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005980static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005981{
5982 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005983
5984 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005985 * This code is only executed when the the flush mode is 'cond' or
5986 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005987 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005988 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005989 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005990
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005991 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005992 * Clear the per-vcpu flush bit, it gets set again
5993 * either from vcpu_run() or from one of the unsafe
5994 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005995 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005996 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005997 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005998
5999 /*
6000 * Clear the per-cpu flush bit, it gets set again from
6001 * the interrupt handlers.
6002 */
6003 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6004 kvm_clear_cpu_l1tf_flush_l1d();
6005
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006006 if (!flush_l1d)
6007 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006008 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006009
6010 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006011
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006012 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6013 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6014 return;
6015 }
6016
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006017 asm volatile(
6018 /* First ensure the pages are in the TLB */
6019 "xorl %%eax, %%eax\n"
6020 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006021 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006022 "addl $4096, %%eax\n\t"
6023 "cmpl %%eax, %[size]\n\t"
6024 "jne .Lpopulate_tlb\n\t"
6025 "xorl %%eax, %%eax\n\t"
6026 "cpuid\n\t"
6027 /* Now fill the cache */
6028 "xorl %%eax, %%eax\n"
6029 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006030 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006031 "addl $64, %%eax\n\t"
6032 "cmpl %%eax, %[size]\n\t"
6033 "jne .Lfill_cache\n\t"
6034 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006035 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006036 [size] "r" (size)
6037 : "eax", "ebx", "ecx", "edx");
6038}
6039
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006040static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006041{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006042 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006043 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006044
6045 if (is_guest_mode(vcpu) &&
6046 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6047 return;
6048
Liran Alon132f4f72019-11-11 14:30:54 +02006049 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006050 if (is_guest_mode(vcpu))
6051 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6052 else
6053 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006054}
6055
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006056void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006057{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006058 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006059 u32 sec_exec_control;
6060
Jim Mattson8d860bb2018-05-09 16:56:05 -04006061 if (!lapic_in_kernel(vcpu))
6062 return;
6063
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006064 if (!flexpriority_enabled &&
6065 !cpu_has_vmx_virtualize_x2apic_mode())
6066 return;
6067
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006068 /* Postpone execution until vmcs01 is the current VMCS. */
6069 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006070 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006071 return;
6072 }
6073
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006074 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006075 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6076 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006077
Jim Mattson8d860bb2018-05-09 16:56:05 -04006078 switch (kvm_get_apic_mode(vcpu)) {
6079 case LAPIC_MODE_INVALID:
6080 WARN_ONCE(true, "Invalid local APIC state");
6081 case LAPIC_MODE_DISABLED:
6082 break;
6083 case LAPIC_MODE_XAPIC:
6084 if (flexpriority_enabled) {
6085 sec_exec_control |=
6086 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6087 vmx_flush_tlb(vcpu, true);
6088 }
6089 break;
6090 case LAPIC_MODE_X2APIC:
6091 if (cpu_has_vmx_virtualize_x2apic_mode())
6092 sec_exec_control |=
6093 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6094 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006095 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006096 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006097
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006098 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006099}
6100
Tang Chen38b99172014-09-24 15:57:54 +08006101static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6102{
Jim Mattsonab5df312018-05-09 17:02:03 -04006103 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006104 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006105 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006106 }
Tang Chen38b99172014-09-24 15:57:54 +08006107}
6108
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006109static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006110{
6111 u16 status;
6112 u8 old;
6113
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006114 if (max_isr == -1)
6115 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006116
6117 status = vmcs_read16(GUEST_INTR_STATUS);
6118 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006119 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006120 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006121 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006122 vmcs_write16(GUEST_INTR_STATUS, status);
6123 }
6124}
6125
6126static void vmx_set_rvi(int vector)
6127{
6128 u16 status;
6129 u8 old;
6130
Wei Wang4114c272014-11-05 10:53:43 +08006131 if (vector == -1)
6132 vector = 0;
6133
Yang Zhangc7c9c562013-01-25 10:18:51 +08006134 status = vmcs_read16(GUEST_INTR_STATUS);
6135 old = (u8)status & 0xff;
6136 if ((u8)vector != old) {
6137 status &= ~0xff;
6138 status |= (u8)vector;
6139 vmcs_write16(GUEST_INTR_STATUS, status);
6140 }
6141}
6142
6143static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6144{
Liran Alon851c1a182017-12-24 18:12:56 +02006145 /*
6146 * When running L2, updating RVI is only relevant when
6147 * vmcs12 virtual-interrupt-delivery enabled.
6148 * However, it can be enabled only when L1 also
6149 * intercepts external-interrupts and in that case
6150 * we should not update vmcs02 RVI but instead intercept
6151 * interrupt. Therefore, do nothing when running L2.
6152 */
6153 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006154 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006155}
6156
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006157static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006158{
6159 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006160 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006161 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006162
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006163 WARN_ON(!vcpu->arch.apicv_active);
6164 if (pi_test_on(&vmx->pi_desc)) {
6165 pi_clear_on(&vmx->pi_desc);
6166 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006167 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006168 * But on x86 this is just a compiler barrier anyway.
6169 */
6170 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006171 max_irr_updated =
6172 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6173
6174 /*
6175 * If we are running L2 and L1 has a new pending interrupt
6176 * which can be injected, we should re-evaluate
6177 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006178 * If L1 intercepts external-interrupts, we should
6179 * exit from L2 to L1. Otherwise, interrupt should be
6180 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006181 */
Liran Alon851c1a182017-12-24 18:12:56 +02006182 if (is_guest_mode(vcpu) && max_irr_updated) {
6183 if (nested_exit_on_intr(vcpu))
6184 kvm_vcpu_exiting_guest_mode(vcpu);
6185 else
6186 kvm_make_request(KVM_REQ_EVENT, vcpu);
6187 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006188 } else {
6189 max_irr = kvm_lapic_find_highest_irr(vcpu);
6190 }
6191 vmx_hwapic_irr_update(vcpu, max_irr);
6192 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006193}
6194
Wanpeng Li17e433b2019-08-05 10:03:19 +08006195static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6196{
Joao Martins9482ae42019-11-11 17:20:10 +00006197 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6198
6199 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006200 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006201}
6202
Andrey Smetanin63086302015-11-10 15:36:32 +03006203static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006204{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006205 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006206 return;
6207
Yang Zhangc7c9c562013-01-25 10:18:51 +08006208 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6209 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6210 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6211 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6212}
6213
Paolo Bonzini967235d2016-12-19 14:03:45 +01006214static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6215{
6216 struct vcpu_vmx *vmx = to_vmx(vcpu);
6217
6218 pi_clear_on(&vmx->pi_desc);
6219 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6220}
6221
Sean Christopherson95b5a482019-04-19 22:50:59 -07006222static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006223{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006224 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006225
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006226 /* if exit due to PF check for async PF */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006227 if (is_page_fault(vmx->exit_intr_info)) {
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006228 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
Andi Kleena0861c02009-06-08 17:37:09 +08006229 /* Handle machine checks before interrupts are enabled */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006230 } else if (is_machine_check(vmx->exit_intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006231 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006232 /* We need to handle NMIs before interrupts are enabled */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006233 } else if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006234 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006235 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006236 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006237 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006238}
Gleb Natapov20f65982009-05-11 13:35:55 +03006239
Sean Christopherson95b5a482019-04-19 22:50:59 -07006240static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006241{
Sean Christopherson49def502019-04-19 22:50:56 -07006242 unsigned int vector;
6243 unsigned long entry;
6244#ifdef CONFIG_X86_64
6245 unsigned long tmp;
6246#endif
6247 gate_desc *desc;
6248 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006249
Sean Christopherson49def502019-04-19 22:50:56 -07006250 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6251 if (WARN_ONCE(!is_external_intr(intr_info),
6252 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6253 return;
6254
6255 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006256 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006257 entry = gate_offset(desc);
6258
Sean Christopherson165072b2019-04-19 22:50:58 -07006259 kvm_before_interrupt(vcpu);
6260
Sean Christopherson49def502019-04-19 22:50:56 -07006261 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006262#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006263 "mov %%" _ASM_SP ", %[sp]\n\t"
6264 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6265 "push $%c[ss]\n\t"
6266 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006267#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006268 "pushf\n\t"
6269 __ASM_SIZE(push) " $%c[cs]\n\t"
6270 CALL_NOSPEC
6271 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006272#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006273 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006274#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006275 ASM_CALL_CONSTRAINT
6276 :
6277 THUNK_TARGET(entry),
6278 [ss]"i"(__KERNEL_DS),
6279 [cs]"i"(__KERNEL_CS)
6280 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006281
6282 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006283}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006284STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6285
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006286static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6287 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006288{
6289 struct vcpu_vmx *vmx = to_vmx(vcpu);
6290
6291 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6292 handle_external_interrupt_irqoff(vcpu);
6293 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6294 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006295 else if (!is_guest_mode(vcpu) &&
6296 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6297 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006298}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006299
Tom Lendackybc226f02018-05-10 22:06:39 +02006300static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006301{
Tom Lendackybc226f02018-05-10 22:06:39 +02006302 switch (index) {
6303 case MSR_IA32_SMBASE:
6304 /*
6305 * We cannot do SMM unless we can run the guest in big
6306 * real mode.
6307 */
6308 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006309 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6310 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006311 case MSR_AMD64_VIRT_SPEC_CTRL:
6312 /* This is AMD only. */
6313 return false;
6314 default:
6315 return true;
6316 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006317}
6318
Chao Peng86f52012018-10-24 16:05:11 +08006319static bool vmx_pt_supported(void)
6320{
Sean Christopherson2ef76192020-03-02 15:56:22 -08006321 return vmx_pt_mode_is_host_guest();
Chao Peng86f52012018-10-24 16:05:11 +08006322}
6323
Avi Kivity51aa01d2010-07-20 14:31:20 +03006324static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6325{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006326 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006327 bool unblock_nmi;
6328 u8 vector;
6329 bool idtv_info_valid;
6330
6331 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006332
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006333 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006334 if (vmx->loaded_vmcs->nmi_known_unmasked)
6335 return;
6336 /*
6337 * Can't use vmx->exit_intr_info since we're not sure what
6338 * the exit reason is.
6339 */
6340 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6341 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6342 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6343 /*
6344 * SDM 3: 27.7.1.2 (September 2008)
6345 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6346 * a guest IRET fault.
6347 * SDM 3: 23.2.2 (September 2008)
6348 * Bit 12 is undefined in any of the following cases:
6349 * If the VM exit sets the valid bit in the IDT-vectoring
6350 * information field.
6351 * If the VM exit is due to a double fault.
6352 */
6353 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6354 vector != DF_VECTOR && !idtv_info_valid)
6355 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6356 GUEST_INTR_STATE_NMI);
6357 else
6358 vmx->loaded_vmcs->nmi_known_unmasked =
6359 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6360 & GUEST_INTR_STATE_NMI);
6361 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6362 vmx->loaded_vmcs->vnmi_blocked_time +=
6363 ktime_to_ns(ktime_sub(ktime_get(),
6364 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006365}
6366
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006367static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006368 u32 idt_vectoring_info,
6369 int instr_len_field,
6370 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006371{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006372 u8 vector;
6373 int type;
6374 bool idtv_info_valid;
6375
6376 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006377
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006378 vcpu->arch.nmi_injected = false;
6379 kvm_clear_exception_queue(vcpu);
6380 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006381
6382 if (!idtv_info_valid)
6383 return;
6384
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006385 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006386
Avi Kivity668f6122008-07-02 09:28:55 +03006387 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6388 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006389
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006390 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006391 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006392 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006393 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006394 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006395 * Clear bit "block by NMI" before VM entry if a NMI
6396 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006397 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006398 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006399 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006400 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006401 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006402 /* fall through */
6403 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006404 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006405 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006406 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006407 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006408 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006409 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006410 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006411 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006412 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006413 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006414 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006415 break;
6416 default:
6417 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006418 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006419}
6420
Avi Kivity83422e12010-07-20 14:43:23 +03006421static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6422{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006423 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006424 VM_EXIT_INSTRUCTION_LEN,
6425 IDT_VECTORING_ERROR_CODE);
6426}
6427
Avi Kivityb463a6f2010-07-20 15:06:17 +03006428static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6429{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006430 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006431 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6432 VM_ENTRY_INSTRUCTION_LEN,
6433 VM_ENTRY_EXCEPTION_ERROR_CODE);
6434
6435 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6436}
6437
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006438static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6439{
6440 int i, nr_msrs;
6441 struct perf_guest_switch_msr *msrs;
6442
6443 msrs = perf_guest_get_msrs(&nr_msrs);
6444
6445 if (!msrs)
6446 return;
6447
6448 for (i = 0; i < nr_msrs; i++)
6449 if (msrs[i].host == msrs[i].guest)
6450 clear_atomic_switch_msr(vmx, msrs[i].msr);
6451 else
6452 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006453 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006454}
6455
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006456static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6457{
6458 u32 host_umwait_control;
6459
6460 if (!vmx_has_waitpkg(vmx))
6461 return;
6462
6463 host_umwait_control = get_umwait_control_msr();
6464
6465 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6466 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6467 vmx->msr_ia32_umwait_control,
6468 host_umwait_control, false);
6469 else
6470 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6471}
6472
Sean Christophersonf459a702018-08-27 15:21:11 -07006473static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006474{
6475 struct vcpu_vmx *vmx = to_vmx(vcpu);
6476 u64 tscl;
6477 u32 delta_tsc;
6478
Sean Christophersond264ee02018-08-27 15:21:12 -07006479 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006480 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6481 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6482 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006483 tscl = rdtsc();
6484 if (vmx->hv_deadline_tsc > tscl)
6485 /* set_hv_timer ensures the delta fits in 32-bits */
6486 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6487 cpu_preemption_timer_multi);
6488 else
6489 delta_tsc = 0;
6490
Sean Christopherson804939e2019-05-07 12:18:05 -07006491 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6492 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6493 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6494 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6495 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006496 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006497}
6498
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006499void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006500{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006501 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6502 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6503 vmcs_writel(HOST_RSP, host_rsp);
6504 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006505}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006506
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006507bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006508
6509static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6510{
6511 struct vcpu_vmx *vmx = to_vmx(vcpu);
6512 unsigned long cr3, cr4;
6513
6514 /* Record the guest's net vcpu time for enforced NMI injections. */
6515 if (unlikely(!enable_vnmi &&
6516 vmx->loaded_vmcs->soft_vnmi_blocked))
6517 vmx->loaded_vmcs->entry_time = ktime_get();
6518
6519 /* Don't enter VMX if guest state is invalid, let the exit handler
6520 start emulation until we arrive back to a valid state */
6521 if (vmx->emulation_required)
6522 return;
6523
6524 if (vmx->ple_window_dirty) {
6525 vmx->ple_window_dirty = false;
6526 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6527 }
6528
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006529 /*
6530 * We did this in prepare_switch_to_guest, because it needs to
6531 * be within srcu_read_lock.
6532 */
6533 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006534
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006535 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006536 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006537 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006538 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6539
6540 cr3 = __get_current_cr3_fast();
6541 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6542 vmcs_writel(HOST_CR3, cr3);
6543 vmx->loaded_vmcs->host_state.cr3 = cr3;
6544 }
6545
6546 cr4 = cr4_read_shadow();
6547 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6548 vmcs_writel(HOST_CR4, cr4);
6549 vmx->loaded_vmcs->host_state.cr4 = cr4;
6550 }
6551
6552 /* When single-stepping over STI and MOV SS, we must clear the
6553 * corresponding interruptibility bits in the guest state. Otherwise
6554 * vmentry fails as it then expects bit 14 (BS) in pending debug
6555 * exceptions being set, but that's not correct for the guest debugging
6556 * case. */
6557 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6558 vmx_set_interrupt_shadow(vcpu, 0);
6559
Aaron Lewis139a12c2019-10-21 16:30:25 -07006560 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006561
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006562 if (static_cpu_has(X86_FEATURE_PKU) &&
6563 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6564 vcpu->arch.pkru != vmx->host_pkru)
6565 __write_pkru(vcpu->arch.pkru);
6566
6567 pt_guest_enter(vmx);
6568
6569 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006570 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006571
Sean Christopherson804939e2019-05-07 12:18:05 -07006572 if (enable_preemption_timer)
6573 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006574
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006575 if (lapic_in_kernel(vcpu) &&
6576 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6577 kvm_wait_lapic_expire(vcpu);
6578
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006579 /*
6580 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6581 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6582 * is no need to worry about the conditional branch over the wrmsr
6583 * being speculatively taken.
6584 */
6585 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6586
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006587 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006588 if (static_branch_unlikely(&vmx_l1d_should_flush))
6589 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006590 else if (static_branch_unlikely(&mds_user_clear))
6591 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006592
6593 if (vcpu->arch.cr2 != read_cr2())
6594 write_cr2(vcpu->arch.cr2);
6595
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006596 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6597 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006598
6599 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006600
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006601 /*
6602 * We do not use IBRS in the kernel. If this vCPU has used the
6603 * SPEC_CTRL MSR it may have left it on; save the value and
6604 * turn it off. This is much more efficient than blindly adding
6605 * it to the atomic save/restore list. Especially as the former
6606 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6607 *
6608 * For non-nested case:
6609 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6610 * save it.
6611 *
6612 * For nested case:
6613 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6614 * save it.
6615 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006616 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006617 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006618
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006619 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006620
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006621 /* All fields are clean at this point */
6622 if (static_branch_unlikely(&enable_evmcs))
6623 current_evmcs->hv_clean_fields |=
6624 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6625
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006626 if (static_branch_unlikely(&enable_evmcs))
6627 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6628
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006629 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006630 if (vmx->host_debugctlmsr)
6631 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006632
Avi Kivityaa67f602012-08-01 16:48:03 +03006633#ifndef CONFIG_X86_64
6634 /*
6635 * The sysexit path does not restore ds/es, so we must set them to
6636 * a reasonable value ourselves.
6637 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006638 * We can't defer this to vmx_prepare_switch_to_host() since that
6639 * function may be executed in interrupt context, which saves and
6640 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006641 */
6642 loadsegment(ds, __USER_DS);
6643 loadsegment(es, __USER_DS);
6644#endif
6645
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006646 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006647 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006648 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006649 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006650 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006651 vcpu->arch.regs_dirty = 0;
6652
Chao Peng2ef444f2018-10-24 16:05:12 +08006653 pt_guest_exit(vmx);
6654
Gleb Natapove0b890d2013-09-25 12:51:33 +03006655 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006656 * eager fpu is enabled if PKEY is supported and CR4 is switched
6657 * back on host, so it is safe to read guest PKRU from current
6658 * XSAVE.
6659 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006660 if (static_cpu_has(X86_FEATURE_PKU) &&
6661 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006662 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006663 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006664 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006665 }
6666
Aaron Lewis139a12c2019-10-21 16:30:25 -07006667 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006668
Gleb Natapove0b890d2013-09-25 12:51:33 +03006669 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006670 vmx->idt_vectoring_info = 0;
6671
6672 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006673 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6674 kvm_machine_check();
6675
Jim Mattsonb060ca32017-09-14 16:31:42 -07006676 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6677 return;
6678
6679 vmx->loaded_vmcs->launched = 1;
6680 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006681
Avi Kivity51aa01d2010-07-20 14:31:20 +03006682 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006683 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006684}
6685
Avi Kivity6aa8b732006-12-10 02:21:36 -08006686static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6687{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006688 struct vcpu_vmx *vmx = to_vmx(vcpu);
6689
Kai Huang843e4332015-01-28 10:54:28 +08006690 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006691 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006692 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006693 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006694 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006695}
6696
Sean Christopherson987b2592019-12-18 13:54:55 -08006697static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006698{
Ben Gardon41836832019-02-11 11:02:52 -08006699 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006700 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006701 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006702
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006703 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6704 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006705
Peter Feiner4e595162016-07-07 14:49:58 -07006706 err = -ENOMEM;
6707
Sean Christopherson034d8e22019-12-18 13:54:49 -08006708 vmx->vpid = allocate_vpid();
6709
Peter Feiner4e595162016-07-07 14:49:58 -07006710 /*
6711 * If PML is turned on, failure on enabling PML just results in failure
6712 * of creating the vcpu, therefore we can simplify PML logic (by
6713 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006714 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006715 */
6716 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006717 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006718 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006719 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006720 }
6721
Jim Mattson7d737102019-12-03 16:24:42 -08006722 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006723
Xiaoyao Li4be53412019-10-20 17:11:00 +08006724 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6725 u32 index = vmx_msr_index[i];
6726 u32 data_low, data_high;
6727 int j = vmx->nmsrs;
6728
6729 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6730 continue;
6731 if (wrmsr_safe(index, data_low, data_high) < 0)
6732 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006733
Xiaoyao Li4be53412019-10-20 17:11:00 +08006734 vmx->guest_msrs[j].index = i;
6735 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006736 switch (index) {
6737 case MSR_IA32_TSX_CTRL:
6738 /*
6739 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6740 * let's avoid changing CPUID bits under the host
6741 * kernel's feet.
6742 */
6743 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6744 break;
6745 default:
6746 vmx->guest_msrs[j].mask = -1ull;
6747 break;
6748 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006749 ++vmx->nmsrs;
6750 }
6751
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006752 err = alloc_loaded_vmcs(&vmx->vmcs01);
6753 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006754 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006755
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006756 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006757 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006758 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6759 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6760 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6761 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6762 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6763 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006764 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006765 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6766 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6767 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6768 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6769 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006770 vmx->msr_bitmap_mode = 0;
6771
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006772 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006773 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006774 vmx_vcpu_load(vcpu, cpu);
6775 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006776 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006777 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006778 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006779 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006780 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006781 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006782 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006783 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006784
Sean Christophersone90008d2018-03-05 12:04:37 -08006785 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006786 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006787 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006788 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006789 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006790
Roman Kagan63aff652018-07-19 21:59:07 +03006791 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006792 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006793 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006794 else
6795 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006796
Wincy Van705699a2015-02-03 23:58:17 +08006797 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006798 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006799
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006800 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006801 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006802
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006803 /*
6804 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6805 * or POSTED_INTR_WAKEUP_VECTOR.
6806 */
6807 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6808 vmx->pi_desc.sn = 1;
6809
Lan Tianyu53963a72018-12-06 15:34:36 +08006810 vmx->ept_pointer = INVALID_PAGE;
6811
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006812 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006813
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006814free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006815 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006816free_pml:
6817 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006818free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006819 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006820 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006821}
6822
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006823#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6824#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006825
Wanpeng Lib31c1142018-03-12 04:53:04 -07006826static int vmx_vm_init(struct kvm *kvm)
6827{
Tianyu Lan877ad952018-07-19 08:40:23 +00006828 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6829
Wanpeng Lib31c1142018-03-12 04:53:04 -07006830 if (!ple_gap)
6831 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006832
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006833 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6834 switch (l1tf_mitigation) {
6835 case L1TF_MITIGATION_OFF:
6836 case L1TF_MITIGATION_FLUSH_NOWARN:
6837 /* 'I explicitly don't care' is set */
6838 break;
6839 case L1TF_MITIGATION_FLUSH:
6840 case L1TF_MITIGATION_FLUSH_NOSMT:
6841 case L1TF_MITIGATION_FULL:
6842 /*
6843 * Warn upon starting the first VM in a potentially
6844 * insecure environment.
6845 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006846 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006847 pr_warn_once(L1TF_MSG_SMT);
6848 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6849 pr_warn_once(L1TF_MSG_L1D);
6850 break;
6851 case L1TF_MITIGATION_FULL_FORCE:
6852 /* Flush is enforced */
6853 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006854 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006855 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006856 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006857 return 0;
6858}
6859
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006860static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006861{
6862 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006863 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006864
Sean Christophersonff10e222019-12-20 20:45:10 -08006865 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6866 !this_cpu_has(X86_FEATURE_VMX)) {
6867 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6868 return -EIO;
6869 }
6870
Sean Christopherson7caaa712018-12-03 13:53:01 -08006871 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006872 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006873 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006874 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006875 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6876 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6877 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006878 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006879 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006880 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006881}
6882
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006883static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006884{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006885 u8 cache;
6886 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006887
Chia-I Wu222f06e2020-02-13 13:30:34 -08006888 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6889 * memory aliases with conflicting memory types and sometimes MCEs.
6890 * We have to be careful as to what are honored and when.
6891 *
6892 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6893 * UC. The effective memory type is UC or WC depending on guest PAT.
6894 * This was historically the source of MCEs and we want to be
6895 * conservative.
6896 *
6897 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
6898 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
6899 * EPT memory type is set to WB. The effective memory type is forced
6900 * WB.
6901 *
6902 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
6903 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08006904 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08006905
Paolo Bonzini606decd2015-10-01 13:12:47 +02006906 if (is_mmio) {
6907 cache = MTRR_TYPE_UNCACHABLE;
6908 goto exit;
6909 }
6910
6911 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006912 ipat = VMX_EPT_IPAT_BIT;
6913 cache = MTRR_TYPE_WRBACK;
6914 goto exit;
6915 }
6916
6917 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6918 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006919 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006920 cache = MTRR_TYPE_WRBACK;
6921 else
6922 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006923 goto exit;
6924 }
6925
Xiao Guangrongff536042015-06-15 16:55:22 +08006926 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006927
6928exit:
6929 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006930}
6931
Sheng Yang17cc3932010-01-05 19:02:27 +08006932static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006933{
Sheng Yang878403b2010-01-05 19:02:29 +08006934 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6935 return PT_DIRECTORY_LEVEL;
6936 else
6937 /* For shadow and EPT supported 1GB page */
6938 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006939}
6940
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006941static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006942{
6943 /*
6944 * These bits in the secondary execution controls field
6945 * are dynamic, the others are mostly based on the hypervisor
6946 * architecture and the guest's CPUID. Do not touch the
6947 * dynamic bits.
6948 */
6949 u32 mask =
6950 SECONDARY_EXEC_SHADOW_VMCS |
6951 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006952 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6953 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006954
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006955 u32 new_ctl = vmx->secondary_exec_control;
6956 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006957
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006958 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006959}
6960
David Matlack8322ebb2016-11-29 18:14:09 -08006961/*
6962 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6963 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6964 */
6965static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6966{
6967 struct vcpu_vmx *vmx = to_vmx(vcpu);
6968 struct kvm_cpuid_entry2 *entry;
6969
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006970 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6971 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006972
6973#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6974 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006975 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006976} while (0)
6977
6978 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006979 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
6980 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
6981 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
6982 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
6983 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
6984 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
6985 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
6986 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
6987 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
6988 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
6989 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
6990 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
6991 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
6992 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08006993
6994 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006995 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
6996 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
6997 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
6998 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
6999 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7000 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007001
7002#undef cr4_fixed1_update
7003}
7004
Liran Alon5f76f6f2018-09-14 03:25:52 +03007005static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7006{
7007 struct vcpu_vmx *vmx = to_vmx(vcpu);
7008
7009 if (kvm_mpx_supported()) {
7010 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7011
7012 if (mpx_enabled) {
7013 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7014 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7015 } else {
7016 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7017 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7018 }
7019 }
7020}
7021
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007022static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7023{
7024 struct vcpu_vmx *vmx = to_vmx(vcpu);
7025 struct kvm_cpuid_entry2 *best = NULL;
7026 int i;
7027
7028 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7029 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7030 if (!best)
7031 return;
7032 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7033 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7034 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7035 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7036 }
7037
7038 /* Get the number of configurable Address Ranges for filtering */
7039 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7040 PT_CAP_num_address_ranges);
7041
7042 /* Initialize and clear the no dependency bits */
7043 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7044 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7045
7046 /*
7047 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7048 * will inject an #GP
7049 */
7050 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7051 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7052
7053 /*
7054 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7055 * PSBFreq can be set
7056 */
7057 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7058 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7059 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7060
7061 /*
7062 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7063 * MTCFreq can be set
7064 */
7065 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7066 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7067 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7068
7069 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7070 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7071 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7072 RTIT_CTL_PTW_EN);
7073
7074 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7075 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7076 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7077
7078 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7079 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7080 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7081
7082 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7083 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7084 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7085
7086 /* unmask address range configure area */
7087 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007088 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007089}
7090
Sheng Yang0e851882009-12-18 16:48:46 +08007091static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7092{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007093 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007094
Aaron Lewis72041602019-10-21 16:30:20 -07007095 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7096 vcpu->arch.xsaves_enabled = false;
7097
Paolo Bonzini80154d72017-08-24 13:55:35 +02007098 if (cpu_has_secondary_exec_ctrls()) {
7099 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007100 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007101 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007102
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007103 if (nested_vmx_allowed(vcpu))
7104 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007105 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7106 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007107 else
7108 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007109 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7110 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007111
Liran Alon5f76f6f2018-09-14 03:25:52 +03007112 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007113 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007114 nested_vmx_entry_exit_ctls_update(vcpu);
7115 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007116
7117 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7118 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7119 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007120
7121 if (boot_cpu_has(X86_FEATURE_RTM)) {
7122 struct shared_msr_entry *msr;
7123 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7124 if (msr) {
7125 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7126 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7127 }
7128 }
Sheng Yang0e851882009-12-18 16:48:46 +08007129}
7130
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007131static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7132{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007133 if (func == 1 && nested)
Sean Christopherson87382002019-12-17 13:32:42 -08007134 entry->ecx |= feature_bit(VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007135}
7136
Sean Christophersond264ee02018-08-27 15:21:12 -07007137static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7138{
7139 to_vmx(vcpu)->req_immediate_exit = true;
7140}
7141
Oliver Upton35a57132020-02-04 15:26:31 -08007142static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7143 struct x86_instruction_info *info)
7144{
7145 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7146 unsigned short port;
7147 bool intercept;
7148 int size;
7149
7150 if (info->intercept == x86_intercept_in ||
7151 info->intercept == x86_intercept_ins) {
7152 port = info->src_val;
7153 size = info->dst_bytes;
7154 } else {
7155 port = info->dst_val;
7156 size = info->src_bytes;
7157 }
7158
7159 /*
7160 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7161 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7162 * control.
7163 *
7164 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7165 */
7166 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7167 intercept = nested_cpu_has(vmcs12,
7168 CPU_BASED_UNCOND_IO_EXITING);
7169 else
7170 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7171
7172 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7173}
7174
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007175static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7176 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007177 enum x86_intercept_stage stage,
7178 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007179{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007180 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007181
Oliver Upton35a57132020-02-04 15:26:31 -08007182 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007183 /*
7184 * RDPID causes #UD if disabled through secondary execution controls.
7185 * Because it is marked as EmulateOnUD, we need to intercept it here.
7186 */
Oliver Upton35a57132020-02-04 15:26:31 -08007187 case x86_intercept_rdtscp:
7188 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007189 exception->vector = UD_VECTOR;
7190 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007191 return X86EMUL_PROPAGATE_FAULT;
7192 }
7193 break;
7194
7195 case x86_intercept_in:
7196 case x86_intercept_ins:
7197 case x86_intercept_out:
7198 case x86_intercept_outs:
7199 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007200
7201 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007202 default:
7203 break;
7204 }
7205
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007206 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007207}
7208
Yunhong Jiang64672c92016-06-13 14:19:59 -07007209#ifdef CONFIG_X86_64
7210/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7211static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7212 u64 divisor, u64 *result)
7213{
7214 u64 low = a << shift, high = a >> (64 - shift);
7215
7216 /* To avoid the overflow on divq */
7217 if (high >= divisor)
7218 return 1;
7219
7220 /* Low hold the result, high hold rem which is discarded */
7221 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7222 "rm" (divisor), "0" (low), "1" (high));
7223 *result = low;
7224
7225 return 0;
7226}
7227
Sean Christophersonf9927982019-04-16 13:32:46 -07007228static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7229 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007230{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007231 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007232 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007233 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007234
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007235 if (kvm_mwait_in_guest(vcpu->kvm) ||
7236 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007237 return -EOPNOTSUPP;
7238
7239 vmx = to_vmx(vcpu);
7240 tscl = rdtsc();
7241 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7242 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007243 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7244 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007245
7246 if (delta_tsc > lapic_timer_advance_cycles)
7247 delta_tsc -= lapic_timer_advance_cycles;
7248 else
7249 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007250
7251 /* Convert to host delta tsc if tsc scaling is enabled */
7252 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007253 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007254 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007255 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007256 return -ERANGE;
7257
7258 /*
7259 * If the delta tsc can't fit in the 32 bit after the multi shift,
7260 * we can't use the preemption timer.
7261 * It's possible that it fits on later vmentries, but checking
7262 * on every vmentry is costly so we just use an hrtimer.
7263 */
7264 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7265 return -ERANGE;
7266
7267 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007268 *expired = !delta_tsc;
7269 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007270}
7271
7272static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7273{
Sean Christophersonf459a702018-08-27 15:21:11 -07007274 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007275}
7276#endif
7277
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007278static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007279{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007280 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007281 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007282}
7283
Kai Huang843e4332015-01-28 10:54:28 +08007284static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7285 struct kvm_memory_slot *slot)
7286{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007287 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7288 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007289 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7290}
7291
7292static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7293 struct kvm_memory_slot *slot)
7294{
7295 kvm_mmu_slot_set_dirty(kvm, slot);
7296}
7297
7298static void vmx_flush_log_dirty(struct kvm *kvm)
7299{
7300 kvm_flush_pml_buffers(kvm);
7301}
7302
Bandan Dasc5f983f2017-05-05 15:25:14 -04007303static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7304{
7305 struct vmcs12 *vmcs12;
7306 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007307 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007308
7309 if (is_guest_mode(vcpu)) {
7310 WARN_ON_ONCE(vmx->nested.pml_full);
7311
7312 /*
7313 * Check if PML is enabled for the nested guest.
7314 * Whether eptp bit 6 is set is already checked
7315 * as part of A/D emulation.
7316 */
7317 vmcs12 = get_vmcs12(vcpu);
7318 if (!nested_cpu_has_pml(vmcs12))
7319 return 0;
7320
Dan Carpenter47698862017-05-10 22:43:17 +03007321 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007322 vmx->nested.pml_full = true;
7323 return 1;
7324 }
7325
7326 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007327 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007328
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007329 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7330 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007331 return 0;
7332
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007333 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007334 }
7335
7336 return 0;
7337}
7338
Kai Huang843e4332015-01-28 10:54:28 +08007339static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7340 struct kvm_memory_slot *memslot,
7341 gfn_t offset, unsigned long mask)
7342{
7343 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7344}
7345
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007346static void __pi_post_block(struct kvm_vcpu *vcpu)
7347{
7348 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7349 struct pi_desc old, new;
7350 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007351
7352 do {
7353 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007354 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7355 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007356
7357 dest = cpu_physical_id(vcpu->cpu);
7358
7359 if (x2apic_enabled())
7360 new.ndst = dest;
7361 else
7362 new.ndst = (dest << 8) & 0xFF00;
7363
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007364 /* set 'NV' to 'notification vector' */
7365 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007366 } while (cmpxchg64(&pi_desc->control, old.control,
7367 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007368
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007369 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7370 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007371 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007372 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007373 vcpu->pre_pcpu = -1;
7374 }
7375}
7376
Feng Wuefc64402015-09-18 22:29:51 +08007377/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007378 * This routine does the following things for vCPU which is going
7379 * to be blocked if VT-d PI is enabled.
7380 * - Store the vCPU to the wakeup list, so when interrupts happen
7381 * we can find the right vCPU to wake up.
7382 * - Change the Posted-interrupt descriptor as below:
7383 * 'NDST' <-- vcpu->pre_pcpu
7384 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7385 * - If 'ON' is set during this process, which means at least one
7386 * interrupt is posted for this vCPU, we cannot block it, in
7387 * this case, return 1, otherwise, return 0.
7388 *
7389 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007390static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007391{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007392 unsigned int dest;
7393 struct pi_desc old, new;
7394 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7395
7396 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007397 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7398 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007399 return 0;
7400
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007401 WARN_ON(irqs_disabled());
7402 local_irq_disable();
7403 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7404 vcpu->pre_pcpu = vcpu->cpu;
7405 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7406 list_add_tail(&vcpu->blocked_vcpu_list,
7407 &per_cpu(blocked_vcpu_on_cpu,
7408 vcpu->pre_pcpu));
7409 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7410 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007411
7412 do {
7413 old.control = new.control = pi_desc->control;
7414
Feng Wubf9f6ac2015-09-18 22:29:55 +08007415 WARN((pi_desc->sn == 1),
7416 "Warning: SN field of posted-interrupts "
7417 "is set before blocking\n");
7418
7419 /*
7420 * Since vCPU can be preempted during this process,
7421 * vcpu->cpu could be different with pre_pcpu, we
7422 * need to set pre_pcpu as the destination of wakeup
7423 * notification event, then we can find the right vCPU
7424 * to wakeup in wakeup handler if interrupts happen
7425 * when the vCPU is in blocked state.
7426 */
7427 dest = cpu_physical_id(vcpu->pre_pcpu);
7428
7429 if (x2apic_enabled())
7430 new.ndst = dest;
7431 else
7432 new.ndst = (dest << 8) & 0xFF00;
7433
7434 /* set 'NV' to 'wakeup vector' */
7435 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007436 } while (cmpxchg64(&pi_desc->control, old.control,
7437 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007438
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007439 /* We should not block the vCPU if an interrupt is posted for it. */
7440 if (pi_test_on(pi_desc) == 1)
7441 __pi_post_block(vcpu);
7442
7443 local_irq_enable();
7444 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007445}
7446
Yunhong Jiangbc225122016-06-13 14:19:58 -07007447static int vmx_pre_block(struct kvm_vcpu *vcpu)
7448{
7449 if (pi_pre_block(vcpu))
7450 return 1;
7451
Yunhong Jiang64672c92016-06-13 14:19:59 -07007452 if (kvm_lapic_hv_timer_in_use(vcpu))
7453 kvm_lapic_switch_to_sw_timer(vcpu);
7454
Yunhong Jiangbc225122016-06-13 14:19:58 -07007455 return 0;
7456}
7457
7458static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007459{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007460 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007461 return;
7462
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007463 WARN_ON(irqs_disabled());
7464 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007465 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007466 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007467}
7468
Yunhong Jiangbc225122016-06-13 14:19:58 -07007469static void vmx_post_block(struct kvm_vcpu *vcpu)
7470{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007471 if (kvm_x86_ops->set_hv_timer)
7472 kvm_lapic_switch_to_hv_timer(vcpu);
7473
Yunhong Jiangbc225122016-06-13 14:19:58 -07007474 pi_post_block(vcpu);
7475}
7476
Feng Wubf9f6ac2015-09-18 22:29:55 +08007477/*
Feng Wuefc64402015-09-18 22:29:51 +08007478 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7479 *
7480 * @kvm: kvm
7481 * @host_irq: host irq of the interrupt
7482 * @guest_irq: gsi of the interrupt
7483 * @set: set or unset PI
7484 * returns 0 on success, < 0 on failure
7485 */
7486static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7487 uint32_t guest_irq, bool set)
7488{
7489 struct kvm_kernel_irq_routing_entry *e;
7490 struct kvm_irq_routing_table *irq_rt;
7491 struct kvm_lapic_irq irq;
7492 struct kvm_vcpu *vcpu;
7493 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007494 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007495
7496 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007497 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7498 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007499 return 0;
7500
7501 idx = srcu_read_lock(&kvm->irq_srcu);
7502 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007503 if (guest_irq >= irq_rt->nr_rt_entries ||
7504 hlist_empty(&irq_rt->map[guest_irq])) {
7505 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7506 guest_irq, irq_rt->nr_rt_entries);
7507 goto out;
7508 }
Feng Wuefc64402015-09-18 22:29:51 +08007509
7510 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7511 if (e->type != KVM_IRQ_ROUTING_MSI)
7512 continue;
7513 /*
7514 * VT-d PI cannot support posting multicast/broadcast
7515 * interrupts to a vCPU, we still use interrupt remapping
7516 * for these kind of interrupts.
7517 *
7518 * For lowest-priority interrupts, we only support
7519 * those with single CPU as the destination, e.g. user
7520 * configures the interrupts via /proc/irq or uses
7521 * irqbalance to make the interrupts single-CPU.
7522 *
7523 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007524 *
7525 * In addition, we can only inject generic interrupts using
7526 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007527 */
7528
Radim Krčmář371313132016-07-12 22:09:27 +02007529 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007530 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7531 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007532 /*
7533 * Make sure the IRTE is in remapped mode if
7534 * we don't handle it in posted mode.
7535 */
7536 ret = irq_set_vcpu_affinity(host_irq, NULL);
7537 if (ret < 0) {
7538 printk(KERN_INFO
7539 "failed to back to remapped mode, irq: %u\n",
7540 host_irq);
7541 goto out;
7542 }
7543
Feng Wuefc64402015-09-18 22:29:51 +08007544 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007545 }
Feng Wuefc64402015-09-18 22:29:51 +08007546
7547 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7548 vcpu_info.vector = irq.vector;
7549
hu huajun2698d822018-04-11 15:16:40 +08007550 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007551 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7552
7553 if (set)
7554 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007555 else
Feng Wuefc64402015-09-18 22:29:51 +08007556 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007557
7558 if (ret < 0) {
7559 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7560 __func__);
7561 goto out;
7562 }
7563 }
7564
7565 ret = 0;
7566out:
7567 srcu_read_unlock(&kvm->irq_srcu, idx);
7568 return ret;
7569}
7570
Ashok Rajc45dcc72016-06-22 14:59:56 +08007571static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7572{
7573 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7574 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007575 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007576 else
7577 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007578 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007579}
7580
Ladi Prosek72d7b372017-10-11 16:54:41 +02007581static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7582{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007583 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7584 if (to_vmx(vcpu)->nested.nested_run_pending)
7585 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007586 return 1;
7587}
7588
Ladi Prosek0234bf82017-10-11 16:54:40 +02007589static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7590{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007591 struct vcpu_vmx *vmx = to_vmx(vcpu);
7592
7593 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7594 if (vmx->nested.smm.guest_mode)
7595 nested_vmx_vmexit(vcpu, -1, 0, 0);
7596
7597 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7598 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007599 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007600 return 0;
7601}
7602
Sean Christophersoned193212019-04-02 08:03:09 -07007603static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007604{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007605 struct vcpu_vmx *vmx = to_vmx(vcpu);
7606 int ret;
7607
7608 if (vmx->nested.smm.vmxon) {
7609 vmx->nested.vmxon = true;
7610 vmx->nested.smm.vmxon = false;
7611 }
7612
7613 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007614 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007615 if (ret)
7616 return ret;
7617
7618 vmx->nested.smm.guest_mode = false;
7619 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007620 return 0;
7621}
7622
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007623static int enable_smi_window(struct kvm_vcpu *vcpu)
7624{
7625 return 0;
7626}
7627
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007628static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7629{
Yi Wang9481b7f2019-07-15 12:35:17 +08007630 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007631}
7632
Liran Alon4b9852f2019-08-26 13:24:49 +03007633static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7634{
7635 return to_vmx(vcpu)->nested.vmxon;
7636}
7637
Sean Christophersona3203382018-12-03 13:53:11 -08007638static __init int hardware_setup(void)
7639{
7640 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007641 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007642 int r, i;
7643
7644 rdmsrl_safe(MSR_EFER, &host_efer);
7645
Sean Christopherson23420802019-04-19 22:50:57 -07007646 store_idt(&dt);
7647 host_idt_base = dt.address;
7648
Sean Christophersona3203382018-12-03 13:53:11 -08007649 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7650 kvm_define_shared_msr(i, vmx_msr_index[i]);
7651
7652 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7653 return -EIO;
7654
7655 if (boot_cpu_has(X86_FEATURE_NX))
7656 kvm_enable_efer_bits(EFER_NX);
7657
7658 if (boot_cpu_has(X86_FEATURE_MPX)) {
7659 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7660 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7661 }
7662
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007663 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007664 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7665 XFEATURE_MASK_BNDCSR);
7666
Sean Christophersona3203382018-12-03 13:53:11 -08007667 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7668 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7669 enable_vpid = 0;
7670
7671 if (!cpu_has_vmx_ept() ||
7672 !cpu_has_vmx_ept_4levels() ||
7673 !cpu_has_vmx_ept_mt_wb() ||
7674 !cpu_has_vmx_invept_global())
7675 enable_ept = 0;
7676
7677 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7678 enable_ept_ad_bits = 0;
7679
7680 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7681 enable_unrestricted_guest = 0;
7682
7683 if (!cpu_has_vmx_flexpriority())
7684 flexpriority_enabled = 0;
7685
7686 if (!cpu_has_virtual_nmis())
7687 enable_vnmi = 0;
7688
7689 /*
7690 * set_apic_access_page_addr() is used to reload apic access
7691 * page upon invalidation. No need to do anything if not
7692 * using the APIC_ACCESS_ADDR VMCS field.
7693 */
7694 if (!flexpriority_enabled)
7695 kvm_x86_ops->set_apic_access_page_addr = NULL;
7696
7697 if (!cpu_has_vmx_tpr_shadow())
7698 kvm_x86_ops->update_cr8_intercept = NULL;
7699
7700 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7701 kvm_disable_largepages();
7702
7703#if IS_ENABLED(CONFIG_HYPERV)
7704 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007705 && enable_ept) {
7706 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7707 kvm_x86_ops->tlb_remote_flush_with_range =
7708 hv_remote_flush_tlb_with_range;
7709 }
Sean Christophersona3203382018-12-03 13:53:11 -08007710#endif
7711
7712 if (!cpu_has_vmx_ple()) {
7713 ple_gap = 0;
7714 ple_window = 0;
7715 ple_window_grow = 0;
7716 ple_window_max = 0;
7717 ple_window_shrink = 0;
7718 }
7719
7720 if (!cpu_has_vmx_apicv()) {
7721 enable_apicv = 0;
7722 kvm_x86_ops->sync_pir_to_irr = NULL;
7723 }
7724
7725 if (cpu_has_vmx_tsc_scaling()) {
7726 kvm_has_tsc_control = true;
7727 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7728 kvm_tsc_scaling_ratio_frac_bits = 48;
7729 }
7730
7731 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7732
7733 if (enable_ept)
7734 vmx_enable_tdp();
7735 else
7736 kvm_disable_tdp();
7737
Sean Christophersona3203382018-12-03 13:53:11 -08007738 /*
7739 * Only enable PML when hardware supports PML feature, and both EPT
7740 * and EPT A/D bit features are enabled -- PML depends on them to work.
7741 */
7742 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7743 enable_pml = 0;
7744
7745 if (!enable_pml) {
7746 kvm_x86_ops->slot_enable_log_dirty = NULL;
7747 kvm_x86_ops->slot_disable_log_dirty = NULL;
7748 kvm_x86_ops->flush_log_dirty = NULL;
7749 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7750 }
7751
7752 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007753 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007754
Sean Christopherson804939e2019-05-07 12:18:05 -07007755 if (enable_preemption_timer) {
7756 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007757 u64 vmx_msr;
7758
7759 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7760 cpu_preemption_timer_multi =
7761 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007762
7763 if (tsc_khz)
7764 use_timer_freq = (u64)tsc_khz * 1000;
7765 use_timer_freq >>= cpu_preemption_timer_multi;
7766
7767 /*
7768 * KVM "disables" the preemption timer by setting it to its max
7769 * value. Don't use the timer if it might cause spurious exits
7770 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7771 */
7772 if (use_timer_freq > 0xffffffffu / 10)
7773 enable_preemption_timer = false;
7774 }
7775
7776 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007777 kvm_x86_ops->set_hv_timer = NULL;
7778 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007779 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007780 }
7781
Sean Christophersona3203382018-12-03 13:53:11 -08007782 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007783
7784 kvm_mce_cap_supported |= MCG_LMCE_P;
7785
Chao Pengf99e3da2018-10-24 16:05:10 +08007786 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7787 return -EINVAL;
7788 if (!enable_ept || !cpu_has_vmx_intel_pt())
7789 pt_mode = PT_MODE_SYSTEM;
7790
Sean Christophersona3203382018-12-03 13:53:11 -08007791 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007792 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007793 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007794
Sean Christophersone4027cf2018-12-03 13:53:12 -08007795 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007796 if (r)
7797 return r;
7798 }
7799
7800 r = alloc_kvm_area();
7801 if (r)
7802 nested_vmx_hardware_unsetup();
7803 return r;
7804}
7805
7806static __exit void hardware_unsetup(void)
7807{
7808 if (nested)
7809 nested_vmx_hardware_unsetup();
7810
7811 free_kvm_area();
7812}
7813
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007814static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7815{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007816 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7817 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007818
7819 return supported & BIT(bit);
7820}
7821
Kees Cook404f6aa2016-08-08 16:29:06 -07007822static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007823 .cpu_has_kvm_support = cpu_has_kvm_support,
7824 .disabled_by_bios = vmx_disabled_by_bios,
7825 .hardware_setup = hardware_setup,
7826 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007827 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007828 .hardware_enable = hardware_enable,
7829 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007830 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007831 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007832
Sean Christopherson562b6b02020-01-26 16:41:13 -08007833 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007834 .vm_init = vmx_vm_init,
7835
Avi Kivity6aa8b732006-12-10 02:21:36 -08007836 .vcpu_create = vmx_create_vcpu,
7837 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007838 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007839
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007840 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841 .vcpu_load = vmx_vcpu_load,
7842 .vcpu_put = vmx_vcpu_put,
7843
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007844 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007845 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007846 .get_msr = vmx_get_msr,
7847 .set_msr = vmx_set_msr,
7848 .get_segment_base = vmx_get_segment_base,
7849 .get_segment = vmx_get_segment,
7850 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007851 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007852 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007853 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007854 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007856 .set_cr3 = vmx_set_cr3,
7857 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007858 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007859 .get_idt = vmx_get_idt,
7860 .set_idt = vmx_set_idt,
7861 .get_gdt = vmx_get_gdt,
7862 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007863 .get_dr6 = vmx_get_dr6,
7864 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007865 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007866 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007867 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007868 .get_rflags = vmx_get_rflags,
7869 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007870
Avi Kivity6aa8b732006-12-10 02:21:36 -08007871 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007872 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007873
Avi Kivity6aa8b732006-12-10 02:21:36 -08007874 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007875 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007876 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7877 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007878 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7879 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007880 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007881 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007882 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007883 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007884 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007885 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007886 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007887 .get_nmi_mask = vmx_get_nmi_mask,
7888 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007889 .enable_nmi_window = enable_nmi_window,
7890 .enable_irq_window = enable_irq_window,
7891 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007892 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007893 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007894 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007895 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007896 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007897 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007898 .hwapic_irr_update = vmx_hwapic_irr_update,
7899 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007900 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007901 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7902 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007903 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007904
Izik Eiduscbc94022007-10-25 00:29:55 +02007905 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007906 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007907 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007908 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007909
Avi Kivity586f9602010-11-18 13:09:54 +02007910 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007911
Sheng Yang17cc3932010-01-05 19:02:27 +08007912 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007913
7914 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007915
7916 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007917 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007918
7919 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007920
7921 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007922
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007923 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007924 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007925
7926 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007927
7928 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007929 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Wanpeng Li55412b22014-12-02 19:21:30 +08007930 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007931 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007932 .pt_supported = vmx_pt_supported,
John Allena47970e2019-12-19 14:17:59 -06007933 .pku_supported = vmx_pku_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007934
Sean Christophersond264ee02018-08-27 15:21:12 -07007935 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007936
7937 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007938
7939 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7940 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7941 .flush_log_dirty = vmx_flush_log_dirty,
7942 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007943 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007944
Feng Wubf9f6ac2015-09-18 22:29:55 +08007945 .pre_block = vmx_pre_block,
7946 .post_block = vmx_post_block,
7947
Wei Huang25462f72015-06-19 15:45:05 +02007948 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007949
7950 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007951
7952#ifdef CONFIG_X86_64
7953 .set_hv_timer = vmx_set_hv_timer,
7954 .cancel_hv_timer = vmx_cancel_hv_timer,
7955#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007956
7957 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007958
Ladi Prosek72d7b372017-10-11 16:54:41 +02007959 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007960 .pre_enter_smm = vmx_pre_enter_smm,
7961 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007962 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007963
Sean Christophersone4027cf2018-12-03 13:53:12 -08007964 .check_nested_events = NULL,
7965 .get_nested_state = NULL,
7966 .set_nested_state = NULL,
7967 .get_vmcs12_pages = NULL,
7968 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007969 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007970 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007971 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007972};
7973
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007974static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007975{
7976 if (vmx_l1d_flush_pages) {
7977 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7978 vmx_l1d_flush_pages = NULL;
7979 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007980 /* Restore state so sysfs ignores VMX */
7981 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007982}
7983
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007984static void vmx_exit(void)
7985{
7986#ifdef CONFIG_KEXEC_CORE
7987 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7988 synchronize_rcu();
7989#endif
7990
7991 kvm_exit();
7992
7993#if IS_ENABLED(CONFIG_HYPERV)
7994 if (static_branch_unlikely(&enable_evmcs)) {
7995 int cpu;
7996 struct hv_vp_assist_page *vp_ap;
7997 /*
7998 * Reset everything to support using non-enlightened VMCS
7999 * access later (e.g. when we reload the module with
8000 * enlightened_vmcs=0)
8001 */
8002 for_each_online_cpu(cpu) {
8003 vp_ap = hv_get_vp_assist_page(cpu);
8004
8005 if (!vp_ap)
8006 continue;
8007
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008008 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008009 vp_ap->current_nested_vmcs = 0;
8010 vp_ap->enlighten_vmentry = 0;
8011 }
8012
8013 static_branch_disable(&enable_evmcs);
8014 }
8015#endif
8016 vmx_cleanup_l1d_flush();
8017}
8018module_exit(vmx_exit);
8019
Avi Kivity6aa8b732006-12-10 02:21:36 -08008020static int __init vmx_init(void)
8021{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01008022 int r;
8023
8024#if IS_ENABLED(CONFIG_HYPERV)
8025 /*
8026 * Enlightened VMCS usage should be recommended and the host needs
8027 * to support eVMCS v1 or above. We can also disable eVMCS support
8028 * with module parameter.
8029 */
8030 if (enlightened_vmcs &&
8031 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8032 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8033 KVM_EVMCS_VERSION) {
8034 int cpu;
8035
8036 /* Check that we have assist pages on all online CPUs */
8037 for_each_online_cpu(cpu) {
8038 if (!hv_get_vp_assist_page(cpu)) {
8039 enlightened_vmcs = false;
8040 break;
8041 }
8042 }
8043
8044 if (enlightened_vmcs) {
8045 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8046 static_branch_enable(&enable_evmcs);
8047 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008048
8049 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8050 vmx_x86_ops.enable_direct_tlbflush
8051 = hv_enable_direct_tlbflush;
8052
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01008053 } else {
8054 enlightened_vmcs = false;
8055 }
8056#endif
8057
8058 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008059 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008060 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008061 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08008062
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008063 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02008064 * Must be called after kvm_init() so enable_ept is properly set
8065 * up. Hand the parameter mitigation value in which was stored in
8066 * the pre module init parser. If no parameter was given, it will
8067 * contain 'auto' which will be turned into the default 'cond'
8068 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008069 */
Waiman Long19a36d32019-08-26 15:30:23 -04008070 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8071 if (r) {
8072 vmx_exit();
8073 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02008074 }
8075
Dave Young2965faa2015-09-09 15:38:55 -07008076#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008077 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8078 crash_vmclear_local_loaded_vmcss);
8079#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008080 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008081
He, Qingfdef3ad2007-04-30 09:45:24 +03008082 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008083}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008084module_init(vmx_init);