blob: 62ee4362e1c109a7d87307c68cde7fedf6b5f8c6 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800125 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf41245002014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Ladi Prosek44889942017-09-22 07:53:15 +0200203 unsigned long vmcs_host_cr3; /* May not match real cr3 */
204 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Nadav Har'Eld462b812011-05-24 15:26:10 +0300205 struct list_head loaded_vmcss_on_cpu_link;
206};
207
Avi Kivity26bb0982009-09-07 11:14:12 +0300208struct shared_msr_entry {
209 unsigned index;
210 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200211 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300212};
213
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300214/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
216 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
217 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
218 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
219 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
220 * More than one of these structures may exist, if L1 runs multiple L2 guests.
221 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
222 * underlying hardware which will be used to run L2.
223 * This structure is packed to ensure that its layout is identical across
224 * machines (necessary for live migration).
225 * If there are changes in this struct, VMCS12_REVISION must be changed.
226 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300227typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300228struct __packed vmcs12 {
229 /* According to the Intel spec, a VMCS region must start with the
230 * following two fields. Then follow implementation-specific data.
231 */
232 u32 revision_id;
233 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300234
Nadav Har'El27d6c862011-05-25 23:06:59 +0300235 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
236 u32 padding[7]; /* room for future expansion */
237
Nadav Har'El22bd0352011-05-25 23:05:57 +0300238 u64 io_bitmap_a;
239 u64 io_bitmap_b;
240 u64 msr_bitmap;
241 u64 vm_exit_msr_store_addr;
242 u64 vm_exit_msr_load_addr;
243 u64 vm_entry_msr_load_addr;
244 u64 tsc_offset;
245 u64 virtual_apic_page_addr;
246 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800247 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400248 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300249 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800250 u64 eoi_exit_bitmap0;
251 u64 eoi_exit_bitmap1;
252 u64 eoi_exit_bitmap2;
253 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400254 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800255 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300256 u64 guest_physical_address;
257 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400258 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300259 u64 guest_ia32_debugctl;
260 u64 guest_ia32_pat;
261 u64 guest_ia32_efer;
262 u64 guest_ia32_perf_global_ctrl;
263 u64 guest_pdptr0;
264 u64 guest_pdptr1;
265 u64 guest_pdptr2;
266 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100267 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300268 u64 host_ia32_pat;
269 u64 host_ia32_efer;
270 u64 host_ia32_perf_global_ctrl;
271 u64 padding64[8]; /* room for future expansion */
272 /*
273 * To allow migration of L1 (complete with its L2 guests) between
274 * machines of different natural widths (32 or 64 bit), we cannot have
275 * unsigned long fields with no explict size. We use u64 (aliased
276 * natural_width) instead. Luckily, x86 is little-endian.
277 */
278 natural_width cr0_guest_host_mask;
279 natural_width cr4_guest_host_mask;
280 natural_width cr0_read_shadow;
281 natural_width cr4_read_shadow;
282 natural_width cr3_target_value0;
283 natural_width cr3_target_value1;
284 natural_width cr3_target_value2;
285 natural_width cr3_target_value3;
286 natural_width exit_qualification;
287 natural_width guest_linear_address;
288 natural_width guest_cr0;
289 natural_width guest_cr3;
290 natural_width guest_cr4;
291 natural_width guest_es_base;
292 natural_width guest_cs_base;
293 natural_width guest_ss_base;
294 natural_width guest_ds_base;
295 natural_width guest_fs_base;
296 natural_width guest_gs_base;
297 natural_width guest_ldtr_base;
298 natural_width guest_tr_base;
299 natural_width guest_gdtr_base;
300 natural_width guest_idtr_base;
301 natural_width guest_dr7;
302 natural_width guest_rsp;
303 natural_width guest_rip;
304 natural_width guest_rflags;
305 natural_width guest_pending_dbg_exceptions;
306 natural_width guest_sysenter_esp;
307 natural_width guest_sysenter_eip;
308 natural_width host_cr0;
309 natural_width host_cr3;
310 natural_width host_cr4;
311 natural_width host_fs_base;
312 natural_width host_gs_base;
313 natural_width host_tr_base;
314 natural_width host_gdtr_base;
315 natural_width host_idtr_base;
316 natural_width host_ia32_sysenter_esp;
317 natural_width host_ia32_sysenter_eip;
318 natural_width host_rsp;
319 natural_width host_rip;
320 natural_width paddingl[8]; /* room for future expansion */
321 u32 pin_based_vm_exec_control;
322 u32 cpu_based_vm_exec_control;
323 u32 exception_bitmap;
324 u32 page_fault_error_code_mask;
325 u32 page_fault_error_code_match;
326 u32 cr3_target_count;
327 u32 vm_exit_controls;
328 u32 vm_exit_msr_store_count;
329 u32 vm_exit_msr_load_count;
330 u32 vm_entry_controls;
331 u32 vm_entry_msr_load_count;
332 u32 vm_entry_intr_info_field;
333 u32 vm_entry_exception_error_code;
334 u32 vm_entry_instruction_len;
335 u32 tpr_threshold;
336 u32 secondary_vm_exec_control;
337 u32 vm_instruction_error;
338 u32 vm_exit_reason;
339 u32 vm_exit_intr_info;
340 u32 vm_exit_intr_error_code;
341 u32 idt_vectoring_info_field;
342 u32 idt_vectoring_error_code;
343 u32 vm_exit_instruction_len;
344 u32 vmx_instruction_info;
345 u32 guest_es_limit;
346 u32 guest_cs_limit;
347 u32 guest_ss_limit;
348 u32 guest_ds_limit;
349 u32 guest_fs_limit;
350 u32 guest_gs_limit;
351 u32 guest_ldtr_limit;
352 u32 guest_tr_limit;
353 u32 guest_gdtr_limit;
354 u32 guest_idtr_limit;
355 u32 guest_es_ar_bytes;
356 u32 guest_cs_ar_bytes;
357 u32 guest_ss_ar_bytes;
358 u32 guest_ds_ar_bytes;
359 u32 guest_fs_ar_bytes;
360 u32 guest_gs_ar_bytes;
361 u32 guest_ldtr_ar_bytes;
362 u32 guest_tr_ar_bytes;
363 u32 guest_interruptibility_info;
364 u32 guest_activity_state;
365 u32 guest_sysenter_cs;
366 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100367 u32 vmx_preemption_timer_value;
368 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300369 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800370 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300371 u16 guest_es_selector;
372 u16 guest_cs_selector;
373 u16 guest_ss_selector;
374 u16 guest_ds_selector;
375 u16 guest_fs_selector;
376 u16 guest_gs_selector;
377 u16 guest_ldtr_selector;
378 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800379 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400380 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300381 u16 host_es_selector;
382 u16 host_cs_selector;
383 u16 host_ss_selector;
384 u16 host_ds_selector;
385 u16 host_fs_selector;
386 u16 host_gs_selector;
387 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300388};
389
390/*
391 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
392 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
393 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
394 */
395#define VMCS12_REVISION 0x11e57ed0
396
397/*
398 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
399 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
400 * current implementation, 4K are reserved to avoid future complications.
401 */
402#define VMCS12_SIZE 0x1000
403
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300404/* Used to remember the last vmcs02 used for some recently used vmcs12s */
405struct vmcs02_list {
406 struct list_head list;
407 gpa_t vmptr;
408 struct loaded_vmcs vmcs02;
409};
410
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300411/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300412 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
413 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
414 */
415struct nested_vmx {
416 /* Has the level1 guest done vmxon? */
417 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400418 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400419 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300420
421 /* The guest-physical address of the current VMCS L1 keeps for L2 */
422 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700423 /*
424 * Cache of the guest's VMCS, existing outside of guest memory.
425 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700426 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700427 */
428 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300429 /*
430 * Indicates if the shadow vmcs must be updated with the
431 * data hold by vmcs12
432 */
433 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300434
435 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
436 struct list_head vmcs02_pool;
437 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200438 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300439 /* L2 must run next, and mustn't decide to exit to L1. */
440 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300441 /*
442 * Guest pages referred to in vmcs02 with host-physical pointers, so
443 * we must keep them pinned while L2 runs.
444 */
445 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800446 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800447 struct page *pi_desc_page;
448 struct pi_desc *pi_desc;
449 bool pi_pending;
450 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100451
Radim Krčmářd048c092016-08-08 20:16:22 +0200452 unsigned long *msr_bitmap;
453
Jan Kiszkaf41245002014-03-07 20:03:13 +0100454 struct hrtimer preemption_timer;
455 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200456
457 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
458 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800459
Wanpeng Li5c614b32015-10-13 09:18:36 -0700460 u16 vpid02;
461 u16 last_vpid;
462
David Matlack0115f9c2016-11-29 18:14:06 -0800463 /*
464 * We only store the "true" versions of the VMX capability MSRs. We
465 * generate the "non-true" versions by setting the must-be-1 bits
466 * according to the SDM.
467 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_procbased_ctls_low;
469 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800470 u32 nested_vmx_secondary_ctls_low;
471 u32 nested_vmx_secondary_ctls_high;
472 u32 nested_vmx_pinbased_ctls_low;
473 u32 nested_vmx_pinbased_ctls_high;
474 u32 nested_vmx_exit_ctls_low;
475 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_entry_ctls_low;
477 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800478 u32 nested_vmx_misc_low;
479 u32 nested_vmx_misc_high;
480 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700481 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800482 u64 nested_vmx_basic;
483 u64 nested_vmx_cr0_fixed0;
484 u64 nested_vmx_cr0_fixed1;
485 u64 nested_vmx_cr4_fixed0;
486 u64 nested_vmx_cr4_fixed1;
487 u64 nested_vmx_vmcs_enum;
Bandan Das27c42a12017-08-03 15:54:42 -0400488 u64 nested_vmx_vmfunc_controls;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300489};
490
Yang Zhang01e439b2013-04-11 19:25:12 +0800491#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800492#define POSTED_INTR_SN 1
493
Yang Zhang01e439b2013-04-11 19:25:12 +0800494/* Posted-Interrupt Descriptor */
495struct pi_desc {
496 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800497 union {
498 struct {
499 /* bit 256 - Outstanding Notification */
500 u16 on : 1,
501 /* bit 257 - Suppress Notification */
502 sn : 1,
503 /* bit 271:258 - Reserved */
504 rsvd_1 : 14;
505 /* bit 279:272 - Notification Vector */
506 u8 nv;
507 /* bit 287:280 - Reserved */
508 u8 rsvd_2;
509 /* bit 319:288 - Notification Destination */
510 u32 ndst;
511 };
512 u64 control;
513 };
514 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800515} __aligned(64);
516
Yang Zhanga20ed542013-04-11 19:25:15 +0800517static bool pi_test_and_set_on(struct pi_desc *pi_desc)
518{
519 return test_and_set_bit(POSTED_INTR_ON,
520 (unsigned long *)&pi_desc->control);
521}
522
523static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
524{
525 return test_and_clear_bit(POSTED_INTR_ON,
526 (unsigned long *)&pi_desc->control);
527}
528
529static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
530{
531 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
532}
533
Feng Wuebbfc762015-09-18 22:29:46 +0800534static inline void pi_clear_sn(struct pi_desc *pi_desc)
535{
536 return clear_bit(POSTED_INTR_SN,
537 (unsigned long *)&pi_desc->control);
538}
539
540static inline void pi_set_sn(struct pi_desc *pi_desc)
541{
542 return set_bit(POSTED_INTR_SN,
543 (unsigned long *)&pi_desc->control);
544}
545
Paolo Bonziniad361092016-09-20 16:15:05 +0200546static inline void pi_clear_on(struct pi_desc *pi_desc)
547{
548 clear_bit(POSTED_INTR_ON,
549 (unsigned long *)&pi_desc->control);
550}
551
Feng Wuebbfc762015-09-18 22:29:46 +0800552static inline int pi_test_on(struct pi_desc *pi_desc)
553{
554 return test_bit(POSTED_INTR_ON,
555 (unsigned long *)&pi_desc->control);
556}
557
558static inline int pi_test_sn(struct pi_desc *pi_desc)
559{
560 return test_bit(POSTED_INTR_SN,
561 (unsigned long *)&pi_desc->control);
562}
563
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000565 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300566 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300567 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300568 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200569 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200570 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300571 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400572 int nmsrs;
573 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800574 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400575#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300576 u64 msr_host_kernel_gs_base;
577 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400578#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200579 u32 vm_entry_controls_shadow;
580 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200581 u32 secondary_exec_control;
582
Nadav Har'Eld462b812011-05-24 15:26:10 +0300583 /*
584 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
585 * non-nested (L1) guest, it always points to vmcs01. For a nested
586 * guest (L2), it points to a different VMCS.
587 */
588 struct loaded_vmcs vmcs01;
589 struct loaded_vmcs *loaded_vmcs;
590 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300591 struct msr_autoload {
592 unsigned nr;
593 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
594 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
595 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400596 struct {
597 int loaded;
598 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300599#ifdef CONFIG_X86_64
600 u16 ds_sel, es_sel;
601#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200602 int gs_ldt_reload_needed;
603 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000604 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400605 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200606 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300607 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300608 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300609 struct kvm_segment segs[8];
610 } rmode;
611 struct {
612 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300613 struct kvm_save_segment {
614 u16 selector;
615 unsigned long base;
616 u32 limit;
617 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300618 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300619 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800620 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300621 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200622
Andi Kleena0861c02009-06-08 17:37:09 +0800623 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800624
Yang Zhang01e439b2013-04-11 19:25:12 +0800625 /* Posted interrupt descriptor */
626 struct pi_desc pi_desc;
627
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300628 /* Support for a guest hypervisor (nested VMX) */
629 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200630
631 /* Dynamic PLE window. */
632 int ple_window;
633 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800634
635 /* Support for PML */
636#define PML_ENTITY_NUM 512
637 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800638
Yunhong Jiang64672c92016-06-13 14:19:59 -0700639 /* apic deadline value in host tsc */
640 u64 hv_deadline_tsc;
641
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800642 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800643
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400769 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800771 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
772 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
773 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
774 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400775 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800776 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300777 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
778 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400779 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300780 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
781 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
782 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
783 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
784 FIELD64(GUEST_PDPTR0, guest_pdptr0),
785 FIELD64(GUEST_PDPTR1, guest_pdptr1),
786 FIELD64(GUEST_PDPTR2, guest_pdptr2),
787 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100788 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300789 FIELD64(HOST_IA32_PAT, host_ia32_pat),
790 FIELD64(HOST_IA32_EFER, host_ia32_efer),
791 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
792 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
793 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
794 FIELD(EXCEPTION_BITMAP, exception_bitmap),
795 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
796 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
797 FIELD(CR3_TARGET_COUNT, cr3_target_count),
798 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
799 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
800 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
801 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
802 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
803 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
804 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
805 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
806 FIELD(TPR_THRESHOLD, tpr_threshold),
807 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
808 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
809 FIELD(VM_EXIT_REASON, vm_exit_reason),
810 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
811 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
812 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
813 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
814 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
815 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
816 FIELD(GUEST_ES_LIMIT, guest_es_limit),
817 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
818 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
819 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
820 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
821 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
822 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
823 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
824 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
825 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
826 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
827 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
828 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
829 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
830 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
831 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
832 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
833 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
834 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
835 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
836 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
837 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100838 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300839 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
840 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
841 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
842 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
843 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
844 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
845 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
846 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
847 FIELD(EXIT_QUALIFICATION, exit_qualification),
848 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
849 FIELD(GUEST_CR0, guest_cr0),
850 FIELD(GUEST_CR3, guest_cr3),
851 FIELD(GUEST_CR4, guest_cr4),
852 FIELD(GUEST_ES_BASE, guest_es_base),
853 FIELD(GUEST_CS_BASE, guest_cs_base),
854 FIELD(GUEST_SS_BASE, guest_ss_base),
855 FIELD(GUEST_DS_BASE, guest_ds_base),
856 FIELD(GUEST_FS_BASE, guest_fs_base),
857 FIELD(GUEST_GS_BASE, guest_gs_base),
858 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
859 FIELD(GUEST_TR_BASE, guest_tr_base),
860 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
861 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
862 FIELD(GUEST_DR7, guest_dr7),
863 FIELD(GUEST_RSP, guest_rsp),
864 FIELD(GUEST_RIP, guest_rip),
865 FIELD(GUEST_RFLAGS, guest_rflags),
866 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
867 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
868 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
869 FIELD(HOST_CR0, host_cr0),
870 FIELD(HOST_CR3, host_cr3),
871 FIELD(HOST_CR4, host_cr4),
872 FIELD(HOST_FS_BASE, host_fs_base),
873 FIELD(HOST_GS_BASE, host_gs_base),
874 FIELD(HOST_TR_BASE, host_tr_base),
875 FIELD(HOST_GDTR_BASE, host_gdtr_base),
876 FIELD(HOST_IDTR_BASE, host_idtr_base),
877 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
878 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
879 FIELD(HOST_RSP, host_rsp),
880 FIELD(HOST_RIP, host_rip),
881};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300882
883static inline short vmcs_field_to_offset(unsigned long field)
884{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100885 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
886
887 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
888 vmcs_field_to_offset_table[field] == 0)
889 return -ENOENT;
890
Nadav Har'El22bd0352011-05-25 23:05:57 +0300891 return vmcs_field_to_offset_table[field];
892}
893
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
895{
David Matlack4f2777b2016-07-13 17:16:37 -0700896 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300897}
898
Peter Feiner995f00a2017-06-30 17:26:32 -0700899static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300900static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700901static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800902static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200903static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300904static void vmx_set_segment(struct kvm_vcpu *vcpu,
905 struct kvm_segment *var, int seg);
906static void vmx_get_segment(struct kvm_vcpu *vcpu,
907 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200908static bool guest_state_valid(struct kvm_vcpu *vcpu);
909static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300910static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300911static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800912static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200913static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
914static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
915static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
916 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300917
Avi Kivity6aa8b732006-12-10 02:21:36 -0800918static DEFINE_PER_CPU(struct vmcs *, vmxarea);
919static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300920/*
921 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
922 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
923 */
924static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800925
Feng Wubf9f6ac2015-09-18 22:29:55 +0800926/*
927 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
928 * can find which vCPU should be waken up.
929 */
930static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
931static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
932
Radim Krčmář23611332016-09-29 22:41:33 +0200933enum {
934 VMX_IO_BITMAP_A,
935 VMX_IO_BITMAP_B,
936 VMX_MSR_BITMAP_LEGACY,
937 VMX_MSR_BITMAP_LONGMODE,
938 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
939 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
940 VMX_MSR_BITMAP_LEGACY_X2APIC,
941 VMX_MSR_BITMAP_LONGMODE_X2APIC,
942 VMX_VMREAD_BITMAP,
943 VMX_VMWRITE_BITMAP,
944 VMX_BITMAP_NR
945};
946
947static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
948
949#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
950#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
951#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
952#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
953#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
954#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
955#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
956#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
957#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
958#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300959
Avi Kivity110312c2010-12-21 12:54:20 +0200960static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200961static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200962
Sheng Yang2384d2b2008-01-17 15:14:33 +0800963static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
964static DEFINE_SPINLOCK(vmx_vpid_lock);
965
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300966static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 int size;
968 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300969 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300971 u32 pin_based_exec_ctrl;
972 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800973 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300974 u32 vmexit_ctrl;
975 u32 vmentry_ctrl;
976} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977
Hannes Ederefff9e52008-11-28 17:02:06 +0100978static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800979 u32 ept;
980 u32 vpid;
981} vmx_capability;
982
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983#define VMX_SEGMENT_FIELD(seg) \
984 [VCPU_SREG_##seg] = { \
985 .selector = GUEST_##seg##_SELECTOR, \
986 .base = GUEST_##seg##_BASE, \
987 .limit = GUEST_##seg##_LIMIT, \
988 .ar_bytes = GUEST_##seg##_AR_BYTES, \
989 }
990
Mathias Krause772e0312012-08-30 01:30:19 +0200991static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992 unsigned selector;
993 unsigned base;
994 unsigned limit;
995 unsigned ar_bytes;
996} kvm_vmx_segment_fields[] = {
997 VMX_SEGMENT_FIELD(CS),
998 VMX_SEGMENT_FIELD(DS),
999 VMX_SEGMENT_FIELD(ES),
1000 VMX_SEGMENT_FIELD(FS),
1001 VMX_SEGMENT_FIELD(GS),
1002 VMX_SEGMENT_FIELD(SS),
1003 VMX_SEGMENT_FIELD(TR),
1004 VMX_SEGMENT_FIELD(LDTR),
1005};
1006
Avi Kivity26bb0982009-09-07 11:14:12 +03001007static u64 host_efer;
1008
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001009static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1010
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001011/*
Brian Gerst8c065852010-07-17 09:03:26 -04001012 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001013 * away by decrementing the array size.
1014 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001016#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001017 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001019 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001021
Jan Kiszka5bb16012016-02-09 20:14:21 +01001022static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023{
1024 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1025 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001026 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1027}
1028
Jan Kiszka6f054852016-02-09 20:15:18 +01001029static inline bool is_debug(u32 intr_info)
1030{
1031 return is_exception_n(intr_info, DB_VECTOR);
1032}
1033
1034static inline bool is_breakpoint(u32 intr_info)
1035{
1036 return is_exception_n(intr_info, BP_VECTOR);
1037}
1038
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039static inline bool is_page_fault(u32 intr_info)
1040{
1041 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001045{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001046 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001047}
1048
Gui Jianfeng31299942010-03-15 17:29:09 +08001049static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001050{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001051 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055{
1056 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1057 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001061{
1062 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1063 INTR_INFO_VALID_MASK)) ==
1064 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001068{
Sheng Yang04547152009-04-01 15:52:31 +08001069 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001070}
1071
Gui Jianfeng31299942010-03-15 17:29:09 +08001072static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001073{
Sheng Yang04547152009-04-01 15:52:31 +08001074 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001075}
1076
Paolo Bonzini35754c92015-07-29 12:05:37 +02001077static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001078{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001079 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001080}
1081
Gui Jianfeng31299942010-03-15 17:29:09 +08001082static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001083{
Sheng Yang04547152009-04-01 15:52:31 +08001084 return vmcs_config.cpu_based_exec_ctrl &
1085 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001086}
1087
Avi Kivity774ead32007-12-26 13:57:04 +02001088static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001089{
Sheng Yang04547152009-04-01 15:52:31 +08001090 return vmcs_config.cpu_based_2nd_exec_ctrl &
1091 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1092}
1093
Yang Zhang8d146952013-01-25 10:18:50 +08001094static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1098}
1099
Yang Zhang83d4c282013-01-25 10:18:49 +08001100static inline bool cpu_has_vmx_apic_register_virt(void)
1101{
1102 return vmcs_config.cpu_based_2nd_exec_ctrl &
1103 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1104}
1105
Yang Zhangc7c9c562013-01-25 10:18:51 +08001106static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1107{
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1110}
1111
Yunhong Jiang64672c92016-06-13 14:19:59 -07001112/*
1113 * Comment's format: document - errata name - stepping - processor name.
1114 * Refer from
1115 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1116 */
1117static u32 vmx_preemption_cpu_tfms[] = {
1118/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11190x000206E6,
1120/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1121/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1122/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11230x00020652,
1124/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11250x00020655,
1126/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1127/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1128/*
1129 * 320767.pdf - AAP86 - B1 -
1130 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1131 */
11320x000106E5,
1133/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11340x000106A0,
1135/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11360x000106A1,
1137/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11380x000106A4,
1139 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1140 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1141 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11420x000106A5,
1143};
1144
1145static inline bool cpu_has_broken_vmx_preemption_timer(void)
1146{
1147 u32 eax = cpuid_eax(0x00000001), i;
1148
1149 /* Clear the reserved bits */
1150 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001151 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001152 if (eax == vmx_preemption_cpu_tfms[i])
1153 return true;
1154
1155 return false;
1156}
1157
1158static inline bool cpu_has_vmx_preemption_timer(void)
1159{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001160 return vmcs_config.pin_based_exec_ctrl &
1161 PIN_BASED_VMX_PREEMPTION_TIMER;
1162}
1163
Yang Zhang01e439b2013-04-11 19:25:12 +08001164static inline bool cpu_has_vmx_posted_intr(void)
1165{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001166 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1167 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001168}
1169
1170static inline bool cpu_has_vmx_apicv(void)
1171{
1172 return cpu_has_vmx_apic_register_virt() &&
1173 cpu_has_vmx_virtual_intr_delivery() &&
1174 cpu_has_vmx_posted_intr();
1175}
1176
Sheng Yang04547152009-04-01 15:52:31 +08001177static inline bool cpu_has_vmx_flexpriority(void)
1178{
1179 return cpu_has_vmx_tpr_shadow() &&
1180 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001181}
1182
Marcelo Tosattie7997942009-06-11 12:07:40 -03001183static inline bool cpu_has_vmx_ept_execute_only(void)
1184{
Gui Jianfeng31299942010-03-15 17:29:09 +08001185 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001186}
1187
Marcelo Tosattie7997942009-06-11 12:07:40 -03001188static inline bool cpu_has_vmx_ept_2m_page(void)
1189{
Gui Jianfeng31299942010-03-15 17:29:09 +08001190 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001191}
1192
Sheng Yang878403b2010-01-05 19:02:29 +08001193static inline bool cpu_has_vmx_ept_1g_page(void)
1194{
Gui Jianfeng31299942010-03-15 17:29:09 +08001195 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001196}
1197
Sheng Yang4bc9b982010-06-02 14:05:24 +08001198static inline bool cpu_has_vmx_ept_4levels(void)
1199{
1200 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1201}
1202
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001203static inline bool cpu_has_vmx_ept_mt_wb(void)
1204{
1205 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1206}
1207
Yu Zhang855feb62017-08-24 20:27:55 +08001208static inline bool cpu_has_vmx_ept_5levels(void)
1209{
1210 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1211}
1212
Xudong Hao83c3a332012-05-28 19:33:35 +08001213static inline bool cpu_has_vmx_ept_ad_bits(void)
1214{
1215 return vmx_capability.ept & VMX_EPT_AD_BIT;
1216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001219{
Gui Jianfeng31299942010-03-15 17:29:09 +08001220 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001221}
1222
Gui Jianfeng31299942010-03-15 17:29:09 +08001223static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001224{
Gui Jianfeng31299942010-03-15 17:29:09 +08001225 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001226}
1227
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001228static inline bool cpu_has_vmx_invvpid_single(void)
1229{
1230 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1231}
1232
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001233static inline bool cpu_has_vmx_invvpid_global(void)
1234{
1235 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1236}
1237
Wanpeng Li08d839c2017-03-23 05:30:08 -07001238static inline bool cpu_has_vmx_invvpid(void)
1239{
1240 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1241}
1242
Gui Jianfeng31299942010-03-15 17:29:09 +08001243static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001244{
Sheng Yang04547152009-04-01 15:52:31 +08001245 return vmcs_config.cpu_based_2nd_exec_ctrl &
1246 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001247}
1248
Gui Jianfeng31299942010-03-15 17:29:09 +08001249static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001250{
1251 return vmcs_config.cpu_based_2nd_exec_ctrl &
1252 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1253}
1254
Gui Jianfeng31299942010-03-15 17:29:09 +08001255static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001256{
1257 return vmcs_config.cpu_based_2nd_exec_ctrl &
1258 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1259}
1260
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001261static inline bool cpu_has_vmx_basic_inout(void)
1262{
1263 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1264}
1265
Paolo Bonzini35754c92015-07-29 12:05:37 +02001266static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001267{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001268 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001269}
1270
Gui Jianfeng31299942010-03-15 17:29:09 +08001271static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001272{
Sheng Yang04547152009-04-01 15:52:31 +08001273 return vmcs_config.cpu_based_2nd_exec_ctrl &
1274 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001275}
1276
Gui Jianfeng31299942010-03-15 17:29:09 +08001277static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001278{
1279 return vmcs_config.cpu_based_2nd_exec_ctrl &
1280 SECONDARY_EXEC_RDTSCP;
1281}
1282
Mao, Junjiead756a12012-07-02 01:18:48 +00001283static inline bool cpu_has_vmx_invpcid(void)
1284{
1285 return vmcs_config.cpu_based_2nd_exec_ctrl &
1286 SECONDARY_EXEC_ENABLE_INVPCID;
1287}
1288
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001289static inline bool cpu_has_vmx_wbinvd_exit(void)
1290{
1291 return vmcs_config.cpu_based_2nd_exec_ctrl &
1292 SECONDARY_EXEC_WBINVD_EXITING;
1293}
1294
Abel Gordonabc4fc52013-04-18 14:35:25 +03001295static inline bool cpu_has_vmx_shadow_vmcs(void)
1296{
1297 u64 vmx_msr;
1298 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1299 /* check if the cpu supports writing r/o exit information fields */
1300 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1301 return false;
1302
1303 return vmcs_config.cpu_based_2nd_exec_ctrl &
1304 SECONDARY_EXEC_SHADOW_VMCS;
1305}
1306
Kai Huang843e4332015-01-28 10:54:28 +08001307static inline bool cpu_has_vmx_pml(void)
1308{
1309 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1310}
1311
Haozhong Zhang64903d62015-10-20 15:39:09 +08001312static inline bool cpu_has_vmx_tsc_scaling(void)
1313{
1314 return vmcs_config.cpu_based_2nd_exec_ctrl &
1315 SECONDARY_EXEC_TSC_SCALING;
1316}
1317
Bandan Das2a499e42017-08-03 15:54:41 -04001318static inline bool cpu_has_vmx_vmfunc(void)
1319{
1320 return vmcs_config.cpu_based_2nd_exec_ctrl &
1321 SECONDARY_EXEC_ENABLE_VMFUNC;
1322}
1323
Sheng Yang04547152009-04-01 15:52:31 +08001324static inline bool report_flexpriority(void)
1325{
1326 return flexpriority_enabled;
1327}
1328
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001329static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1330{
1331 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1332}
1333
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001334static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1335{
1336 return vmcs12->cpu_based_vm_exec_control & bit;
1337}
1338
1339static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1340{
1341 return (vmcs12->cpu_based_vm_exec_control &
1342 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1343 (vmcs12->secondary_vm_exec_control & bit);
1344}
1345
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001346static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001347{
1348 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1349}
1350
Jan Kiszkaf41245002014-03-07 20:03:13 +01001351static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1352{
1353 return vmcs12->pin_based_vm_exec_control &
1354 PIN_BASED_VMX_PREEMPTION_TIMER;
1355}
1356
Nadav Har'El155a97a2013-08-05 11:07:16 +03001357static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1358{
1359 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1360}
1361
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001362static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1363{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001364 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001365}
1366
Bandan Dasc5f983f2017-05-05 15:25:14 -04001367static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1368{
1369 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1370}
1371
Wincy Vanf2b93282015-02-03 23:56:03 +08001372static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1373{
1374 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1375}
1376
Wanpeng Li5c614b32015-10-13 09:18:36 -07001377static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1378{
1379 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1380}
1381
Wincy Van82f0dd42015-02-03 23:57:18 +08001382static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1383{
1384 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1385}
1386
Wincy Van608406e2015-02-03 23:57:51 +08001387static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1388{
1389 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1390}
1391
Wincy Van705699a2015-02-03 23:58:17 +08001392static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1393{
1394 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1395}
1396
Bandan Das27c42a12017-08-03 15:54:42 -04001397static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1398{
1399 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1400}
1401
Bandan Das41ab9372017-08-03 15:54:43 -04001402static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1403{
1404 return nested_cpu_has_vmfunc(vmcs12) &&
1405 (vmcs12->vm_function_control &
1406 VMX_VMFUNC_EPTP_SWITCHING);
1407}
1408
Jim Mattsonef85b672016-12-12 11:01:37 -08001409static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001410{
1411 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001412 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001413}
1414
Jan Kiszka533558b2014-01-04 18:47:20 +01001415static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1416 u32 exit_intr_info,
1417 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001418static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1419 struct vmcs12 *vmcs12,
1420 u32 reason, unsigned long qualification);
1421
Rusty Russell8b9cf982007-07-30 16:31:43 +10001422static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001423{
1424 int i;
1425
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001426 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001427 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001428 return i;
1429 return -1;
1430}
1431
Sheng Yang2384d2b2008-01-17 15:14:33 +08001432static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1433{
1434 struct {
1435 u64 vpid : 16;
1436 u64 rsvd : 48;
1437 u64 gva;
1438 } operand = { vpid, 0, gva };
1439
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001440 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001441 /* CF==1 or ZF==1 --> rc = -1 */
1442 "; ja 1f ; ud2 ; 1:"
1443 : : "a"(&operand), "c"(ext) : "cc", "memory");
1444}
1445
Sheng Yang14394422008-04-28 12:24:45 +08001446static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1447{
1448 struct {
1449 u64 eptp, gpa;
1450 } operand = {eptp, gpa};
1451
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001452 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001453 /* CF==1 or ZF==1 --> rc = -1 */
1454 "; ja 1f ; ud2 ; 1:\n"
1455 : : "a" (&operand), "c" (ext) : "cc", "memory");
1456}
1457
Avi Kivity26bb0982009-09-07 11:14:12 +03001458static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001459{
1460 int i;
1461
Rusty Russell8b9cf982007-07-30 16:31:43 +10001462 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001463 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001464 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001465 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001466}
1467
Avi Kivity6aa8b732006-12-10 02:21:36 -08001468static void vmcs_clear(struct vmcs *vmcs)
1469{
1470 u64 phys_addr = __pa(vmcs);
1471 u8 error;
1472
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001473 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001474 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001475 : "cc", "memory");
1476 if (error)
1477 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1478 vmcs, phys_addr);
1479}
1480
Nadav Har'Eld462b812011-05-24 15:26:10 +03001481static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1482{
1483 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001484 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1485 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001486 loaded_vmcs->cpu = -1;
1487 loaded_vmcs->launched = 0;
1488}
1489
Dongxiao Xu7725b892010-05-11 18:29:38 +08001490static void vmcs_load(struct vmcs *vmcs)
1491{
1492 u64 phys_addr = __pa(vmcs);
1493 u8 error;
1494
1495 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001496 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001497 : "cc", "memory");
1498 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001499 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001500 vmcs, phys_addr);
1501}
1502
Dave Young2965faa2015-09-09 15:38:55 -07001503#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001504/*
1505 * This bitmap is used to indicate whether the vmclear
1506 * operation is enabled on all cpus. All disabled by
1507 * default.
1508 */
1509static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1510
1511static inline void crash_enable_local_vmclear(int cpu)
1512{
1513 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1514}
1515
1516static inline void crash_disable_local_vmclear(int cpu)
1517{
1518 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1519}
1520
1521static inline int crash_local_vmclear_enabled(int cpu)
1522{
1523 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1524}
1525
1526static void crash_vmclear_local_loaded_vmcss(void)
1527{
1528 int cpu = raw_smp_processor_id();
1529 struct loaded_vmcs *v;
1530
1531 if (!crash_local_vmclear_enabled(cpu))
1532 return;
1533
1534 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1535 loaded_vmcss_on_cpu_link)
1536 vmcs_clear(v->vmcs);
1537}
1538#else
1539static inline void crash_enable_local_vmclear(int cpu) { }
1540static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001541#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001542
Nadav Har'Eld462b812011-05-24 15:26:10 +03001543static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001544{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001545 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001546 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001547
Nadav Har'Eld462b812011-05-24 15:26:10 +03001548 if (loaded_vmcs->cpu != cpu)
1549 return; /* vcpu migration can race with cpu offline */
1550 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001552 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001553 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001554
1555 /*
1556 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1557 * is before setting loaded_vmcs->vcpu to -1 which is done in
1558 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1559 * then adds the vmcs into percpu list before it is deleted.
1560 */
1561 smp_wmb();
1562
Nadav Har'Eld462b812011-05-24 15:26:10 +03001563 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001564 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001565}
1566
Nadav Har'Eld462b812011-05-24 15:26:10 +03001567static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001568{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001569 int cpu = loaded_vmcs->cpu;
1570
1571 if (cpu != -1)
1572 smp_call_function_single(cpu,
1573 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001574}
1575
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001576static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001577{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001578 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001579 return;
1580
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001581 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001582 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001583}
1584
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001585static inline void vpid_sync_vcpu_global(void)
1586{
1587 if (cpu_has_vmx_invvpid_global())
1588 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1589}
1590
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001591static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001592{
1593 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001594 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001595 else
1596 vpid_sync_vcpu_global();
1597}
1598
Sheng Yang14394422008-04-28 12:24:45 +08001599static inline void ept_sync_global(void)
1600{
1601 if (cpu_has_vmx_invept_global())
1602 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1603}
1604
1605static inline void ept_sync_context(u64 eptp)
1606{
Avi Kivity089d0342009-03-23 18:26:32 +02001607 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001608 if (cpu_has_vmx_invept_context())
1609 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1610 else
1611 ept_sync_global();
1612 }
1613}
1614
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001615static __always_inline void vmcs_check16(unsigned long field)
1616{
1617 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1618 "16-bit accessor invalid for 64-bit field");
1619 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1620 "16-bit accessor invalid for 64-bit high field");
1621 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1622 "16-bit accessor invalid for 32-bit high field");
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1624 "16-bit accessor invalid for natural width field");
1625}
1626
1627static __always_inline void vmcs_check32(unsigned long field)
1628{
1629 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1630 "32-bit accessor invalid for 16-bit field");
1631 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1632 "32-bit accessor invalid for natural width field");
1633}
1634
1635static __always_inline void vmcs_check64(unsigned long field)
1636{
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1638 "64-bit accessor invalid for 16-bit field");
1639 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1640 "64-bit accessor invalid for 64-bit high field");
1641 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1642 "64-bit accessor invalid for 32-bit field");
1643 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1644 "64-bit accessor invalid for natural width field");
1645}
1646
1647static __always_inline void vmcs_checkl(unsigned long field)
1648{
1649 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1650 "Natural width accessor invalid for 16-bit field");
1651 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1652 "Natural width accessor invalid for 64-bit field");
1653 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1654 "Natural width accessor invalid for 64-bit high field");
1655 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1656 "Natural width accessor invalid for 32-bit field");
1657}
1658
1659static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660{
Avi Kivity5e520e62011-05-15 10:13:12 -04001661 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662
Avi Kivity5e520e62011-05-15 10:13:12 -04001663 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1664 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001665 return value;
1666}
1667
Avi Kivity96304212011-05-15 10:13:13 -04001668static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 vmcs_check16(field);
1671 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672}
1673
Avi Kivity96304212011-05-15 10:13:13 -04001674static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001675{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676 vmcs_check32(field);
1677 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001678}
1679
Avi Kivity96304212011-05-15 10:13:13 -04001680static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001682 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001683#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001684 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001685#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687#endif
1688}
1689
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001690static __always_inline unsigned long vmcs_readl(unsigned long field)
1691{
1692 vmcs_checkl(field);
1693 return __vmcs_readl(field);
1694}
1695
Avi Kivitye52de1b2007-01-05 16:36:56 -08001696static noinline void vmwrite_error(unsigned long field, unsigned long value)
1697{
1698 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1699 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1700 dump_stack();
1701}
1702
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001703static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704{
1705 u8 error;
1706
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001707 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001708 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001709 if (unlikely(error))
1710 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711}
1712
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001715 vmcs_check16(field);
1716 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717}
1718
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001719static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001720{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721 vmcs_check32(field);
1722 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723}
1724
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001725static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001727 vmcs_check64(field);
1728 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001729#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001730 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001731 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001732#endif
1733}
1734
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001735static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001736{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001737 vmcs_checkl(field);
1738 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001739}
1740
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001741static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001742{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001743 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1744 "vmcs_clear_bits does not support 64-bit fields");
1745 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1746}
1747
1748static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1749{
1750 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1751 "vmcs_set_bits does not support 64-bit fields");
1752 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001753}
1754
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001755static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1756{
1757 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1758}
1759
Gleb Natapov2961e8762013-11-25 15:37:13 +02001760static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1761{
1762 vmcs_write32(VM_ENTRY_CONTROLS, val);
1763 vmx->vm_entry_controls_shadow = val;
1764}
1765
1766static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1767{
1768 if (vmx->vm_entry_controls_shadow != val)
1769 vm_entry_controls_init(vmx, val);
1770}
1771
1772static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1773{
1774 return vmx->vm_entry_controls_shadow;
1775}
1776
1777
1778static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1779{
1780 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1781}
1782
1783static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1784{
1785 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1786}
1787
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001788static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1789{
1790 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1791}
1792
Gleb Natapov2961e8762013-11-25 15:37:13 +02001793static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1794{
1795 vmcs_write32(VM_EXIT_CONTROLS, val);
1796 vmx->vm_exit_controls_shadow = val;
1797}
1798
1799static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1800{
1801 if (vmx->vm_exit_controls_shadow != val)
1802 vm_exit_controls_init(vmx, val);
1803}
1804
1805static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1806{
1807 return vmx->vm_exit_controls_shadow;
1808}
1809
1810
1811static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1812{
1813 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1814}
1815
1816static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1817{
1818 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1819}
1820
Avi Kivity2fb92db2011-04-27 19:42:18 +03001821static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1822{
1823 vmx->segment_cache.bitmask = 0;
1824}
1825
1826static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1827 unsigned field)
1828{
1829 bool ret;
1830 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1831
1832 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1833 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1834 vmx->segment_cache.bitmask = 0;
1835 }
1836 ret = vmx->segment_cache.bitmask & mask;
1837 vmx->segment_cache.bitmask |= mask;
1838 return ret;
1839}
1840
1841static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 u16 *p = &vmx->segment_cache.seg[seg].selector;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1846 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1847 return *p;
1848}
1849
1850static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1851{
1852 ulong *p = &vmx->segment_cache.seg[seg].base;
1853
1854 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1855 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1856 return *p;
1857}
1858
1859static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1860{
1861 u32 *p = &vmx->segment_cache.seg[seg].limit;
1862
1863 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1864 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1865 return *p;
1866}
1867
1868static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1869{
1870 u32 *p = &vmx->segment_cache.seg[seg].ar;
1871
1872 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1873 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1874 return *p;
1875}
1876
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001877static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1878{
1879 u32 eb;
1880
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001881 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001882 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001883 if ((vcpu->guest_debug &
1884 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1885 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1886 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001887 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001888 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001889 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001890 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001891
1892 /* When we are running a nested L2 guest and L1 specified for it a
1893 * certain exception bitmap, we must trap the same exceptions and pass
1894 * them to L1. When running L2, we will only handle the exceptions
1895 * specified above if L1 did not want them.
1896 */
1897 if (is_guest_mode(vcpu))
1898 eb |= get_vmcs12(vcpu)->exception_bitmap;
1899
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001900 vmcs_write32(EXCEPTION_BITMAP, eb);
1901}
1902
Gleb Natapov2961e8762013-11-25 15:37:13 +02001903static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1904 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001905{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001906 vm_entry_controls_clearbit(vmx, entry);
1907 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001908}
1909
Avi Kivity61d2ef22010-04-28 16:40:38 +03001910static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1911{
1912 unsigned i;
1913 struct msr_autoload *m = &vmx->msr_autoload;
1914
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001915 switch (msr) {
1916 case MSR_EFER:
1917 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001918 clear_atomic_switch_msr_special(vmx,
1919 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001920 VM_EXIT_LOAD_IA32_EFER);
1921 return;
1922 }
1923 break;
1924 case MSR_CORE_PERF_GLOBAL_CTRL:
1925 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001926 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001927 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1928 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1929 return;
1930 }
1931 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001932 }
1933
Avi Kivity61d2ef22010-04-28 16:40:38 +03001934 for (i = 0; i < m->nr; ++i)
1935 if (m->guest[i].index == msr)
1936 break;
1937
1938 if (i == m->nr)
1939 return;
1940 --m->nr;
1941 m->guest[i] = m->guest[m->nr];
1942 m->host[i] = m->host[m->nr];
1943 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1944 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1945}
1946
Gleb Natapov2961e8762013-11-25 15:37:13 +02001947static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1948 unsigned long entry, unsigned long exit,
1949 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1950 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001951{
1952 vmcs_write64(guest_val_vmcs, guest_val);
1953 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001954 vm_entry_controls_setbit(vmx, entry);
1955 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001956}
1957
Avi Kivity61d2ef22010-04-28 16:40:38 +03001958static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1959 u64 guest_val, u64 host_val)
1960{
1961 unsigned i;
1962 struct msr_autoload *m = &vmx->msr_autoload;
1963
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001964 switch (msr) {
1965 case MSR_EFER:
1966 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001967 add_atomic_switch_msr_special(vmx,
1968 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001969 VM_EXIT_LOAD_IA32_EFER,
1970 GUEST_IA32_EFER,
1971 HOST_IA32_EFER,
1972 guest_val, host_val);
1973 return;
1974 }
1975 break;
1976 case MSR_CORE_PERF_GLOBAL_CTRL:
1977 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001978 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001979 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1980 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1981 GUEST_IA32_PERF_GLOBAL_CTRL,
1982 HOST_IA32_PERF_GLOBAL_CTRL,
1983 guest_val, host_val);
1984 return;
1985 }
1986 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001987 case MSR_IA32_PEBS_ENABLE:
1988 /* PEBS needs a quiescent period after being disabled (to write
1989 * a record). Disabling PEBS through VMX MSR swapping doesn't
1990 * provide that period, so a CPU could write host's record into
1991 * guest's memory.
1992 */
1993 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001994 }
1995
Avi Kivity61d2ef22010-04-28 16:40:38 +03001996 for (i = 0; i < m->nr; ++i)
1997 if (m->guest[i].index == msr)
1998 break;
1999
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002000 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002001 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002002 "Can't add msr %x\n", msr);
2003 return;
2004 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03002005 ++m->nr;
2006 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2007 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2008 }
2009
2010 m->guest[i].index = msr;
2011 m->guest[i].value = guest_val;
2012 m->host[i].index = msr;
2013 m->host[i].value = host_val;
2014}
2015
Avi Kivity92c0d902009-10-29 11:00:16 +02002016static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002017{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002018 u64 guest_efer = vmx->vcpu.arch.efer;
2019 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002021 if (!enable_ept) {
2022 /*
2023 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2024 * host CPUID is more efficient than testing guest CPUID
2025 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2026 */
2027 if (boot_cpu_has(X86_FEATURE_SMEP))
2028 guest_efer |= EFER_NX;
2029 else if (!(guest_efer & EFER_NX))
2030 ignore_bits |= EFER_NX;
2031 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002032
Avi Kivity51c6cf62007-08-29 03:48:05 +03002033 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002034 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002035 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002036 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002037#ifdef CONFIG_X86_64
2038 ignore_bits |= EFER_LMA | EFER_LME;
2039 /* SCE is meaningful only in long mode on Intel */
2040 if (guest_efer & EFER_LMA)
2041 ignore_bits &= ~(u64)EFER_SCE;
2042#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002043
2044 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002045
2046 /*
2047 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2048 * On CPUs that support "load IA32_EFER", always switch EFER
2049 * atomically, since it's faster than switching it manually.
2050 */
2051 if (cpu_has_load_ia32_efer ||
2052 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002053 if (!(guest_efer & EFER_LMA))
2054 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002055 if (guest_efer != host_efer)
2056 add_atomic_switch_msr(vmx, MSR_EFER,
2057 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002058 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002059 } else {
2060 guest_efer &= ~ignore_bits;
2061 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002062
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002063 vmx->guest_msrs[efer_offset].data = guest_efer;
2064 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2065
2066 return true;
2067 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002068}
2069
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002070#ifdef CONFIG_X86_32
2071/*
2072 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2073 * VMCS rather than the segment table. KVM uses this helper to figure
2074 * out the current bases to poke them into the VMCS before entry.
2075 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076static unsigned long segment_base(u16 selector)
2077{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002078 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079 unsigned long v;
2080
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002081 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002082 return 0;
2083
Thomas Garnier45fc8752017-03-14 10:05:08 -07002084 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002085
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002086 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002087 u16 ldt_selector = kvm_read_ldt();
2088
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002089 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002090 return 0;
2091
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002092 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002093 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002094 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002095 return v;
2096}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002097#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002098
Avi Kivity04d2cc72007-09-10 18:10:54 +03002099static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002100{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002101 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002102 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002103
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002104 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002105 return;
2106
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002107 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002108 /*
2109 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2110 * allow segment selectors with cpl > 0 or ti == 1.
2111 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002112 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002113 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002114 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002115 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002116 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002117 vmx->host_state.fs_reload_needed = 0;
2118 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002119 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002120 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002121 }
Avi Kivity9581d442010-10-19 16:46:55 +02002122 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002123 if (!(vmx->host_state.gs_sel & 7))
2124 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002125 else {
2126 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002127 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002128 }
2129
2130#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002131 savesegment(ds, vmx->host_state.ds_sel);
2132 savesegment(es, vmx->host_state.es_sel);
2133#endif
2134
2135#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002136 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2137 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2138#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002139 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2140 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002141#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002142
2143#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002144 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2145 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002146 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002147#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002148 if (boot_cpu_has(X86_FEATURE_MPX))
2149 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002150 for (i = 0; i < vmx->save_nmsrs; ++i)
2151 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002152 vmx->guest_msrs[i].data,
2153 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002154}
2155
Avi Kivitya9b21b62008-06-24 11:48:49 +03002156static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002157{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002158 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002159 return;
2160
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002161 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002162 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002163#ifdef CONFIG_X86_64
2164 if (is_long_mode(&vmx->vcpu))
2165 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2166#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002167 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002168 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002169#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002170 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002171#else
2172 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002173#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002174 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002175 if (vmx->host_state.fs_reload_needed)
2176 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002177#ifdef CONFIG_X86_64
2178 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2179 loadsegment(ds, vmx->host_state.ds_sel);
2180 loadsegment(es, vmx->host_state.es_sel);
2181 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002182#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002183 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002184#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002185 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002186#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002187 if (vmx->host_state.msr_host_bndcfgs)
2188 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002189 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002190}
2191
Avi Kivitya9b21b62008-06-24 11:48:49 +03002192static void vmx_load_host_state(struct vcpu_vmx *vmx)
2193{
2194 preempt_disable();
2195 __vmx_load_host_state(vmx);
2196 preempt_enable();
2197}
2198
Feng Wu28b835d2015-09-18 22:29:54 +08002199static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2200{
2201 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2202 struct pi_desc old, new;
2203 unsigned int dest;
2204
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002205 /*
2206 * In case of hot-plug or hot-unplug, we may have to undo
2207 * vmx_vcpu_pi_put even if there is no assigned device. And we
2208 * always keep PI.NDST up to date for simplicity: it makes the
2209 * code easier, and CPU migration is not a fast path.
2210 */
2211 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002212 return;
2213
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002214 /*
2215 * First handle the simple case where no cmpxchg is necessary; just
2216 * allow posting non-urgent interrupts.
2217 *
2218 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2219 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2220 * expects the VCPU to be on the blocked_vcpu_list that matches
2221 * PI.NDST.
2222 */
2223 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2224 vcpu->cpu == cpu) {
2225 pi_clear_sn(pi_desc);
2226 return;
2227 }
2228
2229 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002230 do {
2231 old.control = new.control = pi_desc->control;
2232
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002233 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002234
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002235 if (x2apic_enabled())
2236 new.ndst = dest;
2237 else
2238 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002239
Feng Wu28b835d2015-09-18 22:29:54 +08002240 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02002241 } while (cmpxchg64(&pi_desc->control, old.control,
2242 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002243}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002244
Peter Feinerc95ba922016-08-17 09:36:47 -07002245static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2246{
2247 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2248 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2249}
2250
Avi Kivity6aa8b732006-12-10 02:21:36 -08002251/*
2252 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2253 * vcpu mutex is already taken.
2254 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002255static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002256{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002257 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002258 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002260 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002261 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002262 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002263 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002264
2265 /*
2266 * Read loaded_vmcs->cpu should be before fetching
2267 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2268 * See the comments in __loaded_vmcs_clear().
2269 */
2270 smp_rmb();
2271
Nadav Har'Eld462b812011-05-24 15:26:10 +03002272 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2273 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002274 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002275 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002276 }
2277
2278 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2279 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2280 vmcs_load(vmx->loaded_vmcs->vmcs);
2281 }
2282
2283 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002284 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002285 unsigned long sysenter_esp;
2286
2287 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002288
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289 /*
2290 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002291 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002292 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002293 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01002294 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002295 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002296
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002297 /*
2298 * VM exits change the host TR limit to 0x67 after a VM
2299 * exit. This is okay, since 0x67 covers everything except
2300 * the IO bitmap and have have code to handle the IO bitmap
2301 * being lost after a VM exit.
2302 */
2303 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2304
Avi Kivity6aa8b732006-12-10 02:21:36 -08002305 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2306 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002307
Nadav Har'Eld462b812011-05-24 15:26:10 +03002308 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002309 }
Feng Wu28b835d2015-09-18 22:29:54 +08002310
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002311 /* Setup TSC multiplier */
2312 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002313 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2314 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002315
Feng Wu28b835d2015-09-18 22:29:54 +08002316 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002317 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002318}
2319
2320static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2321{
2322 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2323
2324 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002325 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2326 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002327 return;
2328
2329 /* Set SN when the vCPU is preempted */
2330 if (vcpu->preempted)
2331 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002332}
2333
2334static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2335{
Feng Wu28b835d2015-09-18 22:29:54 +08002336 vmx_vcpu_pi_put(vcpu);
2337
Avi Kivitya9b21b62008-06-24 11:48:49 +03002338 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002339}
2340
Wanpeng Lif244dee2017-07-20 01:11:54 -07002341static bool emulation_required(struct kvm_vcpu *vcpu)
2342{
2343 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2344}
2345
Avi Kivityedcafe32009-12-30 18:07:40 +02002346static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2347
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002348/*
2349 * Return the cr0 value that a nested guest would read. This is a combination
2350 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2351 * its hypervisor (cr0_read_shadow).
2352 */
2353static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2354{
2355 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2356 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2357}
2358static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2359{
2360 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2361 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2362}
2363
Avi Kivity6aa8b732006-12-10 02:21:36 -08002364static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2365{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002366 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002367
Avi Kivity6de12732011-03-07 12:51:22 +02002368 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2369 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2370 rflags = vmcs_readl(GUEST_RFLAGS);
2371 if (to_vmx(vcpu)->rmode.vm86_active) {
2372 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2373 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2374 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2375 }
2376 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002377 }
Avi Kivity6de12732011-03-07 12:51:22 +02002378 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002379}
2380
2381static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2382{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002383 unsigned long old_rflags = vmx_get_rflags(vcpu);
2384
Avi Kivity6de12732011-03-07 12:51:22 +02002385 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2386 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002387 if (to_vmx(vcpu)->rmode.vm86_active) {
2388 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002389 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002390 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002391 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002392
2393 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2394 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002395}
2396
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002397static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002398{
2399 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2400 int ret = 0;
2401
2402 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002403 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002404 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002405 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002407 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002408}
2409
2410static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2411{
2412 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2413 u32 interruptibility = interruptibility_old;
2414
2415 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2416
Jan Kiszka48005f62010-02-19 19:38:07 +01002417 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002418 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002419 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002420 interruptibility |= GUEST_INTR_STATE_STI;
2421
2422 if ((interruptibility != interruptibility_old))
2423 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2424}
2425
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2427{
2428 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002429
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002430 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002431 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002432 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002433
Glauber Costa2809f5d2009-05-12 16:21:05 -04002434 /* skipping an emulated instruction also counts */
2435 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002436}
2437
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002438static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2439 unsigned long exit_qual)
2440{
2441 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2442 unsigned int nr = vcpu->arch.exception.nr;
2443 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2444
2445 if (vcpu->arch.exception.has_error_code) {
2446 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2447 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2448 }
2449
2450 if (kvm_exception_is_soft(nr))
2451 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2452 else
2453 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2454
2455 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2456 vmx_get_nmi_mask(vcpu))
2457 intr_info |= INTR_INFO_UNBLOCK_NMI;
2458
2459 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2460}
2461
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002462/*
2463 * KVM wants to inject page-faults which it got to the guest. This function
2464 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002465 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002466static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002467{
2468 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002469 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002470
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002471 if (nr == PF_VECTOR) {
2472 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002473 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002474 return 1;
2475 }
2476 /*
2477 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2478 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2479 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2480 * can be written only when inject_pending_event runs. This should be
2481 * conditional on a new capability---if the capability is disabled,
2482 * kvm_multiple_exception would write the ancillary information to
2483 * CR2 or DR6, for backwards ABI-compatibility.
2484 */
2485 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2486 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002487 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002488 return 1;
2489 }
2490 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002491 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002492 if (nr == DB_VECTOR)
2493 *exit_qual = vcpu->arch.dr6;
2494 else
2495 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002496 return 1;
2497 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002498 }
2499
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002500 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002501}
2502
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002503static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002504{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002505 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002506 unsigned nr = vcpu->arch.exception.nr;
2507 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002508 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002509 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002510
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002511 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002512 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002513 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2514 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002515
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002516 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002517 int inc_eip = 0;
2518 if (kvm_exception_is_soft(nr))
2519 inc_eip = vcpu->arch.event_exit_inst_len;
2520 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002521 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002522 return;
2523 }
2524
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002525 if (kvm_exception_is_soft(nr)) {
2526 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2527 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002528 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2529 } else
2530 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2531
2532 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002533}
2534
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002535static bool vmx_rdtscp_supported(void)
2536{
2537 return cpu_has_vmx_rdtscp();
2538}
2539
Mao, Junjiead756a12012-07-02 01:18:48 +00002540static bool vmx_invpcid_supported(void)
2541{
2542 return cpu_has_vmx_invpcid() && enable_ept;
2543}
2544
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545/*
Eddie Donga75beee2007-05-17 18:55:15 +03002546 * Swap MSR entry in host/guest MSR entry array.
2547 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002548static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002549{
Avi Kivity26bb0982009-09-07 11:14:12 +03002550 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002551
2552 tmp = vmx->guest_msrs[to];
2553 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2554 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002555}
2556
Yang Zhang8d146952013-01-25 10:18:50 +08002557static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2558{
2559 unsigned long *msr_bitmap;
2560
Wincy Van670125b2015-03-04 14:31:56 +08002561 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002562 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002563 else if (cpu_has_secondary_exec_ctrls() &&
2564 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2565 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002566 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2567 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002568 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2569 else
2570 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2571 } else {
2572 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002573 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2574 else
2575 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002576 }
Yang Zhang8d146952013-01-25 10:18:50 +08002577 } else {
2578 if (is_long_mode(vcpu))
2579 msr_bitmap = vmx_msr_bitmap_longmode;
2580 else
2581 msr_bitmap = vmx_msr_bitmap_legacy;
2582 }
2583
2584 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2585}
2586
Eddie Donga75beee2007-05-17 18:55:15 +03002587/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002588 * Set up the vmcs to automatically save and restore system
2589 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2590 * mode, as fiddling with msrs is very expensive.
2591 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002592static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002593{
Avi Kivity26bb0982009-09-07 11:14:12 +03002594 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002595
Eddie Donga75beee2007-05-17 18:55:15 +03002596 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002597#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002598 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002599 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002600 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002601 move_msr_up(vmx, index, save_nmsrs++);
2602 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002603 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002604 move_msr_up(vmx, index, save_nmsrs++);
2605 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002606 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002607 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002608 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002609 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002610 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002611 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002612 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002613 * if efer.sce is enabled.
2614 */
Brian Gerst8c065852010-07-17 09:03:26 -04002615 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002616 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002617 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002618 }
Eddie Donga75beee2007-05-17 18:55:15 +03002619#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002620 index = __find_msr_index(vmx, MSR_EFER);
2621 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002622 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002623
Avi Kivity26bb0982009-09-07 11:14:12 +03002624 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002625
Yang Zhang8d146952013-01-25 10:18:50 +08002626 if (cpu_has_vmx_msr_bitmap())
2627 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002628}
2629
2630/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002632 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2633 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002635static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636{
2637 u64 host_tsc, tsc_offset;
2638
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002639 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002641 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642}
2643
2644/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002645 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002647static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002649 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002650 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002651 * We're here if L1 chose not to trap WRMSR to TSC. According
2652 * to the spec, this should set L1's TSC; The offset that L1
2653 * set for L2 remains unchanged, and still needs to be added
2654 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002655 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002656 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002657 /* recalculate vmcs02.TSC_OFFSET: */
2658 vmcs12 = get_vmcs12(vcpu);
2659 vmcs_write64(TSC_OFFSET, offset +
2660 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2661 vmcs12->tsc_offset : 0));
2662 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002663 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2664 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002665 vmcs_write64(TSC_OFFSET, offset);
2666 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Nadav Har'El801d3422011-05-25 23:02:23 +03002669/*
2670 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2671 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2672 * all guests if the "nested" module option is off, and can also be disabled
2673 * for a single guest by disabling its VMX cpuid bit.
2674 */
2675static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2676{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002677 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002678}
2679
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002681 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2682 * returned for the various VMX controls MSRs when nested VMX is enabled.
2683 * The same values should also be used to verify that vmcs12 control fields are
2684 * valid during nested entry from L1 to L2.
2685 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2686 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2687 * bit in the high half is on if the corresponding bit in the control field
2688 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002689 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002690static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691{
2692 /*
2693 * Note that as a general rule, the high half of the MSRs (bits in
2694 * the control fields which may be 1) should be initialized by the
2695 * intersection of the underlying hardware's MSR (i.e., features which
2696 * can be supported) and the list of features we want to expose -
2697 * because they are known to be properly supported in our code.
2698 * Also, usually, the low half of the MSRs (bits which must be 1) can
2699 * be set to 0, meaning that L1 may turn off any of these bits. The
2700 * reason is that if one of these bits is necessary, it will appear
2701 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2702 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002703 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002704 * These rules have exceptions below.
2705 */
2706
2707 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002708 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002709 vmx->nested.nested_vmx_pinbased_ctls_low,
2710 vmx->nested.nested_vmx_pinbased_ctls_high);
2711 vmx->nested.nested_vmx_pinbased_ctls_low |=
2712 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2713 vmx->nested.nested_vmx_pinbased_ctls_high &=
2714 PIN_BASED_EXT_INTR_MASK |
2715 PIN_BASED_NMI_EXITING |
2716 PIN_BASED_VIRTUAL_NMIS;
2717 vmx->nested.nested_vmx_pinbased_ctls_high |=
2718 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002719 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002720 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002721 vmx->nested.nested_vmx_pinbased_ctls_high |=
2722 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002723
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002724 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002725 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002726 vmx->nested.nested_vmx_exit_ctls_low,
2727 vmx->nested.nested_vmx_exit_ctls_high);
2728 vmx->nested.nested_vmx_exit_ctls_low =
2729 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002730
Wincy Vanb9c237b2015-02-03 23:56:30 +08002731 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002732#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002733 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002734#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002735 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_exit_ctls_high |=
2737 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002738 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002739 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2740
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002741 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002743
Jan Kiszka2996fca2014-06-16 13:59:43 +02002744 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002745 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002746
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002747 /* entry controls */
2748 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002749 vmx->nested.nested_vmx_entry_ctls_low,
2750 vmx->nested.nested_vmx_entry_ctls_high);
2751 vmx->nested.nested_vmx_entry_ctls_low =
2752 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2753 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002754#ifdef CONFIG_X86_64
2755 VM_ENTRY_IA32E_MODE |
2756#endif
2757 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002758 vmx->nested.nested_vmx_entry_ctls_high |=
2759 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002760 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002761 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002762
Jan Kiszka2996fca2014-06-16 13:59:43 +02002763 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002764 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002765
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002766 /* cpu-based controls */
2767 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002768 vmx->nested.nested_vmx_procbased_ctls_low,
2769 vmx->nested.nested_vmx_procbased_ctls_high);
2770 vmx->nested.nested_vmx_procbased_ctls_low =
2771 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2772 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002773 CPU_BASED_VIRTUAL_INTR_PENDING |
2774 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002775 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2776 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2777 CPU_BASED_CR3_STORE_EXITING |
2778#ifdef CONFIG_X86_64
2779 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2780#endif
2781 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002782 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2783 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2784 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2785 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002786 /*
2787 * We can allow some features even when not supported by the
2788 * hardware. For example, L1 can specify an MSR bitmap - and we
2789 * can use it to avoid exits to L1 - even when L0 runs L2
2790 * without MSR bitmaps.
2791 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002792 vmx->nested.nested_vmx_procbased_ctls_high |=
2793 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002794 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002795
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002796 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002797 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002798 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2799
Paolo Bonzini80154d72017-08-24 13:55:35 +02002800 /*
2801 * secondary cpu-based controls. Do not include those that
2802 * depend on CPUID bits, they are added later by vmx_cpuid_update.
2803 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002804 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002805 vmx->nested.nested_vmx_secondary_ctls_low,
2806 vmx->nested.nested_vmx_secondary_ctls_high);
2807 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2808 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002809 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002810 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002811 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002812 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002813 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02002814 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002815
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002816 if (enable_ept) {
2817 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002818 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002819 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002820 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002821 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002822 if (cpu_has_vmx_ept_execute_only())
2823 vmx->nested.nested_vmx_ept_caps |=
2824 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002825 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002826 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002827 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2828 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002829 if (enable_ept_ad_bits) {
2830 vmx->nested.nested_vmx_secondary_ctls_high |=
2831 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002832 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002833 }
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002834 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002835 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002836
Bandan Das27c42a12017-08-03 15:54:42 -04002837 if (cpu_has_vmx_vmfunc()) {
2838 vmx->nested.nested_vmx_secondary_ctls_high |=
2839 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04002840 /*
2841 * Advertise EPTP switching unconditionally
2842 * since we emulate it
2843 */
2844 vmx->nested.nested_vmx_vmfunc_controls =
2845 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04002846 }
2847
Paolo Bonzinief697a72016-03-18 16:58:38 +01002848 /*
2849 * Old versions of KVM use the single-context version without
2850 * checking for support, so declare that it is supported even
2851 * though it is treated as global context. The alternative is
2852 * not failing the single-context invvpid, and it is worse.
2853 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002854 if (enable_vpid) {
2855 vmx->nested.nested_vmx_secondary_ctls_high |=
2856 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002857 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002858 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002859 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002860 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002861
Radim Krčmář0790ec12015-03-17 14:02:32 +01002862 if (enable_unrestricted_guest)
2863 vmx->nested.nested_vmx_secondary_ctls_high |=
2864 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2865
Jan Kiszkac18911a2013-03-13 16:06:41 +01002866 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002867 rdmsr(MSR_IA32_VMX_MISC,
2868 vmx->nested.nested_vmx_misc_low,
2869 vmx->nested.nested_vmx_misc_high);
2870 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2871 vmx->nested.nested_vmx_misc_low |=
2872 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002873 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002874 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002875
2876 /*
2877 * This MSR reports some information about VMX support. We
2878 * should return information about the VMX we emulate for the
2879 * guest, and the VMCS structure we give it - not about the
2880 * VMX support of the underlying hardware.
2881 */
2882 vmx->nested.nested_vmx_basic =
2883 VMCS12_REVISION |
2884 VMX_BASIC_TRUE_CTLS |
2885 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2886 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2887
2888 if (cpu_has_vmx_basic_inout())
2889 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2890
2891 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002892 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002893 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2894 * We picked the standard core2 setting.
2895 */
2896#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2897#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2898 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002899 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002900
2901 /* These MSRs specify bits which the guest must keep fixed off. */
2902 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2903 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002904
2905 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2906 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002907}
2908
David Matlack38991522016-11-29 18:14:08 -08002909/*
2910 * if fixed0[i] == 1: val[i] must be 1
2911 * if fixed1[i] == 0: val[i] must be 0
2912 */
2913static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2914{
2915 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002916}
2917
2918static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2919{
David Matlack38991522016-11-29 18:14:08 -08002920 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002921}
2922
2923static inline u64 vmx_control_msr(u32 low, u32 high)
2924{
2925 return low | ((u64)high << 32);
2926}
2927
David Matlack62cc6b9d2016-11-29 18:14:07 -08002928static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2929{
2930 superset &= mask;
2931 subset &= mask;
2932
2933 return (superset | subset) == superset;
2934}
2935
2936static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2937{
2938 const u64 feature_and_reserved =
2939 /* feature (except bit 48; see below) */
2940 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2941 /* reserved */
2942 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2943 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2944
2945 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2946 return -EINVAL;
2947
2948 /*
2949 * KVM does not emulate a version of VMX that constrains physical
2950 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2951 */
2952 if (data & BIT_ULL(48))
2953 return -EINVAL;
2954
2955 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2956 vmx_basic_vmcs_revision_id(data))
2957 return -EINVAL;
2958
2959 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2960 return -EINVAL;
2961
2962 vmx->nested.nested_vmx_basic = data;
2963 return 0;
2964}
2965
2966static int
2967vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2968{
2969 u64 supported;
2970 u32 *lowp, *highp;
2971
2972 switch (msr_index) {
2973 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2974 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2975 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2976 break;
2977 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2978 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2979 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2980 break;
2981 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2982 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2983 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2984 break;
2985 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2986 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2987 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2988 break;
2989 case MSR_IA32_VMX_PROCBASED_CTLS2:
2990 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2991 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2992 break;
2993 default:
2994 BUG();
2995 }
2996
2997 supported = vmx_control_msr(*lowp, *highp);
2998
2999 /* Check must-be-1 bits are still 1. */
3000 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3001 return -EINVAL;
3002
3003 /* Check must-be-0 bits are still 0. */
3004 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3005 return -EINVAL;
3006
3007 *lowp = data;
3008 *highp = data >> 32;
3009 return 0;
3010}
3011
3012static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3013{
3014 const u64 feature_and_reserved_bits =
3015 /* feature */
3016 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3017 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3018 /* reserved */
3019 GENMASK_ULL(13, 9) | BIT_ULL(31);
3020 u64 vmx_misc;
3021
3022 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3023 vmx->nested.nested_vmx_misc_high);
3024
3025 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3026 return -EINVAL;
3027
3028 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3029 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3030 vmx_misc_preemption_timer_rate(data) !=
3031 vmx_misc_preemption_timer_rate(vmx_misc))
3032 return -EINVAL;
3033
3034 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3035 return -EINVAL;
3036
3037 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3038 return -EINVAL;
3039
3040 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3041 return -EINVAL;
3042
3043 vmx->nested.nested_vmx_misc_low = data;
3044 vmx->nested.nested_vmx_misc_high = data >> 32;
3045 return 0;
3046}
3047
3048static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3049{
3050 u64 vmx_ept_vpid_cap;
3051
3052 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3053 vmx->nested.nested_vmx_vpid_caps);
3054
3055 /* Every bit is either reserved or a feature bit. */
3056 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3057 return -EINVAL;
3058
3059 vmx->nested.nested_vmx_ept_caps = data;
3060 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3061 return 0;
3062}
3063
3064static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3065{
3066 u64 *msr;
3067
3068 switch (msr_index) {
3069 case MSR_IA32_VMX_CR0_FIXED0:
3070 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3071 break;
3072 case MSR_IA32_VMX_CR4_FIXED0:
3073 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3074 break;
3075 default:
3076 BUG();
3077 }
3078
3079 /*
3080 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3081 * must be 1 in the restored value.
3082 */
3083 if (!is_bitwise_subset(data, *msr, -1ULL))
3084 return -EINVAL;
3085
3086 *msr = data;
3087 return 0;
3088}
3089
3090/*
3091 * Called when userspace is restoring VMX MSRs.
3092 *
3093 * Returns 0 on success, non-0 otherwise.
3094 */
3095static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3096{
3097 struct vcpu_vmx *vmx = to_vmx(vcpu);
3098
3099 switch (msr_index) {
3100 case MSR_IA32_VMX_BASIC:
3101 return vmx_restore_vmx_basic(vmx, data);
3102 case MSR_IA32_VMX_PINBASED_CTLS:
3103 case MSR_IA32_VMX_PROCBASED_CTLS:
3104 case MSR_IA32_VMX_EXIT_CTLS:
3105 case MSR_IA32_VMX_ENTRY_CTLS:
3106 /*
3107 * The "non-true" VMX capability MSRs are generated from the
3108 * "true" MSRs, so we do not support restoring them directly.
3109 *
3110 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3111 * should restore the "true" MSRs with the must-be-1 bits
3112 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3113 * DEFAULT SETTINGS".
3114 */
3115 return -EINVAL;
3116 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3117 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3118 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3119 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3120 case MSR_IA32_VMX_PROCBASED_CTLS2:
3121 return vmx_restore_control_msr(vmx, msr_index, data);
3122 case MSR_IA32_VMX_MISC:
3123 return vmx_restore_vmx_misc(vmx, data);
3124 case MSR_IA32_VMX_CR0_FIXED0:
3125 case MSR_IA32_VMX_CR4_FIXED0:
3126 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3127 case MSR_IA32_VMX_CR0_FIXED1:
3128 case MSR_IA32_VMX_CR4_FIXED1:
3129 /*
3130 * These MSRs are generated based on the vCPU's CPUID, so we
3131 * do not support restoring them directly.
3132 */
3133 return -EINVAL;
3134 case MSR_IA32_VMX_EPT_VPID_CAP:
3135 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3136 case MSR_IA32_VMX_VMCS_ENUM:
3137 vmx->nested.nested_vmx_vmcs_enum = data;
3138 return 0;
3139 default:
3140 /*
3141 * The rest of the VMX capability MSRs do not support restore.
3142 */
3143 return -EINVAL;
3144 }
3145}
3146
Jan Kiszkacae50132014-01-04 18:47:22 +01003147/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003148static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3149{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003150 struct vcpu_vmx *vmx = to_vmx(vcpu);
3151
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003152 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003153 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003154 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003155 break;
3156 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3157 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003158 *pdata = vmx_control_msr(
3159 vmx->nested.nested_vmx_pinbased_ctls_low,
3160 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003161 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3162 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003163 break;
3164 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3165 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003166 *pdata = vmx_control_msr(
3167 vmx->nested.nested_vmx_procbased_ctls_low,
3168 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003169 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3170 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003171 break;
3172 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3173 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003174 *pdata = vmx_control_msr(
3175 vmx->nested.nested_vmx_exit_ctls_low,
3176 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003177 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3178 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003179 break;
3180 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3181 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003182 *pdata = vmx_control_msr(
3183 vmx->nested.nested_vmx_entry_ctls_low,
3184 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003185 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3186 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003187 break;
3188 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003189 *pdata = vmx_control_msr(
3190 vmx->nested.nested_vmx_misc_low,
3191 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003192 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003193 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003194 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003195 break;
3196 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003197 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003198 break;
3199 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003200 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003201 break;
3202 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003203 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003204 break;
3205 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003206 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003207 break;
3208 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003209 *pdata = vmx_control_msr(
3210 vmx->nested.nested_vmx_secondary_ctls_low,
3211 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003212 break;
3213 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003214 *pdata = vmx->nested.nested_vmx_ept_caps |
3215 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003216 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003217 case MSR_IA32_VMX_VMFUNC:
3218 *pdata = vmx->nested.nested_vmx_vmfunc_controls;
3219 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003220 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003221 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003222 }
3223
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003224 return 0;
3225}
3226
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003227static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3228 uint64_t val)
3229{
3230 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3231
3232 return !(val & ~valid_bits);
3233}
3234
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003235/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236 * Reads an msr value (of 'msr_index') into 'pdata'.
3237 * Returns 0 on success, non-0 otherwise.
3238 * Assumes vcpu_load() was already called.
3239 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003240static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241{
Avi Kivity26bb0982009-09-07 11:14:12 +03003242 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003244 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003245#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003247 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 break;
3249 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003250 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003252 case MSR_KERNEL_GS_BASE:
3253 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003254 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003255 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003256#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003258 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303259 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003260 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003261 break;
3262 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003263 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264 break;
3265 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003266 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267 break;
3268 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003269 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003271 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003272 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003273 (!msr_info->host_initiated &&
3274 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003275 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003276 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003277 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003278 case MSR_IA32_MCG_EXT_CTL:
3279 if (!msr_info->host_initiated &&
3280 !(to_vmx(vcpu)->msr_ia32_feature_control &
3281 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003282 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003283 msr_info->data = vcpu->arch.mcg_ext_ctl;
3284 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003285 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003286 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003287 break;
3288 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3289 if (!nested_vmx_allowed(vcpu))
3290 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003291 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003292 case MSR_IA32_XSS:
3293 if (!vmx_xsaves_supported())
3294 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003295 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003296 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003297 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003298 if (!msr_info->host_initiated &&
3299 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003300 return 1;
3301 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003302 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003303 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003304 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003305 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003306 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003308 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309 }
3310
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 return 0;
3312}
3313
Jan Kiszkacae50132014-01-04 18:47:22 +01003314static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3315
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316/*
3317 * Writes msr value into into the appropriate "register".
3318 * Returns 0 on success, non-0 otherwise.
3319 * Assumes vcpu_load() was already called.
3320 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003321static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003323 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003324 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003325 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003326 u32 msr_index = msr_info->index;
3327 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003328
Avi Kivity6aa8b732006-12-10 02:21:36 -08003329 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003330 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003331 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003332 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003333#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003335 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336 vmcs_writel(GUEST_FS_BASE, data);
3337 break;
3338 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003339 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003340 vmcs_writel(GUEST_GS_BASE, data);
3341 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003342 case MSR_KERNEL_GS_BASE:
3343 vmx_load_host_state(vmx);
3344 vmx->msr_guest_kernel_gs_base = data;
3345 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003346#endif
3347 case MSR_IA32_SYSENTER_CS:
3348 vmcs_write32(GUEST_SYSENTER_CS, data);
3349 break;
3350 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003351 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003352 break;
3353 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003354 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003356 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003357 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003358 (!msr_info->host_initiated &&
3359 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003360 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003361 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003362 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003363 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003364 vmcs_write64(GUEST_BNDCFGS, data);
3365 break;
3366 case MSR_IA32_TSC:
3367 kvm_write_tsc(vcpu, msr_info);
3368 break;
3369 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003370 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003371 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3372 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003373 vmcs_write64(GUEST_IA32_PAT, data);
3374 vcpu->arch.pat = data;
3375 break;
3376 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003377 ret = kvm_set_msr_common(vcpu, msr_info);
3378 break;
Will Auldba904632012-11-29 12:42:50 -08003379 case MSR_IA32_TSC_ADJUST:
3380 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003381 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003382 case MSR_IA32_MCG_EXT_CTL:
3383 if ((!msr_info->host_initiated &&
3384 !(to_vmx(vcpu)->msr_ia32_feature_control &
3385 FEATURE_CONTROL_LMCE)) ||
3386 (data & ~MCG_EXT_CTL_LMCE_EN))
3387 return 1;
3388 vcpu->arch.mcg_ext_ctl = data;
3389 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003390 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003391 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003392 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003393 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3394 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003395 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003396 if (msr_info->host_initiated && data == 0)
3397 vmx_leave_nested(vcpu);
3398 break;
3399 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003400 if (!msr_info->host_initiated)
3401 return 1; /* they are read-only */
3402 if (!nested_vmx_allowed(vcpu))
3403 return 1;
3404 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003405 case MSR_IA32_XSS:
3406 if (!vmx_xsaves_supported())
3407 return 1;
3408 /*
3409 * The only supported bit as of Skylake is bit 8, but
3410 * it is not supported on KVM.
3411 */
3412 if (data != 0)
3413 return 1;
3414 vcpu->arch.ia32_xss = data;
3415 if (vcpu->arch.ia32_xss != host_xss)
3416 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3417 vcpu->arch.ia32_xss, host_xss);
3418 else
3419 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3420 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003421 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003422 if (!msr_info->host_initiated &&
3423 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003424 return 1;
3425 /* Check reserved bit, higher 32 bits should be zero */
3426 if ((data >> 32) != 0)
3427 return 1;
3428 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003430 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003431 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003432 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003433 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003434 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3435 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003436 ret = kvm_set_shared_msr(msr->index, msr->data,
3437 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003438 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003439 if (ret)
3440 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003441 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003442 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003444 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003445 }
3446
Eddie Dong2cc51562007-05-21 07:28:09 +03003447 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448}
3449
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003450static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003452 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3453 switch (reg) {
3454 case VCPU_REGS_RSP:
3455 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3456 break;
3457 case VCPU_REGS_RIP:
3458 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3459 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003460 case VCPU_EXREG_PDPTR:
3461 if (enable_ept)
3462 ept_save_pdptrs(vcpu);
3463 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003464 default:
3465 break;
3466 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003467}
3468
Avi Kivity6aa8b732006-12-10 02:21:36 -08003469static __init int cpu_has_kvm_support(void)
3470{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003471 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472}
3473
3474static __init int vmx_disabled_by_bios(void)
3475{
3476 u64 msr;
3477
3478 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003479 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003480 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003481 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3482 && tboot_enabled())
3483 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003484 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003485 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003486 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003487 && !tboot_enabled()) {
3488 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003489 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003490 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003491 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003492 /* launched w/o TXT and VMX disabled */
3493 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3494 && !tboot_enabled())
3495 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003496 }
3497
3498 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003499}
3500
Dongxiao Xu7725b892010-05-11 18:29:38 +08003501static void kvm_cpu_vmxon(u64 addr)
3502{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003503 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003504 intel_pt_handle_vmx(1);
3505
Dongxiao Xu7725b892010-05-11 18:29:38 +08003506 asm volatile (ASM_VMX_VMXON_RAX
3507 : : "a"(&addr), "m"(addr)
3508 : "memory", "cc");
3509}
3510
Radim Krčmář13a34e02014-08-28 15:13:03 +02003511static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003512{
3513 int cpu = raw_smp_processor_id();
3514 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003515 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003517 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003518 return -EBUSY;
3519
Nadav Har'Eld462b812011-05-24 15:26:10 +03003520 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003521 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3522 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003523
3524 /*
3525 * Now we can enable the vmclear operation in kdump
3526 * since the loaded_vmcss_on_cpu list on this cpu
3527 * has been initialized.
3528 *
3529 * Though the cpu is not in VMX operation now, there
3530 * is no problem to enable the vmclear operation
3531 * for the loaded_vmcss_on_cpu list is empty!
3532 */
3533 crash_enable_local_vmclear(cpu);
3534
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003536
3537 test_bits = FEATURE_CONTROL_LOCKED;
3538 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3539 if (tboot_enabled())
3540 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3541
3542 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003544 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3545 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003546 kvm_cpu_vmxon(phys_addr);
3547 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003548
3549 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550}
3551
Nadav Har'Eld462b812011-05-24 15:26:10 +03003552static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003553{
3554 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003555 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003556
Nadav Har'Eld462b812011-05-24 15:26:10 +03003557 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3558 loaded_vmcss_on_cpu_link)
3559 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003560}
3561
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003562
3563/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3564 * tricks.
3565 */
3566static void kvm_cpu_vmxoff(void)
3567{
3568 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003569
3570 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003571 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003572}
3573
Radim Krčmář13a34e02014-08-28 15:13:03 +02003574static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003576 vmclear_local_loaded_vmcss();
3577 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578}
3579
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003580static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003581 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003582{
3583 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003584 u32 ctl = ctl_min | ctl_opt;
3585
3586 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3587
3588 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3589 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3590
3591 /* Ensure minimum (required) set of control bits are supported. */
3592 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003593 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003594
3595 *result = ctl;
3596 return 0;
3597}
3598
Avi Kivity110312c2010-12-21 12:54:20 +02003599static __init bool allow_1_setting(u32 msr, u32 ctl)
3600{
3601 u32 vmx_msr_low, vmx_msr_high;
3602
3603 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3604 return vmx_msr_high & ctl;
3605}
3606
Yang, Sheng002c7f72007-07-31 14:23:01 +03003607static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003608{
3609 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003610 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003611 u32 _pin_based_exec_control = 0;
3612 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003613 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003614 u32 _vmexit_control = 0;
3615 u32 _vmentry_control = 0;
3616
Raghavendra K T10166742012-02-07 23:19:20 +05303617 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003618#ifdef CONFIG_X86_64
3619 CPU_BASED_CR8_LOAD_EXITING |
3620 CPU_BASED_CR8_STORE_EXITING |
3621#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003622 CPU_BASED_CR3_LOAD_EXITING |
3623 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003624 CPU_BASED_USE_IO_BITMAPS |
3625 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003626 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003627 CPU_BASED_INVLPG_EXITING |
3628 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003629
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003630 if (!kvm_mwait_in_guest())
3631 min |= CPU_BASED_MWAIT_EXITING |
3632 CPU_BASED_MONITOR_EXITING;
3633
Sheng Yangf78e0e22007-10-29 09:40:42 +08003634 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003635 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003636 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003637 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3638 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003639 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003640#ifdef CONFIG_X86_64
3641 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3642 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3643 ~CPU_BASED_CR8_STORE_EXITING;
3644#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003645 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003646 min2 = 0;
3647 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003648 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003649 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003650 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003651 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003652 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003653 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003654 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003655 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003656 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003657 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003658 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003659 SECONDARY_EXEC_XSAVES |
Jim Mattson75f4fc82017-08-23 16:32:03 -07003660 SECONDARY_EXEC_RDSEED |
Jim Mattson45ec3682017-08-23 16:32:04 -07003661 SECONDARY_EXEC_RDRAND |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003662 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04003663 SECONDARY_EXEC_TSC_SCALING |
3664 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08003665 if (adjust_vmx_controls(min2, opt2,
3666 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003667 &_cpu_based_2nd_exec_control) < 0)
3668 return -EIO;
3669 }
3670#ifndef CONFIG_X86_64
3671 if (!(_cpu_based_2nd_exec_control &
3672 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3673 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3674#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003675
3676 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3677 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003678 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003679 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3680 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003681
Sheng Yangd56f5462008-04-25 10:13:16 +08003682 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003683 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3684 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003685 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3686 CPU_BASED_CR3_STORE_EXITING |
3687 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003688 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3689 vmx_capability.ept, vmx_capability.vpid);
3690 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003691
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003692 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003693#ifdef CONFIG_X86_64
3694 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3695#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003696 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003697 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003698 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3699 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003700 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003701
Paolo Bonzini2c828782017-03-27 14:37:28 +02003702 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3703 PIN_BASED_VIRTUAL_NMIS;
3704 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003705 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3706 &_pin_based_exec_control) < 0)
3707 return -EIO;
3708
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003709 if (cpu_has_broken_vmx_preemption_timer())
3710 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003711 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003712 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003713 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3714
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003715 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003716 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003717 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3718 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003719 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003720
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003721 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003722
3723 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3724 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003725 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003726
3727#ifdef CONFIG_X86_64
3728 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3729 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003730 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003731#endif
3732
3733 /* Require Write-Back (WB) memory type for VMCS accesses. */
3734 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003735 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003736
Yang, Sheng002c7f72007-07-31 14:23:01 +03003737 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003738 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003739 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003740 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003741
Yang, Sheng002c7f72007-07-31 14:23:01 +03003742 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3743 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003744 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003745 vmcs_conf->vmexit_ctrl = _vmexit_control;
3746 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003747
Avi Kivity110312c2010-12-21 12:54:20 +02003748 cpu_has_load_ia32_efer =
3749 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3750 VM_ENTRY_LOAD_IA32_EFER)
3751 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3752 VM_EXIT_LOAD_IA32_EFER);
3753
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003754 cpu_has_load_perf_global_ctrl =
3755 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3756 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3757 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3758 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3759
3760 /*
3761 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003762 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003763 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3764 *
3765 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3766 *
3767 * AAK155 (model 26)
3768 * AAP115 (model 30)
3769 * AAT100 (model 37)
3770 * BC86,AAY89,BD102 (model 44)
3771 * BA97 (model 46)
3772 *
3773 */
3774 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3775 switch (boot_cpu_data.x86_model) {
3776 case 26:
3777 case 30:
3778 case 37:
3779 case 44:
3780 case 46:
3781 cpu_has_load_perf_global_ctrl = false;
3782 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3783 "does not work properly. Using workaround\n");
3784 break;
3785 default:
3786 break;
3787 }
3788 }
3789
Borislav Petkov782511b2016-04-04 22:25:03 +02003790 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003791 rdmsrl(MSR_IA32_XSS, host_xss);
3792
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003793 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003794}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795
3796static struct vmcs *alloc_vmcs_cpu(int cpu)
3797{
3798 int node = cpu_to_node(cpu);
3799 struct page *pages;
3800 struct vmcs *vmcs;
3801
Vlastimil Babka96db8002015-09-08 15:03:50 -07003802 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803 if (!pages)
3804 return NULL;
3805 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003806 memset(vmcs, 0, vmcs_config.size);
3807 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808 return vmcs;
3809}
3810
3811static struct vmcs *alloc_vmcs(void)
3812{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003813 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814}
3815
3816static void free_vmcs(struct vmcs *vmcs)
3817{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003818 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003819}
3820
Nadav Har'Eld462b812011-05-24 15:26:10 +03003821/*
3822 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3823 */
3824static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3825{
3826 if (!loaded_vmcs->vmcs)
3827 return;
3828 loaded_vmcs_clear(loaded_vmcs);
3829 free_vmcs(loaded_vmcs->vmcs);
3830 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003831 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003832}
3833
Sam Ravnborg39959582007-06-01 00:47:13 -07003834static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003835{
3836 int cpu;
3837
Zachary Amsden3230bb42009-09-29 11:38:37 -10003838 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003839 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003840 per_cpu(vmxarea, cpu) = NULL;
3841 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842}
3843
Jim Mattson85fd5142017-07-07 12:51:41 -07003844enum vmcs_field_type {
3845 VMCS_FIELD_TYPE_U16 = 0,
3846 VMCS_FIELD_TYPE_U64 = 1,
3847 VMCS_FIELD_TYPE_U32 = 2,
3848 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3849};
3850
3851static inline int vmcs_field_type(unsigned long field)
3852{
3853 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3854 return VMCS_FIELD_TYPE_U32;
3855 return (field >> 13) & 0x3 ;
3856}
3857
3858static inline int vmcs_field_readonly(unsigned long field)
3859{
3860 return (((field >> 10) & 0x3) == 1);
3861}
3862
Bandan Dasfe2b2012014-04-21 15:20:14 -04003863static void init_vmcs_shadow_fields(void)
3864{
3865 int i, j;
3866
3867 /* No checks for read only fields yet */
3868
3869 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3870 switch (shadow_read_write_fields[i]) {
3871 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003872 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003873 continue;
3874 break;
3875 default:
3876 break;
3877 }
3878
3879 if (j < i)
3880 shadow_read_write_fields[j] =
3881 shadow_read_write_fields[i];
3882 j++;
3883 }
3884 max_shadow_read_write_fields = j;
3885
3886 /* shadowed fields guest access without vmexit */
3887 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003888 unsigned long field = shadow_read_write_fields[i];
3889
3890 clear_bit(field, vmx_vmwrite_bitmap);
3891 clear_bit(field, vmx_vmread_bitmap);
3892 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3893 clear_bit(field + 1, vmx_vmwrite_bitmap);
3894 clear_bit(field + 1, vmx_vmread_bitmap);
3895 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003896 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003897 for (i = 0; i < max_shadow_read_only_fields; i++) {
3898 unsigned long field = shadow_read_only_fields[i];
3899
3900 clear_bit(field, vmx_vmread_bitmap);
3901 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3902 clear_bit(field + 1, vmx_vmread_bitmap);
3903 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003904}
3905
Avi Kivity6aa8b732006-12-10 02:21:36 -08003906static __init int alloc_kvm_area(void)
3907{
3908 int cpu;
3909
Zachary Amsden3230bb42009-09-29 11:38:37 -10003910 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003911 struct vmcs *vmcs;
3912
3913 vmcs = alloc_vmcs_cpu(cpu);
3914 if (!vmcs) {
3915 free_kvm_area();
3916 return -ENOMEM;
3917 }
3918
3919 per_cpu(vmxarea, cpu) = vmcs;
3920 }
3921 return 0;
3922}
3923
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003924static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003925 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003927 if (!emulate_invalid_guest_state) {
3928 /*
3929 * CS and SS RPL should be equal during guest entry according
3930 * to VMX spec, but in reality it is not always so. Since vcpu
3931 * is in the middle of the transition from real mode to
3932 * protected mode it is safe to assume that RPL 0 is a good
3933 * default value.
3934 */
3935 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003936 save->selector &= ~SEGMENT_RPL_MASK;
3937 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003938 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003939 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003940 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941}
3942
3943static void enter_pmode(struct kvm_vcpu *vcpu)
3944{
3945 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003946 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003947
Gleb Natapovd99e4152012-12-20 16:57:45 +02003948 /*
3949 * Update real mode segment cache. It may be not up-to-date if sement
3950 * register was written while vcpu was in a guest mode.
3951 */
3952 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3953 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3954 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3955 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3956 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3957 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3958
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003959 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003960
Avi Kivity2fb92db2011-04-27 19:42:18 +03003961 vmx_segment_cache_clear(vmx);
3962
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003963 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003964
3965 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003966 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3967 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003968 vmcs_writel(GUEST_RFLAGS, flags);
3969
Rusty Russell66aee912007-07-17 23:34:16 +10003970 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3971 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003972
3973 update_exception_bitmap(vcpu);
3974
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003975 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3976 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3977 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3978 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3979 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3980 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003981}
3982
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003983static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003984{
Mathias Krause772e0312012-08-30 01:30:19 +02003985 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003986 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003987
Gleb Natapovd99e4152012-12-20 16:57:45 +02003988 var.dpl = 0x3;
3989 if (seg == VCPU_SREG_CS)
3990 var.type = 0x3;
3991
3992 if (!emulate_invalid_guest_state) {
3993 var.selector = var.base >> 4;
3994 var.base = var.base & 0xffff0;
3995 var.limit = 0xffff;
3996 var.g = 0;
3997 var.db = 0;
3998 var.present = 1;
3999 var.s = 1;
4000 var.l = 0;
4001 var.unusable = 0;
4002 var.type = 0x3;
4003 var.avl = 0;
4004 if (save->base & 0xf)
4005 printk_once(KERN_WARNING "kvm: segment base is not "
4006 "paragraph aligned when entering "
4007 "protected mode (seg=%d)", seg);
4008 }
4009
4010 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004011 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004012 vmcs_write32(sf->limit, var.limit);
4013 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004014}
4015
4016static void enter_rmode(struct kvm_vcpu *vcpu)
4017{
4018 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004019 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004020
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004021 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4022 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4023 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4024 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4025 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004026 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4027 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004028
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004029 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004030
Gleb Natapov776e58e2011-03-13 12:34:27 +02004031 /*
4032 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004033 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004034 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004035 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004036 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4037 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004038
Avi Kivity2fb92db2011-04-27 19:42:18 +03004039 vmx_segment_cache_clear(vmx);
4040
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004041 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004043 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4044
4045 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004046 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004048 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004049
4050 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004051 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004052 update_exception_bitmap(vcpu);
4053
Gleb Natapovd99e4152012-12-20 16:57:45 +02004054 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4055 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4056 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4057 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4058 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4059 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004060
Eddie Dong8668a3c2007-10-10 14:26:45 +08004061 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004062}
4063
Amit Shah401d10d2009-02-20 22:53:37 +05304064static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4065{
4066 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004067 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4068
4069 if (!msr)
4070 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304071
Avi Kivity44ea2b12009-09-06 15:55:37 +03004072 /*
4073 * Force kernel_gs_base reloading before EFER changes, as control
4074 * of this msr depends on is_long_mode().
4075 */
4076 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004077 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304078 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004079 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304080 msr->data = efer;
4081 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004082 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304083
4084 msr->data = efer & ~EFER_LME;
4085 }
4086 setup_msrs(vmx);
4087}
4088
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004089#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090
4091static void enter_lmode(struct kvm_vcpu *vcpu)
4092{
4093 u32 guest_tr_ar;
4094
Avi Kivity2fb92db2011-04-27 19:42:18 +03004095 vmx_segment_cache_clear(to_vmx(vcpu));
4096
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004098 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004099 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4100 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004101 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004102 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4103 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104 }
Avi Kivityda38f432010-07-06 11:30:49 +03004105 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004106}
4107
4108static void exit_lmode(struct kvm_vcpu *vcpu)
4109{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004110 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004111 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004112}
4113
4114#endif
4115
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004116static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004117{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004118 if (enable_ept) {
4119 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4120 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004121 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004122 } else {
4123 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004124 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004125}
4126
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004127static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4128{
4129 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4130}
4131
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004132static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4133{
4134 if (enable_ept)
4135 vmx_flush_tlb(vcpu);
4136}
4137
Avi Kivitye8467fd2009-12-29 18:43:06 +02004138static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4139{
4140 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4141
4142 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4143 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4144}
4145
Avi Kivityaff48ba2010-12-05 18:56:11 +02004146static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4147{
4148 if (enable_ept && is_paging(vcpu))
4149 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4150 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4151}
4152
Anthony Liguori25c4c272007-04-27 09:29:21 +03004153static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004154{
Avi Kivityfc78f512009-12-07 12:16:48 +02004155 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4156
4157 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4158 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004159}
4160
Sheng Yang14394422008-04-28 12:24:45 +08004161static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4162{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004163 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4164
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004165 if (!test_bit(VCPU_EXREG_PDPTR,
4166 (unsigned long *)&vcpu->arch.regs_dirty))
4167 return;
4168
Sheng Yang14394422008-04-28 12:24:45 +08004169 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004170 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4171 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4172 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4173 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004174 }
4175}
4176
Avi Kivity8f5d5492009-05-31 18:41:29 +03004177static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4178{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004179 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4180
Avi Kivity8f5d5492009-05-31 18:41:29 +03004181 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004182 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4183 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4184 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4185 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004186 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004187
4188 __set_bit(VCPU_EXREG_PDPTR,
4189 (unsigned long *)&vcpu->arch.regs_avail);
4190 __set_bit(VCPU_EXREG_PDPTR,
4191 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004192}
4193
David Matlack38991522016-11-29 18:14:08 -08004194static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4195{
4196 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4197 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4198 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4199
4200 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4201 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4202 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4203 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4204
4205 return fixed_bits_valid(val, fixed0, fixed1);
4206}
4207
4208static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4209{
4210 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4211 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4212
4213 return fixed_bits_valid(val, fixed0, fixed1);
4214}
4215
4216static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4217{
4218 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4219 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4220
4221 return fixed_bits_valid(val, fixed0, fixed1);
4222}
4223
4224/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4225#define nested_guest_cr4_valid nested_cr4_valid
4226#define nested_host_cr4_valid nested_cr4_valid
4227
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004228static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004229
4230static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4231 unsigned long cr0,
4232 struct kvm_vcpu *vcpu)
4233{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004234 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4235 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004236 if (!(cr0 & X86_CR0_PG)) {
4237 /* From paging/starting to nonpaging */
4238 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004239 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004240 (CPU_BASED_CR3_LOAD_EXITING |
4241 CPU_BASED_CR3_STORE_EXITING));
4242 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004243 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004244 } else if (!is_paging(vcpu)) {
4245 /* From nonpaging to paging */
4246 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004247 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004248 ~(CPU_BASED_CR3_LOAD_EXITING |
4249 CPU_BASED_CR3_STORE_EXITING));
4250 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004251 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004252 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004253
4254 if (!(cr0 & X86_CR0_WP))
4255 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004256}
4257
Avi Kivity6aa8b732006-12-10 02:21:36 -08004258static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4259{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004260 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004261 unsigned long hw_cr0;
4262
Gleb Natapov50378782013-02-04 16:00:28 +02004263 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004264 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004265 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004266 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004267 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004268
Gleb Natapov218e7632013-01-21 15:36:45 +02004269 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4270 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004271
Gleb Natapov218e7632013-01-21 15:36:45 +02004272 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4273 enter_rmode(vcpu);
4274 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004275
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004276#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004277 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004278 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004279 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004280 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281 exit_lmode(vcpu);
4282 }
4283#endif
4284
Avi Kivity089d0342009-03-23 18:26:32 +02004285 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004286 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4287
Avi Kivity6aa8b732006-12-10 02:21:36 -08004288 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004289 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004290 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004291
4292 /* depends on vcpu->arch.cr0 to be set to a new value */
4293 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004294}
4295
Yu Zhang855feb62017-08-24 20:27:55 +08004296static int get_ept_level(struct kvm_vcpu *vcpu)
4297{
4298 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4299 return 5;
4300 return 4;
4301}
4302
Peter Feiner995f00a2017-06-30 17:26:32 -07004303static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004304{
Yu Zhang855feb62017-08-24 20:27:55 +08004305 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004306
Yu Zhang855feb62017-08-24 20:27:55 +08004307 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004308
Peter Feiner995f00a2017-06-30 17:26:32 -07004309 if (enable_ept_ad_bits &&
4310 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004311 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004312 eptp |= (root_hpa & PAGE_MASK);
4313
4314 return eptp;
4315}
4316
Avi Kivity6aa8b732006-12-10 02:21:36 -08004317static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4318{
Sheng Yang14394422008-04-28 12:24:45 +08004319 unsigned long guest_cr3;
4320 u64 eptp;
4321
4322 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004323 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004324 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004325 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004326 if (is_paging(vcpu) || is_guest_mode(vcpu))
4327 guest_cr3 = kvm_read_cr3(vcpu);
4328 else
4329 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004330 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004331 }
4332
Sheng Yang2384d2b2008-01-17 15:14:33 +08004333 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004334 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335}
4336
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004337static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004338{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004339 /*
4340 * Pass through host's Machine Check Enable value to hw_cr4, which
4341 * is in force while we are in guest mode. Do not let guests control
4342 * this bit, even if host CR4.MCE == 0.
4343 */
4344 unsigned long hw_cr4 =
4345 (cr4_read_shadow() & X86_CR4_MCE) |
4346 (cr4 & ~X86_CR4_MCE) |
4347 (to_vmx(vcpu)->rmode.vm86_active ?
4348 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004349
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004350 if (cr4 & X86_CR4_VMXE) {
4351 /*
4352 * To use VMXON (and later other VMX instructions), a guest
4353 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4354 * So basically the check on whether to allow nested VMX
4355 * is here.
4356 */
4357 if (!nested_vmx_allowed(vcpu))
4358 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004359 }
David Matlack38991522016-11-29 18:14:08 -08004360
4361 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004362 return 1;
4363
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004364 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004365 if (enable_ept) {
4366 if (!is_paging(vcpu)) {
4367 hw_cr4 &= ~X86_CR4_PAE;
4368 hw_cr4 |= X86_CR4_PSE;
4369 } else if (!(cr4 & X86_CR4_PAE)) {
4370 hw_cr4 &= ~X86_CR4_PAE;
4371 }
4372 }
Sheng Yang14394422008-04-28 12:24:45 +08004373
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004374 if (!enable_unrestricted_guest && !is_paging(vcpu))
4375 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004376 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4377 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4378 * to be manually disabled when guest switches to non-paging
4379 * mode.
4380 *
4381 * If !enable_unrestricted_guest, the CPU is always running
4382 * with CR0.PG=1 and CR4 needs to be modified.
4383 * If enable_unrestricted_guest, the CPU automatically
4384 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004385 */
Huaitong Handdba2622016-03-22 16:51:15 +08004386 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004387
Sheng Yang14394422008-04-28 12:24:45 +08004388 vmcs_writel(CR4_READ_SHADOW, cr4);
4389 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004390 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004391}
4392
Avi Kivity6aa8b732006-12-10 02:21:36 -08004393static void vmx_get_segment(struct kvm_vcpu *vcpu,
4394 struct kvm_segment *var, int seg)
4395{
Avi Kivitya9179492011-01-03 14:28:52 +02004396 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004397 u32 ar;
4398
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004399 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004400 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004401 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004402 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004403 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004404 var->base = vmx_read_guest_seg_base(vmx, seg);
4405 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4406 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004407 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004408 var->base = vmx_read_guest_seg_base(vmx, seg);
4409 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4410 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4411 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004412 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004413 var->type = ar & 15;
4414 var->s = (ar >> 4) & 1;
4415 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004416 /*
4417 * Some userspaces do not preserve unusable property. Since usable
4418 * segment has to be present according to VMX spec we can use present
4419 * property to amend userspace bug by making unusable segment always
4420 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4421 * segment as unusable.
4422 */
4423 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004424 var->avl = (ar >> 12) & 1;
4425 var->l = (ar >> 13) & 1;
4426 var->db = (ar >> 14) & 1;
4427 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004428}
4429
Avi Kivitya9179492011-01-03 14:28:52 +02004430static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4431{
Avi Kivitya9179492011-01-03 14:28:52 +02004432 struct kvm_segment s;
4433
4434 if (to_vmx(vcpu)->rmode.vm86_active) {
4435 vmx_get_segment(vcpu, &s, seg);
4436 return s.base;
4437 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004438 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004439}
4440
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004441static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004442{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004443 struct vcpu_vmx *vmx = to_vmx(vcpu);
4444
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004445 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004446 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004447 else {
4448 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004449 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004450 }
Avi Kivity69c73022011-03-07 15:26:44 +02004451}
4452
Avi Kivity653e3102007-05-07 10:55:37 +03004453static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455 u32 ar;
4456
Avi Kivityf0495f92012-06-07 17:06:10 +03004457 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004458 ar = 1 << 16;
4459 else {
4460 ar = var->type & 15;
4461 ar |= (var->s & 1) << 4;
4462 ar |= (var->dpl & 3) << 5;
4463 ar |= (var->present & 1) << 7;
4464 ar |= (var->avl & 1) << 12;
4465 ar |= (var->l & 1) << 13;
4466 ar |= (var->db & 1) << 14;
4467 ar |= (var->g & 1) << 15;
4468 }
Avi Kivity653e3102007-05-07 10:55:37 +03004469
4470 return ar;
4471}
4472
4473static void vmx_set_segment(struct kvm_vcpu *vcpu,
4474 struct kvm_segment *var, int seg)
4475{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004476 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004477 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004478
Avi Kivity2fb92db2011-04-27 19:42:18 +03004479 vmx_segment_cache_clear(vmx);
4480
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004481 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4482 vmx->rmode.segs[seg] = *var;
4483 if (seg == VCPU_SREG_TR)
4484 vmcs_write16(sf->selector, var->selector);
4485 else if (var->s)
4486 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004487 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004488 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004489
Avi Kivity653e3102007-05-07 10:55:37 +03004490 vmcs_writel(sf->base, var->base);
4491 vmcs_write32(sf->limit, var->limit);
4492 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004493
4494 /*
4495 * Fix the "Accessed" bit in AR field of segment registers for older
4496 * qemu binaries.
4497 * IA32 arch specifies that at the time of processor reset the
4498 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004499 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004500 * state vmexit when "unrestricted guest" mode is turned on.
4501 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4502 * tree. Newer qemu binaries with that qemu fix would not need this
4503 * kvm hack.
4504 */
4505 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004506 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004507
Gleb Natapovf924d662012-12-12 19:10:55 +02004508 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004509
4510out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004511 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004512}
4513
Avi Kivity6aa8b732006-12-10 02:21:36 -08004514static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4515{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004516 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004517
4518 *db = (ar >> 14) & 1;
4519 *l = (ar >> 13) & 1;
4520}
4521
Gleb Natapov89a27f42010-02-16 10:51:48 +02004522static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004523{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004524 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4525 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004526}
4527
Gleb Natapov89a27f42010-02-16 10:51:48 +02004528static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004530 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4531 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004532}
4533
Gleb Natapov89a27f42010-02-16 10:51:48 +02004534static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004535{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004536 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4537 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538}
4539
Gleb Natapov89a27f42010-02-16 10:51:48 +02004540static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004541{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004542 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4543 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004544}
4545
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004546static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4547{
4548 struct kvm_segment var;
4549 u32 ar;
4550
4551 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004552 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004553 if (seg == VCPU_SREG_CS)
4554 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004555 ar = vmx_segment_access_rights(&var);
4556
4557 if (var.base != (var.selector << 4))
4558 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004559 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004560 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004561 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004562 return false;
4563
4564 return true;
4565}
4566
4567static bool code_segment_valid(struct kvm_vcpu *vcpu)
4568{
4569 struct kvm_segment cs;
4570 unsigned int cs_rpl;
4571
4572 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004573 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004574
Avi Kivity1872a3f2009-01-04 23:26:52 +02004575 if (cs.unusable)
4576 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004577 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004578 return false;
4579 if (!cs.s)
4580 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004581 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004582 if (cs.dpl > cs_rpl)
4583 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004584 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004585 if (cs.dpl != cs_rpl)
4586 return false;
4587 }
4588 if (!cs.present)
4589 return false;
4590
4591 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4592 return true;
4593}
4594
4595static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4596{
4597 struct kvm_segment ss;
4598 unsigned int ss_rpl;
4599
4600 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004601 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004602
Avi Kivity1872a3f2009-01-04 23:26:52 +02004603 if (ss.unusable)
4604 return true;
4605 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004606 return false;
4607 if (!ss.s)
4608 return false;
4609 if (ss.dpl != ss_rpl) /* DPL != RPL */
4610 return false;
4611 if (!ss.present)
4612 return false;
4613
4614 return true;
4615}
4616
4617static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4618{
4619 struct kvm_segment var;
4620 unsigned int rpl;
4621
4622 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004623 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004624
Avi Kivity1872a3f2009-01-04 23:26:52 +02004625 if (var.unusable)
4626 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004627 if (!var.s)
4628 return false;
4629 if (!var.present)
4630 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004631 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004632 if (var.dpl < rpl) /* DPL < RPL */
4633 return false;
4634 }
4635
4636 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4637 * rights flags
4638 */
4639 return true;
4640}
4641
4642static bool tr_valid(struct kvm_vcpu *vcpu)
4643{
4644 struct kvm_segment tr;
4645
4646 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4647
Avi Kivity1872a3f2009-01-04 23:26:52 +02004648 if (tr.unusable)
4649 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004650 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004651 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004652 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004653 return false;
4654 if (!tr.present)
4655 return false;
4656
4657 return true;
4658}
4659
4660static bool ldtr_valid(struct kvm_vcpu *vcpu)
4661{
4662 struct kvm_segment ldtr;
4663
4664 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4665
Avi Kivity1872a3f2009-01-04 23:26:52 +02004666 if (ldtr.unusable)
4667 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004668 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004669 return false;
4670 if (ldtr.type != 2)
4671 return false;
4672 if (!ldtr.present)
4673 return false;
4674
4675 return true;
4676}
4677
4678static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4679{
4680 struct kvm_segment cs, ss;
4681
4682 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4683 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4684
Nadav Amitb32a9912015-03-29 16:33:04 +03004685 return ((cs.selector & SEGMENT_RPL_MASK) ==
4686 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004687}
4688
4689/*
4690 * Check if guest state is valid. Returns true if valid, false if
4691 * not.
4692 * We assume that registers are always usable
4693 */
4694static bool guest_state_valid(struct kvm_vcpu *vcpu)
4695{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004696 if (enable_unrestricted_guest)
4697 return true;
4698
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004699 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004700 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004701 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4702 return false;
4703 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4704 return false;
4705 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4706 return false;
4707 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4708 return false;
4709 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4710 return false;
4711 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4712 return false;
4713 } else {
4714 /* protected mode guest state checks */
4715 if (!cs_ss_rpl_check(vcpu))
4716 return false;
4717 if (!code_segment_valid(vcpu))
4718 return false;
4719 if (!stack_segment_valid(vcpu))
4720 return false;
4721 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4722 return false;
4723 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4724 return false;
4725 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4726 return false;
4727 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4728 return false;
4729 if (!tr_valid(vcpu))
4730 return false;
4731 if (!ldtr_valid(vcpu))
4732 return false;
4733 }
4734 /* TODO:
4735 * - Add checks on RIP
4736 * - Add checks on RFLAGS
4737 */
4738
4739 return true;
4740}
4741
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004742static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4743{
4744 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4745}
4746
Mike Dayd77c26f2007-10-08 09:02:08 -04004747static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004748{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004749 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004750 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004751 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004752
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004753 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004754 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004755 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4756 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004757 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004758 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004759 r = kvm_write_guest_page(kvm, fn++, &data,
4760 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004761 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004762 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004763 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4764 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004765 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004766 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4767 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004768 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004769 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004770 r = kvm_write_guest_page(kvm, fn, &data,
4771 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4772 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004773out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004774 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004775 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004776}
4777
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004778static int init_rmode_identity_map(struct kvm *kvm)
4779{
Tang Chenf51770e2014-09-16 18:41:59 +08004780 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004781 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004782 u32 tmp;
4783
Avi Kivity089d0342009-03-23 18:26:32 +02004784 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004785 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004786
4787 /* Protect kvm->arch.ept_identity_pagetable_done. */
4788 mutex_lock(&kvm->slots_lock);
4789
Tang Chenf51770e2014-09-16 18:41:59 +08004790 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004791 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004792
Sheng Yangb927a3c2009-07-21 10:42:48 +08004793 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004794
4795 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004796 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004797 goto out2;
4798
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004799 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004800 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4801 if (r < 0)
4802 goto out;
4803 /* Set up identity-mapping pagetable for EPT in real mode */
4804 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4805 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4806 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4807 r = kvm_write_guest_page(kvm, identity_map_pfn,
4808 &tmp, i * sizeof(tmp), sizeof(tmp));
4809 if (r < 0)
4810 goto out;
4811 }
4812 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004813
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004814out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004815 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004816
4817out2:
4818 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004819 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004820}
4821
Avi Kivity6aa8b732006-12-10 02:21:36 -08004822static void seg_setup(int seg)
4823{
Mathias Krause772e0312012-08-30 01:30:19 +02004824 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004825 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004826
4827 vmcs_write16(sf->selector, 0);
4828 vmcs_writel(sf->base, 0);
4829 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004830 ar = 0x93;
4831 if (seg == VCPU_SREG_CS)
4832 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004833
4834 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835}
4836
Sheng Yangf78e0e22007-10-29 09:40:42 +08004837static int alloc_apic_access_page(struct kvm *kvm)
4838{
Xiao Guangrong44841412012-09-07 14:14:20 +08004839 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004840 int r = 0;
4841
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004842 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004843 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004844 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004845 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4846 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004847 if (r)
4848 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004849
Tang Chen73a6d942014-09-11 13:38:00 +08004850 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004851 if (is_error_page(page)) {
4852 r = -EFAULT;
4853 goto out;
4854 }
4855
Tang Chenc24ae0d2014-09-24 15:57:58 +08004856 /*
4857 * Do not pin the page in memory, so that memory hot-unplug
4858 * is able to migrate it.
4859 */
4860 put_page(page);
4861 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004862out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004863 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004864 return r;
4865}
4866
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004867static int alloc_identity_pagetable(struct kvm *kvm)
4868{
Tang Chena255d472014-09-16 18:41:58 +08004869 /* Called with kvm->slots_lock held. */
4870
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004871 int r = 0;
4872
Tang Chena255d472014-09-16 18:41:58 +08004873 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4874
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004875 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4876 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004877
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004878 return r;
4879}
4880
Wanpeng Li991e7a02015-09-16 17:30:05 +08004881static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004882{
4883 int vpid;
4884
Avi Kivity919818a2009-03-23 18:01:29 +02004885 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004886 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004887 spin_lock(&vmx_vpid_lock);
4888 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004889 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004890 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004891 else
4892 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004893 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004894 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004895}
4896
Wanpeng Li991e7a02015-09-16 17:30:05 +08004897static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004898{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004899 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004900 return;
4901 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004902 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004903 spin_unlock(&vmx_vpid_lock);
4904}
4905
Yang Zhang8d146952013-01-25 10:18:50 +08004906#define MSR_TYPE_R 1
4907#define MSR_TYPE_W 2
4908static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4909 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004910{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004911 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004912
4913 if (!cpu_has_vmx_msr_bitmap())
4914 return;
4915
4916 /*
4917 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4918 * have the write-low and read-high bitmap offsets the wrong way round.
4919 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4920 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004921 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004922 if (type & MSR_TYPE_R)
4923 /* read-low */
4924 __clear_bit(msr, msr_bitmap + 0x000 / f);
4925
4926 if (type & MSR_TYPE_W)
4927 /* write-low */
4928 __clear_bit(msr, msr_bitmap + 0x800 / f);
4929
Sheng Yang25c5f222008-03-28 13:18:56 +08004930 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4931 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004932 if (type & MSR_TYPE_R)
4933 /* read-high */
4934 __clear_bit(msr, msr_bitmap + 0x400 / f);
4935
4936 if (type & MSR_TYPE_W)
4937 /* write-high */
4938 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4939
4940 }
4941}
4942
Wincy Vanf2b93282015-02-03 23:56:03 +08004943/*
4944 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4945 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4946 */
4947static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4948 unsigned long *msr_bitmap_nested,
4949 u32 msr, int type)
4950{
4951 int f = sizeof(unsigned long);
4952
4953 if (!cpu_has_vmx_msr_bitmap()) {
4954 WARN_ON(1);
4955 return;
4956 }
4957
4958 /*
4959 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4960 * have the write-low and read-high bitmap offsets the wrong way round.
4961 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4962 */
4963 if (msr <= 0x1fff) {
4964 if (type & MSR_TYPE_R &&
4965 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4966 /* read-low */
4967 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4968
4969 if (type & MSR_TYPE_W &&
4970 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4971 /* write-low */
4972 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4973
4974 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4975 msr &= 0x1fff;
4976 if (type & MSR_TYPE_R &&
4977 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4978 /* read-high */
4979 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4980
4981 if (type & MSR_TYPE_W &&
4982 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4983 /* write-high */
4984 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4985
4986 }
4987}
4988
Avi Kivity58972972009-02-24 22:26:47 +02004989static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4990{
4991 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004992 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4993 msr, MSR_TYPE_R | MSR_TYPE_W);
4994 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4995 msr, MSR_TYPE_R | MSR_TYPE_W);
4996}
4997
Radim Krčmář2e69f862016-09-29 22:41:32 +02004998static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004999{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005000 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08005001 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005002 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08005003 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005004 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005005 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005006 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005007 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005008 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005009 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005010 }
Avi Kivity58972972009-02-24 22:26:47 +02005011}
5012
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05005013static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005014{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005015 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005016}
5017
David Matlackc9f04402017-08-01 14:00:40 -07005018static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5019{
5020 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5021 gfn_t gfn;
5022
5023 /*
5024 * Don't need to mark the APIC access page dirty; it is never
5025 * written to by the CPU during APIC virtualization.
5026 */
5027
5028 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5029 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5030 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5031 }
5032
5033 if (nested_cpu_has_posted_intr(vmcs12)) {
5034 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5035 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5036 }
5037}
5038
5039
David Hildenbrand6342c502017-01-25 11:58:58 +01005040static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005041{
5042 struct vcpu_vmx *vmx = to_vmx(vcpu);
5043 int max_irr;
5044 void *vapic_page;
5045 u16 status;
5046
David Matlackc9f04402017-08-01 14:00:40 -07005047 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5048 return;
Wincy Van705699a2015-02-03 23:58:17 +08005049
David Matlackc9f04402017-08-01 14:00:40 -07005050 vmx->nested.pi_pending = false;
5051 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5052 return;
Wincy Van705699a2015-02-03 23:58:17 +08005053
David Matlackc9f04402017-08-01 14:00:40 -07005054 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5055 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005056 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005057 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5058 kunmap(vmx->nested.virtual_apic_page);
5059
5060 status = vmcs_read16(GUEST_INTR_STATUS);
5061 if ((u8)max_irr > ((u8)status & 0xff)) {
5062 status &= ~0xff;
5063 status |= (u8)max_irr;
5064 vmcs_write16(GUEST_INTR_STATUS, status);
5065 }
5066 }
David Matlackc9f04402017-08-01 14:00:40 -07005067
5068 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005069}
5070
Wincy Van06a55242017-04-28 13:13:59 +08005071static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5072 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005073{
5074#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005075 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5076
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005077 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005078 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005079 * The vector of interrupt to be delivered to vcpu had
5080 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08005081 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005082 * Following cases will be reached in this block, and
5083 * we always send a notification event in all cases as
5084 * explained below.
5085 *
5086 * Case 1: vcpu keeps in non-root mode. Sending a
5087 * notification event posts the interrupt to vcpu.
5088 *
5089 * Case 2: vcpu exits to root mode and is still
5090 * runnable. PIR will be synced to vIRR before the
5091 * next vcpu entry. Sending a notification event in
5092 * this case has no effect, as vcpu is not in root
5093 * mode.
5094 *
5095 * Case 3: vcpu exits to root mode and is blocked.
5096 * vcpu_block() has already synced PIR to vIRR and
5097 * never blocks vcpu if vIRR is not cleared. Therefore,
5098 * a blocked vcpu here does not wait for any requested
5099 * interrupts in PIR, and sending a notification event
5100 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08005101 */
Feng Wu28b835d2015-09-18 22:29:54 +08005102
Wincy Van06a55242017-04-28 13:13:59 +08005103 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005104 return true;
5105 }
5106#endif
5107 return false;
5108}
5109
Wincy Van705699a2015-02-03 23:58:17 +08005110static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5111 int vector)
5112{
5113 struct vcpu_vmx *vmx = to_vmx(vcpu);
5114
5115 if (is_guest_mode(vcpu) &&
5116 vector == vmx->nested.posted_intr_nv) {
5117 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005118 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005119 /*
5120 * If a posted intr is not recognized by hardware,
5121 * we will accomplish it in the next vmentry.
5122 */
5123 vmx->nested.pi_pending = true;
5124 kvm_make_request(KVM_REQ_EVENT, vcpu);
5125 return 0;
5126 }
5127 return -1;
5128}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005129/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005130 * Send interrupt to vcpu via posted interrupt way.
5131 * 1. If target vcpu is running(non-root mode), send posted interrupt
5132 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5133 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5134 * interrupt from PIR in next vmentry.
5135 */
5136static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5137{
5138 struct vcpu_vmx *vmx = to_vmx(vcpu);
5139 int r;
5140
Wincy Van705699a2015-02-03 23:58:17 +08005141 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5142 if (!r)
5143 return;
5144
Yang Zhanga20ed542013-04-11 19:25:15 +08005145 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5146 return;
5147
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005148 /* If a previous notification has sent the IPI, nothing to do. */
5149 if (pi_test_and_set_on(&vmx->pi_desc))
5150 return;
5151
Wincy Van06a55242017-04-28 13:13:59 +08005152 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005153 kvm_vcpu_kick(vcpu);
5154}
5155
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005157 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5158 * will not change in the lifetime of the guest.
5159 * Note that host-state that does change is set elsewhere. E.g., host-state
5160 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5161 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005162static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005163{
5164 u32 low32, high32;
5165 unsigned long tmpl;
5166 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005167 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005168
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005169 cr0 = read_cr0();
5170 WARN_ON(cr0 & X86_CR0_TS);
5171 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005172
5173 /*
5174 * Save the most likely value for this task's CR3 in the VMCS.
5175 * We can't use __get_current_cr3_fast() because we're not atomic.
5176 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005177 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005178 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Ladi Prosek44889942017-09-22 07:53:15 +02005179 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005180
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005181 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005182 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005183 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Ladi Prosek44889942017-09-22 07:53:15 +02005184 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005185
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005186 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005187#ifdef CONFIG_X86_64
5188 /*
5189 * Load null selectors, so we can avoid reloading them in
5190 * __vmx_load_host_state(), in case userspace uses the null selectors
5191 * too (the expected case).
5192 */
5193 vmcs_write16(HOST_DS_SELECTOR, 0);
5194 vmcs_write16(HOST_ES_SELECTOR, 0);
5195#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005196 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5197 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005198#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005199 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5200 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5201
Juergen Gross87930012017-09-04 12:25:27 +02005202 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005203 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005204 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005205
Avi Kivity83287ea422012-09-16 15:10:57 +03005206 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005207
5208 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5209 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5210 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5211 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5212
5213 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5214 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5215 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5216 }
5217}
5218
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005219static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5220{
5221 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5222 if (enable_ept)
5223 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005224 if (is_guest_mode(&vmx->vcpu))
5225 vmx->vcpu.arch.cr4_guest_owned_bits &=
5226 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005227 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5228}
5229
Yang Zhang01e439b2013-04-11 19:25:12 +08005230static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5231{
5232 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5233
Andrey Smetanind62caab2015-11-10 15:36:33 +03005234 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005235 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005236 /* Enable the preemption timer dynamically */
5237 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005238 return pin_based_exec_ctrl;
5239}
5240
Andrey Smetanind62caab2015-11-10 15:36:33 +03005241static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5242{
5243 struct vcpu_vmx *vmx = to_vmx(vcpu);
5244
5245 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005246 if (cpu_has_secondary_exec_ctrls()) {
5247 if (kvm_vcpu_apicv_active(vcpu))
5248 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5249 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5250 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5251 else
5252 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5253 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5254 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5255 }
5256
5257 if (cpu_has_vmx_msr_bitmap())
5258 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005259}
5260
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005261static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5262{
5263 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005264
5265 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5266 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5267
Paolo Bonzini35754c92015-07-29 12:05:37 +02005268 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005269 exec_control &= ~CPU_BASED_TPR_SHADOW;
5270#ifdef CONFIG_X86_64
5271 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5272 CPU_BASED_CR8_LOAD_EXITING;
5273#endif
5274 }
5275 if (!enable_ept)
5276 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5277 CPU_BASED_CR3_LOAD_EXITING |
5278 CPU_BASED_INVLPG_EXITING;
5279 return exec_control;
5280}
5281
Jim Mattson45ec3682017-08-23 16:32:04 -07005282static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005283{
Jim Mattson45ec3682017-08-23 16:32:04 -07005284 return vmcs_config.cpu_based_2nd_exec_ctrl &
5285 SECONDARY_EXEC_RDRAND;
5286}
5287
Jim Mattson75f4fc82017-08-23 16:32:03 -07005288static bool vmx_rdseed_supported(void)
5289{
5290 return vmcs_config.cpu_based_2nd_exec_ctrl &
5291 SECONDARY_EXEC_RDSEED;
5292}
5293
Paolo Bonzini80154d72017-08-24 13:55:35 +02005294static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005295{
Paolo Bonzini80154d72017-08-24 13:55:35 +02005296 struct kvm_vcpu *vcpu = &vmx->vcpu;
5297
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005298 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005299 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005300 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5301 if (vmx->vpid == 0)
5302 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5303 if (!enable_ept) {
5304 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5305 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005306 /* Enable INVPCID for non-ept guests may cause performance regression. */
5307 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005308 }
5309 if (!enable_unrestricted_guest)
5310 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5311 if (!ple_gap)
5312 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005313 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005314 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5315 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005316 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005317 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5318 (handle_vmptrld).
5319 We can NOT enable shadow_vmcs here because we don't have yet
5320 a current VMCS12
5321 */
5322 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005323
5324 if (!enable_pml)
5325 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005326
Paolo Bonzini3db13482017-08-24 14:48:03 +02005327 if (vmx_xsaves_supported()) {
5328 /* Exposing XSAVES only when XSAVE is exposed */
5329 bool xsaves_enabled =
5330 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
5331 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
5332
5333 if (!xsaves_enabled)
5334 exec_control &= ~SECONDARY_EXEC_XSAVES;
5335
5336 if (nested) {
5337 if (xsaves_enabled)
5338 vmx->nested.nested_vmx_secondary_ctls_high |=
5339 SECONDARY_EXEC_XSAVES;
5340 else
5341 vmx->nested.nested_vmx_secondary_ctls_high &=
5342 ~SECONDARY_EXEC_XSAVES;
5343 }
5344 }
5345
Paolo Bonzini80154d72017-08-24 13:55:35 +02005346 if (vmx_rdtscp_supported()) {
5347 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
5348 if (!rdtscp_enabled)
5349 exec_control &= ~SECONDARY_EXEC_RDTSCP;
5350
5351 if (nested) {
5352 if (rdtscp_enabled)
5353 vmx->nested.nested_vmx_secondary_ctls_high |=
5354 SECONDARY_EXEC_RDTSCP;
5355 else
5356 vmx->nested.nested_vmx_secondary_ctls_high &=
5357 ~SECONDARY_EXEC_RDTSCP;
5358 }
5359 }
5360
5361 if (vmx_invpcid_supported()) {
5362 /* Exposing INVPCID only when PCID is exposed */
5363 bool invpcid_enabled =
5364 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
5365 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
5366
5367 if (!invpcid_enabled) {
5368 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5369 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
5370 }
5371
5372 if (nested) {
5373 if (invpcid_enabled)
5374 vmx->nested.nested_vmx_secondary_ctls_high |=
5375 SECONDARY_EXEC_ENABLE_INVPCID;
5376 else
5377 vmx->nested.nested_vmx_secondary_ctls_high &=
5378 ~SECONDARY_EXEC_ENABLE_INVPCID;
5379 }
5380 }
5381
Jim Mattson45ec3682017-08-23 16:32:04 -07005382 if (vmx_rdrand_supported()) {
5383 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
5384 if (rdrand_enabled)
5385 exec_control &= ~SECONDARY_EXEC_RDRAND;
5386
5387 if (nested) {
5388 if (rdrand_enabled)
5389 vmx->nested.nested_vmx_secondary_ctls_high |=
5390 SECONDARY_EXEC_RDRAND;
5391 else
5392 vmx->nested.nested_vmx_secondary_ctls_high &=
5393 ~SECONDARY_EXEC_RDRAND;
5394 }
5395 }
5396
Jim Mattson75f4fc82017-08-23 16:32:03 -07005397 if (vmx_rdseed_supported()) {
5398 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
5399 if (rdseed_enabled)
5400 exec_control &= ~SECONDARY_EXEC_RDSEED;
5401
5402 if (nested) {
5403 if (rdseed_enabled)
5404 vmx->nested.nested_vmx_secondary_ctls_high |=
5405 SECONDARY_EXEC_RDSEED;
5406 else
5407 vmx->nested.nested_vmx_secondary_ctls_high &=
5408 ~SECONDARY_EXEC_RDSEED;
5409 }
5410 }
5411
Paolo Bonzini80154d72017-08-24 13:55:35 +02005412 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005413}
5414
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005415static void ept_set_mmio_spte_mask(void)
5416{
5417 /*
5418 * EPT Misconfigurations can be generated if the value of bits 2:0
5419 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005420 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005421 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5422 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005423}
5424
Wanpeng Lif53cd632014-12-02 19:14:58 +08005425#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005426/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005427 * Sets up the vmcs for emulated real mode.
5428 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005429static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005430{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005431#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005432 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005433#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005434 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005435
Avi Kivity6aa8b732006-12-10 02:21:36 -08005436 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005437 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5438 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005439
Abel Gordon4607c2d2013-04-18 14:35:55 +03005440 if (enable_shadow_vmcs) {
5441 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5442 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5443 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005444 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005445 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005446
Avi Kivity6aa8b732006-12-10 02:21:36 -08005447 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5448
Avi Kivity6aa8b732006-12-10 02:21:36 -08005449 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005450 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005451 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005452
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005453 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005454
Dan Williamsdfa169b2016-06-02 11:17:24 -07005455 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02005456 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005457 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02005458 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07005459 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005460
Andrey Smetanind62caab2015-11-10 15:36:33 +03005461 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005462 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5463 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5464 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5465 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5466
5467 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005468
Li RongQing0bcf2612015-12-03 13:29:34 +08005469 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005470 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005471 }
5472
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005473 if (ple_gap) {
5474 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005475 vmx->ple_window = ple_window;
5476 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005477 }
5478
Xiao Guangrongc3707952011-07-12 03:28:04 +08005479 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5480 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5482
Avi Kivity9581d442010-10-19 16:46:55 +02005483 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5484 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005485 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005486#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005487 rdmsrl(MSR_FS_BASE, a);
5488 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5489 rdmsrl(MSR_GS_BASE, a);
5490 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5491#else
5492 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5493 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5494#endif
5495
Bandan Das2a499e42017-08-03 15:54:41 -04005496 if (cpu_has_vmx_vmfunc())
5497 vmcs_write64(VM_FUNCTION_CONTROL, 0);
5498
Eddie Dong2cc51562007-05-21 07:28:09 +03005499 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5500 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005501 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005502 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005503 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005504
Radim Krčmář74545702015-04-27 15:11:25 +02005505 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5506 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005507
Paolo Bonzini03916db2014-07-24 14:21:57 +02005508 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005509 u32 index = vmx_msr_index[i];
5510 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005511 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512
5513 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5514 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005515 if (wrmsr_safe(index, data_low, data_high) < 0)
5516 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005517 vmx->guest_msrs[j].index = i;
5518 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005519 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005520 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005521 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005522
Gleb Natapov2961e8762013-11-25 15:37:13 +02005523
5524 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005525
5526 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005527 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005528
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005529 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5530 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5531
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005532 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005533
Wanpeng Lif53cd632014-12-02 19:14:58 +08005534 if (vmx_xsaves_supported())
5535 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5536
Peter Feiner4e595162016-07-07 14:49:58 -07005537 if (enable_pml) {
5538 ASSERT(vmx->pml_pg);
5539 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5540 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5541 }
5542
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005543 return 0;
5544}
5545
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005546static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005547{
5548 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005549 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005550 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005551
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005552 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005553
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005554 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005555 kvm_set_cr8(vcpu, 0);
5556
5557 if (!init_event) {
5558 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5559 MSR_IA32_APICBASE_ENABLE;
5560 if (kvm_vcpu_is_reset_bsp(vcpu))
5561 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5562 apic_base_msr.host_initiated = true;
5563 kvm_set_apic_base(vcpu, &apic_base_msr);
5564 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005565
Avi Kivity2fb92db2011-04-27 19:42:18 +03005566 vmx_segment_cache_clear(vmx);
5567
Avi Kivity5706be02008-08-20 15:07:31 +03005568 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005569 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005570 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005571
5572 seg_setup(VCPU_SREG_DS);
5573 seg_setup(VCPU_SREG_ES);
5574 seg_setup(VCPU_SREG_FS);
5575 seg_setup(VCPU_SREG_GS);
5576 seg_setup(VCPU_SREG_SS);
5577
5578 vmcs_write16(GUEST_TR_SELECTOR, 0);
5579 vmcs_writel(GUEST_TR_BASE, 0);
5580 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5581 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5582
5583 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5584 vmcs_writel(GUEST_LDTR_BASE, 0);
5585 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5586 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5587
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005588 if (!init_event) {
5589 vmcs_write32(GUEST_SYSENTER_CS, 0);
5590 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5591 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5592 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5593 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005594
5595 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005596 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005597
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005598 vmcs_writel(GUEST_GDTR_BASE, 0);
5599 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5600
5601 vmcs_writel(GUEST_IDTR_BASE, 0);
5602 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5603
Anthony Liguori443381a2010-12-06 10:53:38 -06005604 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005605 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005606 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005607
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005608 setup_msrs(vmx);
5609
Avi Kivity6aa8b732006-12-10 02:21:36 -08005610 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5611
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005612 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005613 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005614 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005615 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005616 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005617 vmcs_write32(TPR_THRESHOLD, 0);
5618 }
5619
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005620 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005621
Sheng Yang2384d2b2008-01-17 15:14:33 +08005622 if (vmx->vpid != 0)
5623 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5624
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005625 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005626 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005627 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005628 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005629 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005630
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005631 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005632
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005633 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005634}
5635
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005636/*
5637 * In nested virtualization, check if L1 asked to exit on external interrupts.
5638 * For most existing hypervisors, this will always return true.
5639 */
5640static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5641{
5642 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5643 PIN_BASED_EXT_INTR_MASK;
5644}
5645
Bandan Das77b0f5d2014-04-19 18:17:45 -04005646/*
5647 * In nested virtualization, check if L1 has set
5648 * VM_EXIT_ACK_INTR_ON_EXIT
5649 */
5650static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5651{
5652 return get_vmcs12(vcpu)->vm_exit_controls &
5653 VM_EXIT_ACK_INTR_ON_EXIT;
5654}
5655
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005656static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5657{
5658 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5659 PIN_BASED_NMI_EXITING;
5660}
5661
Jan Kiszkac9a79532014-03-07 20:03:15 +01005662static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005663{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005664 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5665 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005666}
5667
Jan Kiszkac9a79532014-03-07 20:03:15 +01005668static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005669{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005670 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005671 enable_irq_window(vcpu);
5672 return;
5673 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005674
Paolo Bonzini47c01522016-12-19 11:44:07 +01005675 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5676 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005677}
5678
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005679static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005680{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005681 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005682 uint32_t intr;
5683 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005684
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005685 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005686
Avi Kivityfa89a812008-09-01 15:57:51 +03005687 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005688 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005689 int inc_eip = 0;
5690 if (vcpu->arch.interrupt.soft)
5691 inc_eip = vcpu->arch.event_exit_inst_len;
5692 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005693 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005694 return;
5695 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005696 intr = irq | INTR_INFO_VALID_MASK;
5697 if (vcpu->arch.interrupt.soft) {
5698 intr |= INTR_TYPE_SOFT_INTR;
5699 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5700 vmx->vcpu.arch.event_exit_inst_len);
5701 } else
5702 intr |= INTR_TYPE_EXT_INTR;
5703 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005704}
5705
Sheng Yangf08864b2008-05-15 18:23:25 +08005706static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5707{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005708 struct vcpu_vmx *vmx = to_vmx(vcpu);
5709
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005710 ++vcpu->stat.nmi_injections;
5711 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005712
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005713 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005714 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005715 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005716 return;
5717 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005718
Sheng Yangf08864b2008-05-15 18:23:25 +08005719 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5720 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005721}
5722
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005723static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5724{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005725 struct vcpu_vmx *vmx = to_vmx(vcpu);
5726 bool masked;
5727
5728 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005729 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005730 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5731 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5732 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005733}
5734
5735static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5736{
5737 struct vcpu_vmx *vmx = to_vmx(vcpu);
5738
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005739 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005740 if (masked)
5741 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5742 GUEST_INTR_STATE_NMI);
5743 else
5744 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5745 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005746}
5747
Jan Kiszka2505dc92013-04-14 12:12:47 +02005748static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5749{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005750 if (to_vmx(vcpu)->nested.nested_run_pending)
5751 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005752
Jan Kiszka2505dc92013-04-14 12:12:47 +02005753 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5754 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5755 | GUEST_INTR_STATE_NMI));
5756}
5757
Gleb Natapov78646122009-03-23 12:12:11 +02005758static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5759{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005760 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5761 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005762 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5763 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005764}
5765
Izik Eiduscbc94022007-10-25 00:29:55 +02005766static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5767{
5768 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005769
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005770 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5771 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005772 if (ret)
5773 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005774 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005775 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005776}
5777
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005778static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005780 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005781 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005782 /*
5783 * Update instruction length as we may reinject the exception
5784 * from user space while in guest debugging mode.
5785 */
5786 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5787 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005788 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005789 return false;
5790 /* fall through */
5791 case DB_VECTOR:
5792 if (vcpu->guest_debug &
5793 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5794 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005795 /* fall through */
5796 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005797 case OF_VECTOR:
5798 case BR_VECTOR:
5799 case UD_VECTOR:
5800 case DF_VECTOR:
5801 case SS_VECTOR:
5802 case GP_VECTOR:
5803 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005804 return true;
5805 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005806 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005807 return false;
5808}
5809
5810static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5811 int vec, u32 err_code)
5812{
5813 /*
5814 * Instruction with address size override prefix opcode 0x67
5815 * Cause the #SS fault with 0 error code in VM86 mode.
5816 */
5817 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5818 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5819 if (vcpu->arch.halt_request) {
5820 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005821 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005822 }
5823 return 1;
5824 }
5825 return 0;
5826 }
5827
5828 /*
5829 * Forward all other exceptions that are valid in real mode.
5830 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5831 * the required debugging infrastructure rework.
5832 */
5833 kvm_queue_exception(vcpu, vec);
5834 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005835}
5836
Andi Kleena0861c02009-06-08 17:37:09 +08005837/*
5838 * Trigger machine check on the host. We assume all the MSRs are already set up
5839 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5840 * We pass a fake environment to the machine check handler because we want
5841 * the guest to be always treated like user space, no matter what context
5842 * it used internally.
5843 */
5844static void kvm_machine_check(void)
5845{
5846#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5847 struct pt_regs regs = {
5848 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5849 .flags = X86_EFLAGS_IF,
5850 };
5851
5852 do_machine_check(&regs, 0);
5853#endif
5854}
5855
Avi Kivity851ba692009-08-24 11:10:17 +03005856static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005857{
5858 /* already handled by vcpu_run */
5859 return 1;
5860}
5861
Avi Kivity851ba692009-08-24 11:10:17 +03005862static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005863{
Avi Kivity1155f762007-11-22 11:30:47 +02005864 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005865 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005866 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005867 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005868 u32 vect_info;
5869 enum emulation_result er;
5870
Avi Kivity1155f762007-11-22 11:30:47 +02005871 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005872 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005873
Andi Kleena0861c02009-06-08 17:37:09 +08005874 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005875 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005876
Jim Mattsonef85b672016-12-12 11:01:37 -08005877 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005878 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005879
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005880 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005881 if (is_guest_mode(vcpu)) {
5882 kvm_queue_exception(vcpu, UD_VECTOR);
5883 return 1;
5884 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005885 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005886 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005887 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005888 return 1;
5889 }
5890
Avi Kivity6aa8b732006-12-10 02:21:36 -08005891 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005892 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005893 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005894
5895 /*
5896 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5897 * MMIO, it is better to report an internal error.
5898 * See the comments in vmx_handle_exit.
5899 */
5900 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5901 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5902 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5903 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005904 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005905 vcpu->run->internal.data[0] = vect_info;
5906 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005907 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005908 return 0;
5909 }
5910
Avi Kivity6aa8b732006-12-10 02:21:36 -08005911 if (is_page_fault(intr_info)) {
5912 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005913 /* EPT won't cause page fault directly */
5914 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5915 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5916 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005917 }
5918
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005919 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005920
5921 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5922 return handle_rmode_exception(vcpu, ex_no, error_code);
5923
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005924 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005925 case AC_VECTOR:
5926 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5927 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005928 case DB_VECTOR:
5929 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5930 if (!(vcpu->guest_debug &
5931 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005932 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005933 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005934 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5935 skip_emulated_instruction(vcpu);
5936
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005937 kvm_queue_exception(vcpu, DB_VECTOR);
5938 return 1;
5939 }
5940 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5941 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5942 /* fall through */
5943 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005944 /*
5945 * Update instruction length as we may reinject #BP from
5946 * user space while in guest debugging mode. Reading it for
5947 * #DB as well causes no harm, it is not used in that case.
5948 */
5949 vmx->vcpu.arch.event_exit_inst_len =
5950 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005951 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005952 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005953 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5954 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005955 break;
5956 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005957 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5958 kvm_run->ex.exception = ex_no;
5959 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005960 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005961 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005962 return 0;
5963}
5964
Avi Kivity851ba692009-08-24 11:10:17 +03005965static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005966{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005967 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005968 return 1;
5969}
5970
Avi Kivity851ba692009-08-24 11:10:17 +03005971static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005972{
Avi Kivity851ba692009-08-24 11:10:17 +03005973 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07005974 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08005975 return 0;
5976}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005977
Avi Kivity851ba692009-08-24 11:10:17 +03005978static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005979{
He, Qingbfdaab02007-09-12 14:18:28 +08005980 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005981 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005982 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005983
He, Qingbfdaab02007-09-12 14:18:28 +08005984 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005985 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005986 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005987
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005988 ++vcpu->stat.io_exits;
5989
5990 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005991 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005992
5993 port = exit_qualification >> 16;
5994 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005995
Kyle Huey6affcbe2016-11-29 12:40:40 -08005996 ret = kvm_skip_emulated_instruction(vcpu);
5997
5998 /*
5999 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
6000 * KVM_EXIT_DEBUG here.
6001 */
6002 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006003}
6004
Ingo Molnar102d8322007-02-19 14:37:47 +02006005static void
6006vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
6007{
6008 /*
6009 * Patch in the VMCALL instruction:
6010 */
6011 hypercall[0] = 0x0f;
6012 hypercall[1] = 0x01;
6013 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02006014}
6015
Guo Chao0fa06072012-06-28 15:16:19 +08006016/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006017static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
6018{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006019 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006020 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6021 unsigned long orig_val = val;
6022
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006023 /*
6024 * We get here when L2 changed cr0 in a way that did not change
6025 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006026 * but did change L0 shadowed bits. So we first calculate the
6027 * effective cr0 value that L1 would like to write into the
6028 * hardware. It consists of the L2-owned bits from the new
6029 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006030 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006031 val = (val & ~vmcs12->cr0_guest_host_mask) |
6032 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6033
David Matlack38991522016-11-29 18:14:08 -08006034 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006035 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006036
6037 if (kvm_set_cr0(vcpu, val))
6038 return 1;
6039 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006040 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006041 } else {
6042 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006043 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006044 return 1;
David Matlack38991522016-11-29 18:14:08 -08006045
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006046 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006047 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006048}
6049
6050static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6051{
6052 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006053 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6054 unsigned long orig_val = val;
6055
6056 /* analogously to handle_set_cr0 */
6057 val = (val & ~vmcs12->cr4_guest_host_mask) |
6058 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6059 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006060 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006061 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006062 return 0;
6063 } else
6064 return kvm_set_cr4(vcpu, val);
6065}
6066
Avi Kivity851ba692009-08-24 11:10:17 +03006067static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006068{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006069 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006070 int cr;
6071 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006072 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006073 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006074
He, Qingbfdaab02007-09-12 14:18:28 +08006075 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006076 cr = exit_qualification & 15;
6077 reg = (exit_qualification >> 8) & 15;
6078 switch ((exit_qualification >> 4) & 3) {
6079 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006080 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006081 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006082 switch (cr) {
6083 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006084 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006085 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006086 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03006087 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006088 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006089 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006090 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006091 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006092 case 8: {
6093 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006094 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006095 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006096 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006097 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006098 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006099 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006100 return ret;
6101 /*
6102 * TODO: we might be squashing a
6103 * KVM_GUESTDBG_SINGLESTEP-triggered
6104 * KVM_EXIT_DEBUG here.
6105 */
Avi Kivity851ba692009-08-24 11:10:17 +03006106 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006107 return 0;
6108 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006109 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006110 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006111 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006112 WARN_ONCE(1, "Guest should always own CR0.TS");
6113 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006114 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006115 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006116 case 1: /*mov from cr*/
6117 switch (cr) {
6118 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02006119 val = kvm_read_cr3(vcpu);
6120 kvm_register_write(vcpu, reg, val);
6121 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006122 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006123 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006124 val = kvm_get_cr8(vcpu);
6125 kvm_register_write(vcpu, reg, val);
6126 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006127 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006128 }
6129 break;
6130 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006131 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006132 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006133 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006134
Kyle Huey6affcbe2016-11-29 12:40:40 -08006135 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006136 default:
6137 break;
6138 }
Avi Kivity851ba692009-08-24 11:10:17 +03006139 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006140 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006141 (int)(exit_qualification >> 4) & 3, cr);
6142 return 0;
6143}
6144
Avi Kivity851ba692009-08-24 11:10:17 +03006145static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006146{
He, Qingbfdaab02007-09-12 14:18:28 +08006147 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006148 int dr, dr7, reg;
6149
6150 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6151 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6152
6153 /* First, if DR does not exist, trigger UD */
6154 if (!kvm_require_dr(vcpu, dr))
6155 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006156
Jan Kiszkaf2483412010-01-20 18:20:20 +01006157 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006158 if (!kvm_require_cpl(vcpu, 0))
6159 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006160 dr7 = vmcs_readl(GUEST_DR7);
6161 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006162 /*
6163 * As the vm-exit takes precedence over the debug trap, we
6164 * need to emulate the latter, either for the host or the
6165 * guest debugging itself.
6166 */
6167 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006168 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006169 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006170 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006171 vcpu->run->debug.arch.exception = DB_VECTOR;
6172 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006173 return 0;
6174 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006175 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006176 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006177 kvm_queue_exception(vcpu, DB_VECTOR);
6178 return 1;
6179 }
6180 }
6181
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006182 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006183 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6184 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006185
6186 /*
6187 * No more DR vmexits; force a reload of the debug registers
6188 * and reenter on this instruction. The next vmexit will
6189 * retrieve the full state of the debug registers.
6190 */
6191 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6192 return 1;
6193 }
6194
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006195 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6196 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006197 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006198
6199 if (kvm_get_dr(vcpu, dr, &val))
6200 return 1;
6201 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006202 } else
Nadav Amit57773922014-06-18 17:19:23 +03006203 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006204 return 1;
6205
Kyle Huey6affcbe2016-11-29 12:40:40 -08006206 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006207}
6208
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006209static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6210{
6211 return vcpu->arch.dr6;
6212}
6213
6214static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6215{
6216}
6217
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006218static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6219{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006220 get_debugreg(vcpu->arch.db[0], 0);
6221 get_debugreg(vcpu->arch.db[1], 1);
6222 get_debugreg(vcpu->arch.db[2], 2);
6223 get_debugreg(vcpu->arch.db[3], 3);
6224 get_debugreg(vcpu->arch.dr6, 6);
6225 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6226
6227 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006228 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006229}
6230
Gleb Natapov020df072010-04-13 10:05:23 +03006231static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6232{
6233 vmcs_writel(GUEST_DR7, val);
6234}
6235
Avi Kivity851ba692009-08-24 11:10:17 +03006236static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006237{
Kyle Huey6a908b62016-11-29 12:40:37 -08006238 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006239}
6240
Avi Kivity851ba692009-08-24 11:10:17 +03006241static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006242{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006243 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006244 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006245
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006246 msr_info.index = ecx;
6247 msr_info.host_initiated = false;
6248 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006249 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006250 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006251 return 1;
6252 }
6253
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006254 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006255
Avi Kivity6aa8b732006-12-10 02:21:36 -08006256 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006257 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6258 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006259 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006260}
6261
Avi Kivity851ba692009-08-24 11:10:17 +03006262static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006263{
Will Auld8fe8ab42012-11-29 12:42:12 -08006264 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006265 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6266 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6267 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006268
Will Auld8fe8ab42012-11-29 12:42:12 -08006269 msr.data = data;
6270 msr.index = ecx;
6271 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006272 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006273 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006274 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006275 return 1;
6276 }
6277
Avi Kivity59200272010-01-25 19:47:02 +02006278 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006279 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006280}
6281
Avi Kivity851ba692009-08-24 11:10:17 +03006282static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006283{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006284 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006285 return 1;
6286}
6287
Avi Kivity851ba692009-08-24 11:10:17 +03006288static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006289{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006290 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6291 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006292
Avi Kivity3842d132010-07-27 12:30:24 +03006293 kvm_make_request(KVM_REQ_EVENT, vcpu);
6294
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006295 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006296 return 1;
6297}
6298
Avi Kivity851ba692009-08-24 11:10:17 +03006299static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006300{
Avi Kivityd3bef152007-06-05 15:53:05 +03006301 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006302}
6303
Avi Kivity851ba692009-08-24 11:10:17 +03006304static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006305{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006306 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006307}
6308
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006309static int handle_invd(struct kvm_vcpu *vcpu)
6310{
Andre Przywara51d8b662010-12-21 11:12:02 +01006311 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006312}
6313
Avi Kivity851ba692009-08-24 11:10:17 +03006314static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006315{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006316 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006317
6318 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006319 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006320}
6321
Avi Kivityfee84b02011-11-10 14:57:25 +02006322static int handle_rdpmc(struct kvm_vcpu *vcpu)
6323{
6324 int err;
6325
6326 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006327 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006328}
6329
Avi Kivity851ba692009-08-24 11:10:17 +03006330static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006331{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006332 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006333}
6334
Dexuan Cui2acf9232010-06-10 11:27:12 +08006335static int handle_xsetbv(struct kvm_vcpu *vcpu)
6336{
6337 u64 new_bv = kvm_read_edx_eax(vcpu);
6338 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6339
6340 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006341 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006342 return 1;
6343}
6344
Wanpeng Lif53cd632014-12-02 19:14:58 +08006345static int handle_xsaves(struct kvm_vcpu *vcpu)
6346{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006347 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006348 WARN(1, "this should never happen\n");
6349 return 1;
6350}
6351
6352static int handle_xrstors(struct kvm_vcpu *vcpu)
6353{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006354 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006355 WARN(1, "this should never happen\n");
6356 return 1;
6357}
6358
Avi Kivity851ba692009-08-24 11:10:17 +03006359static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006360{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006361 if (likely(fasteoi)) {
6362 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6363 int access_type, offset;
6364
6365 access_type = exit_qualification & APIC_ACCESS_TYPE;
6366 offset = exit_qualification & APIC_ACCESS_OFFSET;
6367 /*
6368 * Sane guest uses MOV to write EOI, with written value
6369 * not cared. So make a short-circuit here by avoiding
6370 * heavy instruction emulation.
6371 */
6372 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6373 (offset == APIC_EOI)) {
6374 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006375 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006376 }
6377 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006378 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006379}
6380
Yang Zhangc7c9c562013-01-25 10:18:51 +08006381static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6382{
6383 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6384 int vector = exit_qualification & 0xff;
6385
6386 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6387 kvm_apic_set_eoi_accelerated(vcpu, vector);
6388 return 1;
6389}
6390
Yang Zhang83d4c282013-01-25 10:18:49 +08006391static int handle_apic_write(struct kvm_vcpu *vcpu)
6392{
6393 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6394 u32 offset = exit_qualification & 0xfff;
6395
6396 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6397 kvm_apic_write_nodecode(vcpu, offset);
6398 return 1;
6399}
6400
Avi Kivity851ba692009-08-24 11:10:17 +03006401static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006402{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006403 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006404 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006405 bool has_error_code = false;
6406 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006407 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006408 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006409
6410 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006411 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006412 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006413
6414 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6415
6416 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006417 if (reason == TASK_SWITCH_GATE && idt_v) {
6418 switch (type) {
6419 case INTR_TYPE_NMI_INTR:
6420 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006421 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006422 break;
6423 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006424 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006425 kvm_clear_interrupt_queue(vcpu);
6426 break;
6427 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006428 if (vmx->idt_vectoring_info &
6429 VECTORING_INFO_DELIVER_CODE_MASK) {
6430 has_error_code = true;
6431 error_code =
6432 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6433 }
6434 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006435 case INTR_TYPE_SOFT_EXCEPTION:
6436 kvm_clear_exception_queue(vcpu);
6437 break;
6438 default:
6439 break;
6440 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006441 }
Izik Eidus37817f22008-03-24 23:14:53 +02006442 tss_selector = exit_qualification;
6443
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006444 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6445 type != INTR_TYPE_EXT_INTR &&
6446 type != INTR_TYPE_NMI_INTR))
6447 skip_emulated_instruction(vcpu);
6448
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006449 if (kvm_task_switch(vcpu, tss_selector,
6450 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6451 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006452 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6453 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6454 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006455 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006456 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006457
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006458 /*
6459 * TODO: What about debug traps on tss switch?
6460 * Are we supposed to inject them and update dr6?
6461 */
6462
6463 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006464}
6465
Avi Kivity851ba692009-08-24 11:10:17 +03006466static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006467{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006468 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006469 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01006470 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006471
Sheng Yangf9c617f2009-03-25 10:08:52 +08006472 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006473
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006474 /*
6475 * EPT violation happened while executing iret from NMI,
6476 * "blocked by NMI" bit has to be set before next VM entry.
6477 * There are errata that may cause this bit to not be set:
6478 * AAK134, BY25.
6479 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006480 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006481 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006482 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6483
Sheng Yang14394422008-04-28 12:24:45 +08006484 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006485 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006486
Junaid Shahid27959a42016-12-06 16:46:10 -08006487 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006488 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006489 ? PFERR_USER_MASK : 0;
6490 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006491 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006492 ? PFERR_WRITE_MASK : 0;
6493 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006494 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006495 ? PFERR_FETCH_MASK : 0;
6496 /* ept page table entry is present? */
6497 error_code |= (exit_qualification &
6498 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6499 EPT_VIOLATION_EXECUTABLE))
6500 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006501
Paolo Bonzinieebed242016-11-28 14:39:58 +01006502 error_code |= (exit_qualification & 0x100) != 0 ?
6503 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006504
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006505 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006506 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006507}
6508
Avi Kivity851ba692009-08-24 11:10:17 +03006509static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006510{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006511 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006512 gpa_t gpa;
6513
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006514 /*
6515 * A nested guest cannot optimize MMIO vmexits, because we have an
6516 * nGPA here instead of the required GPA.
6517 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006518 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006519 if (!is_guest_mode(vcpu) &&
6520 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006521 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006522 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006523 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006524
Paolo Bonzinie08d26f2017-08-17 18:36:56 +02006525 ret = kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
6526 if (ret >= 0)
6527 return ret;
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006528
6529 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006530 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006531
Avi Kivity851ba692009-08-24 11:10:17 +03006532 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6533 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006534
6535 return 0;
6536}
6537
Avi Kivity851ba692009-08-24 11:10:17 +03006538static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006539{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006540 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6541 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006542 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006543 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006544
6545 return 1;
6546}
6547
Mohammed Gamal80ced182009-09-01 12:48:18 +02006548static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006549{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006550 struct vcpu_vmx *vmx = to_vmx(vcpu);
6551 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006552 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006553 u32 cpu_exec_ctrl;
6554 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006555 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006556
6557 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6558 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006559
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006560 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006561 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006562 return handle_interrupt_window(&vmx->vcpu);
6563
Radim Krčmář72875d82017-04-26 22:32:19 +02006564 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006565 return 1;
6566
Gleb Natapov991eebf2013-04-11 12:10:51 +03006567 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006568
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006569 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006570 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006571 ret = 0;
6572 goto out;
6573 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006574
Avi Kivityde5f70e2012-06-12 20:22:28 +03006575 if (err != EMULATE_DONE) {
6576 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6577 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6578 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006579 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006580 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006581
Gleb Natapov8d76c492013-05-08 18:38:44 +03006582 if (vcpu->arch.halt_request) {
6583 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006584 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006585 goto out;
6586 }
6587
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006588 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006589 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006590 if (need_resched())
6591 schedule();
6592 }
6593
Mohammed Gamal80ced182009-09-01 12:48:18 +02006594out:
6595 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006596}
6597
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006598static int __grow_ple_window(int val)
6599{
6600 if (ple_window_grow < 1)
6601 return ple_window;
6602
6603 val = min(val, ple_window_actual_max);
6604
6605 if (ple_window_grow < ple_window)
6606 val *= ple_window_grow;
6607 else
6608 val += ple_window_grow;
6609
6610 return val;
6611}
6612
6613static int __shrink_ple_window(int val, int modifier, int minimum)
6614{
6615 if (modifier < 1)
6616 return ple_window;
6617
6618 if (modifier < ple_window)
6619 val /= modifier;
6620 else
6621 val -= modifier;
6622
6623 return max(val, minimum);
6624}
6625
6626static void grow_ple_window(struct kvm_vcpu *vcpu)
6627{
6628 struct vcpu_vmx *vmx = to_vmx(vcpu);
6629 int old = vmx->ple_window;
6630
6631 vmx->ple_window = __grow_ple_window(old);
6632
6633 if (vmx->ple_window != old)
6634 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006635
6636 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006637}
6638
6639static void shrink_ple_window(struct kvm_vcpu *vcpu)
6640{
6641 struct vcpu_vmx *vmx = to_vmx(vcpu);
6642 int old = vmx->ple_window;
6643
6644 vmx->ple_window = __shrink_ple_window(old,
6645 ple_window_shrink, ple_window);
6646
6647 if (vmx->ple_window != old)
6648 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006649
6650 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006651}
6652
6653/*
6654 * ple_window_actual_max is computed to be one grow_ple_window() below
6655 * ple_window_max. (See __grow_ple_window for the reason.)
6656 * This prevents overflows, because ple_window_max is int.
6657 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6658 * this process.
6659 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6660 */
6661static void update_ple_window_actual_max(void)
6662{
6663 ple_window_actual_max =
6664 __shrink_ple_window(max(ple_window_max, ple_window),
6665 ple_window_grow, INT_MIN);
6666}
6667
Feng Wubf9f6ac2015-09-18 22:29:55 +08006668/*
6669 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6670 */
6671static void wakeup_handler(void)
6672{
6673 struct kvm_vcpu *vcpu;
6674 int cpu = smp_processor_id();
6675
6676 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6677 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6678 blocked_vcpu_list) {
6679 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6680
6681 if (pi_test_on(pi_desc) == 1)
6682 kvm_vcpu_kick(vcpu);
6683 }
6684 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6685}
6686
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006687void vmx_enable_tdp(void)
6688{
6689 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6690 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6691 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6692 0ull, VMX_EPT_EXECUTABLE_MASK,
6693 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05006694 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006695
6696 ept_set_mmio_spte_mask();
6697 kvm_enable_tdp();
6698}
6699
Tiejun Chenf2c76482014-10-28 10:14:47 +08006700static __init int hardware_setup(void)
6701{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006702 int r = -ENOMEM, i, msr;
6703
6704 rdmsrl_safe(MSR_EFER, &host_efer);
6705
6706 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6707 kvm_define_shared_msr(i, vmx_msr_index[i]);
6708
Radim Krčmář23611332016-09-29 22:41:33 +02006709 for (i = 0; i < VMX_BITMAP_NR; i++) {
6710 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6711 if (!vmx_bitmap[i])
6712 goto out;
6713 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006714
6715 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006716 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6717 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6718
6719 /*
6720 * Allow direct access to the PC debug port (it is often used for I/O
6721 * delays, but the vmexits simply slow things down).
6722 */
6723 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6724 clear_bit(0x80, vmx_io_bitmap_a);
6725
6726 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6727
6728 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6729 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6730
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006731 if (setup_vmcs_config(&vmcs_config) < 0) {
6732 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006733 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006734 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006735
6736 if (boot_cpu_has(X86_FEATURE_NX))
6737 kvm_enable_efer_bits(EFER_NX);
6738
Wanpeng Li08d839c2017-03-23 05:30:08 -07006739 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6740 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006741 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006742
Tiejun Chenf2c76482014-10-28 10:14:47 +08006743 if (!cpu_has_vmx_shadow_vmcs())
6744 enable_shadow_vmcs = 0;
6745 if (enable_shadow_vmcs)
6746 init_vmcs_shadow_fields();
6747
6748 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02006749 !cpu_has_vmx_ept_4levels() ||
6750 !cpu_has_vmx_ept_mt_wb()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006751 enable_ept = 0;
6752 enable_unrestricted_guest = 0;
6753 enable_ept_ad_bits = 0;
6754 }
6755
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006756 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006757 enable_ept_ad_bits = 0;
6758
6759 if (!cpu_has_vmx_unrestricted_guest())
6760 enable_unrestricted_guest = 0;
6761
Paolo Bonziniad15a292015-01-30 16:18:49 +01006762 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006763 flexpriority_enabled = 0;
6764
Paolo Bonziniad15a292015-01-30 16:18:49 +01006765 /*
6766 * set_apic_access_page_addr() is used to reload apic access
6767 * page upon invalidation. No need to do anything if not
6768 * using the APIC_ACCESS_ADDR VMCS field.
6769 */
6770 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006771 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006772
6773 if (!cpu_has_vmx_tpr_shadow())
6774 kvm_x86_ops->update_cr8_intercept = NULL;
6775
6776 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6777 kvm_disable_largepages();
6778
6779 if (!cpu_has_vmx_ple())
6780 ple_gap = 0;
6781
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006782 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006783 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006784 kvm_x86_ops->sync_pir_to_irr = NULL;
6785 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006786
Haozhong Zhang64903d62015-10-20 15:39:09 +08006787 if (cpu_has_vmx_tsc_scaling()) {
6788 kvm_has_tsc_control = true;
6789 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6790 kvm_tsc_scaling_ratio_frac_bits = 48;
6791 }
6792
Tiejun Chenbaa03522014-12-23 16:21:11 +08006793 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6794 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6795 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6796 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6797 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6798 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006799
Wanpeng Lic63e4562016-09-23 19:17:16 +08006800 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6801 vmx_msr_bitmap_legacy, PAGE_SIZE);
6802 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6803 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006804 memcpy(vmx_msr_bitmap_legacy_x2apic,
6805 vmx_msr_bitmap_legacy, PAGE_SIZE);
6806 memcpy(vmx_msr_bitmap_longmode_x2apic,
6807 vmx_msr_bitmap_longmode, PAGE_SIZE);
6808
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006809 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6810
Radim Krčmář40d83382016-09-29 22:41:31 +02006811 for (msr = 0x800; msr <= 0x8ff; msr++) {
6812 if (msr == 0x839 /* TMCCT */)
6813 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006814 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006815 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006816
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006817 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006818 * TPR reads and writes can be virtualized even if virtual interrupt
6819 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006820 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006821 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6822 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6823
Roman Kagan3ce424e2016-05-18 17:48:20 +03006824 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006825 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006826 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006827 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006828
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006829 if (enable_ept)
6830 vmx_enable_tdp();
6831 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006832 kvm_disable_tdp();
6833
6834 update_ple_window_actual_max();
6835
Kai Huang843e4332015-01-28 10:54:28 +08006836 /*
6837 * Only enable PML when hardware supports PML feature, and both EPT
6838 * and EPT A/D bit features are enabled -- PML depends on them to work.
6839 */
6840 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6841 enable_pml = 0;
6842
6843 if (!enable_pml) {
6844 kvm_x86_ops->slot_enable_log_dirty = NULL;
6845 kvm_x86_ops->slot_disable_log_dirty = NULL;
6846 kvm_x86_ops->flush_log_dirty = NULL;
6847 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6848 }
6849
Yunhong Jiang64672c92016-06-13 14:19:59 -07006850 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6851 u64 vmx_msr;
6852
6853 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6854 cpu_preemption_timer_multi =
6855 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6856 } else {
6857 kvm_x86_ops->set_hv_timer = NULL;
6858 kvm_x86_ops->cancel_hv_timer = NULL;
6859 }
6860
Feng Wubf9f6ac2015-09-18 22:29:55 +08006861 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6862
Ashok Rajc45dcc72016-06-22 14:59:56 +08006863 kvm_mce_cap_supported |= MCG_LMCE_P;
6864
Tiejun Chenf2c76482014-10-28 10:14:47 +08006865 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006866
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006867out:
Radim Krčmář23611332016-09-29 22:41:33 +02006868 for (i = 0; i < VMX_BITMAP_NR; i++)
6869 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006870
6871 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006872}
6873
6874static __exit void hardware_unsetup(void)
6875{
Radim Krčmář23611332016-09-29 22:41:33 +02006876 int i;
6877
6878 for (i = 0; i < VMX_BITMAP_NR; i++)
6879 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006880
Tiejun Chenf2c76482014-10-28 10:14:47 +08006881 free_kvm_area();
6882}
6883
Avi Kivity6aa8b732006-12-10 02:21:36 -08006884/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006885 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6886 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6887 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006888static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006889{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006890 if (ple_gap)
6891 grow_ple_window(vcpu);
6892
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08006893 /*
6894 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
6895 * VM-execution control is ignored if CPL > 0. OTOH, KVM
6896 * never set PAUSE_EXITING and just set PLE if supported,
6897 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
6898 */
6899 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006900 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006901}
6902
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006903static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006904{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006905 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006906}
6907
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006908static int handle_mwait(struct kvm_vcpu *vcpu)
6909{
6910 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6911 return handle_nop(vcpu);
6912}
6913
Jim Mattson45ec3682017-08-23 16:32:04 -07006914static int handle_invalid_op(struct kvm_vcpu *vcpu)
6915{
6916 kvm_queue_exception(vcpu, UD_VECTOR);
6917 return 1;
6918}
6919
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006920static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6921{
6922 return 1;
6923}
6924
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006925static int handle_monitor(struct kvm_vcpu *vcpu)
6926{
6927 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6928 return handle_nop(vcpu);
6929}
6930
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006931/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006932 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6933 * We could reuse a single VMCS for all the L2 guests, but we also want the
6934 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6935 * allows keeping them loaded on the processor, and in the future will allow
6936 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6937 * every entry if they never change.
6938 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6939 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6940 *
6941 * The following functions allocate and free a vmcs02 in this pool.
6942 */
6943
6944/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6945static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6946{
6947 struct vmcs02_list *item;
6948 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6949 if (item->vmptr == vmx->nested.current_vmptr) {
6950 list_move(&item->list, &vmx->nested.vmcs02_pool);
6951 return &item->vmcs02;
6952 }
6953
6954 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6955 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006956 item = list_last_entry(&vmx->nested.vmcs02_pool,
6957 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006958 item->vmptr = vmx->nested.current_vmptr;
6959 list_move(&item->list, &vmx->nested.vmcs02_pool);
6960 return &item->vmcs02;
6961 }
6962
6963 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006964 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006965 if (!item)
6966 return NULL;
6967 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006968 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006969 if (!item->vmcs02.vmcs) {
6970 kfree(item);
6971 return NULL;
6972 }
6973 loaded_vmcs_init(&item->vmcs02);
6974 item->vmptr = vmx->nested.current_vmptr;
6975 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6976 vmx->nested.vmcs02_num++;
6977 return &item->vmcs02;
6978}
6979
6980/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6981static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6982{
6983 struct vmcs02_list *item;
6984 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6985 if (item->vmptr == vmptr) {
6986 free_loaded_vmcs(&item->vmcs02);
6987 list_del(&item->list);
6988 kfree(item);
6989 vmx->nested.vmcs02_num--;
6990 return;
6991 }
6992}
6993
6994/*
6995 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006996 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6997 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006998 */
6999static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
7000{
7001 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007002
7003 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007004 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007005 /*
7006 * Something will leak if the above WARN triggers. Better than
7007 * a use-after-free.
7008 */
7009 if (vmx->loaded_vmcs == &item->vmcs02)
7010 continue;
7011
7012 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007013 list_del(&item->list);
7014 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007015 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007016 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007017}
7018
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007019/*
7020 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7021 * set the success or error code of an emulated VMX instruction, as specified
7022 * by Vol 2B, VMX Instruction Reference, "Conventions".
7023 */
7024static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7025{
7026 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7027 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7028 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7029}
7030
7031static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7032{
7033 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7034 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7035 X86_EFLAGS_SF | X86_EFLAGS_OF))
7036 | X86_EFLAGS_CF);
7037}
7038
Abel Gordon145c28d2013-04-18 14:36:55 +03007039static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007040 u32 vm_instruction_error)
7041{
7042 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7043 /*
7044 * failValid writes the error number to the current VMCS, which
7045 * can't be done there isn't a current VMCS.
7046 */
7047 nested_vmx_failInvalid(vcpu);
7048 return;
7049 }
7050 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7051 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7052 X86_EFLAGS_SF | X86_EFLAGS_OF))
7053 | X86_EFLAGS_ZF);
7054 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7055 /*
7056 * We don't need to force a shadow sync because
7057 * VM_INSTRUCTION_ERROR is not shadowed
7058 */
7059}
Abel Gordon145c28d2013-04-18 14:36:55 +03007060
Wincy Vanff651cb2014-12-11 08:52:58 +03007061static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7062{
7063 /* TODO: not to reset guest simply here. */
7064 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007065 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007066}
7067
Jan Kiszkaf41245002014-03-07 20:03:13 +01007068static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7069{
7070 struct vcpu_vmx *vmx =
7071 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7072
7073 vmx->nested.preemption_timer_expired = true;
7074 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7075 kvm_vcpu_kick(&vmx->vcpu);
7076
7077 return HRTIMER_NORESTART;
7078}
7079
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007080/*
Bandan Das19677e32014-05-06 02:19:15 -04007081 * Decode the memory-address operand of a vmx instruction, as recorded on an
7082 * exit caused by such an instruction (run by a guest hypervisor).
7083 * On success, returns 0. When the operand is invalid, returns 1 and throws
7084 * #UD or #GP.
7085 */
7086static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7087 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007088 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007089{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007090 gva_t off;
7091 bool exn;
7092 struct kvm_segment s;
7093
Bandan Das19677e32014-05-06 02:19:15 -04007094 /*
7095 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7096 * Execution", on an exit, vmx_instruction_info holds most of the
7097 * addressing components of the operand. Only the displacement part
7098 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7099 * For how an actual address is calculated from all these components,
7100 * refer to Vol. 1, "Operand Addressing".
7101 */
7102 int scaling = vmx_instruction_info & 3;
7103 int addr_size = (vmx_instruction_info >> 7) & 7;
7104 bool is_reg = vmx_instruction_info & (1u << 10);
7105 int seg_reg = (vmx_instruction_info >> 15) & 7;
7106 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7107 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7108 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7109 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7110
7111 if (is_reg) {
7112 kvm_queue_exception(vcpu, UD_VECTOR);
7113 return 1;
7114 }
7115
7116 /* Addr = segment_base + offset */
7117 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007118 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007119 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007120 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007121 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007122 off += kvm_register_read(vcpu, index_reg)<<scaling;
7123 vmx_get_segment(vcpu, &s, seg_reg);
7124 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007125
7126 if (addr_size == 1) /* 32 bit */
7127 *ret &= 0xffffffff;
7128
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007129 /* Checks for #GP/#SS exceptions. */
7130 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007131 if (is_long_mode(vcpu)) {
7132 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7133 * non-canonical form. This is the only check on the memory
7134 * destination for long mode!
7135 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007136 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007137 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007138 /* Protected mode: apply checks for segment validity in the
7139 * following order:
7140 * - segment type check (#GP(0) may be thrown)
7141 * - usability check (#GP(0)/#SS(0))
7142 * - limit check (#GP(0)/#SS(0))
7143 */
7144 if (wr)
7145 /* #GP(0) if the destination operand is located in a
7146 * read-only data segment or any code segment.
7147 */
7148 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7149 else
7150 /* #GP(0) if the source operand is located in an
7151 * execute-only code segment
7152 */
7153 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007154 if (exn) {
7155 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7156 return 1;
7157 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007158 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7159 */
7160 exn = (s.unusable != 0);
7161 /* Protected mode: #GP(0)/#SS(0) if the memory
7162 * operand is outside the segment limit.
7163 */
7164 exn = exn || (off + sizeof(u64) > s.limit);
7165 }
7166 if (exn) {
7167 kvm_queue_exception_e(vcpu,
7168 seg_reg == VCPU_SREG_SS ?
7169 SS_VECTOR : GP_VECTOR,
7170 0);
7171 return 1;
7172 }
7173
Bandan Das19677e32014-05-06 02:19:15 -04007174 return 0;
7175}
7176
Radim Krčmářcbf71272017-05-19 15:48:51 +02007177static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007178{
7179 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007180 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007181
7182 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007183 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007184 return 1;
7185
Radim Krčmářcbf71272017-05-19 15:48:51 +02007186 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7187 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007188 kvm_inject_page_fault(vcpu, &e);
7189 return 1;
7190 }
7191
Bandan Das3573e222014-05-06 02:19:16 -04007192 return 0;
7193}
7194
Jim Mattsone29acc52016-11-30 12:03:43 -08007195static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7196{
7197 struct vcpu_vmx *vmx = to_vmx(vcpu);
7198 struct vmcs *shadow_vmcs;
7199
7200 if (cpu_has_vmx_msr_bitmap()) {
7201 vmx->nested.msr_bitmap =
7202 (unsigned long *)__get_free_page(GFP_KERNEL);
7203 if (!vmx->nested.msr_bitmap)
7204 goto out_msr_bitmap;
7205 }
7206
7207 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7208 if (!vmx->nested.cached_vmcs12)
7209 goto out_cached_vmcs12;
7210
7211 if (enable_shadow_vmcs) {
7212 shadow_vmcs = alloc_vmcs();
7213 if (!shadow_vmcs)
7214 goto out_shadow_vmcs;
7215 /* mark vmcs as shadow */
7216 shadow_vmcs->revision_id |= (1u << 31);
7217 /* init shadow vmcs */
7218 vmcs_clear(shadow_vmcs);
7219 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7220 }
7221
7222 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7223 vmx->nested.vmcs02_num = 0;
7224
7225 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7226 HRTIMER_MODE_REL_PINNED);
7227 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7228
7229 vmx->nested.vmxon = true;
7230 return 0;
7231
7232out_shadow_vmcs:
7233 kfree(vmx->nested.cached_vmcs12);
7234
7235out_cached_vmcs12:
7236 free_page((unsigned long)vmx->nested.msr_bitmap);
7237
7238out_msr_bitmap:
7239 return -ENOMEM;
7240}
7241
Bandan Das3573e222014-05-06 02:19:16 -04007242/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007243 * Emulate the VMXON instruction.
7244 * Currently, we just remember that VMX is active, and do not save or even
7245 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7246 * do not currently need to store anything in that guest-allocated memory
7247 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7248 * argument is different from the VMXON pointer (which the spec says they do).
7249 */
7250static int handle_vmon(struct kvm_vcpu *vcpu)
7251{
Jim Mattsone29acc52016-11-30 12:03:43 -08007252 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007253 gpa_t vmptr;
7254 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007255 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007256 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7257 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007258
Jim Mattson70f3aac2017-04-26 08:53:46 -07007259 /*
7260 * The Intel VMX Instruction Reference lists a bunch of bits that are
7261 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7262 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7263 * Otherwise, we should fail with #UD. But most faulting conditions
7264 * have already been checked by hardware, prior to the VM-exit for
7265 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7266 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007267 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007268 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007269 kvm_queue_exception(vcpu, UD_VECTOR);
7270 return 1;
7271 }
7272
Abel Gordon145c28d2013-04-18 14:36:55 +03007273 if (vmx->nested.vmxon) {
7274 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007275 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007276 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007277
Haozhong Zhang3b840802016-06-22 14:59:54 +08007278 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007279 != VMXON_NEEDED_FEATURES) {
7280 kvm_inject_gp(vcpu, 0);
7281 return 1;
7282 }
7283
Radim Krčmářcbf71272017-05-19 15:48:51 +02007284 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007285 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007286
7287 /*
7288 * SDM 3: 24.11.5
7289 * The first 4 bytes of VMXON region contain the supported
7290 * VMCS revision identifier
7291 *
7292 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7293 * which replaces physical address width with 32
7294 */
7295 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7296 nested_vmx_failInvalid(vcpu);
7297 return kvm_skip_emulated_instruction(vcpu);
7298 }
7299
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007300 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7301 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007302 nested_vmx_failInvalid(vcpu);
7303 return kvm_skip_emulated_instruction(vcpu);
7304 }
7305 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7306 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007307 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007308 nested_vmx_failInvalid(vcpu);
7309 return kvm_skip_emulated_instruction(vcpu);
7310 }
7311 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007312 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007313
7314 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007315 ret = enter_vmx_operation(vcpu);
7316 if (ret)
7317 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007318
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007319 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007320 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007321}
7322
7323/*
7324 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7325 * for running VMX instructions (except VMXON, whose prerequisites are
7326 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007327 * Note that many of these exceptions have priority over VM exits, so they
7328 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007329 */
7330static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7331{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007332 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007333 kvm_queue_exception(vcpu, UD_VECTOR);
7334 return 0;
7335 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007336 return 1;
7337}
7338
David Matlack8ca44e82017-08-01 14:00:39 -07007339static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7340{
7341 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7342 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7343}
7344
Abel Gordone7953d72013-04-18 14:37:55 +03007345static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7346{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007347 if (vmx->nested.current_vmptr == -1ull)
7348 return;
7349
Abel Gordon012f83c2013-04-18 14:39:25 +03007350 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007351 /* copy to memory all shadowed fields in case
7352 they were modified */
7353 copy_shadow_to_vmcs12(vmx);
7354 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007355 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007356 }
Wincy Van705699a2015-02-03 23:58:17 +08007357 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007358
7359 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007360 kvm_vcpu_write_guest_page(&vmx->vcpu,
7361 vmx->nested.current_vmptr >> PAGE_SHIFT,
7362 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007363
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007364 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007365}
7366
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007367/*
7368 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7369 * just stops using VMX.
7370 */
7371static void free_nested(struct vcpu_vmx *vmx)
7372{
7373 if (!vmx->nested.vmxon)
7374 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007375
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007376 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007377 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007378 vmx->nested.posted_intr_nv = -1;
7379 vmx->nested.current_vmptr = -1ull;
Radim Krčmářd048c092016-08-08 20:16:22 +02007380 if (vmx->nested.msr_bitmap) {
7381 free_page((unsigned long)vmx->nested.msr_bitmap);
7382 vmx->nested.msr_bitmap = NULL;
7383 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007384 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007385 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007386 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7387 free_vmcs(vmx->vmcs01.shadow_vmcs);
7388 vmx->vmcs01.shadow_vmcs = NULL;
7389 }
David Matlack4f2777b2016-07-13 17:16:37 -07007390 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007391 /* Unpin physical memory we referred to in current vmcs02 */
7392 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007393 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007394 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007395 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007396 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007397 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007398 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007399 }
Wincy Van705699a2015-02-03 23:58:17 +08007400 if (vmx->nested.pi_desc_page) {
7401 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007402 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007403 vmx->nested.pi_desc_page = NULL;
7404 vmx->nested.pi_desc = NULL;
7405 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007406
7407 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007408}
7409
7410/* Emulate the VMXOFF instruction */
7411static int handle_vmoff(struct kvm_vcpu *vcpu)
7412{
7413 if (!nested_vmx_check_permission(vcpu))
7414 return 1;
7415 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007416 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007417 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007418}
7419
Nadav Har'El27d6c862011-05-25 23:06:59 +03007420/* Emulate the VMCLEAR instruction */
7421static int handle_vmclear(struct kvm_vcpu *vcpu)
7422{
7423 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007424 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007425 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007426
7427 if (!nested_vmx_check_permission(vcpu))
7428 return 1;
7429
Radim Krčmářcbf71272017-05-19 15:48:51 +02007430 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007431 return 1;
7432
Radim Krčmářcbf71272017-05-19 15:48:51 +02007433 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7434 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7435 return kvm_skip_emulated_instruction(vcpu);
7436 }
7437
7438 if (vmptr == vmx->nested.vmxon_ptr) {
7439 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7440 return kvm_skip_emulated_instruction(vcpu);
7441 }
7442
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007443 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007444 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007445
Jim Mattson587d7e722017-03-02 12:41:48 -08007446 kvm_vcpu_write_guest(vcpu,
7447 vmptr + offsetof(struct vmcs12, launch_state),
7448 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007449
7450 nested_free_vmcs02(vmx, vmptr);
7451
Nadav Har'El27d6c862011-05-25 23:06:59 +03007452 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007453 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007454}
7455
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007456static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7457
7458/* Emulate the VMLAUNCH instruction */
7459static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7460{
7461 return nested_vmx_run(vcpu, true);
7462}
7463
7464/* Emulate the VMRESUME instruction */
7465static int handle_vmresume(struct kvm_vcpu *vcpu)
7466{
7467
7468 return nested_vmx_run(vcpu, false);
7469}
7470
Nadav Har'El49f705c2011-05-25 23:08:30 +03007471/*
7472 * Read a vmcs12 field. Since these can have varying lengths and we return
7473 * one type, we chose the biggest type (u64) and zero-extend the return value
7474 * to that size. Note that the caller, handle_vmread, might need to use only
7475 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7476 * 64-bit fields are to be returned).
7477 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007478static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7479 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007480{
7481 short offset = vmcs_field_to_offset(field);
7482 char *p;
7483
7484 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007485 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007486
7487 p = ((char *)(get_vmcs12(vcpu))) + offset;
7488
7489 switch (vmcs_field_type(field)) {
7490 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7491 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007492 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007493 case VMCS_FIELD_TYPE_U16:
7494 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007495 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007496 case VMCS_FIELD_TYPE_U32:
7497 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007498 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007499 case VMCS_FIELD_TYPE_U64:
7500 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007501 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007502 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007503 WARN_ON(1);
7504 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007505 }
7506}
7507
Abel Gordon20b97fe2013-04-18 14:36:25 +03007508
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007509static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7510 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007511 short offset = vmcs_field_to_offset(field);
7512 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7513 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007514 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007515
7516 switch (vmcs_field_type(field)) {
7517 case VMCS_FIELD_TYPE_U16:
7518 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007519 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007520 case VMCS_FIELD_TYPE_U32:
7521 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007522 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007523 case VMCS_FIELD_TYPE_U64:
7524 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007525 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007526 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7527 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007528 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007529 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007530 WARN_ON(1);
7531 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007532 }
7533
7534}
7535
Abel Gordon16f5b902013-04-18 14:38:25 +03007536static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7537{
7538 int i;
7539 unsigned long field;
7540 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007541 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007542 const unsigned long *fields = shadow_read_write_fields;
7543 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007544
Jan Kiszka282da872014-10-08 18:05:39 +02007545 preempt_disable();
7546
Abel Gordon16f5b902013-04-18 14:38:25 +03007547 vmcs_load(shadow_vmcs);
7548
7549 for (i = 0; i < num_fields; i++) {
7550 field = fields[i];
7551 switch (vmcs_field_type(field)) {
7552 case VMCS_FIELD_TYPE_U16:
7553 field_value = vmcs_read16(field);
7554 break;
7555 case VMCS_FIELD_TYPE_U32:
7556 field_value = vmcs_read32(field);
7557 break;
7558 case VMCS_FIELD_TYPE_U64:
7559 field_value = vmcs_read64(field);
7560 break;
7561 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7562 field_value = vmcs_readl(field);
7563 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007564 default:
7565 WARN_ON(1);
7566 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007567 }
7568 vmcs12_write_any(&vmx->vcpu, field, field_value);
7569 }
7570
7571 vmcs_clear(shadow_vmcs);
7572 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007573
7574 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007575}
7576
Abel Gordonc3114422013-04-18 14:38:55 +03007577static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7578{
Mathias Krausec2bae892013-06-26 20:36:21 +02007579 const unsigned long *fields[] = {
7580 shadow_read_write_fields,
7581 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007582 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007583 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007584 max_shadow_read_write_fields,
7585 max_shadow_read_only_fields
7586 };
7587 int i, q;
7588 unsigned long field;
7589 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007590 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007591
7592 vmcs_load(shadow_vmcs);
7593
Mathias Krausec2bae892013-06-26 20:36:21 +02007594 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007595 for (i = 0; i < max_fields[q]; i++) {
7596 field = fields[q][i];
7597 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7598
7599 switch (vmcs_field_type(field)) {
7600 case VMCS_FIELD_TYPE_U16:
7601 vmcs_write16(field, (u16)field_value);
7602 break;
7603 case VMCS_FIELD_TYPE_U32:
7604 vmcs_write32(field, (u32)field_value);
7605 break;
7606 case VMCS_FIELD_TYPE_U64:
7607 vmcs_write64(field, (u64)field_value);
7608 break;
7609 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7610 vmcs_writel(field, (long)field_value);
7611 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007612 default:
7613 WARN_ON(1);
7614 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007615 }
7616 }
7617 }
7618
7619 vmcs_clear(shadow_vmcs);
7620 vmcs_load(vmx->loaded_vmcs->vmcs);
7621}
7622
Nadav Har'El49f705c2011-05-25 23:08:30 +03007623/*
7624 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7625 * used before) all generate the same failure when it is missing.
7626 */
7627static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7628{
7629 struct vcpu_vmx *vmx = to_vmx(vcpu);
7630 if (vmx->nested.current_vmptr == -1ull) {
7631 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007632 return 0;
7633 }
7634 return 1;
7635}
7636
7637static int handle_vmread(struct kvm_vcpu *vcpu)
7638{
7639 unsigned long field;
7640 u64 field_value;
7641 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7642 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7643 gva_t gva = 0;
7644
Kyle Hueyeb277562016-11-29 12:40:39 -08007645 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007646 return 1;
7647
Kyle Huey6affcbe2016-11-29 12:40:40 -08007648 if (!nested_vmx_check_vmcs12(vcpu))
7649 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007650
Nadav Har'El49f705c2011-05-25 23:08:30 +03007651 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007652 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007653 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007654 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007655 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007656 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007657 }
7658 /*
7659 * Now copy part of this value to register or memory, as requested.
7660 * Note that the number of bits actually copied is 32 or 64 depending
7661 * on the guest's mode (32 or 64 bit), not on the given field's length.
7662 */
7663 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007664 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007665 field_value);
7666 } else {
7667 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007668 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007669 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007670 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007671 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7672 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7673 }
7674
7675 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007676 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007677}
7678
7679
7680static int handle_vmwrite(struct kvm_vcpu *vcpu)
7681{
7682 unsigned long field;
7683 gva_t gva;
7684 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7685 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007686 /* The value to write might be 32 or 64 bits, depending on L1's long
7687 * mode, and eventually we need to write that into a field of several
7688 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007689 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007690 * bits into the vmcs12 field.
7691 */
7692 u64 field_value = 0;
7693 struct x86_exception e;
7694
Kyle Hueyeb277562016-11-29 12:40:39 -08007695 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007696 return 1;
7697
Kyle Huey6affcbe2016-11-29 12:40:40 -08007698 if (!nested_vmx_check_vmcs12(vcpu))
7699 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007700
Nadav Har'El49f705c2011-05-25 23:08:30 +03007701 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007702 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007703 (((vmx_instruction_info) >> 3) & 0xf));
7704 else {
7705 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007706 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007707 return 1;
7708 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007709 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007710 kvm_inject_page_fault(vcpu, &e);
7711 return 1;
7712 }
7713 }
7714
7715
Nadav Amit27e6fb52014-06-18 17:19:26 +03007716 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007717 if (vmcs_field_readonly(field)) {
7718 nested_vmx_failValid(vcpu,
7719 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007720 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007721 }
7722
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007723 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007724 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007725 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007726 }
7727
7728 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007729 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007730}
7731
Jim Mattsona8bc2842016-11-30 12:03:44 -08007732static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7733{
7734 vmx->nested.current_vmptr = vmptr;
7735 if (enable_shadow_vmcs) {
7736 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7737 SECONDARY_EXEC_SHADOW_VMCS);
7738 vmcs_write64(VMCS_LINK_POINTER,
7739 __pa(vmx->vmcs01.shadow_vmcs));
7740 vmx->nested.sync_shadow_vmcs = true;
7741 }
7742}
7743
Nadav Har'El63846662011-05-25 23:07:29 +03007744/* Emulate the VMPTRLD instruction */
7745static int handle_vmptrld(struct kvm_vcpu *vcpu)
7746{
7747 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007748 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007749
7750 if (!nested_vmx_check_permission(vcpu))
7751 return 1;
7752
Radim Krčmářcbf71272017-05-19 15:48:51 +02007753 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007754 return 1;
7755
Radim Krčmářcbf71272017-05-19 15:48:51 +02007756 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7757 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7758 return kvm_skip_emulated_instruction(vcpu);
7759 }
7760
7761 if (vmptr == vmx->nested.vmxon_ptr) {
7762 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7763 return kvm_skip_emulated_instruction(vcpu);
7764 }
7765
Nadav Har'El63846662011-05-25 23:07:29 +03007766 if (vmx->nested.current_vmptr != vmptr) {
7767 struct vmcs12 *new_vmcs12;
7768 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007769 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7770 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03007771 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007772 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007773 }
7774 new_vmcs12 = kmap(page);
7775 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7776 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007777 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03007778 nested_vmx_failValid(vcpu,
7779 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007780 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007781 }
Nadav Har'El63846662011-05-25 23:07:29 +03007782
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007783 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007784 /*
7785 * Load VMCS12 from guest memory since it is not already
7786 * cached.
7787 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007788 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7789 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007790 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007791
Jim Mattsona8bc2842016-11-30 12:03:44 -08007792 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007793 }
7794
7795 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007796 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007797}
7798
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007799/* Emulate the VMPTRST instruction */
7800static int handle_vmptrst(struct kvm_vcpu *vcpu)
7801{
7802 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7803 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7804 gva_t vmcs_gva;
7805 struct x86_exception e;
7806
7807 if (!nested_vmx_check_permission(vcpu))
7808 return 1;
7809
7810 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007811 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007812 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007813 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007814 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7815 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7816 sizeof(u64), &e)) {
7817 kvm_inject_page_fault(vcpu, &e);
7818 return 1;
7819 }
7820 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007821 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007822}
7823
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007824/* Emulate the INVEPT instruction */
7825static int handle_invept(struct kvm_vcpu *vcpu)
7826{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007827 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007828 u32 vmx_instruction_info, types;
7829 unsigned long type;
7830 gva_t gva;
7831 struct x86_exception e;
7832 struct {
7833 u64 eptp, gpa;
7834 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007835
Wincy Vanb9c237b2015-02-03 23:56:30 +08007836 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7837 SECONDARY_EXEC_ENABLE_EPT) ||
7838 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007839 kvm_queue_exception(vcpu, UD_VECTOR);
7840 return 1;
7841 }
7842
7843 if (!nested_vmx_check_permission(vcpu))
7844 return 1;
7845
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007846 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007847 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007848
Wincy Vanb9c237b2015-02-03 23:56:30 +08007849 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007850
Jim Mattson85c856b2016-10-26 08:38:38 -07007851 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007852 nested_vmx_failValid(vcpu,
7853 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007854 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007855 }
7856
7857 /* According to the Intel VMX instruction reference, the memory
7858 * operand is read even if it isn't needed (e.g., for type==global)
7859 */
7860 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007861 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007862 return 1;
7863 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7864 sizeof(operand), &e)) {
7865 kvm_inject_page_fault(vcpu, &e);
7866 return 1;
7867 }
7868
7869 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007870 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007871 /*
7872 * TODO: track mappings and invalidate
7873 * single context requests appropriately
7874 */
7875 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007876 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007877 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007878 nested_vmx_succeed(vcpu);
7879 break;
7880 default:
7881 BUG_ON(1);
7882 break;
7883 }
7884
Kyle Huey6affcbe2016-11-29 12:40:40 -08007885 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007886}
7887
Petr Matouseka642fc32014-09-23 20:22:30 +02007888static int handle_invvpid(struct kvm_vcpu *vcpu)
7889{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007890 struct vcpu_vmx *vmx = to_vmx(vcpu);
7891 u32 vmx_instruction_info;
7892 unsigned long type, types;
7893 gva_t gva;
7894 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007895 struct {
7896 u64 vpid;
7897 u64 gla;
7898 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007899
7900 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7901 SECONDARY_EXEC_ENABLE_VPID) ||
7902 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7903 kvm_queue_exception(vcpu, UD_VECTOR);
7904 return 1;
7905 }
7906
7907 if (!nested_vmx_check_permission(vcpu))
7908 return 1;
7909
7910 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7911 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7912
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007913 types = (vmx->nested.nested_vmx_vpid_caps &
7914 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007915
Jim Mattson85c856b2016-10-26 08:38:38 -07007916 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007917 nested_vmx_failValid(vcpu,
7918 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007919 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007920 }
7921
7922 /* according to the intel vmx instruction reference, the memory
7923 * operand is read even if it isn't needed (e.g., for type==global)
7924 */
7925 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7926 vmx_instruction_info, false, &gva))
7927 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007928 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7929 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007930 kvm_inject_page_fault(vcpu, &e);
7931 return 1;
7932 }
Jim Mattson40352602017-06-28 09:37:37 -07007933 if (operand.vpid >> 16) {
7934 nested_vmx_failValid(vcpu,
7935 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7936 return kvm_skip_emulated_instruction(vcpu);
7937 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007938
7939 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007940 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Yu Zhangfd8cb432017-08-24 20:27:56 +08007941 if (is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07007942 nested_vmx_failValid(vcpu,
7943 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7944 return kvm_skip_emulated_instruction(vcpu);
7945 }
7946 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007947 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007948 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007949 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007950 nested_vmx_failValid(vcpu,
7951 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007952 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007953 }
7954 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007955 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007956 break;
7957 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007958 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007959 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007960 }
7961
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007962 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7963 nested_vmx_succeed(vcpu);
7964
Kyle Huey6affcbe2016-11-29 12:40:40 -08007965 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007966}
7967
Kai Huang843e4332015-01-28 10:54:28 +08007968static int handle_pml_full(struct kvm_vcpu *vcpu)
7969{
7970 unsigned long exit_qualification;
7971
7972 trace_kvm_pml_full(vcpu->vcpu_id);
7973
7974 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7975
7976 /*
7977 * PML buffer FULL happened while executing iret from NMI,
7978 * "blocked by NMI" bit has to be set before next VM entry.
7979 */
7980 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007981 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7982 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7983 GUEST_INTR_STATE_NMI);
7984
7985 /*
7986 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7987 * here.., and there's no userspace involvement needed for PML.
7988 */
7989 return 1;
7990}
7991
Yunhong Jiang64672c92016-06-13 14:19:59 -07007992static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7993{
7994 kvm_lapic_expired_hv_timer(vcpu);
7995 return 1;
7996}
7997
Bandan Das41ab9372017-08-03 15:54:43 -04007998static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
7999{
8000 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04008001 int maxphyaddr = cpuid_maxphyaddr(vcpu);
8002
8003 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008004 switch (address & VMX_EPTP_MT_MASK) {
8005 case VMX_EPTP_MT_UC:
Bandan Das41ab9372017-08-03 15:54:43 -04008006 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_UC_BIT))
8007 return false;
8008 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02008009 case VMX_EPTP_MT_WB:
Bandan Das41ab9372017-08-03 15:54:43 -04008010 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_WB_BIT))
8011 return false;
8012 break;
8013 default:
8014 return false;
8015 }
8016
David Hildenbrandbb97a012017-08-10 23:15:28 +02008017 /* only 4 levels page-walk length are valid */
8018 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008019 return false;
8020
8021 /* Reserved bits should not be set */
8022 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8023 return false;
8024
8025 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008026 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Bandan Das41ab9372017-08-03 15:54:43 -04008027 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPT_AD_BIT))
8028 return false;
8029 }
8030
8031 return true;
8032}
8033
8034static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8035 struct vmcs12 *vmcs12)
8036{
8037 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8038 u64 address;
8039 bool accessed_dirty;
8040 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8041
8042 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8043 !nested_cpu_has_ept(vmcs12))
8044 return 1;
8045
8046 if (index >= VMFUNC_EPTP_ENTRIES)
8047 return 1;
8048
8049
8050 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8051 &address, index * 8, 8))
8052 return 1;
8053
David Hildenbrandbb97a012017-08-10 23:15:28 +02008054 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008055
8056 /*
8057 * If the (L2) guest does a vmfunc to the currently
8058 * active ept pointer, we don't have to do anything else
8059 */
8060 if (vmcs12->ept_pointer != address) {
8061 if (!valid_ept_address(vcpu, address))
8062 return 1;
8063
8064 kvm_mmu_unload(vcpu);
8065 mmu->ept_ad = accessed_dirty;
8066 mmu->base_role.ad_disabled = !accessed_dirty;
8067 vmcs12->ept_pointer = address;
8068 /*
8069 * TODO: Check what's the correct approach in case
8070 * mmu reload fails. Currently, we just let the next
8071 * reload potentially fail
8072 */
8073 kvm_mmu_reload(vcpu);
8074 }
8075
8076 return 0;
8077}
8078
Bandan Das2a499e42017-08-03 15:54:41 -04008079static int handle_vmfunc(struct kvm_vcpu *vcpu)
8080{
Bandan Das27c42a12017-08-03 15:54:42 -04008081 struct vcpu_vmx *vmx = to_vmx(vcpu);
8082 struct vmcs12 *vmcs12;
8083 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8084
8085 /*
8086 * VMFUNC is only supported for nested guests, but we always enable the
8087 * secondary control for simplicity; for non-nested mode, fake that we
8088 * didn't by injecting #UD.
8089 */
8090 if (!is_guest_mode(vcpu)) {
8091 kvm_queue_exception(vcpu, UD_VECTOR);
8092 return 1;
8093 }
8094
8095 vmcs12 = get_vmcs12(vcpu);
8096 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8097 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008098
8099 switch (function) {
8100 case 0:
8101 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8102 goto fail;
8103 break;
8104 default:
8105 goto fail;
8106 }
8107 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008108
8109fail:
8110 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8111 vmcs_read32(VM_EXIT_INTR_INFO),
8112 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008113 return 1;
8114}
8115
Nadav Har'El0140cae2011-05-25 23:06:28 +03008116/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008117 * The exit handlers return 1 if the exit was handled fully and guest execution
8118 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8119 * to be done to userspace and return 0.
8120 */
Mathias Krause772e0312012-08-30 01:30:19 +02008121static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008122 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8123 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008124 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008125 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008126 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008127 [EXIT_REASON_CR_ACCESS] = handle_cr,
8128 [EXIT_REASON_DR_ACCESS] = handle_dr,
8129 [EXIT_REASON_CPUID] = handle_cpuid,
8130 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8131 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8132 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8133 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008134 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008135 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008136 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008137 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008138 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008139 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008140 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008141 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008142 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008143 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008144 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008145 [EXIT_REASON_VMOFF] = handle_vmoff,
8146 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008147 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8148 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008149 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008150 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008151 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008152 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008153 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008154 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008155 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8156 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008157 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008158 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008159 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008160 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008161 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008162 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008163 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008164 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008165 [EXIT_REASON_XSAVES] = handle_xsaves,
8166 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008167 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008168 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008169 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008170};
8171
8172static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008173 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008174
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008175static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8176 struct vmcs12 *vmcs12)
8177{
8178 unsigned long exit_qualification;
8179 gpa_t bitmap, last_bitmap;
8180 unsigned int port;
8181 int size;
8182 u8 b;
8183
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008184 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008185 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008186
8187 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8188
8189 port = exit_qualification >> 16;
8190 size = (exit_qualification & 7) + 1;
8191
8192 last_bitmap = (gpa_t)-1;
8193 b = -1;
8194
8195 while (size > 0) {
8196 if (port < 0x8000)
8197 bitmap = vmcs12->io_bitmap_a;
8198 else if (port < 0x10000)
8199 bitmap = vmcs12->io_bitmap_b;
8200 else
Joe Perches1d804d02015-03-30 16:46:09 -07008201 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008202 bitmap += (port & 0x7fff) / 8;
8203
8204 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008205 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008206 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008207 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008208 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008209
8210 port++;
8211 size--;
8212 last_bitmap = bitmap;
8213 }
8214
Joe Perches1d804d02015-03-30 16:46:09 -07008215 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008216}
8217
Nadav Har'El644d7112011-05-25 23:12:35 +03008218/*
8219 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8220 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8221 * disinterest in the current event (read or write a specific MSR) by using an
8222 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8223 */
8224static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8225 struct vmcs12 *vmcs12, u32 exit_reason)
8226{
8227 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8228 gpa_t bitmap;
8229
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008230 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008231 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008232
8233 /*
8234 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8235 * for the four combinations of read/write and low/high MSR numbers.
8236 * First we need to figure out which of the four to use:
8237 */
8238 bitmap = vmcs12->msr_bitmap;
8239 if (exit_reason == EXIT_REASON_MSR_WRITE)
8240 bitmap += 2048;
8241 if (msr_index >= 0xc0000000) {
8242 msr_index -= 0xc0000000;
8243 bitmap += 1024;
8244 }
8245
8246 /* Then read the msr_index'th bit from this bitmap: */
8247 if (msr_index < 1024*8) {
8248 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008249 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008250 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008251 return 1 & (b >> (msr_index & 7));
8252 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008253 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008254}
8255
8256/*
8257 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8258 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8259 * intercept (via guest_host_mask etc.) the current event.
8260 */
8261static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8262 struct vmcs12 *vmcs12)
8263{
8264 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8265 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008266 int reg;
8267 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008268
8269 switch ((exit_qualification >> 4) & 3) {
8270 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008271 reg = (exit_qualification >> 8) & 15;
8272 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008273 switch (cr) {
8274 case 0:
8275 if (vmcs12->cr0_guest_host_mask &
8276 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008277 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008278 break;
8279 case 3:
8280 if ((vmcs12->cr3_target_count >= 1 &&
8281 vmcs12->cr3_target_value0 == val) ||
8282 (vmcs12->cr3_target_count >= 2 &&
8283 vmcs12->cr3_target_value1 == val) ||
8284 (vmcs12->cr3_target_count >= 3 &&
8285 vmcs12->cr3_target_value2 == val) ||
8286 (vmcs12->cr3_target_count >= 4 &&
8287 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008288 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008289 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008290 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008291 break;
8292 case 4:
8293 if (vmcs12->cr4_guest_host_mask &
8294 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008295 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008296 break;
8297 case 8:
8298 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008299 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008300 break;
8301 }
8302 break;
8303 case 2: /* clts */
8304 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8305 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008306 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008307 break;
8308 case 1: /* mov from cr */
8309 switch (cr) {
8310 case 3:
8311 if (vmcs12->cpu_based_vm_exec_control &
8312 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008313 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008314 break;
8315 case 8:
8316 if (vmcs12->cpu_based_vm_exec_control &
8317 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008318 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008319 break;
8320 }
8321 break;
8322 case 3: /* lmsw */
8323 /*
8324 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8325 * cr0. Other attempted changes are ignored, with no exit.
8326 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008327 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008328 if (vmcs12->cr0_guest_host_mask & 0xe &
8329 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008330 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008331 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8332 !(vmcs12->cr0_read_shadow & 0x1) &&
8333 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008334 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008335 break;
8336 }
Joe Perches1d804d02015-03-30 16:46:09 -07008337 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008338}
8339
8340/*
8341 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8342 * should handle it ourselves in L0 (and then continue L2). Only call this
8343 * when in is_guest_mode (L2).
8344 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008345static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008346{
Nadav Har'El644d7112011-05-25 23:12:35 +03008347 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8348 struct vcpu_vmx *vmx = to_vmx(vcpu);
8349 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8350
Jim Mattson4f350c62017-09-14 16:31:44 -07008351 if (vmx->nested.nested_run_pending)
8352 return false;
8353
8354 if (unlikely(vmx->fail)) {
8355 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8356 vmcs_read32(VM_INSTRUCTION_ERROR));
8357 return true;
8358 }
Jan Kiszka542060e2014-01-04 18:47:21 +01008359
David Matlackc9f04402017-08-01 14:00:40 -07008360 /*
8361 * The host physical addresses of some pages of guest memory
8362 * are loaded into VMCS02 (e.g. L1's Virtual APIC Page). The CPU
8363 * may write to these pages via their host physical address while
8364 * L2 is running, bypassing any address-translation-based dirty
8365 * tracking (e.g. EPT write protection).
8366 *
8367 * Mark them dirty on every exit from L2 to prevent them from
8368 * getting out of sync with dirty tracking.
8369 */
8370 nested_mark_vmcs12_pages_dirty(vcpu);
8371
Jim Mattson4f350c62017-09-14 16:31:44 -07008372 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8373 vmcs_readl(EXIT_QUALIFICATION),
8374 vmx->idt_vectoring_info,
8375 intr_info,
8376 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8377 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03008378
8379 switch (exit_reason) {
8380 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008381 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008382 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008383 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008384 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008385 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008386 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008387 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008388 else if (is_debug(intr_info) &&
8389 vcpu->guest_debug &
8390 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8391 return false;
8392 else if (is_breakpoint(intr_info) &&
8393 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8394 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008395 return vmcs12->exception_bitmap &
8396 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8397 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008398 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008399 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008400 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008401 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008402 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008403 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008404 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008405 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008406 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008407 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008408 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008409 case EXIT_REASON_HLT:
8410 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8411 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008412 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008413 case EXIT_REASON_INVLPG:
8414 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8415 case EXIT_REASON_RDPMC:
8416 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008417 case EXIT_REASON_RDRAND:
8418 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8419 case EXIT_REASON_RDSEED:
8420 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008421 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008422 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8423 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8424 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8425 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8426 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8427 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008428 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008429 /*
8430 * VMX instructions trap unconditionally. This allows L1 to
8431 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8432 */
Joe Perches1d804d02015-03-30 16:46:09 -07008433 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008434 case EXIT_REASON_CR_ACCESS:
8435 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8436 case EXIT_REASON_DR_ACCESS:
8437 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8438 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008439 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008440 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8441 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008442 case EXIT_REASON_MSR_READ:
8443 case EXIT_REASON_MSR_WRITE:
8444 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8445 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008446 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008447 case EXIT_REASON_MWAIT_INSTRUCTION:
8448 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008449 case EXIT_REASON_MONITOR_TRAP_FLAG:
8450 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008451 case EXIT_REASON_MONITOR_INSTRUCTION:
8452 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8453 case EXIT_REASON_PAUSE_INSTRUCTION:
8454 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8455 nested_cpu_has2(vmcs12,
8456 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8457 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008458 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008459 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008460 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008461 case EXIT_REASON_APIC_ACCESS:
8462 return nested_cpu_has2(vmcs12,
8463 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008464 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008465 case EXIT_REASON_EOI_INDUCED:
8466 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008467 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008468 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008469 /*
8470 * L0 always deals with the EPT violation. If nested EPT is
8471 * used, and the nested mmu code discovers that the address is
8472 * missing in the guest EPT table (EPT12), the EPT violation
8473 * will be injected with nested_ept_inject_page_fault()
8474 */
Joe Perches1d804d02015-03-30 16:46:09 -07008475 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008476 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008477 /*
8478 * L2 never uses directly L1's EPT, but rather L0's own EPT
8479 * table (shadow on EPT) or a merged EPT table that L0 built
8480 * (EPT on EPT). So any problems with the structure of the
8481 * table is L0's fault.
8482 */
Joe Perches1d804d02015-03-30 16:46:09 -07008483 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008484 case EXIT_REASON_INVPCID:
8485 return
8486 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8487 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008488 case EXIT_REASON_WBINVD:
8489 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8490 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008491 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008492 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8493 /*
8494 * This should never happen, since it is not possible to
8495 * set XSS to a non-zero value---neither in L1 nor in L2.
8496 * If if it were, XSS would have to be checked against
8497 * the XSS exit bitmap in vmcs12.
8498 */
8499 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008500 case EXIT_REASON_PREEMPTION_TIMER:
8501 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008502 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008503 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008504 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008505 case EXIT_REASON_VMFUNC:
8506 /* VM functions are emulated through L2->L0 vmexits. */
8507 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008508 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008509 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008510 }
8511}
8512
Paolo Bonzini7313c692017-07-27 10:31:25 +02008513static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8514{
8515 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8516
8517 /*
8518 * At this point, the exit interruption info in exit_intr_info
8519 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8520 * we need to query the in-kernel LAPIC.
8521 */
8522 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8523 if ((exit_intr_info &
8524 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8525 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8526 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8527 vmcs12->vm_exit_intr_error_code =
8528 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8529 }
8530
8531 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8532 vmcs_readl(EXIT_QUALIFICATION));
8533 return 1;
8534}
8535
Avi Kivity586f9602010-11-18 13:09:54 +02008536static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8537{
8538 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8539 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8540}
8541
Kai Huanga3eaa862015-11-04 13:46:05 +08008542static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008543{
Kai Huanga3eaa862015-11-04 13:46:05 +08008544 if (vmx->pml_pg) {
8545 __free_page(vmx->pml_pg);
8546 vmx->pml_pg = NULL;
8547 }
Kai Huang843e4332015-01-28 10:54:28 +08008548}
8549
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008550static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008551{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008552 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008553 u64 *pml_buf;
8554 u16 pml_idx;
8555
8556 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8557
8558 /* Do nothing if PML buffer is empty */
8559 if (pml_idx == (PML_ENTITY_NUM - 1))
8560 return;
8561
8562 /* PML index always points to next available PML buffer entity */
8563 if (pml_idx >= PML_ENTITY_NUM)
8564 pml_idx = 0;
8565 else
8566 pml_idx++;
8567
8568 pml_buf = page_address(vmx->pml_pg);
8569 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8570 u64 gpa;
8571
8572 gpa = pml_buf[pml_idx];
8573 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008574 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008575 }
8576
8577 /* reset PML index */
8578 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8579}
8580
8581/*
8582 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8583 * Called before reporting dirty_bitmap to userspace.
8584 */
8585static void kvm_flush_pml_buffers(struct kvm *kvm)
8586{
8587 int i;
8588 struct kvm_vcpu *vcpu;
8589 /*
8590 * We only need to kick vcpu out of guest mode here, as PML buffer
8591 * is flushed at beginning of all VMEXITs, and it's obvious that only
8592 * vcpus running in guest are possible to have unflushed GPAs in PML
8593 * buffer.
8594 */
8595 kvm_for_each_vcpu(i, vcpu, kvm)
8596 kvm_vcpu_kick(vcpu);
8597}
8598
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008599static void vmx_dump_sel(char *name, uint32_t sel)
8600{
8601 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008602 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008603 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8604 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8605 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8606}
8607
8608static void vmx_dump_dtsel(char *name, uint32_t limit)
8609{
8610 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8611 name, vmcs_read32(limit),
8612 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8613}
8614
8615static void dump_vmcs(void)
8616{
8617 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8618 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8619 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8620 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8621 u32 secondary_exec_control = 0;
8622 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008623 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008624 int i, n;
8625
8626 if (cpu_has_secondary_exec_ctrls())
8627 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8628
8629 pr_err("*** Guest State ***\n");
8630 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8631 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8632 vmcs_readl(CR0_GUEST_HOST_MASK));
8633 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8634 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8635 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8636 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8637 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8638 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008639 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8640 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8641 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8642 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008643 }
8644 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8645 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8646 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8647 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8648 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8649 vmcs_readl(GUEST_SYSENTER_ESP),
8650 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8651 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8652 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8653 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8654 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8655 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8656 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8657 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8658 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8659 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8660 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8661 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8662 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008663 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8664 efer, vmcs_read64(GUEST_IA32_PAT));
8665 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8666 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008667 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8668 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008669 pr_err("PerfGlobCtl = 0x%016llx\n",
8670 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008671 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008672 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008673 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8674 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8675 vmcs_read32(GUEST_ACTIVITY_STATE));
8676 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8677 pr_err("InterruptStatus = %04x\n",
8678 vmcs_read16(GUEST_INTR_STATUS));
8679
8680 pr_err("*** Host State ***\n");
8681 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8682 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8683 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8684 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8685 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8686 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8687 vmcs_read16(HOST_TR_SELECTOR));
8688 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8689 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8690 vmcs_readl(HOST_TR_BASE));
8691 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8692 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8693 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8694 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8695 vmcs_readl(HOST_CR4));
8696 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8697 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8698 vmcs_read32(HOST_IA32_SYSENTER_CS),
8699 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8700 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008701 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8702 vmcs_read64(HOST_IA32_EFER),
8703 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008704 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008705 pr_err("PerfGlobCtl = 0x%016llx\n",
8706 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008707
8708 pr_err("*** Control State ***\n");
8709 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8710 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8711 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8712 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8713 vmcs_read32(EXCEPTION_BITMAP),
8714 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8715 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8716 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8717 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8718 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8719 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8720 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8721 vmcs_read32(VM_EXIT_INTR_INFO),
8722 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8723 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8724 pr_err(" reason=%08x qualification=%016lx\n",
8725 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8726 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8727 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8728 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008729 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008730 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008731 pr_err("TSC Multiplier = 0x%016llx\n",
8732 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008733 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8734 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8735 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8736 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8737 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008738 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008739 n = vmcs_read32(CR3_TARGET_COUNT);
8740 for (i = 0; i + 1 < n; i += 4)
8741 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8742 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8743 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8744 if (i < n)
8745 pr_err("CR3 target%u=%016lx\n",
8746 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8747 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8748 pr_err("PLE Gap=%08x Window=%08x\n",
8749 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8750 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8751 pr_err("Virtual processor ID = 0x%04x\n",
8752 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8753}
8754
Avi Kivity6aa8b732006-12-10 02:21:36 -08008755/*
8756 * The guest has exited. See if we can fix it or if we need userspace
8757 * assistance.
8758 */
Avi Kivity851ba692009-08-24 11:10:17 +03008759static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008760{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008761 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008762 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008763 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008764
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008765 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8766
Kai Huang843e4332015-01-28 10:54:28 +08008767 /*
8768 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8769 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8770 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8771 * mode as if vcpus is in root mode, the PML buffer must has been
8772 * flushed already.
8773 */
8774 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008775 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008776
Mohammed Gamal80ced182009-09-01 12:48:18 +02008777 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008778 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008779 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008780
Paolo Bonzini7313c692017-07-27 10:31:25 +02008781 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8782 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008783
Mohammed Gamal51207022010-05-31 22:40:54 +03008784 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008785 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008786 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8787 vcpu->run->fail_entry.hardware_entry_failure_reason
8788 = exit_reason;
8789 return 0;
8790 }
8791
Avi Kivity29bd8a72007-09-10 17:27:03 +03008792 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008793 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8794 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008795 = vmcs_read32(VM_INSTRUCTION_ERROR);
8796 return 0;
8797 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008798
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008799 /*
8800 * Note:
8801 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8802 * delivery event since it indicates guest is accessing MMIO.
8803 * The vm-exit can be triggered again after return to guest that
8804 * will cause infinite loop.
8805 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008806 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008807 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008808 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008809 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008810 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8811 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8812 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008813 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008814 vcpu->run->internal.data[0] = vectoring_info;
8815 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008816 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8817 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8818 vcpu->run->internal.ndata++;
8819 vcpu->run->internal.data[3] =
8820 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8821 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008822 return 0;
8823 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008824
Avi Kivity6aa8b732006-12-10 02:21:36 -08008825 if (exit_reason < kvm_vmx_max_exit_handlers
8826 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008827 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008828 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008829 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8830 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008831 kvm_queue_exception(vcpu, UD_VECTOR);
8832 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008833 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008834}
8835
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008836static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008837{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008838 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8839
8840 if (is_guest_mode(vcpu) &&
8841 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8842 return;
8843
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008844 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008845 vmcs_write32(TPR_THRESHOLD, 0);
8846 return;
8847 }
8848
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008849 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008850}
8851
Yang Zhang8d146952013-01-25 10:18:50 +08008852static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8853{
8854 u32 sec_exec_control;
8855
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008856 /* Postpone execution until vmcs01 is the current VMCS. */
8857 if (is_guest_mode(vcpu)) {
8858 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8859 return;
8860 }
8861
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008862 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008863 return;
8864
Paolo Bonzini35754c92015-07-29 12:05:37 +02008865 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008866 return;
8867
8868 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8869
8870 if (set) {
8871 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8872 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8873 } else {
8874 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8875 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008876 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008877 }
8878 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8879
8880 vmx_set_msr_bitmap(vcpu);
8881}
8882
Tang Chen38b99172014-09-24 15:57:54 +08008883static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8884{
8885 struct vcpu_vmx *vmx = to_vmx(vcpu);
8886
8887 /*
8888 * Currently we do not handle the nested case where L2 has an
8889 * APIC access page of its own; that page is still pinned.
8890 * Hence, we skip the case where the VCPU is in guest mode _and_
8891 * L1 prepared an APIC access page for L2.
8892 *
8893 * For the case where L1 and L2 share the same APIC access page
8894 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8895 * in the vmcs12), this function will only update either the vmcs01
8896 * or the vmcs02. If the former, the vmcs02 will be updated by
8897 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8898 * the next L2->L1 exit.
8899 */
8900 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008901 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008902 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008903 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008904 vmx_flush_tlb_ept_only(vcpu);
8905 }
Tang Chen38b99172014-09-24 15:57:54 +08008906}
8907
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008908static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008909{
8910 u16 status;
8911 u8 old;
8912
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008913 if (max_isr == -1)
8914 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008915
8916 status = vmcs_read16(GUEST_INTR_STATUS);
8917 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008918 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008919 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008920 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008921 vmcs_write16(GUEST_INTR_STATUS, status);
8922 }
8923}
8924
8925static void vmx_set_rvi(int vector)
8926{
8927 u16 status;
8928 u8 old;
8929
Wei Wang4114c272014-11-05 10:53:43 +08008930 if (vector == -1)
8931 vector = 0;
8932
Yang Zhangc7c9c562013-01-25 10:18:51 +08008933 status = vmcs_read16(GUEST_INTR_STATUS);
8934 old = (u8)status & 0xff;
8935 if ((u8)vector != old) {
8936 status &= ~0xff;
8937 status |= (u8)vector;
8938 vmcs_write16(GUEST_INTR_STATUS, status);
8939 }
8940}
8941
8942static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8943{
Wanpeng Li963fee12014-07-17 19:03:00 +08008944 if (!is_guest_mode(vcpu)) {
8945 vmx_set_rvi(max_irr);
8946 return;
8947 }
8948
Wei Wang4114c272014-11-05 10:53:43 +08008949 if (max_irr == -1)
8950 return;
8951
Wanpeng Li963fee12014-07-17 19:03:00 +08008952 /*
Wei Wang4114c272014-11-05 10:53:43 +08008953 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8954 * handles it.
8955 */
8956 if (nested_exit_on_intr(vcpu))
8957 return;
8958
8959 /*
8960 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008961 * is run without virtual interrupt delivery.
8962 */
8963 if (!kvm_event_needs_reinjection(vcpu) &&
8964 vmx_interrupt_allowed(vcpu)) {
8965 kvm_queue_interrupt(vcpu, max_irr, false);
8966 vmx_inject_irq(vcpu);
8967 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008968}
8969
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008970static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008971{
8972 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008973 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008974
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008975 WARN_ON(!vcpu->arch.apicv_active);
8976 if (pi_test_on(&vmx->pi_desc)) {
8977 pi_clear_on(&vmx->pi_desc);
8978 /*
8979 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8980 * But on x86 this is just a compiler barrier anyway.
8981 */
8982 smp_mb__after_atomic();
8983 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8984 } else {
8985 max_irr = kvm_lapic_find_highest_irr(vcpu);
8986 }
8987 vmx_hwapic_irr_update(vcpu, max_irr);
8988 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008989}
8990
Andrey Smetanin63086302015-11-10 15:36:32 +03008991static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008992{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008993 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008994 return;
8995
Yang Zhangc7c9c562013-01-25 10:18:51 +08008996 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8997 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8998 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8999 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
9000}
9001
Paolo Bonzini967235d2016-12-19 14:03:45 +01009002static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
9003{
9004 struct vcpu_vmx *vmx = to_vmx(vcpu);
9005
9006 pi_clear_on(&vmx->pi_desc);
9007 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
9008}
9009
Avi Kivity51aa01d2010-07-20 14:31:20 +03009010static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03009011{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009012 u32 exit_intr_info = 0;
9013 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009014
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009015 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9016 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009017 return;
9018
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009019 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9020 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9021 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009022
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009023 /* if exit due to PF check for async PF */
9024 if (is_page_fault(exit_intr_info))
9025 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9026
Andi Kleena0861c02009-06-08 17:37:09 +08009027 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009028 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9029 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009030 kvm_machine_check();
9031
Gleb Natapov20f65982009-05-11 13:35:55 +03009032 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009033 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009034 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009035 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009036 kvm_after_handle_nmi(&vmx->vcpu);
9037 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009038}
Gleb Natapov20f65982009-05-11 13:35:55 +03009039
Yang Zhanga547c6d2013-04-11 19:25:10 +08009040static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9041{
9042 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9043
Yang Zhanga547c6d2013-04-11 19:25:10 +08009044 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9045 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9046 unsigned int vector;
9047 unsigned long entry;
9048 gate_desc *desc;
9049 struct vcpu_vmx *vmx = to_vmx(vcpu);
9050#ifdef CONFIG_X86_64
9051 unsigned long tmp;
9052#endif
9053
9054 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9055 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009056 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009057 asm volatile(
9058#ifdef CONFIG_X86_64
9059 "mov %%" _ASM_SP ", %[sp]\n\t"
9060 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9061 "push $%c[ss]\n\t"
9062 "push %[sp]\n\t"
9063#endif
9064 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009065 __ASM_SIZE(push) " $%c[cs]\n\t"
9066 "call *%[entry]\n\t"
9067 :
9068#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009069 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009070#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009071 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009072 :
9073 [entry]"r"(entry),
9074 [ss]"i"(__KERNEL_DS),
9075 [cs]"i"(__KERNEL_CS)
9076 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009077 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009078}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009079STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009080
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009081static bool vmx_has_high_real_mode_segbase(void)
9082{
9083 return enable_unrestricted_guest || emulate_invalid_guest_state;
9084}
9085
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009086static bool vmx_mpx_supported(void)
9087{
9088 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9089 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9090}
9091
Wanpeng Li55412b22014-12-02 19:21:30 +08009092static bool vmx_xsaves_supported(void)
9093{
9094 return vmcs_config.cpu_based_2nd_exec_ctrl &
9095 SECONDARY_EXEC_XSAVES;
9096}
9097
Avi Kivity51aa01d2010-07-20 14:31:20 +03009098static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9099{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009100 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009101 bool unblock_nmi;
9102 u8 vector;
9103 bool idtv_info_valid;
9104
9105 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009106
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009107 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02009108 return;
9109 /*
9110 * Can't use vmx->exit_intr_info since we're not sure what
9111 * the exit reason is.
9112 */
9113 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9114 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9115 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9116 /*
9117 * SDM 3: 27.7.1.2 (September 2008)
9118 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9119 * a guest IRET fault.
9120 * SDM 3: 23.2.2 (September 2008)
9121 * Bit 12 is undefined in any of the following cases:
9122 * If the VM exit sets the valid bit in the IDT-vectoring
9123 * information field.
9124 * If the VM exit is due to a double fault.
9125 */
9126 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9127 vector != DF_VECTOR && !idtv_info_valid)
9128 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9129 GUEST_INTR_STATE_NMI);
9130 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009131 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02009132 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9133 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009134}
9135
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009136static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009137 u32 idt_vectoring_info,
9138 int instr_len_field,
9139 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009140{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009141 u8 vector;
9142 int type;
9143 bool idtv_info_valid;
9144
9145 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009146
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009147 vcpu->arch.nmi_injected = false;
9148 kvm_clear_exception_queue(vcpu);
9149 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009150
9151 if (!idtv_info_valid)
9152 return;
9153
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009154 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009155
Avi Kivity668f6122008-07-02 09:28:55 +03009156 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9157 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009158
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009159 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009160 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009161 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009162 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009163 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009164 * Clear bit "block by NMI" before VM entry if a NMI
9165 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009166 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009167 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009168 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009169 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009170 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009171 /* fall through */
9172 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009173 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009174 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009175 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009176 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009177 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009178 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009179 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009180 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009181 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009182 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009183 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009184 break;
9185 default:
9186 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009187 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009188}
9189
Avi Kivity83422e12010-07-20 14:43:23 +03009190static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9191{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009192 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009193 VM_EXIT_INSTRUCTION_LEN,
9194 IDT_VECTORING_ERROR_CODE);
9195}
9196
Avi Kivityb463a6f2010-07-20 15:06:17 +03009197static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9198{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009199 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009200 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9201 VM_ENTRY_INSTRUCTION_LEN,
9202 VM_ENTRY_EXCEPTION_ERROR_CODE);
9203
9204 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9205}
9206
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009207static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9208{
9209 int i, nr_msrs;
9210 struct perf_guest_switch_msr *msrs;
9211
9212 msrs = perf_guest_get_msrs(&nr_msrs);
9213
9214 if (!msrs)
9215 return;
9216
9217 for (i = 0; i < nr_msrs; i++)
9218 if (msrs[i].host == msrs[i].guest)
9219 clear_atomic_switch_msr(vmx, msrs[i].msr);
9220 else
9221 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9222 msrs[i].host);
9223}
9224
Jiang Biao33365e72016-11-03 15:03:37 +08009225static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009226{
9227 struct vcpu_vmx *vmx = to_vmx(vcpu);
9228 u64 tscl;
9229 u32 delta_tsc;
9230
9231 if (vmx->hv_deadline_tsc == -1)
9232 return;
9233
9234 tscl = rdtsc();
9235 if (vmx->hv_deadline_tsc > tscl)
9236 /* sure to be 32 bit only because checked on set_hv_timer */
9237 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9238 cpu_preemption_timer_multi);
9239 else
9240 delta_tsc = 0;
9241
9242 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9243}
9244
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009245static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009246{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009247 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009248 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02009249
Avi Kivity104f2262010-11-18 13:12:52 +02009250 /* Don't enter VMX if guest state is invalid, let the exit handler
9251 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009252 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009253 return;
9254
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009255 if (vmx->ple_window_dirty) {
9256 vmx->ple_window_dirty = false;
9257 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9258 }
9259
Abel Gordon012f83c2013-04-18 14:39:25 +03009260 if (vmx->nested.sync_shadow_vmcs) {
9261 copy_vmcs12_to_shadow(vmx);
9262 vmx->nested.sync_shadow_vmcs = false;
9263 }
9264
Avi Kivity104f2262010-11-18 13:12:52 +02009265 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9266 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9267 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9268 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9269
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009270 cr3 = __get_current_cr3_fast();
Ladi Prosek44889942017-09-22 07:53:15 +02009271 if (unlikely(cr3 != vmx->loaded_vmcs->vmcs_host_cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009272 vmcs_writel(HOST_CR3, cr3);
Ladi Prosek44889942017-09-22 07:53:15 +02009273 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009274 }
9275
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009276 cr4 = cr4_read_shadow();
Ladi Prosek44889942017-09-22 07:53:15 +02009277 if (unlikely(cr4 != vmx->loaded_vmcs->vmcs_host_cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009278 vmcs_writel(HOST_CR4, cr4);
Ladi Prosek44889942017-09-22 07:53:15 +02009279 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009280 }
9281
Avi Kivity104f2262010-11-18 13:12:52 +02009282 /* When single-stepping over STI and MOV SS, we must clear the
9283 * corresponding interruptibility bits in the guest state. Otherwise
9284 * vmentry fails as it then expects bit 14 (BS) in pending debug
9285 * exceptions being set, but that's not correct for the guest debugging
9286 * case. */
9287 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9288 vmx_set_interrupt_shadow(vcpu, 0);
9289
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009290 if (static_cpu_has(X86_FEATURE_PKU) &&
9291 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9292 vcpu->arch.pkru != vmx->host_pkru)
9293 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009294
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009295 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009296 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009297
Yunhong Jiang64672c92016-06-13 14:19:59 -07009298 vmx_arm_hv_timer(vcpu);
9299
Nadav Har'Eld462b812011-05-24 15:26:10 +03009300 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009301 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009302 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009303 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9304 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9305 "push %%" _ASM_CX " \n\t"
9306 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009307 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009308 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009309 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009310 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009311 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009312 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9313 "mov %%cr2, %%" _ASM_DX " \n\t"
9314 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009315 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009316 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009317 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009318 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009319 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009320 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009321 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9322 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9323 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9324 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9325 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9326 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009327#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009328 "mov %c[r8](%0), %%r8 \n\t"
9329 "mov %c[r9](%0), %%r9 \n\t"
9330 "mov %c[r10](%0), %%r10 \n\t"
9331 "mov %c[r11](%0), %%r11 \n\t"
9332 "mov %c[r12](%0), %%r12 \n\t"
9333 "mov %c[r13](%0), %%r13 \n\t"
9334 "mov %c[r14](%0), %%r14 \n\t"
9335 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009336#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009337 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009338
Avi Kivity6aa8b732006-12-10 02:21:36 -08009339 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009340 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009341 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009342 "jmp 2f \n\t"
9343 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9344 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009345 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009346 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009347 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009348 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9349 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9350 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9351 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9352 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9353 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9354 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009355#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009356 "mov %%r8, %c[r8](%0) \n\t"
9357 "mov %%r9, %c[r9](%0) \n\t"
9358 "mov %%r10, %c[r10](%0) \n\t"
9359 "mov %%r11, %c[r11](%0) \n\t"
9360 "mov %%r12, %c[r12](%0) \n\t"
9361 "mov %%r13, %c[r13](%0) \n\t"
9362 "mov %%r14, %c[r14](%0) \n\t"
9363 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009364#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009365 "mov %%cr2, %%" _ASM_AX " \n\t"
9366 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009367
Avi Kivityb188c81f2012-09-16 15:10:58 +03009368 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009369 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009370 ".pushsection .rodata \n\t"
9371 ".global vmx_return \n\t"
9372 "vmx_return: " _ASM_PTR " 2b \n\t"
9373 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009374 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009375 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009376 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009377 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009378 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9379 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9380 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9381 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9382 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9383 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9384 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009385#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009386 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9387 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9388 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9389 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9390 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9391 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9392 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9393 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009394#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009395 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9396 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009397 : "cc", "memory"
9398#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009399 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009400 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009401#else
9402 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009403#endif
9404 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009405
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009406 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9407 if (debugctlmsr)
9408 update_debugctlmsr(debugctlmsr);
9409
Avi Kivityaa67f602012-08-01 16:48:03 +03009410#ifndef CONFIG_X86_64
9411 /*
9412 * The sysexit path does not restore ds/es, so we must set them to
9413 * a reasonable value ourselves.
9414 *
9415 * We can't defer this to vmx_load_host_state() since that function
9416 * may be executed in interrupt context, which saves and restore segments
9417 * around it, nullifying its effect.
9418 */
9419 loadsegment(ds, __USER_DS);
9420 loadsegment(es, __USER_DS);
9421#endif
9422
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009423 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009424 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009425 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009426 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009427 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009428 vcpu->arch.regs_dirty = 0;
9429
Gleb Natapove0b890d2013-09-25 12:51:33 +03009430 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009431 * eager fpu is enabled if PKEY is supported and CR4 is switched
9432 * back on host, so it is safe to read guest PKRU from current
9433 * XSAVE.
9434 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009435 if (static_cpu_has(X86_FEATURE_PKU) &&
9436 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
9437 vcpu->arch.pkru = __read_pkru();
9438 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009439 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009440 }
9441
9442 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009443 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9444 * we did not inject a still-pending event to L1 now because of
9445 * nested_run_pending, we need to re-enable this bit.
9446 */
9447 if (vmx->nested.nested_run_pending)
9448 kvm_make_request(KVM_REQ_EVENT, vcpu);
9449
9450 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07009451 vmx->idt_vectoring_info = 0;
9452
9453 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
9454 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9455 return;
9456
9457 vmx->loaded_vmcs->launched = 1;
9458 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03009459
Avi Kivity51aa01d2010-07-20 14:31:20 +03009460 vmx_complete_atomic_exit(vmx);
9461 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009462 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009463}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009464STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009465
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009466static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009467{
9468 struct vcpu_vmx *vmx = to_vmx(vcpu);
9469 int cpu;
9470
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009471 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009472 return;
9473
9474 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009475 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009476 vmx_vcpu_put(vcpu);
9477 vmx_vcpu_load(vcpu, cpu);
9478 vcpu->cpu = cpu;
9479 put_cpu();
9480}
9481
Jim Mattson2f1fe812016-07-08 15:36:06 -07009482/*
9483 * Ensure that the current vmcs of the logical processor is the
9484 * vmcs01 of the vcpu before calling free_nested().
9485 */
9486static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9487{
9488 struct vcpu_vmx *vmx = to_vmx(vcpu);
9489 int r;
9490
9491 r = vcpu_load(vcpu);
9492 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009493 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009494 free_nested(vmx);
9495 vcpu_put(vcpu);
9496}
9497
Avi Kivity6aa8b732006-12-10 02:21:36 -08009498static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9499{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009500 struct vcpu_vmx *vmx = to_vmx(vcpu);
9501
Kai Huang843e4332015-01-28 10:54:28 +08009502 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009503 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009504 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009505 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009506 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009507 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009508 kfree(vmx->guest_msrs);
9509 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009510 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009511}
9512
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009513static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009514{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009515 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009516 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009517 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009518
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009519 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009520 return ERR_PTR(-ENOMEM);
9521
Wanpeng Li991e7a02015-09-16 17:30:05 +08009522 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009523
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009524 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9525 if (err)
9526 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009527
Peter Feiner4e595162016-07-07 14:49:58 -07009528 err = -ENOMEM;
9529
9530 /*
9531 * If PML is turned on, failure on enabling PML just results in failure
9532 * of creating the vcpu, therefore we can simplify PML logic (by
9533 * avoiding dealing with cases, such as enabling PML partially on vcpus
9534 * for the guest, etc.
9535 */
9536 if (enable_pml) {
9537 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9538 if (!vmx->pml_pg)
9539 goto uninit_vcpu;
9540 }
9541
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009542 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009543 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9544 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009545
Peter Feiner4e595162016-07-07 14:49:58 -07009546 if (!vmx->guest_msrs)
9547 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009548
Nadav Har'Eld462b812011-05-24 15:26:10 +03009549 vmx->loaded_vmcs = &vmx->vmcs01;
9550 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009551 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009552 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009553 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009554 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009555
Avi Kivity15ad7142007-07-11 18:17:21 +03009556 cpu = get_cpu();
9557 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009558 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009559 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009560 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009561 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009562 if (err)
9563 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009564 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009565 err = alloc_apic_access_page(kvm);
9566 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009567 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009568 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009569
Sheng Yangb927a3c2009-07-21 10:42:48 +08009570 if (enable_ept) {
9571 if (!kvm->arch.ept_identity_map_addr)
9572 kvm->arch.ept_identity_map_addr =
9573 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009574 err = init_rmode_identity_map(kvm);
9575 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009576 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009577 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009578
Wanpeng Li5c614b32015-10-13 09:18:36 -07009579 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009580 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009581 vmx->nested.vpid02 = allocate_vpid();
9582 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009583
Wincy Van705699a2015-02-03 23:58:17 +08009584 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009585 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009586
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009587 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9588
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02009589 /*
9590 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
9591 * or POSTED_INTR_WAKEUP_VECTOR.
9592 */
9593 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
9594 vmx->pi_desc.sn = 1;
9595
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009596 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009597
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009598free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009599 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009600 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009601free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009602 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009603free_pml:
9604 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009605uninit_vcpu:
9606 kvm_vcpu_uninit(&vmx->vcpu);
9607free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009608 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009609 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009610 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009611}
9612
Yang, Sheng002c7f72007-07-31 14:23:01 +03009613static void __init vmx_check_processor_compat(void *rtn)
9614{
9615 struct vmcs_config vmcs_conf;
9616
9617 *(int *)rtn = 0;
9618 if (setup_vmcs_config(&vmcs_conf) < 0)
9619 *(int *)rtn = -EIO;
9620 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9621 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9622 smp_processor_id());
9623 *(int *)rtn = -EIO;
9624 }
9625}
9626
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009627static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009628{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009629 u8 cache;
9630 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009631
Sheng Yang522c68c2009-04-27 20:35:43 +08009632 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009633 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009634 * 2. EPT with VT-d:
9635 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009636 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009637 * b. VT-d with snooping control feature: snooping control feature of
9638 * VT-d engine can guarantee the cache correctness. Just set it
9639 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009640 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009641 * consistent with host MTRR
9642 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009643 if (is_mmio) {
9644 cache = MTRR_TYPE_UNCACHABLE;
9645 goto exit;
9646 }
9647
9648 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009649 ipat = VMX_EPT_IPAT_BIT;
9650 cache = MTRR_TYPE_WRBACK;
9651 goto exit;
9652 }
9653
9654 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9655 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009656 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009657 cache = MTRR_TYPE_WRBACK;
9658 else
9659 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009660 goto exit;
9661 }
9662
Xiao Guangrongff536042015-06-15 16:55:22 +08009663 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009664
9665exit:
9666 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009667}
9668
Sheng Yang17cc3932010-01-05 19:02:27 +08009669static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009670{
Sheng Yang878403b2010-01-05 19:02:29 +08009671 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9672 return PT_DIRECTORY_LEVEL;
9673 else
9674 /* For shadow and EPT supported 1GB page */
9675 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009676}
9677
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009678static void vmcs_set_secondary_exec_control(u32 new_ctl)
9679{
9680 /*
9681 * These bits in the secondary execution controls field
9682 * are dynamic, the others are mostly based on the hypervisor
9683 * architecture and the guest's CPUID. Do not touch the
9684 * dynamic bits.
9685 */
9686 u32 mask =
9687 SECONDARY_EXEC_SHADOW_VMCS |
9688 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9689 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9690
9691 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9692
9693 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9694 (new_ctl & ~mask) | (cur_ctl & mask));
9695}
9696
David Matlack8322ebb2016-11-29 18:14:09 -08009697/*
9698 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9699 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9700 */
9701static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9702{
9703 struct vcpu_vmx *vmx = to_vmx(vcpu);
9704 struct kvm_cpuid_entry2 *entry;
9705
9706 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9707 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9708
9709#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9710 if (entry && (entry->_reg & (_cpuid_mask))) \
9711 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9712} while (0)
9713
9714 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9715 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9716 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9717 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9718 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9719 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9720 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9721 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9722 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9723 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9724 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9725 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9726 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9727 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9728 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9729
9730 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9731 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9732 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9733 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9734 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9735 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9736 cr4_fixed1_update(bit(11), ecx, bit(2));
9737
9738#undef cr4_fixed1_update
9739}
9740
Sheng Yang0e851882009-12-18 16:48:46 +08009741static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9742{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009743 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009744
Paolo Bonzini80154d72017-08-24 13:55:35 +02009745 if (cpu_has_secondary_exec_ctrls()) {
9746 vmx_compute_secondary_exec_control(vmx);
9747 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009748 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009749
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009750 if (nested_vmx_allowed(vcpu))
9751 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9752 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9753 else
9754 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9755 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009756
9757 if (nested_vmx_allowed(vcpu))
9758 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009759}
9760
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009761static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9762{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009763 if (func == 1 && nested)
9764 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009765}
9766
Yang Zhang25d92082013-08-06 12:00:32 +03009767static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9768 struct x86_exception *fault)
9769{
Jan Kiszka533558b2014-01-04 18:47:20 +01009770 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009771 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009772 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009773 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009774
Bandan Dasc5f983f2017-05-05 15:25:14 -04009775 if (vmx->nested.pml_full) {
9776 exit_reason = EXIT_REASON_PML_FULL;
9777 vmx->nested.pml_full = false;
9778 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9779 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009780 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009781 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009782 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009783
9784 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009785 vmcs12->guest_physical_address = fault->address;
9786}
9787
Peter Feiner995f00a2017-06-30 17:26:32 -07009788static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9789{
David Hildenbrandbb97a012017-08-10 23:15:28 +02009790 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -07009791}
9792
Nadav Har'El155a97a2013-08-05 11:07:16 +03009793/* Callbacks for nested_ept_init_mmu_context: */
9794
9795static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9796{
9797 /* return the page table to be shadowed - in our case, EPT12 */
9798 return get_vmcs12(vcpu)->ept_pointer;
9799}
9800
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009801static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009802{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009803 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +02009804 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009805 return 1;
9806
9807 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009808 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009809 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009810 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +02009811 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +03009812 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9813 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9814 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9815
9816 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009817 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009818}
9819
9820static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9821{
9822 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9823}
9824
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009825static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9826 u16 error_code)
9827{
9828 bool inequality, bit;
9829
9830 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9831 inequality =
9832 (error_code & vmcs12->page_fault_error_code_mask) !=
9833 vmcs12->page_fault_error_code_match;
9834 return inequality ^ bit;
9835}
9836
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009837static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9838 struct x86_exception *fault)
9839{
9840 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9841
9842 WARN_ON(!is_guest_mode(vcpu));
9843
Wanpeng Li305d0ab2017-09-28 18:16:44 -07009844 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
9845 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009846 vmcs12->vm_exit_intr_error_code = fault->error_code;
9847 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9848 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9849 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9850 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009851 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009852 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009853 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009854}
9855
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009856static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9857 struct vmcs12 *vmcs12);
9858
9859static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009860 struct vmcs12 *vmcs12)
9861{
9862 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009863 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009864 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009865
9866 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009867 /*
9868 * Translate L1 physical address to host physical
9869 * address for vmcs02. Keep the page pinned, so this
9870 * physical address remains valid. We keep a reference
9871 * to it so we can release it later.
9872 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009873 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009874 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009875 vmx->nested.apic_access_page = NULL;
9876 }
9877 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009878 /*
9879 * If translation failed, no matter: This feature asks
9880 * to exit when accessing the given address, and if it
9881 * can never be accessed, this feature won't do
9882 * anything anyway.
9883 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009884 if (!is_error_page(page)) {
9885 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009886 hpa = page_to_phys(vmx->nested.apic_access_page);
9887 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9888 } else {
9889 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9890 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9891 }
9892 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9893 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9894 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9895 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9896 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009897 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009898
9899 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009900 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009901 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009902 vmx->nested.virtual_apic_page = NULL;
9903 }
9904 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009905
9906 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009907 * If translation failed, VM entry will fail because
9908 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9909 * Failing the vm entry is _not_ what the processor
9910 * does but it's basically the only possibility we
9911 * have. We could still enter the guest if CR8 load
9912 * exits are enabled, CR8 store exits are enabled, and
9913 * virtualize APIC access is disabled; in this case
9914 * the processor would never use the TPR shadow and we
9915 * could simply clear the bit from the execution
9916 * control. But such a configuration is useless, so
9917 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009918 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009919 if (!is_error_page(page)) {
9920 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009921 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9922 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9923 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009924 }
9925
Wincy Van705699a2015-02-03 23:58:17 +08009926 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009927 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9928 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009929 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009930 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +08009931 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009932 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
9933 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009934 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009935 vmx->nested.pi_desc_page = page;
9936 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08009937 vmx->nested.pi_desc =
9938 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9939 (unsigned long)(vmcs12->posted_intr_desc_addr &
9940 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009941 vmcs_write64(POSTED_INTR_DESC_ADDR,
9942 page_to_phys(vmx->nested.pi_desc_page) +
9943 (unsigned long)(vmcs12->posted_intr_desc_addr &
9944 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009945 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009946 if (cpu_has_vmx_msr_bitmap() &&
9947 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9948 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9949 ;
9950 else
9951 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9952 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009953}
9954
Jan Kiszkaf41245002014-03-07 20:03:13 +01009955static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9956{
9957 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9958 struct vcpu_vmx *vmx = to_vmx(vcpu);
9959
9960 if (vcpu->arch.virtual_tsc_khz == 0)
9961 return;
9962
9963 /* Make sure short timeouts reliably trigger an immediate vmexit.
9964 * hrtimer_start does not guarantee this. */
9965 if (preemption_timeout <= 1) {
9966 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9967 return;
9968 }
9969
9970 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9971 preemption_timeout *= 1000000;
9972 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9973 hrtimer_start(&vmx->nested.preemption_timer,
9974 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9975}
9976
Jim Mattson56a20512017-07-06 16:33:06 -07009977static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9978 struct vmcs12 *vmcs12)
9979{
9980 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9981 return 0;
9982
9983 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9984 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9985 return -EINVAL;
9986
9987 return 0;
9988}
9989
Wincy Van3af18d92015-02-03 23:49:31 +08009990static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9991 struct vmcs12 *vmcs12)
9992{
Wincy Van3af18d92015-02-03 23:49:31 +08009993 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9994 return 0;
9995
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009996 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009997 return -EINVAL;
9998
9999 return 0;
10000}
10001
Jim Mattson712b12d2017-08-24 13:24:47 -070010002static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
10003 struct vmcs12 *vmcs12)
10004{
10005 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10006 return 0;
10007
10008 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
10009 return -EINVAL;
10010
10011 return 0;
10012}
10013
Wincy Van3af18d92015-02-03 23:49:31 +080010014/*
10015 * Merge L0's and L1's MSR bitmap, return false to indicate that
10016 * we do not use the hardware.
10017 */
10018static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
10019 struct vmcs12 *vmcs12)
10020{
Wincy Van82f0dd42015-02-03 23:57:18 +080010021 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010022 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010023 unsigned long *msr_bitmap_l1;
10024 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +080010025
Radim Krčmářd048c092016-08-08 20:16:22 +020010026 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +080010027 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
10028 return false;
10029
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010030 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10031 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010032 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +020010033 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010034
Radim Krčmářd048c092016-08-08 20:16:22 +020010035 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
10036
Wincy Vanf2b93282015-02-03 23:56:03 +080010037 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +080010038 if (nested_cpu_has_apic_reg_virt(vmcs12))
10039 for (msr = 0x800; msr <= 0x8ff; msr++)
10040 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010041 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +080010042 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +020010043
10044 nested_vmx_disable_intercept_for_msr(
10045 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +080010046 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
10047 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +020010048
Wincy Van608406e2015-02-03 23:57:51 +080010049 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +080010050 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010051 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +080010052 APIC_BASE_MSR + (APIC_EOI >> 4),
10053 MSR_TYPE_W);
10054 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010055 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +080010056 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
10057 MSR_TYPE_W);
10058 }
Wincy Van82f0dd42015-02-03 23:57:18 +080010059 }
Wincy Vanf2b93282015-02-03 23:56:03 +080010060 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010061 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010062
10063 return true;
10064}
10065
10066static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10067 struct vmcs12 *vmcs12)
10068{
Wincy Van82f0dd42015-02-03 23:57:18 +080010069 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010070 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010071 !nested_cpu_has_vid(vmcs12) &&
10072 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010073 return 0;
10074
10075 /*
10076 * If virtualize x2apic mode is enabled,
10077 * virtualize apic access must be disabled.
10078 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010079 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10080 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010081 return -EINVAL;
10082
Wincy Van608406e2015-02-03 23:57:51 +080010083 /*
10084 * If virtual interrupt delivery is enabled,
10085 * we must exit on external interrupts.
10086 */
10087 if (nested_cpu_has_vid(vmcs12) &&
10088 !nested_exit_on_intr(vcpu))
10089 return -EINVAL;
10090
Wincy Van705699a2015-02-03 23:58:17 +080010091 /*
10092 * bits 15:8 should be zero in posted_intr_nv,
10093 * the descriptor address has been already checked
10094 * in nested_get_vmcs12_pages.
10095 */
10096 if (nested_cpu_has_posted_intr(vmcs12) &&
10097 (!nested_cpu_has_vid(vmcs12) ||
10098 !nested_exit_intr_ack_set(vcpu) ||
10099 vmcs12->posted_intr_nv & 0xff00))
10100 return -EINVAL;
10101
Wincy Vanf2b93282015-02-03 23:56:03 +080010102 /* tpr shadow is needed by all apicv features. */
10103 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10104 return -EINVAL;
10105
10106 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010107}
10108
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010109static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10110 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010111 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010112{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010113 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010114 u64 count, addr;
10115
10116 if (vmcs12_read_any(vcpu, count_field, &count) ||
10117 vmcs12_read_any(vcpu, addr_field, &addr)) {
10118 WARN_ON(1);
10119 return -EINVAL;
10120 }
10121 if (count == 0)
10122 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010123 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010124 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10125 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010126 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010127 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10128 addr_field, maxphyaddr, count, addr);
10129 return -EINVAL;
10130 }
10131 return 0;
10132}
10133
10134static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10135 struct vmcs12 *vmcs12)
10136{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010137 if (vmcs12->vm_exit_msr_load_count == 0 &&
10138 vmcs12->vm_exit_msr_store_count == 0 &&
10139 vmcs12->vm_entry_msr_load_count == 0)
10140 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010141 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010142 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010143 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010144 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010145 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010146 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010147 return -EINVAL;
10148 return 0;
10149}
10150
Bandan Dasc5f983f2017-05-05 15:25:14 -040010151static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10152 struct vmcs12 *vmcs12)
10153{
10154 u64 address = vmcs12->pml_address;
10155 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10156
10157 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10158 if (!nested_cpu_has_ept(vmcs12) ||
10159 !IS_ALIGNED(address, 4096) ||
10160 address >> maxphyaddr)
10161 return -EINVAL;
10162 }
10163
10164 return 0;
10165}
10166
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010167static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10168 struct vmx_msr_entry *e)
10169{
10170 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010171 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010172 return -EINVAL;
10173 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10174 e->index == MSR_IA32_UCODE_REV)
10175 return -EINVAL;
10176 if (e->reserved != 0)
10177 return -EINVAL;
10178 return 0;
10179}
10180
10181static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10182 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010183{
10184 if (e->index == MSR_FS_BASE ||
10185 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010186 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10187 nested_vmx_msr_check_common(vcpu, e))
10188 return -EINVAL;
10189 return 0;
10190}
10191
10192static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10193 struct vmx_msr_entry *e)
10194{
10195 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10196 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010197 return -EINVAL;
10198 return 0;
10199}
10200
10201/*
10202 * Load guest's/host's msr at nested entry/exit.
10203 * return 0 for success, entry index for failure.
10204 */
10205static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10206{
10207 u32 i;
10208 struct vmx_msr_entry e;
10209 struct msr_data msr;
10210
10211 msr.host_initiated = false;
10212 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010213 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10214 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010215 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010216 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10217 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010218 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010219 }
10220 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010221 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010222 "%s check failed (%u, 0x%x, 0x%x)\n",
10223 __func__, i, e.index, e.reserved);
10224 goto fail;
10225 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010226 msr.index = e.index;
10227 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010228 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010229 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010230 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10231 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010232 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010233 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010234 }
10235 return 0;
10236fail:
10237 return i + 1;
10238}
10239
10240static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10241{
10242 u32 i;
10243 struct vmx_msr_entry e;
10244
10245 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010246 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010247 if (kvm_vcpu_read_guest(vcpu,
10248 gpa + i * sizeof(e),
10249 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010250 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010251 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10252 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010253 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010254 }
10255 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010256 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010257 "%s check failed (%u, 0x%x, 0x%x)\n",
10258 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010259 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010260 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010261 msr_info.host_initiated = false;
10262 msr_info.index = e.index;
10263 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010264 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010265 "%s cannot read MSR (%u, 0x%x)\n",
10266 __func__, i, e.index);
10267 return -EINVAL;
10268 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010269 if (kvm_vcpu_write_guest(vcpu,
10270 gpa + i * sizeof(e) +
10271 offsetof(struct vmx_msr_entry, value),
10272 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010273 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010274 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010275 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010276 return -EINVAL;
10277 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010278 }
10279 return 0;
10280}
10281
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010282static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10283{
10284 unsigned long invalid_mask;
10285
10286 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10287 return (val & invalid_mask) == 0;
10288}
10289
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010290/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010291 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10292 * emulating VM entry into a guest with EPT enabled.
10293 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10294 * is assigned to entry_failure_code on failure.
10295 */
10296static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010297 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010298{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010299 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010300 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010301 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10302 return 1;
10303 }
10304
10305 /*
10306 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10307 * must not be dereferenced.
10308 */
10309 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10310 !nested_ept) {
10311 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10312 *entry_failure_code = ENTRY_FAIL_PDPTE;
10313 return 1;
10314 }
10315 }
10316
10317 vcpu->arch.cr3 = cr3;
10318 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10319 }
10320
10321 kvm_mmu_reset_context(vcpu);
10322 return 0;
10323}
10324
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010325/*
10326 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10327 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010328 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010329 * guest in a way that will both be appropriate to L1's requests, and our
10330 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10331 * function also has additional necessary side-effects, like setting various
10332 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010333 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10334 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010335 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010336static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010337 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010338{
10339 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010340 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010341
10342 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10343 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10344 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10345 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10346 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10347 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10348 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10349 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10350 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10351 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10352 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10353 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10354 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10355 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10356 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10357 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10358 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10359 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10360 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10361 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10362 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10363 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10364 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10365 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10366 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10367 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10368 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10369 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10370 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10371 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10372 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10373 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10374 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10375 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10376 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10377 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10378
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010379 if (from_vmentry &&
10380 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010381 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10382 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10383 } else {
10384 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10385 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10386 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010387 if (from_vmentry) {
10388 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10389 vmcs12->vm_entry_intr_info_field);
10390 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10391 vmcs12->vm_entry_exception_error_code);
10392 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10393 vmcs12->vm_entry_instruction_len);
10394 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10395 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010396 vmx->loaded_vmcs->nmi_known_unmasked =
10397 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010398 } else {
10399 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10400 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010401 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010402 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010403 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10404 vmcs12->guest_pending_dbg_exceptions);
10405 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10406 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10407
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010408 if (nested_cpu_has_xsaves(vmcs12))
10409 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010410 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10411
Jan Kiszkaf41245002014-03-07 20:03:13 +010010412 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010413
Paolo Bonzini9314006db2016-07-06 13:23:51 +020010414 /* Preemption timer setting is only taken from vmcs01. */
10415 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10416 exec_control |= vmcs_config.pin_based_exec_ctrl;
10417 if (vmx->hv_deadline_tsc == -1)
10418 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10419
10420 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010421 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010422 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10423 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010424 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010425 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010426 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010427 }
Wincy Van705699a2015-02-03 23:58:17 +080010428
Jan Kiszkaf41245002014-03-07 20:03:13 +010010429 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010430
Jan Kiszkaf41245002014-03-07 20:03:13 +010010431 vmx->nested.preemption_timer_expired = false;
10432 if (nested_cpu_has_preemption_timer(vmcs12))
10433 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010434
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010435 /*
10436 * Whether page-faults are trapped is determined by a combination of
10437 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10438 * If enable_ept, L0 doesn't care about page faults and we should
10439 * set all of these to L1's desires. However, if !enable_ept, L0 does
10440 * care about (at least some) page faults, and because it is not easy
10441 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10442 * to exit on each and every L2 page fault. This is done by setting
10443 * MASK=MATCH=0 and (see below) EB.PF=1.
10444 * Note that below we don't need special code to set EB.PF beyond the
10445 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10446 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10447 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010448 */
10449 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10450 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10451 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10452 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10453
10454 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020010455 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080010456
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010457 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010458 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020010459 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010460 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020010461 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010462 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040010463 SECONDARY_EXEC_APIC_REGISTER_VIRT |
10464 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010465 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010466 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10467 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10468 ~SECONDARY_EXEC_ENABLE_PML;
10469 exec_control |= vmcs12_exec_ctrl;
10470 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010471
Bandan Das27c42a12017-08-03 15:54:42 -040010472 /* All VMFUNCs are currently emulated through L0 vmexits. */
10473 if (exec_control & SECONDARY_EXEC_ENABLE_VMFUNC)
10474 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10475
Wincy Van608406e2015-02-03 23:57:51 +080010476 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10477 vmcs_write64(EOI_EXIT_BITMAP0,
10478 vmcs12->eoi_exit_bitmap0);
10479 vmcs_write64(EOI_EXIT_BITMAP1,
10480 vmcs12->eoi_exit_bitmap1);
10481 vmcs_write64(EOI_EXIT_BITMAP2,
10482 vmcs12->eoi_exit_bitmap2);
10483 vmcs_write64(EOI_EXIT_BITMAP3,
10484 vmcs12->eoi_exit_bitmap3);
10485 vmcs_write16(GUEST_INTR_STATUS,
10486 vmcs12->guest_intr_status);
10487 }
10488
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010489 /*
10490 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10491 * nested_get_vmcs12_pages will either fix it up or
10492 * remove the VM execution control.
10493 */
10494 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10495 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10496
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010497 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10498 }
10499
10500
10501 /*
10502 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10503 * Some constant fields are set here by vmx_set_constant_host_state().
10504 * Other fields are different per CPU, and will be set later when
10505 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10506 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010507 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010508
10509 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010510 * Set the MSR load/store lists to match L0's settings.
10511 */
10512 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10513 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10514 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10515 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10516 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10517
10518 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010519 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10520 * entry, but only if the current (host) sp changed from the value
10521 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10522 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10523 * here we just force the write to happen on entry.
10524 */
10525 vmx->host_rsp = 0;
10526
10527 exec_control = vmx_exec_control(vmx); /* L0's desires */
10528 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10529 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10530 exec_control &= ~CPU_BASED_TPR_SHADOW;
10531 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010532
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010533 /*
10534 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10535 * nested_get_vmcs12_pages can't fix it up, the illegal value
10536 * will result in a VM entry failure.
10537 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010538 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010539 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010540 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070010541 } else {
10542#ifdef CONFIG_X86_64
10543 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
10544 CPU_BASED_CR8_STORE_EXITING;
10545#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010546 }
10547
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010548 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010549 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010550 * Rather, exit every time.
10551 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010552 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10553 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10554
10555 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10556
10557 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10558 * bitwise-or of what L1 wants to trap for L2, and what we want to
10559 * trap. Note that CR0.TS also needs updating - we do this later.
10560 */
10561 update_exception_bitmap(vcpu);
10562 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10563 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10564
Nadav Har'El8049d652013-08-05 11:07:06 +030010565 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10566 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10567 * bits are further modified by vmx_set_efer() below.
10568 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010010569 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010570
10571 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10572 * emulated by vmx_set_efer(), below.
10573 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010574 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010575 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10576 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010577 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10578
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010579 if (from_vmentry &&
10580 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010581 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010582 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010583 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010584 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010585 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010586
10587 set_cr4_guest_host_mask(vmx);
10588
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010589 if (from_vmentry &&
10590 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010591 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10592
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010593 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10594 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010595 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010596 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010597 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010598 if (kvm_has_tsc_control)
10599 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010600
10601 if (enable_vpid) {
10602 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010603 * There is no direct mapping between vpid02 and vpid12, the
10604 * vpid02 is per-vCPU for L0 and reused while the value of
10605 * vpid12 is changed w/ one invvpid during nested vmentry.
10606 * The vpid12 is allocated by L1 for L2, so it will not
10607 * influence global bitmap(for vpid01 and vpid02 allocation)
10608 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010609 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010610 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10611 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10612 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10613 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10614 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10615 }
10616 } else {
10617 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10618 vmx_flush_tlb(vcpu);
10619 }
10620
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010621 }
10622
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010623 if (enable_pml) {
10624 /*
10625 * Conceptually we want to copy the PML address and index from
10626 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10627 * since we always flush the log on each vmexit, this happens
10628 * to be equivalent to simply resetting the fields in vmcs02.
10629 */
10630 ASSERT(vmx->pml_pg);
10631 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10632 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10633 }
10634
Nadav Har'El155a97a2013-08-05 11:07:16 +030010635 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010636 if (nested_ept_init_mmu_context(vcpu)) {
10637 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10638 return 1;
10639 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010640 } else if (nested_cpu_has2(vmcs12,
10641 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10642 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010643 }
10644
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010645 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010646 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10647 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010648 * The CR0_READ_SHADOW is what L2 should have expected to read given
10649 * the specifications by L1; It's not enough to take
10650 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10651 * have more bits than L1 expected.
10652 */
10653 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10654 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10655
10656 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10657 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10658
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010659 if (from_vmentry &&
10660 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010661 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10662 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10663 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10664 else
10665 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10666 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10667 vmx_set_efer(vcpu, vcpu->arch.efer);
10668
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010669 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010670 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010671 entry_failure_code))
10672 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010673
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010674 if (!enable_ept)
10675 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10676
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010677 /*
10678 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10679 */
10680 if (enable_ept) {
10681 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10682 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10683 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10684 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10685 }
10686
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010687 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10688 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010689 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010690}
10691
Jim Mattsonca0bde22016-11-30 12:03:46 -080010692static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10693{
10694 struct vcpu_vmx *vmx = to_vmx(vcpu);
10695
10696 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10697 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10698 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10699
Jim Mattson56a20512017-07-06 16:33:06 -070010700 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10701 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10702
Jim Mattsonca0bde22016-11-30 12:03:46 -080010703 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10704 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10705
Jim Mattson712b12d2017-08-24 13:24:47 -070010706 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
10707 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10708
Jim Mattsonca0bde22016-11-30 12:03:46 -080010709 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10710 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10711
10712 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10713 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10714
Bandan Dasc5f983f2017-05-05 15:25:14 -040010715 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10716 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10717
Jim Mattsonca0bde22016-11-30 12:03:46 -080010718 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10719 vmx->nested.nested_vmx_procbased_ctls_low,
10720 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010721 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10722 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10723 vmx->nested.nested_vmx_secondary_ctls_low,
10724 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010725 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10726 vmx->nested.nested_vmx_pinbased_ctls_low,
10727 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10728 !vmx_control_verify(vmcs12->vm_exit_controls,
10729 vmx->nested.nested_vmx_exit_ctls_low,
10730 vmx->nested.nested_vmx_exit_ctls_high) ||
10731 !vmx_control_verify(vmcs12->vm_entry_controls,
10732 vmx->nested.nested_vmx_entry_ctls_low,
10733 vmx->nested.nested_vmx_entry_ctls_high))
10734 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10735
Bandan Das41ab9372017-08-03 15:54:43 -040010736 if (nested_cpu_has_vmfunc(vmcs12)) {
10737 if (vmcs12->vm_function_control &
10738 ~vmx->nested.nested_vmx_vmfunc_controls)
10739 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10740
10741 if (nested_cpu_has_eptp_switching(vmcs12)) {
10742 if (!nested_cpu_has_ept(vmcs12) ||
10743 !page_address_valid(vcpu, vmcs12->eptp_list_address))
10744 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10745 }
10746 }
Bandan Das27c42a12017-08-03 15:54:42 -040010747
Jim Mattsonc7c2c7092017-05-05 11:28:09 -070010748 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10749 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10750
Jim Mattsonca0bde22016-11-30 12:03:46 -080010751 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10752 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10753 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10754 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10755
10756 return 0;
10757}
10758
10759static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10760 u32 *exit_qual)
10761{
10762 bool ia32e;
10763
10764 *exit_qual = ENTRY_FAIL_DEFAULT;
10765
10766 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10767 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10768 return 1;
10769
10770 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10771 vmcs12->vmcs_link_pointer != -1ull) {
10772 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10773 return 1;
10774 }
10775
10776 /*
10777 * If the load IA32_EFER VM-entry control is 1, the following checks
10778 * are performed on the field for the IA32_EFER MSR:
10779 * - Bits reserved in the IA32_EFER MSR must be 0.
10780 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10781 * the IA-32e mode guest VM-exit control. It must also be identical
10782 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10783 * CR0.PG) is 1.
10784 */
10785 if (to_vmx(vcpu)->nested.nested_run_pending &&
10786 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10787 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10788 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10789 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10790 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10791 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10792 return 1;
10793 }
10794
10795 /*
10796 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10797 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10798 * the values of the LMA and LME bits in the field must each be that of
10799 * the host address-space size VM-exit control.
10800 */
10801 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10802 ia32e = (vmcs12->vm_exit_controls &
10803 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10804 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10805 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10806 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10807 return 1;
10808 }
10809
10810 return 0;
10811}
10812
Jim Mattson858e25c2016-11-30 12:03:47 -080010813static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10814{
10815 struct vcpu_vmx *vmx = to_vmx(vcpu);
10816 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10817 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010818 u32 msr_entry_idx;
10819 u32 exit_qual;
10820
10821 vmcs02 = nested_get_current_vmcs02(vmx);
10822 if (!vmcs02)
10823 return -ENOMEM;
10824
10825 enter_guest_mode(vcpu);
10826
10827 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10828 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10829
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010830 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010831 vmx_segment_cache_clear(vmx);
10832
10833 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10834 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010835 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010836 nested_vmx_entry_failure(vcpu, vmcs12,
10837 EXIT_REASON_INVALID_STATE, exit_qual);
10838 return 1;
10839 }
10840
10841 nested_get_vmcs12_pages(vcpu, vmcs12);
10842
10843 msr_entry_idx = nested_vmx_load_msr(vcpu,
10844 vmcs12->vm_entry_msr_load_addr,
10845 vmcs12->vm_entry_msr_load_count);
10846 if (msr_entry_idx) {
10847 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010848 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010849 nested_vmx_entry_failure(vcpu, vmcs12,
10850 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10851 return 1;
10852 }
10853
Jim Mattson858e25c2016-11-30 12:03:47 -080010854 /*
10855 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10856 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10857 * returned as far as L1 is concerned. It will only return (and set
10858 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10859 */
10860 return 0;
10861}
10862
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010863/*
10864 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10865 * for running an L2 nested guest.
10866 */
10867static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10868{
10869 struct vmcs12 *vmcs12;
10870 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010871 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010872 u32 exit_qual;
10873 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010874
Kyle Hueyeb277562016-11-29 12:40:39 -080010875 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010876 return 1;
10877
Kyle Hueyeb277562016-11-29 12:40:39 -080010878 if (!nested_vmx_check_vmcs12(vcpu))
10879 goto out;
10880
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010881 vmcs12 = get_vmcs12(vcpu);
10882
Abel Gordon012f83c2013-04-18 14:39:25 +030010883 if (enable_shadow_vmcs)
10884 copy_shadow_to_vmcs12(vmx);
10885
Nadav Har'El7c177932011-05-25 23:12:04 +030010886 /*
10887 * The nested entry process starts with enforcing various prerequisites
10888 * on vmcs12 as required by the Intel SDM, and act appropriately when
10889 * they fail: As the SDM explains, some conditions should cause the
10890 * instruction to fail, while others will cause the instruction to seem
10891 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10892 * To speed up the normal (success) code path, we should avoid checking
10893 * for misconfigurations which will anyway be caught by the processor
10894 * when using the merged vmcs02.
10895 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010896 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10897 nested_vmx_failValid(vcpu,
10898 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10899 goto out;
10900 }
10901
Nadav Har'El7c177932011-05-25 23:12:04 +030010902 if (vmcs12->launch_state == launch) {
10903 nested_vmx_failValid(vcpu,
10904 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10905 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010906 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010907 }
10908
Jim Mattsonca0bde22016-11-30 12:03:46 -080010909 ret = check_vmentry_prereqs(vcpu, vmcs12);
10910 if (ret) {
10911 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010912 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010913 }
10914
Nadav Har'El7c177932011-05-25 23:12:04 +030010915 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010916 * After this point, the trap flag no longer triggers a singlestep trap
10917 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10918 * This is not 100% correct; for performance reasons, we delegate most
10919 * of the checks on host state to the processor. If those fail,
10920 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010921 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010922 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010923
Jim Mattsonca0bde22016-11-30 12:03:46 -080010924 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10925 if (ret) {
10926 nested_vmx_entry_failure(vcpu, vmcs12,
10927 EXIT_REASON_INVALID_STATE, exit_qual);
10928 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010929 }
10930
10931 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010932 * We're finally done with prerequisite checking, and can start with
10933 * the nested entry.
10934 */
10935
Jim Mattson858e25c2016-11-30 12:03:47 -080010936 ret = enter_vmx_non_root_mode(vcpu, true);
10937 if (ret)
10938 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010939
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010940 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010941 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010942
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010943 vmx->nested.nested_run_pending = 1;
10944
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010945 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010946
10947out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010948 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010949}
10950
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010951/*
10952 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10953 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10954 * This function returns the new value we should put in vmcs12.guest_cr0.
10955 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10956 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10957 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10958 * didn't trap the bit, because if L1 did, so would L0).
10959 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10960 * been modified by L2, and L1 knows it. So just leave the old value of
10961 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10962 * isn't relevant, because if L0 traps this bit it can set it to anything.
10963 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10964 * changed these bits, and therefore they need to be updated, but L0
10965 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10966 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10967 */
10968static inline unsigned long
10969vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10970{
10971 return
10972 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10973 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10974 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10975 vcpu->arch.cr0_guest_owned_bits));
10976}
10977
10978static inline unsigned long
10979vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10980{
10981 return
10982 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10983 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10984 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10985 vcpu->arch.cr4_guest_owned_bits));
10986}
10987
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010988static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10989 struct vmcs12 *vmcs12)
10990{
10991 u32 idt_vectoring;
10992 unsigned int nr;
10993
Wanpeng Li664f8e22017-08-24 03:35:09 -070010994 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010995 nr = vcpu->arch.exception.nr;
10996 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10997
10998 if (kvm_exception_is_soft(nr)) {
10999 vmcs12->vm_exit_instruction_len =
11000 vcpu->arch.event_exit_inst_len;
11001 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
11002 } else
11003 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
11004
11005 if (vcpu->arch.exception.has_error_code) {
11006 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
11007 vmcs12->idt_vectoring_error_code =
11008 vcpu->arch.exception.error_code;
11009 }
11010
11011 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010011012 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011013 vmcs12->idt_vectoring_info_field =
11014 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
11015 } else if (vcpu->arch.interrupt.pending) {
11016 nr = vcpu->arch.interrupt.nr;
11017 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11018
11019 if (vcpu->arch.interrupt.soft) {
11020 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11021 vmcs12->vm_entry_instruction_len =
11022 vcpu->arch.event_exit_inst_len;
11023 } else
11024 idt_vectoring |= INTR_TYPE_EXT_INTR;
11025
11026 vmcs12->idt_vectoring_info_field = idt_vectoring;
11027 }
11028}
11029
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011030static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11031{
11032 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011033 unsigned long exit_qual;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011034
Wanpeng Li274bba52017-08-24 03:35:08 -070011035 if (kvm_event_needs_reinjection(vcpu))
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011036 return -EBUSY;
11037
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011038 if (vcpu->arch.exception.pending &&
11039 nested_vmx_check_exception(vcpu, &exit_qual)) {
11040 if (vmx->nested.nested_run_pending)
11041 return -EBUSY;
11042 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
11043 vcpu->arch.exception.pending = false;
11044 return 0;
11045 }
11046
Jan Kiszkaf41245002014-03-07 20:03:13 +010011047 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11048 vmx->nested.preemption_timer_expired) {
11049 if (vmx->nested.nested_run_pending)
11050 return -EBUSY;
11051 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11052 return 0;
11053 }
11054
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011055 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011056 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011057 return -EBUSY;
11058 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11059 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11060 INTR_INFO_VALID_MASK, 0);
11061 /*
11062 * The NMI-triggered VM exit counts as injection:
11063 * clear this one and block further NMIs.
11064 */
11065 vcpu->arch.nmi_pending = 0;
11066 vmx_set_nmi_mask(vcpu, true);
11067 return 0;
11068 }
11069
11070 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11071 nested_exit_on_intr(vcpu)) {
11072 if (vmx->nested.nested_run_pending)
11073 return -EBUSY;
11074 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011075 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011076 }
11077
David Hildenbrand6342c502017-01-25 11:58:58 +010011078 vmx_complete_nested_posted_interrupt(vcpu);
11079 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011080}
11081
Jan Kiszkaf41245002014-03-07 20:03:13 +010011082static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11083{
11084 ktime_t remaining =
11085 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11086 u64 value;
11087
11088 if (ktime_to_ns(remaining) <= 0)
11089 return 0;
11090
11091 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11092 do_div(value, 1000000);
11093 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11094}
11095
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011096/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011097 * Update the guest state fields of vmcs12 to reflect changes that
11098 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11099 * VM-entry controls is also updated, since this is really a guest
11100 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011101 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011102static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011103{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011104 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11105 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11106
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011107 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11108 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11109 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11110
11111 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11112 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11113 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11114 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11115 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11116 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11117 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11118 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11119 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11120 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11121 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11122 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11123 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11124 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11125 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11126 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11127 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11128 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11129 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11130 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11131 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11132 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11133 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11134 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11135 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11136 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11137 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11138 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11139 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11140 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11141 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11142 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11143 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11144 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11145 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11146 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11147
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011148 vmcs12->guest_interruptibility_info =
11149 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11150 vmcs12->guest_pending_dbg_exceptions =
11151 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011152 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11153 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11154 else
11155 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011156
Jan Kiszkaf41245002014-03-07 20:03:13 +010011157 if (nested_cpu_has_preemption_timer(vmcs12)) {
11158 if (vmcs12->vm_exit_controls &
11159 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11160 vmcs12->vmx_preemption_timer_value =
11161 vmx_get_preemption_timer_value(vcpu);
11162 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11163 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011164
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011165 /*
11166 * In some cases (usually, nested EPT), L2 is allowed to change its
11167 * own CR3 without exiting. If it has changed it, we must keep it.
11168 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11169 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11170 *
11171 * Additionally, restore L2's PDPTR to vmcs12.
11172 */
11173 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011174 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011175 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11176 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11177 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11178 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11179 }
11180
Jim Mattsond281e132017-06-01 12:44:46 -070011181 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011182
Wincy Van608406e2015-02-03 23:57:51 +080011183 if (nested_cpu_has_vid(vmcs12))
11184 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11185
Jan Kiszkac18911a2013-03-13 16:06:41 +010011186 vmcs12->vm_entry_controls =
11187 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011188 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011189
Jan Kiszka2996fca2014-06-16 13:59:43 +020011190 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11191 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11192 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11193 }
11194
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011195 /* TODO: These cannot have changed unless we have MSR bitmaps and
11196 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011197 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011198 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011199 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11200 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011201 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11202 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11203 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011204 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011205 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011206}
11207
11208/*
11209 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11210 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11211 * and this function updates it to reflect the changes to the guest state while
11212 * L2 was running (and perhaps made some exits which were handled directly by L0
11213 * without going back to L1), and to reflect the exit reason.
11214 * Note that we do not have to copy here all VMCS fields, just those that
11215 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11216 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11217 * which already writes to vmcs12 directly.
11218 */
11219static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11220 u32 exit_reason, u32 exit_intr_info,
11221 unsigned long exit_qualification)
11222{
11223 /* update guest state fields: */
11224 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011225
11226 /* update exit information fields: */
11227
Jan Kiszka533558b2014-01-04 18:47:20 +010011228 vmcs12->vm_exit_reason = exit_reason;
11229 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011230 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011231
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011232 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011233 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11234 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11235
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011236 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011237 vmcs12->launch_state = 1;
11238
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011239 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11240 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011241 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011242
11243 /*
11244 * Transfer the event that L0 or L1 may wanted to inject into
11245 * L2 to IDT_VECTORING_INFO_FIELD.
11246 */
11247 vmcs12_save_pending_event(vcpu, vmcs12);
11248 }
11249
11250 /*
11251 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11252 * preserved above and would only end up incorrectly in L1.
11253 */
11254 vcpu->arch.nmi_injected = false;
11255 kvm_clear_exception_queue(vcpu);
11256 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011257}
11258
11259/*
11260 * A part of what we need to when the nested L2 guest exits and we want to
11261 * run its L1 parent, is to reset L1's guest state to the host state specified
11262 * in vmcs12.
11263 * This function is to be called not only on normal nested exit, but also on
11264 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11265 * Failures During or After Loading Guest State").
11266 * This function should be called when the active VMCS is L1's (vmcs01).
11267 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011268static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11269 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011270{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011271 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080011272 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011273
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011274 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11275 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011276 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011277 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11278 else
11279 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11280 vmx_set_efer(vcpu, vcpu->arch.efer);
11281
11282 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11283 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011284 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011285 /*
11286 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011287 * actually changed, because vmx_set_cr0 refers to efer set above.
11288 *
11289 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11290 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011291 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011292 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020011293 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011294
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011295 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011296 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080011297 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011298
Jan Kiszka29bf08f2013-12-28 16:31:52 +010011299 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011300
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011301 /*
11302 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11303 * couldn't have changed.
11304 */
11305 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11306 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011307
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011308 if (!enable_ept)
11309 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11310
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011311 if (enable_vpid) {
11312 /*
11313 * Trivially support vpid by letting L2s share their parent
11314 * L1's vpid. TODO: move to a more elaborate solution, giving
11315 * each L2 its own vpid and exposing the vpid feature to L1.
11316 */
11317 vmx_flush_tlb(vcpu);
11318 }
Wincy Van06a55242017-04-28 13:13:59 +080011319 /* Restore posted intr vector. */
11320 if (nested_cpu_has_posted_intr(vmcs12))
11321 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011322
11323 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11324 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11325 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11326 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11327 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011328
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011329 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11330 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11331 vmcs_write64(GUEST_BNDCFGS, 0);
11332
Jan Kiszka44811c02013-08-04 17:17:27 +020011333 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011334 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011335 vcpu->arch.pat = vmcs12->host_ia32_pat;
11336 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011337 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11338 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11339 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011340
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011341 /* Set L1 segment info according to Intel SDM
11342 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11343 seg = (struct kvm_segment) {
11344 .base = 0,
11345 .limit = 0xFFFFFFFF,
11346 .selector = vmcs12->host_cs_selector,
11347 .type = 11,
11348 .present = 1,
11349 .s = 1,
11350 .g = 1
11351 };
11352 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11353 seg.l = 1;
11354 else
11355 seg.db = 1;
11356 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11357 seg = (struct kvm_segment) {
11358 .base = 0,
11359 .limit = 0xFFFFFFFF,
11360 .type = 3,
11361 .present = 1,
11362 .s = 1,
11363 .db = 1,
11364 .g = 1
11365 };
11366 seg.selector = vmcs12->host_ds_selector;
11367 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11368 seg.selector = vmcs12->host_es_selector;
11369 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11370 seg.selector = vmcs12->host_ss_selector;
11371 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11372 seg.selector = vmcs12->host_fs_selector;
11373 seg.base = vmcs12->host_fs_base;
11374 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11375 seg.selector = vmcs12->host_gs_selector;
11376 seg.base = vmcs12->host_gs_base;
11377 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11378 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011379 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011380 .limit = 0x67,
11381 .selector = vmcs12->host_tr_selector,
11382 .type = 11,
11383 .present = 1
11384 };
11385 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11386
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011387 kvm_set_dr(vcpu, 7, 0x400);
11388 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011389
Wincy Van3af18d92015-02-03 23:49:31 +080011390 if (cpu_has_vmx_msr_bitmap())
11391 vmx_set_msr_bitmap(vcpu);
11392
Wincy Vanff651cb2014-12-11 08:52:58 +030011393 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11394 vmcs12->vm_exit_msr_load_count))
11395 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011396}
11397
11398/*
11399 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11400 * and modify vmcs12 to make it see what it would expect to see there if
11401 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11402 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011403static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11404 u32 exit_intr_info,
11405 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011406{
11407 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011408 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11409
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011410 /* trying to cancel vmlaunch/vmresume is a bug */
11411 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11412
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011413 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070011414 * The only expected VM-instruction error is "VM entry with
11415 * invalid control field(s)." Anything else indicates a
11416 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011417 */
Jim Mattson4f350c62017-09-14 16:31:44 -070011418 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
11419 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
11420
11421 leave_guest_mode(vcpu);
11422
11423 if (likely(!vmx->fail)) {
11424 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11425 exit_qualification);
11426
11427 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11428 vmcs12->vm_exit_msr_store_count))
11429 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040011430 }
11431
Jim Mattson4f350c62017-09-14 16:31:44 -070011432 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011433 vm_entry_controls_reset_shadow(vmx);
11434 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011435 vmx_segment_cache_clear(vmx);
11436
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011437 /* if no vmcs02 cache requested, remove the one we used */
11438 if (VMCS02_POOL_SIZE == 0)
11439 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11440
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011441 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011442 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11443 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011444 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011445 if (vmx->hv_deadline_tsc == -1)
11446 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11447 PIN_BASED_VMX_PREEMPTION_TIMER);
11448 else
11449 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11450 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011451 if (kvm_has_tsc_control)
11452 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011453
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011454 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11455 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11456 vmx_set_virtual_x2apic_mode(vcpu,
11457 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011458 } else if (!nested_cpu_has_ept(vmcs12) &&
11459 nested_cpu_has2(vmcs12,
11460 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11461 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011462 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011463
11464 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11465 vmx->host_rsp = 0;
11466
11467 /* Unpin physical memory we referred to in vmcs02 */
11468 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011469 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011470 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011471 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011472 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011473 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011474 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011475 }
Wincy Van705699a2015-02-03 23:58:17 +080011476 if (vmx->nested.pi_desc_page) {
11477 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011478 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011479 vmx->nested.pi_desc_page = NULL;
11480 vmx->nested.pi_desc = NULL;
11481 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011482
11483 /*
Tang Chen38b99172014-09-24 15:57:54 +080011484 * We are now running in L2, mmu_notifier will force to reload the
11485 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11486 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011487 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011488
Abel Gordon012f83c2013-04-18 14:39:25 +030011489 if (enable_shadow_vmcs)
11490 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011491
11492 /* in case we halted in L2 */
11493 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070011494
11495 if (likely(!vmx->fail)) {
11496 /*
11497 * TODO: SDM says that with acknowledge interrupt on
11498 * exit, bit 31 of the VM-exit interrupt information
11499 * (valid interrupt) is always set to 1 on
11500 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
11501 * need kvm_cpu_has_interrupt(). See the commit
11502 * message for details.
11503 */
11504 if (nested_exit_intr_ack_set(vcpu) &&
11505 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
11506 kvm_cpu_has_interrupt(vcpu)) {
11507 int irq = kvm_cpu_get_interrupt(vcpu);
11508 WARN_ON(irq < 0);
11509 vmcs12->vm_exit_intr_info = irq |
11510 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11511 }
11512
11513 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11514 vmcs12->exit_qualification,
11515 vmcs12->idt_vectoring_info_field,
11516 vmcs12->vm_exit_intr_info,
11517 vmcs12->vm_exit_intr_error_code,
11518 KVM_ISA_VMX);
11519
11520 load_vmcs12_host_state(vcpu, vmcs12);
11521
11522 return;
11523 }
11524
11525 /*
11526 * After an early L2 VM-entry failure, we're now back
11527 * in L1 which thinks it just finished a VMLAUNCH or
11528 * VMRESUME instruction, so we need to set the failure
11529 * flag and the VM-instruction error field of the VMCS
11530 * accordingly.
11531 */
11532 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
11533 /*
11534 * The emulated instruction was already skipped in
11535 * nested_vmx_run, but the updated RIP was never
11536 * written back to the vmcs01.
11537 */
11538 skip_emulated_instruction(vcpu);
11539 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011540}
11541
Nadav Har'El7c177932011-05-25 23:12:04 +030011542/*
Jan Kiszka42124922014-01-04 18:47:19 +010011543 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11544 */
11545static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11546{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011547 if (is_guest_mode(vcpu)) {
11548 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011549 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011550 }
Jan Kiszka42124922014-01-04 18:47:19 +010011551 free_nested(to_vmx(vcpu));
11552}
11553
11554/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011555 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11556 * 23.7 "VM-entry failures during or after loading guest state" (this also
11557 * lists the acceptable exit-reason and exit-qualification parameters).
11558 * It should only be called before L2 actually succeeded to run, and when
11559 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11560 */
11561static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11562 struct vmcs12 *vmcs12,
11563 u32 reason, unsigned long qualification)
11564{
11565 load_vmcs12_host_state(vcpu, vmcs12);
11566 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11567 vmcs12->exit_qualification = qualification;
11568 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011569 if (enable_shadow_vmcs)
11570 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011571}
11572
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011573static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11574 struct x86_instruction_info *info,
11575 enum x86_intercept_stage stage)
11576{
11577 return X86EMUL_CONTINUE;
11578}
11579
Yunhong Jiang64672c92016-06-13 14:19:59 -070011580#ifdef CONFIG_X86_64
11581/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11582static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11583 u64 divisor, u64 *result)
11584{
11585 u64 low = a << shift, high = a >> (64 - shift);
11586
11587 /* To avoid the overflow on divq */
11588 if (high >= divisor)
11589 return 1;
11590
11591 /* Low hold the result, high hold rem which is discarded */
11592 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11593 "rm" (divisor), "0" (low), "1" (high));
11594 *result = low;
11595
11596 return 0;
11597}
11598
11599static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11600{
11601 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011602 u64 tscl = rdtsc();
11603 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11604 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011605
11606 /* Convert to host delta tsc if tsc scaling is enabled */
11607 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11608 u64_shl_div_u64(delta_tsc,
11609 kvm_tsc_scaling_ratio_frac_bits,
11610 vcpu->arch.tsc_scaling_ratio,
11611 &delta_tsc))
11612 return -ERANGE;
11613
11614 /*
11615 * If the delta tsc can't fit in the 32 bit after the multi shift,
11616 * we can't use the preemption timer.
11617 * It's possible that it fits on later vmentries, but checking
11618 * on every vmentry is costly so we just use an hrtimer.
11619 */
11620 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11621 return -ERANGE;
11622
11623 vmx->hv_deadline_tsc = tscl + delta_tsc;
11624 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11625 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011626
11627 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011628}
11629
11630static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11631{
11632 struct vcpu_vmx *vmx = to_vmx(vcpu);
11633 vmx->hv_deadline_tsc = -1;
11634 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11635 PIN_BASED_VMX_PREEMPTION_TIMER);
11636}
11637#endif
11638
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011639static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011640{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011641 if (ple_gap)
11642 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011643}
11644
Kai Huang843e4332015-01-28 10:54:28 +080011645static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11646 struct kvm_memory_slot *slot)
11647{
11648 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11649 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11650}
11651
11652static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11653 struct kvm_memory_slot *slot)
11654{
11655 kvm_mmu_slot_set_dirty(kvm, slot);
11656}
11657
11658static void vmx_flush_log_dirty(struct kvm *kvm)
11659{
11660 kvm_flush_pml_buffers(kvm);
11661}
11662
Bandan Dasc5f983f2017-05-05 15:25:14 -040011663static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11664{
11665 struct vmcs12 *vmcs12;
11666 struct vcpu_vmx *vmx = to_vmx(vcpu);
11667 gpa_t gpa;
11668 struct page *page = NULL;
11669 u64 *pml_address;
11670
11671 if (is_guest_mode(vcpu)) {
11672 WARN_ON_ONCE(vmx->nested.pml_full);
11673
11674 /*
11675 * Check if PML is enabled for the nested guest.
11676 * Whether eptp bit 6 is set is already checked
11677 * as part of A/D emulation.
11678 */
11679 vmcs12 = get_vmcs12(vcpu);
11680 if (!nested_cpu_has_pml(vmcs12))
11681 return 0;
11682
Dan Carpenter47698862017-05-10 22:43:17 +030011683 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011684 vmx->nested.pml_full = true;
11685 return 1;
11686 }
11687
11688 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11689
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011690 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
11691 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040011692 return 0;
11693
11694 pml_address = kmap(page);
11695 pml_address[vmcs12->guest_pml_index--] = gpa;
11696 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011697 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011698 }
11699
11700 return 0;
11701}
11702
Kai Huang843e4332015-01-28 10:54:28 +080011703static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11704 struct kvm_memory_slot *memslot,
11705 gfn_t offset, unsigned long mask)
11706{
11707 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11708}
11709
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011710static void __pi_post_block(struct kvm_vcpu *vcpu)
11711{
11712 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11713 struct pi_desc old, new;
11714 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011715
11716 do {
11717 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011718 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
11719 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011720
11721 dest = cpu_physical_id(vcpu->cpu);
11722
11723 if (x2apic_enabled())
11724 new.ndst = dest;
11725 else
11726 new.ndst = (dest << 8) & 0xFF00;
11727
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011728 /* set 'NV' to 'notification vector' */
11729 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020011730 } while (cmpxchg64(&pi_desc->control, old.control,
11731 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011732
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011733 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
11734 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011735 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011736 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011737 vcpu->pre_pcpu = -1;
11738 }
11739}
11740
Feng Wuefc64402015-09-18 22:29:51 +080011741/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011742 * This routine does the following things for vCPU which is going
11743 * to be blocked if VT-d PI is enabled.
11744 * - Store the vCPU to the wakeup list, so when interrupts happen
11745 * we can find the right vCPU to wake up.
11746 * - Change the Posted-interrupt descriptor as below:
11747 * 'NDST' <-- vcpu->pre_pcpu
11748 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11749 * - If 'ON' is set during this process, which means at least one
11750 * interrupt is posted for this vCPU, we cannot block it, in
11751 * this case, return 1, otherwise, return 0.
11752 *
11753 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011754static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011755{
Feng Wubf9f6ac2015-09-18 22:29:55 +080011756 unsigned int dest;
11757 struct pi_desc old, new;
11758 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11759
11760 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011761 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11762 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011763 return 0;
11764
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011765 WARN_ON(irqs_disabled());
11766 local_irq_disable();
11767 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
11768 vcpu->pre_pcpu = vcpu->cpu;
11769 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11770 list_add_tail(&vcpu->blocked_vcpu_list,
11771 &per_cpu(blocked_vcpu_on_cpu,
11772 vcpu->pre_pcpu));
11773 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11774 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080011775
11776 do {
11777 old.control = new.control = pi_desc->control;
11778
Feng Wubf9f6ac2015-09-18 22:29:55 +080011779 WARN((pi_desc->sn == 1),
11780 "Warning: SN field of posted-interrupts "
11781 "is set before blocking\n");
11782
11783 /*
11784 * Since vCPU can be preempted during this process,
11785 * vcpu->cpu could be different with pre_pcpu, we
11786 * need to set pre_pcpu as the destination of wakeup
11787 * notification event, then we can find the right vCPU
11788 * to wakeup in wakeup handler if interrupts happen
11789 * when the vCPU is in blocked state.
11790 */
11791 dest = cpu_physical_id(vcpu->pre_pcpu);
11792
11793 if (x2apic_enabled())
11794 new.ndst = dest;
11795 else
11796 new.ndst = (dest << 8) & 0xFF00;
11797
11798 /* set 'NV' to 'wakeup vector' */
11799 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020011800 } while (cmpxchg64(&pi_desc->control, old.control,
11801 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011802
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011803 /* We should not block the vCPU if an interrupt is posted for it. */
11804 if (pi_test_on(pi_desc) == 1)
11805 __pi_post_block(vcpu);
11806
11807 local_irq_enable();
11808 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011809}
11810
Yunhong Jiangbc225122016-06-13 14:19:58 -070011811static int vmx_pre_block(struct kvm_vcpu *vcpu)
11812{
11813 if (pi_pre_block(vcpu))
11814 return 1;
11815
Yunhong Jiang64672c92016-06-13 14:19:59 -070011816 if (kvm_lapic_hv_timer_in_use(vcpu))
11817 kvm_lapic_switch_to_sw_timer(vcpu);
11818
Yunhong Jiangbc225122016-06-13 14:19:58 -070011819 return 0;
11820}
11821
11822static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011823{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011824 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011825 return;
11826
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011827 WARN_ON(irqs_disabled());
11828 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011829 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011830 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080011831}
11832
Yunhong Jiangbc225122016-06-13 14:19:58 -070011833static void vmx_post_block(struct kvm_vcpu *vcpu)
11834{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011835 if (kvm_x86_ops->set_hv_timer)
11836 kvm_lapic_switch_to_hv_timer(vcpu);
11837
Yunhong Jiangbc225122016-06-13 14:19:58 -070011838 pi_post_block(vcpu);
11839}
11840
Feng Wubf9f6ac2015-09-18 22:29:55 +080011841/*
Feng Wuefc64402015-09-18 22:29:51 +080011842 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11843 *
11844 * @kvm: kvm
11845 * @host_irq: host irq of the interrupt
11846 * @guest_irq: gsi of the interrupt
11847 * @set: set or unset PI
11848 * returns 0 on success, < 0 on failure
11849 */
11850static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11851 uint32_t guest_irq, bool set)
11852{
11853 struct kvm_kernel_irq_routing_entry *e;
11854 struct kvm_irq_routing_table *irq_rt;
11855 struct kvm_lapic_irq irq;
11856 struct kvm_vcpu *vcpu;
11857 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010011858 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080011859
11860 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011861 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11862 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011863 return 0;
11864
11865 idx = srcu_read_lock(&kvm->irq_srcu);
11866 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010011867 if (guest_irq >= irq_rt->nr_rt_entries ||
11868 hlist_empty(&irq_rt->map[guest_irq])) {
11869 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
11870 guest_irq, irq_rt->nr_rt_entries);
11871 goto out;
11872 }
Feng Wuefc64402015-09-18 22:29:51 +080011873
11874 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11875 if (e->type != KVM_IRQ_ROUTING_MSI)
11876 continue;
11877 /*
11878 * VT-d PI cannot support posting multicast/broadcast
11879 * interrupts to a vCPU, we still use interrupt remapping
11880 * for these kind of interrupts.
11881 *
11882 * For lowest-priority interrupts, we only support
11883 * those with single CPU as the destination, e.g. user
11884 * configures the interrupts via /proc/irq or uses
11885 * irqbalance to make the interrupts single-CPU.
11886 *
11887 * We will support full lowest-priority interrupt later.
11888 */
11889
Radim Krčmář371313132016-07-12 22:09:27 +020011890 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011891 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11892 /*
11893 * Make sure the IRTE is in remapped mode if
11894 * we don't handle it in posted mode.
11895 */
11896 ret = irq_set_vcpu_affinity(host_irq, NULL);
11897 if (ret < 0) {
11898 printk(KERN_INFO
11899 "failed to back to remapped mode, irq: %u\n",
11900 host_irq);
11901 goto out;
11902 }
11903
Feng Wuefc64402015-09-18 22:29:51 +080011904 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011905 }
Feng Wuefc64402015-09-18 22:29:51 +080011906
11907 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11908 vcpu_info.vector = irq.vector;
11909
Feng Wub6ce9782016-01-25 16:53:35 +080011910 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011911 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11912
11913 if (set)
11914 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080011915 else
Feng Wuefc64402015-09-18 22:29:51 +080011916 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080011917
11918 if (ret < 0) {
11919 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11920 __func__);
11921 goto out;
11922 }
11923 }
11924
11925 ret = 0;
11926out:
11927 srcu_read_unlock(&kvm->irq_srcu, idx);
11928 return ret;
11929}
11930
Ashok Rajc45dcc72016-06-22 14:59:56 +080011931static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11932{
11933 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11934 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11935 FEATURE_CONTROL_LMCE;
11936 else
11937 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11938 ~FEATURE_CONTROL_LMCE;
11939}
11940
Kees Cook404f6aa2016-08-08 16:29:06 -070011941static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011942 .cpu_has_kvm_support = cpu_has_kvm_support,
11943 .disabled_by_bios = vmx_disabled_by_bios,
11944 .hardware_setup = hardware_setup,
11945 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011946 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011947 .hardware_enable = hardware_enable,
11948 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011949 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011950 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011951
11952 .vcpu_create = vmx_create_vcpu,
11953 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011954 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011955
Avi Kivity04d2cc72007-09-10 18:10:54 +030011956 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011957 .vcpu_load = vmx_vcpu_load,
11958 .vcpu_put = vmx_vcpu_put,
11959
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011960 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011961 .get_msr = vmx_get_msr,
11962 .set_msr = vmx_set_msr,
11963 .get_segment_base = vmx_get_segment_base,
11964 .get_segment = vmx_get_segment,
11965 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011966 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011967 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011968 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011969 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011970 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011971 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011972 .set_cr3 = vmx_set_cr3,
11973 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011974 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011975 .get_idt = vmx_get_idt,
11976 .set_idt = vmx_set_idt,
11977 .get_gdt = vmx_get_gdt,
11978 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011979 .get_dr6 = vmx_get_dr6,
11980 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011981 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011982 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011983 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011984 .get_rflags = vmx_get_rflags,
11985 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011986
Avi Kivity6aa8b732006-12-10 02:21:36 -080011987 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011988
Avi Kivity6aa8b732006-12-10 02:21:36 -080011989 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011990 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011991 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011992 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11993 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011994 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011995 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011996 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011997 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011998 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011999 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012000 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010012001 .get_nmi_mask = vmx_get_nmi_mask,
12002 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012003 .enable_nmi_window = enable_nmi_window,
12004 .enable_irq_window = enable_irq_window,
12005 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080012006 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080012007 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030012008 .get_enable_apicv = vmx_get_enable_apicv,
12009 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012010 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010012011 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012012 .hwapic_irr_update = vmx_hwapic_irr_update,
12013 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080012014 .sync_pir_to_irr = vmx_sync_pir_to_irr,
12015 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012016
Izik Eiduscbc94022007-10-25 00:29:55 +020012017 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080012018 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080012019 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012020
Avi Kivity586f9602010-11-18 13:09:54 +020012021 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012022
Sheng Yang17cc3932010-01-05 19:02:27 +080012023 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080012024
12025 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080012026
12027 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000012028 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020012029
12030 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080012031
12032 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012033
12034 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020012035
12036 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012037
12038 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080012039 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000012040 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080012041 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012042
12043 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012044
12045 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080012046
12047 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
12048 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
12049 .flush_log_dirty = vmx_flush_log_dirty,
12050 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040012051 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020012052
Feng Wubf9f6ac2015-09-18 22:29:55 +080012053 .pre_block = vmx_pre_block,
12054 .post_block = vmx_post_block,
12055
Wei Huang25462f72015-06-19 15:45:05 +020012056 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080012057
12058 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070012059
12060#ifdef CONFIG_X86_64
12061 .set_hv_timer = vmx_set_hv_timer,
12062 .cancel_hv_timer = vmx_cancel_hv_timer,
12063#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080012064
12065 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012066};
12067
12068static int __init vmx_init(void)
12069{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012070 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
12071 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030012072 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012073 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080012074
Dave Young2965faa2015-09-09 15:38:55 -070012075#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012076 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
12077 crash_vmclear_local_loaded_vmcss);
12078#endif
12079
He, Qingfdef3ad2007-04-30 09:45:24 +030012080 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080012081}
12082
12083static void __exit vmx_exit(void)
12084{
Dave Young2965faa2015-09-09 15:38:55 -070012085#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053012086 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012087 synchronize_rcu();
12088#endif
12089
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080012090 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080012091}
12092
12093module_init(vmx_init)
12094module_exit(vmx_exit)