blob: b73901699ecc789ee316436dde3ba5c09d7cff3a [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +020030#include <linux/entry-kvm.h>
Avi Kivitye4956062007-06-28 14:15:57 -040031
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020033#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080034#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010035#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010036#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080037#include <asm/desc.h>
38#include <asm/fpu/internal.h>
39#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080040#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080041#include <asm/kexec.h>
42#include <asm/perf_event.h>
43#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070044#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010045#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010046#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080054#include "irq.h"
55#include "kvm_cache_regs.h"
56#include "lapic.h"
57#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080058#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080059#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020060#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080061#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080062#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080063#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080064#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080065#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030066
Avi Kivity6aa8b732006-12-10 02:21:36 -080067MODULE_AUTHOR("Qumranet");
68MODULE_LICENSE("GPL");
69
Valdis Klētnieks575b2552020-02-27 21:49:52 -050070#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070071static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010072 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070073 {}
74};
75MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050076#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070077
Sean Christopherson2c4fd912018-12-03 13:53:03 -080078bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020079module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080080
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010081static bool __read_mostly enable_vnmi = 1;
82module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
83
Sean Christopherson2c4fd912018-12-03 13:53:03 -080084bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020085module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020086
Sean Christopherson2c4fd912018-12-03 13:53:03 -080087bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020088module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080089
Sean Christopherson2c4fd912018-12-03 13:53:03 -080090bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070091module_param_named(unrestricted_guest,
92 enable_unrestricted_guest, bool, S_IRUGO);
93
Sean Christopherson2c4fd912018-12-03 13:53:03 -080094bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080095module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
96
Avi Kivitya27685c2012-06-12 20:30:18 +030097static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020098module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030099
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300101module_param(fasteoi, bool, S_IRUGO);
102
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100103bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800104module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800105
Nadav Har'El801d3422011-05-25 23:02:23 +0300106/*
107 * If nested=1, nested virtualization is supported, i.e., guests may use
108 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
109 * use VMX instructions.
110 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200111static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300112module_param(nested, bool, S_IRUGO);
113
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800114bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200117static bool __read_mostly dump_invalid_vmcs = 0;
118module_param(dump_invalid_vmcs, bool, 0644);
119
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100120#define MSR_BITMAP_MODE_X2APIC 1
121#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100122
Haozhong Zhang64903d62015-10-20 15:39:09 +0800123#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
124
Yunhong Jiang64672c92016-06-13 14:19:59 -0700125/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
126static int __read_mostly cpu_preemption_timer_multi;
127static bool __read_mostly enable_preemption_timer = 1;
128#ifdef CONFIG_X86_64
129module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
130#endif
131
Sean Christopherson3de63472018-07-13 08:42:30 -0700132#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800133#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
134#define KVM_VM_CR0_ALWAYS_ON \
135 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
136 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Waiman Long19a36d32019-08-26 15:30:23 -0400212 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
214 return 0;
215 }
216
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217 if (!enable_ept) {
218 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
219 return 0;
220 }
221
Yi Wangd806afa2018-08-16 13:42:39 +0800222 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
223 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200224
Yi Wangd806afa2018-08-16 13:42:39 +0800225 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
226 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
227 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
228 return 0;
229 }
230 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200231
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200232 /* If set to auto use the default l1tf mitigation method */
233 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
234 switch (l1tf_mitigation) {
235 case L1TF_MITIGATION_OFF:
236 l1tf = VMENTER_L1D_FLUSH_NEVER;
237 break;
238 case L1TF_MITIGATION_FLUSH_NOWARN:
239 case L1TF_MITIGATION_FLUSH:
240 case L1TF_MITIGATION_FLUSH_NOSMT:
241 l1tf = VMENTER_L1D_FLUSH_COND;
242 break;
243 case L1TF_MITIGATION_FULL:
244 case L1TF_MITIGATION_FULL_FORCE:
245 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
246 break;
247 }
248 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
249 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
250 }
251
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200252 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
253 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800254 /*
255 * This allocation for vmx_l1d_flush_pages is not tied to a VM
256 * lifetime and so should not be charged to a memcg.
257 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200258 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
259 if (!page)
260 return -ENOMEM;
261 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200262
263 /*
264 * Initialize each page with a different pattern in
265 * order to protect against KSM in the nested
266 * virtualization case.
267 */
268 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
269 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
270 PAGE_SIZE);
271 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200272 }
273
274 l1tf_vmx_mitigation = l1tf;
275
Thomas Gleixner895ae472018-07-13 16:23:22 +0200276 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
277 static_branch_enable(&vmx_l1d_should_flush);
278 else
279 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200280
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 if (l1tf == VMENTER_L1D_FLUSH_COND)
282 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200283 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200284 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200285 return 0;
286}
287
288static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200289{
290 unsigned int i;
291
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200292 if (s) {
293 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200294 if (vmentry_l1d_param[i].for_parse &&
295 sysfs_streq(s, vmentry_l1d_param[i].option))
296 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 }
298 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 return -EINVAL;
300}
301
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
303{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200304 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200305
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306 l1tf = vmentry_l1d_flush_parse(s);
307 if (l1tf < 0)
308 return l1tf;
309
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200310 if (!boot_cpu_has(X86_BUG_L1TF))
311 return 0;
312
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200313 /*
314 * Has vmx_init() run already? If not then this is the pre init
315 * parameter parsing. In that case just store the value and let
316 * vmx_init() do the proper setup after enable_ept has been
317 * established.
318 */
319 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
320 vmentry_l1d_flush_param = l1tf;
321 return 0;
322 }
323
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200324 mutex_lock(&vmx_l1d_flush_mutex);
325 ret = vmx_setup_l1d_flush(l1tf);
326 mutex_unlock(&vmx_l1d_flush_mutex);
327 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328}
329
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200330static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
331{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
333 return sprintf(s, "???\n");
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200336}
337
338static const struct kernel_param_ops vmentry_l1d_flush_ops = {
339 .set = vmentry_l1d_flush_set,
340 .get = vmentry_l1d_flush_get,
341};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200342module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200343
Gleb Natapovd99e4152012-12-20 16:57:45 +0200344static bool guest_state_valid(struct kvm_vcpu *vcpu);
345static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800346static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100347 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300348
Sean Christopherson453eafb2018-12-20 12:25:17 -0800349void vmx_vmexit(void);
350
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700351#define vmx_insn_failed(fmt...) \
352do { \
353 WARN_ONCE(1, fmt); \
354 pr_warn_ratelimited(fmt); \
355} while (0)
356
Sean Christopherson6e202092019-07-19 13:41:08 -0700357asmlinkage void vmread_error(unsigned long field, bool fault)
358{
359 if (fault)
360 kvm_spurious_fault();
361 else
362 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
363}
364
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700365noinline void vmwrite_error(unsigned long field, unsigned long value)
366{
367 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
368 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
369}
370
371noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
372{
373 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
374}
375
376noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
377{
378 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
379}
380
381noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
382{
383 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
384 ext, vpid, gva);
385}
386
387noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
388{
389 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
390 ext, eptp, gpa);
391}
392
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800394DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300395/*
396 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
397 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
398 */
399static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400
Feng Wubf9f6ac2015-09-18 22:29:55 +0800401/*
402 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
403 * can find which vCPU should be waken up.
404 */
405static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
406static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
407
Sheng Yang2384d2b2008-01-17 15:14:33 +0800408static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
409static DEFINE_SPINLOCK(vmx_vpid_lock);
410
Sean Christopherson3077c192018-12-03 13:53:02 -0800411struct vmcs_config vmcs_config;
412struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800413
Avi Kivity6aa8b732006-12-10 02:21:36 -0800414#define VMX_SEGMENT_FIELD(seg) \
415 [VCPU_SREG_##seg] = { \
416 .selector = GUEST_##seg##_SELECTOR, \
417 .base = GUEST_##seg##_BASE, \
418 .limit = GUEST_##seg##_LIMIT, \
419 .ar_bytes = GUEST_##seg##_AR_BYTES, \
420 }
421
Mathias Krause772e0312012-08-30 01:30:19 +0200422static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 unsigned selector;
424 unsigned base;
425 unsigned limit;
426 unsigned ar_bytes;
427} kvm_vmx_segment_fields[] = {
428 VMX_SEGMENT_FIELD(CS),
429 VMX_SEGMENT_FIELD(DS),
430 VMX_SEGMENT_FIELD(ES),
431 VMX_SEGMENT_FIELD(FS),
432 VMX_SEGMENT_FIELD(GS),
433 VMX_SEGMENT_FIELD(SS),
434 VMX_SEGMENT_FIELD(TR),
435 VMX_SEGMENT_FIELD(LDTR),
436};
437
Sean Christophersonec0241f2020-04-15 13:34:52 -0700438static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
439{
440 vmx->segment_cache.bitmask = 0;
441}
442
Sean Christopherson23420802019-04-19 22:50:57 -0700443static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300444
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445/*
Jim Mattson898a8112018-12-05 15:28:59 -0800446 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
447 * will emulate SYSCALL in legacy mode if the vendor string in guest
448 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
449 * support this emulation, IA32_STAR must always be included in
450 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300451 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800452const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800453#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300454 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800455#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400456 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500457 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800458};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800459
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100460#if IS_ENABLED(CONFIG_HYPERV)
461static bool __read_mostly enlightened_vmcs = true;
462module_param(enlightened_vmcs, bool, 0444);
463
Tianyu Lan877ad952018-07-19 08:40:23 +0000464/* check_ept_pointer() should be under protection of ept_pointer_lock. */
465static void check_ept_pointer_match(struct kvm *kvm)
466{
467 struct kvm_vcpu *vcpu;
468 u64 tmp_eptp = INVALID_PAGE;
469 int i;
470
471 kvm_for_each_vcpu(i, vcpu, kvm) {
472 if (!VALID_PAGE(tmp_eptp)) {
473 tmp_eptp = to_vmx(vcpu)->ept_pointer;
474 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
475 to_kvm_vmx(kvm)->ept_pointers_match
476 = EPT_POINTERS_MISMATCH;
477 return;
478 }
479 }
480
481 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
482}
483
Yi Wang8997f652019-01-21 15:27:05 +0800484static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800485 void *data)
486{
487 struct kvm_tlb_range *range = data;
488
489 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
490 range->pages);
491}
492
493static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
494 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
495{
496 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
497
498 /*
499 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
500 * of the base of EPT PML4 table, strip off EPT configuration
501 * information.
502 */
503 if (range)
504 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
505 kvm_fill_hv_flush_list_func, (void *)range);
506 else
507 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
508}
509
510static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
511 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000512{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800513 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800514 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000515
516 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
517
518 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
519 check_ept_pointer_match(kvm);
520
521 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800522 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800523 /* If ept_pointer is invalid pointer, bypass flush request. */
524 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
525 ret |= __hv_remote_flush_tlb_with_range(
526 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800527 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800528 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800529 ret = __hv_remote_flush_tlb_with_range(kvm,
530 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000531 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000532
Tianyu Lan877ad952018-07-19 08:40:23 +0000533 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
534 return ret;
535}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800536static int hv_remote_flush_tlb(struct kvm *kvm)
537{
538 return hv_remote_flush_tlb_with_range(kvm, NULL);
539}
540
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800541static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
542{
543 struct hv_enlightened_vmcs *evmcs;
544 struct hv_partition_assist_pg **p_hv_pa_pg =
545 &vcpu->kvm->arch.hyperv.hv_pa_pg;
546 /*
547 * Synthetic VM-Exit is not enabled in current code and so All
548 * evmcs in singe VM shares same assist page.
549 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200550 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800551 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200552
553 if (!*p_hv_pa_pg)
554 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555
556 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
557
558 evmcs->partition_assist_page =
559 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200560 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800561 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
562
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800563 return 0;
564}
565
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100566#endif /* IS_ENABLED(CONFIG_HYPERV) */
567
Yunhong Jiang64672c92016-06-13 14:19:59 -0700568/*
569 * Comment's format: document - errata name - stepping - processor name.
570 * Refer from
571 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
572 */
573static u32 vmx_preemption_cpu_tfms[] = {
574/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5750x000206E6,
576/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
577/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
578/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5790x00020652,
580/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5810x00020655,
582/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
583/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
584/*
585 * 320767.pdf - AAP86 - B1 -
586 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
587 */
5880x000106E5,
589/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5900x000106A0,
591/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5920x000106A1,
593/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5940x000106A4,
595 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
596 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
597 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5980x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600599 /* Xeon E3-1220 V2 */
6000x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700601};
602
603static inline bool cpu_has_broken_vmx_preemption_timer(void)
604{
605 u32 eax = cpuid_eax(0x00000001), i;
606
607 /* Clear the reserved bits */
608 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000609 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700610 if (eax == vmx_preemption_cpu_tfms[i])
611 return true;
612
613 return false;
614}
615
Paolo Bonzini35754c92015-07-29 12:05:37 +0200616static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800617{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200618 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800619}
620
Sheng Yang04547152009-04-01 15:52:31 +0800621static inline bool report_flexpriority(void)
622{
623 return flexpriority_enabled;
624}
625
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800626static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800627{
628 int i;
629
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400630 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300631 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300632 return i;
633 return -1;
634}
635
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800636struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300637{
638 int i;
639
Rusty Russell8b9cf982007-07-30 16:31:43 +1000640 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300641 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400642 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000643 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800644}
645
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500646static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
647{
648 int ret = 0;
649
650 u64 old_msr_data = msr->data;
651 msr->data = data;
652 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
653 preempt_disable();
654 ret = kvm_set_shared_msr(msr->index, msr->data,
655 msr->mask);
656 preempt_enable();
657 if (ret)
658 msr->data = old_msr_data;
659 }
660 return ret;
661}
662
Dave Young2965faa2015-09-09 15:38:55 -0700663#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800664static void crash_vmclear_local_loaded_vmcss(void)
665{
666 int cpu = raw_smp_processor_id();
667 struct loaded_vmcs *v;
668
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800669 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
670 loaded_vmcss_on_cpu_link)
671 vmcs_clear(v->vmcs);
672}
Dave Young2965faa2015-09-09 15:38:55 -0700673#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800674
Nadav Har'Eld462b812011-05-24 15:26:10 +0300675static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800676{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300677 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800678 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800679
Nadav Har'Eld462b812011-05-24 15:26:10 +0300680 if (loaded_vmcs->cpu != cpu)
681 return; /* vcpu migration can race with cpu offline */
682 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800683 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700684
685 vmcs_clear(loaded_vmcs->vmcs);
686 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
687 vmcs_clear(loaded_vmcs->shadow_vmcs);
688
Nadav Har'Eld462b812011-05-24 15:26:10 +0300689 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800690
691 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700692 * Ensure all writes to loaded_vmcs, including deleting it from its
693 * current percpu list, complete before setting loaded_vmcs->vcpu to
694 * -1, otherwise a different cpu can see vcpu == -1 first and add
695 * loaded_vmcs to its percpu list before it's deleted from this cpu's
696 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800697 */
698 smp_wmb();
699
Sean Christopherson31603d42020-03-21 12:37:49 -0700700 loaded_vmcs->cpu = -1;
701 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800702}
703
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800704void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800705{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800706 int cpu = loaded_vmcs->cpu;
707
708 if (cpu != -1)
709 smp_call_function_single(cpu,
710 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800711}
712
Avi Kivity2fb92db2011-04-27 19:42:18 +0300713static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
714 unsigned field)
715{
716 bool ret;
717 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
718
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700719 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
720 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300721 vmx->segment_cache.bitmask = 0;
722 }
723 ret = vmx->segment_cache.bitmask & mask;
724 vmx->segment_cache.bitmask |= mask;
725 return ret;
726}
727
728static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
729{
730 u16 *p = &vmx->segment_cache.seg[seg].selector;
731
732 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
733 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
734 return *p;
735}
736
737static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
738{
739 ulong *p = &vmx->segment_cache.seg[seg].base;
740
741 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
742 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
743 return *p;
744}
745
746static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
747{
748 u32 *p = &vmx->segment_cache.seg[seg].limit;
749
750 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
751 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
752 return *p;
753}
754
755static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
756{
757 u32 *p = &vmx->segment_cache.seg[seg].ar;
758
759 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
760 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
761 return *p;
762}
763
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800764void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300765{
766 u32 eb;
767
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100768 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800769 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200770 /*
771 * Guest access to VMware backdoor ports could legitimately
772 * trigger #GP because of TSS I/O permission bitmap.
773 * We intercept those #GP and allow access to them anyway
774 * as VMware does.
775 */
776 if (enable_vmware_backdoor)
777 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100778 if ((vcpu->guest_debug &
779 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
780 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
781 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300782 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300783 eb = ~0;
Paolo Bonzinia0c13432020-07-10 17:48:08 +0200784 if (!vmx_need_pf_intercept(vcpu))
Miaohe Lin49f933d2020-02-27 11:20:54 +0800785 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300786
787 /* When we are running a nested L2 guest and L1 specified for it a
788 * certain exception bitmap, we must trap the same exceptions and pass
789 * them to L1. When running L2, we will only handle the exceptions
790 * specified above if L1 did not want them.
791 */
792 if (is_guest_mode(vcpu))
793 eb |= get_vmcs12(vcpu)->exception_bitmap;
794
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300795 vmcs_write32(EXCEPTION_BITMAP, eb);
796}
797
Ashok Raj15d45072018-02-01 22:59:43 +0100798/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100799 * Check if MSR is intercepted for currently loaded MSR bitmap.
800 */
801static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
802{
803 unsigned long *msr_bitmap;
804 int f = sizeof(unsigned long);
805
806 if (!cpu_has_vmx_msr_bitmap())
807 return true;
808
809 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
810
811 if (msr <= 0x1fff) {
812 return !!test_bit(msr, msr_bitmap + 0x800 / f);
813 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
814 msr &= 0x1fff;
815 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
816 }
817
818 return true;
819}
820
Gleb Natapov2961e8762013-11-25 15:37:13 +0200821static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
822 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200823{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200824 vm_entry_controls_clearbit(vmx, entry);
825 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200826}
827
Aaron Lewis662f1d12019-11-07 21:14:39 -0800828int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400829{
830 unsigned int i;
831
832 for (i = 0; i < m->nr; ++i) {
833 if (m->val[i].index == msr)
834 return i;
835 }
836 return -ENOENT;
837}
838
Avi Kivity61d2ef22010-04-28 16:40:38 +0300839static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
840{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400841 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300842 struct msr_autoload *m = &vmx->msr_autoload;
843
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200844 switch (msr) {
845 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800846 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847 clear_atomic_switch_msr_special(vmx,
848 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849 VM_EXIT_LOAD_IA32_EFER);
850 return;
851 }
852 break;
853 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800854 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200855 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200856 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
857 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
858 return;
859 }
860 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200861 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800862 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400863 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400864 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400865 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400866 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400867 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200868
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400869skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800870 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400871 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300872 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400873
874 --m->host.nr;
875 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400876 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300877}
878
Gleb Natapov2961e8762013-11-25 15:37:13 +0200879static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
880 unsigned long entry, unsigned long exit,
881 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
882 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200883{
884 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700885 if (host_val_vmcs != HOST_IA32_EFER)
886 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200887 vm_entry_controls_setbit(vmx, entry);
888 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200889}
890
Avi Kivity61d2ef22010-04-28 16:40:38 +0300891static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400892 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400894 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300895 struct msr_autoload *m = &vmx->msr_autoload;
896
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200897 switch (msr) {
898 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800899 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200900 add_atomic_switch_msr_special(vmx,
901 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200902 VM_EXIT_LOAD_IA32_EFER,
903 GUEST_IA32_EFER,
904 HOST_IA32_EFER,
905 guest_val, host_val);
906 return;
907 }
908 break;
909 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800910 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200911 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200912 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
913 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
914 GUEST_IA32_PERF_GLOBAL_CTRL,
915 HOST_IA32_PERF_GLOBAL_CTRL,
916 guest_val, host_val);
917 return;
918 }
919 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100920 case MSR_IA32_PEBS_ENABLE:
921 /* PEBS needs a quiescent period after being disabled (to write
922 * a record). Disabling PEBS through VMX MSR swapping doesn't
923 * provide that period, so a CPU could write host's record into
924 * guest's memory.
925 */
926 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200927 }
928
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800929 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400930 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800931 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300932
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800933 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
934 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200935 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200936 "Can't add msr %x\n", msr);
937 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300938 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400939 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400940 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400941 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400942 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400943 m->guest.val[i].index = msr;
944 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300945
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400946 if (entry_only)
947 return;
948
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400949 if (j < 0) {
950 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400951 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300952 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400953 m->host.val[j].index = msr;
954 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300955}
956
Avi Kivity92c0d902009-10-29 11:00:16 +0200957static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300958{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100959 u64 guest_efer = vmx->vcpu.arch.efer;
960 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300961
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100962 /* Shadow paging assumes NX to be available. */
963 if (!enable_ept)
964 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700965
Avi Kivity51c6cf62007-08-29 03:48:05 +0300966 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100967 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300968 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300970#ifdef CONFIG_X86_64
971 ignore_bits |= EFER_LMA | EFER_LME;
972 /* SCE is meaningful only in long mode on Intel */
973 if (guest_efer & EFER_LMA)
974 ignore_bits &= ~(u64)EFER_SCE;
975#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300976
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800977 /*
978 * On EPT, we can't emulate NX, so we must switch EFER atomically.
979 * On CPUs that support "load IA32_EFER", always switch EFER
980 * atomically, since it's faster than switching it manually.
981 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800982 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800983 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300984 if (!(guest_efer & EFER_LMA))
985 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800986 if (guest_efer != host_efer)
987 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400988 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700989 else
990 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300991 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100992 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700993 clear_atomic_switch_msr(vmx, MSR_EFER);
994
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 guest_efer &= ~ignore_bits;
996 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300997
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100998 vmx->guest_msrs[efer_offset].data = guest_efer;
999 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1000
1001 return true;
1002 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001003}
1004
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001005#ifdef CONFIG_X86_32
1006/*
1007 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1008 * VMCS rather than the segment table. KVM uses this helper to figure
1009 * out the current bases to poke them into the VMCS before entry.
1010 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001011static unsigned long segment_base(u16 selector)
1012{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001013 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001014 unsigned long v;
1015
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001016 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001017 return 0;
1018
Thomas Garnier45fc8752017-03-14 10:05:08 -07001019 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001020
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001021 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001022 u16 ldt_selector = kvm_read_ldt();
1023
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001024 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001025 return 0;
1026
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001027 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001028 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001029 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030 return v;
1031}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001032#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001033
Sean Christophersone348ac72019-12-10 15:24:33 -08001034static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1035{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001036 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001037 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1038}
1039
Chao Peng2ef444f2018-10-24 16:05:12 +08001040static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1041{
1042 u32 i;
1043
1044 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1045 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1046 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1047 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1048 for (i = 0; i < addr_range; i++) {
1049 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1050 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1051 }
1052}
1053
1054static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1055{
1056 u32 i;
1057
1058 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1059 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1060 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1061 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1062 for (i = 0; i < addr_range; i++) {
1063 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1064 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1065 }
1066}
1067
1068static void pt_guest_enter(struct vcpu_vmx *vmx)
1069{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001070 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001071 return;
1072
Chao Peng2ef444f2018-10-24 16:05:12 +08001073 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001074 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1075 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001076 */
Chao Pengb08c2892018-10-24 16:05:15 +08001077 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001078 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1079 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1080 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1081 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1082 }
1083}
1084
1085static void pt_guest_exit(struct vcpu_vmx *vmx)
1086{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001087 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001088 return;
1089
1090 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1091 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1092 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1093 }
1094
1095 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1096 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1097}
1098
Sean Christopherson13b964a2019-05-07 09:06:31 -07001099void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1100 unsigned long fs_base, unsigned long gs_base)
1101{
1102 if (unlikely(fs_sel != host->fs_sel)) {
1103 if (!(fs_sel & 7))
1104 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1105 else
1106 vmcs_write16(HOST_FS_SELECTOR, 0);
1107 host->fs_sel = fs_sel;
1108 }
1109 if (unlikely(gs_sel != host->gs_sel)) {
1110 if (!(gs_sel & 7))
1111 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1112 else
1113 vmcs_write16(HOST_GS_SELECTOR, 0);
1114 host->gs_sel = gs_sel;
1115 }
1116 if (unlikely(fs_base != host->fs_base)) {
1117 vmcs_writel(HOST_FS_BASE, fs_base);
1118 host->fs_base = fs_base;
1119 }
1120 if (unlikely(gs_base != host->gs_base)) {
1121 vmcs_writel(HOST_GS_BASE, gs_base);
1122 host->gs_base = gs_base;
1123 }
1124}
1125
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001126void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001127{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001128 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001129 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001130#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001131 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001132#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001133 unsigned long fs_base, gs_base;
1134 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001135 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001136
Sean Christophersond264ee02018-08-27 15:21:12 -07001137 vmx->req_immediate_exit = false;
1138
Liran Alonf48b4712018-11-20 18:03:25 +02001139 /*
1140 * Note that guest MSRs to be saved/restored can also be changed
1141 * when guest state is loaded. This happens when guest transitions
1142 * to/from long-mode by setting MSR_EFER.LMA.
1143 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001144 if (!vmx->guest_msrs_ready) {
1145 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001146 for (i = 0; i < vmx->save_nmsrs; ++i)
1147 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1148 vmx->guest_msrs[i].data,
1149 vmx->guest_msrs[i].mask);
1150
1151 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001152
1153 if (vmx->nested.need_vmcs12_to_shadow_sync)
1154 nested_sync_vmcs12_to_shadow(vcpu);
1155
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001156 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001157 return;
1158
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001159 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001160
Avi Kivity33ed6322007-05-02 16:54:03 +03001161 /*
1162 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1163 * allow segment selectors with cpl > 0 or ti == 1.
1164 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001165 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001166
1167#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001168 savesegment(ds, host_state->ds_sel);
1169 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001170
1171 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001172 if (likely(is_64bit_mm(current->mm))) {
Thomas Gleixner67580342020-05-28 16:13:52 -04001173 current_save_fsgs();
Sean Christophersone368b872018-07-23 12:32:41 -07001174 fs_sel = current->thread.fsindex;
1175 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001176 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001177 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001179 savesegment(fs, fs_sel);
1180 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001181 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001182 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001183 }
1184
Paolo Bonzini4679b612018-09-24 17:23:01 +02001185 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001186#else
Sean Christophersone368b872018-07-23 12:32:41 -07001187 savesegment(fs, fs_sel);
1188 savesegment(gs, gs_sel);
1189 fs_base = segment_base(fs_sel);
1190 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001191#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001192
Sean Christopherson13b964a2019-05-07 09:06:31 -07001193 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001194 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001195}
1196
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001197static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001198{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001199 struct vmcs_host_state *host_state;
1200
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001201 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001202 return;
1203
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001204 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001205
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001206 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001207
Avi Kivityc8770e72010-11-11 12:37:26 +02001208#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001209 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001210#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001211 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1212 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001213#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001214 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001215#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001216 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001217#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001218 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001219 if (host_state->fs_sel & 7)
1220 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001221#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001222 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1223 loadsegment(ds, host_state->ds_sel);
1224 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001225 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001226#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001227 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001228#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001229 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001230#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001231 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001232 vmx->guest_state_loaded = false;
1233 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001234}
1235
Sean Christopherson678e3152018-07-23 12:32:43 -07001236#ifdef CONFIG_X86_64
1237static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001238{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001239 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001240 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001241 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1242 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001243 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001244}
1245
Sean Christopherson678e3152018-07-23 12:32:43 -07001246static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1247{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001248 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001249 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001250 wrmsrl(MSR_KERNEL_GS_BASE, data);
1251 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001252 vmx->msr_guest_kernel_gs_base = data;
1253}
1254#endif
1255
Feng Wu28b835d2015-09-18 22:29:54 +08001256static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1257{
1258 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1259 struct pi_desc old, new;
1260 unsigned int dest;
1261
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001262 /*
1263 * In case of hot-plug or hot-unplug, we may have to undo
1264 * vmx_vcpu_pi_put even if there is no assigned device. And we
1265 * always keep PI.NDST up to date for simplicity: it makes the
1266 * code easier, and CPU migration is not a fast path.
1267 */
1268 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001269 return;
1270
Joao Martins132194f2019-11-11 17:20:11 +00001271 /*
1272 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1273 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1274 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1275 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1276 * correctly.
1277 */
1278 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1279 pi_clear_sn(pi_desc);
1280 goto after_clear_sn;
1281 }
1282
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001283 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001284 do {
1285 old.control = new.control = pi_desc->control;
1286
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001287 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001288
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001289 if (x2apic_enabled())
1290 new.ndst = dest;
1291 else
1292 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001293
Feng Wu28b835d2015-09-18 22:29:54 +08001294 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001295 } while (cmpxchg64(&pi_desc->control, old.control,
1296 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001297
Joao Martins132194f2019-11-11 17:20:11 +00001298after_clear_sn:
1299
Luwei Kangc112b5f2019-02-14 10:48:07 +08001300 /*
1301 * Clear SN before reading the bitmap. The VT-d firmware
1302 * writes the bitmap and reads SN atomically (5.2.3 in the
1303 * spec), so it doesn't really have a memory barrier that
1304 * pairs with this, but we cannot do that and we need one.
1305 */
1306 smp_mb__after_atomic();
1307
Joao Martins29881b62019-11-11 17:20:12 +00001308 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001309 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001310}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001311
Sean Christopherson5c911be2020-05-01 09:31:17 -07001312void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1313 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001314{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001315 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001316 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001317 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001318
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001319 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001320 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001321 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001322
1323 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001324 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1325 * this cpu's percpu list, otherwise it may not yet be deleted
1326 * from its previous cpu's percpu list. Pairs with the
1327 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001328 */
1329 smp_rmb();
1330
Nadav Har'Eld462b812011-05-24 15:26:10 +03001331 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1332 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001333 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001334 }
1335
Sean Christopherson5c911be2020-05-01 09:31:17 -07001336 prev = per_cpu(current_vmcs, cpu);
1337 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001338 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1339 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001340
1341 /*
1342 * No indirect branch prediction barrier needed when switching
1343 * the active VMCS within a guest, e.g. on nested VM-Enter.
1344 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1345 */
1346 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1347 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001348 }
1349
1350 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001351 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001352 unsigned long sysenter_esp;
1353
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001354 /*
1355 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1356 * TLB entries from its previous association with the vCPU.
1357 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001358 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001359
Avi Kivity6aa8b732006-12-10 02:21:36 -08001360 /*
1361 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001362 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001363 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001364 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001365 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001366 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001367
1368 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1369 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001370
Nadav Har'Eld462b812011-05-24 15:26:10 +03001371 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372 }
Feng Wu28b835d2015-09-18 22:29:54 +08001373
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001374 /* Setup TSC multiplier */
1375 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001376 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1377 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001378}
1379
1380/*
1381 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1382 * vcpu mutex is already taken.
1383 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001384static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001385{
1386 struct vcpu_vmx *vmx = to_vmx(vcpu);
1387
Sean Christopherson5c911be2020-05-01 09:31:17 -07001388 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001389
Feng Wu28b835d2015-09-18 22:29:54 +08001390 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001391
Wanpeng Li74c55932017-11-29 01:31:20 -08001392 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001393}
1394
1395static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1396{
1397 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1398
1399 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001400 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1401 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001402 return;
1403
1404 /* Set SN when the vCPU is preempted */
1405 if (vcpu->preempted)
1406 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001407}
1408
Sean Christopherson13b964a2019-05-07 09:06:31 -07001409static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001410{
Feng Wu28b835d2015-09-18 22:29:54 +08001411 vmx_vcpu_pi_put(vcpu);
1412
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001413 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414}
1415
Wanpeng Lif244dee2017-07-20 01:11:54 -07001416static bool emulation_required(struct kvm_vcpu *vcpu)
1417{
1418 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1419}
1420
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001421unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001422{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001423 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001424 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001425
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001426 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1427 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001428 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001429 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001430 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001431 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001432 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1433 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001434 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001435 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001436 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001437}
1438
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001439void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001440{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001441 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001442 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001443
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00001444 if (is_unrestricted_guest(vcpu)) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001445 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001446 vmx->rflags = rflags;
1447 vmcs_writel(GUEST_RFLAGS, rflags);
1448 return;
1449 }
1450
1451 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001452 vmx->rflags = rflags;
1453 if (vmx->rmode.vm86_active) {
1454 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001455 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001456 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001457 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001458
Sean Christophersone7bddc52019-09-27 14:45:18 -07001459 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1460 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001461}
1462
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001463u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001464{
1465 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1466 int ret = 0;
1467
1468 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001469 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001470 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001471 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001472
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001473 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001474}
1475
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001476void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001477{
1478 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1479 u32 interruptibility = interruptibility_old;
1480
1481 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1482
Jan Kiszka48005f62010-02-19 19:38:07 +01001483 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001484 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486 interruptibility |= GUEST_INTR_STATE_STI;
1487
1488 if ((interruptibility != interruptibility_old))
1489 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1490}
1491
Chao Pengbf8c55d2018-10-24 16:05:14 +08001492static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1493{
1494 struct vcpu_vmx *vmx = to_vmx(vcpu);
1495 unsigned long value;
1496
1497 /*
1498 * Any MSR write that attempts to change bits marked reserved will
1499 * case a #GP fault.
1500 */
1501 if (data & vmx->pt_desc.ctl_bitmask)
1502 return 1;
1503
1504 /*
1505 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1506 * result in a #GP unless the same write also clears TraceEn.
1507 */
1508 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1509 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1510 return 1;
1511
1512 /*
1513 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1514 * and FabricEn would cause #GP, if
1515 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1516 */
1517 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1518 !(data & RTIT_CTL_FABRIC_EN) &&
1519 !intel_pt_validate_cap(vmx->pt_desc.caps,
1520 PT_CAP_single_range_output))
1521 return 1;
1522
1523 /*
1524 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1525 * utilize encodings marked reserved will casue a #GP fault.
1526 */
1527 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1528 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1529 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1530 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1531 return 1;
1532 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1533 PT_CAP_cycle_thresholds);
1534 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1535 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1536 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1537 return 1;
1538 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1539 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1540 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1541 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1542 return 1;
1543
1544 /*
1545 * If ADDRx_CFG is reserved or the encodings is >2 will
1546 * cause a #GP fault.
1547 */
1548 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1549 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1550 return 1;
1551 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1552 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1553 return 1;
1554 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1555 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1556 return 1;
1557 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1558 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1559 return 1;
1560
1561 return 0;
1562}
1563
Sean Christopherson1957aa62019-08-27 14:40:39 -07001564static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001565{
Paolo Bonzinifede8072020-04-27 11:55:59 -04001566 unsigned long rip, orig_rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567
Sean Christopherson1957aa62019-08-27 14:40:39 -07001568 /*
1569 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1570 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1571 * set when EPT misconfig occurs. In practice, real hardware updates
1572 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1573 * (namely Hyper-V) don't set it due to it being undefined behavior,
1574 * i.e. we end up advancing IP with some random value.
1575 */
1576 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1577 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
Paolo Bonzinifede8072020-04-27 11:55:59 -04001578 orig_rip = kvm_rip_read(vcpu);
1579 rip = orig_rip + vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1580#ifdef CONFIG_X86_64
1581 /*
1582 * We need to mask out the high 32 bits of RIP if not in 64-bit
1583 * mode, but just finding out that we are in 64-bit mode is
1584 * quite expensive. Only do it if there was a carry.
1585 */
1586 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1587 rip = (u32)rip;
1588#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001589 kvm_rip_write(vcpu, rip);
1590 } else {
1591 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1592 return 0;
1593 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001594
Glauber Costa2809f5d2009-05-12 16:21:05 -04001595 /* skipping an emulated instruction also counts */
1596 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001597
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001598 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001599}
1600
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02001601/*
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001602 * Recognizes a pending MTF VM-exit and records the nested state for later
1603 * delivery.
1604 */
1605static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1606{
1607 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1608 struct vcpu_vmx *vmx = to_vmx(vcpu);
1609
1610 if (!is_guest_mode(vcpu))
1611 return;
1612
1613 /*
1614 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1615 * T-bit traps. As instruction emulation is completed (i.e. at the
1616 * instruction boundary), any #DB exception pending delivery must be a
1617 * debug-trap. Record the pending MTF state to be delivered in
1618 * vmx_check_nested_events().
1619 */
1620 if (nested_cpu_has_mtf(vmcs12) &&
1621 (!vcpu->arch.exception.pending ||
1622 vcpu->arch.exception.nr == DB_VECTOR))
1623 vmx->nested.mtf_pending = true;
1624 else
1625 vmx->nested.mtf_pending = false;
1626}
1627
1628static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1629{
1630 vmx_update_emulated_instruction(vcpu);
1631 return skip_emulated_instruction(vcpu);
1632}
1633
Wanpeng Licaa057a2018-03-12 04:53:03 -07001634static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1635{
1636 /*
1637 * Ensure that we clear the HLT state in the VMCS. We don't need to
1638 * explicitly skip the instruction because if the HLT state is set,
1639 * then the instruction is already executing and RIP has already been
1640 * advanced.
1641 */
1642 if (kvm_hlt_in_guest(vcpu->kvm) &&
1643 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1644 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1645}
1646
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001647static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001648{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001649 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001650 unsigned nr = vcpu->arch.exception.nr;
1651 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001652 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001653 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001654
Jim Mattsonda998b42018-10-16 14:29:22 -07001655 kvm_deliver_exception_payload(vcpu);
1656
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001657 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001658 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001659 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1660 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001661
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001662 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001663 int inc_eip = 0;
1664 if (kvm_exception_is_soft(nr))
1665 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001666 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001667 return;
1668 }
1669
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001670 WARN_ON_ONCE(vmx->emulation_required);
1671
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001672 if (kvm_exception_is_soft(nr)) {
1673 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1674 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001675 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1676 } else
1677 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1678
1679 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001680
1681 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001682}
1683
Avi Kivity6aa8b732006-12-10 02:21:36 -08001684/*
Eddie Donga75beee2007-05-17 18:55:15 +03001685 * Swap MSR entry in host/guest MSR entry array.
1686 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001687static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001688{
Avi Kivity26bb0982009-09-07 11:14:12 +03001689 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001690
1691 tmp = vmx->guest_msrs[to];
1692 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1693 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001694}
1695
1696/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001697 * Set up the vmcs to automatically save and restore system
1698 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1699 * mode, as fiddling with msrs is very expensive.
1700 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001701static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001702{
Avi Kivity26bb0982009-09-07 11:14:12 +03001703 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001704
Eddie Donga75beee2007-05-17 18:55:15 +03001705 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001706#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001707 /*
1708 * The SYSCALL MSRs are only needed on long mode guests, and only
1709 * when EFER.SCE is set.
1710 */
1711 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1712 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001713 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001714 move_msr_up(vmx, index, save_nmsrs++);
1715 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001716 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001717 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001718 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1719 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001720 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001721 }
Eddie Donga75beee2007-05-17 18:55:15 +03001722#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001723 index = __find_msr_index(vmx, MSR_EFER);
1724 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001725 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001726 index = __find_msr_index(vmx, MSR_TSC_AUX);
1727 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1728 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001729 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1730 if (index >= 0)
1731 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001732
Avi Kivity26bb0982009-09-07 11:14:12 +03001733 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001734 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001735
Yang Zhang8d146952013-01-25 10:18:50 +08001736 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001737 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001738}
1739
Leonid Shatz326e7422018-11-06 12:14:25 +02001740static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001741{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001742 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1743 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001744
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001745 /*
1746 * We're here if L1 chose not to trap WRMSR to TSC. According
1747 * to the spec, this should set L1's TSC; The offset that L1
1748 * set for L2 remains unchanged, and still needs to be added
1749 * to the newly set TSC to get L2's TSC.
1750 */
1751 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001752 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001753 g_tsc_offset = vmcs12->tsc_offset;
1754
1755 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1756 vcpu->arch.tsc_offset - g_tsc_offset,
1757 offset);
1758 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1759 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001760}
1761
Nadav Har'El801d3422011-05-25 23:02:23 +03001762/*
1763 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1764 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1765 * all guests if the "nested" module option is off, and can also be disabled
1766 * for a single guest by disabling its VMX cpuid bit.
1767 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001768bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001769{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001770 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001771}
1772
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001773static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1774 uint64_t val)
1775{
1776 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1777
1778 return !(val & ~valid_bits);
1779}
1780
Tom Lendacky801e4592018-02-21 13:39:51 -06001781static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1782{
Paolo Bonzini13893092018-02-26 13:40:09 +01001783 switch (msr->index) {
1784 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1785 if (!nested)
1786 return 1;
1787 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
Like Xu27461da32020-05-29 15:43:45 +08001788 case MSR_IA32_PERF_CAPABILITIES:
1789 msr->data = vmx_get_perf_capabilities();
1790 return 0;
Paolo Bonzini13893092018-02-26 13:40:09 +01001791 default:
Peter Xu12bc2132020-06-22 18:04:42 -04001792 return KVM_MSR_RET_INVALID;
Paolo Bonzini13893092018-02-26 13:40:09 +01001793 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001794}
1795
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001796/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 * Reads an msr value (of 'msr_index') into 'pdata'.
1798 * Returns 0 on success, non-0 otherwise.
1799 * Assumes vcpu_load() was already called.
1800 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001801static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001803 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001804 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001805 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001806
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001807 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001808#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001810 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001811 break;
1812 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001813 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001814 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001815 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001816 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001817 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001818#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001819 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001820 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001821 case MSR_IA32_TSX_CTRL:
1822 if (!msr_info->host_initiated &&
1823 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1824 return 1;
1825 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001826 case MSR_IA32_UMWAIT_CONTROL:
1827 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1828 return 1;
1829
1830 msr_info->data = vmx->msr_ia32_umwait_control;
1831 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001832 case MSR_IA32_SPEC_CTRL:
1833 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001834 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1835 return 1;
1836
1837 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1838 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001839 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001840 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001841 break;
1842 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001843 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001844 break;
1845 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001846 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001848 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001849 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001850 (!msr_info->host_initiated &&
1851 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001852 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001853 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001854 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001855 case MSR_IA32_MCG_EXT_CTL:
1856 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001857 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001858 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001859 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001860 msr_info->data = vcpu->arch.mcg_ext_ctl;
1861 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001862 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001863 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001864 break;
1865 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1866 if (!nested_vmx_allowed(vcpu))
1867 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001868 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1869 &msr_info->data))
1870 return 1;
1871 /*
1872 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1873 * Hyper-V versions are still trying to use corresponding
1874 * features when they are exposed. Filter out the essential
1875 * minimum.
1876 */
1877 if (!msr_info->host_initiated &&
1878 vmx->nested.enlightened_vmcs_enabled)
1879 nested_evmcs_filter_control_msr(msr_info->index,
1880 &msr_info->data);
1881 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001882 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001883 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001884 return 1;
1885 msr_info->data = vmx->pt_desc.guest.ctl;
1886 break;
1887 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001888 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001889 return 1;
1890 msr_info->data = vmx->pt_desc.guest.status;
1891 break;
1892 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001893 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001894 !intel_pt_validate_cap(vmx->pt_desc.caps,
1895 PT_CAP_cr3_filtering))
1896 return 1;
1897 msr_info->data = vmx->pt_desc.guest.cr3_match;
1898 break;
1899 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001900 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001901 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1902 PT_CAP_topa_output) &&
1903 !intel_pt_validate_cap(vmx->pt_desc.caps,
1904 PT_CAP_single_range_output)))
1905 return 1;
1906 msr_info->data = vmx->pt_desc.guest.output_base;
1907 break;
1908 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001909 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001910 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1911 PT_CAP_topa_output) &&
1912 !intel_pt_validate_cap(vmx->pt_desc.caps,
1913 PT_CAP_single_range_output)))
1914 return 1;
1915 msr_info->data = vmx->pt_desc.guest.output_mask;
1916 break;
1917 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1918 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001919 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001920 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1921 PT_CAP_num_address_ranges)))
1922 return 1;
1923 if (index % 2)
1924 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1925 else
1926 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1927 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001928 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001929 if (!msr_info->host_initiated &&
1930 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001931 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001932 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001934 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001935 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001936 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001937 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001938 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001940 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001941 }
1942
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943 return 0;
1944}
1945
Sean Christopherson24085002020-04-28 16:10:24 -07001946static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
1947 u64 data)
1948{
1949#ifdef CONFIG_X86_64
1950 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
1951 return (u32)data;
1952#endif
1953 return (unsigned long)data;
1954}
1955
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001957 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958 * Returns 0 on success, non-0 otherwise.
1959 * Assumes vcpu_load() was already called.
1960 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001961static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001962{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001963 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001964 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001965 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001966 u32 msr_index = msr_info->index;
1967 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001968 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001969
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001971 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001972 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001973 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001974#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001975 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001976 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977 vmcs_writel(GUEST_FS_BASE, data);
1978 break;
1979 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001980 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001981 vmcs_writel(GUEST_GS_BASE, data);
1982 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001983 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001984 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001985 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001986#endif
1987 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001988 if (is_guest_mode(vcpu))
1989 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001990 vmcs_write32(GUEST_SYSENTER_CS, data);
1991 break;
1992 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07001993 if (is_guest_mode(vcpu)) {
1994 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001995 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001996 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001997 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001998 break;
1999 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07002000 if (is_guest_mode(vcpu)) {
2001 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07002002 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07002003 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02002004 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002005 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002006 case MSR_IA32_DEBUGCTLMSR:
2007 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2008 VM_EXIT_SAVE_DEBUG_CONTROLS)
2009 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2010
2011 ret = kvm_set_msr_common(vcpu, msr_info);
2012 break;
2013
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002014 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002015 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002016 (!msr_info->host_initiated &&
2017 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002018 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002019 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002020 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002021 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002022 vmcs_write64(GUEST_BNDCFGS, data);
2023 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002024 case MSR_IA32_UMWAIT_CONTROL:
2025 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2026 return 1;
2027
2028 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2029 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2030 return 1;
2031
2032 vmx->msr_ia32_umwait_control = data;
2033 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002034 case MSR_IA32_SPEC_CTRL:
2035 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002036 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2037 return 1;
2038
Maxim Levitsky841c2be2020-07-08 14:57:31 +03002039 if (kvm_spec_ctrl_test_value(data))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002040 return 1;
2041
2042 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002043 if (!data)
2044 break;
2045
2046 /*
2047 * For non-nested:
2048 * When it's written (to non-zero) for the first time, pass
2049 * it through.
2050 *
2051 * For nested:
2052 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002053 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002054 * vmcs02.msr_bitmap here since it gets completely overwritten
2055 * in the merging. We update the vmcs01 here for L1 as well
2056 * since it will end up touching the MSR anyway now.
2057 */
2058 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2059 MSR_IA32_SPEC_CTRL,
2060 MSR_TYPE_RW);
2061 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002062 case MSR_IA32_TSX_CTRL:
2063 if (!msr_info->host_initiated &&
2064 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2065 return 1;
2066 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2067 return 1;
2068 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002069 case MSR_IA32_PRED_CMD:
2070 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002071 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2072 return 1;
2073
2074 if (data & ~PRED_CMD_IBPB)
2075 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002076 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2077 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002078 if (!data)
2079 break;
2080
2081 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2082
2083 /*
2084 * For non-nested:
2085 * When it's written (to non-zero) for the first time, pass
2086 * it through.
2087 *
2088 * For nested:
2089 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002090 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002091 * vmcs02.msr_bitmap here since it gets completely overwritten
2092 * in the merging.
2093 */
2094 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2095 MSR_TYPE_W);
2096 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002097 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002098 if (!kvm_pat_valid(data))
2099 return 1;
2100
Sean Christopherson142e4be2019-05-07 09:06:35 -07002101 if (is_guest_mode(vcpu) &&
2102 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2103 get_vmcs12(vcpu)->guest_ia32_pat = data;
2104
Sheng Yang468d4722008-10-09 16:01:55 +08002105 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2106 vmcs_write64(GUEST_IA32_PAT, data);
2107 vcpu->arch.pat = data;
2108 break;
2109 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002110 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002111 break;
Will Auldba904632012-11-29 12:42:50 -08002112 case MSR_IA32_TSC_ADJUST:
2113 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002114 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002115 case MSR_IA32_MCG_EXT_CTL:
2116 if ((!msr_info->host_initiated &&
2117 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002118 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002119 (data & ~MCG_EXT_CTL_LMCE_EN))
2120 return 1;
2121 vcpu->arch.mcg_ext_ctl = data;
2122 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002123 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002124 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002125 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002126 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002127 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002128 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002129 if (msr_info->host_initiated && data == 0)
2130 vmx_leave_nested(vcpu);
2131 break;
2132 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002133 if (!msr_info->host_initiated)
2134 return 1; /* they are read-only */
2135 if (!nested_vmx_allowed(vcpu))
2136 return 1;
2137 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002138 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002139 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002140 vmx_rtit_ctl_check(vcpu, data) ||
2141 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002142 return 1;
2143 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2144 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002145 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002146 break;
2147 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002148 if (!pt_can_write_msr(vmx))
2149 return 1;
2150 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002151 return 1;
2152 vmx->pt_desc.guest.status = data;
2153 break;
2154 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002155 if (!pt_can_write_msr(vmx))
2156 return 1;
2157 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2158 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002159 return 1;
2160 vmx->pt_desc.guest.cr3_match = data;
2161 break;
2162 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002163 if (!pt_can_write_msr(vmx))
2164 return 1;
2165 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2166 PT_CAP_topa_output) &&
2167 !intel_pt_validate_cap(vmx->pt_desc.caps,
2168 PT_CAP_single_range_output))
2169 return 1;
2170 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002171 return 1;
2172 vmx->pt_desc.guest.output_base = data;
2173 break;
2174 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002175 if (!pt_can_write_msr(vmx))
2176 return 1;
2177 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2178 PT_CAP_topa_output) &&
2179 !intel_pt_validate_cap(vmx->pt_desc.caps,
2180 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002181 return 1;
2182 vmx->pt_desc.guest.output_mask = data;
2183 break;
2184 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002185 if (!pt_can_write_msr(vmx))
2186 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002187 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002188 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2189 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002190 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002191 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002192 return 1;
2193 if (index % 2)
2194 vmx->pt_desc.guest.addr_b[index / 2] = data;
2195 else
2196 vmx->pt_desc.guest.addr_a[index / 2] = data;
2197 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002198 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002199 if (!msr_info->host_initiated &&
2200 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002201 return 1;
2202 /* Check reserved bit, higher 32 bits should be zero */
2203 if ((data >> 32) != 0)
2204 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002205 goto find_shared_msr;
2206
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002208 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002209 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002210 if (msr)
2211 ret = vmx_set_guest_msr(vmx, msr, data);
2212 else
2213 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002214 }
2215
Eddie Dong2cc51562007-05-21 07:28:09 +03002216 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217}
2218
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002219static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002221 unsigned long guest_owned_bits;
2222
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002223 kvm_register_mark_available(vcpu, reg);
2224
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002225 switch (reg) {
2226 case VCPU_REGS_RSP:
2227 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2228 break;
2229 case VCPU_REGS_RIP:
2230 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2231 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002232 case VCPU_EXREG_PDPTR:
2233 if (enable_ept)
2234 ept_save_pdptrs(vcpu);
2235 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002236 case VCPU_EXREG_CR0:
2237 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2238
2239 vcpu->arch.cr0 &= ~guest_owned_bits;
2240 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2241 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002242 case VCPU_EXREG_CR3:
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00002243 if (is_unrestricted_guest(vcpu) ||
2244 (enable_ept && is_paging(vcpu)))
Sean Christopherson34059c22019-09-27 14:45:23 -07002245 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2246 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002247 case VCPU_EXREG_CR4:
2248 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2249
2250 vcpu->arch.cr4 &= ~guest_owned_bits;
2251 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2252 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002253 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002254 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002255 break;
2256 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002257}
2258
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259static __init int cpu_has_kvm_support(void)
2260{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002261 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002262}
2263
2264static __init int vmx_disabled_by_bios(void)
2265{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002266 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2267 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002268}
2269
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002270static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002271{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002272 u64 msr;
2273
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002274 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002275 intel_pt_handle_vmx(1);
2276
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002277 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2278 _ASM_EXTABLE(1b, %l[fault])
2279 : : [vmxon_pointer] "m"(vmxon_pointer)
2280 : : fault);
2281 return 0;
2282
2283fault:
2284 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2285 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
2286 intel_pt_handle_vmx(0);
2287 cr4_clear_bits(X86_CR4_VMXE);
2288
2289 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002290}
2291
Radim Krčmář13a34e02014-08-28 15:13:03 +02002292static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293{
2294 int cpu = raw_smp_processor_id();
2295 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002296 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002298 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002299 return -EBUSY;
2300
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002301 /*
2302 * This can happen if we hot-added a CPU but failed to allocate
2303 * VP assist page for it.
2304 */
2305 if (static_branch_unlikely(&enable_evmcs) &&
2306 !hv_get_vp_assist_page(cpu))
2307 return -EFAULT;
2308
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002309 r = kvm_cpu_vmxon(phys_addr);
2310 if (r)
2311 return r;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002312
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002313 if (enable_ept)
2314 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002315
2316 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002317}
2318
Nadav Har'Eld462b812011-05-24 15:26:10 +03002319static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002320{
2321 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002322 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002323
Nadav Har'Eld462b812011-05-24 15:26:10 +03002324 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2325 loaded_vmcss_on_cpu_link)
2326 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002327}
2328
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002329
2330/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2331 * tricks.
2332 */
2333static void kvm_cpu_vmxoff(void)
2334{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002335 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002336
2337 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002338 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002339}
2340
Radim Krčmář13a34e02014-08-28 15:13:03 +02002341static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002342{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002343 vmclear_local_loaded_vmcss();
2344 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345}
2346
Sean Christopherson7a57c092020-03-12 11:04:16 -07002347/*
2348 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2349 * directly instead of going through cpu_has(), to ensure KVM is trapping
2350 * ENCLS whenever it's supported in hardware. It does not matter whether
2351 * the host OS supports or has enabled SGX.
2352 */
2353static bool cpu_has_sgx(void)
2354{
2355 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2356}
2357
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002358static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002359 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002360{
2361 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002362 u32 ctl = ctl_min | ctl_opt;
2363
2364 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2365
2366 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2367 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2368
2369 /* Ensure minimum (required) set of control bits are supported. */
2370 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002371 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002372
2373 *result = ctl;
2374 return 0;
2375}
2376
Sean Christopherson7caaa712018-12-03 13:53:01 -08002377static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2378 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002379{
2380 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002381 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002382 u32 _pin_based_exec_control = 0;
2383 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002384 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002385 u32 _vmexit_control = 0;
2386 u32 _vmentry_control = 0;
2387
Paolo Bonzini13893092018-02-26 13:40:09 +01002388 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302389 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002390#ifdef CONFIG_X86_64
2391 CPU_BASED_CR8_LOAD_EXITING |
2392 CPU_BASED_CR8_STORE_EXITING |
2393#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002394 CPU_BASED_CR3_LOAD_EXITING |
2395 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002396 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002397 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002398 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002399 CPU_BASED_MWAIT_EXITING |
2400 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002401 CPU_BASED_INVLPG_EXITING |
2402 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002403
Sheng Yangf78e0e22007-10-29 09:40:42 +08002404 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002405 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002406 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002407 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2408 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002409 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002410#ifdef CONFIG_X86_64
2411 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2412 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2413 ~CPU_BASED_CR8_STORE_EXITING;
2414#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002415 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002416 min2 = 0;
2417 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002418 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002419 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002420 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002421 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002422 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002423 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002424 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002425 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002426 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002427 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002428 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002429 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002430 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002431 SECONDARY_EXEC_RDSEED_EXITING |
2432 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002433 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002434 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002435 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002436 SECONDARY_EXEC_PT_USE_GPA |
2437 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson7a57c092020-03-12 11:04:16 -07002438 SECONDARY_EXEC_ENABLE_VMFUNC;
2439 if (cpu_has_sgx())
2440 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002441 if (adjust_vmx_controls(min2, opt2,
2442 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002443 &_cpu_based_2nd_exec_control) < 0)
2444 return -EIO;
2445 }
2446#ifndef CONFIG_X86_64
2447 if (!(_cpu_based_2nd_exec_control &
2448 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2449 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2450#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002451
2452 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2453 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002454 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002455 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2456 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002457
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002458 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002459 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002460
Sheng Yangd56f5462008-04-25 10:13:16 +08002461 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002462 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2463 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002464 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2465 CPU_BASED_CR3_STORE_EXITING |
2466 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002467 } else if (vmx_cap->ept) {
2468 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002469 pr_warn_once("EPT CAP should not exist if not support "
2470 "1-setting enable EPT VM-execution control\n");
2471 }
2472 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002473 vmx_cap->vpid) {
2474 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002475 pr_warn_once("VPID CAP should not exist if not support "
2476 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002477 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002478
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002479 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002480#ifdef CONFIG_X86_64
2481 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2482#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002483 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002484 VM_EXIT_LOAD_IA32_PAT |
2485 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002486 VM_EXIT_CLEAR_BNDCFGS |
2487 VM_EXIT_PT_CONCEAL_PIP |
2488 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002489 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2490 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002491 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002492
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002493 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2494 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2495 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002496 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2497 &_pin_based_exec_control) < 0)
2498 return -EIO;
2499
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002500 if (cpu_has_broken_vmx_preemption_timer())
2501 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002502 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002503 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002504 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2505
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002506 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002507 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2508 VM_ENTRY_LOAD_IA32_PAT |
2509 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002510 VM_ENTRY_LOAD_BNDCFGS |
2511 VM_ENTRY_PT_CONCEAL_PIP |
2512 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002513 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2514 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002515 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002516
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002517 /*
2518 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2519 * can't be used due to an errata where VM Exit may incorrectly clear
2520 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2521 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2522 */
2523 if (boot_cpu_data.x86 == 0x6) {
2524 switch (boot_cpu_data.x86_model) {
2525 case 26: /* AAK155 */
2526 case 30: /* AAP115 */
2527 case 37: /* AAT100 */
2528 case 44: /* BC86,AAY89,BD102 */
2529 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002530 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002531 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2532 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2533 "does not work properly. Using workaround\n");
2534 break;
2535 default:
2536 break;
2537 }
2538 }
2539
2540
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002541 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002542
2543 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2544 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002545 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002546
2547#ifdef CONFIG_X86_64
2548 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2549 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002550 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002551#endif
2552
2553 /* Require Write-Back (WB) memory type for VMCS accesses. */
2554 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002555 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002556
Yang, Sheng002c7f72007-07-31 14:23:01 +03002557 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002558 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002559 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002560
Liran Alon2307af12018-06-29 22:59:04 +03002561 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002562
Yang, Sheng002c7f72007-07-31 14:23:01 +03002563 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2564 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002565 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002566 vmcs_conf->vmexit_ctrl = _vmexit_control;
2567 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002568
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002569 if (static_branch_unlikely(&enable_evmcs))
2570 evmcs_sanitize_exec_ctrls(vmcs_conf);
2571
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002572 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002573}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574
Ben Gardon41836832019-02-11 11:02:52 -08002575struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576{
2577 int node = cpu_to_node(cpu);
2578 struct page *pages;
2579 struct vmcs *vmcs;
2580
Ben Gardon41836832019-02-11 11:02:52 -08002581 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582 if (!pages)
2583 return NULL;
2584 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002585 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002586
2587 /* KVM supports Enlightened VMCS v1 only */
2588 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002589 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002590 else
Liran Alon392b2f22018-06-23 02:35:01 +03002591 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002592
Liran Alon491a6032018-06-23 02:35:12 +03002593 if (shadow)
2594 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002595 return vmcs;
2596}
2597
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002598void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002600 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002601}
2602
Nadav Har'Eld462b812011-05-24 15:26:10 +03002603/*
2604 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2605 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002606void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002607{
2608 if (!loaded_vmcs->vmcs)
2609 return;
2610 loaded_vmcs_clear(loaded_vmcs);
2611 free_vmcs(loaded_vmcs->vmcs);
2612 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002613 if (loaded_vmcs->msr_bitmap)
2614 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002615 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002616}
2617
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002618int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002619{
Liran Alon491a6032018-06-23 02:35:12 +03002620 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002621 if (!loaded_vmcs->vmcs)
2622 return -ENOMEM;
2623
Sean Christophersond260f9e2020-03-21 12:37:50 -07002624 vmcs_clear(loaded_vmcs->vmcs);
2625
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002626 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002627 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002628 loaded_vmcs->cpu = -1;
2629 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002630
2631 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002632 loaded_vmcs->msr_bitmap = (unsigned long *)
2633 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002634 if (!loaded_vmcs->msr_bitmap)
2635 goto out_vmcs;
2636 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002637
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002638 if (IS_ENABLED(CONFIG_HYPERV) &&
2639 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002640 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2641 struct hv_enlightened_vmcs *evmcs =
2642 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2643
2644 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2645 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002646 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002647
2648 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002649 memset(&loaded_vmcs->controls_shadow, 0,
2650 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002651
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002652 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002653
2654out_vmcs:
2655 free_loaded_vmcs(loaded_vmcs);
2656 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002657}
2658
Sam Ravnborg39959582007-06-01 00:47:13 -07002659static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660{
2661 int cpu;
2662
Zachary Amsden3230bb42009-09-29 11:38:37 -10002663 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002664 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002665 per_cpu(vmxarea, cpu) = NULL;
2666 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669static __init int alloc_kvm_area(void)
2670{
2671 int cpu;
2672
Zachary Amsden3230bb42009-09-29 11:38:37 -10002673 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674 struct vmcs *vmcs;
2675
Ben Gardon41836832019-02-11 11:02:52 -08002676 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002677 if (!vmcs) {
2678 free_kvm_area();
2679 return -ENOMEM;
2680 }
2681
Liran Alon2307af12018-06-29 22:59:04 +03002682 /*
2683 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2684 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2685 * revision_id reported by MSR_IA32_VMX_BASIC.
2686 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002687 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002688 * TLFS, VMXArea passed as VMXON argument should
2689 * still be marked with revision_id reported by
2690 * physical CPU.
2691 */
2692 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002693 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002694
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695 per_cpu(vmxarea, cpu) = vmcs;
2696 }
2697 return 0;
2698}
2699
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002700static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002701 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002703 if (!emulate_invalid_guest_state) {
2704 /*
2705 * CS and SS RPL should be equal during guest entry according
2706 * to VMX spec, but in reality it is not always so. Since vcpu
2707 * is in the middle of the transition from real mode to
2708 * protected mode it is safe to assume that RPL 0 is a good
2709 * default value.
2710 */
2711 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002712 save->selector &= ~SEGMENT_RPL_MASK;
2713 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002714 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002716 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717}
2718
2719static void enter_pmode(struct kvm_vcpu *vcpu)
2720{
2721 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002722 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723
Gleb Natapovd99e4152012-12-20 16:57:45 +02002724 /*
2725 * Update real mode segment cache. It may be not up-to-date if sement
2726 * register was written while vcpu was in a guest mode.
2727 */
2728 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2729 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2730 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2731 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2732 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2733 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2734
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002735 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002737 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738
2739 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002740 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2741 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002742 vmcs_writel(GUEST_RFLAGS, flags);
2743
Rusty Russell66aee912007-07-17 23:34:16 +10002744 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2745 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002746
2747 update_exception_bitmap(vcpu);
2748
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002749 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2750 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2751 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2752 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2753 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2754 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755}
2756
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002757static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758{
Mathias Krause772e0312012-08-30 01:30:19 +02002759 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002760 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761
Gleb Natapovd99e4152012-12-20 16:57:45 +02002762 var.dpl = 0x3;
2763 if (seg == VCPU_SREG_CS)
2764 var.type = 0x3;
2765
2766 if (!emulate_invalid_guest_state) {
2767 var.selector = var.base >> 4;
2768 var.base = var.base & 0xffff0;
2769 var.limit = 0xffff;
2770 var.g = 0;
2771 var.db = 0;
2772 var.present = 1;
2773 var.s = 1;
2774 var.l = 0;
2775 var.unusable = 0;
2776 var.type = 0x3;
2777 var.avl = 0;
2778 if (save->base & 0xf)
2779 printk_once(KERN_WARNING "kvm: segment base is not "
2780 "paragraph aligned when entering "
2781 "protected mode (seg=%d)", seg);
2782 }
2783
2784 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002785 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002786 vmcs_write32(sf->limit, var.limit);
2787 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002788}
2789
2790static void enter_rmode(struct kvm_vcpu *vcpu)
2791{
2792 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002794 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002795
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002796 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2797 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2798 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2799 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2800 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002801 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2802 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002803
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002804 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002805
Gleb Natapov776e58e2011-03-13 12:34:27 +02002806 /*
2807 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002808 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002809 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002810 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002811 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2812 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002813
Avi Kivity2fb92db2011-04-27 19:42:18 +03002814 vmx_segment_cache_clear(vmx);
2815
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002816 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002817 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002818 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2819
2820 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002821 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002823 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002824
2825 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002826 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827 update_exception_bitmap(vcpu);
2828
Gleb Natapovd99e4152012-12-20 16:57:45 +02002829 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2830 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2831 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2832 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2833 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2834 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002835
Eddie Dong8668a3c2007-10-10 14:26:45 +08002836 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837}
2838
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002839void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302840{
2841 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002842 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2843
2844 if (!msr)
2845 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302846
Avi Kivityf6801df2010-01-21 15:31:50 +02002847 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302848 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002849 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302850 msr->data = efer;
2851 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002852 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302853
2854 msr->data = efer & ~EFER_LME;
2855 }
2856 setup_msrs(vmx);
2857}
2858
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002859#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002860
2861static void enter_lmode(struct kvm_vcpu *vcpu)
2862{
2863 u32 guest_tr_ar;
2864
Avi Kivity2fb92db2011-04-27 19:42:18 +03002865 vmx_segment_cache_clear(to_vmx(vcpu));
2866
Avi Kivity6aa8b732006-12-10 02:21:36 -08002867 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002868 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002869 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2870 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002871 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002872 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2873 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874 }
Avi Kivityda38f432010-07-06 11:30:49 +03002875 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876}
2877
2878static void exit_lmode(struct kvm_vcpu *vcpu)
2879{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002880 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002881 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882}
2883
2884#endif
2885
Sean Christopherson77809382020-03-20 14:28:18 -07002886static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002887{
2888 struct vcpu_vmx *vmx = to_vmx(vcpu);
2889
2890 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002891 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2892 * the CPU is not required to invalidate guest-physical mappings on
2893 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2894 * associated with the root EPT structure and not any particular VPID
2895 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002896 */
2897 if (enable_ept) {
2898 ept_sync_global();
2899 } else if (enable_vpid) {
2900 if (cpu_has_vmx_invvpid_global()) {
2901 vpid_sync_vcpu_global();
2902 } else {
2903 vpid_sync_vcpu_single(vmx->vpid);
2904 vpid_sync_vcpu_single(vmx->nested.vpid02);
2905 }
2906 }
2907}
2908
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002909static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2910{
Sean Christopherson2a40b902020-07-15 20:41:18 -07002911 struct kvm_mmu *mmu = vcpu->arch.mmu;
2912 u64 root_hpa = mmu->root_hpa;
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002913
2914 /* No flush required if the current context is invalid. */
2915 if (!VALID_PAGE(root_hpa))
2916 return;
2917
2918 if (enable_ept)
Sean Christopherson2a40b902020-07-15 20:41:18 -07002919 ept_sync_context(construct_eptp(vcpu, root_hpa,
2920 mmu->shadow_root_level));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002921 else if (!is_guest_mode(vcpu))
2922 vpid_sync_context(to_vmx(vcpu)->vpid);
2923 else
2924 vpid_sync_context(nested_get_vpid02(vcpu));
2925}
2926
Junaid Shahidfaff8752018-06-29 13:10:05 -07002927static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2928{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002929 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07002930 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
2931 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002932 */
Sean Christophersonad104b52020-03-20 14:28:11 -07002933 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002934}
2935
Sean Christophersone64419d2020-03-20 14:28:10 -07002936static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2937{
2938 /*
2939 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
2940 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
2941 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2942 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2943 * i.e. no explicit INVVPID is necessary.
2944 */
2945 vpid_sync_context(to_vmx(vcpu)->vpid);
2946}
2947
Peter Shier43fea4e2020-08-20 16:05:45 -07002948void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08002949{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002950 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2951
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002952 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002953 return;
2954
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002955 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002956 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2957 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2958 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2959 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002960 }
2961}
2962
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002963void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002964{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002965 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2966
Sean Christopherson9932b492020-04-15 13:34:50 -07002967 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2968 return;
2969
2970 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2971 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2972 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2973 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002974
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002975 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002976}
2977
Sheng Yang14394422008-04-28 12:24:45 +08002978static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2979 unsigned long cr0,
2980 struct kvm_vcpu *vcpu)
2981{
Sean Christopherson2183f562019-05-07 12:17:56 -07002982 struct vcpu_vmx *vmx = to_vmx(vcpu);
2983
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002984 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002985 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002986 if (!(cr0 & X86_CR0_PG)) {
2987 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002988 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2989 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002990 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002991 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002992 } else if (!is_paging(vcpu)) {
2993 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002994 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2995 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002996 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002997 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002998 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002999
3000 if (!(cr0 & X86_CR0_WP))
3001 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003002}
3003
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003004void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003005{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003006 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003007 unsigned long hw_cr0;
3008
Sean Christopherson3de63472018-07-13 08:42:30 -07003009 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003010 if (is_unrestricted_guest(vcpu))
Gleb Natapov50378782013-02-04 16:00:28 +02003011 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003012 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003013 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003014
Gleb Natapov218e7632013-01-21 15:36:45 +02003015 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3016 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017
Gleb Natapov218e7632013-01-21 15:36:45 +02003018 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3019 enter_rmode(vcpu);
3020 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003022#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003023 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003024 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003026 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 exit_lmode(vcpu);
3028 }
3029#endif
3030
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003031 if (enable_ept && !is_unrestricted_guest(vcpu))
Sheng Yang14394422008-04-28 12:24:45 +08003032 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3033
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003035 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003036 vcpu->arch.cr0 = cr0;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07003037 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
Gleb Natapov14168782013-01-21 15:36:49 +02003038
3039 /* depends on vcpu->arch.cr0 to be set to a new value */
3040 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041}
3042
Sean Christophersond468d942020-07-15 20:41:20 -07003043static int vmx_get_max_tdp_level(void)
Sean Christopherson0047fca2020-05-01 21:32:33 -07003044{
Sean Christophersond468d942020-07-15 20:41:20 -07003045 if (cpu_has_vmx_ept_5levels())
Sean Christopherson0047fca2020-05-01 21:32:33 -07003046 return 5;
3047 return 4;
3048}
3049
Sean Christopherson2a40b902020-07-15 20:41:18 -07003050u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa,
3051 int root_level)
Sheng Yang14394422008-04-28 12:24:45 +08003052{
Yu Zhang855feb62017-08-24 20:27:55 +08003053 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003054
Sean Christopherson2a40b902020-07-15 20:41:18 -07003055 eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003056
Peter Feiner995f00a2017-06-30 17:26:32 -07003057 if (enable_ept_ad_bits &&
3058 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003059 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003060 eptp |= (root_hpa & PAGE_MASK);
3061
3062 return eptp;
3063}
3064
Sean Christopherson2a40b902020-07-15 20:41:18 -07003065static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long pgd,
3066 int pgd_level)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003067{
Tianyu Lan877ad952018-07-19 08:40:23 +00003068 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003069 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003070 unsigned long guest_cr3;
3071 u64 eptp;
3072
Avi Kivity089d0342009-03-23 18:26:32 +02003073 if (enable_ept) {
Sean Christopherson2a40b902020-07-15 20:41:18 -07003074 eptp = construct_eptp(vcpu, pgd, pgd_level);
Sheng Yang14394422008-04-28 12:24:45 +08003075 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003076
Sean Christophersonafaf0b22020-03-21 13:26:00 -07003077 if (kvm_x86_ops.tlb_remote_flush) {
Tianyu Lan877ad952018-07-19 08:40:23 +00003078 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3079 to_vmx(vcpu)->ept_pointer = eptp;
3080 to_kvm_vmx(kvm)->ept_pointers_match
3081 = EPT_POINTERS_CHECK;
3082 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3083 }
3084
Paolo Bonzinidf7e0682020-05-20 08:37:37 -04003085 if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003086 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003087 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3088 guest_cr3 = vcpu->arch.cr3;
3089 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3090 update_guest_cr3 = false;
Peter Shier43fea4e2020-08-20 16:05:45 -07003091 vmx_ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003092 } else {
3093 guest_cr3 = pgd;
Sheng Yang14394422008-04-28 12:24:45 +08003094 }
3095
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003096 if (update_guest_cr3)
3097 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098}
3099
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003100int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003102 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003103 /*
3104 * Pass through host's Machine Check Enable value to hw_cr4, which
3105 * is in force while we are in guest mode. Do not let guests control
3106 * this bit, even if host CR4.MCE == 0.
3107 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003108 unsigned long hw_cr4;
3109
3110 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003111 if (is_unrestricted_guest(vcpu))
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003112 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003113 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003114 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3115 else
3116 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003117
Sean Christopherson64f7a112018-04-30 10:01:06 -07003118 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3119 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003120 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003121 hw_cr4 &= ~X86_CR4_UMIP;
3122 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003123 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3124 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3125 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003126 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003127
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003128 if (cr4 & X86_CR4_VMXE) {
3129 /*
3130 * To use VMXON (and later other VMX instructions), a guest
3131 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3132 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003133 * is here. We operate under the default treatment of SMM,
3134 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003135 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003136 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003137 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003138 }
David Matlack38991522016-11-29 18:14:08 -08003139
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003140 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003141 return 1;
3142
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003143 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003144 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003145
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003146 if (!is_unrestricted_guest(vcpu)) {
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003147 if (enable_ept) {
3148 if (!is_paging(vcpu)) {
3149 hw_cr4 &= ~X86_CR4_PAE;
3150 hw_cr4 |= X86_CR4_PSE;
3151 } else if (!(cr4 & X86_CR4_PAE)) {
3152 hw_cr4 &= ~X86_CR4_PAE;
3153 }
3154 }
3155
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003156 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003157 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3158 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3159 * to be manually disabled when guest switches to non-paging
3160 * mode.
3161 *
3162 * If !enable_unrestricted_guest, the CPU is always running
3163 * with CR0.PG=1 and CR4 needs to be modified.
3164 * If enable_unrestricted_guest, the CPU automatically
3165 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003166 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003167 if (!is_paging(vcpu))
3168 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3169 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003170
Sheng Yang14394422008-04-28 12:24:45 +08003171 vmcs_writel(CR4_READ_SHADOW, cr4);
3172 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003173 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003174}
3175
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003176void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177{
Avi Kivitya9179492011-01-03 14:28:52 +02003178 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003179 u32 ar;
3180
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003181 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003182 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003183 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003184 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003185 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003186 var->base = vmx_read_guest_seg_base(vmx, seg);
3187 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3188 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003189 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003190 var->base = vmx_read_guest_seg_base(vmx, seg);
3191 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3192 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3193 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003194 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003195 var->type = ar & 15;
3196 var->s = (ar >> 4) & 1;
3197 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003198 /*
3199 * Some userspaces do not preserve unusable property. Since usable
3200 * segment has to be present according to VMX spec we can use present
3201 * property to amend userspace bug by making unusable segment always
3202 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3203 * segment as unusable.
3204 */
3205 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206 var->avl = (ar >> 12) & 1;
3207 var->l = (ar >> 13) & 1;
3208 var->db = (ar >> 14) & 1;
3209 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210}
3211
Avi Kivitya9179492011-01-03 14:28:52 +02003212static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3213{
Avi Kivitya9179492011-01-03 14:28:52 +02003214 struct kvm_segment s;
3215
3216 if (to_vmx(vcpu)->rmode.vm86_active) {
3217 vmx_get_segment(vcpu, &s, seg);
3218 return s.base;
3219 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003220 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003221}
3222
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003223int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003224{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003225 struct vcpu_vmx *vmx = to_vmx(vcpu);
3226
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003227 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003228 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003229 else {
3230 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003231 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003232 }
Avi Kivity69c73022011-03-07 15:26:44 +02003233}
3234
Avi Kivity653e3102007-05-07 10:55:37 +03003235static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 u32 ar;
3238
Avi Kivityf0495f92012-06-07 17:06:10 +03003239 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240 ar = 1 << 16;
3241 else {
3242 ar = var->type & 15;
3243 ar |= (var->s & 1) << 4;
3244 ar |= (var->dpl & 3) << 5;
3245 ar |= (var->present & 1) << 7;
3246 ar |= (var->avl & 1) << 12;
3247 ar |= (var->l & 1) << 13;
3248 ar |= (var->db & 1) << 14;
3249 ar |= (var->g & 1) << 15;
3250 }
Avi Kivity653e3102007-05-07 10:55:37 +03003251
3252 return ar;
3253}
3254
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003255void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003256{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003257 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003258 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003259
Avi Kivity2fb92db2011-04-27 19:42:18 +03003260 vmx_segment_cache_clear(vmx);
3261
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003262 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3263 vmx->rmode.segs[seg] = *var;
3264 if (seg == VCPU_SREG_TR)
3265 vmcs_write16(sf->selector, var->selector);
3266 else if (var->s)
3267 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003268 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003269 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003270
Avi Kivity653e3102007-05-07 10:55:37 +03003271 vmcs_writel(sf->base, var->base);
3272 vmcs_write32(sf->limit, var->limit);
3273 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003274
3275 /*
3276 * Fix the "Accessed" bit in AR field of segment registers for older
3277 * qemu binaries.
3278 * IA32 arch specifies that at the time of processor reset the
3279 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003280 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003281 * state vmexit when "unrestricted guest" mode is turned on.
3282 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3283 * tree. Newer qemu binaries with that qemu fix would not need this
3284 * kvm hack.
3285 */
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003286 if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003287 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003288
Gleb Natapovf924d662012-12-12 19:10:55 +02003289 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003290
3291out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003292 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293}
3294
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3296{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003297 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298
3299 *db = (ar >> 14) & 1;
3300 *l = (ar >> 13) & 1;
3301}
3302
Gleb Natapov89a27f42010-02-16 10:51:48 +02003303static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003305 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3306 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307}
3308
Gleb Natapov89a27f42010-02-16 10:51:48 +02003309static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003311 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3312 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313}
3314
Gleb Natapov89a27f42010-02-16 10:51:48 +02003315static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003317 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3318 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319}
3320
Gleb Natapov89a27f42010-02-16 10:51:48 +02003321static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003323 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3324 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325}
3326
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003327static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3328{
3329 struct kvm_segment var;
3330 u32 ar;
3331
3332 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003333 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003334 if (seg == VCPU_SREG_CS)
3335 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003336 ar = vmx_segment_access_rights(&var);
3337
3338 if (var.base != (var.selector << 4))
3339 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003340 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003341 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003342 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003343 return false;
3344
3345 return true;
3346}
3347
3348static bool code_segment_valid(struct kvm_vcpu *vcpu)
3349{
3350 struct kvm_segment cs;
3351 unsigned int cs_rpl;
3352
3353 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003354 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003355
Avi Kivity1872a3f2009-01-04 23:26:52 +02003356 if (cs.unusable)
3357 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003358 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003359 return false;
3360 if (!cs.s)
3361 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003362 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003363 if (cs.dpl > cs_rpl)
3364 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003365 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003366 if (cs.dpl != cs_rpl)
3367 return false;
3368 }
3369 if (!cs.present)
3370 return false;
3371
3372 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3373 return true;
3374}
3375
3376static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3377{
3378 struct kvm_segment ss;
3379 unsigned int ss_rpl;
3380
3381 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003382 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003383
Avi Kivity1872a3f2009-01-04 23:26:52 +02003384 if (ss.unusable)
3385 return true;
3386 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003387 return false;
3388 if (!ss.s)
3389 return false;
3390 if (ss.dpl != ss_rpl) /* DPL != RPL */
3391 return false;
3392 if (!ss.present)
3393 return false;
3394
3395 return true;
3396}
3397
3398static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3399{
3400 struct kvm_segment var;
3401 unsigned int rpl;
3402
3403 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003404 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003405
Avi Kivity1872a3f2009-01-04 23:26:52 +02003406 if (var.unusable)
3407 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003408 if (!var.s)
3409 return false;
3410 if (!var.present)
3411 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003412 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003413 if (var.dpl < rpl) /* DPL < RPL */
3414 return false;
3415 }
3416
3417 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3418 * rights flags
3419 */
3420 return true;
3421}
3422
3423static bool tr_valid(struct kvm_vcpu *vcpu)
3424{
3425 struct kvm_segment tr;
3426
3427 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3428
Avi Kivity1872a3f2009-01-04 23:26:52 +02003429 if (tr.unusable)
3430 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003431 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003432 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003433 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003434 return false;
3435 if (!tr.present)
3436 return false;
3437
3438 return true;
3439}
3440
3441static bool ldtr_valid(struct kvm_vcpu *vcpu)
3442{
3443 struct kvm_segment ldtr;
3444
3445 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3446
Avi Kivity1872a3f2009-01-04 23:26:52 +02003447 if (ldtr.unusable)
3448 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003449 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003450 return false;
3451 if (ldtr.type != 2)
3452 return false;
3453 if (!ldtr.present)
3454 return false;
3455
3456 return true;
3457}
3458
3459static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3460{
3461 struct kvm_segment cs, ss;
3462
3463 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3464 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3465
Nadav Amitb32a9912015-03-29 16:33:04 +03003466 return ((cs.selector & SEGMENT_RPL_MASK) ==
3467 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003468}
3469
3470/*
3471 * Check if guest state is valid. Returns true if valid, false if
3472 * not.
3473 * We assume that registers are always usable
3474 */
3475static bool guest_state_valid(struct kvm_vcpu *vcpu)
3476{
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003477 if (is_unrestricted_guest(vcpu))
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003478 return true;
3479
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003480 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003481 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003482 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3483 return false;
3484 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3485 return false;
3486 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3487 return false;
3488 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3489 return false;
3490 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3491 return false;
3492 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3493 return false;
3494 } else {
3495 /* protected mode guest state checks */
3496 if (!cs_ss_rpl_check(vcpu))
3497 return false;
3498 if (!code_segment_valid(vcpu))
3499 return false;
3500 if (!stack_segment_valid(vcpu))
3501 return false;
3502 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3503 return false;
3504 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3505 return false;
3506 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3507 return false;
3508 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3509 return false;
3510 if (!tr_valid(vcpu))
3511 return false;
3512 if (!ldtr_valid(vcpu))
3513 return false;
3514 }
3515 /* TODO:
3516 * - Add checks on RIP
3517 * - Add checks on RFLAGS
3518 */
3519
3520 return true;
3521}
3522
Mike Dayd77c26f2007-10-08 09:02:08 -04003523static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003525 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003526 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003527 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003529 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003530 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003531 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3532 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003533 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003534 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003535 r = kvm_write_guest_page(kvm, fn++, &data,
3536 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003537 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003538 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003539 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3540 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003541 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003542 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3543 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003544 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003545 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003546 r = kvm_write_guest_page(kvm, fn, &data,
3547 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3548 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003549out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003550 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003551 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552}
3553
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003554static int init_rmode_identity_map(struct kvm *kvm)
3555{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003556 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003557 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003558 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003559 u32 tmp;
3560
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003561 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003562 mutex_lock(&kvm->slots_lock);
3563
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003564 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003565 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003566
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003567 if (!kvm_vmx->ept_identity_map_addr)
3568 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3569 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003570
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003571 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003572 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003573 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003574 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003575
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003576 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3577 if (r < 0)
3578 goto out;
3579 /* Set up identity-mapping pagetable for EPT in real mode */
3580 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3581 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3582 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3583 r = kvm_write_guest_page(kvm, identity_map_pfn,
3584 &tmp, i * sizeof(tmp), sizeof(tmp));
3585 if (r < 0)
3586 goto out;
3587 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003588 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003589
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003590out:
Tang Chena255d472014-09-16 18:41:58 +08003591 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003592 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003593}
3594
Avi Kivity6aa8b732006-12-10 02:21:36 -08003595static void seg_setup(int seg)
3596{
Mathias Krause772e0312012-08-30 01:30:19 +02003597 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003598 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003599
3600 vmcs_write16(sf->selector, 0);
3601 vmcs_writel(sf->base, 0);
3602 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003603 ar = 0x93;
3604 if (seg == VCPU_SREG_CS)
3605 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003606
3607 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003608}
3609
Sheng Yangf78e0e22007-10-29 09:40:42 +08003610static int alloc_apic_access_page(struct kvm *kvm)
3611{
Xiao Guangrong44841412012-09-07 14:14:20 +08003612 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003613 int r = 0;
3614
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003615 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003616 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003617 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003618 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3619 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003620 if (r)
3621 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003622
Tang Chen73a6d942014-09-11 13:38:00 +08003623 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003624 if (is_error_page(page)) {
3625 r = -EFAULT;
3626 goto out;
3627 }
3628
Tang Chenc24ae0d2014-09-24 15:57:58 +08003629 /*
3630 * Do not pin the page in memory, so that memory hot-unplug
3631 * is able to migrate it.
3632 */
3633 put_page(page);
3634 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003635out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003636 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003637 return r;
3638}
3639
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003640int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003641{
3642 int vpid;
3643
Avi Kivity919818a2009-03-23 18:01:29 +02003644 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003645 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003646 spin_lock(&vmx_vpid_lock);
3647 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003648 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003649 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003650 else
3651 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003652 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003653 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003654}
3655
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003656void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003657{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003658 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003659 return;
3660 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003661 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003662 spin_unlock(&vmx_vpid_lock);
3663}
3664
Yi Wang1e4329ee2018-11-08 11:22:21 +08003665static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003666 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003667{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003668 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003669
3670 if (!cpu_has_vmx_msr_bitmap())
3671 return;
3672
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003673 if (static_branch_unlikely(&enable_evmcs))
3674 evmcs_touch_msr_bitmap();
3675
Sheng Yang25c5f222008-03-28 13:18:56 +08003676 /*
3677 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3678 * have the write-low and read-high bitmap offsets the wrong way round.
3679 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3680 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003681 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003682 if (type & MSR_TYPE_R)
3683 /* read-low */
3684 __clear_bit(msr, msr_bitmap + 0x000 / f);
3685
3686 if (type & MSR_TYPE_W)
3687 /* write-low */
3688 __clear_bit(msr, msr_bitmap + 0x800 / f);
3689
Sheng Yang25c5f222008-03-28 13:18:56 +08003690 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3691 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003692 if (type & MSR_TYPE_R)
3693 /* read-high */
3694 __clear_bit(msr, msr_bitmap + 0x400 / f);
3695
3696 if (type & MSR_TYPE_W)
3697 /* write-high */
3698 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3699
3700 }
3701}
3702
Yi Wang1e4329ee2018-11-08 11:22:21 +08003703static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003704 u32 msr, int type)
3705{
3706 int f = sizeof(unsigned long);
3707
3708 if (!cpu_has_vmx_msr_bitmap())
3709 return;
3710
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003711 if (static_branch_unlikely(&enable_evmcs))
3712 evmcs_touch_msr_bitmap();
3713
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003714 /*
3715 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3716 * have the write-low and read-high bitmap offsets the wrong way round.
3717 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3718 */
3719 if (msr <= 0x1fff) {
3720 if (type & MSR_TYPE_R)
3721 /* read-low */
3722 __set_bit(msr, msr_bitmap + 0x000 / f);
3723
3724 if (type & MSR_TYPE_W)
3725 /* write-low */
3726 __set_bit(msr, msr_bitmap + 0x800 / f);
3727
3728 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3729 msr &= 0x1fff;
3730 if (type & MSR_TYPE_R)
3731 /* read-high */
3732 __set_bit(msr, msr_bitmap + 0x400 / f);
3733
3734 if (type & MSR_TYPE_W)
3735 /* write-high */
3736 __set_bit(msr, msr_bitmap + 0xc00 / f);
3737
3738 }
3739}
3740
Yi Wang1e4329ee2018-11-08 11:22:21 +08003741static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003742 u32 msr, int type, bool value)
3743{
3744 if (value)
3745 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3746 else
3747 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3748}
3749
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003750static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003751{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003752 u8 mode = 0;
3753
3754 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003755 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003756 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3757 mode |= MSR_BITMAP_MODE_X2APIC;
3758 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3759 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3760 }
3761
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003762 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003763}
3764
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003765static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3766 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003767{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003768 int msr;
3769
3770 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3771 unsigned word = msr / BITS_PER_LONG;
3772 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3773 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003774 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003775
3776 if (mode & MSR_BITMAP_MODE_X2APIC) {
3777 /*
3778 * TPR reads and writes can be virtualized even if virtual interrupt
3779 * delivery is not in use.
3780 */
3781 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3782 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3783 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3784 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3785 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3786 }
3787 }
3788}
3789
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003790void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003791{
3792 struct vcpu_vmx *vmx = to_vmx(vcpu);
3793 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3794 u8 mode = vmx_msr_bitmap_mode(vcpu);
3795 u8 changed = mode ^ vmx->msr_bitmap_mode;
3796
3797 if (!changed)
3798 return;
3799
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003800 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3801 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3802
3803 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003804}
3805
Chao Pengb08c2892018-10-24 16:05:15 +08003806void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3807{
3808 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3809 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3810 u32 i;
3811
3812 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3813 MSR_TYPE_RW, flag);
3814 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3815 MSR_TYPE_RW, flag);
3816 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3817 MSR_TYPE_RW, flag);
3818 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3819 MSR_TYPE_RW, flag);
3820 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3821 vmx_set_intercept_for_msr(msr_bitmap,
3822 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3823 vmx_set_intercept_for_msr(msr_bitmap,
3824 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3825 }
3826}
3827
Liran Alone6c67d82018-09-04 10:56:52 +03003828static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3829{
3830 struct vcpu_vmx *vmx = to_vmx(vcpu);
3831 void *vapic_page;
3832 u32 vppr;
3833 int rvi;
3834
3835 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3836 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003837 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003838 return false;
3839
Paolo Bonzini7e712682018-10-03 13:44:26 +02003840 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003841
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003842 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003843 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003844
3845 return ((rvi & 0xf0) > (vppr & 0xf0));
3846}
3847
Wincy Van06a55242017-04-28 13:13:59 +08003848static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3849 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003850{
3851#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003852 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3853
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003854 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003855 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003856 * The vector of interrupt to be delivered to vcpu had
3857 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003858 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003859 * Following cases will be reached in this block, and
3860 * we always send a notification event in all cases as
3861 * explained below.
3862 *
3863 * Case 1: vcpu keeps in non-root mode. Sending a
3864 * notification event posts the interrupt to vcpu.
3865 *
3866 * Case 2: vcpu exits to root mode and is still
3867 * runnable. PIR will be synced to vIRR before the
3868 * next vcpu entry. Sending a notification event in
3869 * this case has no effect, as vcpu is not in root
3870 * mode.
3871 *
3872 * Case 3: vcpu exits to root mode and is blocked.
3873 * vcpu_block() has already synced PIR to vIRR and
3874 * never blocks vcpu if vIRR is not cleared. Therefore,
3875 * a blocked vcpu here does not wait for any requested
3876 * interrupts in PIR, and sending a notification event
3877 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003878 */
Feng Wu28b835d2015-09-18 22:29:54 +08003879
Wincy Van06a55242017-04-28 13:13:59 +08003880 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003881 return true;
3882 }
3883#endif
3884 return false;
3885}
3886
Wincy Van705699a2015-02-03 23:58:17 +08003887static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3888 int vector)
3889{
3890 struct vcpu_vmx *vmx = to_vmx(vcpu);
3891
3892 if (is_guest_mode(vcpu) &&
3893 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003894 /*
3895 * If a posted intr is not recognized by hardware,
3896 * we will accomplish it in the next vmentry.
3897 */
3898 vmx->nested.pi_pending = true;
3899 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003900 /* the PIR and ON have been set by L1. */
3901 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3902 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003903 return 0;
3904 }
3905 return -1;
3906}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003907/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003908 * Send interrupt to vcpu via posted interrupt way.
3909 * 1. If target vcpu is running(non-root mode), send posted interrupt
3910 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3911 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3912 * interrupt from PIR in next vmentry.
3913 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003914static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003915{
3916 struct vcpu_vmx *vmx = to_vmx(vcpu);
3917 int r;
3918
Wincy Van705699a2015-02-03 23:58:17 +08003919 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3920 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003921 return 0;
3922
3923 if (!vcpu->arch.apicv_active)
3924 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003925
Yang Zhanga20ed542013-04-11 19:25:15 +08003926 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003927 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003928
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003929 /* If a previous notification has sent the IPI, nothing to do. */
3930 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003931 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003932
Wanpeng Li379a3c82020-04-28 14:23:27 +08003933 if (vcpu != kvm_get_running_vcpu() &&
3934 !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003935 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003936
3937 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003938}
3939
Avi Kivity6aa8b732006-12-10 02:21:36 -08003940/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003941 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3942 * will not change in the lifetime of the guest.
3943 * Note that host-state that does change is set elsewhere. E.g., host-state
3944 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3945 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003946void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003947{
3948 u32 low32, high32;
3949 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003950 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003951
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003952 cr0 = read_cr0();
3953 WARN_ON(cr0 & X86_CR0_TS);
3954 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003955
3956 /*
3957 * Save the most likely value for this task's CR3 in the VMCS.
3958 * We can't use __get_current_cr3_fast() because we're not atomic.
3959 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003960 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003961 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003962 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003963
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003964 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003965 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003966 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003967 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003968
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003969 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003970#ifdef CONFIG_X86_64
3971 /*
3972 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003973 * vmx_prepare_switch_to_host(), in case userspace uses
3974 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003975 */
3976 vmcs_write16(HOST_DS_SELECTOR, 0);
3977 vmcs_write16(HOST_ES_SELECTOR, 0);
3978#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003979 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3980 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003981#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003982 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3983 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3984
Sean Christopherson23420802019-04-19 22:50:57 -07003985 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003986
Sean Christopherson453eafb2018-12-20 12:25:17 -08003987 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003988
3989 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3990 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3991 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3992 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3993
3994 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3995 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3996 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3997 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003998
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003999 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004000 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004001}
4002
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004003void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004004{
Sean Christophersonfa71e952020-07-02 21:04:22 -07004005 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS;
4006 if (!enable_ept)
4007 vmx->vcpu.arch.cr4_guest_owned_bits &= ~X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004008 if (is_guest_mode(&vmx->vcpu))
4009 vmx->vcpu.arch.cr4_guest_owned_bits &=
4010 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004011 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4012}
4013
Sean Christophersonc075c3e2019-05-07 12:17:53 -07004014u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004015{
4016 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4017
Andrey Smetanind62caab2015-11-10 15:36:33 +03004018 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004019 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004020
4021 if (!enable_vnmi)
4022 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4023
Sean Christopherson804939e2019-05-07 12:18:05 -07004024 if (!enable_preemption_timer)
4025 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4026
Yang Zhang01e439b2013-04-11 19:25:12 +08004027 return pin_based_exec_ctrl;
4028}
4029
Andrey Smetanind62caab2015-11-10 15:36:33 +03004030static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4031{
4032 struct vcpu_vmx *vmx = to_vmx(vcpu);
4033
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004034 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004035 if (cpu_has_secondary_exec_ctrls()) {
4036 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004037 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004038 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4039 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4040 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004041 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004042 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4043 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4044 }
4045
4046 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004047 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004048}
4049
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004050u32 vmx_exec_control(struct vcpu_vmx *vmx)
4051{
4052 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4053
4054 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4055 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4056
4057 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4058 exec_control &= ~CPU_BASED_TPR_SHADOW;
4059#ifdef CONFIG_X86_64
4060 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4061 CPU_BASED_CR8_LOAD_EXITING;
4062#endif
4063 }
4064 if (!enable_ept)
4065 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4066 CPU_BASED_CR3_LOAD_EXITING |
4067 CPU_BASED_INVLPG_EXITING;
4068 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4069 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4070 CPU_BASED_MONITOR_EXITING);
4071 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4072 exec_control &= ~CPU_BASED_HLT_EXITING;
4073 return exec_control;
4074}
4075
4076
Paolo Bonzini80154d72017-08-24 13:55:35 +02004077static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004078{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004079 struct kvm_vcpu *vcpu = &vmx->vcpu;
4080
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004081 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004082
Sean Christopherson2ef76192020-03-02 15:56:22 -08004083 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004084 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004085 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004086 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4087 if (vmx->vpid == 0)
4088 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4089 if (!enable_ept) {
4090 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4091 enable_unrestricted_guest = 0;
4092 }
4093 if (!enable_unrestricted_guest)
4094 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004095 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004096 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004097 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004098 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4099 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004100 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004101
4102 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4103 * in vmx_set_cr4. */
4104 exec_control &= ~SECONDARY_EXEC_DESC;
4105
Abel Gordonabc4fc52013-04-18 14:35:25 +03004106 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4107 (handle_vmptrld).
4108 We can NOT enable shadow_vmcs here because we don't have yet
4109 a current VMCS12
4110 */
4111 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004112
4113 if (!enable_pml)
4114 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004115
Paolo Bonzini3db13482017-08-24 14:48:03 +02004116 if (vmx_xsaves_supported()) {
4117 /* Exposing XSAVES only when XSAVE is exposed */
4118 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004119 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004120 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4121 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4122
Aaron Lewis72041602019-10-21 16:30:20 -07004123 vcpu->arch.xsaves_enabled = xsaves_enabled;
4124
Paolo Bonzini3db13482017-08-24 14:48:03 +02004125 if (!xsaves_enabled)
4126 exec_control &= ~SECONDARY_EXEC_XSAVES;
4127
4128 if (nested) {
4129 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004130 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004131 SECONDARY_EXEC_XSAVES;
4132 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004133 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004134 ~SECONDARY_EXEC_XSAVES;
4135 }
4136 }
4137
Sean Christophersona7a200e2020-03-02 15:56:58 -08004138 if (cpu_has_vmx_rdtscp()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004139 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4140 if (!rdtscp_enabled)
4141 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4142
4143 if (nested) {
4144 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004145 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004146 SECONDARY_EXEC_RDTSCP;
4147 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004148 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004149 ~SECONDARY_EXEC_RDTSCP;
4150 }
4151 }
4152
Sean Christopherson5ffec6f2020-03-02 15:56:34 -08004153 if (cpu_has_vmx_invpcid()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004154 /* Exposing INVPCID only when PCID is exposed */
4155 bool invpcid_enabled =
4156 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4157 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4158
4159 if (!invpcid_enabled) {
4160 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4161 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4162 }
4163
4164 if (nested) {
4165 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004166 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004167 SECONDARY_EXEC_ENABLE_INVPCID;
4168 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004169 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004170 ~SECONDARY_EXEC_ENABLE_INVPCID;
4171 }
4172 }
4173
Jim Mattson45ec3682017-08-23 16:32:04 -07004174 if (vmx_rdrand_supported()) {
4175 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4176 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004177 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004178
4179 if (nested) {
4180 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004181 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004182 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004183 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004184 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004185 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004186 }
4187 }
4188
Jim Mattson75f4fc82017-08-23 16:32:03 -07004189 if (vmx_rdseed_supported()) {
4190 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4191 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004192 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004193
4194 if (nested) {
4195 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004196 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004197 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004198 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004199 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004200 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004201 }
4202 }
4203
Tao Xue69e72fa2019-07-16 14:55:49 +08004204 if (vmx_waitpkg_supported()) {
4205 bool waitpkg_enabled =
4206 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4207
4208 if (!waitpkg_enabled)
4209 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4210
4211 if (nested) {
4212 if (waitpkg_enabled)
4213 vmx->nested.msrs.secondary_ctls_high |=
4214 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4215 else
4216 vmx->nested.msrs.secondary_ctls_high &=
4217 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4218 }
4219 }
4220
Paolo Bonzini80154d72017-08-24 13:55:35 +02004221 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004222}
4223
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004224static void ept_set_mmio_spte_mask(void)
4225{
4226 /*
4227 * EPT Misconfigurations can be generated if the value of bits 2:0
4228 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004229 */
Paolo Bonzinie7581ca2020-05-19 05:04:49 -04004230 kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004231}
4232
Wanpeng Lif53cd632014-12-02 19:14:58 +08004233#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234
Sean Christopherson944c3462018-12-03 13:53:09 -08004235/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004236 * Noting that the initialization of Guest-state Area of VMCS is in
4237 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004238 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004239static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004240{
Sean Christopherson944c3462018-12-03 13:53:09 -08004241 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004242 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004243
Sheng Yang25c5f222008-03-28 13:18:56 +08004244 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004245 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004246
Avi Kivity6aa8b732006-12-10 02:21:36 -08004247 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4248
Avi Kivity6aa8b732006-12-10 02:21:36 -08004249 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004250 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004251
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004252 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004253
Dan Williamsdfa169b2016-06-02 11:17:24 -07004254 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004255 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004256 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004257 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004258
Andrey Smetanind62caab2015-11-10 15:36:33 +03004259 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004260 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4261 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4262 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4263 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4264
4265 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004266
Li RongQing0bcf2612015-12-03 13:29:34 +08004267 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004268 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004269 }
4270
Wanpeng Lib31c1142018-03-12 04:53:04 -07004271 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004272 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004273 vmx->ple_window = ple_window;
4274 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004275 }
4276
Xiao Guangrongc3707952011-07-12 03:28:04 +08004277 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4278 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004279 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4280
Avi Kivity9581d442010-10-19 16:46:55 +02004281 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4282 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004283 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004284 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4285 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004286
Bandan Das2a499e42017-08-03 15:54:41 -04004287 if (cpu_has_vmx_vmfunc())
4288 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4289
Eddie Dong2cc51562007-05-21 07:28:09 +03004290 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4291 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004292 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004293 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004294 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004295
Radim Krčmář74545702015-04-27 15:11:25 +02004296 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4297 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004298
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004299 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004300
4301 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004302 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004303
Sean Christophersonfa71e952020-07-02 21:04:22 -07004304 vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
4305 vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004306
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004307 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004308
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004309 if (vmx->vpid != 0)
4310 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4311
Wanpeng Lif53cd632014-12-02 19:14:58 +08004312 if (vmx_xsaves_supported())
4313 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4314
Peter Feiner4e595162016-07-07 14:49:58 -07004315 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004316 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4317 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4318 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004319
4320 if (cpu_has_vmx_encls_vmexit())
4321 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004322
Sean Christopherson2ef76192020-03-02 15:56:22 -08004323 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004324 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4325 /* Bit[6~0] are forced to 1, writes are ignored. */
4326 vmx->pt_desc.guest.output_mask = 0x7F;
4327 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4328 }
Paolo Bonzini8c4182b2020-07-10 17:48:10 +02004329
4330 /*
4331 * If EPT is enabled, #PF is only trapped if MAXPHYADDR is mismatched
4332 * between guest and host. In that case we only care about present
4333 * faults.
4334 */
4335 if (enable_ept) {
4336 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, PFERR_PRESENT_MASK);
4337 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, PFERR_PRESENT_MASK);
4338 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004339}
4340
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004341static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004342{
4343 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004344 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004345 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004346
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004347 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004348 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004349
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004350 vmx->msr_ia32_umwait_control = 0;
4351
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004352 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004353 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004354 kvm_set_cr8(vcpu, 0);
4355
4356 if (!init_event) {
4357 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4358 MSR_IA32_APICBASE_ENABLE;
4359 if (kvm_vcpu_is_reset_bsp(vcpu))
4360 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4361 apic_base_msr.host_initiated = true;
4362 kvm_set_apic_base(vcpu, &apic_base_msr);
4363 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004364
Avi Kivity2fb92db2011-04-27 19:42:18 +03004365 vmx_segment_cache_clear(vmx);
4366
Avi Kivity5706be02008-08-20 15:07:31 +03004367 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004368 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004369 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004370
4371 seg_setup(VCPU_SREG_DS);
4372 seg_setup(VCPU_SREG_ES);
4373 seg_setup(VCPU_SREG_FS);
4374 seg_setup(VCPU_SREG_GS);
4375 seg_setup(VCPU_SREG_SS);
4376
4377 vmcs_write16(GUEST_TR_SELECTOR, 0);
4378 vmcs_writel(GUEST_TR_BASE, 0);
4379 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4380 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4381
4382 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4383 vmcs_writel(GUEST_LDTR_BASE, 0);
4384 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4385 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4386
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004387 if (!init_event) {
4388 vmcs_write32(GUEST_SYSENTER_CS, 0);
4389 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4390 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4391 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4392 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004393
Wanpeng Lic37c2872017-11-20 14:52:21 -08004394 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004395 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004396
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004397 vmcs_writel(GUEST_GDTR_BASE, 0);
4398 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4399
4400 vmcs_writel(GUEST_IDTR_BASE, 0);
4401 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4402
Anthony Liguori443381a2010-12-06 10:53:38 -06004403 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004404 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004405 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004406 if (kvm_mpx_supported())
4407 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004408
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004409 setup_msrs(vmx);
4410
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4412
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004413 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004414 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004415 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004416 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004417 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004418 vmcs_write32(TPR_THRESHOLD, 0);
4419 }
4420
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004421 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004422
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004423 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004424 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004425 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004426 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004427 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004428
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004429 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004431 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004432 if (init_event)
4433 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004434}
4435
Jan Kiszkac9a79532014-03-07 20:03:15 +01004436static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004437{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004438 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004439}
4440
Jan Kiszkac9a79532014-03-07 20:03:15 +01004441static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004442{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004443 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004444 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004445 enable_irq_window(vcpu);
4446 return;
4447 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004448
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004449 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004450}
4451
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004452static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004453{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004454 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004455 uint32_t intr;
4456 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004457
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004458 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004459
Avi Kivityfa89a812008-09-01 15:57:51 +03004460 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004461 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004462 int inc_eip = 0;
4463 if (vcpu->arch.interrupt.soft)
4464 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004465 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004466 return;
4467 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004468 intr = irq | INTR_INFO_VALID_MASK;
4469 if (vcpu->arch.interrupt.soft) {
4470 intr |= INTR_TYPE_SOFT_INTR;
4471 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4472 vmx->vcpu.arch.event_exit_inst_len);
4473 } else
4474 intr |= INTR_TYPE_EXT_INTR;
4475 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004476
4477 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004478}
4479
Sheng Yangf08864b2008-05-15 18:23:25 +08004480static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4481{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004482 struct vcpu_vmx *vmx = to_vmx(vcpu);
4483
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004484 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004485 /*
4486 * Tracking the NMI-blocked state in software is built upon
4487 * finding the next open IRQ window. This, in turn, depends on
4488 * well-behaving guests: They have to keep IRQs disabled at
4489 * least as long as the NMI handler runs. Otherwise we may
4490 * cause NMI nesting, maybe breaking the guest. But as this is
4491 * highly unlikely, we can live with the residual risk.
4492 */
4493 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4494 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4495 }
4496
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004497 ++vcpu->stat.nmi_injections;
4498 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004499
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004500 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004501 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004502 return;
4503 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004504
Sheng Yangf08864b2008-05-15 18:23:25 +08004505 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4506 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004507
4508 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004509}
4510
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004511bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004512{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004513 struct vcpu_vmx *vmx = to_vmx(vcpu);
4514 bool masked;
4515
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004516 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004517 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004518 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004519 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004520 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4521 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4522 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004523}
4524
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004525void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004526{
4527 struct vcpu_vmx *vmx = to_vmx(vcpu);
4528
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004529 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004530 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4531 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4532 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4533 }
4534 } else {
4535 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4536 if (masked)
4537 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4538 GUEST_INTR_STATE_NMI);
4539 else
4540 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4541 GUEST_INTR_STATE_NMI);
4542 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004543}
4544
Sean Christopherson1b660b62020-04-22 19:25:44 -07004545bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4546{
4547 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4548 return false;
4549
4550 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4551 return true;
4552
4553 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4554 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4555 GUEST_INTR_STATE_NMI));
4556}
4557
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004558static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004559{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004560 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004561 return -EBUSY;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004562
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004563 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4564 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004565 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004566
Sean Christopherson1b660b62020-04-22 19:25:44 -07004567 return !vmx_nmi_blocked(vcpu);
4568}
Sean Christopherson429ab572020-04-22 19:25:42 -07004569
Sean Christopherson1b660b62020-04-22 19:25:44 -07004570bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4571{
4572 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004573 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004574
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004575 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004576 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4577 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004578}
4579
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004580static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004581{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004582 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004583 return -EBUSY;
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004584
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004585 /*
4586 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4587 * e.g. if the IRQ arrived asynchronously after checking nested events.
4588 */
4589 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004590 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004591
Sean Christopherson1b660b62020-04-22 19:25:44 -07004592 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004593}
4594
Izik Eiduscbc94022007-10-25 00:29:55 +02004595static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4596{
4597 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004598
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004599 if (enable_unrestricted_guest)
4600 return 0;
4601
Peter Xu6a3c6232020-01-09 09:57:16 -05004602 mutex_lock(&kvm->slots_lock);
4603 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4604 PAGE_SIZE * 3);
4605 mutex_unlock(&kvm->slots_lock);
4606
Izik Eiduscbc94022007-10-25 00:29:55 +02004607 if (ret)
4608 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004609 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004610 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004611}
4612
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004613static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4614{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004615 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004616 return 0;
4617}
4618
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004619static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004620{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004621 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004622 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004623 /*
4624 * Update instruction length as we may reinject the exception
4625 * from user space while in guest debugging mode.
4626 */
4627 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4628 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004629 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004630 return false;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004631 fallthrough;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004632 case DB_VECTOR:
Miaohe Lina8cfbae2020-02-19 10:45:48 +08004633 return !(vcpu->guest_debug &
4634 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004635 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004636 case OF_VECTOR:
4637 case BR_VECTOR:
4638 case UD_VECTOR:
4639 case DF_VECTOR:
4640 case SS_VECTOR:
4641 case GP_VECTOR:
4642 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004643 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004644 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004645 return false;
4646}
4647
4648static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4649 int vec, u32 err_code)
4650{
4651 /*
4652 * Instruction with address size override prefix opcode 0x67
4653 * Cause the #SS fault with 0 error code in VM86 mode.
4654 */
4655 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004656 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004657 if (vcpu->arch.halt_request) {
4658 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004659 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004660 }
4661 return 1;
4662 }
4663 return 0;
4664 }
4665
4666 /*
4667 * Forward all other exceptions that are valid in real mode.
4668 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4669 * the required debugging infrastructure rework.
4670 */
4671 kvm_queue_exception(vcpu, vec);
4672 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004673}
4674
Andi Kleena0861c02009-06-08 17:37:09 +08004675/*
4676 * Trigger machine check on the host. We assume all the MSRs are already set up
4677 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4678 * We pass a fake environment to the machine check handler because we want
4679 * the guest to be always treated like user space, no matter what context
4680 * it used internally.
4681 */
4682static void kvm_machine_check(void)
4683{
Uros Bizjakfb56baa2020-04-14 09:14:14 +02004684#if defined(CONFIG_X86_MCE)
Andi Kleena0861c02009-06-08 17:37:09 +08004685 struct pt_regs regs = {
4686 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4687 .flags = X86_EFLAGS_IF,
4688 };
4689
Thomas Gleixner8cd501c2020-02-25 23:33:23 +01004690 do_machine_check(&regs);
Andi Kleena0861c02009-06-08 17:37:09 +08004691#endif
4692}
4693
Avi Kivity851ba692009-08-24 11:10:17 +03004694static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004695{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004696 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004697 return 1;
4698}
4699
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004700/*
4701 * If the host has split lock detection disabled, then #AC is
4702 * unconditionally injected into the guest, which is the pre split lock
4703 * detection behaviour.
4704 *
4705 * If the host has split lock detection enabled then #AC is
4706 * only injected into the guest when:
4707 * - Guest CPL == 3 (user mode)
4708 * - Guest has #AC detection enabled in CR0
4709 * - Guest EFLAGS has AC bit set
4710 */
4711static inline bool guest_inject_ac(struct kvm_vcpu *vcpu)
4712{
4713 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4714 return true;
4715
4716 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4717 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4718}
4719
Sean Christopherson95b5a482019-04-19 22:50:59 -07004720static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004721{
Avi Kivity1155f762007-11-22 11:30:47 +02004722 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004723 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004724 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004725 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004726 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004727
Avi Kivity1155f762007-11-22 11:30:47 +02004728 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004729 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004731 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004732 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004733
Wanpeng Li082d06e2018-04-03 16:28:48 -07004734 if (is_invalid_opcode(intr_info))
4735 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004736
Avi Kivity6aa8b732006-12-10 02:21:36 -08004737 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004738 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004739 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004740
Liran Alon9e869482018-03-12 13:12:51 +02004741 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4742 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004743
4744 /*
4745 * VMware backdoor emulation on #GP interception only handles
4746 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4747 * error code on #GP.
4748 */
4749 if (error_code) {
4750 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4751 return 1;
4752 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004753 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004754 }
4755
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004756 /*
4757 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4758 * MMIO, it is better to report an internal error.
4759 * See the comments in vmx_handle_exit.
4760 */
4761 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4762 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4763 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4764 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Jim Mattson1aa561b2020-06-03 16:56:21 -07004765 vcpu->run->internal.ndata = 4;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004766 vcpu->run->internal.data[0] = vect_info;
4767 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004768 vcpu->run->internal.data[2] = error_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07004769 vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004770 return 0;
4771 }
4772
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004774 cr2 = vmx_get_exit_qual(vcpu);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004775 if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
4776 /*
4777 * EPT will cause page fault only if we need to
4778 * detect illegal GPAs.
4779 */
4780 kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
4781 return 1;
4782 } else
4783 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004784 }
4785
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004786 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004787
4788 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4789 return handle_rmode_exception(vcpu, ex_no, error_code);
4790
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004791 switch (ex_no) {
4792 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004793 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004794 if (!(vcpu->guest_debug &
4795 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004796 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004797 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004798
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004799 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004800 return 1;
4801 }
Peter Xu13196632020-05-05 16:49:58 -04004802 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004803 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004804 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004805 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004806 /*
4807 * Update instruction length as we may reinject #BP from
4808 * user space while in guest debugging mode. Reading it for
4809 * #DB as well causes no harm, it is not used in that case.
4810 */
4811 vmx->vcpu.arch.event_exit_inst_len =
4812 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004814 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004815 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4816 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004817 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004818 case AC_VECTOR:
4819 if (guest_inject_ac(vcpu)) {
4820 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4821 return 1;
4822 }
4823
4824 /*
4825 * Handle split lock. Depending on detection mode this will
4826 * either warn and disable split lock detection for this
4827 * task or force SIGBUS on it.
4828 */
4829 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4830 return 1;
4831 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004832 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004833 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4834 kvm_run->ex.exception = ex_no;
4835 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004836 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004837 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004838 return 0;
4839}
4840
Andrea Arcangelif399e602019-11-04 17:59:58 -05004841static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004843 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844 return 1;
4845}
4846
Avi Kivity851ba692009-08-24 11:10:17 +03004847static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004848{
Avi Kivity851ba692009-08-24 11:10:17 +03004849 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004850 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004851 return 0;
4852}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853
Avi Kivity851ba692009-08-24 11:10:17 +03004854static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855{
He, Qingbfdaab02007-09-12 14:18:28 +08004856 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004857 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004858 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859
Sean Christopherson5addc232020-04-15 13:34:53 -07004860 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004861 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004862
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004863 ++vcpu->stat.io_exits;
4864
Sean Christopherson432baf62018-03-08 08:57:26 -08004865 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004866 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004867
4868 port = exit_qualification >> 16;
4869 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004870 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004871
Sean Christophersondca7f122018-03-08 08:57:27 -08004872 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004873}
4874
Ingo Molnar102d8322007-02-19 14:37:47 +02004875static void
4876vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4877{
4878 /*
4879 * Patch in the VMCALL instruction:
4880 */
4881 hypercall[0] = 0x0f;
4882 hypercall[1] = 0x01;
4883 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004884}
4885
Guo Chao0fa06072012-06-28 15:16:19 +08004886/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004887static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4888{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004889 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004890 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4891 unsigned long orig_val = val;
4892
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004893 /*
4894 * We get here when L2 changed cr0 in a way that did not change
4895 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004896 * but did change L0 shadowed bits. So we first calculate the
4897 * effective cr0 value that L1 would like to write into the
4898 * hardware. It consists of the L2-owned bits from the new
4899 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004900 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004901 val = (val & ~vmcs12->cr0_guest_host_mask) |
4902 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4903
David Matlack38991522016-11-29 18:14:08 -08004904 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004905 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004906
4907 if (kvm_set_cr0(vcpu, val))
4908 return 1;
4909 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004910 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004911 } else {
4912 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004913 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004914 return 1;
David Matlack38991522016-11-29 18:14:08 -08004915
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004916 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004917 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004918}
4919
4920static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4921{
4922 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004923 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4924 unsigned long orig_val = val;
4925
4926 /* analogously to handle_set_cr0 */
4927 val = (val & ~vmcs12->cr4_guest_host_mask) |
4928 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4929 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004930 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004931 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004932 return 0;
4933 } else
4934 return kvm_set_cr4(vcpu, val);
4935}
4936
Paolo Bonzini0367f202016-07-12 10:44:55 +02004937static int handle_desc(struct kvm_vcpu *vcpu)
4938{
4939 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004940 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004941}
4942
Avi Kivity851ba692009-08-24 11:10:17 +03004943static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004944{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004945 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004946 int cr;
4947 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004948 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004949 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004950
Sean Christopherson5addc232020-04-15 13:34:53 -07004951 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004952 cr = exit_qualification & 15;
4953 reg = (exit_qualification >> 8) & 15;
4954 switch ((exit_qualification >> 4) & 3) {
4955 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004956 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004957 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004958 switch (cr) {
4959 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004960 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004961 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004962 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004963 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004964 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004965 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004966 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004967 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004968 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004969 case 8: {
4970 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004971 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004972 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004973 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004974 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004975 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004976 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004977 return ret;
4978 /*
4979 * TODO: we might be squashing a
4980 * KVM_GUESTDBG_SINGLESTEP-triggered
4981 * KVM_EXIT_DEBUG here.
4982 */
Avi Kivity851ba692009-08-24 11:10:17 +03004983 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004984 return 0;
4985 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004986 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004987 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004988 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004989 WARN_ONCE(1, "Guest should always own CR0.TS");
4990 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004991 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004992 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993 case 1: /*mov from cr*/
4994 switch (cr) {
4995 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004996 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004997 val = kvm_read_cr3(vcpu);
4998 kvm_register_write(vcpu, reg, val);
4999 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005000 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005002 val = kvm_get_cr8(vcpu);
5003 kvm_register_write(vcpu, reg, val);
5004 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005005 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005006 }
5007 break;
5008 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005009 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005010 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005011 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005012
Kyle Huey6affcbe2016-11-29 12:40:40 -08005013 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005014 default:
5015 break;
5016 }
Avi Kivity851ba692009-08-24 11:10:17 +03005017 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005018 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019 (int)(exit_qualification >> 4) & 3, cr);
5020 return 0;
5021}
5022
Avi Kivity851ba692009-08-24 11:10:17 +03005023static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005024{
He, Qingbfdaab02007-09-12 14:18:28 +08005025 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005026 int dr, dr7, reg;
5027
Sean Christopherson5addc232020-04-15 13:34:53 -07005028 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005029 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5030
5031 /* First, if DR does not exist, trigger UD */
5032 if (!kvm_require_dr(vcpu, dr))
5033 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005034
Jan Kiszkaf2483412010-01-20 18:20:20 +01005035 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005036 if (!kvm_require_cpl(vcpu, 0))
5037 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005038 dr7 = vmcs_readl(GUEST_DR7);
5039 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005040 /*
5041 * As the vm-exit takes precedence over the debug trap, we
5042 * need to emulate the latter, either for the host or the
5043 * guest debugging itself.
5044 */
5045 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Paolo Bonzini45981de2020-05-06 05:59:39 -04005046 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_RTM | DR6_FIXED_1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005047 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005048 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005049 vcpu->run->debug.arch.exception = DB_VECTOR;
5050 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005051 return 0;
5052 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005053 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005054 return 1;
5055 }
5056 }
5057
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005058 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005059 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005060
5061 /*
5062 * No more DR vmexits; force a reload of the debug registers
5063 * and reenter on this instruction. The next vmexit will
5064 * retrieve the full state of the debug registers.
5065 */
5066 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5067 return 1;
5068 }
5069
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005070 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5071 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005072 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005073
5074 if (kvm_get_dr(vcpu, dr, &val))
5075 return 1;
5076 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005077 } else
Nadav Amit57773922014-06-18 17:19:23 +03005078 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005079 return 1;
5080
Kyle Huey6affcbe2016-11-29 12:40:40 -08005081 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005082}
5083
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005084static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5085{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005086 get_debugreg(vcpu->arch.db[0], 0);
5087 get_debugreg(vcpu->arch.db[1], 1);
5088 get_debugreg(vcpu->arch.db[2], 2);
5089 get_debugreg(vcpu->arch.db[3], 3);
5090 get_debugreg(vcpu->arch.dr6, 6);
5091 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5092
5093 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005094 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005095}
5096
Gleb Natapov020df072010-04-13 10:05:23 +03005097static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5098{
5099 vmcs_writel(GUEST_DR7, val);
5100}
5101
Avi Kivity851ba692009-08-24 11:10:17 +03005102static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005103{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005104 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005105 return 1;
5106}
5107
Avi Kivity851ba692009-08-24 11:10:17 +03005108static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005109{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005110 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005111
Avi Kivity3842d132010-07-27 12:30:24 +03005112 kvm_make_request(KVM_REQ_EVENT, vcpu);
5113
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005114 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005115 return 1;
5116}
5117
Avi Kivity851ba692009-08-24 11:10:17 +03005118static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005119{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005120 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005121}
5122
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005123static int handle_invd(struct kvm_vcpu *vcpu)
5124{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005125 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005126}
5127
Avi Kivity851ba692009-08-24 11:10:17 +03005128static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005129{
Sean Christopherson5addc232020-04-15 13:34:53 -07005130 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005131
5132 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005133 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005134}
5135
Avi Kivityfee84b02011-11-10 14:57:25 +02005136static int handle_rdpmc(struct kvm_vcpu *vcpu)
5137{
5138 int err;
5139
5140 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005141 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005142}
5143
Avi Kivity851ba692009-08-24 11:10:17 +03005144static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005145{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005146 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005147}
5148
Dexuan Cui2acf9232010-06-10 11:27:12 +08005149static int handle_xsetbv(struct kvm_vcpu *vcpu)
5150{
5151 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005152 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005153
5154 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005155 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005156 return 1;
5157}
5158
Avi Kivity851ba692009-08-24 11:10:17 +03005159static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005160{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005161 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005162 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005163 int access_type, offset;
5164
5165 access_type = exit_qualification & APIC_ACCESS_TYPE;
5166 offset = exit_qualification & APIC_ACCESS_OFFSET;
5167 /*
5168 * Sane guest uses MOV to write EOI, with written value
5169 * not cared. So make a short-circuit here by avoiding
5170 * heavy instruction emulation.
5171 */
5172 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5173 (offset == APIC_EOI)) {
5174 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005175 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005176 }
5177 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005178 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005179}
5180
Yang Zhangc7c9c562013-01-25 10:18:51 +08005181static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5182{
Sean Christopherson5addc232020-04-15 13:34:53 -07005183 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005184 int vector = exit_qualification & 0xff;
5185
5186 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5187 kvm_apic_set_eoi_accelerated(vcpu, vector);
5188 return 1;
5189}
5190
Yang Zhang83d4c282013-01-25 10:18:49 +08005191static int handle_apic_write(struct kvm_vcpu *vcpu)
5192{
Sean Christopherson5addc232020-04-15 13:34:53 -07005193 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005194 u32 offset = exit_qualification & 0xfff;
5195
5196 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5197 kvm_apic_write_nodecode(vcpu, offset);
5198 return 1;
5199}
5200
Avi Kivity851ba692009-08-24 11:10:17 +03005201static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005202{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005203 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005204 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005205 bool has_error_code = false;
5206 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005207 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005208 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005209
5210 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005211 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005212 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005213
Sean Christopherson5addc232020-04-15 13:34:53 -07005214 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005215
5216 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005217 if (reason == TASK_SWITCH_GATE && idt_v) {
5218 switch (type) {
5219 case INTR_TYPE_NMI_INTR:
5220 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005221 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005222 break;
5223 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005224 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005225 kvm_clear_interrupt_queue(vcpu);
5226 break;
5227 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005228 if (vmx->idt_vectoring_info &
5229 VECTORING_INFO_DELIVER_CODE_MASK) {
5230 has_error_code = true;
5231 error_code =
5232 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5233 }
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05005234 fallthrough;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005235 case INTR_TYPE_SOFT_EXCEPTION:
5236 kvm_clear_exception_queue(vcpu);
5237 break;
5238 default:
5239 break;
5240 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005241 }
Izik Eidus37817f22008-03-24 23:14:53 +02005242 tss_selector = exit_qualification;
5243
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005244 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5245 type != INTR_TYPE_EXT_INTR &&
5246 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005247 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005248
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005249 /*
5250 * TODO: What about debug traps on tss switch?
5251 * Are we supposed to inject them and update dr6?
5252 */
Sean Christopherson10517782019-08-27 14:40:35 -07005253 return kvm_task_switch(vcpu, tss_selector,
5254 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005255 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005256}
5257
Avi Kivity851ba692009-08-24 11:10:17 +03005258static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005259{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005260 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005261 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005262 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005263
Sean Christopherson5addc232020-04-15 13:34:53 -07005264 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005265
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005266 /*
5267 * EPT violation happened while executing iret from NMI,
5268 * "blocked by NMI" bit has to be set before next VM entry.
5269 * There are errata that may cause this bit to not be set:
5270 * AAK134, BY25.
5271 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005272 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005273 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005274 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005275 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5276
Sheng Yang14394422008-04-28 12:24:45 +08005277 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005278 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005279
Junaid Shahid27959a42016-12-06 16:46:10 -08005280 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005281 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005282 ? PFERR_USER_MASK : 0;
5283 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005284 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005285 ? PFERR_WRITE_MASK : 0;
5286 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005287 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005288 ? PFERR_FETCH_MASK : 0;
5289 /* ept page table entry is present? */
5290 error_code |= (exit_qualification &
5291 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5292 EPT_VIOLATION_EXECUTABLE))
5293 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005294
Paolo Bonzinieebed242016-11-28 14:39:58 +01005295 error_code |= (exit_qualification & 0x100) != 0 ?
5296 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005297
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005298 vcpu->arch.exit_qualification = exit_qualification;
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005299
5300 /*
5301 * Check that the GPA doesn't exceed physical memory limits, as that is
5302 * a guest page fault. We have to emulate the instruction here, because
5303 * if the illegal address is that of a paging structure, then
5304 * EPT_VIOLATION_ACC_WRITE bit is set. Alternatively, if supported we
5305 * would also use advanced VM-exit information for EPT violations to
5306 * reconstruct the page fault error code.
5307 */
5308 if (unlikely(kvm_mmu_is_illegal_gpa(vcpu, gpa)))
5309 return kvm_emulate_instruction(vcpu, 0);
5310
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005311 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005312}
5313
Avi Kivity851ba692009-08-24 11:10:17 +03005314static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005315{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005316 gpa_t gpa;
5317
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005318 /*
5319 * A nested guest cannot optimize MMIO vmexits, because we have an
5320 * nGPA here instead of the required GPA.
5321 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005322 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005323 if (!is_guest_mode(vcpu) &&
5324 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005325 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005326 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005327 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005328
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005329 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005330}
5331
Avi Kivity851ba692009-08-24 11:10:17 +03005332static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005333{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005334 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005335 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005336 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005337 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005338
5339 return 1;
5340}
5341
Mohammed Gamal80ced182009-09-01 12:48:18 +02005342static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005343{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005344 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005345 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005346 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005347
Sean Christopherson2183f562019-05-07 12:17:56 -07005348 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005349 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005350
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005351 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005352 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005353 return handle_interrupt_window(&vmx->vcpu);
5354
Radim Krčmář72875d82017-04-26 22:32:19 +02005355 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005356 return 1;
5357
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005358 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005359 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005360
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005361 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005362 vcpu->arch.exception.pending) {
5363 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5364 vcpu->run->internal.suberror =
5365 KVM_INTERNAL_ERROR_EMULATION;
5366 vcpu->run->internal.ndata = 0;
5367 return 0;
5368 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005369
Gleb Natapov8d76c492013-05-08 18:38:44 +03005370 if (vcpu->arch.halt_request) {
5371 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005372 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005373 }
5374
Sean Christopherson8fff2712019-08-27 14:40:37 -07005375 /*
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005376 * Note, return 1 and not 0, vcpu_run() will invoke
5377 * xfer_to_guest_mode() which will create a proper return
5378 * code.
Sean Christopherson8fff2712019-08-27 14:40:37 -07005379 */
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005380 if (__xfer_to_guest_mode_work_pending())
Sean Christopherson8fff2712019-08-27 14:40:37 -07005381 return 1;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005382 }
5383
Sean Christopherson8fff2712019-08-27 14:40:37 -07005384 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005385}
5386
5387static void grow_ple_window(struct kvm_vcpu *vcpu)
5388{
5389 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005390 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005391
Babu Mogerc8e88712018-03-16 16:37:24 -04005392 vmx->ple_window = __grow_ple_window(old, ple_window,
5393 ple_window_grow,
5394 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005395
Peter Xu4f75bcc2019-09-06 10:17:22 +08005396 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005397 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005398 trace_kvm_ple_window_update(vcpu->vcpu_id,
5399 vmx->ple_window, old);
5400 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005401}
5402
5403static void shrink_ple_window(struct kvm_vcpu *vcpu)
5404{
5405 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005406 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005407
Babu Mogerc8e88712018-03-16 16:37:24 -04005408 vmx->ple_window = __shrink_ple_window(old, ple_window,
5409 ple_window_shrink,
5410 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005411
Peter Xu4f75bcc2019-09-06 10:17:22 +08005412 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005413 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005414 trace_kvm_ple_window_update(vcpu->vcpu_id,
5415 vmx->ple_window, old);
5416 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005417}
5418
5419/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005420 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5421 */
5422static void wakeup_handler(void)
5423{
5424 struct kvm_vcpu *vcpu;
5425 int cpu = smp_processor_id();
5426
5427 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5428 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5429 blocked_vcpu_list) {
5430 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5431
5432 if (pi_test_on(pi_desc) == 1)
5433 kvm_vcpu_kick(vcpu);
5434 }
5435 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5436}
5437
Peng Haoe01bca22018-04-07 05:47:32 +08005438static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005439{
5440 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5441 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5442 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5443 0ull, VMX_EPT_EXECUTABLE_MASK,
5444 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005445 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005446
5447 ept_set_mmio_spte_mask();
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005448}
5449
Avi Kivity6aa8b732006-12-10 02:21:36 -08005450/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005451 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5452 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5453 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005454static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005455{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005456 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005457 grow_ple_window(vcpu);
5458
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005459 /*
5460 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5461 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5462 * never set PAUSE_EXITING and just set PLE if supported,
5463 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5464 */
5465 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005466 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005467}
5468
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005469static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005470{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005471 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005472}
5473
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005474static int handle_mwait(struct kvm_vcpu *vcpu)
5475{
5476 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5477 return handle_nop(vcpu);
5478}
5479
Jim Mattson45ec3682017-08-23 16:32:04 -07005480static int handle_invalid_op(struct kvm_vcpu *vcpu)
5481{
5482 kvm_queue_exception(vcpu, UD_VECTOR);
5483 return 1;
5484}
5485
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005486static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5487{
5488 return 1;
5489}
5490
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005491static int handle_monitor(struct kvm_vcpu *vcpu)
5492{
5493 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5494 return handle_nop(vcpu);
5495}
5496
Junaid Shahideb4b2482018-06-27 14:59:14 -07005497static int handle_invpcid(struct kvm_vcpu *vcpu)
5498{
5499 u32 vmx_instruction_info;
5500 unsigned long type;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005501 gva_t gva;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005502 struct {
5503 u64 pcid;
5504 u64 gla;
5505 } operand;
5506
5507 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5508 kvm_queue_exception(vcpu, UD_VECTOR);
5509 return 1;
5510 }
5511
5512 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5513 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5514
5515 if (type > 3) {
5516 kvm_inject_gp(vcpu, 0);
5517 return 1;
5518 }
5519
5520 /* According to the Intel instruction reference, the memory operand
5521 * is read even if it isn't needed (e.g., for type==all)
5522 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005523 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005524 vmx_instruction_info, false,
5525 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005526 return 1;
5527
Babu Moger97150922020-09-11 14:29:12 -05005528 return kvm_handle_invpcid(vcpu, type, gva);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005529}
5530
Kai Huang843e4332015-01-28 10:54:28 +08005531static int handle_pml_full(struct kvm_vcpu *vcpu)
5532{
5533 unsigned long exit_qualification;
5534
5535 trace_kvm_pml_full(vcpu->vcpu_id);
5536
Sean Christopherson5addc232020-04-15 13:34:53 -07005537 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005538
5539 /*
5540 * PML buffer FULL happened while executing iret from NMI,
5541 * "blocked by NMI" bit has to be set before next VM entry.
5542 */
5543 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005544 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005545 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5546 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5547 GUEST_INTR_STATE_NMI);
5548
5549 /*
5550 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5551 * here.., and there's no userspace involvement needed for PML.
5552 */
5553 return 1;
5554}
5555
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005556static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07005557{
Sean Christopherson804939e2019-05-07 12:18:05 -07005558 struct vcpu_vmx *vmx = to_vmx(vcpu);
5559
5560 if (!vmx->req_immediate_exit &&
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005561 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
Sean Christophersond264ee02018-08-27 15:21:12 -07005562 kvm_lapic_expired_hv_timer(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005563 return EXIT_FASTPATH_REENTER_GUEST;
5564 }
Sean Christopherson804939e2019-05-07 12:18:05 -07005565
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005566 return EXIT_FASTPATH_NONE;
5567}
5568
5569static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5570{
5571 handle_fastpath_preemption_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005572 return 1;
5573}
5574
Sean Christophersone4027cf2018-12-03 13:53:12 -08005575/*
5576 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5577 * are overwritten by nested_vmx_setup() when nested=1.
5578 */
5579static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5580{
5581 kvm_queue_exception(vcpu, UD_VECTOR);
5582 return 1;
5583}
5584
Sean Christopherson0b665d32018-08-14 09:33:34 -07005585static int handle_encls(struct kvm_vcpu *vcpu)
5586{
5587 /*
5588 * SGX virtualization is not yet supported. There is no software
5589 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5590 * to prevent the guest from executing ENCLS.
5591 */
5592 kvm_queue_exception(vcpu, UD_VECTOR);
5593 return 1;
5594}
5595
Nadav Har'El0140cae2011-05-25 23:06:28 +03005596/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005597 * The exit handlers return 1 if the exit was handled fully and guest execution
5598 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5599 * to be done to userspace and return 0.
5600 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005601static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005602 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005603 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005604 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005605 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005606 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005607 [EXIT_REASON_CR_ACCESS] = handle_cr,
5608 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005609 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5610 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5611 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005612 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005613 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005614 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005615 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005616 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005617 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005618 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5619 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5620 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5621 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5622 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5623 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5624 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5625 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5626 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005627 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5628 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005629 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005630 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005631 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005632 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005633 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005634 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005635 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5636 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005637 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5638 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005639 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005640 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005641 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005642 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005643 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5644 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005645 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005646 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005647 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005648 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005649 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005650 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005651 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005652};
5653
5654static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005655 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005656
Avi Kivity586f9602010-11-18 13:09:54 +02005657static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5658{
Sean Christopherson5addc232020-04-15 13:34:53 -07005659 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson87915852020-04-15 13:34:54 -07005660 *info2 = vmx_get_intr_info(vcpu);
Avi Kivity586f9602010-11-18 13:09:54 +02005661}
5662
Kai Huanga3eaa862015-11-04 13:46:05 +08005663static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005664{
Kai Huanga3eaa862015-11-04 13:46:05 +08005665 if (vmx->pml_pg) {
5666 __free_page(vmx->pml_pg);
5667 vmx->pml_pg = NULL;
5668 }
Kai Huang843e4332015-01-28 10:54:28 +08005669}
5670
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005671static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005672{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005673 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005674 u64 *pml_buf;
5675 u16 pml_idx;
5676
5677 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5678
5679 /* Do nothing if PML buffer is empty */
5680 if (pml_idx == (PML_ENTITY_NUM - 1))
5681 return;
5682
5683 /* PML index always points to next available PML buffer entity */
5684 if (pml_idx >= PML_ENTITY_NUM)
5685 pml_idx = 0;
5686 else
5687 pml_idx++;
5688
5689 pml_buf = page_address(vmx->pml_pg);
5690 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5691 u64 gpa;
5692
5693 gpa = pml_buf[pml_idx];
5694 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005695 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005696 }
5697
5698 /* reset PML index */
5699 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5700}
5701
5702/*
5703 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5704 * Called before reporting dirty_bitmap to userspace.
5705 */
5706static void kvm_flush_pml_buffers(struct kvm *kvm)
5707{
5708 int i;
5709 struct kvm_vcpu *vcpu;
5710 /*
5711 * We only need to kick vcpu out of guest mode here, as PML buffer
5712 * is flushed at beginning of all VMEXITs, and it's obvious that only
5713 * vcpus running in guest are possible to have unflushed GPAs in PML
5714 * buffer.
5715 */
5716 kvm_for_each_vcpu(i, vcpu, kvm)
5717 kvm_vcpu_kick(vcpu);
5718}
5719
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005720static void vmx_dump_sel(char *name, uint32_t sel)
5721{
5722 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005723 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005724 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5725 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5726 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5727}
5728
5729static void vmx_dump_dtsel(char *name, uint32_t limit)
5730{
5731 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5732 name, vmcs_read32(limit),
5733 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5734}
5735
Paolo Bonzini69090812019-04-15 15:16:17 +02005736void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005737{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005738 u32 vmentry_ctl, vmexit_ctl;
5739 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5740 unsigned long cr4;
5741 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005742
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005743 if (!dump_invalid_vmcs) {
5744 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5745 return;
5746 }
5747
5748 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5749 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5750 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5751 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5752 cr4 = vmcs_readl(GUEST_CR4);
5753 efer = vmcs_read64(GUEST_IA32_EFER);
5754 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005755 if (cpu_has_secondary_exec_ctrls())
5756 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5757
5758 pr_err("*** Guest State ***\n");
5759 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5760 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5761 vmcs_readl(CR0_GUEST_HOST_MASK));
5762 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5763 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5764 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5765 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5766 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5767 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005768 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5769 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5770 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5771 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005772 }
5773 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5774 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5775 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5776 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5777 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5778 vmcs_readl(GUEST_SYSENTER_ESP),
5779 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5780 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5781 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5782 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5783 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5784 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5785 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5786 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5787 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5788 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5789 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5790 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5791 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005792 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5793 efer, vmcs_read64(GUEST_IA32_PAT));
5794 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5795 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005796 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005797 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005798 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005799 pr_err("PerfGlobCtl = 0x%016llx\n",
5800 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005801 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005802 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005803 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5804 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5805 vmcs_read32(GUEST_ACTIVITY_STATE));
5806 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5807 pr_err("InterruptStatus = %04x\n",
5808 vmcs_read16(GUEST_INTR_STATUS));
5809
5810 pr_err("*** Host State ***\n");
5811 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5812 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5813 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5814 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5815 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5816 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5817 vmcs_read16(HOST_TR_SELECTOR));
5818 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5819 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5820 vmcs_readl(HOST_TR_BASE));
5821 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5822 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5823 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5824 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5825 vmcs_readl(HOST_CR4));
5826 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5827 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5828 vmcs_read32(HOST_IA32_SYSENTER_CS),
5829 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5830 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005831 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5832 vmcs_read64(HOST_IA32_EFER),
5833 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005834 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005835 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005836 pr_err("PerfGlobCtl = 0x%016llx\n",
5837 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005838
5839 pr_err("*** Control State ***\n");
5840 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5841 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5842 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5843 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5844 vmcs_read32(EXCEPTION_BITMAP),
5845 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5846 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5847 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5848 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5849 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5850 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5851 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5852 vmcs_read32(VM_EXIT_INTR_INFO),
5853 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5854 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5855 pr_err(" reason=%08x qualification=%016lx\n",
5856 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5857 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5858 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5859 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005860 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005861 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005862 pr_err("TSC Multiplier = 0x%016llx\n",
5863 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005864 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5865 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5866 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5867 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5868 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005869 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005870 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5871 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005872 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005873 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005874 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5875 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5876 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005877 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005878 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5879 pr_err("PLE Gap=%08x Window=%08x\n",
5880 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5881 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5882 pr_err("Virtual processor ID = 0x%04x\n",
5883 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5884}
5885
Avi Kivity6aa8b732006-12-10 02:21:36 -08005886/*
5887 * The guest has exited. See if we can fix it or if we need userspace
5888 * assistance.
5889 */
Wanpeng Li404d5d72020-04-28 14:23:25 +08005890static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005891{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005892 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005893 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005894 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005895
Kai Huang843e4332015-01-28 10:54:28 +08005896 /*
5897 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5898 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5899 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5900 * mode as if vcpus is in root mode, the PML buffer must has been
5901 * flushed already.
5902 */
5903 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005904 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005905
Sean Christophersondb438592020-04-22 19:25:48 -07005906 /*
5907 * We should never reach this point with a pending nested VM-Enter, and
5908 * more specifically emulation of L2 due to invalid guest state (see
5909 * below) should never happen as that means we incorrectly allowed a
5910 * nested VM-Enter with an invalid vmcs12.
5911 */
5912 WARN_ON_ONCE(vmx->nested.nested_run_pending);
5913
Mohammed Gamal80ced182009-09-01 12:48:18 +02005914 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005915 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005916 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005917
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005918 if (is_guest_mode(vcpu)) {
5919 /*
5920 * The host physical addresses of some pages of guest memory
5921 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5922 * Page). The CPU may write to these pages via their host
5923 * physical address while L2 is running, bypassing any
5924 * address-translation-based dirty tracking (e.g. EPT write
5925 * protection).
5926 *
5927 * Mark them dirty on every exit from L2 to prevent them from
5928 * getting out of sync with dirty tracking.
5929 */
5930 nested_mark_vmcs12_pages_dirty(vcpu);
5931
Sean Christophersonf47baae2020-04-15 10:55:16 -07005932 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07005933 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005934 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005935
Mohammed Gamal51207022010-05-31 22:40:54 +03005936 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005937 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005938 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5939 vcpu->run->fail_entry.hardware_entry_failure_reason
5940 = exit_reason;
Jim Mattson8a14fe42020-06-03 16:56:22 -07005941 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Mohammed Gamal51207022010-05-31 22:40:54 +03005942 return 0;
5943 }
5944
Avi Kivity29bd8a72007-09-10 17:27:03 +03005945 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005946 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005947 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5948 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005949 = vmcs_read32(VM_INSTRUCTION_ERROR);
Jim Mattson8a14fe42020-06-03 16:56:22 -07005950 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005951 return 0;
5952 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005953
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005954 /*
5955 * Note:
5956 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5957 * delivery event since it indicates guest is accessing MMIO.
5958 * The vm-exit can be triggered again after return to guest that
5959 * will cause infinite loop.
5960 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005961 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005962 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005963 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005964 exit_reason != EXIT_REASON_PML_FULL &&
Wanpeng Li99b82a12020-08-19 16:55:27 +08005965 exit_reason != EXIT_REASON_APIC_ACCESS &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005966 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5967 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5968 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005969 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005970 vcpu->run->internal.data[0] = vectoring_info;
5971 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005972 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5973 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5974 vcpu->run->internal.ndata++;
5975 vcpu->run->internal.data[3] =
5976 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5977 }
Jim Mattson1aa561b2020-06-03 16:56:21 -07005978 vcpu->run->internal.data[vcpu->run->internal.ndata++] =
Jim Mattson8a14fe42020-06-03 16:56:22 -07005979 vcpu->arch.last_vmentry_cpu;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005980 return 0;
5981 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005982
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005983 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005984 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07005985 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005986 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5987 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5988 vcpu->arch.nmi_pending) {
5989 /*
5990 * This CPU don't support us in finding the end of an
5991 * NMI-blocked window if the guest runs with IRQs
5992 * disabled. So we pull the trigger after 1 s of
5993 * futile waiting, but inform the user about this.
5994 */
5995 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5996 "state on VCPU %d after 1 s timeout\n",
5997 __func__, vcpu->vcpu_id);
5998 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5999 }
6000 }
6001
Wanpeng Li404d5d72020-04-28 14:23:25 +08006002 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006003 return 1;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006004
6005 if (exit_reason >= kvm_vmx_max_exit_handlers)
6006 goto unexpected_vmexit;
6007#ifdef CONFIG_RETPOLINE
6008 if (exit_reason == EXIT_REASON_MSR_WRITE)
6009 return kvm_emulate_wrmsr(vcpu);
6010 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
6011 return handle_preemption_timer(vcpu);
6012 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
6013 return handle_interrupt_window(vcpu);
6014 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6015 return handle_external_interrupt(vcpu);
6016 else if (exit_reason == EXIT_REASON_HLT)
6017 return kvm_emulate_halt(vcpu);
6018 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
6019 return handle_ept_misconfig(vcpu);
6020#endif
6021
6022 exit_reason = array_index_nospec(exit_reason,
6023 kvm_vmx_max_exit_handlers);
6024 if (!kvm_vmx_exit_handlers[exit_reason])
6025 goto unexpected_vmexit;
6026
6027 return kvm_vmx_exit_handlers[exit_reason](vcpu);
6028
6029unexpected_vmexit:
6030 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
6031 dump_vmcs();
6032 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6033 vcpu->run->internal.suberror =
6034 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
Jim Mattson1aa561b2020-06-03 16:56:21 -07006035 vcpu->run->internal.ndata = 2;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006036 vcpu->run->internal.data[0] = exit_reason;
Jim Mattson8a14fe42020-06-03 16:56:22 -07006037 vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006038 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006039}
6040
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006041/*
6042 * Software based L1D cache flush which is used when microcode providing
6043 * the cache control MSR is not loaded.
6044 *
6045 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6046 * flush it is required to read in 64 KiB because the replacement algorithm
6047 * is not exactly LRU. This could be sized at runtime via topology
6048 * information but as all relevant affected CPUs have 32KiB L1D cache size
6049 * there is no point in doing so.
6050 */
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006051static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006052{
6053 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006054
6055 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006056 * This code is only executed when the the flush mode is 'cond' or
6057 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006058 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006059 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006060 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006061
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006062 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006063 * Clear the per-vcpu flush bit, it gets set again
6064 * either from vcpu_run() or from one of the unsafe
6065 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006066 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006067 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006068 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006069
6070 /*
6071 * Clear the per-cpu flush bit, it gets set again from
6072 * the interrupt handlers.
6073 */
6074 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6075 kvm_clear_cpu_l1tf_flush_l1d();
6076
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006077 if (!flush_l1d)
6078 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006079 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006080
6081 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006082
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006083 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006084 native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006085 return;
6086 }
6087
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006088 asm volatile(
6089 /* First ensure the pages are in the TLB */
6090 "xorl %%eax, %%eax\n"
6091 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006092 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006093 "addl $4096, %%eax\n\t"
6094 "cmpl %%eax, %[size]\n\t"
6095 "jne .Lpopulate_tlb\n\t"
6096 "xorl %%eax, %%eax\n\t"
6097 "cpuid\n\t"
6098 /* Now fill the cache */
6099 "xorl %%eax, %%eax\n"
6100 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006101 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006102 "addl $64, %%eax\n\t"
6103 "cmpl %%eax, %[size]\n\t"
6104 "jne .Lfill_cache\n\t"
6105 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006106 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006107 [size] "r" (size)
6108 : "eax", "ebx", "ecx", "edx");
6109}
6110
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006111static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006112{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006113 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006114 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006115
6116 if (is_guest_mode(vcpu) &&
6117 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6118 return;
6119
Liran Alon132f4f72019-11-11 14:30:54 +02006120 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006121 if (is_guest_mode(vcpu))
6122 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6123 else
6124 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006125}
6126
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006127void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006128{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006129 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006130 u32 sec_exec_control;
6131
Jim Mattson8d860bb2018-05-09 16:56:05 -04006132 if (!lapic_in_kernel(vcpu))
6133 return;
6134
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006135 if (!flexpriority_enabled &&
6136 !cpu_has_vmx_virtualize_x2apic_mode())
6137 return;
6138
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006139 /* Postpone execution until vmcs01 is the current VMCS. */
6140 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006141 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006142 return;
6143 }
6144
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006145 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006146 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6147 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006148
Jim Mattson8d860bb2018-05-09 16:56:05 -04006149 switch (kvm_get_apic_mode(vcpu)) {
6150 case LAPIC_MODE_INVALID:
6151 WARN_ONCE(true, "Invalid local APIC state");
6152 case LAPIC_MODE_DISABLED:
6153 break;
6154 case LAPIC_MODE_XAPIC:
6155 if (flexpriority_enabled) {
6156 sec_exec_control |=
6157 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006158 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6159
6160 /*
6161 * Flush the TLB, reloading the APIC access page will
6162 * only do so if its physical address has changed, but
6163 * the guest may have inserted a non-APIC mapping into
6164 * the TLB while the APIC access page was disabled.
6165 */
6166 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006167 }
6168 break;
6169 case LAPIC_MODE_X2APIC:
6170 if (cpu_has_vmx_virtualize_x2apic_mode())
6171 sec_exec_control |=
6172 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6173 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006174 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006175 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006176
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006177 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006178}
6179
Sean Christophersona4148b72020-03-20 14:28:24 -07006180static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006181{
Sean Christophersona4148b72020-03-20 14:28:24 -07006182 struct page *page;
6183
Sean Christopherson1196cb92020-03-20 14:28:23 -07006184 /* Defer reload until vmcs01 is the current VMCS. */
6185 if (is_guest_mode(vcpu)) {
6186 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6187 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006188 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006189
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006190 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6191 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6192 return;
6193
Sean Christophersona4148b72020-03-20 14:28:24 -07006194 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6195 if (is_error_page(page))
6196 return;
6197
6198 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006199 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006200
6201 /*
6202 * Do not pin apic access page in memory, the MMU notifier
6203 * will call us again if it is migrated or swapped out.
6204 */
6205 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006206}
6207
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006208static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006209{
6210 u16 status;
6211 u8 old;
6212
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006213 if (max_isr == -1)
6214 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006215
6216 status = vmcs_read16(GUEST_INTR_STATUS);
6217 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006218 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006219 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006220 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006221 vmcs_write16(GUEST_INTR_STATUS, status);
6222 }
6223}
6224
6225static void vmx_set_rvi(int vector)
6226{
6227 u16 status;
6228 u8 old;
6229
Wei Wang4114c272014-11-05 10:53:43 +08006230 if (vector == -1)
6231 vector = 0;
6232
Yang Zhangc7c9c562013-01-25 10:18:51 +08006233 status = vmcs_read16(GUEST_INTR_STATUS);
6234 old = (u8)status & 0xff;
6235 if ((u8)vector != old) {
6236 status &= ~0xff;
6237 status |= (u8)vector;
6238 vmcs_write16(GUEST_INTR_STATUS, status);
6239 }
6240}
6241
6242static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6243{
Liran Alon851c1a182017-12-24 18:12:56 +02006244 /*
6245 * When running L2, updating RVI is only relevant when
6246 * vmcs12 virtual-interrupt-delivery enabled.
6247 * However, it can be enabled only when L1 also
6248 * intercepts external-interrupts and in that case
6249 * we should not update vmcs02 RVI but instead intercept
6250 * interrupt. Therefore, do nothing when running L2.
6251 */
6252 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006253 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006254}
6255
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006256static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006257{
6258 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006259 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006260 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006261
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006262 WARN_ON(!vcpu->arch.apicv_active);
6263 if (pi_test_on(&vmx->pi_desc)) {
6264 pi_clear_on(&vmx->pi_desc);
6265 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006266 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006267 * But on x86 this is just a compiler barrier anyway.
6268 */
6269 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006270 max_irr_updated =
6271 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6272
6273 /*
6274 * If we are running L2 and L1 has a new pending interrupt
6275 * which can be injected, we should re-evaluate
6276 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006277 * If L1 intercepts external-interrupts, we should
6278 * exit from L2 to L1. Otherwise, interrupt should be
6279 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006280 */
Liran Alon851c1a182017-12-24 18:12:56 +02006281 if (is_guest_mode(vcpu) && max_irr_updated) {
6282 if (nested_exit_on_intr(vcpu))
6283 kvm_vcpu_exiting_guest_mode(vcpu);
6284 else
6285 kvm_make_request(KVM_REQ_EVENT, vcpu);
6286 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006287 } else {
6288 max_irr = kvm_lapic_find_highest_irr(vcpu);
6289 }
6290 vmx_hwapic_irr_update(vcpu, max_irr);
6291 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006292}
6293
Wanpeng Li17e433b2019-08-05 10:03:19 +08006294static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6295{
Joao Martins9482ae42019-11-11 17:20:10 +00006296 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6297
6298 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006299 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006300}
6301
Andrey Smetanin63086302015-11-10 15:36:32 +03006302static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006303{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006304 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006305 return;
6306
Yang Zhangc7c9c562013-01-25 10:18:51 +08006307 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6308 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6309 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6310 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6311}
6312
Paolo Bonzini967235d2016-12-19 14:03:45 +01006313static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6314{
6315 struct vcpu_vmx *vmx = to_vmx(vcpu);
6316
6317 pi_clear_on(&vmx->pi_desc);
6318 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6319}
6320
Sean Christopherson95b5a482019-04-19 22:50:59 -07006321static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006322{
Sean Christopherson87915852020-04-15 13:34:54 -07006323 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006324
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006325 /* if exit due to PF check for async PF */
Sean Christopherson87915852020-04-15 13:34:54 -07006326 if (is_page_fault(intr_info)) {
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02006327 vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
Andi Kleena0861c02009-06-08 17:37:09 +08006328 /* Handle machine checks before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006329 } else if (is_machine_check(intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006330 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006331 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006332 } else if (is_nmi(intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006333 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006334 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006335 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006336 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006337}
Gleb Natapov20f65982009-05-11 13:35:55 +03006338
Sean Christopherson95b5a482019-04-19 22:50:59 -07006339static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006340{
Sean Christopherson49def502019-04-19 22:50:56 -07006341 unsigned int vector;
6342 unsigned long entry;
6343#ifdef CONFIG_X86_64
6344 unsigned long tmp;
6345#endif
6346 gate_desc *desc;
Sean Christopherson87915852020-04-15 13:34:54 -07006347 u32 intr_info = vmx_get_intr_info(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006348
Sean Christopherson49def502019-04-19 22:50:56 -07006349 if (WARN_ONCE(!is_external_intr(intr_info),
6350 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6351 return;
6352
6353 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006354 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006355 entry = gate_offset(desc);
6356
Sean Christopherson165072b2019-04-19 22:50:58 -07006357 kvm_before_interrupt(vcpu);
6358
Sean Christopherson49def502019-04-19 22:50:56 -07006359 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006360#ifdef CONFIG_X86_64
Uros Bizjak551896e2020-05-04 17:57:06 +02006361 "mov %%rsp, %[sp]\n\t"
6362 "and $-16, %%rsp\n\t"
6363 "push %[ss]\n\t"
Sean Christopherson49def502019-04-19 22:50:56 -07006364 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006365#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006366 "pushf\n\t"
Uros Bizjak551896e2020-05-04 17:57:06 +02006367 "push %[cs]\n\t"
Sean Christopherson49def502019-04-19 22:50:56 -07006368 CALL_NOSPEC
6369 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006370#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006371 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006372#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006373 ASM_CALL_CONSTRAINT
6374 :
Nick Desaulniers428b8f12020-03-23 12:12:43 -07006375 [thunk_target]"r"(entry),
Uros Bizjak551896e2020-05-04 17:57:06 +02006376#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006377 [ss]"i"(__KERNEL_DS),
Uros Bizjak551896e2020-05-04 17:57:06 +02006378#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006379 [cs]"i"(__KERNEL_CS)
6380 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006381
6382 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006383}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006384STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6385
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006386static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006387{
6388 struct vcpu_vmx *vmx = to_vmx(vcpu);
6389
6390 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6391 handle_external_interrupt_irqoff(vcpu);
6392 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6393 handle_exception_nmi_irqoff(vmx);
6394}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006395
Sean Christophersoncb97c2d2020-02-18 15:40:11 -08006396static bool vmx_has_emulated_msr(u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006397{
Tom Lendackybc226f02018-05-10 22:06:39 +02006398 switch (index) {
6399 case MSR_IA32_SMBASE:
6400 /*
6401 * We cannot do SMM unless we can run the guest in big
6402 * real mode.
6403 */
6404 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006405 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6406 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006407 case MSR_AMD64_VIRT_SPEC_CTRL:
6408 /* This is AMD only. */
6409 return false;
6410 default:
6411 return true;
6412 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006413}
6414
Avi Kivity51aa01d2010-07-20 14:31:20 +03006415static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6416{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006417 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006418 bool unblock_nmi;
6419 u8 vector;
6420 bool idtv_info_valid;
6421
6422 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006423
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006424 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006425 if (vmx->loaded_vmcs->nmi_known_unmasked)
6426 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006427
6428 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006429 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6430 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6431 /*
6432 * SDM 3: 27.7.1.2 (September 2008)
6433 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6434 * a guest IRET fault.
6435 * SDM 3: 23.2.2 (September 2008)
6436 * Bit 12 is undefined in any of the following cases:
6437 * If the VM exit sets the valid bit in the IDT-vectoring
6438 * information field.
6439 * If the VM exit is due to a double fault.
6440 */
6441 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6442 vector != DF_VECTOR && !idtv_info_valid)
6443 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6444 GUEST_INTR_STATE_NMI);
6445 else
6446 vmx->loaded_vmcs->nmi_known_unmasked =
6447 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6448 & GUEST_INTR_STATE_NMI);
6449 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6450 vmx->loaded_vmcs->vnmi_blocked_time +=
6451 ktime_to_ns(ktime_sub(ktime_get(),
6452 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006453}
6454
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006455static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006456 u32 idt_vectoring_info,
6457 int instr_len_field,
6458 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006459{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006460 u8 vector;
6461 int type;
6462 bool idtv_info_valid;
6463
6464 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006465
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006466 vcpu->arch.nmi_injected = false;
6467 kvm_clear_exception_queue(vcpu);
6468 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006469
6470 if (!idtv_info_valid)
6471 return;
6472
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006473 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006474
Avi Kivity668f6122008-07-02 09:28:55 +03006475 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6476 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006477
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006478 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006479 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006480 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006481 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006482 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006483 * Clear bit "block by NMI" before VM entry if a NMI
6484 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006485 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006486 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006487 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006488 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006489 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006490 fallthrough;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006491 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006492 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006493 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006494 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006495 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006496 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006497 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006498 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006499 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006500 fallthrough;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006501 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006502 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006503 break;
6504 default:
6505 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006506 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006507}
6508
Avi Kivity83422e12010-07-20 14:43:23 +03006509static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6510{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006511 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006512 VM_EXIT_INSTRUCTION_LEN,
6513 IDT_VECTORING_ERROR_CODE);
6514}
6515
Avi Kivityb463a6f2010-07-20 15:06:17 +03006516static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6517{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006518 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006519 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6520 VM_ENTRY_INSTRUCTION_LEN,
6521 VM_ENTRY_EXCEPTION_ERROR_CODE);
6522
6523 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6524}
6525
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006526static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6527{
6528 int i, nr_msrs;
6529 struct perf_guest_switch_msr *msrs;
6530
6531 msrs = perf_guest_get_msrs(&nr_msrs);
6532
6533 if (!msrs)
6534 return;
6535
6536 for (i = 0; i < nr_msrs; i++)
6537 if (msrs[i].host == msrs[i].guest)
6538 clear_atomic_switch_msr(vmx, msrs[i].msr);
6539 else
6540 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006541 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006542}
6543
Sean Christophersonf459a702018-08-27 15:21:11 -07006544static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006545{
6546 struct vcpu_vmx *vmx = to_vmx(vcpu);
6547 u64 tscl;
6548 u32 delta_tsc;
6549
Sean Christophersond264ee02018-08-27 15:21:12 -07006550 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006551 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6552 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6553 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006554 tscl = rdtsc();
6555 if (vmx->hv_deadline_tsc > tscl)
6556 /* set_hv_timer ensures the delta fits in 32-bits */
6557 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6558 cpu_preemption_timer_multi);
6559 else
6560 delta_tsc = 0;
6561
Sean Christopherson804939e2019-05-07 12:18:05 -07006562 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6563 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6564 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6565 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6566 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006567 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006568}
6569
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006570void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006571{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006572 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6573 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6574 vmcs_writel(HOST_RSP, host_rsp);
6575 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006576}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006577
Wanpeng Li404d5d72020-04-28 14:23:25 +08006578static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006579{
6580 switch (to_vmx(vcpu)->exit_reason) {
6581 case EXIT_REASON_MSR_WRITE:
6582 return handle_fastpath_set_msr_irqoff(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04006583 case EXIT_REASON_PREEMPTION_TIMER:
6584 return handle_fastpath_preemption_timer(vcpu);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006585 default:
6586 return EXIT_FASTPATH_NONE;
6587 }
6588}
6589
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006590bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006591
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006592static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
6593 struct vcpu_vmx *vmx)
6594{
6595 /*
6596 * VMENTER enables interrupts (host state), but the kernel state is
6597 * interrupts disabled when this is invoked. Also tell RCU about
6598 * it. This is the same logic as for exit_to_user_mode().
6599 *
6600 * This ensures that e.g. latency analysis on the host observes
6601 * guest mode as interrupt enabled.
6602 *
6603 * guest_enter_irqoff() informs context tracking about the
6604 * transition to guest mode and if enabled adjusts RCU state
6605 * accordingly.
6606 */
6607 instrumentation_begin();
6608 trace_hardirqs_on_prepare();
6609 lockdep_hardirqs_on_prepare(CALLER_ADDR0);
6610 instrumentation_end();
6611
6612 guest_enter_irqoff();
6613 lockdep_hardirqs_on(CALLER_ADDR0);
6614
6615 /* L1D Flush includes CPU buffer clear to mitigate MDS */
6616 if (static_branch_unlikely(&vmx_l1d_should_flush))
6617 vmx_l1d_flush(vcpu);
6618 else if (static_branch_unlikely(&mds_user_clear))
6619 mds_clear_cpu_buffers();
6620
Thomas Gleixner2245d392020-07-08 21:52:00 +02006621 if (vcpu->arch.cr2 != native_read_cr2())
6622 native_write_cr2(vcpu->arch.cr2);
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006623
6624 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6625 vmx->loaded_vmcs->launched);
6626
Thomas Gleixner2245d392020-07-08 21:52:00 +02006627 vcpu->arch.cr2 = native_read_cr2();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006628
6629 /*
6630 * VMEXIT disables interrupts (host state), but tracing and lockdep
6631 * have them in state 'on' as recorded before entering guest mode.
6632 * Same as enter_from_user_mode().
6633 *
6634 * guest_exit_irqoff() restores host context and reinstates RCU if
6635 * enabled and required.
6636 *
6637 * This needs to be done before the below as native_read_msr()
6638 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
6639 * into world and some more.
6640 */
6641 lockdep_hardirqs_off(CALLER_ADDR0);
6642 guest_exit_irqoff();
6643
6644 instrumentation_begin();
6645 trace_hardirqs_off_finish();
6646 instrumentation_end();
6647}
6648
Wanpeng Li404d5d72020-04-28 14:23:25 +08006649static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006650{
Wanpeng Li404d5d72020-04-28 14:23:25 +08006651 fastpath_t exit_fastpath;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006652 struct vcpu_vmx *vmx = to_vmx(vcpu);
6653 unsigned long cr3, cr4;
6654
Wanpeng Li404d5d72020-04-28 14:23:25 +08006655reenter_guest:
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006656 /* Record the guest's net vcpu time for enforced NMI injections. */
6657 if (unlikely(!enable_vnmi &&
6658 vmx->loaded_vmcs->soft_vnmi_blocked))
6659 vmx->loaded_vmcs->entry_time = ktime_get();
6660
6661 /* Don't enter VMX if guest state is invalid, let the exit handler
6662 start emulation until we arrive back to a valid state */
6663 if (vmx->emulation_required)
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006664 return EXIT_FASTPATH_NONE;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006665
6666 if (vmx->ple_window_dirty) {
6667 vmx->ple_window_dirty = false;
6668 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6669 }
6670
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006671 /*
6672 * We did this in prepare_switch_to_guest, because it needs to
6673 * be within srcu_read_lock.
6674 */
6675 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006676
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006677 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006678 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006679 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006680 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6681
6682 cr3 = __get_current_cr3_fast();
6683 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6684 vmcs_writel(HOST_CR3, cr3);
6685 vmx->loaded_vmcs->host_state.cr3 = cr3;
6686 }
6687
6688 cr4 = cr4_read_shadow();
6689 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6690 vmcs_writel(HOST_CR4, cr4);
6691 vmx->loaded_vmcs->host_state.cr4 = cr4;
6692 }
6693
6694 /* When single-stepping over STI and MOV SS, we must clear the
6695 * corresponding interruptibility bits in the guest state. Otherwise
6696 * vmentry fails as it then expects bit 14 (BS) in pending debug
6697 * exceptions being set, but that's not correct for the guest debugging
6698 * case. */
6699 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6700 vmx_set_interrupt_shadow(vcpu, 0);
6701
Aaron Lewis139a12c2019-10-21 16:30:25 -07006702 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006703
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006704 pt_guest_enter(vmx);
6705
Vitaly Kuznetsov49097762020-06-19 11:40:46 +02006706 atomic_switch_perf_msrs(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006707
Sean Christopherson804939e2019-05-07 12:18:05 -07006708 if (enable_preemption_timer)
6709 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006710
Wanpeng Li010fd372020-09-10 17:50:41 +08006711 kvm_wait_lapic_expire(vcpu);
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006712
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006713 /*
6714 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6715 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6716 * is no need to worry about the conditional branch over the wrmsr
6717 * being speculatively taken.
6718 */
6719 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6720
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006721 /* The actual VMENTER/EXIT is in the .noinstr.text section. */
6722 vmx_vcpu_enter_exit(vcpu, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006723
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006724 /*
6725 * We do not use IBRS in the kernel. If this vCPU has used the
6726 * SPEC_CTRL MSR it may have left it on; save the value and
6727 * turn it off. This is much more efficient than blindly adding
6728 * it to the atomic save/restore list. Especially as the former
6729 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6730 *
6731 * For non-nested case:
6732 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6733 * save it.
6734 *
6735 * For nested case:
6736 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6737 * save it.
6738 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006739 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006740 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006741
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006742 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006743
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006744 /* All fields are clean at this point */
6745 if (static_branch_unlikely(&enable_evmcs))
6746 current_evmcs->hv_clean_fields |=
6747 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6748
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006749 if (static_branch_unlikely(&enable_evmcs))
6750 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6751
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006752 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006753 if (vmx->host_debugctlmsr)
6754 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006755
Avi Kivityaa67f602012-08-01 16:48:03 +03006756#ifndef CONFIG_X86_64
6757 /*
6758 * The sysexit path does not restore ds/es, so we must set them to
6759 * a reasonable value ourselves.
6760 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006761 * We can't defer this to vmx_prepare_switch_to_host() since that
6762 * function may be executed in interrupt context, which saves and
6763 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006764 */
6765 loadsegment(ds, __USER_DS);
6766 loadsegment(es, __USER_DS);
6767#endif
6768
Sean Christophersone5d03de2020-04-15 13:34:51 -07006769 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006770
Chao Peng2ef444f2018-10-24 16:05:12 +08006771 pt_guest_exit(vmx);
6772
Aaron Lewis139a12c2019-10-21 16:30:25 -07006773 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006774
Gleb Natapove0b890d2013-09-25 12:51:33 +03006775 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006776 vmx->idt_vectoring_info = 0;
6777
Sean Christopherson873e1da2020-04-10 10:47:02 -07006778 if (unlikely(vmx->fail)) {
6779 vmx->exit_reason = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006780 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006781 }
6782
6783 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
6784 if (unlikely((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006785 kvm_machine_check();
6786
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006787 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
6788
Sean Christopherson873e1da2020-04-10 10:47:02 -07006789 if (unlikely(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006790 return EXIT_FASTPATH_NONE;
6791
Jim Mattsonb060ca32017-09-14 16:31:42 -07006792 vmx->loaded_vmcs->launched = 1;
6793 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006794
Avi Kivity51aa01d2010-07-20 14:31:20 +03006795 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006796 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006797
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006798 if (is_guest_mode(vcpu))
6799 return EXIT_FASTPATH_NONE;
6800
6801 exit_fastpath = vmx_exit_handlers_fastpath(vcpu);
Wanpeng Li404d5d72020-04-28 14:23:25 +08006802 if (exit_fastpath == EXIT_FASTPATH_REENTER_GUEST) {
6803 if (!kvm_vcpu_exit_request(vcpu)) {
6804 /*
6805 * FIXME: this goto should be a loop in vcpu_enter_guest,
6806 * but it would incur the cost of a retpoline for now.
6807 * Revisit once static calls are available.
6808 */
Wanpeng Li379a3c82020-04-28 14:23:27 +08006809 if (vcpu->arch.apicv_active)
6810 vmx_sync_pir_to_irr(vcpu);
Wanpeng Li404d5d72020-04-28 14:23:25 +08006811 goto reenter_guest;
6812 }
6813 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
6814 }
6815
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006816 return exit_fastpath;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006817}
6818
Avi Kivity6aa8b732006-12-10 02:21:36 -08006819static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6820{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006821 struct vcpu_vmx *vmx = to_vmx(vcpu);
6822
Kai Huang843e4332015-01-28 10:54:28 +08006823 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006824 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006825 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006826 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006827 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006828}
6829
Sean Christopherson987b2592019-12-18 13:54:55 -08006830static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006831{
Ben Gardon41836832019-02-11 11:02:52 -08006832 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006833 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006834 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006835
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006836 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6837 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006838
Peter Feiner4e595162016-07-07 14:49:58 -07006839 err = -ENOMEM;
6840
Sean Christopherson034d8e22019-12-18 13:54:49 -08006841 vmx->vpid = allocate_vpid();
6842
Peter Feiner4e595162016-07-07 14:49:58 -07006843 /*
6844 * If PML is turned on, failure on enabling PML just results in failure
6845 * of creating the vcpu, therefore we can simplify PML logic (by
6846 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006847 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006848 */
6849 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006850 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006851 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006852 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006853 }
6854
Jim Mattson7d737102019-12-03 16:24:42 -08006855 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006856
Xiaoyao Li4be53412019-10-20 17:11:00 +08006857 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6858 u32 index = vmx_msr_index[i];
6859 u32 data_low, data_high;
6860 int j = vmx->nmsrs;
6861
6862 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6863 continue;
6864 if (wrmsr_safe(index, data_low, data_high) < 0)
6865 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006866
Xiaoyao Li4be53412019-10-20 17:11:00 +08006867 vmx->guest_msrs[j].index = i;
6868 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006869 switch (index) {
6870 case MSR_IA32_TSX_CTRL:
6871 /*
6872 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6873 * let's avoid changing CPUID bits under the host
6874 * kernel's feet.
6875 */
6876 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6877 break;
6878 default:
6879 vmx->guest_msrs[j].mask = -1ull;
6880 break;
6881 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006882 ++vmx->nmsrs;
6883 }
6884
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006885 err = alloc_loaded_vmcs(&vmx->vmcs01);
6886 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006887 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006888
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006889 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006890 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006891 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6892 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6893 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6894 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6895 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6896 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006897 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006898 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6899 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6900 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6901 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6902 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006903 vmx->msr_bitmap_mode = 0;
6904
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006905 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006906 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006907 vmx_vcpu_load(vcpu, cpu);
6908 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006909 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006910 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006911 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006912 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006913 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006914 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006915 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006916 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006917
Sean Christophersone90008d2018-03-05 12:04:37 -08006918 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006919 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006920 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006921 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006922 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006923
Roman Kagan63aff652018-07-19 21:59:07 +03006924 if (nested)
Chenyi Qiangb9757a42020-08-28 16:56:22 +08006925 memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006926 else
6927 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006928
Wincy Van705699a2015-02-03 23:58:17 +08006929 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006930 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006931
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006932 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006933 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006934
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006935 /*
6936 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6937 * or POSTED_INTR_WAKEUP_VECTOR.
6938 */
6939 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6940 vmx->pi_desc.sn = 1;
6941
Lan Tianyu53963a72018-12-06 15:34:36 +08006942 vmx->ept_pointer = INVALID_PAGE;
6943
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006944 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006945
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006946free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006947 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006948free_pml:
6949 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006950free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006951 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006952 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006953}
6954
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006955#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6956#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006957
Wanpeng Lib31c1142018-03-12 04:53:04 -07006958static int vmx_vm_init(struct kvm *kvm)
6959{
Tianyu Lan877ad952018-07-19 08:40:23 +00006960 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6961
Wanpeng Lib31c1142018-03-12 04:53:04 -07006962 if (!ple_gap)
6963 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006964
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006965 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6966 switch (l1tf_mitigation) {
6967 case L1TF_MITIGATION_OFF:
6968 case L1TF_MITIGATION_FLUSH_NOWARN:
6969 /* 'I explicitly don't care' is set */
6970 break;
6971 case L1TF_MITIGATION_FLUSH:
6972 case L1TF_MITIGATION_FLUSH_NOSMT:
6973 case L1TF_MITIGATION_FULL:
6974 /*
6975 * Warn upon starting the first VM in a potentially
6976 * insecure environment.
6977 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006978 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006979 pr_warn_once(L1TF_MSG_SMT);
6980 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6981 pr_warn_once(L1TF_MSG_L1D);
6982 break;
6983 case L1TF_MITIGATION_FULL_FORCE:
6984 /* Flush is enforced */
6985 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006986 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006987 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006988 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006989 return 0;
6990}
6991
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006992static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006993{
6994 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006995 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006996
Sean Christophersonff10e222019-12-20 20:45:10 -08006997 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6998 !this_cpu_has(X86_FEATURE_VMX)) {
6999 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
7000 return -EIO;
7001 }
7002
Sean Christopherson7caaa712018-12-03 13:53:01 -08007003 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007004 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007005 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007006 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03007007 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7008 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7009 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007010 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007011 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007012 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007013}
7014
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007015static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007016{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007017 u8 cache;
7018 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007019
Chia-I Wu222f06e2020-02-13 13:30:34 -08007020 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
7021 * memory aliases with conflicting memory types and sometimes MCEs.
7022 * We have to be careful as to what are honored and when.
7023 *
7024 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
7025 * UC. The effective memory type is UC or WC depending on guest PAT.
7026 * This was historically the source of MCEs and we want to be
7027 * conservative.
7028 *
7029 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
7030 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
7031 * EPT memory type is set to WB. The effective memory type is forced
7032 * WB.
7033 *
7034 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7035 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007036 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007037
Paolo Bonzini606decd2015-10-01 13:12:47 +02007038 if (is_mmio) {
7039 cache = MTRR_TYPE_UNCACHABLE;
7040 goto exit;
7041 }
7042
7043 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007044 ipat = VMX_EPT_IPAT_BIT;
7045 cache = MTRR_TYPE_WRBACK;
7046 goto exit;
7047 }
7048
7049 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
7050 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007051 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007052 cache = MTRR_TYPE_WRBACK;
7053 else
7054 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007055 goto exit;
7056 }
7057
Xiao Guangrongff536042015-06-15 16:55:22 +08007058 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007059
7060exit:
7061 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08007062}
7063
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007064static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007065{
7066 /*
7067 * These bits in the secondary execution controls field
7068 * are dynamic, the others are mostly based on the hypervisor
7069 * architecture and the guest's CPUID. Do not touch the
7070 * dynamic bits.
7071 */
7072 u32 mask =
7073 SECONDARY_EXEC_SHADOW_VMCS |
7074 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007075 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7076 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007077
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007078 u32 new_ctl = vmx->secondary_exec_control;
7079 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007080
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007081 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007082}
7083
David Matlack8322ebb2016-11-29 18:14:09 -08007084/*
7085 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7086 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7087 */
7088static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7089{
7090 struct vcpu_vmx *vmx = to_vmx(vcpu);
7091 struct kvm_cpuid_entry2 *entry;
7092
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007093 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7094 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007095
7096#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7097 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007098 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007099} while (0)
7100
7101 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007102 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7103 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7104 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7105 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7106 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7107 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7108 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7109 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7110 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7111 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7112 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7113 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7114 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7115 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007116
7117 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007118 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7119 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7120 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7121 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7122 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7123 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007124
7125#undef cr4_fixed1_update
7126}
7127
Liran Alon5f76f6f2018-09-14 03:25:52 +03007128static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7129{
7130 struct vcpu_vmx *vmx = to_vmx(vcpu);
7131
7132 if (kvm_mpx_supported()) {
7133 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7134
7135 if (mpx_enabled) {
7136 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7137 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7138 } else {
7139 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7140 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7141 }
7142 }
7143}
7144
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007145static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7146{
7147 struct vcpu_vmx *vmx = to_vmx(vcpu);
7148 struct kvm_cpuid_entry2 *best = NULL;
7149 int i;
7150
7151 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7152 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7153 if (!best)
7154 return;
7155 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7156 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7157 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7158 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7159 }
7160
7161 /* Get the number of configurable Address Ranges for filtering */
7162 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7163 PT_CAP_num_address_ranges);
7164
7165 /* Initialize and clear the no dependency bits */
7166 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7167 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7168
7169 /*
7170 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7171 * will inject an #GP
7172 */
7173 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7174 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7175
7176 /*
7177 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7178 * PSBFreq can be set
7179 */
7180 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7181 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7182 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7183
7184 /*
7185 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7186 * MTCFreq can be set
7187 */
7188 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7189 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7190 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7191
7192 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7193 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7194 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7195 RTIT_CTL_PTW_EN);
7196
7197 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7198 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7199 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7200
7201 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7202 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7203 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7204
7205 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7206 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7207 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7208
7209 /* unmask address range configure area */
7210 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007211 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007212}
7213
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007214static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
Sheng Yang0e851882009-12-18 16:48:46 +08007215{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007216 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007217
Aaron Lewis72041602019-10-21 16:30:20 -07007218 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7219 vcpu->arch.xsaves_enabled = false;
7220
Paolo Bonzini80154d72017-08-24 13:55:35 +02007221 if (cpu_has_secondary_exec_ctrls()) {
7222 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007223 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007224 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007225
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007226 if (nested_vmx_allowed(vcpu))
7227 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007228 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7229 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007230 else
7231 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007232 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7233 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007234
Liran Alon5f76f6f2018-09-14 03:25:52 +03007235 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007236 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007237 nested_vmx_entry_exit_ctls_update(vcpu);
7238 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007239
7240 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7241 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7242 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007243
7244 if (boot_cpu_has(X86_FEATURE_RTM)) {
7245 struct shared_msr_entry *msr;
7246 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7247 if (msr) {
7248 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7249 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7250 }
7251 }
Sheng Yang0e851882009-12-18 16:48:46 +08007252}
7253
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007254static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007255{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007256 kvm_set_cpu_caps();
7257
7258 /* CPUID 0x1 */
7259 if (nested)
7260 kvm_cpu_cap_set(X86_FEATURE_VMX);
7261
7262 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007263 if (kvm_mpx_supported())
7264 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7265 if (cpu_has_vmx_invpcid())
7266 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
7267 if (vmx_pt_mode_is_host_guest())
7268 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007269
Sean Christopherson90d2f602020-03-02 15:56:47 -08007270 if (vmx_umip_emulated())
7271 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7272
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007273 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007274 supported_xss = 0;
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007275 if (!vmx_xsaves_supported())
7276 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7277
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007278 /* CPUID 0x80000001 */
7279 if (!cpu_has_vmx_rdtscp())
7280 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007281
7282 if (vmx_waitpkg_supported())
7283 kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007284}
7285
Sean Christophersond264ee02018-08-27 15:21:12 -07007286static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7287{
7288 to_vmx(vcpu)->req_immediate_exit = true;
7289}
7290
Oliver Upton35a57132020-02-04 15:26:31 -08007291static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7292 struct x86_instruction_info *info)
7293{
7294 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7295 unsigned short port;
7296 bool intercept;
7297 int size;
7298
7299 if (info->intercept == x86_intercept_in ||
7300 info->intercept == x86_intercept_ins) {
7301 port = info->src_val;
7302 size = info->dst_bytes;
7303 } else {
7304 port = info->dst_val;
7305 size = info->src_bytes;
7306 }
7307
7308 /*
7309 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7310 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7311 * control.
7312 *
7313 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7314 */
7315 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7316 intercept = nested_cpu_has(vmcs12,
7317 CPU_BASED_UNCOND_IO_EXITING);
7318 else
7319 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7320
Oliver Upton86f7e902020-02-29 11:30:14 -08007321 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007322 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7323}
7324
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007325static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7326 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007327 enum x86_intercept_stage stage,
7328 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007329{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007330 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007331
Oliver Upton35a57132020-02-04 15:26:31 -08007332 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007333 /*
7334 * RDPID causes #UD if disabled through secondary execution controls.
7335 * Because it is marked as EmulateOnUD, we need to intercept it here.
7336 */
Oliver Upton35a57132020-02-04 15:26:31 -08007337 case x86_intercept_rdtscp:
7338 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007339 exception->vector = UD_VECTOR;
7340 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007341 return X86EMUL_PROPAGATE_FAULT;
7342 }
7343 break;
7344
7345 case x86_intercept_in:
7346 case x86_intercept_ins:
7347 case x86_intercept_out:
7348 case x86_intercept_outs:
7349 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007350
Oliver Upton86f7e902020-02-29 11:30:14 -08007351 case x86_intercept_lgdt:
7352 case x86_intercept_lidt:
7353 case x86_intercept_lldt:
7354 case x86_intercept_ltr:
7355 case x86_intercept_sgdt:
7356 case x86_intercept_sidt:
7357 case x86_intercept_sldt:
7358 case x86_intercept_str:
7359 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7360 return X86EMUL_CONTINUE;
7361
7362 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7363 break;
7364
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007365 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007366 default:
7367 break;
7368 }
7369
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007370 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007371}
7372
Yunhong Jiang64672c92016-06-13 14:19:59 -07007373#ifdef CONFIG_X86_64
7374/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7375static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7376 u64 divisor, u64 *result)
7377{
7378 u64 low = a << shift, high = a >> (64 - shift);
7379
7380 /* To avoid the overflow on divq */
7381 if (high >= divisor)
7382 return 1;
7383
7384 /* Low hold the result, high hold rem which is discarded */
7385 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7386 "rm" (divisor), "0" (low), "1" (high));
7387 *result = low;
7388
7389 return 0;
7390}
7391
Sean Christophersonf9927982019-04-16 13:32:46 -07007392static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7393 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007394{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007395 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007396 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007397 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007398
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007399 vmx = to_vmx(vcpu);
7400 tscl = rdtsc();
7401 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7402 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007403 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7404 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007405
7406 if (delta_tsc > lapic_timer_advance_cycles)
7407 delta_tsc -= lapic_timer_advance_cycles;
7408 else
7409 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007410
7411 /* Convert to host delta tsc if tsc scaling is enabled */
7412 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007413 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007414 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007415 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007416 return -ERANGE;
7417
7418 /*
7419 * If the delta tsc can't fit in the 32 bit after the multi shift,
7420 * we can't use the preemption timer.
7421 * It's possible that it fits on later vmentries, but checking
7422 * on every vmentry is costly so we just use an hrtimer.
7423 */
7424 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7425 return -ERANGE;
7426
7427 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007428 *expired = !delta_tsc;
7429 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007430}
7431
7432static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7433{
Sean Christophersonf459a702018-08-27 15:21:11 -07007434 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007435}
7436#endif
7437
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007438static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007439{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007440 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007441 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007442}
7443
Kai Huang843e4332015-01-28 10:54:28 +08007444static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7445 struct kvm_memory_slot *slot)
7446{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007447 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7448 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007449 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7450}
7451
7452static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7453 struct kvm_memory_slot *slot)
7454{
7455 kvm_mmu_slot_set_dirty(kvm, slot);
7456}
7457
7458static void vmx_flush_log_dirty(struct kvm *kvm)
7459{
7460 kvm_flush_pml_buffers(kvm);
7461}
7462
7463static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7464 struct kvm_memory_slot *memslot,
7465 gfn_t offset, unsigned long mask)
7466{
7467 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7468}
7469
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007470static void __pi_post_block(struct kvm_vcpu *vcpu)
7471{
7472 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7473 struct pi_desc old, new;
7474 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007475
7476 do {
7477 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007478 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7479 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007480
7481 dest = cpu_physical_id(vcpu->cpu);
7482
7483 if (x2apic_enabled())
7484 new.ndst = dest;
7485 else
7486 new.ndst = (dest << 8) & 0xFF00;
7487
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007488 /* set 'NV' to 'notification vector' */
7489 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007490 } while (cmpxchg64(&pi_desc->control, old.control,
7491 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007492
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007493 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7494 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007495 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007496 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007497 vcpu->pre_pcpu = -1;
7498 }
7499}
7500
Feng Wuefc64402015-09-18 22:29:51 +08007501/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007502 * This routine does the following things for vCPU which is going
7503 * to be blocked if VT-d PI is enabled.
7504 * - Store the vCPU to the wakeup list, so when interrupts happen
7505 * we can find the right vCPU to wake up.
7506 * - Change the Posted-interrupt descriptor as below:
7507 * 'NDST' <-- vcpu->pre_pcpu
7508 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7509 * - If 'ON' is set during this process, which means at least one
7510 * interrupt is posted for this vCPU, we cannot block it, in
7511 * this case, return 1, otherwise, return 0.
7512 *
7513 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007514static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007515{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007516 unsigned int dest;
7517 struct pi_desc old, new;
7518 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7519
7520 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007521 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7522 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007523 return 0;
7524
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007525 WARN_ON(irqs_disabled());
7526 local_irq_disable();
7527 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7528 vcpu->pre_pcpu = vcpu->cpu;
7529 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7530 list_add_tail(&vcpu->blocked_vcpu_list,
7531 &per_cpu(blocked_vcpu_on_cpu,
7532 vcpu->pre_pcpu));
7533 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7534 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007535
7536 do {
7537 old.control = new.control = pi_desc->control;
7538
Feng Wubf9f6ac2015-09-18 22:29:55 +08007539 WARN((pi_desc->sn == 1),
7540 "Warning: SN field of posted-interrupts "
7541 "is set before blocking\n");
7542
7543 /*
7544 * Since vCPU can be preempted during this process,
7545 * vcpu->cpu could be different with pre_pcpu, we
7546 * need to set pre_pcpu as the destination of wakeup
7547 * notification event, then we can find the right vCPU
7548 * to wakeup in wakeup handler if interrupts happen
7549 * when the vCPU is in blocked state.
7550 */
7551 dest = cpu_physical_id(vcpu->pre_pcpu);
7552
7553 if (x2apic_enabled())
7554 new.ndst = dest;
7555 else
7556 new.ndst = (dest << 8) & 0xFF00;
7557
7558 /* set 'NV' to 'wakeup vector' */
7559 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007560 } while (cmpxchg64(&pi_desc->control, old.control,
7561 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007562
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007563 /* We should not block the vCPU if an interrupt is posted for it. */
7564 if (pi_test_on(pi_desc) == 1)
7565 __pi_post_block(vcpu);
7566
7567 local_irq_enable();
7568 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007569}
7570
Yunhong Jiangbc225122016-06-13 14:19:58 -07007571static int vmx_pre_block(struct kvm_vcpu *vcpu)
7572{
7573 if (pi_pre_block(vcpu))
7574 return 1;
7575
Yunhong Jiang64672c92016-06-13 14:19:59 -07007576 if (kvm_lapic_hv_timer_in_use(vcpu))
7577 kvm_lapic_switch_to_sw_timer(vcpu);
7578
Yunhong Jiangbc225122016-06-13 14:19:58 -07007579 return 0;
7580}
7581
7582static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007583{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007584 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007585 return;
7586
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007587 WARN_ON(irqs_disabled());
7588 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007589 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007590 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007591}
7592
Yunhong Jiangbc225122016-06-13 14:19:58 -07007593static void vmx_post_block(struct kvm_vcpu *vcpu)
7594{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007595 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007596 kvm_lapic_switch_to_hv_timer(vcpu);
7597
Yunhong Jiangbc225122016-06-13 14:19:58 -07007598 pi_post_block(vcpu);
7599}
7600
Feng Wubf9f6ac2015-09-18 22:29:55 +08007601/*
Feng Wuefc64402015-09-18 22:29:51 +08007602 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7603 *
7604 * @kvm: kvm
7605 * @host_irq: host irq of the interrupt
7606 * @guest_irq: gsi of the interrupt
7607 * @set: set or unset PI
7608 * returns 0 on success, < 0 on failure
7609 */
7610static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7611 uint32_t guest_irq, bool set)
7612{
7613 struct kvm_kernel_irq_routing_entry *e;
7614 struct kvm_irq_routing_table *irq_rt;
7615 struct kvm_lapic_irq irq;
7616 struct kvm_vcpu *vcpu;
7617 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007618 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007619
7620 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007621 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7622 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007623 return 0;
7624
7625 idx = srcu_read_lock(&kvm->irq_srcu);
7626 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007627 if (guest_irq >= irq_rt->nr_rt_entries ||
7628 hlist_empty(&irq_rt->map[guest_irq])) {
7629 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7630 guest_irq, irq_rt->nr_rt_entries);
7631 goto out;
7632 }
Feng Wuefc64402015-09-18 22:29:51 +08007633
7634 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7635 if (e->type != KVM_IRQ_ROUTING_MSI)
7636 continue;
7637 /*
7638 * VT-d PI cannot support posting multicast/broadcast
7639 * interrupts to a vCPU, we still use interrupt remapping
7640 * for these kind of interrupts.
7641 *
7642 * For lowest-priority interrupts, we only support
7643 * those with single CPU as the destination, e.g. user
7644 * configures the interrupts via /proc/irq or uses
7645 * irqbalance to make the interrupts single-CPU.
7646 *
7647 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007648 *
7649 * In addition, we can only inject generic interrupts using
7650 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007651 */
7652
Radim Krčmář371313132016-07-12 22:09:27 +02007653 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007654 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7655 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007656 /*
7657 * Make sure the IRTE is in remapped mode if
7658 * we don't handle it in posted mode.
7659 */
7660 ret = irq_set_vcpu_affinity(host_irq, NULL);
7661 if (ret < 0) {
7662 printk(KERN_INFO
7663 "failed to back to remapped mode, irq: %u\n",
7664 host_irq);
7665 goto out;
7666 }
7667
Feng Wuefc64402015-09-18 22:29:51 +08007668 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007669 }
Feng Wuefc64402015-09-18 22:29:51 +08007670
7671 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7672 vcpu_info.vector = irq.vector;
7673
hu huajun2698d822018-04-11 15:16:40 +08007674 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007675 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7676
7677 if (set)
7678 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007679 else
Feng Wuefc64402015-09-18 22:29:51 +08007680 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007681
7682 if (ret < 0) {
7683 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7684 __func__);
7685 goto out;
7686 }
7687 }
7688
7689 ret = 0;
7690out:
7691 srcu_read_unlock(&kvm->irq_srcu, idx);
7692 return ret;
7693}
7694
Ashok Rajc45dcc72016-06-22 14:59:56 +08007695static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7696{
7697 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7698 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007699 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007700 else
7701 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007702 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007703}
7704
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007705static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007706{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007707 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7708 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007709 return -EBUSY;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007710 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007711}
7712
Ladi Prosek0234bf82017-10-11 16:54:40 +02007713static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7714{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007715 struct vcpu_vmx *vmx = to_vmx(vcpu);
7716
7717 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7718 if (vmx->nested.smm.guest_mode)
7719 nested_vmx_vmexit(vcpu, -1, 0, 0);
7720
7721 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7722 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007723 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007724 return 0;
7725}
7726
Sean Christophersoned193212019-04-02 08:03:09 -07007727static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007728{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007729 struct vcpu_vmx *vmx = to_vmx(vcpu);
7730 int ret;
7731
7732 if (vmx->nested.smm.vmxon) {
7733 vmx->nested.vmxon = true;
7734 vmx->nested.smm.vmxon = false;
7735 }
7736
7737 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007738 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007739 if (ret)
7740 return ret;
7741
7742 vmx->nested.smm.guest_mode = false;
7743 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007744 return 0;
7745}
7746
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007747static void enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007748{
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007749 /* RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007750}
7751
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007752static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7753{
Yi Wang9481b7f2019-07-15 12:35:17 +08007754 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007755}
7756
Liran Alon4b9852f2019-08-26 13:24:49 +03007757static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7758{
7759 return to_vmx(vcpu)->nested.vmxon;
7760}
7761
Jim Mattson93dff2f2020-05-08 13:36:43 -07007762static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
7763{
7764 if (is_guest_mode(vcpu)) {
7765 struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;
7766
7767 if (hrtimer_try_to_cancel(timer) == 1)
7768 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
7769 }
7770}
7771
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007772static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007773{
7774 if (nested)
7775 nested_vmx_hardware_unsetup();
7776
7777 free_kvm_area();
7778}
7779
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007780static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7781{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007782 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7783 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007784
7785 return supported & BIT(bit);
7786}
7787
Sean Christophersone286ac02020-03-21 13:26:02 -07007788static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007789 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007790
Avi Kivity6aa8b732006-12-10 02:21:36 -08007791 .hardware_enable = hardware_enable,
7792 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007793 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007794 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007795
Sean Christopherson484014f2020-03-21 13:25:57 -07007796 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007797 .vm_init = vmx_vm_init,
7798
Avi Kivity6aa8b732006-12-10 02:21:36 -08007799 .vcpu_create = vmx_create_vcpu,
7800 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007801 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007802
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007803 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007804 .vcpu_load = vmx_vcpu_load,
7805 .vcpu_put = vmx_vcpu_put,
7806
Paolo Bonzini69869822020-07-10 17:48:06 +02007807 .update_exception_bitmap = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007808 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007809 .get_msr = vmx_get_msr,
7810 .set_msr = vmx_set_msr,
7811 .get_segment_base = vmx_get_segment_base,
7812 .get_segment = vmx_get_segment,
7813 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007814 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007815 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7816 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007817 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007818 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007819 .get_idt = vmx_get_idt,
7820 .set_idt = vmx_set_idt,
7821 .get_gdt = vmx_get_gdt,
7822 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007823 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007824 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007825 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007826 .get_rflags = vmx_get_rflags,
7827 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007828
Sean Christopherson77809382020-03-20 14:28:18 -07007829 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007830 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007831 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007832 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007833
Avi Kivity6aa8b732006-12-10 02:21:36 -08007834 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007835 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007836 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7837 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007838 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7839 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007840 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007841 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007842 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007843 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007844 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007845 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007846 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007847 .get_nmi_mask = vmx_get_nmi_mask,
7848 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007849 .enable_nmi_window = enable_nmi_window,
7850 .enable_irq_window = enable_irq_window,
7851 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007852 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007853 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007854 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007855 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007856 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007857 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007858 .hwapic_irr_update = vmx_hwapic_irr_update,
7859 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007860 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007861 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7862 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007863 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007864
Izik Eiduscbc94022007-10-25 00:29:55 +02007865 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007866 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007867 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007868
Avi Kivity586f9602010-11-18 13:09:54 +02007869 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007870
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007871 .vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007872
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007873 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007874
Leonid Shatz326e7422018-11-06 12:14:25 +02007875 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007876
Sean Christopherson484014f2020-03-21 13:25:57 -07007877 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007878
7879 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007880 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007881
Sean Christophersond264ee02018-08-27 15:21:12 -07007882 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007883
7884 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007885
7886 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7887 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7888 .flush_log_dirty = vmx_flush_log_dirty,
7889 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +02007890
Feng Wubf9f6ac2015-09-18 22:29:55 +08007891 .pre_block = vmx_pre_block,
7892 .post_block = vmx_post_block,
7893
Wei Huang25462f72015-06-19 15:45:05 +02007894 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007895 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007896
7897 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007898
7899#ifdef CONFIG_X86_64
7900 .set_hv_timer = vmx_set_hv_timer,
7901 .cancel_hv_timer = vmx_cancel_hv_timer,
7902#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007903
7904 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007905
Ladi Prosek72d7b372017-10-11 16:54:41 +02007906 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007907 .pre_enter_smm = vmx_pre_enter_smm,
7908 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007909 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007910
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007911 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007912 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Jim Mattson93dff2f2020-05-08 13:36:43 -07007913 .migrate_timers = vmx_migrate_timers,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007914};
7915
Avi Kivity6aa8b732006-12-10 02:21:36 -08007916static __init int hardware_setup(void)
7917{
7918 unsigned long host_bndcfgs;
7919 struct desc_ptr dt;
Sean Christopherson703c3352020-03-02 15:57:03 -08007920 int r, i, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007921
Avi Kivity6aa8b732006-12-10 02:21:36 -08007922 store_idt(&dt);
7923 host_idt_base = dt.address;
7924
7925 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7926 kvm_define_shared_msr(i, vmx_msr_index[i]);
7927
7928 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7929 return -EIO;
7930
7931 if (boot_cpu_has(X86_FEATURE_NX))
7932 kvm_enable_efer_bits(EFER_NX);
7933
7934 if (boot_cpu_has(X86_FEATURE_MPX)) {
7935 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7936 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7937 }
7938
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007939 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007940 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7941 XFEATURE_MASK_BNDCSR);
7942
Avi Kivity6aa8b732006-12-10 02:21:36 -08007943 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7944 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7945 enable_vpid = 0;
7946
7947 if (!cpu_has_vmx_ept() ||
7948 !cpu_has_vmx_ept_4levels() ||
7949 !cpu_has_vmx_ept_mt_wb() ||
7950 !cpu_has_vmx_invept_global())
7951 enable_ept = 0;
7952
7953 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7954 enable_ept_ad_bits = 0;
7955
7956 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Avi Kivity873a7c42006-12-13 00:34:14 -08007957 enable_unrestricted_guest = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007958
7959 if (!cpu_has_vmx_flexpriority())
7960 flexpriority_enabled = 0;
7961
7962 if (!cpu_has_virtual_nmis())
7963 enable_vnmi = 0;
7964
7965 /*
7966 * set_apic_access_page_addr() is used to reload apic access
7967 * page upon invalidation. No need to do anything if not
7968 * using the APIC_ACCESS_ADDR VMCS field.
7969 */
7970 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007971 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007972
7973 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007974 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007975
Avi Kivity6aa8b732006-12-10 02:21:36 -08007976#if IS_ENABLED(CONFIG_HYPERV)
7977 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7978 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007979 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7980 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007981 hv_remote_flush_tlb_with_range;
7982 }
7983#endif
7984
7985 if (!cpu_has_vmx_ple()) {
7986 ple_gap = 0;
7987 ple_window = 0;
7988 ple_window_grow = 0;
7989 ple_window_max = 0;
7990 ple_window_shrink = 0;
7991 }
7992
7993 if (!cpu_has_vmx_apicv()) {
7994 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007995 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007996 }
7997
7998 if (cpu_has_vmx_tsc_scaling()) {
7999 kvm_has_tsc_control = true;
8000 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
8001 kvm_tsc_scaling_ratio_frac_bits = 48;
8002 }
8003
8004 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8005
8006 if (enable_ept)
8007 vmx_enable_tdp();
Sean Christopherson703c3352020-03-02 15:57:03 -08008008
8009 if (!enable_ept)
8010 ept_lpage_level = 0;
8011 else if (cpu_has_vmx_ept_1g_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07008012 ept_lpage_level = PG_LEVEL_1G;
Sean Christopherson703c3352020-03-02 15:57:03 -08008013 else if (cpu_has_vmx_ept_2m_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07008014 ept_lpage_level = PG_LEVEL_2M;
Sean Christopherson703c3352020-03-02 15:57:03 -08008015 else
Sean Christopherson3bae0452020-04-27 17:54:22 -07008016 ept_lpage_level = PG_LEVEL_4K;
Sean Christopherson83013052020-07-15 20:41:22 -07008017 kvm_configure_mmu(enable_ept, vmx_get_max_tdp_level(), ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008018
8019 /*
8020 * Only enable PML when hardware supports PML feature, and both EPT
8021 * and EPT A/D bit features are enabled -- PML depends on them to work.
8022 */
8023 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
8024 enable_pml = 0;
8025
8026 if (!enable_pml) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008027 vmx_x86_ops.slot_enable_log_dirty = NULL;
8028 vmx_x86_ops.slot_disable_log_dirty = NULL;
8029 vmx_x86_ops.flush_log_dirty = NULL;
8030 vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008031 }
8032
8033 if (!cpu_has_vmx_preemption_timer())
8034 enable_preemption_timer = false;
8035
8036 if (enable_preemption_timer) {
8037 u64 use_timer_freq = 5000ULL * 1000 * 1000;
8038 u64 vmx_msr;
8039
8040 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
8041 cpu_preemption_timer_multi =
8042 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
8043
8044 if (tsc_khz)
8045 use_timer_freq = (u64)tsc_khz * 1000;
8046 use_timer_freq >>= cpu_preemption_timer_multi;
8047
8048 /*
8049 * KVM "disables" the preemption timer by setting it to its max
8050 * value. Don't use the timer if it might cause spurious exits
8051 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
8052 */
8053 if (use_timer_freq > 0xffffffffu / 10)
8054 enable_preemption_timer = false;
8055 }
8056
8057 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008058 vmx_x86_ops.set_hv_timer = NULL;
8059 vmx_x86_ops.cancel_hv_timer = NULL;
8060 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008061 }
8062
8063 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
8064
8065 kvm_mce_cap_supported |= MCG_LMCE_P;
8066
8067 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
8068 return -EINVAL;
8069 if (!enable_ept || !cpu_has_vmx_intel_pt())
8070 pt_mode = PT_MODE_SYSTEM;
8071
8072 if (nested) {
8073 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
8074 vmx_capability.ept);
8075
Sean Christopherson6c1c6e52020-05-06 13:46:53 -07008076 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008077 if (r)
8078 return r;
8079 }
8080
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08008081 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08008082
Avi Kivity6aa8b732006-12-10 02:21:36 -08008083 r = alloc_kvm_area();
8084 if (r)
8085 nested_vmx_hardware_unsetup();
8086 return r;
8087}
8088
Sean Christophersond008dfd2020-03-21 13:25:56 -07008089static struct kvm_x86_init_ops vmx_init_ops __initdata = {
8090 .cpu_has_kvm_support = cpu_has_kvm_support,
8091 .disabled_by_bios = vmx_disabled_by_bios,
8092 .check_processor_compatibility = vmx_check_processor_compat,
8093 .hardware_setup = hardware_setup,
8094
8095 .runtime_ops = &vmx_x86_ops,
8096};
8097
Avi Kivity6aa8b732006-12-10 02:21:36 -08008098static void vmx_cleanup_l1d_flush(void)
8099{
8100 if (vmx_l1d_flush_pages) {
8101 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
8102 vmx_l1d_flush_pages = NULL;
8103 }
8104 /* Restore state so sysfs ignores VMX */
8105 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
8106}
8107
8108static void vmx_exit(void)
8109{
8110#ifdef CONFIG_KEXEC_CORE
8111 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8112 synchronize_rcu();
8113#endif
8114
8115 kvm_exit();
8116
8117#if IS_ENABLED(CONFIG_HYPERV)
8118 if (static_branch_unlikely(&enable_evmcs)) {
8119 int cpu;
8120 struct hv_vp_assist_page *vp_ap;
8121 /*
8122 * Reset everything to support using non-enlightened VMCS
8123 * access later (e.g. when we reload the module with
8124 * enlightened_vmcs=0)
8125 */
8126 for_each_online_cpu(cpu) {
8127 vp_ap = hv_get_vp_assist_page(cpu);
8128
8129 if (!vp_ap)
8130 continue;
8131
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008132 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008133 vp_ap->current_nested_vmcs = 0;
8134 vp_ap->enlighten_vmentry = 0;
8135 }
8136
8137 static_branch_disable(&enable_evmcs);
8138 }
8139#endif
8140 vmx_cleanup_l1d_flush();
8141}
8142module_exit(vmx_exit);
8143
8144static int __init vmx_init(void)
8145{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008146 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008147
8148#if IS_ENABLED(CONFIG_HYPERV)
8149 /*
8150 * Enlightened VMCS usage should be recommended and the host needs
8151 * to support eVMCS v1 or above. We can also disable eVMCS support
8152 * with module parameter.
8153 */
8154 if (enlightened_vmcs &&
8155 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8156 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8157 KVM_EVMCS_VERSION) {
8158 int cpu;
8159
8160 /* Check that we have assist pages on all online CPUs */
8161 for_each_online_cpu(cpu) {
8162 if (!hv_get_vp_assist_page(cpu)) {
8163 enlightened_vmcs = false;
8164 break;
8165 }
8166 }
8167
8168 if (enlightened_vmcs) {
8169 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8170 static_branch_enable(&enable_evmcs);
8171 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008172
8173 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8174 vmx_x86_ops.enable_direct_tlbflush
8175 = hv_enable_direct_tlbflush;
8176
Avi Kivity6aa8b732006-12-10 02:21:36 -08008177 } else {
8178 enlightened_vmcs = false;
8179 }
8180#endif
8181
Sean Christophersond008dfd2020-03-21 13:25:56 -07008182 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008183 __alignof__(struct vcpu_vmx), THIS_MODULE);
8184 if (r)
8185 return r;
8186
8187 /*
8188 * Must be called after kvm_init() so enable_ept is properly set
8189 * up. Hand the parameter mitigation value in which was stored in
8190 * the pre module init parser. If no parameter was given, it will
8191 * contain 'auto' which will be turned into the default 'cond'
8192 * mitigation mode.
8193 */
Waiman Long19a36d32019-08-26 15:30:23 -04008194 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8195 if (r) {
8196 vmx_exit();
8197 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008198 }
8199
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008200 for_each_possible_cpu(cpu) {
8201 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8202 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
8203 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
8204 }
8205
Avi Kivity6aa8b732006-12-10 02:21:36 -08008206#ifdef CONFIG_KEXEC_CORE
8207 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8208 crash_vmclear_local_loaded_vmcss);
8209#endif
8210 vmx_check_vmcs12_offsets();
8211
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008212 /*
8213 * Intel processors don't have problems with
8214 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable
8215 * it for VMX by default
8216 */
8217 allow_smaller_maxphyaddr = true;
8218
Avi Kivity6aa8b732006-12-10 02:21:36 -08008219 return 0;
8220}
8221module_init(vmx_init);