blob: 26bd128935bc097f230bfacd3f05cc56272ca56d [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Anshuman Khandual1e866972021-05-04 18:38:21 -070014 select ARCH_ENABLE_HUGEPAGE_MIGRATION if HUGETLB_PAGE && MIGRATION
Anshuman Khandual91024b32021-05-04 18:38:17 -070015 select ARCH_ENABLE_MEMORY_HOTPLUG
16 select ARCH_ENABLE_MEMORY_HOTREMOVE
Anshuman Khandual66f24fa2021-05-04 18:38:25 -070017 select ARCH_ENABLE_SPLIT_PMD_PTLOCK if PGTABLE_LEVELS > 2
Anshuman Khandual1e866972021-05-04 18:38:21 -070018 select ARCH_ENABLE_THP_MIGRATION if TRANSPARENT_HUGEPAGE
Anshuman Khandualc2280be2021-05-04 18:38:09 -070019 select ARCH_HAS_CACHE_LINE_SIZE
Laura Abbottec6d06e2017-01-10 13:35:50 -080020 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070021 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010022 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030023 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010024 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070025 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080026 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070027 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020028 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070029 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050030 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020031 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070032 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070033 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050034 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010035 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010036 select ARCH_HAS_SET_MEMORY
Mark Brown5fc57df2020-09-14 16:34:09 +010037 select ARCH_STACKWALK
Laura Abbottad21fc42017-02-06 16:31:57 -080038 select ARCH_HAS_STRICT_KERNEL_RWX
39 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020040 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
41 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010042 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010043 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010044 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Kefeng Wang63703f32021-06-30 18:52:20 -070045 select ARCH_HAS_ZONE_DMA_SET if EXPERT
Dave Martinab7876a2020-03-16 16:50:47 +000046 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070047 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020048 select ARCH_INLINE_READ_LOCK if !PREEMPTION
49 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
50 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
51 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
52 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
53 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
54 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
55 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
56 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
57 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
58 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
59 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
60 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
61 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
62 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
63 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
64 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
65 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
66 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
67 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
68 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
69 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
70 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
71 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
72 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
73 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070074 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010075 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000076 select ARCH_USE_GNU_PROPERTY
Anshuman Khandualdce44562021-04-29 22:55:15 -070077 select ARCH_USE_MEMTEST
Will Deacon087133a2017-10-12 13:20:50 +010078 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000079 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010080 select ARCH_USE_SYM_ANNOTATIONS
Mike Rapoport5d6ad662020-12-14 19:10:30 -080081 select ARCH_SUPPORTS_DEBUG_PAGEALLOC
Anshuman Khandual855f9a82021-05-04 18:38:13 -070082 select ARCH_SUPPORTS_HUGETLBFS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010083 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070084 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Sami Tolvanen112b6a82020-12-11 10:46:33 -080085 select ARCH_SUPPORTS_LTO_CLANG if CPU_LITTLE_ENDIAN
86 select ARCH_SUPPORTS_LTO_CLANG_THIN
Sami Tolvanen9186ad82021-04-08 11:28:43 -070087 select ARCH_SUPPORTS_CFI_CLANG
Peter Zijlstra4badad32014-06-06 19:53:16 +020088 select ARCH_SUPPORTS_ATOMIC_RMW
Nick Desaulniers42a7ba12021-09-10 16:40:44 -070089 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070090 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070091 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010092 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070093 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000094 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070095 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Nathan Chancellor59612b22020-11-19 13:46:56 -070096 select ARCH_WANT_LD_ORPHAN_WARN
Nick Desaulniers51c2ee62021-06-21 16:18:22 -070097 select ARCH_WANTS_NO_INSTR
Yang Shif0b7f8a2016-02-05 15:50:18 -080098 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000099 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +0000100 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +0000101 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100102 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500103 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +0100104 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500105 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +0100106 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +0800107 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +0000108 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -0700109 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000110 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +0200111 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +0000112 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +0100113 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +0100114 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800115 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700116 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100117 select GENERIC_ARCH_TOPOLOGY
Will Deacon4b3dc962015-05-29 18:28:44 +0100118 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000119 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500120 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700121 select GENERIC_EARLY_IOREMAP
Yury Norov98c5ec72021-02-25 05:56:59 -0800122 select GENERIC_FIND_FIRST_BIT
Leo Yan2314ee42015-08-21 04:40:22 +0100123 select GENERIC_IDLE_POLL_SETUP
Marc Zyngierd3afc7f2020-04-25 15:03:47 +0100124 select GENERIC_IRQ_IPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 select GENERIC_IRQ_PROBE
126 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100127 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt6585bd82020-07-09 12:05:36 -0700128 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100129 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800130 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700131 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132 select GENERIC_SMP_IDLE_THREAD
133 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100134 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700135 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100136 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select HARDIRQS_SW_RESEND
Kalesh Singh45544ee2020-10-14 00:53:07 +0000138 select HAVE_MOVE_PMD
Kalesh Singhf5308c82020-12-14 19:07:35 -0800139 select HAVE_MOVE_PUD
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100140 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800141 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100142 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100143 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100144 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530145 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100146 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800147 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700148 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800149 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Lecopzer Chen71b613f2021-03-24 12:05:20 +0800150 select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800151 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Andrey Konovalov94ab5b62020-12-22 12:02:20 -0800152 select HAVE_ARCH_KASAN_HW_TAGS if (HAVE_ARCH_KASAN && ARM64_MTE)
Marco Elver840b2392021-02-25 17:19:03 -0800153 select HAVE_ARCH_KFENCE
Vijaya Kumar K95292472014-01-28 11:20:22 +0000154 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800155 select HAVE_ARCH_MMAP_RND_BITS
156 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Will Deacon3eb9cdf2021-08-25 11:10:07 +0100157 select HAVE_ARCH_PFN_VALID
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700158 select HAVE_ARCH_PREL32_RELOCATIONS
Kees Cook70918772021-04-01 16:23:46 -0700159 select HAVE_ARCH_RANDOMIZE_KSTACK_OFFSET
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000160 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700161 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700162 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100163 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700164 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100165 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700166 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900167 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200168 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100169 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100170 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100171 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700172 select HAVE_CONTEXT_TRACKING
Catalin Marinasb69ec422012-10-08 16:28:11 -0700173 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000174 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100175 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100176 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
177 if $(cc-option,-fpatchable-function-entry=2)
Sami Tolvanena31d7932020-12-11 10:46:32 -0800178 select FTRACE_MCOUNT_USE_PATCHABLE_FUNCTION_ENTRY \
179 if DYNAMIC_FTRACE_WITH_REGS
Will Deacon50afc332013-12-16 17:50:08 +0000180 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700181 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100182 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900183 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800184 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900185 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200186 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000188 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700189 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000190 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100191 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100192 select HAVE_PERF_REGS
193 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400194 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900195 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000196 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800197 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100198 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900199 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100200 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400201 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900202 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100203 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100204 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100205 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200206 select IRQ_FORCED_THREADING
Lecopzer Chenacc30422021-03-24 12:05:22 +0800207 select KASAN_VMALLOC if KASAN_GENERIC
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100208 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200209 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200210 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211 select OF
212 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100213 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000214 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100215 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000216 select POWER_RESET
217 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100218 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200219 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700220 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000221 select THREAD_INFO_IN_TASK
Axel Rasmussen7677f7f2021-05-04 18:35:36 -0700222 select HAVE_ARCH_USERFAULTFD_MINOR if USERFAULTFD
Masahiro Yamada4aae6832021-07-31 14:22:32 +0900223 select TRACE_IRQFLAGS_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224 help
225 ARM 64-bit (AArch64) Linux support.
226
227config 64BIT
228 def_bool y
229
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100230config MMU
231 def_bool y
232
Mark Rutland030c4d22016-05-31 15:57:59 +0100233config ARM64_PAGE_SHIFT
234 int
235 default 16 if ARM64_64K_PAGES
236 default 14 if ARM64_16K_PAGES
237 default 12
238
Gavin Shanc0d6de32020-09-10 19:59:35 +1000239config ARM64_CONT_PTE_SHIFT
Mark Rutland030c4d22016-05-31 15:57:59 +0100240 int
241 default 5 if ARM64_64K_PAGES
242 default 7 if ARM64_16K_PAGES
243 default 4
244
Gavin Shane6765942020-09-10 19:59:36 +1000245config ARM64_CONT_PMD_SHIFT
246 int
247 default 5 if ARM64_64K_PAGES
248 default 5 if ARM64_16K_PAGES
249 default 4
250
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800251config ARCH_MMAP_RND_BITS_MIN
252 default 14 if ARM64_64K_PAGES
253 default 16 if ARM64_16K_PAGES
254 default 18
255
256# max bits determined by the following formula:
257# VA_BITS - PAGE_SHIFT - 3
258config ARCH_MMAP_RND_BITS_MAX
259 default 19 if ARM64_VA_BITS=36
260 default 24 if ARM64_VA_BITS=39
261 default 27 if ARM64_VA_BITS=42
262 default 30 if ARM64_VA_BITS=47
263 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
264 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
265 default 33 if ARM64_VA_BITS=48
266 default 14 if ARM64_64K_PAGES
267 default 16 if ARM64_16K_PAGES
268 default 18
269
270config ARCH_MMAP_RND_COMPAT_BITS_MIN
271 default 7 if ARM64_64K_PAGES
272 default 9 if ARM64_16K_PAGES
273 default 11
274
275config ARCH_MMAP_RND_COMPAT_BITS_MAX
276 default 16
277
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700278config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100279 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100280
281config STACKTRACE_SUPPORT
282 def_bool y
283
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100284config ILLEGAL_POINTER_VALUE
285 hex
286 default 0xdead000000000000
287
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100288config LOCKDEP_SUPPORT
289 def_bool y
290
Dave P Martin9fb74102015-07-24 16:37:48 +0100291config GENERIC_BUG
292 def_bool y
293 depends on BUG
294
295config GENERIC_BUG_RELATIVE_POINTERS
296 def_bool y
297 depends on GENERIC_BUG
298
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100299config GENERIC_HWEIGHT
300 def_bool y
301
302config GENERIC_CSUM
303 def_bool y
304
305config GENERIC_CALIBRATE_DELAY
306 def_bool y
307
Oscar Salvadorca6e51d2021-05-04 18:39:54 -0700308config ARCH_MHP_MEMMAP_ON_MEMORY_ENABLE
309 def_bool y
310
Will Deacon4b3dc962015-05-29 18:28:44 +0100311config SMP
312 def_bool y
313
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100314config KERNEL_MODE_NEON
315 def_bool y
316
Rob Herring92cc15f2014-04-18 17:19:59 -0500317config FIX_EARLYCON_MEM
318 def_bool y
319
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700320config PGTABLE_LEVELS
321 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100322 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700323 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100324 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700325 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100326 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
327 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700328
Pratyush Anand9842cea2016-11-02 14:40:46 +0530329config ARCH_SUPPORTS_UPROBES
330 def_bool y
331
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200332config ARCH_PROC_KCORE_TEXT
333 def_bool y
334
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000335config BROKEN_GAS_INST
336 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
337
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100338config KASAN_SHADOW_OFFSET
339 hex
Andrey Konovalov0fea6e92020-12-22 12:02:06 -0800340 depends on KASAN_GENERIC || KASAN_SW_TAGS
Ard Biesheuvelf4693c22020-10-08 17:36:00 +0200341 default 0xdfff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
342 default 0xdfffc00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
343 default 0xdffffe0000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
344 default 0xdfffffc000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
345 default 0xdffffff800000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
346 default 0xefff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
347 default 0xefffc00000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
348 default 0xeffffe0000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
349 default 0xefffffc000000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
350 default 0xeffffff800000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100351 default 0xffffffffffffffff
352
Olof Johansson6a377492015-07-20 12:09:16 -0700353source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100354
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100355menu "Kernel Features"
356
Andre Przywarac0a01b82014-11-14 15:54:12 +0000357menu "ARM errata workarounds via the alternatives framework"
358
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000359config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100360 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000361
Andre Przywarac0a01b82014-11-14 15:54:12 +0000362config ARM64_ERRATUM_826319
363 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
364 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000365 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000366 help
367 This option adds an alternative code sequence to work around ARM
368 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
369 AXI master interface and an L2 cache.
370
371 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
372 and is unable to accept a certain write via this interface, it will
373 not progress on read data presented on the read data channel and the
374 system can deadlock.
375
376 The workaround promotes data cache clean instructions to
377 data cache clean-and-invalidate.
378 Please note that this does not necessarily enable the workaround,
379 as it depends on the alternative framework, which will only patch
380 the kernel if an affected CPU is detected.
381
382 If unsure, say Y.
383
384config ARM64_ERRATUM_827319
385 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
386 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000387 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000388 help
389 This option adds an alternative code sequence to work around ARM
390 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
391 master interface and an L2 cache.
392
393 Under certain conditions this erratum can cause a clean line eviction
394 to occur at the same time as another transaction to the same address
395 on the AMBA 5 CHI interface, which can cause data corruption if the
396 interconnect reorders the two transactions.
397
398 The workaround promotes data cache clean instructions to
399 data cache clean-and-invalidate.
400 Please note that this does not necessarily enable the workaround,
401 as it depends on the alternative framework, which will only patch
402 the kernel if an affected CPU is detected.
403
404 If unsure, say Y.
405
406config ARM64_ERRATUM_824069
407 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
408 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000409 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000410 help
411 This option adds an alternative code sequence to work around ARM
412 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
413 to a coherent interconnect.
414
415 If a Cortex-A53 processor is executing a store or prefetch for
416 write instruction at the same time as a processor in another
417 cluster is executing a cache maintenance operation to the same
418 address, then this erratum might cause a clean cache line to be
419 incorrectly marked as dirty.
420
421 The workaround promotes data cache clean instructions to
422 data cache clean-and-invalidate.
423 Please note that this option does not necessarily enable the
424 workaround, as it depends on the alternative framework, which will
425 only patch the kernel if an affected CPU is detected.
426
427 If unsure, say Y.
428
429config ARM64_ERRATUM_819472
430 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
431 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000432 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000433 help
434 This option adds an alternative code sequence to work around ARM
435 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
436 present when it is connected to a coherent interconnect.
437
438 If the processor is executing a load and store exclusive sequence at
439 the same time as a processor in another cluster is executing a cache
440 maintenance operation to the same address, then this erratum might
441 cause data corruption.
442
443 The workaround promotes data cache clean instructions to
444 data cache clean-and-invalidate.
445 Please note that this does not necessarily enable the workaround,
446 as it depends on the alternative framework, which will only patch
447 the kernel if an affected CPU is detected.
448
449 If unsure, say Y.
450
451config ARM64_ERRATUM_832075
452 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
453 default y
454 help
455 This option adds an alternative code sequence to work around ARM
456 erratum 832075 on Cortex-A57 parts up to r1p2.
457
458 Affected Cortex-A57 parts might deadlock when exclusive load/store
459 instructions to Write-Back memory are mixed with Device loads.
460
461 The workaround is to promote device loads to use Load-Acquire
462 semantics.
463 Please note that this does not necessarily enable the workaround,
464 as it depends on the alternative framework, which will only patch
465 the kernel if an affected CPU is detected.
466
467 If unsure, say Y.
468
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000469config ARM64_ERRATUM_834220
470 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
471 depends on KVM
472 default y
473 help
474 This option adds an alternative code sequence to work around ARM
475 erratum 834220 on Cortex-A57 parts up to r1p2.
476
477 Affected Cortex-A57 parts might report a Stage 2 translation
478 fault as the result of a Stage 1 fault for load crossing a
479 page boundary when there is a permission or device memory
480 alignment fault at Stage 1 and a translation fault at Stage 2.
481
482 The workaround is to verify that the Stage 1 translation
483 doesn't generate a fault before handling the Stage 2 fault.
484 Please note that this does not necessarily enable the workaround,
485 as it depends on the alternative framework, which will only patch
486 the kernel if an affected CPU is detected.
487
488 If unsure, say Y.
489
Will Deacon905e8c52015-03-23 19:07:02 +0000490config ARM64_ERRATUM_845719
491 bool "Cortex-A53: 845719: a load might read incorrect data"
492 depends on COMPAT
493 default y
494 help
495 This option adds an alternative code sequence to work around ARM
496 erratum 845719 on Cortex-A53 parts up to r0p4.
497
498 When running a compat (AArch32) userspace on an affected Cortex-A53
499 part, a load at EL0 from a virtual address that matches the bottom 32
500 bits of the virtual address used by a recent load at (AArch64) EL1
501 might return incorrect data.
502
503 The workaround is to write the contextidr_el1 register on exception
504 return to a 32-bit task.
505 Please note that this does not necessarily enable the workaround,
506 as it depends on the alternative framework, which will only patch
507 the kernel if an affected CPU is detected.
508
509 If unsure, say Y.
510
Will Deacondf057cc2015-03-17 12:15:02 +0000511config ARM64_ERRATUM_843419
512 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000513 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000514 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000515 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100516 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000517 enables PLT support to replace certain ADRP instructions, which can
518 cause subsequent memory accesses to use an incorrect address on
519 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000520
521 If unsure, say Y.
522
Masahiro Yamada987fdfe2021-03-24 16:11:28 +0900523config ARM64_LD_HAS_FIX_ERRATUM_843419
524 def_bool $(ld-option,--fix-cortex-a53-843419)
525
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100526config ARM64_ERRATUM_1024718
527 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
528 default y
529 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100530 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100531
Suzuki K Poulosec0b15c22021-02-03 23:00:57 +0000532 Affected Cortex-A55 cores (all revisions) could cause incorrect
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100533 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100534 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100535 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100536 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100537
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100538 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100539
Marc Zyngiera5325082019-05-23 11:24:50 +0100540config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100541 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100542 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100543 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100544 help
Will Deacon24cf2622019-05-01 15:45:36 +0100545 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100546 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100547
Marc Zyngiera5325082019-05-23 11:24:50 +0100548 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100549 cause register corruption when accessing the timer registers
550 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100551
552 If unsure, say Y.
553
Andrew Scull02ab1f52020-05-04 10:48:58 +0100554config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000555 bool
556
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000557config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100558 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000559 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100560 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000561 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100562 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000563
564 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
565 corrupted TLBs by speculating an AT instruction during a guest
566 context switch.
567
568 If unsure, say Y.
569
Andrew Scull02ab1f52020-05-04 10:48:58 +0100570config ARM64_ERRATUM_1319367
571 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000572 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100573 select ARM64_WORKAROUND_SPECULATIVE_AT
574 help
575 This option adds work arounds for ARM Cortex-A57 erratum 1319537
576 and A72 erratum 1319367
577
578 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
579 speculating an AT instruction during a guest context switch.
580
581 If unsure, say Y.
582
583config ARM64_ERRATUM_1530923
584 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
585 default y
586 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000587 help
588 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
589
590 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
591 corrupted TLBs by speculating an AT instruction during a guest
592 context switch.
593
594 If unsure, say Y.
595
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200596config ARM64_WORKAROUND_REPEAT_TLBI
597 bool
598
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000599config ARM64_ERRATUM_1286807
600 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
601 default y
602 select ARM64_WORKAROUND_REPEAT_TLBI
603 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100604 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000605
606 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
607 address for a cacheable mapping of a location is being
608 accessed by a core while another core is remapping the virtual
609 address to a new physical page using the recommended
610 break-before-make sequence, then under very rare circumstances
611 TLBI+DSB completes before a read using the translation being
612 invalidated has been observed by other observers. The
613 workaround repeats the TLBI+DSB operation.
614
Will Deacon969f5ea2019-04-29 13:03:57 +0100615config ARM64_ERRATUM_1463225
616 bool "Cortex-A76: Software Step might prevent interrupt recognition"
617 default y
618 help
619 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
620
621 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
622 of a system call instruction (SVC) can prevent recognition of
623 subsequent interrupts when software stepping is disabled in the
624 exception handler of the system call and either kernel debugging
625 is enabled or VHE is in use.
626
627 Work around the erratum by triggering a dummy step exception
628 when handling a system call from a task that is being stepped
629 in a VHE configuration of the kernel.
630
631 If unsure, say Y.
632
James Morse05460842019-10-17 18:42:58 +0100633config ARM64_ERRATUM_1542419
634 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
635 default y
636 help
637 This option adds a workaround for ARM Neoverse-N1 erratum
638 1542419.
639
640 Affected Neoverse-N1 cores could execute a stale instruction when
641 modified by another CPU. The workaround depends on a firmware
642 counterpart.
643
644 Workaround the issue by hiding the DIC feature from EL0. This
645 forces user-space to perform cache maintenance.
646
647 If unsure, say Y.
648
Rob Herring96d389ca2020-10-28 13:28:39 -0500649config ARM64_ERRATUM_1508412
650 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read"
651 default y
652 help
653 This option adds a workaround for Arm Cortex-A77 erratum 1508412.
654
655 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence
656 of a store-exclusive or read of PAR_EL1 and a load with device or
657 non-cacheable memory attributes. The workaround depends on a firmware
658 counterpart.
659
660 KVM guests must also have the workaround implemented or they can
661 deadlock the system.
662
663 Work around the issue by inserting DMB SY barriers around PAR_EL1
664 register reads and warning KVM users. The DMB barrier is sufficient
665 to prevent a speculative PAR_EL1 read.
666
667 If unsure, say Y.
668
Suzuki K Pouloseb9d216f2021-10-19 17:31:40 +0100669config ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE
670 bool
671
672config ARM64_ERRATUM_2119858
673 bool "Cortex-A710: 2119858: workaround TRBE overwriting trace data in FILL mode"
674 default y
675 depends on COMPILE_TEST # Until the CoreSight TRBE driver changes are in
676 depends on CORESIGHT_TRBE
677 select ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE
678 help
679 This option adds the workaround for ARM Cortex-A710 erratum 2119858.
680
681 Affected Cortex-A710 cores could overwrite up to 3 cache lines of trace
682 data at the base of the buffer (pointed to by TRBASER_EL1) in FILL mode in
683 the event of a WRAP event.
684
685 Work around the issue by always making sure we move the TRBPTR_EL1 by
686 256 bytes before enabling the buffer and filling the first 256 bytes of
687 the buffer with ETM ignore packets upon disabling.
688
689 If unsure, say Y.
690
691config ARM64_ERRATUM_2139208
692 bool "Neoverse-N2: 2139208: workaround TRBE overwriting trace data in FILL mode"
693 default y
694 depends on COMPILE_TEST # Until the CoreSight TRBE driver changes are in
695 depends on CORESIGHT_TRBE
696 select ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE
697 help
698 This option adds the workaround for ARM Neoverse-N2 erratum 2139208.
699
700 Affected Neoverse-N2 cores could overwrite up to 3 cache lines of trace
701 data at the base of the buffer (pointed to by TRBASER_EL1) in FILL mode in
702 the event of a WRAP event.
703
704 Work around the issue by always making sure we move the TRBPTR_EL1 by
705 256 bytes before enabling the buffer and filling the first 256 bytes of
706 the buffer with ETM ignore packets upon disabling.
707
708 If unsure, say Y.
709
Robert Richter94100972015-09-21 22:58:38 +0200710config CAVIUM_ERRATUM_22375
711 bool "Cavium erratum 22375, 24313"
712 default y
713 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100714 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200715
716 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100717 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200718
719 erratum 22375: only alloc 8MB table size
720 erratum 24313: ignore memory access type
721
722 The fixes are in ITS initialization and basically ignore memory access
723 type and table size provided by the TYPER and BASER registers.
724
725 If unsure, say Y.
726
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200727config CAVIUM_ERRATUM_23144
728 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
729 depends on NUMA
730 default y
731 help
732 ITS SYNC command hang for cross node io and collections/cpu mapping.
733
734 If unsure, say Y.
735
Robert Richter6d4e11c2015-09-21 22:58:35 +0200736config CAVIUM_ERRATUM_23154
737 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
738 default y
739 help
740 The gicv3 of ThunderX requires a modified version for
741 reading the IAR status to ensure data synchronization
742 (access to icc_iar1_el1 is not sync'ed before and after).
743
744 If unsure, say Y.
745
Andrew Pinski104a0c02016-02-24 17:44:57 -0800746config CAVIUM_ERRATUM_27456
747 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
748 default y
749 help
750 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
751 instructions may cause the icache to become corrupted if it
752 contains data for a non-current ASID. The fix is to
753 invalidate the icache when changing the mm context.
754
755 If unsure, say Y.
756
David Daney690a3412017-06-09 12:49:48 +0100757config CAVIUM_ERRATUM_30115
758 bool "Cavium erratum 30115: Guest may disable interrupts in host"
759 default y
760 help
761 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
762 1.2, and T83 Pass 1.0, KVM guest execution may disable
763 interrupts in host. Trapping both GICv3 group-0 and group-1
764 accesses sidesteps the issue.
765
766 If unsure, say Y.
767
Marc Zyngier603afdc2019-09-13 10:57:50 +0100768config CAVIUM_TX2_ERRATUM_219
769 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
770 default y
771 help
772 On Cavium ThunderX2, a load, store or prefetch instruction between a
773 TTBR update and the corresponding context synchronizing operation can
774 cause a spurious Data Abort to be delivered to any hardware thread in
775 the CPU core.
776
777 Work around the issue by avoiding the problematic code sequence and
778 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
779 trap handler performs the corresponding register access, skips the
780 instruction and ensures context synchronization by virtue of the
781 exception return.
782
783 If unsure, say Y.
784
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200785config FUJITSU_ERRATUM_010001
786 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
787 default y
788 help
789 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
790 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
791 accesses may cause undefined fault (Data abort, DFSC=0b111111).
792 This fault occurs under a specific hardware condition when a
793 load/store instruction performs an address translation using:
794 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
795 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
796 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
797 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
798
799 The workaround is to ensure these bits are clear in TCR_ELx.
800 The workaround only affects the Fujitsu-A64FX.
801
802 If unsure, say Y.
803
804config HISILICON_ERRATUM_161600802
805 bool "Hip07 161600802: Erroneous redistributor VLPI base"
806 default y
807 help
808 The HiSilicon Hip07 SoC uses the wrong redistributor base
809 when issued ITS commands such as VMOVP and VMAPP, and requires
810 a 128kB offset to be applied to the target address in this commands.
811
812 If unsure, say Y.
813
Christopher Covington38fd94b2017-02-08 15:08:37 -0500814config QCOM_FALKOR_ERRATUM_1003
815 bool "Falkor E1003: Incorrect translation due to ASID change"
816 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500817 help
818 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000819 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
820 in TTBR1_EL1, this situation only occurs in the entry trampoline and
821 then only for entries in the walk cache, since the leaf translation
822 is unchanged. Work around the erratum by invalidating the walk cache
823 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500824
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500825config QCOM_FALKOR_ERRATUM_1009
826 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
827 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000828 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500829 help
830 On Falkor v1, the CPU may prematurely complete a DSB following a
831 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
832 one more time to fix the issue.
833
834 If unsure, say Y.
835
Shanker Donthineni90922a22017-03-07 08:20:38 -0600836config QCOM_QDF2400_ERRATUM_0065
837 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
838 default y
839 help
840 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
841 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
842 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
843
844 If unsure, say Y.
845
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600846config QCOM_FALKOR_ERRATUM_E1041
847 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
848 default y
849 help
850 Falkor CPU may speculatively fetch instructions from an improper
851 memory location when MMU translation is changed from SCTLR_ELn[M]=1
852 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
853
854 If unsure, say Y.
855
Rich Wiley20109a82021-03-23 17:28:09 -0700856config NVIDIA_CARMEL_CNP_ERRATUM
857 bool "NVIDIA Carmel CNP: CNP on Carmel semantically different than ARM cores"
858 default y
859 help
860 If CNP is enabled on Carmel cores, non-sharable TLBIs on a core will not
861 invalidate shared TLB entries installed by a different core, as it would
862 on standard ARM cores.
863
864 If unsure, say Y.
865
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200866config SOCIONEXT_SYNQUACER_PREITS
867 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000868 default y
869 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200870 Socionext Synquacer SoCs implement a separate h/w block to generate
871 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000872
873 If unsure, say Y.
874
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100875endmenu
876
877
878choice
879 prompt "Page size"
880 default ARM64_4K_PAGES
881 help
882 Page size (translation granule) configuration.
883
884config ARM64_4K_PAGES
885 bool "4KB"
886 help
887 This feature enables 4KB pages support.
888
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100889config ARM64_16K_PAGES
890 bool "16KB"
891 help
892 The system will use 16KB pages support. AArch32 emulation
893 requires applications compiled with 16K (or a multiple of 16K)
894 aligned segments.
895
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100896config ARM64_64K_PAGES
897 bool "64KB"
898 help
899 This feature enables 64KB pages support (4KB by default)
900 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100901 look-up. AArch32 emulation requires applications compiled
902 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100903
904endchoice
905
906choice
907 prompt "Virtual address space size"
908 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100909 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100910 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
911 help
912 Allows choosing one of multiple possible virtual address
913 space sizes. The level of translation table is determined by
914 a combination of page size and virtual address space size.
915
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100916config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100917 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100918 depends on ARM64_16K_PAGES
919
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100920config ARM64_VA_BITS_39
921 bool "39-bit"
922 depends on ARM64_4K_PAGES
923
924config ARM64_VA_BITS_42
925 bool "42-bit"
926 depends on ARM64_64K_PAGES
927
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100928config ARM64_VA_BITS_47
929 bool "47-bit"
930 depends on ARM64_16K_PAGES
931
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100932config ARM64_VA_BITS_48
933 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100934
Steve Capperb6d00d42019-08-07 16:55:22 +0100935config ARM64_VA_BITS_52
936 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000937 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
938 help
939 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100940 requested via a hint to mmap(). The kernel will also use 52-bit
941 virtual addresses for its own mappings (provided HW support for
942 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000943
944 NOTE: Enabling 52-bit virtual addressing in conjunction with
945 ARMv8.3 Pointer Authentication will result in the PAC being
946 reduced from 7 bits to 3 bits, which may have a significant
947 impact on its susceptibility to brute-force attacks.
948
949 If unsure, select 48-bit virtual addressing instead.
950
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100951endchoice
952
Will Deacon68d23da2018-12-10 14:15:15 +0000953config ARM64_FORCE_52BIT
954 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100955 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000956 help
957 For systems with 52-bit userspace VAs enabled, the kernel will attempt
958 to maintain compatibility with older software by providing 48-bit VAs
959 unless a hint is supplied to mmap.
960
961 This configuration option disables the 48-bit compatibility logic, and
962 forces all userspace addresses to be 52-bit on HW that supports it. One
963 should only enable this configuration option for stress testing userspace
964 memory management code. If unsure say N here.
965
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100966config ARM64_VA_BITS
967 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100968 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100969 default 39 if ARM64_VA_BITS_39
970 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100971 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100972 default 48 if ARM64_VA_BITS_48
973 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100974
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000975choice
976 prompt "Physical address space size"
977 default ARM64_PA_BITS_48
978 help
979 Choose the maximum physical address range that the kernel will
980 support.
981
982config ARM64_PA_BITS_48
983 bool "48-bit"
984
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000985config ARM64_PA_BITS_52
986 bool "52-bit (ARMv8.2)"
987 depends on ARM64_64K_PAGES
988 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
989 help
990 Enable support for a 52-bit physical address space, introduced as
991 part of the ARMv8.2-LPA extension.
992
993 With this enabled, the kernel will also continue to work on CPUs that
994 do not support ARMv8.2-LPA, but with some added memory overhead (and
995 minor performance overhead).
996
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000997endchoice
998
999config ARM64_PA_BITS
1000 int
1001 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +00001002 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +00001003
Anders Roxelld8e85e12019-11-13 10:26:52 +01001004choice
1005 prompt "Endianness"
1006 default CPU_LITTLE_ENDIAN
1007 help
1008 Select the endianness of data accesses performed by the CPU. Userspace
1009 applications will need to be compiled and linked for the endianness
1010 that is selected here.
1011
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001012config CPU_BIG_ENDIAN
Nathan Chancellore9c6dee2021-02-08 17:57:20 -07001013 bool "Build big-endian kernel"
1014 depends on !LD_IS_LLD || LLD_VERSION >= 130000
1015 help
Anders Roxelld8e85e12019-11-13 10:26:52 +01001016 Say Y if you plan on running a kernel with a big-endian userspace.
1017
1018config CPU_LITTLE_ENDIAN
1019 bool "Build little-endian kernel"
1020 help
1021 Say Y if you plan on running a kernel with a little-endian userspace.
1022 This is usually the case for distributions targeting arm64.
1023
1024endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001025
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001026config SCHED_MC
1027 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001028 help
1029 Multi-core scheduler support improves the CPU scheduler's decision
1030 making when dealing with multi-core CPU chips at a cost of slightly
1031 increased overhead in some places. If unsure say N here.
1032
1033config SCHED_SMT
1034 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001035 help
1036 Improves the CPU scheduler's decision making when dealing with
1037 MultiThreading at a cost of slightly increased overhead in some
1038 places. If unsure say N here.
1039
1040config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +00001041 int "Maximum number of CPUs (2-4096)"
1042 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +00001043 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001044
1045config HOTPLUG_CPU
1046 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +08001047 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001048 help
1049 Say Y here to experiment with turning CPUs off and on. CPUs
1050 can be controlled through /sys/devices/system/cpu.
1051
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001052# Common NUMA Features
1053config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001054 bool "NUMA Memory Allocation and Scheduler Support"
Atish Patraae3c1072020-11-18 16:38:26 -08001055 select GENERIC_ARCH_NUMA
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +08001056 select ACPI_NUMA if ACPI
1057 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001058 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001059 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001060
1061 The kernel will try to allocate memory used by a CPU on the
1062 local memory of the CPU and add some more
1063 NUMA awareness to the kernel.
1064
1065config NODES_SHIFT
1066 int "Maximum NUMA Nodes (as a power of 2)"
1067 range 1 10
Vanshidhar Konda2a13c132020-10-30 10:30:50 -07001068 default "4"
Mike Rapoporta9ee6cf2021-06-28 19:43:01 -07001069 depends on NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001070 help
1071 Specify the maximum number of NUMA Nodes available on the target
1072 system. Increases memory reserved to accommodate various tables.
1073
1074config USE_PERCPU_NUMA_NODE_ID
1075 def_bool y
1076 depends on NUMA
1077
Zhen Lei7af3a0a2016-09-01 14:55:00 +08001078config HAVE_SETUP_PER_CPU_AREA
1079 def_bool y
1080 depends on NUMA
1081
1082config NEED_PER_CPU_EMBED_FIRST_CHUNK
1083 def_bool y
1084 depends on NUMA
1085
Masahiro Yamada8636a1f2018-12-11 20:01:04 +09001086source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001087
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001088config ARCH_SPARSEMEM_ENABLE
1089 def_bool y
1090 select SPARSEMEM_VMEMMAP_ENABLE
Catalin Marinas782276b2021-04-20 10:35:59 +01001091 select SPARSEMEM_VMEMMAP
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001092
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001093config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001094 def_bool y
1095 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001096
Vladimir Murzin18107f82021-03-12 17:38:10 +00001097config ARCH_HAS_FILTER_PGPROT
1098 def_bool y
1099
Sami Tolvanen52875692020-04-27 09:00:16 -07001100# Supported by clang >= 7.0
1101config CC_HAVE_SHADOW_CALL_STACK
1102 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1103
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001104config PARAVIRT
1105 bool "Enable paravirtualization code"
1106 help
1107 This changes the kernel so it can modify itself when it is run
1108 under a hypervisor, potentially improving performance significantly
1109 over full virtualization.
1110
1111config PARAVIRT_TIME_ACCOUNTING
1112 bool "Paravirtual steal time accounting"
1113 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001114 help
1115 Select this option to enable fine granularity task steal time
1116 accounting. Time spent executing other tasks in parallel with
1117 the current vCPU is discounted from the vCPU power. To account for
1118 that, there can be a small performance impact.
1119
1120 If in doubt, say N here.
1121
Geoff Levandd28f6df2016-06-23 17:54:48 +00001122config KEXEC
1123 depends on PM_SLEEP_SMP
1124 select KEXEC_CORE
1125 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001126 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001127 kexec is a system call that implements the ability to shutdown your
1128 current kernel, and to start another kernel. It is like a reboot
1129 but it is independent of the system firmware. And like a reboot
1130 you can start any kernel with it, not just Linux.
1131
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001132config KEXEC_FILE
1133 bool "kexec file based system call"
1134 select KEXEC_CORE
Lakshmi Ramasubramaniandce92f62021-02-21 09:49:30 -08001135 select HAVE_IMA_KEXEC if IMA
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001136 help
1137 This is new version of kexec system call. This system call is
1138 file based and takes file descriptors as system call argument
1139 for kernel and initramfs as opposed to list of segments as
1140 accepted by previous system call.
1141
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001142config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001143 bool "Verify kernel signature during kexec_file_load() syscall"
1144 depends on KEXEC_FILE
1145 help
1146 Select this option to verify a signature with loaded kernel
1147 image. If configured, any attempt of loading a image without
1148 valid signature will fail.
1149
1150 In addition to that option, you need to enable signature
1151 verification for the corresponding kernel image type being
1152 loaded in order for this to work.
1153
1154config KEXEC_IMAGE_VERIFY_SIG
1155 bool "Enable Image signature verification support"
1156 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001157 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001158 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1159 help
1160 Enable Image signature verification support.
1161
1162comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001163 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001164 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1165
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001166config CRASH_DUMP
1167 bool "Build kdump crash kernel"
1168 help
1169 Generate crash dump after being started by kexec. This should
1170 be normally only set in special crash dump kernels which are
1171 loaded in the main kernel with kexec-tools into a specially
1172 reserved region and then later executed after a crash by
1173 kdump/kexec.
1174
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001175 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001176
Pavel Tatashin072e3d92021-01-25 14:19:08 -05001177config TRANS_TABLE
1178 def_bool y
1179 depends on HIBERNATION
1180
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001181config XEN_DOM0
1182 def_bool y
1183 depends on XEN
1184
1185config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001186 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001187 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001188 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001189 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001190 help
1191 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1192
Steve Capperd03bb142013-04-25 15:19:21 +01001193config FORCE_MAX_ZONEORDER
1194 int
Anshuman Khandual79cc2ed2021-03-01 16:55:14 +05301195 default "14" if ARM64_64K_PAGES
1196 default "12" if ARM64_16K_PAGES
Steve Capperd03bb142013-04-25 15:19:21 +01001197 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001198 help
1199 The kernel memory allocator divides physically contiguous memory
1200 blocks into "zones", where each zone is a power of two number of
1201 pages. This option selects the largest power of two that the kernel
1202 keeps in the memory allocator. If you need to allocate very large
1203 blocks of physically contiguous memory, then you may need to
1204 increase this value.
1205
1206 This config option is actually maximum order plus one. For example,
1207 a value of 11 means that the largest free memory block is 2^10 pages.
1208
1209 We make sure that we can allocate upto a HugePage size for each configuration.
1210 Hence we have :
1211 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1212
1213 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1214 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001215
Will Deacon084eb772017-11-14 14:41:01 +00001216config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001217 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001218 default y
1219 help
Will Deacon06170522017-11-14 16:19:39 +00001220 Speculation attacks against some high-performance processors can
1221 be used to bypass MMU permission checks and leak kernel data to
1222 userspace. This can be defended against by unmapping the kernel
1223 when running in userspace, mapping it back in on exception entry
1224 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001225
1226 If unsure, say Y.
1227
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001228config RODATA_FULL_DEFAULT_ENABLED
1229 bool "Apply r/o permissions of VM areas also to their linear aliases"
1230 default y
1231 help
1232 Apply read-only attributes of VM areas to the linear alias of
1233 the backing pages as well. This prevents code or read-only data
1234 from being modified (inadvertently or intentionally) via another
1235 mapping of the same memory page. This additional enhancement can
1236 be turned off at runtime by passing rodata=[off|on] (and turned on
1237 with rodata=full if this option is set to 'n')
1238
1239 This requires the linear region to be mapped down to pages,
1240 which may adversely affect performance in some cases.
1241
Will Deacondd523792019-04-23 14:37:24 +01001242config ARM64_SW_TTBR0_PAN
1243 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1244 help
1245 Enabling this option prevents the kernel from accessing
1246 user-space memory directly by pointing TTBR0_EL1 to a reserved
1247 zeroed area and reserved ASID. The user access routines
1248 restore the valid TTBR0_EL1 temporarily.
1249
Catalin Marinas63f0c602019-07-23 19:58:39 +02001250config ARM64_TAGGED_ADDR_ABI
1251 bool "Enable the tagged user addresses syscall ABI"
1252 default y
1253 help
1254 When this option is enabled, user applications can opt in to a
1255 relaxed ABI via prctl() allowing tagged addresses to be passed
1256 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001257 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001258
Will Deacondd523792019-04-23 14:37:24 +01001259menuconfig COMPAT
1260 bool "Kernel support for 32-bit EL0"
1261 depends on ARM64_4K_PAGES || EXPERT
Will Deacondd523792019-04-23 14:37:24 +01001262 select HAVE_UID16
1263 select OLD_SIGSUSPEND3
1264 select COMPAT_OLD_SIGACTION
1265 help
1266 This option enables support for a 32-bit EL0 running under a 64-bit
1267 kernel at EL1. AArch32-specific components such as system calls,
1268 the user helper functions, VFP support and the ptrace interface are
1269 handled appropriately by the kernel.
1270
1271 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1272 that you will only be able to execute AArch32 binaries that were compiled
1273 with page size aligned segments.
1274
1275 If you want to execute 32-bit userspace applications, say Y.
1276
1277if COMPAT
1278
1279config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001280 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001281 default y
1282 help
1283 Warning: disabling this option may break 32-bit user programs.
1284
1285 Provide kuser helpers to compat tasks. The kernel provides
1286 helper code to userspace in read only form at a fixed location
1287 to allow userspace to be independent of the CPU type fitted to
1288 the system. This permits binaries to be run on ARMv4 through
1289 to ARMv8 without modification.
1290
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001291 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001292
1293 However, the fixed address nature of these helpers can be used
1294 by ROP (return orientated programming) authors when creating
1295 exploits.
1296
1297 If all of the binaries and libraries which run on your platform
1298 are built specifically for your platform, and make no use of
1299 these helpers, then you can turn this option off to hinder
1300 such exploits. However, in that case, if a binary or library
1301 relying on those helpers is run, it will not function correctly.
1302
1303 Say N here only if you are absolutely certain that you do not
1304 need these helpers; otherwise, the safe option is to say Y.
1305
Will Deacon7c4791c2019-10-07 13:03:12 +01001306config COMPAT_VDSO
1307 bool "Enable vDSO for 32-bit applications"
1308 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1309 select GENERIC_COMPAT_VDSO
1310 default y
1311 help
1312 Place in the process address space of 32-bit applications an
1313 ELF shared object providing fast implementations of gettimeofday
1314 and clock_gettime.
1315
1316 You must have a 32-bit build of glibc 2.22 or later for programs
1317 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001318
Nick Desaulniers625412c2020-06-08 13:57:08 -07001319config THUMB2_COMPAT_VDSO
1320 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1321 depends on COMPAT_VDSO
1322 default y
1323 help
1324 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1325 otherwise with '-marm'.
1326
Will Deacon1b907f42014-11-20 16:51:10 +00001327menuconfig ARMV8_DEPRECATED
1328 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001329 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001330 help
1331 Legacy software support may require certain instructions
1332 that have been deprecated or obsoleted in the architecture.
1333
1334 Enable this config to enable selective emulation of these
1335 features.
1336
1337 If unsure, say Y
1338
1339if ARMV8_DEPRECATED
1340
1341config SWP_EMULATION
1342 bool "Emulate SWP/SWPB instructions"
1343 help
1344 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1345 they are always undefined. Say Y here to enable software
1346 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001347 This feature can be controlled at runtime with the abi.swp
1348 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001349
1350 In some older versions of glibc [<=2.8] SWP is used during futex
1351 trylock() operations with the assumption that the code will not
1352 be preempted. This invalid assumption may be more likely to fail
1353 with SWP emulation enabled, leading to deadlock of the user
1354 application.
1355
1356 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1357 on an external transaction monitoring block called a global
1358 monitor to maintain update atomicity. If your system does not
1359 implement a global monitor, this option can cause programs that
1360 perform SWP operations to uncached memory to deadlock.
1361
1362 If unsure, say Y
1363
1364config CP15_BARRIER_EMULATION
1365 bool "Emulate CP15 Barrier instructions"
1366 help
1367 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1368 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1369 strongly recommended to use the ISB, DSB, and DMB
1370 instructions instead.
1371
1372 Say Y here to enable software emulation of these
1373 instructions for AArch32 userspace code. When this option is
1374 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001375 identify software that needs updating. This feature can be
1376 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001377
1378 If unsure, say Y
1379
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001380config SETEND_EMULATION
1381 bool "Emulate SETEND instruction"
1382 help
1383 The SETEND instruction alters the data-endianness of the
1384 AArch32 EL0, and is deprecated in ARMv8.
1385
1386 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001387 for AArch32 userspace code. This feature can be controlled
1388 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001389
1390 Note: All the cpus on the system must have mixed endian support at EL0
1391 for this feature to be enabled. If a new CPU - which doesn't support mixed
1392 endian - is hotplugged in after this feature has been enabled, there could
1393 be unexpected results in the applications.
1394
1395 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001396endif
1397
Will Deacondd523792019-04-23 14:37:24 +01001398endif
Catalin Marinasba428222016-07-01 18:25:31 +01001399
Will Deacon0e4a0702015-07-27 15:54:13 +01001400menu "ARMv8.1 architectural features"
1401
1402config ARM64_HW_AFDBM
1403 bool "Support for hardware updates of the Access and Dirty page flags"
1404 default y
1405 help
1406 The ARMv8.1 architecture extensions introduce support for
1407 hardware updates of the access and dirty information in page
1408 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1409 capable processors, accesses to pages with PTE_AF cleared will
1410 set this bit instead of raising an access flag fault.
1411 Similarly, writes to read-only pages with the DBM bit set will
1412 clear the read-only bit (AP[2]) instead of raising a
1413 permission fault.
1414
1415 Kernels built with this configuration option enabled continue
1416 to work on pre-ARMv8.1 hardware and the performance impact is
1417 minimal. If unsure, say Y.
1418
1419config ARM64_PAN
1420 bool "Enable support for Privileged Access Never (PAN)"
1421 default y
1422 help
1423 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1424 prevents the kernel or hypervisor from accessing user-space (EL0)
1425 memory directly.
1426
1427 Choosing this option will cause any unprotected (not using
1428 copy_to_user et al) memory access to fail with a permission fault.
1429
1430 The feature is detected at runtime, and will remain as a 'nop'
1431 instruction if the cpu does not implement the feature.
1432
Will Deacon364a5a82020-06-30 14:02:22 +01001433config AS_HAS_LDAPR
1434 def_bool $(as-instr,.arch_extension rcpc)
1435
Catalin Marinas2decad92021-04-09 18:37:10 +01001436config AS_HAS_LSE_ATOMICS
1437 def_bool $(as-instr,.arch_extension lse)
1438
Will Deacon0e4a0702015-07-27 15:54:13 +01001439config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001440 bool
1441 default ARM64_USE_LSE_ATOMICS
Catalin Marinas2decad92021-04-09 18:37:10 +01001442 depends on AS_HAS_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001443
1444config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001445 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001446 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001447 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001448 help
1449 As part of the Large System Extensions, ARMv8.1 introduces new
1450 atomic instructions that are designed specifically to scale in
1451 very large systems.
1452
1453 Say Y here to make use of these instructions for the in-kernel
1454 atomic routines. This incurs a small overhead on CPUs that do
1455 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001456 built with binutils >= 2.25 in order for the new instructions
1457 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001458
1459endmenu
1460
Will Deaconf9933182016-02-26 16:30:14 +00001461menu "ARMv8.2 architectural features"
1462
Robin Murphyd50e0712017-07-25 11:55:42 +01001463config ARM64_PMEM
1464 bool "Enable support for persistent memory"
1465 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001466 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001467 help
1468 Say Y to enable support for the persistent memory API based on the
1469 ARMv8.2 DCPoP feature.
1470
1471 The feature is detected at runtime, and the kernel will use DC CVAC
1472 operations if DC CVAP is not supported (following the behaviour of
1473 DC CVAP itself if the system does not define a point of persistence).
1474
Xie XiuQi64c02722018-01-15 19:38:56 +00001475config ARM64_RAS_EXTN
1476 bool "Enable support for RAS CPU Extensions"
1477 default y
1478 help
1479 CPUs that support the Reliability, Availability and Serviceability
1480 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1481 errors, classify them and report them to software.
1482
1483 On CPUs with these extensions system software can use additional
1484 barriers to determine if faults are pending and read the
1485 classification from a new set of registers.
1486
1487 Selecting this feature will allow the kernel to use these barriers
1488 and access the new registers if the system supports the extension.
1489 Platform RAS features may additionally depend on firmware support.
1490
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001491config ARM64_CNP
1492 bool "Enable support for Common Not Private (CNP) translations"
1493 default y
1494 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1495 help
1496 Common Not Private (CNP) allows translation table entries to
1497 be shared between different PEs in the same inner shareable
1498 domain, so the hardware can use this fact to optimise the
1499 caching of such entries in the TLB.
1500
1501 Selecting this option allows the CNP feature to be detected
1502 at runtime, and does not affect PEs that do not implement
1503 this feature.
1504
Will Deaconf9933182016-02-26 16:30:14 +00001505endmenu
1506
Mark Rutland04ca3202018-12-07 18:39:30 +00001507menu "ARMv8.3 architectural features"
1508
1509config ARM64_PTR_AUTH
1510 bool "Enable support for pointer authentication"
1511 default y
1512 help
1513 Pointer authentication (part of the ARMv8.3 Extensions) provides
1514 instructions for signing and authenticating pointers against secret
1515 keys, which can be used to mitigate Return Oriented Programming (ROP)
1516 and other attacks.
1517
1518 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001519 Choosing this option will cause the kernel to initialise secret keys
1520 for each process at exec() time, with these keys being
1521 context-switched along with the process.
1522
1523 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301524 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001525 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001526
Kristina Martsenko69829342020-03-13 14:34:55 +05301527 If the feature is present on the boot CPU but not on a late CPU, then
1528 the late CPU will be parked. Also, if the boot CPU does not have
1529 address auth and the late CPU has then the late CPU will still boot
1530 but with the feature disabled. On such a system, this option should
1531 not be selected.
1532
Daniel Kissb27a9f42021-06-13 11:26:31 +02001533config ARM64_PTR_AUTH_KERNEL
Daniel Kissd053e712021-06-13 11:26:32 +02001534 bool "Use pointer authentication for kernel"
Daniel Kissb27a9f42021-06-13 11:26:31 +02001535 default y
1536 depends on ARM64_PTR_AUTH
1537 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
1538 # Modern compilers insert a .note.gnu.property section note for PAC
1539 # which is only understood by binutils starting with version 2.33.1.
1540 depends on LD_IS_LLD || LD_VERSION >= 23301 || (CC_IS_GCC && GCC_VERSION < 90100)
1541 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
1542 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1543 help
1544 If the compiler supports the -mbranch-protection or
1545 -msign-return-address flag (e.g. GCC 7 or later), then this option
1546 will cause the kernel itself to be compiled with return address
1547 protection. In this case, and if the target hardware is known to
1548 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1549 disabled with minimal loss of protection.
1550
Kristina Martsenko74afda42020-03-13 14:35:03 +05301551 This feature works with FUNCTION_GRAPH_TRACER option only if
1552 DYNAMIC_FTRACE_WITH_REGS is enabled.
1553
1554config CC_HAS_BRANCH_PROT_PAC_RET
1555 # GCC 9 or later, clang 8 or later
1556 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1557
1558config CC_HAS_SIGN_RETURN_ADDRESS
1559 # GCC 7, 8
1560 def_bool $(cc-option,-msign-return-address=all)
1561
1562config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001563 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301564
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001565config AS_HAS_CFI_NEGATE_RA_STATE
1566 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1567
Mark Rutland04ca3202018-12-07 18:39:30 +00001568endmenu
1569
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001570menu "ARMv8.4 architectural features"
1571
1572config ARM64_AMU_EXTN
1573 bool "Enable support for the Activity Monitors Unit CPU extension"
1574 default y
1575 help
1576 The activity monitors extension is an optional extension introduced
1577 by the ARMv8.4 CPU architecture. This enables support for version 1
1578 of the activity monitors architecture, AMUv1.
1579
1580 To enable the use of this extension on CPUs that implement it, say Y.
1581
1582 Note that for architectural reasons, firmware _must_ implement AMU
1583 support when running on CPUs that present the activity monitors
1584 extension. The required support is present in:
1585 * Version 1.5 and later of the ARM Trusted Firmware
1586
1587 For kernels that have this configuration enabled but boot with broken
1588 firmware, you may need to say N here until the firmware is fixed.
1589 Otherwise you may experience firmware panics or lockups when
1590 accessing the counter registers. Even if you are not observing these
1591 symptoms, the values returned by the register reads might not
1592 correctly reflect reality. Most commonly, the value read will be 0,
1593 indicating that the counter is not enabled.
1594
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001595config AS_HAS_ARMV8_4
1596 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1597
1598config ARM64_TLB_RANGE
1599 bool "Enable support for tlbi range feature"
1600 default y
1601 depends on AS_HAS_ARMV8_4
1602 help
1603 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1604 range of input addresses.
1605
1606 The feature introduces new assembly instructions, and they were
1607 support when binutils >= 2.30.
1608
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001609endmenu
1610
Mark Brown3e6c69a2019-12-09 18:12:14 +00001611menu "ARMv8.5 architectural features"
1612
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001613config AS_HAS_ARMV8_5
1614 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a)
1615
Dave Martin383499f2020-03-16 16:50:55 +00001616config ARM64_BTI
1617 bool "Branch Target Identification support"
1618 default y
1619 help
1620 Branch Target Identification (part of the ARMv8.5 Extensions)
1621 provides a mechanism to limit the set of locations to which computed
1622 branch instructions such as BR or BLR can jump.
1623
1624 To make use of BTI on CPUs that support it, say Y.
1625
1626 BTI is intended to provide complementary protection to other control
1627 flow integrity protection mechanisms, such as the Pointer
1628 authentication mechanism provided as part of the ARMv8.3 Extensions.
1629 For this reason, it does not make sense to enable this option without
1630 also enabling support for pointer authentication. Thus, when
1631 enabling this option you should also select ARM64_PTR_AUTH=y.
1632
1633 Userspace binaries must also be specifically compiled to make use of
1634 this mechanism. If you say N here or the hardware does not support
1635 BTI, such binaries can still run, but you get no additional
1636 enforcement of branch destinations.
1637
Mark Brown97fed772020-05-06 20:51:34 +01001638config ARM64_BTI_KERNEL
1639 bool "Use Branch Target Identification for kernel"
1640 default y
1641 depends on ARM64_BTI
Daniel Kissb27a9f42021-06-13 11:26:31 +02001642 depends on ARM64_PTR_AUTH_KERNEL
Mark Brown97fed772020-05-06 20:51:34 +01001643 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001644 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1645 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Nathan Chancellor8cdd23c2021-07-12 14:46:37 -07001646 # https://github.com/llvm/llvm-project/commit/a88c722e687e6780dcd6a58718350dc76fcc4cc9
1647 depends on !CC_IS_CLANG || CLANG_VERSION >= 120000
Mark Brown97fed772020-05-06 20:51:34 +01001648 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1649 help
1650 Build the kernel with Branch Target Identification annotations
1651 and enable enforcement of this for kernel code. When this option
1652 is enabled and the system supports BTI all kernel code including
1653 modular code must have BTI enabled.
1654
1655config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1656 # GCC 9 or later, clang 8 or later
1657 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1658
Mark Brown3e6c69a2019-12-09 18:12:14 +00001659config ARM64_E0PD
1660 bool "Enable support for E0PD"
1661 default y
1662 help
Will Deacone717d932020-01-22 11:23:54 +00001663 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1664 that EL0 accesses made via TTBR1 always fault in constant time,
1665 providing similar benefits to KASLR as those provided by KPTI, but
1666 with lower overhead and without disrupting legitimate access to
1667 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001668
Will Deacone717d932020-01-22 11:23:54 +00001669 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001670
Richard Henderson1a50ec02020-01-21 12:58:52 +00001671config ARCH_RANDOM
1672 bool "Enable support for random number generation"
1673 default y
1674 help
1675 Random number generation (part of the ARMv8.5 Extensions)
1676 provides a high bandwidth, cryptographically secure
1677 hardware random number generator.
1678
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001679config ARM64_AS_HAS_MTE
1680 # Initial support for MTE went in binutils 2.32.0, checked with
1681 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1682 # as a late addition to the final architecture spec (LDGM/STGM)
1683 # is only supported in the newer 2.32.x and 2.33 binutils
1684 # versions, hence the extra "stgm" instruction check below.
1685 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1686
1687config ARM64_MTE
1688 bool "Memory Tagging Extension support"
1689 default y
1690 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001691 depends on AS_HAS_ARMV8_5
Catalin Marinas2decad92021-04-09 18:37:10 +01001692 depends on AS_HAS_LSE_ATOMICS
Vincenzo Frascino98c970d2020-12-22 12:01:35 -08001693 # Required for tag checking in the uaccess routines
1694 depends on ARM64_PAN
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001695 select ARCH_USES_HIGH_VMA_FLAGS
1696 help
1697 Memory Tagging (part of the ARMv8.5 Extensions) provides
1698 architectural support for run-time, always-on detection of
1699 various classes of memory error to aid with software debugging
1700 to eliminate vulnerabilities arising from memory-unsafe
1701 languages.
1702
1703 This option enables the support for the Memory Tagging
1704 Extension at EL0 (i.e. for userspace).
1705
1706 Selecting this option allows the feature to be detected at
1707 runtime. Any secondary CPU not implementing this feature will
1708 not be allowed a late bring-up.
1709
1710 Userspace binaries that want to use this feature must
1711 explicitly opt in. The mechanism for the userspace is
1712 described in:
1713
1714 Documentation/arm64/memory-tagging-extension.rst.
1715
Mark Brown3e6c69a2019-12-09 18:12:14 +00001716endmenu
1717
Vladimir Murzin18107f82021-03-12 17:38:10 +00001718menu "ARMv8.7 architectural features"
1719
1720config ARM64_EPAN
1721 bool "Enable support for Enhanced Privileged Access Never (EPAN)"
1722 default y
1723 depends on ARM64_PAN
1724 help
1725 Enhanced Privileged Access Never (EPAN) allows Privileged
1726 Access Never to be used with Execute-only mappings.
1727
1728 The feature is detected at runtime, and will remain disabled
1729 if the cpu does not implement the feature.
1730endmenu
1731
Dave Martinddd25ad2017-10-31 15:51:02 +00001732config ARM64_SVE
1733 bool "ARM Scalable Vector Extension support"
1734 default y
1735 help
1736 The Scalable Vector Extension (SVE) is an extension to the AArch64
1737 execution state which complements and extends the SIMD functionality
1738 of the base architecture to support much larger vectors and to enable
1739 additional vectorisation opportunities.
1740
1741 To enable use of this extension on CPUs that implement it, say Y.
1742
Dave Martin06a916f2019-04-18 18:41:38 +01001743 On CPUs that support the SVE2 extensions, this option will enable
1744 those too.
1745
Dave Martin50436942018-03-23 18:08:31 +00001746 Note that for architectural reasons, firmware _must_ implement SVE
1747 support when running on SVE capable hardware. The required support
1748 is present in:
1749
1750 * version 1.5 and later of the ARM Trusted Firmware
1751 * the AArch64 boot wrapper since commit 5e1261e08abf
1752 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1753
1754 For other firmware implementations, consult the firmware documentation
1755 or vendor.
1756
1757 If you need the kernel to boot on SVE-capable hardware with broken
1758 firmware, you may need to say N here until you get your firmware
1759 fixed. Otherwise, you may experience firmware panics or lockups when
1760 booting the kernel. If unsure and you are not observing these
1761 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001762
1763config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001764 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001765 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001766 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001767 help
1768 Allocate PLTs when loading modules so that jumps and calls whose
1769 targets are too far away for their relative offsets to be encoded
1770 in the instructions themselves can be bounced via veneers in the
1771 module's PLT. This allows modules to be allocated in the generic
1772 vmalloc area after the dedicated module memory area has been
1773 exhausted.
1774
1775 When running with address space randomization (KASLR), the module
1776 region itself may be too far away for ordinary relative jumps and
1777 calls, and so in that case, module PLTs are required and cannot be
1778 disabled.
1779
1780 Specific errata workaround(s) might also force module PLTs to be
1781 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001782
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001783config ARM64_PSEUDO_NMI
1784 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001785 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001786 help
1787 Adds support for mimicking Non-Maskable Interrupts through the use of
1788 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001789 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001790
1791 This high priority configuration for interrupts needs to be
1792 explicitly enabled by setting the kernel parameter
1793 "irqchip.gicv3_pseudo_nmi" to 1.
1794
1795 If unsure, say N
1796
Julien Thierry48ce8f82019-06-11 10:38:11 +01001797if ARM64_PSEUDO_NMI
1798config ARM64_DEBUG_PRIORITY_MASKING
1799 bool "Debug interrupt priority masking"
1800 help
1801 This adds runtime checks to functions enabling/disabling
1802 interrupts when using priority masking. The additional checks verify
1803 the validity of ICC_PMR_EL1 when calling concerned functions.
1804
1805 If unsure, say N
1806endif
1807
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001808config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001809 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001810 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001811 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001812 help
1813 This builds the kernel as a Position Independent Executable (PIE),
1814 which retains all relocation metadata required to relocate the
1815 kernel binary at runtime to a different virtual address than the
1816 address it was linked at.
1817 Since AArch64 uses the RELA relocation format, this requires a
1818 relocation pass at runtime even if the kernel is loaded at the
1819 same address it was linked at.
1820
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001821config RANDOMIZE_BASE
1822 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001823 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001824 select RELOCATABLE
1825 help
1826 Randomizes the virtual address at which the kernel image is
1827 loaded, as a security feature that deters exploit attempts
1828 relying on knowledge of the location of kernel internals.
1829
1830 It is the bootloader's job to provide entropy, by passing a
1831 random u64 value in /chosen/kaslr-seed at kernel entry.
1832
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001833 When booting via the UEFI stub, it will invoke the firmware's
1834 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1835 to the kernel proper. In addition, it will randomise the physical
1836 location of the kernel Image as well.
1837
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001838 If unsure, say N.
1839
1840config RANDOMIZE_MODULE_REGION_FULL
Barry Songf9c4ff22021-07-31 00:51:31 +12001841 bool "Randomize the module region over a 2 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001842 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001843 default y
1844 help
Barry Songf9c4ff22021-07-31 00:51:31 +12001845 Randomizes the location of the module region inside a 2 GB window
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001846 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001847 to leak information about the location of core kernel data structures
1848 but it does imply that function calls between modules and the core
1849 kernel will need to be resolved via veneers in the module PLT.
1850
1851 When this option is not set, the module region will be randomized over
1852 a limited range that contains the [_stext, _etext] interval of the
Barry Songf9c4ff22021-07-31 00:51:31 +12001853 core kernel, so branch relocations are almost always in range unless
1854 ARM64_MODULE_PLTS is enabled and the region is exhausted. In this
1855 particular case of region exhaustion, modules might be able to fall
1856 back to a larger 2GB area.
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001857
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001858config CC_HAVE_STACKPROTECTOR_SYSREG
1859 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1860
1861config STACKPROTECTOR_PER_TASK
1862 def_bool y
1863 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1864
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001865endmenu
1866
1867menu "Boot options"
1868
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001869config ARM64_ACPI_PARKING_PROTOCOL
1870 bool "Enable support for the ARM64 ACPI parking protocol"
1871 depends on ACPI
1872 help
1873 Enable support for the ARM64 ACPI parking protocol. If disabled
1874 the kernel will not allow booting through the ARM64 ACPI parking
1875 protocol even if the corresponding data is present in the ACPI
1876 MADT table.
1877
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001878config CMDLINE
1879 string "Default kernel command string"
1880 default ""
1881 help
1882 Provide a set of default command-line options at build time by
1883 entering them here. As a minimum, you should specify the the
1884 root device (e.g. root=/dev/nfs).
1885
Tyler Hicks1e40d102020-09-21 14:15:57 -05001886choice
1887 prompt "Kernel command line type" if CMDLINE != ""
1888 default CMDLINE_FROM_BOOTLOADER
1889 help
1890 Choose how the kernel will handle the provided default kernel
1891 command line string.
1892
1893config CMDLINE_FROM_BOOTLOADER
1894 bool "Use bootloader kernel arguments if available"
1895 help
1896 Uses the command-line options passed by the boot loader. If
1897 the boot loader doesn't provide any, the default kernel command
1898 string provided in CMDLINE will be used.
1899
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001900config CMDLINE_FORCE
1901 bool "Always use the default kernel command string"
1902 help
1903 Always use the default kernel command string, even if the boot
1904 loader passes other arguments to the kernel.
1905 This is useful if you cannot or don't want to change the
1906 command-line options your boot loader passes to the kernel.
1907
Tyler Hicks1e40d102020-09-21 14:15:57 -05001908endchoice
1909
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001910config EFI_STUB
1911 bool
1912
Mark Salterf84d0272014-04-15 21:59:30 -04001913config EFI
1914 bool "UEFI runtime support"
1915 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001916 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001917 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001918 select LIBFDT
1919 select UCS2_STRING
1920 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001921 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001922 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001923 select EFI_GENERIC_STUB
Chester Lin8d39cee2020-10-30 14:08:40 +08001924 imply IMA_SECURE_AND_OR_TRUSTED_BOOT
Mark Salterf84d0272014-04-15 21:59:30 -04001925 default y
1926 help
1927 This option provides support for runtime services provided
1928 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001929 clock, and platform reset). A UEFI stub is also provided to
1930 allow the kernel to be booted as an EFI application. This
1931 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001932
Yi Lid1ae8c02014-10-04 23:46:43 +08001933config DMI
1934 bool "Enable support for SMBIOS (DMI) tables"
1935 depends on EFI
1936 default y
1937 help
1938 This enables SMBIOS/DMI feature for systems.
1939
1940 This option is only useful on systems that have UEFI firmware.
1941 However, even with this option, the resultant kernel should
1942 continue to boot on existing non-UEFI platforms.
1943
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001944endmenu
1945
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001946config SYSVIPC_COMPAT
1947 def_bool y
1948 depends on COMPAT && SYSVIPC
1949
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001950menu "Power management options"
1951
1952source "kernel/power/Kconfig"
1953
James Morse82869ac2016-04-27 17:47:12 +01001954config ARCH_HIBERNATION_POSSIBLE
1955 def_bool y
1956 depends on CPU_PM
1957
1958config ARCH_HIBERNATION_HEADER
1959 def_bool y
1960 depends on HIBERNATION
1961
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001962config ARCH_SUSPEND_POSSIBLE
1963 def_bool y
1964
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001965endmenu
1966
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001967menu "CPU Power Management"
1968
1969source "drivers/cpuidle/Kconfig"
1970
Rob Herring52e7e812014-02-24 11:27:57 +09001971source "drivers/cpufreq/Kconfig"
1972
1973endmenu
1974
Mark Salterf84d0272014-04-15 21:59:30 -04001975source "drivers/firmware/Kconfig"
1976
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001977source "drivers/acpi/Kconfig"
1978
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001979source "arch/arm64/kvm/Kconfig"
1980
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001981if CRYPTO
1982source "arch/arm64/crypto/Kconfig"
1983endif