blob: 73362f52d18610013f73f5946b9d03a4f994c1ed [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020010 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070011 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010012 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020014 select ARCH_SUPPORTS_ATOMIC_RMW
Kefeng Wang6b14c512016-06-21 14:55:23 +080015 select ARCH_SUPPORTS_INT128
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070016 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010017 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000018 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000019 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080020 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000021 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000022 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000023 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010024 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000025 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010026 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000027 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff607922015-07-31 15:46:16 +010028 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010029 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000030 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070031 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000032 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000033 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010034 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080035 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070036 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010037 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010038 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000039 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070040 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010041 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010042 select GENERIC_IRQ_PROBE
43 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010044 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010045 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070046 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010047 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000048 select GENERIC_STRNCPY_FROM_USER
49 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010051 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010053 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010054 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010055 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010056 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080057 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030058 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000059 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080060 select HAVE_ARCH_MMAP_RND_BITS
61 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000062 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010063 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070064 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
65 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020066 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010067 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010068 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010069 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010070 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070071 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070072 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070073 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000075 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010076 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000077 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010078 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090079 select HAVE_FUNCTION_TRACER
80 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000083 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070085 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000086 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010088 select HAVE_PERF_REGS
89 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070090 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010091 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010092 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020094 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010095 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select NO_BOOTMEM
97 select OF
98 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -070099 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100100 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000102 select POWER_RESET
103 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700105 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 help
107 ARM 64-bit (AArch64) Linux support.
108
109config 64BIT
110 def_bool y
111
112config ARCH_PHYS_ADDR_T_64BIT
113 def_bool y
114
115config MMU
116 def_bool y
117
Mark Rutland030c4d22016-05-31 15:57:59 +0100118config ARM64_PAGE_SHIFT
119 int
120 default 16 if ARM64_64K_PAGES
121 default 14 if ARM64_16K_PAGES
122 default 12
123
124config ARM64_CONT_SHIFT
125 int
126 default 5 if ARM64_64K_PAGES
127 default 7 if ARM64_16K_PAGES
128 default 4
129
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800130config ARCH_MMAP_RND_BITS_MIN
131 default 14 if ARM64_64K_PAGES
132 default 16 if ARM64_16K_PAGES
133 default 18
134
135# max bits determined by the following formula:
136# VA_BITS - PAGE_SHIFT - 3
137config ARCH_MMAP_RND_BITS_MAX
138 default 19 if ARM64_VA_BITS=36
139 default 24 if ARM64_VA_BITS=39
140 default 27 if ARM64_VA_BITS=42
141 default 30 if ARM64_VA_BITS=47
142 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
143 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
144 default 33 if ARM64_VA_BITS=48
145 default 14 if ARM64_64K_PAGES
146 default 16 if ARM64_16K_PAGES
147 default 18
148
149config ARCH_MMAP_RND_COMPAT_BITS_MIN
150 default 7 if ARM64_64K_PAGES
151 default 9 if ARM64_16K_PAGES
152 default 11
153
154config ARCH_MMAP_RND_COMPAT_BITS_MAX
155 default 16
156
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700157config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100158 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100159
160config STACKTRACE_SUPPORT
161 def_bool y
162
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100163config ILLEGAL_POINTER_VALUE
164 hex
165 default 0xdead000000000000
166
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100167config LOCKDEP_SUPPORT
168 def_bool y
169
170config TRACE_IRQFLAGS_SUPPORT
171 def_bool y
172
Will Deaconc209f792014-03-14 17:47:05 +0000173config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100174 def_bool y
175
Dave P Martin9fb74102015-07-24 16:37:48 +0100176config GENERIC_BUG
177 def_bool y
178 depends on BUG
179
180config GENERIC_BUG_RELATIVE_POINTERS
181 def_bool y
182 depends on GENERIC_BUG
183
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100184config GENERIC_HWEIGHT
185 def_bool y
186
187config GENERIC_CSUM
188 def_bool y
189
190config GENERIC_CALIBRATE_DELAY
191 def_bool y
192
Catalin Marinas19e76402014-02-27 12:09:22 +0000193config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194 def_bool y
195
Steve Capper29e56942014-10-09 15:29:25 -0700196config HAVE_GENERIC_RCU_GUP
197 def_bool y
198
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100199config ARCH_DMA_ADDR_T_64BIT
200 def_bool y
201
202config NEED_DMA_MAP_STATE
203 def_bool y
204
205config NEED_SG_DMA_LENGTH
206 def_bool y
207
Will Deacon4b3dc962015-05-29 18:28:44 +0100208config SMP
209 def_bool y
210
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211config SWIOTLB
212 def_bool y
213
214config IOMMU_HELPER
215 def_bool SWIOTLB
216
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100217config KERNEL_MODE_NEON
218 def_bool y
219
Rob Herring92cc15f2014-04-18 17:19:59 -0500220config FIX_EARLYCON_MEM
221 def_bool y
222
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700223config PGTABLE_LEVELS
224 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100225 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700226 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
227 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
228 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100229 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
230 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700231
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100232source "init/Kconfig"
233
234source "kernel/Kconfig.freezer"
235
Olof Johansson6a377492015-07-20 12:09:16 -0700236source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100237
238menu "Bus support"
239
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100240config PCI
241 bool "PCI support"
242 help
243 This feature enables support for PCI bus system. If you say Y
244 here, the kernel will include drivers and infrastructure code
245 to support PCI bus devices.
246
247config PCI_DOMAINS
248 def_bool PCI
249
250config PCI_DOMAINS_GENERIC
251 def_bool PCI
252
253config PCI_SYSCALL
254 def_bool PCI
255
256source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100257
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100258endmenu
259
260menu "Kernel Features"
261
Andre Przywarac0a01b82014-11-14 15:54:12 +0000262menu "ARM errata workarounds via the alternatives framework"
263
264config ARM64_ERRATUM_826319
265 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
266 default y
267 help
268 This option adds an alternative code sequence to work around ARM
269 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
270 AXI master interface and an L2 cache.
271
272 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
273 and is unable to accept a certain write via this interface, it will
274 not progress on read data presented on the read data channel and the
275 system can deadlock.
276
277 The workaround promotes data cache clean instructions to
278 data cache clean-and-invalidate.
279 Please note that this does not necessarily enable the workaround,
280 as it depends on the alternative framework, which will only patch
281 the kernel if an affected CPU is detected.
282
283 If unsure, say Y.
284
285config ARM64_ERRATUM_827319
286 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
287 default y
288 help
289 This option adds an alternative code sequence to work around ARM
290 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
291 master interface and an L2 cache.
292
293 Under certain conditions this erratum can cause a clean line eviction
294 to occur at the same time as another transaction to the same address
295 on the AMBA 5 CHI interface, which can cause data corruption if the
296 interconnect reorders the two transactions.
297
298 The workaround promotes data cache clean instructions to
299 data cache clean-and-invalidate.
300 Please note that this does not necessarily enable the workaround,
301 as it depends on the alternative framework, which will only patch
302 the kernel if an affected CPU is detected.
303
304 If unsure, say Y.
305
306config ARM64_ERRATUM_824069
307 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
308 default y
309 help
310 This option adds an alternative code sequence to work around ARM
311 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
312 to a coherent interconnect.
313
314 If a Cortex-A53 processor is executing a store or prefetch for
315 write instruction at the same time as a processor in another
316 cluster is executing a cache maintenance operation to the same
317 address, then this erratum might cause a clean cache line to be
318 incorrectly marked as dirty.
319
320 The workaround promotes data cache clean instructions to
321 data cache clean-and-invalidate.
322 Please note that this option does not necessarily enable the
323 workaround, as it depends on the alternative framework, which will
324 only patch the kernel if an affected CPU is detected.
325
326 If unsure, say Y.
327
328config ARM64_ERRATUM_819472
329 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
330 default y
331 help
332 This option adds an alternative code sequence to work around ARM
333 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
334 present when it is connected to a coherent interconnect.
335
336 If the processor is executing a load and store exclusive sequence at
337 the same time as a processor in another cluster is executing a cache
338 maintenance operation to the same address, then this erratum might
339 cause data corruption.
340
341 The workaround promotes data cache clean instructions to
342 data cache clean-and-invalidate.
343 Please note that this does not necessarily enable the workaround,
344 as it depends on the alternative framework, which will only patch
345 the kernel if an affected CPU is detected.
346
347 If unsure, say Y.
348
349config ARM64_ERRATUM_832075
350 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
351 default y
352 help
353 This option adds an alternative code sequence to work around ARM
354 erratum 832075 on Cortex-A57 parts up to r1p2.
355
356 Affected Cortex-A57 parts might deadlock when exclusive load/store
357 instructions to Write-Back memory are mixed with Device loads.
358
359 The workaround is to promote device loads to use Load-Acquire
360 semantics.
361 Please note that this does not necessarily enable the workaround,
362 as it depends on the alternative framework, which will only patch
363 the kernel if an affected CPU is detected.
364
365 If unsure, say Y.
366
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000367config ARM64_ERRATUM_834220
368 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
369 depends on KVM
370 default y
371 help
372 This option adds an alternative code sequence to work around ARM
373 erratum 834220 on Cortex-A57 parts up to r1p2.
374
375 Affected Cortex-A57 parts might report a Stage 2 translation
376 fault as the result of a Stage 1 fault for load crossing a
377 page boundary when there is a permission or device memory
378 alignment fault at Stage 1 and a translation fault at Stage 2.
379
380 The workaround is to verify that the Stage 1 translation
381 doesn't generate a fault before handling the Stage 2 fault.
382 Please note that this does not necessarily enable the workaround,
383 as it depends on the alternative framework, which will only patch
384 the kernel if an affected CPU is detected.
385
386 If unsure, say Y.
387
Will Deacon905e8c52015-03-23 19:07:02 +0000388config ARM64_ERRATUM_845719
389 bool "Cortex-A53: 845719: a load might read incorrect data"
390 depends on COMPAT
391 default y
392 help
393 This option adds an alternative code sequence to work around ARM
394 erratum 845719 on Cortex-A53 parts up to r0p4.
395
396 When running a compat (AArch32) userspace on an affected Cortex-A53
397 part, a load at EL0 from a virtual address that matches the bottom 32
398 bits of the virtual address used by a recent load at (AArch64) EL1
399 might return incorrect data.
400
401 The workaround is to write the contextidr_el1 register on exception
402 return to a 32-bit task.
403 Please note that this does not necessarily enable the workaround,
404 as it depends on the alternative framework, which will only patch
405 the kernel if an affected CPU is detected.
406
407 If unsure, say Y.
408
Will Deacondf057cc2015-03-17 12:15:02 +0000409config ARM64_ERRATUM_843419
410 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
411 depends on MODULES
412 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100413 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000414 help
415 This option builds kernel modules using the large memory model in
416 order to avoid the use of the ADRP instruction, which can cause
417 a subsequent memory access to use an incorrect address on Cortex-A53
418 parts up to r0p4.
419
420 Note that the kernel itself must be linked with a version of ld
421 which fixes potentially affected ADRP instructions through the
422 use of veneers.
423
424 If unsure, say Y.
425
Robert Richter94100972015-09-21 22:58:38 +0200426config CAVIUM_ERRATUM_22375
427 bool "Cavium erratum 22375, 24313"
428 default y
429 help
430 Enable workaround for erratum 22375, 24313.
431
432 This implements two gicv3-its errata workarounds for ThunderX. Both
433 with small impact affecting only ITS table allocation.
434
435 erratum 22375: only alloc 8MB table size
436 erratum 24313: ignore memory access type
437
438 The fixes are in ITS initialization and basically ignore memory access
439 type and table size provided by the TYPER and BASER registers.
440
441 If unsure, say Y.
442
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200443config CAVIUM_ERRATUM_23144
444 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
445 depends on NUMA
446 default y
447 help
448 ITS SYNC command hang for cross node io and collections/cpu mapping.
449
450 If unsure, say Y.
451
Robert Richter6d4e11c2015-09-21 22:58:35 +0200452config CAVIUM_ERRATUM_23154
453 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
454 default y
455 help
456 The gicv3 of ThunderX requires a modified version for
457 reading the IAR status to ensure data synchronization
458 (access to icc_iar1_el1 is not sync'ed before and after).
459
460 If unsure, say Y.
461
Andrew Pinski104a0c02016-02-24 17:44:57 -0800462config CAVIUM_ERRATUM_27456
463 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
464 default y
465 help
466 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
467 instructions may cause the icache to become corrupted if it
468 contains data for a non-current ASID. The fix is to
469 invalidate the icache when changing the mm context.
470
471 If unsure, say Y.
472
Andre Przywarac0a01b82014-11-14 15:54:12 +0000473endmenu
474
475
Jungseok Leee41ceed2014-05-12 10:40:38 +0100476choice
477 prompt "Page size"
478 default ARM64_4K_PAGES
479 help
480 Page size (translation granule) configuration.
481
482config ARM64_4K_PAGES
483 bool "4KB"
484 help
485 This feature enables 4KB pages support.
486
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100487config ARM64_16K_PAGES
488 bool "16KB"
489 help
490 The system will use 16KB pages support. AArch32 emulation
491 requires applications compiled with 16K (or a multiple of 16K)
492 aligned segments.
493
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100494config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100495 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100496 help
497 This feature enables 64KB pages support (4KB by default)
498 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100499 look-up. AArch32 emulation requires applications compiled
500 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100501
Jungseok Leee41ceed2014-05-12 10:40:38 +0100502endchoice
503
504choice
505 prompt "Virtual address space size"
506 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100507 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100508 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
509 help
510 Allows choosing one of multiple possible virtual address
511 space sizes. The level of translation table is determined by
512 a combination of page size and virtual address space size.
513
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100514config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100515 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100516 depends on ARM64_16K_PAGES
517
Jungseok Leee41ceed2014-05-12 10:40:38 +0100518config ARM64_VA_BITS_39
519 bool "39-bit"
520 depends on ARM64_4K_PAGES
521
522config ARM64_VA_BITS_42
523 bool "42-bit"
524 depends on ARM64_64K_PAGES
525
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100526config ARM64_VA_BITS_47
527 bool "47-bit"
528 depends on ARM64_16K_PAGES
529
Jungseok Leec79b954b2014-05-12 18:40:51 +0900530config ARM64_VA_BITS_48
531 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900532
Jungseok Leee41ceed2014-05-12 10:40:38 +0100533endchoice
534
535config ARM64_VA_BITS
536 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100537 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100538 default 39 if ARM64_VA_BITS_39
539 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100540 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900541 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542
Will Deacona8720132013-10-11 14:52:19 +0100543config CPU_BIG_ENDIAN
544 bool "Build big-endian kernel"
545 help
546 Say Y if you plan on running a kernel in big-endian mode.
547
Mark Brownf6e763b2014-03-04 07:51:17 +0000548config SCHED_MC
549 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000550 help
551 Multi-core scheduler support improves the CPU scheduler's decision
552 making when dealing with multi-core CPU chips at a cost of slightly
553 increased overhead in some places. If unsure say N here.
554
555config SCHED_SMT
556 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000557 help
558 Improves the CPU scheduler's decision making when dealing with
559 MultiThreading at a cost of slightly increased overhead in some
560 places. If unsure say N here.
561
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100562config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000563 int "Maximum number of CPUs (2-4096)"
564 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100565 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100566 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100567
Mark Rutland9327e2c2013-10-24 20:30:18 +0100568config HOTPLUG_CPU
569 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800570 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100571 help
572 Say Y here to experiment with turning CPUs off and on. CPUs
573 can be controlled through /sys/devices/system/cpu.
574
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700575# Common NUMA Features
576config NUMA
577 bool "Numa Memory Allocation and Scheduler Support"
578 depends on SMP
579 help
580 Enable NUMA (Non Uniform Memory Access) support.
581
582 The kernel will try to allocate memory used by a CPU on the
583 local memory of the CPU and add some more
584 NUMA awareness to the kernel.
585
586config NODES_SHIFT
587 int "Maximum NUMA Nodes (as a power of 2)"
588 range 1 10
589 default "2"
590 depends on NEED_MULTIPLE_NODES
591 help
592 Specify the maximum number of NUMA Nodes available on the target
593 system. Increases memory reserved to accommodate various tables.
594
595config USE_PERCPU_NUMA_NODE_ID
596 def_bool y
597 depends on NUMA
598
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100599source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800600source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601
Laura Abbott83863f22016-02-05 16:24:47 -0800602config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100603 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800604 def_bool y
605
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100606config ARCH_HAS_HOLES_MEMORYMODEL
607 def_bool y if SPARSEMEM
608
609config ARCH_SPARSEMEM_ENABLE
610 def_bool y
611 select SPARSEMEM_VMEMMAP_ENABLE
612
613config ARCH_SPARSEMEM_DEFAULT
614 def_bool ARCH_SPARSEMEM_ENABLE
615
616config ARCH_SELECT_MEMORY_MODEL
617 def_bool ARCH_SPARSEMEM_ENABLE
618
619config HAVE_ARCH_PFN_VALID
620 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
621
622config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100623 def_bool y
624 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100625
Steve Capper084bd292013-04-10 13:48:00 +0100626config SYS_SUPPORTS_HUGETLBFS
627 def_bool y
628
Steve Capper084bd292013-04-10 13:48:00 +0100629config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100630 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100631
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100632config ARCH_HAS_CACHE_LINE_SIZE
633 def_bool y
634
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100635source "mm/Kconfig"
636
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000637config SECCOMP
638 bool "Enable seccomp to safely compute untrusted bytecode"
639 ---help---
640 This kernel feature is useful for number crunching applications
641 that may need to compute untrusted bytecode during their
642 execution. By using pipes or other transports made available to
643 the process as file descriptors supporting the read/write
644 syscalls, it's possible to isolate those applications in
645 their own address space using seccomp. Once seccomp is
646 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
647 and the task is only allowed to execute a few safe syscalls
648 defined by each seccomp mode.
649
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000650config PARAVIRT
651 bool "Enable paravirtualization code"
652 help
653 This changes the kernel so it can modify itself when it is run
654 under a hypervisor, potentially improving performance significantly
655 over full virtualization.
656
657config PARAVIRT_TIME_ACCOUNTING
658 bool "Paravirtual steal time accounting"
659 select PARAVIRT
660 default n
661 help
662 Select this option to enable fine granularity task steal time
663 accounting. Time spent executing other tasks in parallel with
664 the current vCPU is discounted from the vCPU power. To account for
665 that, there can be a small performance impact.
666
667 If in doubt, say N here.
668
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000669config XEN_DOM0
670 def_bool y
671 depends on XEN
672
673config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700674 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000675 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000676 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000677 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000678 help
679 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
680
Steve Capperd03bb142013-04-25 15:19:21 +0100681config FORCE_MAX_ZONEORDER
682 int
683 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100684 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100685 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100686 help
687 The kernel memory allocator divides physically contiguous memory
688 blocks into "zones", where each zone is a power of two number of
689 pages. This option selects the largest power of two that the kernel
690 keeps in the memory allocator. If you need to allocate very large
691 blocks of physically contiguous memory, then you may need to
692 increase this value.
693
694 This config option is actually maximum order plus one. For example,
695 a value of 11 means that the largest free memory block is 2^10 pages.
696
697 We make sure that we can allocate upto a HugePage size for each configuration.
698 Hence we have :
699 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
700
701 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
702 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100703
Will Deacon1b907f42014-11-20 16:51:10 +0000704menuconfig ARMV8_DEPRECATED
705 bool "Emulate deprecated/obsolete ARMv8 instructions"
706 depends on COMPAT
707 help
708 Legacy software support may require certain instructions
709 that have been deprecated or obsoleted in the architecture.
710
711 Enable this config to enable selective emulation of these
712 features.
713
714 If unsure, say Y
715
716if ARMV8_DEPRECATED
717
718config SWP_EMULATION
719 bool "Emulate SWP/SWPB instructions"
720 help
721 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
722 they are always undefined. Say Y here to enable software
723 emulation of these instructions for userspace using LDXR/STXR.
724
725 In some older versions of glibc [<=2.8] SWP is used during futex
726 trylock() operations with the assumption that the code will not
727 be preempted. This invalid assumption may be more likely to fail
728 with SWP emulation enabled, leading to deadlock of the user
729 application.
730
731 NOTE: when accessing uncached shared regions, LDXR/STXR rely
732 on an external transaction monitoring block called a global
733 monitor to maintain update atomicity. If your system does not
734 implement a global monitor, this option can cause programs that
735 perform SWP operations to uncached memory to deadlock.
736
737 If unsure, say Y
738
739config CP15_BARRIER_EMULATION
740 bool "Emulate CP15 Barrier instructions"
741 help
742 The CP15 barrier instructions - CP15ISB, CP15DSB, and
743 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
744 strongly recommended to use the ISB, DSB, and DMB
745 instructions instead.
746
747 Say Y here to enable software emulation of these
748 instructions for AArch32 userspace code. When this option is
749 enabled, CP15 barrier usage is traced which can help
750 identify software that needs updating.
751
752 If unsure, say Y
753
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000754config SETEND_EMULATION
755 bool "Emulate SETEND instruction"
756 help
757 The SETEND instruction alters the data-endianness of the
758 AArch32 EL0, and is deprecated in ARMv8.
759
760 Say Y here to enable software emulation of the instruction
761 for AArch32 userspace code.
762
763 Note: All the cpus on the system must have mixed endian support at EL0
764 for this feature to be enabled. If a new CPU - which doesn't support mixed
765 endian - is hotplugged in after this feature has been enabled, there could
766 be unexpected results in the applications.
767
768 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000769endif
770
Will Deacon0e4a0702015-07-27 15:54:13 +0100771menu "ARMv8.1 architectural features"
772
773config ARM64_HW_AFDBM
774 bool "Support for hardware updates of the Access and Dirty page flags"
775 default y
776 help
777 The ARMv8.1 architecture extensions introduce support for
778 hardware updates of the access and dirty information in page
779 table entries. When enabled in TCR_EL1 (HA and HD bits) on
780 capable processors, accesses to pages with PTE_AF cleared will
781 set this bit instead of raising an access flag fault.
782 Similarly, writes to read-only pages with the DBM bit set will
783 clear the read-only bit (AP[2]) instead of raising a
784 permission fault.
785
786 Kernels built with this configuration option enabled continue
787 to work on pre-ARMv8.1 hardware and the performance impact is
788 minimal. If unsure, say Y.
789
790config ARM64_PAN
791 bool "Enable support for Privileged Access Never (PAN)"
792 default y
793 help
794 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
795 prevents the kernel or hypervisor from accessing user-space (EL0)
796 memory directly.
797
798 Choosing this option will cause any unprotected (not using
799 copy_to_user et al) memory access to fail with a permission fault.
800
801 The feature is detected at runtime, and will remain as a 'nop'
802 instruction if the cpu does not implement the feature.
803
804config ARM64_LSE_ATOMICS
805 bool "Atomic instructions"
806 help
807 As part of the Large System Extensions, ARMv8.1 introduces new
808 atomic instructions that are designed specifically to scale in
809 very large systems.
810
811 Say Y here to make use of these instructions for the in-kernel
812 atomic routines. This incurs a small overhead on CPUs that do
813 not support these instructions and requires the kernel to be
814 built with binutils >= 2.25.
815
Marc Zyngier1f364c82014-02-19 09:33:14 +0000816config ARM64_VHE
817 bool "Enable support for Virtualization Host Extensions (VHE)"
818 default y
819 help
820 Virtualization Host Extensions (VHE) allow the kernel to run
821 directly at EL2 (instead of EL1) on processors that support
822 it. This leads to better performance for KVM, as they reduce
823 the cost of the world switch.
824
825 Selecting this option allows the VHE feature to be detected
826 at runtime, and does not affect processors that do not
827 implement this feature.
828
Will Deacon0e4a0702015-07-27 15:54:13 +0100829endmenu
830
Will Deaconf9933182016-02-26 16:30:14 +0000831menu "ARMv8.2 architectural features"
832
James Morse57f49592016-02-05 14:58:48 +0000833config ARM64_UAO
834 bool "Enable support for User Access Override (UAO)"
835 default y
836 help
837 User Access Override (UAO; part of the ARMv8.2 Extensions)
838 causes the 'unprivileged' variant of the load/store instructions to
839 be overriden to be privileged.
840
841 This option changes get_user() and friends to use the 'unprivileged'
842 variant of the load/store instructions. This ensures that user-space
843 really did have access to the supplied memory. When addr_limit is
844 set to kernel memory the UAO bit will be set, allowing privileged
845 access to kernel memory.
846
847 Choosing this option will cause copy_to_user() et al to use user-space
848 memory permissions.
849
850 The feature is detected at runtime, the kernel will use the
851 regular load/store instructions if the cpu does not implement the
852 feature.
853
Will Deaconf9933182016-02-26 16:30:14 +0000854endmenu
855
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100856config ARM64_MODULE_CMODEL_LARGE
857 bool
858
859config ARM64_MODULE_PLTS
860 bool
861 select ARM64_MODULE_CMODEL_LARGE
862 select HAVE_MOD_ARCH_SPECIFIC
863
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100864config RELOCATABLE
865 bool
866 help
867 This builds the kernel as a Position Independent Executable (PIE),
868 which retains all relocation metadata required to relocate the
869 kernel binary at runtime to a different virtual address than the
870 address it was linked at.
871 Since AArch64 uses the RELA relocation format, this requires a
872 relocation pass at runtime even if the kernel is loaded at the
873 same address it was linked at.
874
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100875config RANDOMIZE_BASE
876 bool "Randomize the address of the kernel image"
877 select ARM64_MODULE_PLTS
878 select RELOCATABLE
879 help
880 Randomizes the virtual address at which the kernel image is
881 loaded, as a security feature that deters exploit attempts
882 relying on knowledge of the location of kernel internals.
883
884 It is the bootloader's job to provide entropy, by passing a
885 random u64 value in /chosen/kaslr-seed at kernel entry.
886
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100887 When booting via the UEFI stub, it will invoke the firmware's
888 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
889 to the kernel proper. In addition, it will randomise the physical
890 location of the kernel Image as well.
891
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100892 If unsure, say N.
893
894config RANDOMIZE_MODULE_REGION_FULL
895 bool "Randomize the module region independently from the core kernel"
896 depends on RANDOMIZE_BASE
897 default y
898 help
899 Randomizes the location of the module region without considering the
900 location of the core kernel. This way, it is impossible for modules
901 to leak information about the location of core kernel data structures
902 but it does imply that function calls between modules and the core
903 kernel will need to be resolved via veneers in the module PLT.
904
905 When this option is not set, the module region will be randomized over
906 a limited range that contains the [_stext, _etext] interval of the
907 core kernel, so branch relocations are always in range.
908
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100909endmenu
910
911menu "Boot options"
912
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000913config ARM64_ACPI_PARKING_PROTOCOL
914 bool "Enable support for the ARM64 ACPI parking protocol"
915 depends on ACPI
916 help
917 Enable support for the ARM64 ACPI parking protocol. If disabled
918 the kernel will not allow booting through the ARM64 ACPI parking
919 protocol even if the corresponding data is present in the ACPI
920 MADT table.
921
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100922config CMDLINE
923 string "Default kernel command string"
924 default ""
925 help
926 Provide a set of default command-line options at build time by
927 entering them here. As a minimum, you should specify the the
928 root device (e.g. root=/dev/nfs).
929
930config CMDLINE_FORCE
931 bool "Always use the default kernel command string"
932 help
933 Always use the default kernel command string, even if the boot
934 loader passes other arguments to the kernel.
935 This is useful if you cannot or don't want to change the
936 command-line options your boot loader passes to the kernel.
937
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200938config EFI_STUB
939 bool
940
Mark Salterf84d0272014-04-15 21:59:30 -0400941config EFI
942 bool "UEFI runtime support"
943 depends on OF && !CPU_BIG_ENDIAN
944 select LIBFDT
945 select UCS2_STRING
946 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200947 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200948 select EFI_STUB
949 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400950 default y
951 help
952 This option provides support for runtime services provided
953 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400954 clock, and platform reset). A UEFI stub is also provided to
955 allow the kernel to be booted as an EFI application. This
956 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400957
Yi Lid1ae8c02014-10-04 23:46:43 +0800958config DMI
959 bool "Enable support for SMBIOS (DMI) tables"
960 depends on EFI
961 default y
962 help
963 This enables SMBIOS/DMI feature for systems.
964
965 This option is only useful on systems that have UEFI firmware.
966 However, even with this option, the resultant kernel should
967 continue to boot on existing non-UEFI platforms.
968
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100969endmenu
970
971menu "Userspace binary formats"
972
973source "fs/Kconfig.binfmt"
974
975config COMPAT
976 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100977 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100978 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700979 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500980 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500981 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100982 help
983 This option enables support for a 32-bit EL0 running under a 64-bit
984 kernel at EL1. AArch32-specific components such as system calls,
985 the user helper functions, VFP support and the ptrace interface are
986 handled appropriately by the kernel.
987
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100988 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
989 that you will only be able to execute AArch32 binaries that were compiled
990 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000991
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100992 If you want to execute 32-bit userspace applications, say Y.
993
994config SYSVIPC_COMPAT
995 def_bool y
996 depends on COMPAT && SYSVIPC
997
998endmenu
999
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001000menu "Power management options"
1001
1002source "kernel/power/Kconfig"
1003
James Morse82869ac2016-04-27 17:47:12 +01001004config ARCH_HIBERNATION_POSSIBLE
1005 def_bool y
1006 depends on CPU_PM
1007
1008config ARCH_HIBERNATION_HEADER
1009 def_bool y
1010 depends on HIBERNATION
1011
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001012config ARCH_SUSPEND_POSSIBLE
1013 def_bool y
1014
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001015endmenu
1016
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001017menu "CPU Power Management"
1018
1019source "drivers/cpuidle/Kconfig"
1020
Rob Herring52e7e812014-02-24 11:27:57 +09001021source "drivers/cpufreq/Kconfig"
1022
1023endmenu
1024
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001025source "net/Kconfig"
1026
1027source "drivers/Kconfig"
1028
Mark Salterf84d0272014-04-15 21:59:30 -04001029source "drivers/firmware/Kconfig"
1030
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001031source "drivers/acpi/Kconfig"
1032
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001033source "fs/Kconfig"
1034
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001035source "arch/arm64/kvm/Kconfig"
1036
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001037source "arch/arm64/Kconfig.debug"
1038
1039source "security/Kconfig"
1040
1041source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001042if CRYPTO
1043source "arch/arm64/crypto/Kconfig"
1044endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001045
1046source "lib/Kconfig"