blob: fcda4e21fa8feac47727b8cc7a834ba94edc6897 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00008 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050025 select ARCH_HAS_SETUP_DMA_OPS
Daniel Borkmannd2852a22017-02-21 16:09:33 +010026 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010032 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010033 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070034 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010035 select ARCH_INLINE_READ_LOCK if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
38 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
46 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
50 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000051 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
52 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
56 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
60 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010061 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010062 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000063 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010064 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020065 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090066 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070067 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000068 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000069 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080070 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000071 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000072 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000073 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010074 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050075 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010076 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050077 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010078 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010079 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000080 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070081 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000082 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020083 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000084 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010085 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010086 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080087 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070088 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010089 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010091 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000092 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070093 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010094 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070095 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_IRQ_PROBE
97 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010098 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010099 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700100 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000102 select GENERIC_STRNCPY_FROM_USER
103 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100105 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100107 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800108 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100109 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100110 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100111 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100112 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800113 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700114 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800115 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800116 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000117 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800118 select HAVE_ARCH_MMAP_RND_BITS
119 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700120 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000121 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700122 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700123 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700125 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100126 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700127 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200128 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100129 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100130 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100131 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700132 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700133 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700134 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000135 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100136 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000137 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100138 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900139 select HAVE_FUNCTION_TRACER
140 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200141 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100142 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000143 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700144 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700145 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000146 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100147 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100148 select HAVE_PERF_REGS
149 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400150 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700151 select HAVE_RCU_TABLE_FREE
Will Deaconace8cb72018-08-23 21:16:50 +0100152 select HAVE_RCU_TABLE_INVALIDATE
Will Deacon409d5db2018-06-20 14:46:50 +0100153 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900154 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100155 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400156 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900157 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100158 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100159 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200160 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100161 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200162 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200163 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100164 select OF
165 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100166 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000167 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100168 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000169 select POWER_RESET
170 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700171 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200173 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700174 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000175 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176 help
177 ARM 64-bit (AArch64) Linux support.
178
179config 64BIT
180 def_bool y
181
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182config MMU
183 def_bool y
184
Mark Rutland030c4d22016-05-31 15:57:59 +0100185config ARM64_PAGE_SHIFT
186 int
187 default 16 if ARM64_64K_PAGES
188 default 14 if ARM64_16K_PAGES
189 default 12
190
191config ARM64_CONT_SHIFT
192 int
193 default 5 if ARM64_64K_PAGES
194 default 7 if ARM64_16K_PAGES
195 default 4
196
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800197config ARCH_MMAP_RND_BITS_MIN
198 default 14 if ARM64_64K_PAGES
199 default 16 if ARM64_16K_PAGES
200 default 18
201
202# max bits determined by the following formula:
203# VA_BITS - PAGE_SHIFT - 3
204config ARCH_MMAP_RND_BITS_MAX
205 default 19 if ARM64_VA_BITS=36
206 default 24 if ARM64_VA_BITS=39
207 default 27 if ARM64_VA_BITS=42
208 default 30 if ARM64_VA_BITS=47
209 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
210 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
211 default 33 if ARM64_VA_BITS=48
212 default 14 if ARM64_64K_PAGES
213 default 16 if ARM64_16K_PAGES
214 default 18
215
216config ARCH_MMAP_RND_COMPAT_BITS_MIN
217 default 7 if ARM64_64K_PAGES
218 default 9 if ARM64_16K_PAGES
219 default 11
220
221config ARCH_MMAP_RND_COMPAT_BITS_MAX
222 default 16
223
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700224config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100225 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100226
227config STACKTRACE_SUPPORT
228 def_bool y
229
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100230config ILLEGAL_POINTER_VALUE
231 hex
232 default 0xdead000000000000
233
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100234config LOCKDEP_SUPPORT
235 def_bool y
236
237config TRACE_IRQFLAGS_SUPPORT
238 def_bool y
239
Will Deaconc209f792014-03-14 17:47:05 +0000240config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100241 def_bool y
242
Dave P Martin9fb74102015-07-24 16:37:48 +0100243config GENERIC_BUG
244 def_bool y
245 depends on BUG
246
247config GENERIC_BUG_RELATIVE_POINTERS
248 def_bool y
249 depends on GENERIC_BUG
250
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100251config GENERIC_HWEIGHT
252 def_bool y
253
254config GENERIC_CSUM
255 def_bool y
256
257config GENERIC_CALIBRATE_DELAY
258 def_bool y
259
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100260config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100261 def_bool y
262
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300263config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700264 def_bool y
265
Robin Murphy4ab21502018-12-11 18:48:48 +0000266config ARCH_ENABLE_MEMORY_HOTPLUG
267 def_bool y
268
Will Deacon4b3dc962015-05-29 18:28:44 +0100269config SMP
270 def_bool y
271
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100272config KERNEL_MODE_NEON
273 def_bool y
274
Rob Herring92cc15f2014-04-18 17:19:59 -0500275config FIX_EARLYCON_MEM
276 def_bool y
277
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700278config PGTABLE_LEVELS
279 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100280 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700281 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Arnd Bergmann4d08d202018-12-11 15:08:10 +0100282 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700283 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100284 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
285 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700286
Pratyush Anand9842cea2016-11-02 14:40:46 +0530287config ARCH_SUPPORTS_UPROBES
288 def_bool y
289
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200290config ARCH_PROC_KCORE_TEXT
291 def_bool y
292
Olof Johansson6a377492015-07-20 12:09:16 -0700293source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100294
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100295menu "Kernel Features"
296
Andre Przywarac0a01b82014-11-14 15:54:12 +0000297menu "ARM errata workarounds via the alternatives framework"
298
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000299config ARM64_WORKAROUND_CLEAN_CACHE
300 def_bool n
301
Andre Przywarac0a01b82014-11-14 15:54:12 +0000302config ARM64_ERRATUM_826319
303 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
304 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000305 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000306 help
307 This option adds an alternative code sequence to work around ARM
308 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
309 AXI master interface and an L2 cache.
310
311 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
312 and is unable to accept a certain write via this interface, it will
313 not progress on read data presented on the read data channel and the
314 system can deadlock.
315
316 The workaround promotes data cache clean instructions to
317 data cache clean-and-invalidate.
318 Please note that this does not necessarily enable the workaround,
319 as it depends on the alternative framework, which will only patch
320 the kernel if an affected CPU is detected.
321
322 If unsure, say Y.
323
324config ARM64_ERRATUM_827319
325 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
326 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000327 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000328 help
329 This option adds an alternative code sequence to work around ARM
330 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
331 master interface and an L2 cache.
332
333 Under certain conditions this erratum can cause a clean line eviction
334 to occur at the same time as another transaction to the same address
335 on the AMBA 5 CHI interface, which can cause data corruption if the
336 interconnect reorders the two transactions.
337
338 The workaround promotes data cache clean instructions to
339 data cache clean-and-invalidate.
340 Please note that this does not necessarily enable the workaround,
341 as it depends on the alternative framework, which will only patch
342 the kernel if an affected CPU is detected.
343
344 If unsure, say Y.
345
346config ARM64_ERRATUM_824069
347 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
348 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000349 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000350 help
351 This option adds an alternative code sequence to work around ARM
352 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
353 to a coherent interconnect.
354
355 If a Cortex-A53 processor is executing a store or prefetch for
356 write instruction at the same time as a processor in another
357 cluster is executing a cache maintenance operation to the same
358 address, then this erratum might cause a clean cache line to be
359 incorrectly marked as dirty.
360
361 The workaround promotes data cache clean instructions to
362 data cache clean-and-invalidate.
363 Please note that this option does not necessarily enable the
364 workaround, as it depends on the alternative framework, which will
365 only patch the kernel if an affected CPU is detected.
366
367 If unsure, say Y.
368
369config ARM64_ERRATUM_819472
370 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
371 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000372 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000373 help
374 This option adds an alternative code sequence to work around ARM
375 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
376 present when it is connected to a coherent interconnect.
377
378 If the processor is executing a load and store exclusive sequence at
379 the same time as a processor in another cluster is executing a cache
380 maintenance operation to the same address, then this erratum might
381 cause data corruption.
382
383 The workaround promotes data cache clean instructions to
384 data cache clean-and-invalidate.
385 Please note that this does not necessarily enable the workaround,
386 as it depends on the alternative framework, which will only patch
387 the kernel if an affected CPU is detected.
388
389 If unsure, say Y.
390
391config ARM64_ERRATUM_832075
392 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
393 default y
394 help
395 This option adds an alternative code sequence to work around ARM
396 erratum 832075 on Cortex-A57 parts up to r1p2.
397
398 Affected Cortex-A57 parts might deadlock when exclusive load/store
399 instructions to Write-Back memory are mixed with Device loads.
400
401 The workaround is to promote device loads to use Load-Acquire
402 semantics.
403 Please note that this does not necessarily enable the workaround,
404 as it depends on the alternative framework, which will only patch
405 the kernel if an affected CPU is detected.
406
407 If unsure, say Y.
408
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000409config ARM64_ERRATUM_834220
410 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
411 depends on KVM
412 default y
413 help
414 This option adds an alternative code sequence to work around ARM
415 erratum 834220 on Cortex-A57 parts up to r1p2.
416
417 Affected Cortex-A57 parts might report a Stage 2 translation
418 fault as the result of a Stage 1 fault for load crossing a
419 page boundary when there is a permission or device memory
420 alignment fault at Stage 1 and a translation fault at Stage 2.
421
422 The workaround is to verify that the Stage 1 translation
423 doesn't generate a fault before handling the Stage 2 fault.
424 Please note that this does not necessarily enable the workaround,
425 as it depends on the alternative framework, which will only patch
426 the kernel if an affected CPU is detected.
427
428 If unsure, say Y.
429
Will Deacon905e8c52015-03-23 19:07:02 +0000430config ARM64_ERRATUM_845719
431 bool "Cortex-A53: 845719: a load might read incorrect data"
432 depends on COMPAT
433 default y
434 help
435 This option adds an alternative code sequence to work around ARM
436 erratum 845719 on Cortex-A53 parts up to r0p4.
437
438 When running a compat (AArch32) userspace on an affected Cortex-A53
439 part, a load at EL0 from a virtual address that matches the bottom 32
440 bits of the virtual address used by a recent load at (AArch64) EL1
441 might return incorrect data.
442
443 The workaround is to write the contextidr_el1 register on exception
444 return to a 32-bit task.
445 Please note that this does not necessarily enable the workaround,
446 as it depends on the alternative framework, which will only patch
447 the kernel if an affected CPU is detected.
448
449 If unsure, say Y.
450
Will Deacondf057cc2015-03-17 12:15:02 +0000451config ARM64_ERRATUM_843419
452 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000453 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000454 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000455 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100456 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000457 enables PLT support to replace certain ADRP instructions, which can
458 cause subsequent memory accesses to use an incorrect address on
459 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000460
461 If unsure, say Y.
462
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100463config ARM64_ERRATUM_1024718
464 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
465 default y
466 help
467 This option adds work around for Arm Cortex-A55 Erratum 1024718.
468
469 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
470 update of the hardware dirty bit when the DBM/AP bits are updated
471 without a break-before-make. The work around is to disable the usage
472 of hardware DBM locally on the affected cores. CPUs not affected by
473 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100474
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100475 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100476
Marc Zyngier95b861a42018-09-27 17:15:34 +0100477config ARM64_ERRATUM_1188873
Marc Zyngier69893032019-04-15 13:03:54 +0100478 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100479 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100480 depends on COMPAT
Arnd Bergmann040f3402018-10-02 23:11:44 +0200481 select ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier95b861a42018-09-27 17:15:34 +0100482 help
Marc Zyngier69893032019-04-15 13:03:54 +0100483 This option adds work arounds for ARM Cortex-A76/Neoverse-N1
484 erratum 1188873
Marc Zyngier95b861a42018-09-27 17:15:34 +0100485
Marc Zyngier69893032019-04-15 13:03:54 +0100486 Affected Cortex-A76/Neoverse-N1 cores (r0p0, r1p0, r2p0) could
487 cause register corruption when accessing the timer registers
488 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100489
490 If unsure, say Y.
491
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000492config ARM64_ERRATUM_1165522
493 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
494 default y
495 help
496 This option adds work arounds for ARM Cortex-A76 erratum 1165522
497
498 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
499 corrupted TLBs by speculating an AT instruction during a guest
500 context switch.
501
502 If unsure, say Y.
503
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000504config ARM64_ERRATUM_1286807
505 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
506 default y
507 select ARM64_WORKAROUND_REPEAT_TLBI
508 help
509 This option adds workaround for ARM Cortex-A76 erratum 1286807
510
511 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
512 address for a cacheable mapping of a location is being
513 accessed by a core while another core is remapping the virtual
514 address to a new physical page using the recommended
515 break-before-make sequence, then under very rare circumstances
516 TLBI+DSB completes before a read using the translation being
517 invalidated has been observed by other observers. The
518 workaround repeats the TLBI+DSB operation.
519
520 If unsure, say Y.
521
Robert Richter94100972015-09-21 22:58:38 +0200522config CAVIUM_ERRATUM_22375
523 bool "Cavium erratum 22375, 24313"
524 default y
525 help
526 Enable workaround for erratum 22375, 24313.
527
528 This implements two gicv3-its errata workarounds for ThunderX. Both
529 with small impact affecting only ITS table allocation.
530
531 erratum 22375: only alloc 8MB table size
532 erratum 24313: ignore memory access type
533
534 The fixes are in ITS initialization and basically ignore memory access
535 type and table size provided by the TYPER and BASER registers.
536
537 If unsure, say Y.
538
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200539config CAVIUM_ERRATUM_23144
540 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
541 depends on NUMA
542 default y
543 help
544 ITS SYNC command hang for cross node io and collections/cpu mapping.
545
546 If unsure, say Y.
547
Robert Richter6d4e11c2015-09-21 22:58:35 +0200548config CAVIUM_ERRATUM_23154
549 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
550 default y
551 help
552 The gicv3 of ThunderX requires a modified version for
553 reading the IAR status to ensure data synchronization
554 (access to icc_iar1_el1 is not sync'ed before and after).
555
556 If unsure, say Y.
557
Andrew Pinski104a0c02016-02-24 17:44:57 -0800558config CAVIUM_ERRATUM_27456
559 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
560 default y
561 help
562 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
563 instructions may cause the icache to become corrupted if it
564 contains data for a non-current ASID. The fix is to
565 invalidate the icache when changing the mm context.
566
567 If unsure, say Y.
568
David Daney690a3412017-06-09 12:49:48 +0100569config CAVIUM_ERRATUM_30115
570 bool "Cavium erratum 30115: Guest may disable interrupts in host"
571 default y
572 help
573 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
574 1.2, and T83 Pass 1.0, KVM guest execution may disable
575 interrupts in host. Trapping both GICv3 group-0 and group-1
576 accesses sidesteps the issue.
577
578 If unsure, say Y.
579
Christopher Covington38fd94b2017-02-08 15:08:37 -0500580config QCOM_FALKOR_ERRATUM_1003
581 bool "Falkor E1003: Incorrect translation due to ASID change"
582 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500583 help
584 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000585 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
586 in TTBR1_EL1, this situation only occurs in the entry trampoline and
587 then only for entries in the walk cache, since the leaf translation
588 is unchanged. Work around the erratum by invalidating the walk cache
589 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500590
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000591config ARM64_WORKAROUND_REPEAT_TLBI
592 bool
593 help
594 Enable the repeat TLBI workaround for Falkor erratum 1009 and
595 Cortex-A76 erratum 1286807.
596
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500597config QCOM_FALKOR_ERRATUM_1009
598 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
599 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000600 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500601 help
602 On Falkor v1, the CPU may prematurely complete a DSB following a
603 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
604 one more time to fix the issue.
605
606 If unsure, say Y.
607
Shanker Donthineni90922a22017-03-07 08:20:38 -0600608config QCOM_QDF2400_ERRATUM_0065
609 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
610 default y
611 help
612 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
613 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
614 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
615
616 If unsure, say Y.
617
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100618config SOCIONEXT_SYNQUACER_PREITS
619 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
620 default y
621 help
622 Socionext Synquacer SoCs implement a separate h/w block to generate
623 MSI doorbell writes with non-zero values for the device ID.
624
625 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100626
627config HISILICON_ERRATUM_161600802
628 bool "Hip07 161600802: Erroneous redistributor VLPI base"
629 default y
630 help
631 The HiSilicon Hip07 SoC usees the wrong redistributor base
632 when issued ITS commands such as VMOVP and VMAPP, and requires
633 a 128kB offset to be applied to the target address in this commands.
634
635 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600636
637config QCOM_FALKOR_ERRATUM_E1041
638 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
639 default y
640 help
641 Falkor CPU may speculatively fetch instructions from an improper
642 memory location when MMU translation is changed from SCTLR_ELn[M]=1
643 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
644
645 If unsure, say Y.
646
Zhang Lei3e321312019-02-26 18:43:41 +0000647config FUJITSU_ERRATUM_010001
648 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
649 default y
650 help
651 This option adds workaround for Fujitsu-A64FX erratum E#010001.
652 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
653 accesses may cause undefined fault (Data abort, DFSC=0b111111).
654 This fault occurs under a specific hardware condition when a
655 load/store instruction performs an address translation using:
656 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
657 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
658 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
659 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
660
661 The workaround is to ensure these bits are clear in TCR_ELx.
662 The workaround only affect the Fujitsu-A64FX.
663
664 If unsure, say Y.
665
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100666endmenu
667
668
669choice
670 prompt "Page size"
671 default ARM64_4K_PAGES
672 help
673 Page size (translation granule) configuration.
674
675config ARM64_4K_PAGES
676 bool "4KB"
677 help
678 This feature enables 4KB pages support.
679
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100680config ARM64_16K_PAGES
681 bool "16KB"
682 help
683 The system will use 16KB pages support. AArch32 emulation
684 requires applications compiled with 16K (or a multiple of 16K)
685 aligned segments.
686
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100687config ARM64_64K_PAGES
688 bool "64KB"
689 help
690 This feature enables 64KB pages support (4KB by default)
691 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100692 look-up. AArch32 emulation requires applications compiled
693 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100694
695endchoice
696
697choice
698 prompt "Virtual address space size"
699 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100700 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100701 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
702 help
703 Allows choosing one of multiple possible virtual address
704 space sizes. The level of translation table is determined by
705 a combination of page size and virtual address space size.
706
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100707config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100708 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100709 depends on ARM64_16K_PAGES
710
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100711config ARM64_VA_BITS_39
712 bool "39-bit"
713 depends on ARM64_4K_PAGES
714
715config ARM64_VA_BITS_42
716 bool "42-bit"
717 depends on ARM64_64K_PAGES
718
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100719config ARM64_VA_BITS_47
720 bool "47-bit"
721 depends on ARM64_16K_PAGES
722
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100723config ARM64_VA_BITS_48
724 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725
Will Deacon68d23da2018-12-10 14:15:15 +0000726config ARM64_USER_VA_BITS_52
727 bool "52-bit (user)"
728 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
729 help
730 Enable 52-bit virtual addressing for userspace when explicitly
731 requested via a hint to mmap(). The kernel will continue to
732 use 48-bit virtual addresses for its own mappings.
733
734 NOTE: Enabling 52-bit virtual addressing in conjunction with
735 ARMv8.3 Pointer Authentication will result in the PAC being
736 reduced from 7 bits to 3 bits, which may have a significant
737 impact on its susceptibility to brute-force attacks.
738
739 If unsure, select 48-bit virtual addressing instead.
740
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100741endchoice
742
Will Deacon68d23da2018-12-10 14:15:15 +0000743config ARM64_FORCE_52BIT
744 bool "Force 52-bit virtual addresses for userspace"
745 depends on ARM64_USER_VA_BITS_52 && EXPERT
746 help
747 For systems with 52-bit userspace VAs enabled, the kernel will attempt
748 to maintain compatibility with older software by providing 48-bit VAs
749 unless a hint is supplied to mmap.
750
751 This configuration option disables the 48-bit compatibility logic, and
752 forces all userspace addresses to be 52-bit on HW that supports it. One
753 should only enable this configuration option for stress testing userspace
754 memory management code. If unsure say N here.
755
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100756config ARM64_VA_BITS
757 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100758 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100759 default 39 if ARM64_VA_BITS_39
760 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100761 default 47 if ARM64_VA_BITS_47
Will Deacon68d23da2018-12-10 14:15:15 +0000762 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100763
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000764choice
765 prompt "Physical address space size"
766 default ARM64_PA_BITS_48
767 help
768 Choose the maximum physical address range that the kernel will
769 support.
770
771config ARM64_PA_BITS_48
772 bool "48-bit"
773
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000774config ARM64_PA_BITS_52
775 bool "52-bit (ARMv8.2)"
776 depends on ARM64_64K_PAGES
777 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
778 help
779 Enable support for a 52-bit physical address space, introduced as
780 part of the ARMv8.2-LPA extension.
781
782 With this enabled, the kernel will also continue to work on CPUs that
783 do not support ARMv8.2-LPA, but with some added memory overhead (and
784 minor performance overhead).
785
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000786endchoice
787
788config ARM64_PA_BITS
789 int
790 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000791 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000792
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100793config CPU_BIG_ENDIAN
794 bool "Build big-endian kernel"
795 help
796 Say Y if you plan on running a kernel in big-endian mode.
797
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798config SCHED_MC
799 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100800 help
801 Multi-core scheduler support improves the CPU scheduler's decision
802 making when dealing with multi-core CPU chips at a cost of slightly
803 increased overhead in some places. If unsure say N here.
804
805config SCHED_SMT
806 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100807 help
808 Improves the CPU scheduler's decision making when dealing with
809 MultiThreading at a cost of slightly increased overhead in some
810 places. If unsure say N here.
811
812config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000813 int "Maximum number of CPUs (2-4096)"
814 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000815 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100816
817config HOTPLUG_CPU
818 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800819 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100820 help
821 Say Y here to experiment with turning CPUs off and on. CPUs
822 can be controlled through /sys/devices/system/cpu.
823
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700824# Common NUMA Features
825config NUMA
826 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800827 select ACPI_NUMA if ACPI
828 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700829 help
830 Enable NUMA (Non Uniform Memory Access) support.
831
832 The kernel will try to allocate memory used by a CPU on the
833 local memory of the CPU and add some more
834 NUMA awareness to the kernel.
835
836config NODES_SHIFT
837 int "Maximum NUMA Nodes (as a power of 2)"
838 range 1 10
839 default "2"
840 depends on NEED_MULTIPLE_NODES
841 help
842 Specify the maximum number of NUMA Nodes available on the target
843 system. Increases memory reserved to accommodate various tables.
844
845config USE_PERCPU_NUMA_NODE_ID
846 def_bool y
847 depends on NUMA
848
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800849config HAVE_SETUP_PER_CPU_AREA
850 def_bool y
851 depends on NUMA
852
853config NEED_PER_CPU_EMBED_FIRST_CHUNK
854 def_bool y
855 depends on NUMA
856
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000857config HOLES_IN_ZONE
858 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000859
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900860source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100861
Laura Abbott83863f22016-02-05 16:24:47 -0800862config ARCH_SUPPORTS_DEBUG_PAGEALLOC
863 def_bool y
864
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100865config ARCH_SPARSEMEM_ENABLE
866 def_bool y
867 select SPARSEMEM_VMEMMAP_ENABLE
868
869config ARCH_SPARSEMEM_DEFAULT
870 def_bool ARCH_SPARSEMEM_ENABLE
871
872config ARCH_SELECT_MEMORY_MODEL
873 def_bool ARCH_SPARSEMEM_ENABLE
874
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700875config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200876 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700877
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100878config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100879 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100880
881config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100882 def_bool y
883 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100884
Steve Capper084bd292013-04-10 13:48:00 +0100885config SYS_SUPPORTS_HUGETLBFS
886 def_bool y
887
Steve Capper084bd292013-04-10 13:48:00 +0100888config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100889 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100890
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100891config ARCH_HAS_CACHE_LINE_SIZE
892 def_bool y
893
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000894config SECCOMP
895 bool "Enable seccomp to safely compute untrusted bytecode"
896 ---help---
897 This kernel feature is useful for number crunching applications
898 that may need to compute untrusted bytecode during their
899 execution. By using pipes or other transports made available to
900 the process as file descriptors supporting the read/write
901 syscalls, it's possible to isolate those applications in
902 their own address space using seccomp. Once seccomp is
903 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
904 and the task is only allowed to execute a few safe syscalls
905 defined by each seccomp mode.
906
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000907config PARAVIRT
908 bool "Enable paravirtualization code"
909 help
910 This changes the kernel so it can modify itself when it is run
911 under a hypervisor, potentially improving performance significantly
912 over full virtualization.
913
914config PARAVIRT_TIME_ACCOUNTING
915 bool "Paravirtual steal time accounting"
916 select PARAVIRT
917 default n
918 help
919 Select this option to enable fine granularity task steal time
920 accounting. Time spent executing other tasks in parallel with
921 the current vCPU is discounted from the vCPU power. To account for
922 that, there can be a small performance impact.
923
924 If in doubt, say N here.
925
Geoff Levandd28f6df2016-06-23 17:54:48 +0000926config KEXEC
927 depends on PM_SLEEP_SMP
928 select KEXEC_CORE
929 bool "kexec system call"
930 ---help---
931 kexec is a system call that implements the ability to shutdown your
932 current kernel, and to start another kernel. It is like a reboot
933 but it is independent of the system firmware. And like a reboot
934 you can start any kernel with it, not just Linux.
935
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +0900936config KEXEC_FILE
937 bool "kexec file based system call"
938 select KEXEC_CORE
939 help
940 This is new version of kexec system call. This system call is
941 file based and takes file descriptors as system call argument
942 for kernel and initramfs as opposed to list of segments as
943 accepted by previous system call.
944
AKASHI Takahiro732b7b92018-11-15 14:52:54 +0900945config KEXEC_VERIFY_SIG
946 bool "Verify kernel signature during kexec_file_load() syscall"
947 depends on KEXEC_FILE
948 help
949 Select this option to verify a signature with loaded kernel
950 image. If configured, any attempt of loading a image without
951 valid signature will fail.
952
953 In addition to that option, you need to enable signature
954 verification for the corresponding kernel image type being
955 loaded in order for this to work.
956
957config KEXEC_IMAGE_VERIFY_SIG
958 bool "Enable Image signature verification support"
959 default y
960 depends on KEXEC_VERIFY_SIG
961 depends on EFI && SIGNED_PE_FILE_VERIFICATION
962 help
963 Enable Image signature verification support.
964
965comment "Support for PE file signature verification disabled"
966 depends on KEXEC_VERIFY_SIG
967 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
968
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900969config CRASH_DUMP
970 bool "Build kdump crash kernel"
971 help
972 Generate crash dump after being started by kexec. This should
973 be normally only set in special crash dump kernels which are
974 loaded in the main kernel with kexec-tools into a specially
975 reserved region and then later executed after a crash by
976 kdump/kexec.
977
978 For more details see Documentation/kdump/kdump.txt
979
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000980config XEN_DOM0
981 def_bool y
982 depends on XEN
983
984config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700985 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000986 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000987 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000988 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000989 help
990 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
991
Steve Capperd03bb142013-04-25 15:19:21 +0100992config FORCE_MAX_ZONEORDER
993 int
994 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100995 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100996 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100997 help
998 The kernel memory allocator divides physically contiguous memory
999 blocks into "zones", where each zone is a power of two number of
1000 pages. This option selects the largest power of two that the kernel
1001 keeps in the memory allocator. If you need to allocate very large
1002 blocks of physically contiguous memory, then you may need to
1003 increase this value.
1004
1005 This config option is actually maximum order plus one. For example,
1006 a value of 11 means that the largest free memory block is 2^10 pages.
1007
1008 We make sure that we can allocate upto a HugePage size for each configuration.
1009 Hence we have :
1010 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1011
1012 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1013 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001014
Will Deacon084eb772017-11-14 14:41:01 +00001015config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001016 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001017 default y
1018 help
Will Deacon06170522017-11-14 16:19:39 +00001019 Speculation attacks against some high-performance processors can
1020 be used to bypass MMU permission checks and leak kernel data to
1021 userspace. This can be defended against by unmapping the kernel
1022 when running in userspace, mapping it back in on exception entry
1023 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001024
1025 If unsure, say Y.
1026
Will Deacon0f15adb2018-01-03 11:17:58 +00001027config HARDEN_BRANCH_PREDICTOR
1028 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1029 default y
1030 help
1031 Speculation attacks against some high-performance processors rely on
1032 being able to manipulate the branch predictor for a victim context by
1033 executing aliasing branches in the attacker context. Such attacks
1034 can be partially mitigated against by clearing internal branch
1035 predictor state and limiting the prediction logic in some situations.
1036
1037 This config option will take CPU-specific actions to harden the
1038 branch predictor against aliasing attacks and may rely on specific
1039 instruction sequences or control bits being set by the system
1040 firmware.
1041
1042 If unsure, say Y.
1043
Marc Zyngierdee39242018-02-15 11:47:14 +00001044config HARDEN_EL2_VECTORS
1045 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1046 default y
1047 help
1048 Speculation attacks against some high-performance processors can
1049 be used to leak privileged information such as the vector base
1050 register, resulting in a potential defeat of the EL2 layout
1051 randomization.
1052
1053 This config option will map the vectors to a fixed location,
1054 independent of the EL2 code mapping, so that revealing VBAR_EL2
1055 to an attacker does not give away any extra information. This
1056 only gets enabled on affected CPUs.
1057
1058 If unsure, say Y.
1059
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001060config ARM64_SSBD
1061 bool "Speculative Store Bypass Disable" if EXPERT
1062 default y
1063 help
1064 This enables mitigation of the bypassing of previous stores
1065 by speculative loads.
1066
1067 If unsure, say Y.
1068
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001069config RODATA_FULL_DEFAULT_ENABLED
1070 bool "Apply r/o permissions of VM areas also to their linear aliases"
1071 default y
1072 help
1073 Apply read-only attributes of VM areas to the linear alias of
1074 the backing pages as well. This prevents code or read-only data
1075 from being modified (inadvertently or intentionally) via another
1076 mapping of the same memory page. This additional enhancement can
1077 be turned off at runtime by passing rodata=[off|on] (and turned on
1078 with rodata=full if this option is set to 'n')
1079
1080 This requires the linear region to be mapped down to pages,
1081 which may adversely affect performance in some cases.
1082
Will Deacon1b907f42014-11-20 16:51:10 +00001083menuconfig ARMV8_DEPRECATED
1084 bool "Emulate deprecated/obsolete ARMv8 instructions"
1085 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001086 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001087 help
1088 Legacy software support may require certain instructions
1089 that have been deprecated or obsoleted in the architecture.
1090
1091 Enable this config to enable selective emulation of these
1092 features.
1093
1094 If unsure, say Y
1095
1096if ARMV8_DEPRECATED
1097
1098config SWP_EMULATION
1099 bool "Emulate SWP/SWPB instructions"
1100 help
1101 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1102 they are always undefined. Say Y here to enable software
1103 emulation of these instructions for userspace using LDXR/STXR.
1104
1105 In some older versions of glibc [<=2.8] SWP is used during futex
1106 trylock() operations with the assumption that the code will not
1107 be preempted. This invalid assumption may be more likely to fail
1108 with SWP emulation enabled, leading to deadlock of the user
1109 application.
1110
1111 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1112 on an external transaction monitoring block called a global
1113 monitor to maintain update atomicity. If your system does not
1114 implement a global monitor, this option can cause programs that
1115 perform SWP operations to uncached memory to deadlock.
1116
1117 If unsure, say Y
1118
1119config CP15_BARRIER_EMULATION
1120 bool "Emulate CP15 Barrier instructions"
1121 help
1122 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1123 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1124 strongly recommended to use the ISB, DSB, and DMB
1125 instructions instead.
1126
1127 Say Y here to enable software emulation of these
1128 instructions for AArch32 userspace code. When this option is
1129 enabled, CP15 barrier usage is traced which can help
1130 identify software that needs updating.
1131
1132 If unsure, say Y
1133
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001134config SETEND_EMULATION
1135 bool "Emulate SETEND instruction"
1136 help
1137 The SETEND instruction alters the data-endianness of the
1138 AArch32 EL0, and is deprecated in ARMv8.
1139
1140 Say Y here to enable software emulation of the instruction
1141 for AArch32 userspace code.
1142
1143 Note: All the cpus on the system must have mixed endian support at EL0
1144 for this feature to be enabled. If a new CPU - which doesn't support mixed
1145 endian - is hotplugged in after this feature has been enabled, there could
1146 be unexpected results in the applications.
1147
1148 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001149endif
1150
Catalin Marinasba428222016-07-01 18:25:31 +01001151config ARM64_SW_TTBR0_PAN
1152 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1153 help
1154 Enabling this option prevents the kernel from accessing
1155 user-space memory directly by pointing TTBR0_EL1 to a reserved
1156 zeroed area and reserved ASID. The user access routines
1157 restore the valid TTBR0_EL1 temporarily.
1158
Will Deacon0e4a0702015-07-27 15:54:13 +01001159menu "ARMv8.1 architectural features"
1160
1161config ARM64_HW_AFDBM
1162 bool "Support for hardware updates of the Access and Dirty page flags"
1163 default y
1164 help
1165 The ARMv8.1 architecture extensions introduce support for
1166 hardware updates of the access and dirty information in page
1167 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1168 capable processors, accesses to pages with PTE_AF cleared will
1169 set this bit instead of raising an access flag fault.
1170 Similarly, writes to read-only pages with the DBM bit set will
1171 clear the read-only bit (AP[2]) instead of raising a
1172 permission fault.
1173
1174 Kernels built with this configuration option enabled continue
1175 to work on pre-ARMv8.1 hardware and the performance impact is
1176 minimal. If unsure, say Y.
1177
1178config ARM64_PAN
1179 bool "Enable support for Privileged Access Never (PAN)"
1180 default y
1181 help
1182 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1183 prevents the kernel or hypervisor from accessing user-space (EL0)
1184 memory directly.
1185
1186 Choosing this option will cause any unprotected (not using
1187 copy_to_user et al) memory access to fail with a permission fault.
1188
1189 The feature is detected at runtime, and will remain as a 'nop'
1190 instruction if the cpu does not implement the feature.
1191
1192config ARM64_LSE_ATOMICS
1193 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001194 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001195 help
1196 As part of the Large System Extensions, ARMv8.1 introduces new
1197 atomic instructions that are designed specifically to scale in
1198 very large systems.
1199
1200 Say Y here to make use of these instructions for the in-kernel
1201 atomic routines. This incurs a small overhead on CPUs that do
1202 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001203 built with binutils >= 2.25 in order for the new instructions
1204 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001205
Marc Zyngier1f364c82014-02-19 09:33:14 +00001206config ARM64_VHE
1207 bool "Enable support for Virtualization Host Extensions (VHE)"
1208 default y
1209 help
1210 Virtualization Host Extensions (VHE) allow the kernel to run
1211 directly at EL2 (instead of EL1) on processors that support
1212 it. This leads to better performance for KVM, as they reduce
1213 the cost of the world switch.
1214
1215 Selecting this option allows the VHE feature to be detected
1216 at runtime, and does not affect processors that do not
1217 implement this feature.
1218
Will Deacon0e4a0702015-07-27 15:54:13 +01001219endmenu
1220
Will Deaconf9933182016-02-26 16:30:14 +00001221menu "ARMv8.2 architectural features"
1222
James Morse57f49592016-02-05 14:58:48 +00001223config ARM64_UAO
1224 bool "Enable support for User Access Override (UAO)"
1225 default y
1226 help
1227 User Access Override (UAO; part of the ARMv8.2 Extensions)
1228 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001229 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001230
1231 This option changes get_user() and friends to use the 'unprivileged'
1232 variant of the load/store instructions. This ensures that user-space
1233 really did have access to the supplied memory. When addr_limit is
1234 set to kernel memory the UAO bit will be set, allowing privileged
1235 access to kernel memory.
1236
1237 Choosing this option will cause copy_to_user() et al to use user-space
1238 memory permissions.
1239
1240 The feature is detected at runtime, the kernel will use the
1241 regular load/store instructions if the cpu does not implement the
1242 feature.
1243
Robin Murphyd50e0712017-07-25 11:55:42 +01001244config ARM64_PMEM
1245 bool "Enable support for persistent memory"
1246 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001247 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001248 help
1249 Say Y to enable support for the persistent memory API based on the
1250 ARMv8.2 DCPoP feature.
1251
1252 The feature is detected at runtime, and the kernel will use DC CVAC
1253 operations if DC CVAP is not supported (following the behaviour of
1254 DC CVAP itself if the system does not define a point of persistence).
1255
Xie XiuQi64c02722018-01-15 19:38:56 +00001256config ARM64_RAS_EXTN
1257 bool "Enable support for RAS CPU Extensions"
1258 default y
1259 help
1260 CPUs that support the Reliability, Availability and Serviceability
1261 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1262 errors, classify them and report them to software.
1263
1264 On CPUs with these extensions system software can use additional
1265 barriers to determine if faults are pending and read the
1266 classification from a new set of registers.
1267
1268 Selecting this feature will allow the kernel to use these barriers
1269 and access the new registers if the system supports the extension.
1270 Platform RAS features may additionally depend on firmware support.
1271
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001272config ARM64_CNP
1273 bool "Enable support for Common Not Private (CNP) translations"
1274 default y
1275 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1276 help
1277 Common Not Private (CNP) allows translation table entries to
1278 be shared between different PEs in the same inner shareable
1279 domain, so the hardware can use this fact to optimise the
1280 caching of such entries in the TLB.
1281
1282 Selecting this option allows the CNP feature to be detected
1283 at runtime, and does not affect PEs that do not implement
1284 this feature.
1285
Will Deaconf9933182016-02-26 16:30:14 +00001286endmenu
1287
Mark Rutland04ca3202018-12-07 18:39:30 +00001288menu "ARMv8.3 architectural features"
1289
1290config ARM64_PTR_AUTH
1291 bool "Enable support for pointer authentication"
1292 default y
1293 help
1294 Pointer authentication (part of the ARMv8.3 Extensions) provides
1295 instructions for signing and authenticating pointers against secret
1296 keys, which can be used to mitigate Return Oriented Programming (ROP)
1297 and other attacks.
1298
1299 This option enables these instructions at EL0 (i.e. for userspace).
1300
1301 Choosing this option will cause the kernel to initialise secret keys
1302 for each process at exec() time, with these keys being
1303 context-switched along with the process.
1304
1305 The feature is detected at runtime. If the feature is not present in
1306 hardware it will not be advertised to userspace nor will it be
1307 enabled.
1308
1309endmenu
1310
Dave Martinddd25ad2017-10-31 15:51:02 +00001311config ARM64_SVE
1312 bool "ARM Scalable Vector Extension support"
1313 default y
Dave Martin85acda32018-04-20 16:20:43 +01001314 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001315 help
1316 The Scalable Vector Extension (SVE) is an extension to the AArch64
1317 execution state which complements and extends the SIMD functionality
1318 of the base architecture to support much larger vectors and to enable
1319 additional vectorisation opportunities.
1320
1321 To enable use of this extension on CPUs that implement it, say Y.
1322
Dave Martin50436942018-03-23 18:08:31 +00001323 Note that for architectural reasons, firmware _must_ implement SVE
1324 support when running on SVE capable hardware. The required support
1325 is present in:
1326
1327 * version 1.5 and later of the ARM Trusted Firmware
1328 * the AArch64 boot wrapper since commit 5e1261e08abf
1329 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1330
1331 For other firmware implementations, consult the firmware documentation
1332 or vendor.
1333
1334 If you need the kernel to boot on SVE-capable hardware with broken
1335 firmware, you may need to say N here until you get your firmware
1336 fixed. Otherwise, you may experience firmware panics or lockups when
1337 booting the kernel. If unsure and you are not observing these
1338 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001339
Dave Martin85acda32018-04-20 16:20:43 +01001340 CPUs that support SVE are architecturally required to support the
1341 Virtualization Host Extensions (VHE), so the kernel makes no
1342 provision for supporting SVE alongside KVM without VHE enabled.
1343 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1344 KVM in the same kernel image.
1345
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001346config ARM64_MODULE_PLTS
1347 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001348 select HAVE_MOD_ARCH_SPECIFIC
1349
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001350config ARM64_PSEUDO_NMI
1351 bool "Support for NMI-like interrupts"
1352 select CONFIG_ARM_GIC_V3
1353 help
1354 Adds support for mimicking Non-Maskable Interrupts through the use of
1355 GIC interrupt priority. This support requires version 3 or later of
1356 Arm GIC.
1357
1358 This high priority configuration for interrupts needs to be
1359 explicitly enabled by setting the kernel parameter
1360 "irqchip.gicv3_pseudo_nmi" to 1.
1361
1362 If unsure, say N
1363
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001364config RELOCATABLE
1365 bool
1366 help
1367 This builds the kernel as a Position Independent Executable (PIE),
1368 which retains all relocation metadata required to relocate the
1369 kernel binary at runtime to a different virtual address than the
1370 address it was linked at.
1371 Since AArch64 uses the RELA relocation format, this requires a
1372 relocation pass at runtime even if the kernel is loaded at the
1373 same address it was linked at.
1374
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001375config RANDOMIZE_BASE
1376 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001377 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001378 select RELOCATABLE
1379 help
1380 Randomizes the virtual address at which the kernel image is
1381 loaded, as a security feature that deters exploit attempts
1382 relying on knowledge of the location of kernel internals.
1383
1384 It is the bootloader's job to provide entropy, by passing a
1385 random u64 value in /chosen/kaslr-seed at kernel entry.
1386
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001387 When booting via the UEFI stub, it will invoke the firmware's
1388 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1389 to the kernel proper. In addition, it will randomise the physical
1390 location of the kernel Image as well.
1391
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001392 If unsure, say N.
1393
1394config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001395 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001396 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001397 default y
1398 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001399 Randomizes the location of the module region inside a 4 GB window
1400 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001401 to leak information about the location of core kernel data structures
1402 but it does imply that function calls between modules and the core
1403 kernel will need to be resolved via veneers in the module PLT.
1404
1405 When this option is not set, the module region will be randomized over
1406 a limited range that contains the [_stext, _etext] interval of the
1407 core kernel, so branch relocations are always in range.
1408
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001409config CC_HAVE_STACKPROTECTOR_SYSREG
1410 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1411
1412config STACKPROTECTOR_PER_TASK
1413 def_bool y
1414 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1415
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001416endmenu
1417
1418menu "Boot options"
1419
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001420config ARM64_ACPI_PARKING_PROTOCOL
1421 bool "Enable support for the ARM64 ACPI parking protocol"
1422 depends on ACPI
1423 help
1424 Enable support for the ARM64 ACPI parking protocol. If disabled
1425 the kernel will not allow booting through the ARM64 ACPI parking
1426 protocol even if the corresponding data is present in the ACPI
1427 MADT table.
1428
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001429config CMDLINE
1430 string "Default kernel command string"
1431 default ""
1432 help
1433 Provide a set of default command-line options at build time by
1434 entering them here. As a minimum, you should specify the the
1435 root device (e.g. root=/dev/nfs).
1436
1437config CMDLINE_FORCE
1438 bool "Always use the default kernel command string"
1439 help
1440 Always use the default kernel command string, even if the boot
1441 loader passes other arguments to the kernel.
1442 This is useful if you cannot or don't want to change the
1443 command-line options your boot loader passes to the kernel.
1444
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001445config EFI_STUB
1446 bool
1447
Mark Salterf84d0272014-04-15 21:59:30 -04001448config EFI
1449 bool "UEFI runtime support"
1450 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001451 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001452 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001453 select LIBFDT
1454 select UCS2_STRING
1455 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001456 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001457 select EFI_STUB
1458 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001459 default y
1460 help
1461 This option provides support for runtime services provided
1462 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001463 clock, and platform reset). A UEFI stub is also provided to
1464 allow the kernel to be booted as an EFI application. This
1465 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001466
Yi Lid1ae8c02014-10-04 23:46:43 +08001467config DMI
1468 bool "Enable support for SMBIOS (DMI) tables"
1469 depends on EFI
1470 default y
1471 help
1472 This enables SMBIOS/DMI feature for systems.
1473
1474 This option is only useful on systems that have UEFI firmware.
1475 However, even with this option, the resultant kernel should
1476 continue to boot on existing non-UEFI platforms.
1477
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001478endmenu
1479
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001480config COMPAT
1481 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001482 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001483 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001484 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001485 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001486 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001487 help
1488 This option enables support for a 32-bit EL0 running under a 64-bit
1489 kernel at EL1. AArch32-specific components such as system calls,
1490 the user helper functions, VFP support and the ptrace interface are
1491 handled appropriately by the kernel.
1492
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001493 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1494 that you will only be able to execute AArch32 binaries that were compiled
1495 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001496
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001497 If you want to execute 32-bit userspace applications, say Y.
1498
1499config SYSVIPC_COMPAT
1500 def_bool y
1501 depends on COMPAT && SYSVIPC
1502
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001503config ARCH_ENABLE_HUGEPAGE_MIGRATION
1504 def_bool y
1505 depends on HUGETLB_PAGE && MIGRATION
1506
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001507menu "Power management options"
1508
1509source "kernel/power/Kconfig"
1510
James Morse82869ac2016-04-27 17:47:12 +01001511config ARCH_HIBERNATION_POSSIBLE
1512 def_bool y
1513 depends on CPU_PM
1514
1515config ARCH_HIBERNATION_HEADER
1516 def_bool y
1517 depends on HIBERNATION
1518
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001519config ARCH_SUSPEND_POSSIBLE
1520 def_bool y
1521
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001522endmenu
1523
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001524menu "CPU Power Management"
1525
1526source "drivers/cpuidle/Kconfig"
1527
Rob Herring52e7e812014-02-24 11:27:57 +09001528source "drivers/cpufreq/Kconfig"
1529
1530endmenu
1531
Mark Salterf84d0272014-04-15 21:59:30 -04001532source "drivers/firmware/Kconfig"
1533
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001534source "drivers/acpi/Kconfig"
1535
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001536source "arch/arm64/kvm/Kconfig"
1537
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001538if CRYPTO
1539source "arch/arm64/crypto/Kconfig"
1540endif