blob: b4234ddf6570c3d86a7fc46463f664cac1d6cd11 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050019 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Catalin Marinas1f85b422018-02-28 18:47:20 +000020 select ARCH_HAS_PHYS_TO_DMA
Daniel Borkmannd2852a22017-02-21 16:09:33 +010021 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070022 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080023 select ARCH_HAS_STRICT_KERNEL_RWX
24 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010025 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070026 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010027 select ARCH_INLINE_READ_LOCK if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
30 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010043 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010044 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010045 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020046 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070047 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000048 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000049 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080050 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000051 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000052 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000053 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010054 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050055 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010056 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050057 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010058 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010059 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000060 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070061 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000062 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000063 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010064 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010065 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080066 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070067 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010068 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010069 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010070 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000071 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070072 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010073 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select GENERIC_IRQ_PROBE
75 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010076 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010077 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070078 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000080 select GENERIC_STRNCPY_FROM_USER
81 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010083 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080085 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010086 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010087 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010088 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010089 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080090 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080091 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000092 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080093 select HAVE_ARCH_MMAP_RND_BITS
94 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000095 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070096 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070098 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010099 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700100 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200101 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100102 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100103 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100104 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100105 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700106 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700107 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700108 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +0000110 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100111 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000112 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100113 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900114 select HAVE_FUNCTION_TRACER
115 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200116 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000119 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700121 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700122 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000123 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100125 select HAVE_PERF_REGS
126 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400127 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700128 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100129 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400130 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900131 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100132 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200134 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100135 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100136 select NO_BOOTMEM
137 select OF
138 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100139 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200140 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000141 select POWER_RESET
142 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700143 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100144 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700145 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000146 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100147 help
148 ARM 64-bit (AArch64) Linux support.
149
150config 64BIT
151 def_bool y
152
153config ARCH_PHYS_ADDR_T_64BIT
154 def_bool y
155
156config MMU
157 def_bool y
158
Mark Rutland030c4d22016-05-31 15:57:59 +0100159config ARM64_PAGE_SHIFT
160 int
161 default 16 if ARM64_64K_PAGES
162 default 14 if ARM64_16K_PAGES
163 default 12
164
165config ARM64_CONT_SHIFT
166 int
167 default 5 if ARM64_64K_PAGES
168 default 7 if ARM64_16K_PAGES
169 default 4
170
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800171config ARCH_MMAP_RND_BITS_MIN
172 default 14 if ARM64_64K_PAGES
173 default 16 if ARM64_16K_PAGES
174 default 18
175
176# max bits determined by the following formula:
177# VA_BITS - PAGE_SHIFT - 3
178config ARCH_MMAP_RND_BITS_MAX
179 default 19 if ARM64_VA_BITS=36
180 default 24 if ARM64_VA_BITS=39
181 default 27 if ARM64_VA_BITS=42
182 default 30 if ARM64_VA_BITS=47
183 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
184 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
185 default 33 if ARM64_VA_BITS=48
186 default 14 if ARM64_64K_PAGES
187 default 16 if ARM64_16K_PAGES
188 default 18
189
190config ARCH_MMAP_RND_COMPAT_BITS_MIN
191 default 7 if ARM64_64K_PAGES
192 default 9 if ARM64_16K_PAGES
193 default 11
194
195config ARCH_MMAP_RND_COMPAT_BITS_MAX
196 default 16
197
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700198config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100199 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100200
201config STACKTRACE_SUPPORT
202 def_bool y
203
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100204config ILLEGAL_POINTER_VALUE
205 hex
206 default 0xdead000000000000
207
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100208config LOCKDEP_SUPPORT
209 def_bool y
210
211config TRACE_IRQFLAGS_SUPPORT
212 def_bool y
213
Will Deaconc209f792014-03-14 17:47:05 +0000214config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100215 def_bool y
216
Dave P Martin9fb74102015-07-24 16:37:48 +0100217config GENERIC_BUG
218 def_bool y
219 depends on BUG
220
221config GENERIC_BUG_RELATIVE_POINTERS
222 def_bool y
223 depends on GENERIC_BUG
224
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100225config GENERIC_HWEIGHT
226 def_bool y
227
228config GENERIC_CSUM
229 def_bool y
230
231config GENERIC_CALIBRATE_DELAY
232 def_bool y
233
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100234config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100235 def_bool y
236
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300237config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700238 def_bool y
239
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100240config ARCH_DMA_ADDR_T_64BIT
241 def_bool y
242
243config NEED_DMA_MAP_STATE
244 def_bool y
245
246config NEED_SG_DMA_LENGTH
247 def_bool y
248
Will Deacon4b3dc962015-05-29 18:28:44 +0100249config SMP
250 def_bool y
251
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100252config SWIOTLB
253 def_bool y
254
255config IOMMU_HELPER
256 def_bool SWIOTLB
257
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100258config KERNEL_MODE_NEON
259 def_bool y
260
Rob Herring92cc15f2014-04-18 17:19:59 -0500261config FIX_EARLYCON_MEM
262 def_bool y
263
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700264config PGTABLE_LEVELS
265 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100266 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700267 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
268 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
269 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100270 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
271 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700272
Pratyush Anand9842cea2016-11-02 14:40:46 +0530273config ARCH_SUPPORTS_UPROBES
274 def_bool y
275
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200276config ARCH_PROC_KCORE_TEXT
277 def_bool y
278
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100279source "init/Kconfig"
280
281source "kernel/Kconfig.freezer"
282
Olof Johansson6a377492015-07-20 12:09:16 -0700283source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100284
285menu "Bus support"
286
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100287config PCI
288 bool "PCI support"
289 help
290 This feature enables support for PCI bus system. If you say Y
291 here, the kernel will include drivers and infrastructure code
292 to support PCI bus devices.
293
294config PCI_DOMAINS
295 def_bool PCI
296
297config PCI_DOMAINS_GENERIC
298 def_bool PCI
299
300config PCI_SYSCALL
301 def_bool PCI
302
303source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100304
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100305endmenu
306
307menu "Kernel Features"
308
Andre Przywarac0a01b82014-11-14 15:54:12 +0000309menu "ARM errata workarounds via the alternatives framework"
310
311config ARM64_ERRATUM_826319
312 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
313 default y
314 help
315 This option adds an alternative code sequence to work around ARM
316 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
317 AXI master interface and an L2 cache.
318
319 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
320 and is unable to accept a certain write via this interface, it will
321 not progress on read data presented on the read data channel and the
322 system can deadlock.
323
324 The workaround promotes data cache clean instructions to
325 data cache clean-and-invalidate.
326 Please note that this does not necessarily enable the workaround,
327 as it depends on the alternative framework, which will only patch
328 the kernel if an affected CPU is detected.
329
330 If unsure, say Y.
331
332config ARM64_ERRATUM_827319
333 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
334 default y
335 help
336 This option adds an alternative code sequence to work around ARM
337 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
338 master interface and an L2 cache.
339
340 Under certain conditions this erratum can cause a clean line eviction
341 to occur at the same time as another transaction to the same address
342 on the AMBA 5 CHI interface, which can cause data corruption if the
343 interconnect reorders the two transactions.
344
345 The workaround promotes data cache clean instructions to
346 data cache clean-and-invalidate.
347 Please note that this does not necessarily enable the workaround,
348 as it depends on the alternative framework, which will only patch
349 the kernel if an affected CPU is detected.
350
351 If unsure, say Y.
352
353config ARM64_ERRATUM_824069
354 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
355 default y
356 help
357 This option adds an alternative code sequence to work around ARM
358 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
359 to a coherent interconnect.
360
361 If a Cortex-A53 processor is executing a store or prefetch for
362 write instruction at the same time as a processor in another
363 cluster is executing a cache maintenance operation to the same
364 address, then this erratum might cause a clean cache line to be
365 incorrectly marked as dirty.
366
367 The workaround promotes data cache clean instructions to
368 data cache clean-and-invalidate.
369 Please note that this option does not necessarily enable the
370 workaround, as it depends on the alternative framework, which will
371 only patch the kernel if an affected CPU is detected.
372
373 If unsure, say Y.
374
375config ARM64_ERRATUM_819472
376 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
377 default y
378 help
379 This option adds an alternative code sequence to work around ARM
380 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
381 present when it is connected to a coherent interconnect.
382
383 If the processor is executing a load and store exclusive sequence at
384 the same time as a processor in another cluster is executing a cache
385 maintenance operation to the same address, then this erratum might
386 cause data corruption.
387
388 The workaround promotes data cache clean instructions to
389 data cache clean-and-invalidate.
390 Please note that this does not necessarily enable the workaround,
391 as it depends on the alternative framework, which will only patch
392 the kernel if an affected CPU is detected.
393
394 If unsure, say Y.
395
396config ARM64_ERRATUM_832075
397 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
398 default y
399 help
400 This option adds an alternative code sequence to work around ARM
401 erratum 832075 on Cortex-A57 parts up to r1p2.
402
403 Affected Cortex-A57 parts might deadlock when exclusive load/store
404 instructions to Write-Back memory are mixed with Device loads.
405
406 The workaround is to promote device loads to use Load-Acquire
407 semantics.
408 Please note that this does not necessarily enable the workaround,
409 as it depends on the alternative framework, which will only patch
410 the kernel if an affected CPU is detected.
411
412 If unsure, say Y.
413
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000414config ARM64_ERRATUM_834220
415 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
416 depends on KVM
417 default y
418 help
419 This option adds an alternative code sequence to work around ARM
420 erratum 834220 on Cortex-A57 parts up to r1p2.
421
422 Affected Cortex-A57 parts might report a Stage 2 translation
423 fault as the result of a Stage 1 fault for load crossing a
424 page boundary when there is a permission or device memory
425 alignment fault at Stage 1 and a translation fault at Stage 2.
426
427 The workaround is to verify that the Stage 1 translation
428 doesn't generate a fault before handling the Stage 2 fault.
429 Please note that this does not necessarily enable the workaround,
430 as it depends on the alternative framework, which will only patch
431 the kernel if an affected CPU is detected.
432
433 If unsure, say Y.
434
Will Deacon905e8c52015-03-23 19:07:02 +0000435config ARM64_ERRATUM_845719
436 bool "Cortex-A53: 845719: a load might read incorrect data"
437 depends on COMPAT
438 default y
439 help
440 This option adds an alternative code sequence to work around ARM
441 erratum 845719 on Cortex-A53 parts up to r0p4.
442
443 When running a compat (AArch32) userspace on an affected Cortex-A53
444 part, a load at EL0 from a virtual address that matches the bottom 32
445 bits of the virtual address used by a recent load at (AArch64) EL1
446 might return incorrect data.
447
448 The workaround is to write the contextidr_el1 register on exception
449 return to a 32-bit task.
450 Please note that this does not necessarily enable the workaround,
451 as it depends on the alternative framework, which will only patch
452 the kernel if an affected CPU is detected.
453
454 If unsure, say Y.
455
Will Deacondf057cc2015-03-17 12:15:02 +0000456config ARM64_ERRATUM_843419
457 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000458 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100459 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000460 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100461 This option links the kernel with '--fix-cortex-a53-843419' and
462 builds modules using the large memory model in order to avoid the use
463 of the ADRP instruction, which can cause a subsequent memory access
464 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000465
466 If unsure, say Y.
467
Robert Richter94100972015-09-21 22:58:38 +0200468config CAVIUM_ERRATUM_22375
469 bool "Cavium erratum 22375, 24313"
470 default y
471 help
472 Enable workaround for erratum 22375, 24313.
473
474 This implements two gicv3-its errata workarounds for ThunderX. Both
475 with small impact affecting only ITS table allocation.
476
477 erratum 22375: only alloc 8MB table size
478 erratum 24313: ignore memory access type
479
480 The fixes are in ITS initialization and basically ignore memory access
481 type and table size provided by the TYPER and BASER registers.
482
483 If unsure, say Y.
484
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200485config CAVIUM_ERRATUM_23144
486 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
487 depends on NUMA
488 default y
489 help
490 ITS SYNC command hang for cross node io and collections/cpu mapping.
491
492 If unsure, say Y.
493
Robert Richter6d4e11c2015-09-21 22:58:35 +0200494config CAVIUM_ERRATUM_23154
495 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
496 default y
497 help
498 The gicv3 of ThunderX requires a modified version for
499 reading the IAR status to ensure data synchronization
500 (access to icc_iar1_el1 is not sync'ed before and after).
501
502 If unsure, say Y.
503
Andrew Pinski104a0c02016-02-24 17:44:57 -0800504config CAVIUM_ERRATUM_27456
505 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
506 default y
507 help
508 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
509 instructions may cause the icache to become corrupted if it
510 contains data for a non-current ASID. The fix is to
511 invalidate the icache when changing the mm context.
512
513 If unsure, say Y.
514
David Daney690a3412017-06-09 12:49:48 +0100515config CAVIUM_ERRATUM_30115
516 bool "Cavium erratum 30115: Guest may disable interrupts in host"
517 default y
518 help
519 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
520 1.2, and T83 Pass 1.0, KVM guest execution may disable
521 interrupts in host. Trapping both GICv3 group-0 and group-1
522 accesses sidesteps the issue.
523
524 If unsure, say Y.
525
Christopher Covington38fd94b2017-02-08 15:08:37 -0500526config QCOM_FALKOR_ERRATUM_1003
527 bool "Falkor E1003: Incorrect translation due to ASID change"
528 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500529 help
530 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000531 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
532 in TTBR1_EL1, this situation only occurs in the entry trampoline and
533 then only for entries in the walk cache, since the leaf translation
534 is unchanged. Work around the erratum by invalidating the walk cache
535 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500536
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500537config QCOM_FALKOR_ERRATUM_1009
538 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
539 default y
540 help
541 On Falkor v1, the CPU may prematurely complete a DSB following a
542 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
543 one more time to fix the issue.
544
545 If unsure, say Y.
546
Shanker Donthineni90922a22017-03-07 08:20:38 -0600547config QCOM_QDF2400_ERRATUM_0065
548 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
549 default y
550 help
551 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
552 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
553 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
554
555 If unsure, say Y.
556
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100557config SOCIONEXT_SYNQUACER_PREITS
558 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
559 default y
560 help
561 Socionext Synquacer SoCs implement a separate h/w block to generate
562 MSI doorbell writes with non-zero values for the device ID.
563
564 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100565
566config HISILICON_ERRATUM_161600802
567 bool "Hip07 161600802: Erroneous redistributor VLPI base"
568 default y
569 help
570 The HiSilicon Hip07 SoC usees the wrong redistributor base
571 when issued ITS commands such as VMOVP and VMAPP, and requires
572 a 128kB offset to be applied to the target address in this commands.
573
574 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600575
576config QCOM_FALKOR_ERRATUM_E1041
577 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
578 default y
579 help
580 Falkor CPU may speculatively fetch instructions from an improper
581 memory location when MMU translation is changed from SCTLR_ELn[M]=1
582 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
583
584 If unsure, say Y.
585
Andre Przywarac0a01b82014-11-14 15:54:12 +0000586endmenu
587
588
Jungseok Leee41ceed2014-05-12 10:40:38 +0100589choice
590 prompt "Page size"
591 default ARM64_4K_PAGES
592 help
593 Page size (translation granule) configuration.
594
595config ARM64_4K_PAGES
596 bool "4KB"
597 help
598 This feature enables 4KB pages support.
599
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100600config ARM64_16K_PAGES
601 bool "16KB"
602 help
603 The system will use 16KB pages support. AArch32 emulation
604 requires applications compiled with 16K (or a multiple of 16K)
605 aligned segments.
606
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100607config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100608 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100609 help
610 This feature enables 64KB pages support (4KB by default)
611 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100612 look-up. AArch32 emulation requires applications compiled
613 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100614
Jungseok Leee41ceed2014-05-12 10:40:38 +0100615endchoice
616
617choice
618 prompt "Virtual address space size"
619 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100620 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100621 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
622 help
623 Allows choosing one of multiple possible virtual address
624 space sizes. The level of translation table is determined by
625 a combination of page size and virtual address space size.
626
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100627config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100628 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100629 depends on ARM64_16K_PAGES
630
Jungseok Leee41ceed2014-05-12 10:40:38 +0100631config ARM64_VA_BITS_39
632 bool "39-bit"
633 depends on ARM64_4K_PAGES
634
635config ARM64_VA_BITS_42
636 bool "42-bit"
637 depends on ARM64_64K_PAGES
638
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100639config ARM64_VA_BITS_47
640 bool "47-bit"
641 depends on ARM64_16K_PAGES
642
Jungseok Leec79b954b2014-05-12 18:40:51 +0900643config ARM64_VA_BITS_48
644 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900645
Jungseok Leee41ceed2014-05-12 10:40:38 +0100646endchoice
647
648config ARM64_VA_BITS
649 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100650 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100651 default 39 if ARM64_VA_BITS_39
652 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100653 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900654 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100655
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000656choice
657 prompt "Physical address space size"
658 default ARM64_PA_BITS_48
659 help
660 Choose the maximum physical address range that the kernel will
661 support.
662
663config ARM64_PA_BITS_48
664 bool "48-bit"
665
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000666config ARM64_PA_BITS_52
667 bool "52-bit (ARMv8.2)"
668 depends on ARM64_64K_PAGES
669 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
670 help
671 Enable support for a 52-bit physical address space, introduced as
672 part of the ARMv8.2-LPA extension.
673
674 With this enabled, the kernel will also continue to work on CPUs that
675 do not support ARMv8.2-LPA, but with some added memory overhead (and
676 minor performance overhead).
677
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000678endchoice
679
680config ARM64_PA_BITS
681 int
682 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000683 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000684
Will Deacona8720132013-10-11 14:52:19 +0100685config CPU_BIG_ENDIAN
686 bool "Build big-endian kernel"
687 help
688 Say Y if you plan on running a kernel in big-endian mode.
689
Mark Brownf6e763b2014-03-04 07:51:17 +0000690config SCHED_MC
691 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000692 help
693 Multi-core scheduler support improves the CPU scheduler's decision
694 making when dealing with multi-core CPU chips at a cost of slightly
695 increased overhead in some places. If unsure say N here.
696
697config SCHED_SMT
698 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000699 help
700 Improves the CPU scheduler's decision making when dealing with
701 MultiThreading at a cost of slightly increased overhead in some
702 places. If unsure say N here.
703
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100704config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000705 int "Maximum number of CPUs (2-4096)"
706 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100707 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100708 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100709
Mark Rutland9327e2c2013-10-24 20:30:18 +0100710config HOTPLUG_CPU
711 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800712 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100713 help
714 Say Y here to experiment with turning CPUs off and on. CPUs
715 can be controlled through /sys/devices/system/cpu.
716
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700717# Common NUMA Features
718config NUMA
719 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800720 select ACPI_NUMA if ACPI
721 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700722 help
723 Enable NUMA (Non Uniform Memory Access) support.
724
725 The kernel will try to allocate memory used by a CPU on the
726 local memory of the CPU and add some more
727 NUMA awareness to the kernel.
728
729config NODES_SHIFT
730 int "Maximum NUMA Nodes (as a power of 2)"
731 range 1 10
732 default "2"
733 depends on NEED_MULTIPLE_NODES
734 help
735 Specify the maximum number of NUMA Nodes available on the target
736 system. Increases memory reserved to accommodate various tables.
737
738config USE_PERCPU_NUMA_NODE_ID
739 def_bool y
740 depends on NUMA
741
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800742config HAVE_SETUP_PER_CPU_AREA
743 def_bool y
744 depends on NUMA
745
746config NEED_PER_CPU_EMBED_FIRST_CHUNK
747 def_bool y
748 depends on NUMA
749
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000750config HOLES_IN_ZONE
751 def_bool y
752 depends on NUMA
753
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100754source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800755source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100756
Laura Abbott83863f22016-02-05 16:24:47 -0800757config ARCH_SUPPORTS_DEBUG_PAGEALLOC
758 def_bool y
759
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100760config ARCH_HAS_HOLES_MEMORYMODEL
761 def_bool y if SPARSEMEM
762
763config ARCH_SPARSEMEM_ENABLE
764 def_bool y
765 select SPARSEMEM_VMEMMAP_ENABLE
766
767config ARCH_SPARSEMEM_DEFAULT
768 def_bool ARCH_SPARSEMEM_ENABLE
769
770config ARCH_SELECT_MEMORY_MODEL
771 def_bool ARCH_SPARSEMEM_ENABLE
772
773config HAVE_ARCH_PFN_VALID
774 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
775
776config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100777 def_bool y
778 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100779
Steve Capper084bd292013-04-10 13:48:00 +0100780config SYS_SUPPORTS_HUGETLBFS
781 def_bool y
782
Steve Capper084bd292013-04-10 13:48:00 +0100783config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100784 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100785
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100786config ARCH_HAS_CACHE_LINE_SIZE
787 def_bool y
788
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100789source "mm/Kconfig"
790
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000791config SECCOMP
792 bool "Enable seccomp to safely compute untrusted bytecode"
793 ---help---
794 This kernel feature is useful for number crunching applications
795 that may need to compute untrusted bytecode during their
796 execution. By using pipes or other transports made available to
797 the process as file descriptors supporting the read/write
798 syscalls, it's possible to isolate those applications in
799 their own address space using seccomp. Once seccomp is
800 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
801 and the task is only allowed to execute a few safe syscalls
802 defined by each seccomp mode.
803
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000804config PARAVIRT
805 bool "Enable paravirtualization code"
806 help
807 This changes the kernel so it can modify itself when it is run
808 under a hypervisor, potentially improving performance significantly
809 over full virtualization.
810
811config PARAVIRT_TIME_ACCOUNTING
812 bool "Paravirtual steal time accounting"
813 select PARAVIRT
814 default n
815 help
816 Select this option to enable fine granularity task steal time
817 accounting. Time spent executing other tasks in parallel with
818 the current vCPU is discounted from the vCPU power. To account for
819 that, there can be a small performance impact.
820
821 If in doubt, say N here.
822
Geoff Levandd28f6df2016-06-23 17:54:48 +0000823config KEXEC
824 depends on PM_SLEEP_SMP
825 select KEXEC_CORE
826 bool "kexec system call"
827 ---help---
828 kexec is a system call that implements the ability to shutdown your
829 current kernel, and to start another kernel. It is like a reboot
830 but it is independent of the system firmware. And like a reboot
831 you can start any kernel with it, not just Linux.
832
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900833config CRASH_DUMP
834 bool "Build kdump crash kernel"
835 help
836 Generate crash dump after being started by kexec. This should
837 be normally only set in special crash dump kernels which are
838 loaded in the main kernel with kexec-tools into a specially
839 reserved region and then later executed after a crash by
840 kdump/kexec.
841
842 For more details see Documentation/kdump/kdump.txt
843
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000844config XEN_DOM0
845 def_bool y
846 depends on XEN
847
848config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700849 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000850 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000851 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000852 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000853 help
854 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
855
Steve Capperd03bb142013-04-25 15:19:21 +0100856config FORCE_MAX_ZONEORDER
857 int
858 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100859 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100860 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100861 help
862 The kernel memory allocator divides physically contiguous memory
863 blocks into "zones", where each zone is a power of two number of
864 pages. This option selects the largest power of two that the kernel
865 keeps in the memory allocator. If you need to allocate very large
866 blocks of physically contiguous memory, then you may need to
867 increase this value.
868
869 This config option is actually maximum order plus one. For example,
870 a value of 11 means that the largest free memory block is 2^10 pages.
871
872 We make sure that we can allocate upto a HugePage size for each configuration.
873 Hence we have :
874 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
875
876 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
877 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100878
Will Deacon084eb772017-11-14 14:41:01 +0000879config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000880 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000881 default y
882 help
Will Deacon06170522017-11-14 16:19:39 +0000883 Speculation attacks against some high-performance processors can
884 be used to bypass MMU permission checks and leak kernel data to
885 userspace. This can be defended against by unmapping the kernel
886 when running in userspace, mapping it back in on exception entry
887 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000888
889 If unsure, say Y.
890
Will Deacon0f15adb2018-01-03 11:17:58 +0000891config HARDEN_BRANCH_PREDICTOR
892 bool "Harden the branch predictor against aliasing attacks" if EXPERT
893 default y
894 help
895 Speculation attacks against some high-performance processors rely on
896 being able to manipulate the branch predictor for a victim context by
897 executing aliasing branches in the attacker context. Such attacks
898 can be partially mitigated against by clearing internal branch
899 predictor state and limiting the prediction logic in some situations.
900
901 This config option will take CPU-specific actions to harden the
902 branch predictor against aliasing attacks and may rely on specific
903 instruction sequences or control bits being set by the system
904 firmware.
905
906 If unsure, say Y.
907
Will Deacon1b907f42014-11-20 16:51:10 +0000908menuconfig ARMV8_DEPRECATED
909 bool "Emulate deprecated/obsolete ARMv8 instructions"
910 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000911 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000912 help
913 Legacy software support may require certain instructions
914 that have been deprecated or obsoleted in the architecture.
915
916 Enable this config to enable selective emulation of these
917 features.
918
919 If unsure, say Y
920
921if ARMV8_DEPRECATED
922
923config SWP_EMULATION
924 bool "Emulate SWP/SWPB instructions"
925 help
926 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
927 they are always undefined. Say Y here to enable software
928 emulation of these instructions for userspace using LDXR/STXR.
929
930 In some older versions of glibc [<=2.8] SWP is used during futex
931 trylock() operations with the assumption that the code will not
932 be preempted. This invalid assumption may be more likely to fail
933 with SWP emulation enabled, leading to deadlock of the user
934 application.
935
936 NOTE: when accessing uncached shared regions, LDXR/STXR rely
937 on an external transaction monitoring block called a global
938 monitor to maintain update atomicity. If your system does not
939 implement a global monitor, this option can cause programs that
940 perform SWP operations to uncached memory to deadlock.
941
942 If unsure, say Y
943
944config CP15_BARRIER_EMULATION
945 bool "Emulate CP15 Barrier instructions"
946 help
947 The CP15 barrier instructions - CP15ISB, CP15DSB, and
948 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
949 strongly recommended to use the ISB, DSB, and DMB
950 instructions instead.
951
952 Say Y here to enable software emulation of these
953 instructions for AArch32 userspace code. When this option is
954 enabled, CP15 barrier usage is traced which can help
955 identify software that needs updating.
956
957 If unsure, say Y
958
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000959config SETEND_EMULATION
960 bool "Emulate SETEND instruction"
961 help
962 The SETEND instruction alters the data-endianness of the
963 AArch32 EL0, and is deprecated in ARMv8.
964
965 Say Y here to enable software emulation of the instruction
966 for AArch32 userspace code.
967
968 Note: All the cpus on the system must have mixed endian support at EL0
969 for this feature to be enabled. If a new CPU - which doesn't support mixed
970 endian - is hotplugged in after this feature has been enabled, there could
971 be unexpected results in the applications.
972
973 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000974endif
975
Catalin Marinasba428222016-07-01 18:25:31 +0100976config ARM64_SW_TTBR0_PAN
977 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
978 help
979 Enabling this option prevents the kernel from accessing
980 user-space memory directly by pointing TTBR0_EL1 to a reserved
981 zeroed area and reserved ASID. The user access routines
982 restore the valid TTBR0_EL1 temporarily.
983
Will Deacon0e4a0702015-07-27 15:54:13 +0100984menu "ARMv8.1 architectural features"
985
986config ARM64_HW_AFDBM
987 bool "Support for hardware updates of the Access and Dirty page flags"
988 default y
989 help
990 The ARMv8.1 architecture extensions introduce support for
991 hardware updates of the access and dirty information in page
992 table entries. When enabled in TCR_EL1 (HA and HD bits) on
993 capable processors, accesses to pages with PTE_AF cleared will
994 set this bit instead of raising an access flag fault.
995 Similarly, writes to read-only pages with the DBM bit set will
996 clear the read-only bit (AP[2]) instead of raising a
997 permission fault.
998
999 Kernels built with this configuration option enabled continue
1000 to work on pre-ARMv8.1 hardware and the performance impact is
1001 minimal. If unsure, say Y.
1002
1003config ARM64_PAN
1004 bool "Enable support for Privileged Access Never (PAN)"
1005 default y
1006 help
1007 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1008 prevents the kernel or hypervisor from accessing user-space (EL0)
1009 memory directly.
1010
1011 Choosing this option will cause any unprotected (not using
1012 copy_to_user et al) memory access to fail with a permission fault.
1013
1014 The feature is detected at runtime, and will remain as a 'nop'
1015 instruction if the cpu does not implement the feature.
1016
1017config ARM64_LSE_ATOMICS
1018 bool "Atomic instructions"
1019 help
1020 As part of the Large System Extensions, ARMv8.1 introduces new
1021 atomic instructions that are designed specifically to scale in
1022 very large systems.
1023
1024 Say Y here to make use of these instructions for the in-kernel
1025 atomic routines. This incurs a small overhead on CPUs that do
1026 not support these instructions and requires the kernel to be
1027 built with binutils >= 2.25.
1028
Marc Zyngier1f364c82014-02-19 09:33:14 +00001029config ARM64_VHE
1030 bool "Enable support for Virtualization Host Extensions (VHE)"
1031 default y
1032 help
1033 Virtualization Host Extensions (VHE) allow the kernel to run
1034 directly at EL2 (instead of EL1) on processors that support
1035 it. This leads to better performance for KVM, as they reduce
1036 the cost of the world switch.
1037
1038 Selecting this option allows the VHE feature to be detected
1039 at runtime, and does not affect processors that do not
1040 implement this feature.
1041
Will Deacon0e4a0702015-07-27 15:54:13 +01001042endmenu
1043
Will Deaconf9933182016-02-26 16:30:14 +00001044menu "ARMv8.2 architectural features"
1045
James Morse57f49592016-02-05 14:58:48 +00001046config ARM64_UAO
1047 bool "Enable support for User Access Override (UAO)"
1048 default y
1049 help
1050 User Access Override (UAO; part of the ARMv8.2 Extensions)
1051 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001052 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001053
1054 This option changes get_user() and friends to use the 'unprivileged'
1055 variant of the load/store instructions. This ensures that user-space
1056 really did have access to the supplied memory. When addr_limit is
1057 set to kernel memory the UAO bit will be set, allowing privileged
1058 access to kernel memory.
1059
1060 Choosing this option will cause copy_to_user() et al to use user-space
1061 memory permissions.
1062
1063 The feature is detected at runtime, the kernel will use the
1064 regular load/store instructions if the cpu does not implement the
1065 feature.
1066
Robin Murphyd50e0712017-07-25 11:55:42 +01001067config ARM64_PMEM
1068 bool "Enable support for persistent memory"
1069 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001070 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001071 help
1072 Say Y to enable support for the persistent memory API based on the
1073 ARMv8.2 DCPoP feature.
1074
1075 The feature is detected at runtime, and the kernel will use DC CVAC
1076 operations if DC CVAP is not supported (following the behaviour of
1077 DC CVAP itself if the system does not define a point of persistence).
1078
Xie XiuQi64c02722018-01-15 19:38:56 +00001079config ARM64_RAS_EXTN
1080 bool "Enable support for RAS CPU Extensions"
1081 default y
1082 help
1083 CPUs that support the Reliability, Availability and Serviceability
1084 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1085 errors, classify them and report them to software.
1086
1087 On CPUs with these extensions system software can use additional
1088 barriers to determine if faults are pending and read the
1089 classification from a new set of registers.
1090
1091 Selecting this feature will allow the kernel to use these barriers
1092 and access the new registers if the system supports the extension.
1093 Platform RAS features may additionally depend on firmware support.
1094
Will Deaconf9933182016-02-26 16:30:14 +00001095endmenu
1096
Dave Martinddd25ad2017-10-31 15:51:02 +00001097config ARM64_SVE
1098 bool "ARM Scalable Vector Extension support"
1099 default y
1100 help
1101 The Scalable Vector Extension (SVE) is an extension to the AArch64
1102 execution state which complements and extends the SIMD functionality
1103 of the base architecture to support much larger vectors and to enable
1104 additional vectorisation opportunities.
1105
1106 To enable use of this extension on CPUs that implement it, say Y.
1107
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001108config ARM64_MODULE_CMODEL_LARGE
1109 bool
1110
1111config ARM64_MODULE_PLTS
1112 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001113 select HAVE_MOD_ARCH_SPECIFIC
1114
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001115config RELOCATABLE
1116 bool
1117 help
1118 This builds the kernel as a Position Independent Executable (PIE),
1119 which retains all relocation metadata required to relocate the
1120 kernel binary at runtime to a different virtual address than the
1121 address it was linked at.
1122 Since AArch64 uses the RELA relocation format, this requires a
1123 relocation pass at runtime even if the kernel is loaded at the
1124 same address it was linked at.
1125
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001126config RANDOMIZE_BASE
1127 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001128 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001129 select RELOCATABLE
1130 help
1131 Randomizes the virtual address at which the kernel image is
1132 loaded, as a security feature that deters exploit attempts
1133 relying on knowledge of the location of kernel internals.
1134
1135 It is the bootloader's job to provide entropy, by passing a
1136 random u64 value in /chosen/kaslr-seed at kernel entry.
1137
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001138 When booting via the UEFI stub, it will invoke the firmware's
1139 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1140 to the kernel proper. In addition, it will randomise the physical
1141 location of the kernel Image as well.
1142
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001143 If unsure, say N.
1144
1145config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001146 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001147 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001148 default y
1149 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001150 Randomizes the location of the module region inside a 4 GB window
1151 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001152 to leak information about the location of core kernel data structures
1153 but it does imply that function calls between modules and the core
1154 kernel will need to be resolved via veneers in the module PLT.
1155
1156 When this option is not set, the module region will be randomized over
1157 a limited range that contains the [_stext, _etext] interval of the
1158 core kernel, so branch relocations are always in range.
1159
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001160endmenu
1161
1162menu "Boot options"
1163
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001164config ARM64_ACPI_PARKING_PROTOCOL
1165 bool "Enable support for the ARM64 ACPI parking protocol"
1166 depends on ACPI
1167 help
1168 Enable support for the ARM64 ACPI parking protocol. If disabled
1169 the kernel will not allow booting through the ARM64 ACPI parking
1170 protocol even if the corresponding data is present in the ACPI
1171 MADT table.
1172
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001173config CMDLINE
1174 string "Default kernel command string"
1175 default ""
1176 help
1177 Provide a set of default command-line options at build time by
1178 entering them here. As a minimum, you should specify the the
1179 root device (e.g. root=/dev/nfs).
1180
1181config CMDLINE_FORCE
1182 bool "Always use the default kernel command string"
1183 help
1184 Always use the default kernel command string, even if the boot
1185 loader passes other arguments to the kernel.
1186 This is useful if you cannot or don't want to change the
1187 command-line options your boot loader passes to the kernel.
1188
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001189config EFI_STUB
1190 bool
1191
Mark Salterf84d0272014-04-15 21:59:30 -04001192config EFI
1193 bool "UEFI runtime support"
1194 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001195 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001196 select LIBFDT
1197 select UCS2_STRING
1198 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001199 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001200 select EFI_STUB
1201 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001202 default y
1203 help
1204 This option provides support for runtime services provided
1205 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001206 clock, and platform reset). A UEFI stub is also provided to
1207 allow the kernel to be booted as an EFI application. This
1208 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001209
Yi Lid1ae8c02014-10-04 23:46:43 +08001210config DMI
1211 bool "Enable support for SMBIOS (DMI) tables"
1212 depends on EFI
1213 default y
1214 help
1215 This enables SMBIOS/DMI feature for systems.
1216
1217 This option is only useful on systems that have UEFI firmware.
1218 However, even with this option, the resultant kernel should
1219 continue to boot on existing non-UEFI platforms.
1220
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001221endmenu
1222
1223menu "Userspace binary formats"
1224
1225source "fs/Kconfig.binfmt"
1226
1227config COMPAT
1228 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001229 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001230 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001231 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001232 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001233 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001234 help
1235 This option enables support for a 32-bit EL0 running under a 64-bit
1236 kernel at EL1. AArch32-specific components such as system calls,
1237 the user helper functions, VFP support and the ptrace interface are
1238 handled appropriately by the kernel.
1239
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001240 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1241 that you will only be able to execute AArch32 binaries that were compiled
1242 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001244 If you want to execute 32-bit userspace applications, say Y.
1245
1246config SYSVIPC_COMPAT
1247 def_bool y
1248 depends on COMPAT && SYSVIPC
1249
1250endmenu
1251
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001252menu "Power management options"
1253
1254source "kernel/power/Kconfig"
1255
James Morse82869ac2016-04-27 17:47:12 +01001256config ARCH_HIBERNATION_POSSIBLE
1257 def_bool y
1258 depends on CPU_PM
1259
1260config ARCH_HIBERNATION_HEADER
1261 def_bool y
1262 depends on HIBERNATION
1263
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001264config ARCH_SUSPEND_POSSIBLE
1265 def_bool y
1266
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001267endmenu
1268
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001269menu "CPU Power Management"
1270
1271source "drivers/cpuidle/Kconfig"
1272
Rob Herring52e7e812014-02-24 11:27:57 +09001273source "drivers/cpufreq/Kconfig"
1274
1275endmenu
1276
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001277source "net/Kconfig"
1278
1279source "drivers/Kconfig"
1280
Mark Salterf84d0272014-04-15 21:59:30 -04001281source "drivers/firmware/Kconfig"
1282
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001283source "drivers/acpi/Kconfig"
1284
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001285source "fs/Kconfig"
1286
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001287source "arch/arm64/kvm/Kconfig"
1288
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001289source "arch/arm64/Kconfig.debug"
1290
1291source "security/Kconfig"
1292
1293source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001294if CRYPTO
1295source "arch/arm64/crypto/Kconfig"
1296endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001297
1298source "lib/Kconfig"