blob: fa4e3737149c97948e93933f717f2bbfd033d33d [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050012 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080013 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080014 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010015 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010017 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070018 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080019 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070020 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020021 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070022 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Robin Murphy73b20c82019-07-16 16:30:51 -070024 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070025 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050026 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010027 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010028 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080029 select ARCH_HAS_STRICT_KERNEL_RWX
30 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020031 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
32 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010033 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010034 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010035 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070036 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020037 select ARCH_INLINE_READ_LOCK if !PREEMPTION
38 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
39 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
40 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
41 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
42 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
43 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
44 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
45 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
46 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
47 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
48 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
49 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
50 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
51 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
52 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
53 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
54 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
55 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
56 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
57 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
58 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
59 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
60 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
61 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
62 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070063 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010064 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010065 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000066 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010067 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020068 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010069 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070070 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070071 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010072 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070073 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000074 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070075 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080076 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000077 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000078 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000079 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010080 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050081 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010082 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050083 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010084 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080085 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000086 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070087 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000088 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020089 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000090 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010091 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010092 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080093 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070094 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010095 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010097 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000098 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -050099 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700100 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100101 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700102 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select GENERIC_IRQ_PROBE
104 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100105 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100106 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800107 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700108 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000110 select GENERIC_STRNCPY_FROM_USER
111 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100113 select GENERIC_GETTIMEOFDAY
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100114 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100116 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800117 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100118 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100119 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100120 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100121 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800122 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700123 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800124 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800125 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000126 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800127 select HAVE_ARCH_MMAP_RND_BITS
128 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700129 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000130 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700131 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700132 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700134 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100135 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700136 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900137 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200138 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100139 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100140 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100141 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700142 select HAVE_CONTEXT_TRACKING
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100143 select HAVE_COPY_THREAD_TLS
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700144 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700145 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000146 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100147 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100148 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
149 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000150 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700151 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100152 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900153 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800154 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900155 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200156 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000158 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700159 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700160 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000161 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100162 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100163 select HAVE_PERF_REGS
164 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400165 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900166 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000167 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800168 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100169 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900170 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100171 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400172 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900173 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100174 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100175 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200177 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100178 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200179 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200180 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181 select OF
182 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100183 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000184 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100185 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000186 select POWER_RESET
187 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200189 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700190 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000191 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192 help
193 ARM 64-bit (AArch64) Linux support.
194
195config 64BIT
196 def_bool y
197
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100198config MMU
199 def_bool y
200
Mark Rutland030c4d22016-05-31 15:57:59 +0100201config ARM64_PAGE_SHIFT
202 int
203 default 16 if ARM64_64K_PAGES
204 default 14 if ARM64_16K_PAGES
205 default 12
206
207config ARM64_CONT_SHIFT
208 int
209 default 5 if ARM64_64K_PAGES
210 default 7 if ARM64_16K_PAGES
211 default 4
212
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800213config ARCH_MMAP_RND_BITS_MIN
214 default 14 if ARM64_64K_PAGES
215 default 16 if ARM64_16K_PAGES
216 default 18
217
218# max bits determined by the following formula:
219# VA_BITS - PAGE_SHIFT - 3
220config ARCH_MMAP_RND_BITS_MAX
221 default 19 if ARM64_VA_BITS=36
222 default 24 if ARM64_VA_BITS=39
223 default 27 if ARM64_VA_BITS=42
224 default 30 if ARM64_VA_BITS=47
225 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
226 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
227 default 33 if ARM64_VA_BITS=48
228 default 14 if ARM64_64K_PAGES
229 default 16 if ARM64_16K_PAGES
230 default 18
231
232config ARCH_MMAP_RND_COMPAT_BITS_MIN
233 default 7 if ARM64_64K_PAGES
234 default 9 if ARM64_16K_PAGES
235 default 11
236
237config ARCH_MMAP_RND_COMPAT_BITS_MAX
238 default 16
239
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700240config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100241 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242
243config STACKTRACE_SUPPORT
244 def_bool y
245
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100246config ILLEGAL_POINTER_VALUE
247 hex
248 default 0xdead000000000000
249
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100250config LOCKDEP_SUPPORT
251 def_bool y
252
253config TRACE_IRQFLAGS_SUPPORT
254 def_bool y
255
Dave P Martin9fb74102015-07-24 16:37:48 +0100256config GENERIC_BUG
257 def_bool y
258 depends on BUG
259
260config GENERIC_BUG_RELATIVE_POINTERS
261 def_bool y
262 depends on GENERIC_BUG
263
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100264config GENERIC_HWEIGHT
265 def_bool y
266
267config GENERIC_CSUM
268 def_bool y
269
270config GENERIC_CALIBRATE_DELAY
271 def_bool y
272
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200273config ZONE_DMA
274 bool "Support DMA zone" if EXPERT
275 default y
276
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100277config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800278 bool "Support DMA32 zone" if EXPERT
279 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100280
Robin Murphy4ab21502018-12-11 18:48:48 +0000281config ARCH_ENABLE_MEMORY_HOTPLUG
282 def_bool y
283
Will Deacon4b3dc962015-05-29 18:28:44 +0100284config SMP
285 def_bool y
286
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100287config KERNEL_MODE_NEON
288 def_bool y
289
Rob Herring92cc15f2014-04-18 17:19:59 -0500290config FIX_EARLYCON_MEM
291 def_bool y
292
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700293config PGTABLE_LEVELS
294 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100295 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700296 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100297 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700298 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100299 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
300 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700301
Pratyush Anand9842cea2016-11-02 14:40:46 +0530302config ARCH_SUPPORTS_UPROBES
303 def_bool y
304
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200305config ARCH_PROC_KCORE_TEXT
306 def_bool y
307
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000308config BROKEN_GAS_INST
309 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
310
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100311config KASAN_SHADOW_OFFSET
312 hex
313 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100314 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100315 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
316 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
317 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
318 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100319 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100320 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
321 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
322 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
323 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
324 default 0xffffffffffffffff
325
Olof Johansson6a377492015-07-20 12:09:16 -0700326source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100327
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100328menu "Kernel Features"
329
Andre Przywarac0a01b82014-11-14 15:54:12 +0000330menu "ARM errata workarounds via the alternatives framework"
331
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000332config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100333 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000334
Andre Przywarac0a01b82014-11-14 15:54:12 +0000335config ARM64_ERRATUM_826319
336 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
337 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000338 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000339 help
340 This option adds an alternative code sequence to work around ARM
341 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
342 AXI master interface and an L2 cache.
343
344 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
345 and is unable to accept a certain write via this interface, it will
346 not progress on read data presented on the read data channel and the
347 system can deadlock.
348
349 The workaround promotes data cache clean instructions to
350 data cache clean-and-invalidate.
351 Please note that this does not necessarily enable the workaround,
352 as it depends on the alternative framework, which will only patch
353 the kernel if an affected CPU is detected.
354
355 If unsure, say Y.
356
357config ARM64_ERRATUM_827319
358 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
359 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000360 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000361 help
362 This option adds an alternative code sequence to work around ARM
363 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
364 master interface and an L2 cache.
365
366 Under certain conditions this erratum can cause a clean line eviction
367 to occur at the same time as another transaction to the same address
368 on the AMBA 5 CHI interface, which can cause data corruption if the
369 interconnect reorders the two transactions.
370
371 The workaround promotes data cache clean instructions to
372 data cache clean-and-invalidate.
373 Please note that this does not necessarily enable the workaround,
374 as it depends on the alternative framework, which will only patch
375 the kernel if an affected CPU is detected.
376
377 If unsure, say Y.
378
379config ARM64_ERRATUM_824069
380 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
381 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000382 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000383 help
384 This option adds an alternative code sequence to work around ARM
385 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
386 to a coherent interconnect.
387
388 If a Cortex-A53 processor is executing a store or prefetch for
389 write instruction at the same time as a processor in another
390 cluster is executing a cache maintenance operation to the same
391 address, then this erratum might cause a clean cache line to be
392 incorrectly marked as dirty.
393
394 The workaround promotes data cache clean instructions to
395 data cache clean-and-invalidate.
396 Please note that this option does not necessarily enable the
397 workaround, as it depends on the alternative framework, which will
398 only patch the kernel if an affected CPU is detected.
399
400 If unsure, say Y.
401
402config ARM64_ERRATUM_819472
403 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
404 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000405 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000406 help
407 This option adds an alternative code sequence to work around ARM
408 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
409 present when it is connected to a coherent interconnect.
410
411 If the processor is executing a load and store exclusive sequence at
412 the same time as a processor in another cluster is executing a cache
413 maintenance operation to the same address, then this erratum might
414 cause data corruption.
415
416 The workaround promotes data cache clean instructions to
417 data cache clean-and-invalidate.
418 Please note that this does not necessarily enable the workaround,
419 as it depends on the alternative framework, which will only patch
420 the kernel if an affected CPU is detected.
421
422 If unsure, say Y.
423
424config ARM64_ERRATUM_832075
425 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
426 default y
427 help
428 This option adds an alternative code sequence to work around ARM
429 erratum 832075 on Cortex-A57 parts up to r1p2.
430
431 Affected Cortex-A57 parts might deadlock when exclusive load/store
432 instructions to Write-Back memory are mixed with Device loads.
433
434 The workaround is to promote device loads to use Load-Acquire
435 semantics.
436 Please note that this does not necessarily enable the workaround,
437 as it depends on the alternative framework, which will only patch
438 the kernel if an affected CPU is detected.
439
440 If unsure, say Y.
441
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000442config ARM64_ERRATUM_834220
443 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
444 depends on KVM
445 default y
446 help
447 This option adds an alternative code sequence to work around ARM
448 erratum 834220 on Cortex-A57 parts up to r1p2.
449
450 Affected Cortex-A57 parts might report a Stage 2 translation
451 fault as the result of a Stage 1 fault for load crossing a
452 page boundary when there is a permission or device memory
453 alignment fault at Stage 1 and a translation fault at Stage 2.
454
455 The workaround is to verify that the Stage 1 translation
456 doesn't generate a fault before handling the Stage 2 fault.
457 Please note that this does not necessarily enable the workaround,
458 as it depends on the alternative framework, which will only patch
459 the kernel if an affected CPU is detected.
460
461 If unsure, say Y.
462
Will Deacon905e8c52015-03-23 19:07:02 +0000463config ARM64_ERRATUM_845719
464 bool "Cortex-A53: 845719: a load might read incorrect data"
465 depends on COMPAT
466 default y
467 help
468 This option adds an alternative code sequence to work around ARM
469 erratum 845719 on Cortex-A53 parts up to r0p4.
470
471 When running a compat (AArch32) userspace on an affected Cortex-A53
472 part, a load at EL0 from a virtual address that matches the bottom 32
473 bits of the virtual address used by a recent load at (AArch64) EL1
474 might return incorrect data.
475
476 The workaround is to write the contextidr_el1 register on exception
477 return to a 32-bit task.
478 Please note that this does not necessarily enable the workaround,
479 as it depends on the alternative framework, which will only patch
480 the kernel if an affected CPU is detected.
481
482 If unsure, say Y.
483
Will Deacondf057cc2015-03-17 12:15:02 +0000484config ARM64_ERRATUM_843419
485 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000486 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000487 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000488 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100489 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000490 enables PLT support to replace certain ADRP instructions, which can
491 cause subsequent memory accesses to use an incorrect address on
492 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000493
494 If unsure, say Y.
495
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100496config ARM64_ERRATUM_1024718
497 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
498 default y
499 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100500 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100501
502 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
503 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100504 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100505 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100506 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100507
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100508 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100509
Marc Zyngiera5325082019-05-23 11:24:50 +0100510config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100511 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100512 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100513 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100514 help
Will Deacon24cf2622019-05-01 15:45:36 +0100515 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100516 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100517
Marc Zyngiera5325082019-05-23 11:24:50 +0100518 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100519 cause register corruption when accessing the timer registers
520 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100521
522 If unsure, say Y.
523
Steven Pricee85d68f2019-12-16 11:56:29 +0000524config ARM64_WORKAROUND_SPECULATIVE_AT_VHE
525 bool
526
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000527config ARM64_ERRATUM_1165522
528 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
529 default y
Steven Pricee85d68f2019-12-16 11:56:29 +0000530 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000531 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100532 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000533
534 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
535 corrupted TLBs by speculating an AT instruction during a guest
536 context switch.
537
538 If unsure, say Y.
539
Steven Price275fa0e2019-12-16 11:56:31 +0000540config ARM64_ERRATUM_1530923
541 bool "Cortex-A55: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
542 default y
543 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
544 help
545 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
546
547 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
548 corrupted TLBs by speculating an AT instruction during a guest
549 context switch.
550
551 If unsure, say Y.
552
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000553config ARM64_ERRATUM_1286807
554 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
555 default y
556 select ARM64_WORKAROUND_REPEAT_TLBI
557 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100558 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000559
560 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
561 address for a cacheable mapping of a location is being
562 accessed by a core while another core is remapping the virtual
563 address to a new physical page using the recommended
564 break-before-make sequence, then under very rare circumstances
565 TLBI+DSB completes before a read using the translation being
566 invalidated has been observed by other observers. The
567 workaround repeats the TLBI+DSB operation.
568
Steven Pricedb0d46a2019-12-16 11:56:30 +0000569config ARM64_WORKAROUND_SPECULATIVE_AT_NVHE
570 bool
571
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000572config ARM64_ERRATUM_1319367
573 bool "Cortex-A57/A72: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
574 default y
Steven Pricedb0d46a2019-12-16 11:56:30 +0000575 select ARM64_WORKAROUND_SPECULATIVE_AT_NVHE
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000576 help
577 This option adds work arounds for ARM Cortex-A57 erratum 1319537
578 and A72 erratum 1319367
579
580 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
581 speculating an AT instruction during a guest context switch.
582
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000583 If unsure, say Y.
584
Will Deacon969f5ea2019-04-29 13:03:57 +0100585config ARM64_ERRATUM_1463225
586 bool "Cortex-A76: Software Step might prevent interrupt recognition"
587 default y
588 help
589 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
590
591 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
592 of a system call instruction (SVC) can prevent recognition of
593 subsequent interrupts when software stepping is disabled in the
594 exception handler of the system call and either kernel debugging
595 is enabled or VHE is in use.
596
597 Work around the erratum by triggering a dummy step exception
598 when handling a system call from a task that is being stepped
599 in a VHE configuration of the kernel.
600
601 If unsure, say Y.
602
James Morse05460842019-10-17 18:42:58 +0100603config ARM64_ERRATUM_1542419
604 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
605 default y
606 help
607 This option adds a workaround for ARM Neoverse-N1 erratum
608 1542419.
609
610 Affected Neoverse-N1 cores could execute a stale instruction when
611 modified by another CPU. The workaround depends on a firmware
612 counterpart.
613
614 Workaround the issue by hiding the DIC feature from EL0. This
615 forces user-space to perform cache maintenance.
616
617 If unsure, say Y.
618
Robert Richter94100972015-09-21 22:58:38 +0200619config CAVIUM_ERRATUM_22375
620 bool "Cavium erratum 22375, 24313"
621 default y
622 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100623 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200624
625 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100626 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200627
628 erratum 22375: only alloc 8MB table size
629 erratum 24313: ignore memory access type
630
631 The fixes are in ITS initialization and basically ignore memory access
632 type and table size provided by the TYPER and BASER registers.
633
634 If unsure, say Y.
635
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200636config CAVIUM_ERRATUM_23144
637 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
638 depends on NUMA
639 default y
640 help
641 ITS SYNC command hang for cross node io and collections/cpu mapping.
642
643 If unsure, say Y.
644
Robert Richter6d4e11c2015-09-21 22:58:35 +0200645config CAVIUM_ERRATUM_23154
646 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
647 default y
648 help
649 The gicv3 of ThunderX requires a modified version for
650 reading the IAR status to ensure data synchronization
651 (access to icc_iar1_el1 is not sync'ed before and after).
652
653 If unsure, say Y.
654
Andrew Pinski104a0c02016-02-24 17:44:57 -0800655config CAVIUM_ERRATUM_27456
656 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
657 default y
658 help
659 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
660 instructions may cause the icache to become corrupted if it
661 contains data for a non-current ASID. The fix is to
662 invalidate the icache when changing the mm context.
663
664 If unsure, say Y.
665
David Daney690a3412017-06-09 12:49:48 +0100666config CAVIUM_ERRATUM_30115
667 bool "Cavium erratum 30115: Guest may disable interrupts in host"
668 default y
669 help
670 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
671 1.2, and T83 Pass 1.0, KVM guest execution may disable
672 interrupts in host. Trapping both GICv3 group-0 and group-1
673 accesses sidesteps the issue.
674
675 If unsure, say Y.
676
Marc Zyngier603afdc2019-09-13 10:57:50 +0100677config CAVIUM_TX2_ERRATUM_219
678 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
679 default y
680 help
681 On Cavium ThunderX2, a load, store or prefetch instruction between a
682 TTBR update and the corresponding context synchronizing operation can
683 cause a spurious Data Abort to be delivered to any hardware thread in
684 the CPU core.
685
686 Work around the issue by avoiding the problematic code sequence and
687 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
688 trap handler performs the corresponding register access, skips the
689 instruction and ensures context synchronization by virtue of the
690 exception return.
691
692 If unsure, say Y.
693
Christopher Covington38fd94b2017-02-08 15:08:37 -0500694config QCOM_FALKOR_ERRATUM_1003
695 bool "Falkor E1003: Incorrect translation due to ASID change"
696 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500697 help
698 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000699 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
700 in TTBR1_EL1, this situation only occurs in the entry trampoline and
701 then only for entries in the walk cache, since the leaf translation
702 is unchanged. Work around the erratum by invalidating the walk cache
703 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500704
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000705config ARM64_WORKAROUND_REPEAT_TLBI
706 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000707
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500708config QCOM_FALKOR_ERRATUM_1009
709 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
710 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000711 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500712 help
713 On Falkor v1, the CPU may prematurely complete a DSB following a
714 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
715 one more time to fix the issue.
716
717 If unsure, say Y.
718
Shanker Donthineni90922a22017-03-07 08:20:38 -0600719config QCOM_QDF2400_ERRATUM_0065
720 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
721 default y
722 help
723 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
724 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
725 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
726
727 If unsure, say Y.
728
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100729config SOCIONEXT_SYNQUACER_PREITS
730 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
731 default y
732 help
733 Socionext Synquacer SoCs implement a separate h/w block to generate
734 MSI doorbell writes with non-zero values for the device ID.
735
736 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100737
738config HISILICON_ERRATUM_161600802
739 bool "Hip07 161600802: Erroneous redistributor VLPI base"
740 default y
741 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100742 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100743 when issued ITS commands such as VMOVP and VMAPP, and requires
744 a 128kB offset to be applied to the target address in this commands.
745
746 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600747
748config QCOM_FALKOR_ERRATUM_E1041
749 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
750 default y
751 help
752 Falkor CPU may speculatively fetch instructions from an improper
753 memory location when MMU translation is changed from SCTLR_ELn[M]=1
754 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
755
756 If unsure, say Y.
757
Zhang Lei3e321312019-02-26 18:43:41 +0000758config FUJITSU_ERRATUM_010001
759 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
760 default y
761 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100762 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000763 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
764 accesses may cause undefined fault (Data abort, DFSC=0b111111).
765 This fault occurs under a specific hardware condition when a
766 load/store instruction performs an address translation using:
767 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
768 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
769 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
770 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
771
772 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100773 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000774
775 If unsure, say Y.
776
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100777endmenu
778
779
780choice
781 prompt "Page size"
782 default ARM64_4K_PAGES
783 help
784 Page size (translation granule) configuration.
785
786config ARM64_4K_PAGES
787 bool "4KB"
788 help
789 This feature enables 4KB pages support.
790
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100791config ARM64_16K_PAGES
792 bool "16KB"
793 help
794 The system will use 16KB pages support. AArch32 emulation
795 requires applications compiled with 16K (or a multiple of 16K)
796 aligned segments.
797
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798config ARM64_64K_PAGES
799 bool "64KB"
800 help
801 This feature enables 64KB pages support (4KB by default)
802 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100803 look-up. AArch32 emulation requires applications compiled
804 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100805
806endchoice
807
808choice
809 prompt "Virtual address space size"
810 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100811 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100812 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
813 help
814 Allows choosing one of multiple possible virtual address
815 space sizes. The level of translation table is determined by
816 a combination of page size and virtual address space size.
817
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100818config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100819 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100820 depends on ARM64_16K_PAGES
821
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100822config ARM64_VA_BITS_39
823 bool "39-bit"
824 depends on ARM64_4K_PAGES
825
826config ARM64_VA_BITS_42
827 bool "42-bit"
828 depends on ARM64_64K_PAGES
829
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100830config ARM64_VA_BITS_47
831 bool "47-bit"
832 depends on ARM64_16K_PAGES
833
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100834config ARM64_VA_BITS_48
835 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100836
Steve Capperb6d00d42019-08-07 16:55:22 +0100837config ARM64_VA_BITS_52
838 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000839 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
840 help
841 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100842 requested via a hint to mmap(). The kernel will also use 52-bit
843 virtual addresses for its own mappings (provided HW support for
844 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000845
846 NOTE: Enabling 52-bit virtual addressing in conjunction with
847 ARMv8.3 Pointer Authentication will result in the PAC being
848 reduced from 7 bits to 3 bits, which may have a significant
849 impact on its susceptibility to brute-force attacks.
850
851 If unsure, select 48-bit virtual addressing instead.
852
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100853endchoice
854
Will Deacon68d23da2018-12-10 14:15:15 +0000855config ARM64_FORCE_52BIT
856 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100857 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000858 help
859 For systems with 52-bit userspace VAs enabled, the kernel will attempt
860 to maintain compatibility with older software by providing 48-bit VAs
861 unless a hint is supplied to mmap.
862
863 This configuration option disables the 48-bit compatibility logic, and
864 forces all userspace addresses to be 52-bit on HW that supports it. One
865 should only enable this configuration option for stress testing userspace
866 memory management code. If unsure say N here.
867
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100868config ARM64_VA_BITS
869 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100870 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100871 default 39 if ARM64_VA_BITS_39
872 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100873 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100874 default 48 if ARM64_VA_BITS_48
875 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100876
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000877choice
878 prompt "Physical address space size"
879 default ARM64_PA_BITS_48
880 help
881 Choose the maximum physical address range that the kernel will
882 support.
883
884config ARM64_PA_BITS_48
885 bool "48-bit"
886
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000887config ARM64_PA_BITS_52
888 bool "52-bit (ARMv8.2)"
889 depends on ARM64_64K_PAGES
890 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
891 help
892 Enable support for a 52-bit physical address space, introduced as
893 part of the ARMv8.2-LPA extension.
894
895 With this enabled, the kernel will also continue to work on CPUs that
896 do not support ARMv8.2-LPA, but with some added memory overhead (and
897 minor performance overhead).
898
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000899endchoice
900
901config ARM64_PA_BITS
902 int
903 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000904 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000905
Anders Roxelld8e85e12019-11-13 10:26:52 +0100906choice
907 prompt "Endianness"
908 default CPU_LITTLE_ENDIAN
909 help
910 Select the endianness of data accesses performed by the CPU. Userspace
911 applications will need to be compiled and linked for the endianness
912 that is selected here.
913
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100914config CPU_BIG_ENDIAN
915 bool "Build big-endian kernel"
916 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100917 Say Y if you plan on running a kernel with a big-endian userspace.
918
919config CPU_LITTLE_ENDIAN
920 bool "Build little-endian kernel"
921 help
922 Say Y if you plan on running a kernel with a little-endian userspace.
923 This is usually the case for distributions targeting arm64.
924
925endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100926
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100927config SCHED_MC
928 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100929 help
930 Multi-core scheduler support improves the CPU scheduler's decision
931 making when dealing with multi-core CPU chips at a cost of slightly
932 increased overhead in some places. If unsure say N here.
933
934config SCHED_SMT
935 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100936 help
937 Improves the CPU scheduler's decision making when dealing with
938 MultiThreading at a cost of slightly increased overhead in some
939 places. If unsure say N here.
940
941config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000942 int "Maximum number of CPUs (2-4096)"
943 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000944 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100945
946config HOTPLUG_CPU
947 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800948 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100949 help
950 Say Y here to experiment with turning CPUs off and on. CPUs
951 can be controlled through /sys/devices/system/cpu.
952
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700953# Common NUMA Features
954config NUMA
955 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800956 select ACPI_NUMA if ACPI
957 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700958 help
959 Enable NUMA (Non Uniform Memory Access) support.
960
961 The kernel will try to allocate memory used by a CPU on the
962 local memory of the CPU and add some more
963 NUMA awareness to the kernel.
964
965config NODES_SHIFT
966 int "Maximum NUMA Nodes (as a power of 2)"
967 range 1 10
968 default "2"
969 depends on NEED_MULTIPLE_NODES
970 help
971 Specify the maximum number of NUMA Nodes available on the target
972 system. Increases memory reserved to accommodate various tables.
973
974config USE_PERCPU_NUMA_NODE_ID
975 def_bool y
976 depends on NUMA
977
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800978config HAVE_SETUP_PER_CPU_AREA
979 def_bool y
980 depends on NUMA
981
982config NEED_PER_CPU_EMBED_FIRST_CHUNK
983 def_bool y
984 depends on NUMA
985
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000986config HOLES_IN_ZONE
987 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000988
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900989source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100990
Laura Abbott83863f22016-02-05 16:24:47 -0800991config ARCH_SUPPORTS_DEBUG_PAGEALLOC
992 def_bool y
993
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100994config ARCH_SPARSEMEM_ENABLE
995 def_bool y
996 select SPARSEMEM_VMEMMAP_ENABLE
997
998config ARCH_SPARSEMEM_DEFAULT
999 def_bool ARCH_SPARSEMEM_ENABLE
1000
1001config ARCH_SELECT_MEMORY_MODEL
1002 def_bool ARCH_SPARSEMEM_ENABLE
1003
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001004config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001005 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001006
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001007config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001008 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001009
1010config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001011 def_bool y
1012 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001013
Steve Capper084bd292013-04-10 13:48:00 +01001014config SYS_SUPPORTS_HUGETLBFS
1015 def_bool y
1016
Steve Capper084bd292013-04-10 13:48:00 +01001017config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001018
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001019config ARCH_HAS_CACHE_LINE_SIZE
1020 def_bool y
1021
Yu Zhao54c8d912019-03-11 18:57:49 -06001022config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1023 def_bool y if PGTABLE_LEVELS > 2
1024
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001025config SECCOMP
1026 bool "Enable seccomp to safely compute untrusted bytecode"
1027 ---help---
1028 This kernel feature is useful for number crunching applications
1029 that may need to compute untrusted bytecode during their
1030 execution. By using pipes or other transports made available to
1031 the process as file descriptors supporting the read/write
1032 syscalls, it's possible to isolate those applications in
1033 their own address space using seccomp. Once seccomp is
1034 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1035 and the task is only allowed to execute a few safe syscalls
1036 defined by each seccomp mode.
1037
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001038config PARAVIRT
1039 bool "Enable paravirtualization code"
1040 help
1041 This changes the kernel so it can modify itself when it is run
1042 under a hypervisor, potentially improving performance significantly
1043 over full virtualization.
1044
1045config PARAVIRT_TIME_ACCOUNTING
1046 bool "Paravirtual steal time accounting"
1047 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001048 help
1049 Select this option to enable fine granularity task steal time
1050 accounting. Time spent executing other tasks in parallel with
1051 the current vCPU is discounted from the vCPU power. To account for
1052 that, there can be a small performance impact.
1053
1054 If in doubt, say N here.
1055
Geoff Levandd28f6df2016-06-23 17:54:48 +00001056config KEXEC
1057 depends on PM_SLEEP_SMP
1058 select KEXEC_CORE
1059 bool "kexec system call"
1060 ---help---
1061 kexec is a system call that implements the ability to shutdown your
1062 current kernel, and to start another kernel. It is like a reboot
1063 but it is independent of the system firmware. And like a reboot
1064 you can start any kernel with it, not just Linux.
1065
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001066config KEXEC_FILE
1067 bool "kexec file based system call"
1068 select KEXEC_CORE
1069 help
1070 This is new version of kexec system call. This system call is
1071 file based and takes file descriptors as system call argument
1072 for kernel and initramfs as opposed to list of segments as
1073 accepted by previous system call.
1074
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001075config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001076 bool "Verify kernel signature during kexec_file_load() syscall"
1077 depends on KEXEC_FILE
1078 help
1079 Select this option to verify a signature with loaded kernel
1080 image. If configured, any attempt of loading a image without
1081 valid signature will fail.
1082
1083 In addition to that option, you need to enable signature
1084 verification for the corresponding kernel image type being
1085 loaded in order for this to work.
1086
1087config KEXEC_IMAGE_VERIFY_SIG
1088 bool "Enable Image signature verification support"
1089 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001090 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001091 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1092 help
1093 Enable Image signature verification support.
1094
1095comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001096 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001097 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1098
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001099config CRASH_DUMP
1100 bool "Build kdump crash kernel"
1101 help
1102 Generate crash dump after being started by kexec. This should
1103 be normally only set in special crash dump kernels which are
1104 loaded in the main kernel with kexec-tools into a specially
1105 reserved region and then later executed after a crash by
1106 kdump/kexec.
1107
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001108 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001109
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001110config XEN_DOM0
1111 def_bool y
1112 depends on XEN
1113
1114config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001115 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001116 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001117 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001118 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001119 help
1120 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1121
Steve Capperd03bb142013-04-25 15:19:21 +01001122config FORCE_MAX_ZONEORDER
1123 int
1124 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001125 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001126 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001127 help
1128 The kernel memory allocator divides physically contiguous memory
1129 blocks into "zones", where each zone is a power of two number of
1130 pages. This option selects the largest power of two that the kernel
1131 keeps in the memory allocator. If you need to allocate very large
1132 blocks of physically contiguous memory, then you may need to
1133 increase this value.
1134
1135 This config option is actually maximum order plus one. For example,
1136 a value of 11 means that the largest free memory block is 2^10 pages.
1137
1138 We make sure that we can allocate upto a HugePage size for each configuration.
1139 Hence we have :
1140 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1141
1142 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1143 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001144
Will Deacon084eb772017-11-14 14:41:01 +00001145config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001146 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001147 default y
1148 help
Will Deacon06170522017-11-14 16:19:39 +00001149 Speculation attacks against some high-performance processors can
1150 be used to bypass MMU permission checks and leak kernel data to
1151 userspace. This can be defended against by unmapping the kernel
1152 when running in userspace, mapping it back in on exception entry
1153 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001154
1155 If unsure, say Y.
1156
Will Deacon0f15adb2018-01-03 11:17:58 +00001157config HARDEN_BRANCH_PREDICTOR
1158 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1159 default y
1160 help
1161 Speculation attacks against some high-performance processors rely on
1162 being able to manipulate the branch predictor for a victim context by
1163 executing aliasing branches in the attacker context. Such attacks
1164 can be partially mitigated against by clearing internal branch
1165 predictor state and limiting the prediction logic in some situations.
1166
1167 This config option will take CPU-specific actions to harden the
1168 branch predictor against aliasing attacks and may rely on specific
1169 instruction sequences or control bits being set by the system
1170 firmware.
1171
1172 If unsure, say Y.
1173
Marc Zyngierdee39242018-02-15 11:47:14 +00001174config HARDEN_EL2_VECTORS
1175 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1176 default y
1177 help
1178 Speculation attacks against some high-performance processors can
1179 be used to leak privileged information such as the vector base
1180 register, resulting in a potential defeat of the EL2 layout
1181 randomization.
1182
1183 This config option will map the vectors to a fixed location,
1184 independent of the EL2 code mapping, so that revealing VBAR_EL2
1185 to an attacker does not give away any extra information. This
1186 only gets enabled on affected CPUs.
1187
1188 If unsure, say Y.
1189
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001190config ARM64_SSBD
1191 bool "Speculative Store Bypass Disable" if EXPERT
1192 default y
1193 help
1194 This enables mitigation of the bypassing of previous stores
1195 by speculative loads.
1196
1197 If unsure, say Y.
1198
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001199config RODATA_FULL_DEFAULT_ENABLED
1200 bool "Apply r/o permissions of VM areas also to their linear aliases"
1201 default y
1202 help
1203 Apply read-only attributes of VM areas to the linear alias of
1204 the backing pages as well. This prevents code or read-only data
1205 from being modified (inadvertently or intentionally) via another
1206 mapping of the same memory page. This additional enhancement can
1207 be turned off at runtime by passing rodata=[off|on] (and turned on
1208 with rodata=full if this option is set to 'n')
1209
1210 This requires the linear region to be mapped down to pages,
1211 which may adversely affect performance in some cases.
1212
Will Deacondd523792019-04-23 14:37:24 +01001213config ARM64_SW_TTBR0_PAN
1214 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1215 help
1216 Enabling this option prevents the kernel from accessing
1217 user-space memory directly by pointing TTBR0_EL1 to a reserved
1218 zeroed area and reserved ASID. The user access routines
1219 restore the valid TTBR0_EL1 temporarily.
1220
Catalin Marinas63f0c602019-07-23 19:58:39 +02001221config ARM64_TAGGED_ADDR_ABI
1222 bool "Enable the tagged user addresses syscall ABI"
1223 default y
1224 help
1225 When this option is enabled, user applications can opt in to a
1226 relaxed ABI via prctl() allowing tagged addresses to be passed
1227 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001228 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001229
Will Deacondd523792019-04-23 14:37:24 +01001230menuconfig COMPAT
1231 bool "Kernel support for 32-bit EL0"
1232 depends on ARM64_4K_PAGES || EXPERT
1233 select COMPAT_BINFMT_ELF if BINFMT_ELF
1234 select HAVE_UID16
1235 select OLD_SIGSUSPEND3
1236 select COMPAT_OLD_SIGACTION
1237 help
1238 This option enables support for a 32-bit EL0 running under a 64-bit
1239 kernel at EL1. AArch32-specific components such as system calls,
1240 the user helper functions, VFP support and the ptrace interface are
1241 handled appropriately by the kernel.
1242
1243 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1244 that you will only be able to execute AArch32 binaries that were compiled
1245 with page size aligned segments.
1246
1247 If you want to execute 32-bit userspace applications, say Y.
1248
1249if COMPAT
1250
1251config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001252 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001253 default y
1254 help
1255 Warning: disabling this option may break 32-bit user programs.
1256
1257 Provide kuser helpers to compat tasks. The kernel provides
1258 helper code to userspace in read only form at a fixed location
1259 to allow userspace to be independent of the CPU type fitted to
1260 the system. This permits binaries to be run on ARMv4 through
1261 to ARMv8 without modification.
1262
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001263 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001264
1265 However, the fixed address nature of these helpers can be used
1266 by ROP (return orientated programming) authors when creating
1267 exploits.
1268
1269 If all of the binaries and libraries which run on your platform
1270 are built specifically for your platform, and make no use of
1271 these helpers, then you can turn this option off to hinder
1272 such exploits. However, in that case, if a binary or library
1273 relying on those helpers is run, it will not function correctly.
1274
1275 Say N here only if you are absolutely certain that you do not
1276 need these helpers; otherwise, the safe option is to say Y.
1277
Will Deacon7c4791c2019-10-07 13:03:12 +01001278config COMPAT_VDSO
1279 bool "Enable vDSO for 32-bit applications"
1280 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1281 select GENERIC_COMPAT_VDSO
1282 default y
1283 help
1284 Place in the process address space of 32-bit applications an
1285 ELF shared object providing fast implementations of gettimeofday
1286 and clock_gettime.
1287
1288 You must have a 32-bit build of glibc 2.22 or later for programs
1289 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001290
Will Deacon1b907f42014-11-20 16:51:10 +00001291menuconfig ARMV8_DEPRECATED
1292 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001293 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001294 help
1295 Legacy software support may require certain instructions
1296 that have been deprecated or obsoleted in the architecture.
1297
1298 Enable this config to enable selective emulation of these
1299 features.
1300
1301 If unsure, say Y
1302
1303if ARMV8_DEPRECATED
1304
1305config SWP_EMULATION
1306 bool "Emulate SWP/SWPB instructions"
1307 help
1308 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1309 they are always undefined. Say Y here to enable software
1310 emulation of these instructions for userspace using LDXR/STXR.
1311
1312 In some older versions of glibc [<=2.8] SWP is used during futex
1313 trylock() operations with the assumption that the code will not
1314 be preempted. This invalid assumption may be more likely to fail
1315 with SWP emulation enabled, leading to deadlock of the user
1316 application.
1317
1318 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1319 on an external transaction monitoring block called a global
1320 monitor to maintain update atomicity. If your system does not
1321 implement a global monitor, this option can cause programs that
1322 perform SWP operations to uncached memory to deadlock.
1323
1324 If unsure, say Y
1325
1326config CP15_BARRIER_EMULATION
1327 bool "Emulate CP15 Barrier instructions"
1328 help
1329 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1330 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1331 strongly recommended to use the ISB, DSB, and DMB
1332 instructions instead.
1333
1334 Say Y here to enable software emulation of these
1335 instructions for AArch32 userspace code. When this option is
1336 enabled, CP15 barrier usage is traced which can help
1337 identify software that needs updating.
1338
1339 If unsure, say Y
1340
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001341config SETEND_EMULATION
1342 bool "Emulate SETEND instruction"
1343 help
1344 The SETEND instruction alters the data-endianness of the
1345 AArch32 EL0, and is deprecated in ARMv8.
1346
1347 Say Y here to enable software emulation of the instruction
1348 for AArch32 userspace code.
1349
1350 Note: All the cpus on the system must have mixed endian support at EL0
1351 for this feature to be enabled. If a new CPU - which doesn't support mixed
1352 endian - is hotplugged in after this feature has been enabled, there could
1353 be unexpected results in the applications.
1354
1355 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001356endif
1357
Will Deacondd523792019-04-23 14:37:24 +01001358endif
Catalin Marinasba428222016-07-01 18:25:31 +01001359
Will Deacon0e4a0702015-07-27 15:54:13 +01001360menu "ARMv8.1 architectural features"
1361
1362config ARM64_HW_AFDBM
1363 bool "Support for hardware updates of the Access and Dirty page flags"
1364 default y
1365 help
1366 The ARMv8.1 architecture extensions introduce support for
1367 hardware updates of the access and dirty information in page
1368 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1369 capable processors, accesses to pages with PTE_AF cleared will
1370 set this bit instead of raising an access flag fault.
1371 Similarly, writes to read-only pages with the DBM bit set will
1372 clear the read-only bit (AP[2]) instead of raising a
1373 permission fault.
1374
1375 Kernels built with this configuration option enabled continue
1376 to work on pre-ARMv8.1 hardware and the performance impact is
1377 minimal. If unsure, say Y.
1378
1379config ARM64_PAN
1380 bool "Enable support for Privileged Access Never (PAN)"
1381 default y
1382 help
1383 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1384 prevents the kernel or hypervisor from accessing user-space (EL0)
1385 memory directly.
1386
1387 Choosing this option will cause any unprotected (not using
1388 copy_to_user et al) memory access to fail with a permission fault.
1389
1390 The feature is detected at runtime, and will remain as a 'nop'
1391 instruction if the cpu does not implement the feature.
1392
1393config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001394 bool
1395 default ARM64_USE_LSE_ATOMICS
1396 depends on $(as-instr,.arch_extension lse)
1397
1398config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001399 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001400 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001401 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001402 help
1403 As part of the Large System Extensions, ARMv8.1 introduces new
1404 atomic instructions that are designed specifically to scale in
1405 very large systems.
1406
1407 Say Y here to make use of these instructions for the in-kernel
1408 atomic routines. This incurs a small overhead on CPUs that do
1409 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001410 built with binutils >= 2.25 in order for the new instructions
1411 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001412
Marc Zyngier1f364c82014-02-19 09:33:14 +00001413config ARM64_VHE
1414 bool "Enable support for Virtualization Host Extensions (VHE)"
1415 default y
1416 help
1417 Virtualization Host Extensions (VHE) allow the kernel to run
1418 directly at EL2 (instead of EL1) on processors that support
1419 it. This leads to better performance for KVM, as they reduce
1420 the cost of the world switch.
1421
1422 Selecting this option allows the VHE feature to be detected
1423 at runtime, and does not affect processors that do not
1424 implement this feature.
1425
Will Deacon0e4a0702015-07-27 15:54:13 +01001426endmenu
1427
Will Deaconf9933182016-02-26 16:30:14 +00001428menu "ARMv8.2 architectural features"
1429
James Morse57f49592016-02-05 14:58:48 +00001430config ARM64_UAO
1431 bool "Enable support for User Access Override (UAO)"
1432 default y
1433 help
1434 User Access Override (UAO; part of the ARMv8.2 Extensions)
1435 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001436 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001437
1438 This option changes get_user() and friends to use the 'unprivileged'
1439 variant of the load/store instructions. This ensures that user-space
1440 really did have access to the supplied memory. When addr_limit is
1441 set to kernel memory the UAO bit will be set, allowing privileged
1442 access to kernel memory.
1443
1444 Choosing this option will cause copy_to_user() et al to use user-space
1445 memory permissions.
1446
1447 The feature is detected at runtime, the kernel will use the
1448 regular load/store instructions if the cpu does not implement the
1449 feature.
1450
Robin Murphyd50e0712017-07-25 11:55:42 +01001451config ARM64_PMEM
1452 bool "Enable support for persistent memory"
1453 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001454 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001455 help
1456 Say Y to enable support for the persistent memory API based on the
1457 ARMv8.2 DCPoP feature.
1458
1459 The feature is detected at runtime, and the kernel will use DC CVAC
1460 operations if DC CVAP is not supported (following the behaviour of
1461 DC CVAP itself if the system does not define a point of persistence).
1462
Xie XiuQi64c02722018-01-15 19:38:56 +00001463config ARM64_RAS_EXTN
1464 bool "Enable support for RAS CPU Extensions"
1465 default y
1466 help
1467 CPUs that support the Reliability, Availability and Serviceability
1468 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1469 errors, classify them and report them to software.
1470
1471 On CPUs with these extensions system software can use additional
1472 barriers to determine if faults are pending and read the
1473 classification from a new set of registers.
1474
1475 Selecting this feature will allow the kernel to use these barriers
1476 and access the new registers if the system supports the extension.
1477 Platform RAS features may additionally depend on firmware support.
1478
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001479config ARM64_CNP
1480 bool "Enable support for Common Not Private (CNP) translations"
1481 default y
1482 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1483 help
1484 Common Not Private (CNP) allows translation table entries to
1485 be shared between different PEs in the same inner shareable
1486 domain, so the hardware can use this fact to optimise the
1487 caching of such entries in the TLB.
1488
1489 Selecting this option allows the CNP feature to be detected
1490 at runtime, and does not affect PEs that do not implement
1491 this feature.
1492
Will Deaconf9933182016-02-26 16:30:14 +00001493endmenu
1494
Mark Rutland04ca3202018-12-07 18:39:30 +00001495menu "ARMv8.3 architectural features"
1496
1497config ARM64_PTR_AUTH
1498 bool "Enable support for pointer authentication"
1499 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301500 depends on !KVM || ARM64_VHE
Mark Rutland04ca3202018-12-07 18:39:30 +00001501 help
1502 Pointer authentication (part of the ARMv8.3 Extensions) provides
1503 instructions for signing and authenticating pointers against secret
1504 keys, which can be used to mitigate Return Oriented Programming (ROP)
1505 and other attacks.
1506
1507 This option enables these instructions at EL0 (i.e. for userspace).
1508
1509 Choosing this option will cause the kernel to initialise secret keys
1510 for each process at exec() time, with these keys being
1511 context-switched along with the process.
1512
1513 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301514 hardware it will not be advertised to userspace/KVM guest nor will it
1515 be enabled. However, KVM guest also require VHE mode and hence
1516 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001517
1518endmenu
1519
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001520menu "ARMv8.4 architectural features"
1521
1522config ARM64_AMU_EXTN
1523 bool "Enable support for the Activity Monitors Unit CPU extension"
1524 default y
1525 help
1526 The activity monitors extension is an optional extension introduced
1527 by the ARMv8.4 CPU architecture. This enables support for version 1
1528 of the activity monitors architecture, AMUv1.
1529
1530 To enable the use of this extension on CPUs that implement it, say Y.
1531
1532 Note that for architectural reasons, firmware _must_ implement AMU
1533 support when running on CPUs that present the activity monitors
1534 extension. The required support is present in:
1535 * Version 1.5 and later of the ARM Trusted Firmware
1536
1537 For kernels that have this configuration enabled but boot with broken
1538 firmware, you may need to say N here until the firmware is fixed.
1539 Otherwise you may experience firmware panics or lockups when
1540 accessing the counter registers. Even if you are not observing these
1541 symptoms, the values returned by the register reads might not
1542 correctly reflect reality. Most commonly, the value read will be 0,
1543 indicating that the counter is not enabled.
1544
1545endmenu
1546
Mark Brown3e6c69a2019-12-09 18:12:14 +00001547menu "ARMv8.5 architectural features"
1548
1549config ARM64_E0PD
1550 bool "Enable support for E0PD"
1551 default y
1552 help
Will Deacone717d932020-01-22 11:23:54 +00001553 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1554 that EL0 accesses made via TTBR1 always fault in constant time,
1555 providing similar benefits to KASLR as those provided by KPTI, but
1556 with lower overhead and without disrupting legitimate access to
1557 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001558
Will Deacone717d932020-01-22 11:23:54 +00001559 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001560
Richard Henderson1a50ec02020-01-21 12:58:52 +00001561config ARCH_RANDOM
1562 bool "Enable support for random number generation"
1563 default y
1564 help
1565 Random number generation (part of the ARMv8.5 Extensions)
1566 provides a high bandwidth, cryptographically secure
1567 hardware random number generator.
1568
Mark Brown3e6c69a2019-12-09 18:12:14 +00001569endmenu
1570
Dave Martinddd25ad2017-10-31 15:51:02 +00001571config ARM64_SVE
1572 bool "ARM Scalable Vector Extension support"
1573 default y
Dave Martin85acda32018-04-20 16:20:43 +01001574 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001575 help
1576 The Scalable Vector Extension (SVE) is an extension to the AArch64
1577 execution state which complements and extends the SIMD functionality
1578 of the base architecture to support much larger vectors and to enable
1579 additional vectorisation opportunities.
1580
1581 To enable use of this extension on CPUs that implement it, say Y.
1582
Dave Martin06a916f2019-04-18 18:41:38 +01001583 On CPUs that support the SVE2 extensions, this option will enable
1584 those too.
1585
Dave Martin50436942018-03-23 18:08:31 +00001586 Note that for architectural reasons, firmware _must_ implement SVE
1587 support when running on SVE capable hardware. The required support
1588 is present in:
1589
1590 * version 1.5 and later of the ARM Trusted Firmware
1591 * the AArch64 boot wrapper since commit 5e1261e08abf
1592 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1593
1594 For other firmware implementations, consult the firmware documentation
1595 or vendor.
1596
1597 If you need the kernel to boot on SVE-capable hardware with broken
1598 firmware, you may need to say N here until you get your firmware
1599 fixed. Otherwise, you may experience firmware panics or lockups when
1600 booting the kernel. If unsure and you are not observing these
1601 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001602
Dave Martin85acda32018-04-20 16:20:43 +01001603 CPUs that support SVE are architecturally required to support the
1604 Virtualization Host Extensions (VHE), so the kernel makes no
1605 provision for supporting SVE alongside KVM without VHE enabled.
1606 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1607 KVM in the same kernel image.
1608
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001609config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001610 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001611 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001612 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001613 help
1614 Allocate PLTs when loading modules so that jumps and calls whose
1615 targets are too far away for their relative offsets to be encoded
1616 in the instructions themselves can be bounced via veneers in the
1617 module's PLT. This allows modules to be allocated in the generic
1618 vmalloc area after the dedicated module memory area has been
1619 exhausted.
1620
1621 When running with address space randomization (KASLR), the module
1622 region itself may be too far away for ordinary relative jumps and
1623 calls, and so in that case, module PLTs are required and cannot be
1624 disabled.
1625
1626 Specific errata workaround(s) might also force module PLTs to be
1627 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001628
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001629config ARM64_PSEUDO_NMI
1630 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001631 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001632 help
1633 Adds support for mimicking Non-Maskable Interrupts through the use of
1634 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001635 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001636
1637 This high priority configuration for interrupts needs to be
1638 explicitly enabled by setting the kernel parameter
1639 "irqchip.gicv3_pseudo_nmi" to 1.
1640
1641 If unsure, say N
1642
Julien Thierry48ce8f82019-06-11 10:38:11 +01001643if ARM64_PSEUDO_NMI
1644config ARM64_DEBUG_PRIORITY_MASKING
1645 bool "Debug interrupt priority masking"
1646 help
1647 This adds runtime checks to functions enabling/disabling
1648 interrupts when using priority masking. The additional checks verify
1649 the validity of ICC_PMR_EL1 when calling concerned functions.
1650
1651 If unsure, say N
1652endif
1653
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001654config RELOCATABLE
1655 bool
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001656 select ARCH_HAS_RELR
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001657 help
1658 This builds the kernel as a Position Independent Executable (PIE),
1659 which retains all relocation metadata required to relocate the
1660 kernel binary at runtime to a different virtual address than the
1661 address it was linked at.
1662 Since AArch64 uses the RELA relocation format, this requires a
1663 relocation pass at runtime even if the kernel is loaded at the
1664 same address it was linked at.
1665
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001666config RANDOMIZE_BASE
1667 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001668 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001669 select RELOCATABLE
1670 help
1671 Randomizes the virtual address at which the kernel image is
1672 loaded, as a security feature that deters exploit attempts
1673 relying on knowledge of the location of kernel internals.
1674
1675 It is the bootloader's job to provide entropy, by passing a
1676 random u64 value in /chosen/kaslr-seed at kernel entry.
1677
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001678 When booting via the UEFI stub, it will invoke the firmware's
1679 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1680 to the kernel proper. In addition, it will randomise the physical
1681 location of the kernel Image as well.
1682
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001683 If unsure, say N.
1684
1685config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001686 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001687 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001688 default y
1689 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001690 Randomizes the location of the module region inside a 4 GB window
1691 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001692 to leak information about the location of core kernel data structures
1693 but it does imply that function calls between modules and the core
1694 kernel will need to be resolved via veneers in the module PLT.
1695
1696 When this option is not set, the module region will be randomized over
1697 a limited range that contains the [_stext, _etext] interval of the
1698 core kernel, so branch relocations are always in range.
1699
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001700config CC_HAVE_STACKPROTECTOR_SYSREG
1701 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1702
1703config STACKPROTECTOR_PER_TASK
1704 def_bool y
1705 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1706
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001707endmenu
1708
1709menu "Boot options"
1710
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001711config ARM64_ACPI_PARKING_PROTOCOL
1712 bool "Enable support for the ARM64 ACPI parking protocol"
1713 depends on ACPI
1714 help
1715 Enable support for the ARM64 ACPI parking protocol. If disabled
1716 the kernel will not allow booting through the ARM64 ACPI parking
1717 protocol even if the corresponding data is present in the ACPI
1718 MADT table.
1719
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001720config CMDLINE
1721 string "Default kernel command string"
1722 default ""
1723 help
1724 Provide a set of default command-line options at build time by
1725 entering them here. As a minimum, you should specify the the
1726 root device (e.g. root=/dev/nfs).
1727
1728config CMDLINE_FORCE
1729 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001730 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001731 help
1732 Always use the default kernel command string, even if the boot
1733 loader passes other arguments to the kernel.
1734 This is useful if you cannot or don't want to change the
1735 command-line options your boot loader passes to the kernel.
1736
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001737config EFI_STUB
1738 bool
1739
Mark Salterf84d0272014-04-15 21:59:30 -04001740config EFI
1741 bool "UEFI runtime support"
1742 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001743 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001744 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001745 select LIBFDT
1746 select UCS2_STRING
1747 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001748 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001749 select EFI_STUB
1750 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001751 default y
1752 help
1753 This option provides support for runtime services provided
1754 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001755 clock, and platform reset). A UEFI stub is also provided to
1756 allow the kernel to be booted as an EFI application. This
1757 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001758
Yi Lid1ae8c02014-10-04 23:46:43 +08001759config DMI
1760 bool "Enable support for SMBIOS (DMI) tables"
1761 depends on EFI
1762 default y
1763 help
1764 This enables SMBIOS/DMI feature for systems.
1765
1766 This option is only useful on systems that have UEFI firmware.
1767 However, even with this option, the resultant kernel should
1768 continue to boot on existing non-UEFI platforms.
1769
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001770endmenu
1771
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001772config SYSVIPC_COMPAT
1773 def_bool y
1774 depends on COMPAT && SYSVIPC
1775
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001776config ARCH_ENABLE_HUGEPAGE_MIGRATION
1777 def_bool y
1778 depends on HUGETLB_PAGE && MIGRATION
1779
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001780menu "Power management options"
1781
1782source "kernel/power/Kconfig"
1783
James Morse82869ac2016-04-27 17:47:12 +01001784config ARCH_HIBERNATION_POSSIBLE
1785 def_bool y
1786 depends on CPU_PM
1787
1788config ARCH_HIBERNATION_HEADER
1789 def_bool y
1790 depends on HIBERNATION
1791
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001792config ARCH_SUSPEND_POSSIBLE
1793 def_bool y
1794
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001795endmenu
1796
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001797menu "CPU Power Management"
1798
1799source "drivers/cpuidle/Kconfig"
1800
Rob Herring52e7e812014-02-24 11:27:57 +09001801source "drivers/cpufreq/Kconfig"
1802
1803endmenu
1804
Mark Salterf84d0272014-04-15 21:59:30 -04001805source "drivers/firmware/Kconfig"
1806
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001807source "drivers/acpi/Kconfig"
1808
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001809source "arch/arm64/kvm/Kconfig"
1810
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001811if CRYPTO
1812source "arch/arm64/crypto/Kconfig"
1813endif