blob: d0fdbe5fb32f0970e41a551e393ceb3ac4747a9d [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080014 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070015 select ARCH_HAS_DEBUG_VM_PGTABLE
Dan Williams21266be2015-11-19 18:19:29 -080016 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010017 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030018 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010019 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070020 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080021 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070022 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020023 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070024 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050025 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020026 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070027 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070028 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050029 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010030 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010031 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080032 select ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020034 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
35 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010036 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010037 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010038 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000039 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070040 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020041 select ARCH_INLINE_READ_LOCK if !PREEMPTION
42 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
43 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
44 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
45 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
46 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
47 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
48 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
49 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
50 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
51 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
52 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
53 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
54 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
55 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
56 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
57 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
58 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
59 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
60 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
61 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
62 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
63 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
64 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
65 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
66 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070067 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010068 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000069 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010070 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000071 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010072 select ARCH_USE_SYM_ANNOTATIONS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010073 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070074 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Peter Zijlstra4badad32014-06-06 19:53:16 +020075 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010076 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070077 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070078 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010079 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070080 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000081 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070082 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080083 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000084 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000085 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000086 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010087 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050088 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010089 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050090 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010091 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080092 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000093 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070094 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000095 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020096 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000097 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010098 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010099 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800100 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700101 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100102 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +0100104 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000105 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500106 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700107 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100108 select GENERIC_IDLE_POLL_SETUP
Marc Zyngierd3afc7f2020-04-25 15:03:47 +0100109 select GENERIC_IRQ_IPI
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700110 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select GENERIC_IRQ_PROBE
112 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100113 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100114 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800115 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700116 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000118 select GENERIC_STRNCPY_FROM_USER
119 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100121 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700122 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100123 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100125 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800126 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100127 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100128 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100129 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530130 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100131 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800132 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700133 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800134 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800135 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000136 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800137 select HAVE_ARCH_MMAP_RND_BITS
138 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700139 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000140 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700141 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700142 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100143 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700144 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100145 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700146 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900147 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200148 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100149 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100150 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100151 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700152 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700153 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700154 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000155 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100156 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100157 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
158 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000159 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700160 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100161 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900162 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800163 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900164 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200165 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100166 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000167 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700168 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000169 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100171 select HAVE_PERF_REGS
172 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400173 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900174 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000175 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800176 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100177 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900178 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100179 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400180 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900181 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100182 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100183 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100184 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200185 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100186 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200187 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200188 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100189 select OF
190 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100191 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000192 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100193 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000194 select POWER_RESET
195 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200197 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700198 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000199 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100200 help
201 ARM 64-bit (AArch64) Linux support.
202
203config 64BIT
204 def_bool y
205
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100206config MMU
207 def_bool y
208
Mark Rutland030c4d22016-05-31 15:57:59 +0100209config ARM64_PAGE_SHIFT
210 int
211 default 16 if ARM64_64K_PAGES
212 default 14 if ARM64_16K_PAGES
213 default 12
214
215config ARM64_CONT_SHIFT
216 int
217 default 5 if ARM64_64K_PAGES
218 default 7 if ARM64_16K_PAGES
219 default 4
220
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800221config ARCH_MMAP_RND_BITS_MIN
222 default 14 if ARM64_64K_PAGES
223 default 16 if ARM64_16K_PAGES
224 default 18
225
226# max bits determined by the following formula:
227# VA_BITS - PAGE_SHIFT - 3
228config ARCH_MMAP_RND_BITS_MAX
229 default 19 if ARM64_VA_BITS=36
230 default 24 if ARM64_VA_BITS=39
231 default 27 if ARM64_VA_BITS=42
232 default 30 if ARM64_VA_BITS=47
233 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
234 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
235 default 33 if ARM64_VA_BITS=48
236 default 14 if ARM64_64K_PAGES
237 default 16 if ARM64_16K_PAGES
238 default 18
239
240config ARCH_MMAP_RND_COMPAT_BITS_MIN
241 default 7 if ARM64_64K_PAGES
242 default 9 if ARM64_16K_PAGES
243 default 11
244
245config ARCH_MMAP_RND_COMPAT_BITS_MAX
246 default 16
247
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700248config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100249 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100250
251config STACKTRACE_SUPPORT
252 def_bool y
253
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100254config ILLEGAL_POINTER_VALUE
255 hex
256 default 0xdead000000000000
257
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100258config LOCKDEP_SUPPORT
259 def_bool y
260
261config TRACE_IRQFLAGS_SUPPORT
262 def_bool y
263
Dave P Martin9fb74102015-07-24 16:37:48 +0100264config GENERIC_BUG
265 def_bool y
266 depends on BUG
267
268config GENERIC_BUG_RELATIVE_POINTERS
269 def_bool y
270 depends on GENERIC_BUG
271
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100272config GENERIC_HWEIGHT
273 def_bool y
274
275config GENERIC_CSUM
276 def_bool y
277
278config GENERIC_CALIBRATE_DELAY
279 def_bool y
280
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200281config ZONE_DMA
282 bool "Support DMA zone" if EXPERT
283 default y
284
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100285config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800286 bool "Support DMA32 zone" if EXPERT
287 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100288
Robin Murphy4ab21502018-12-11 18:48:48 +0000289config ARCH_ENABLE_MEMORY_HOTPLUG
290 def_bool y
291
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530292config ARCH_ENABLE_MEMORY_HOTREMOVE
293 def_bool y
294
Will Deacon4b3dc962015-05-29 18:28:44 +0100295config SMP
296 def_bool y
297
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100298config KERNEL_MODE_NEON
299 def_bool y
300
Rob Herring92cc15f2014-04-18 17:19:59 -0500301config FIX_EARLYCON_MEM
302 def_bool y
303
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700304config PGTABLE_LEVELS
305 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100306 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700307 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100308 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700309 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100310 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
311 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700312
Pratyush Anand9842cea2016-11-02 14:40:46 +0530313config ARCH_SUPPORTS_UPROBES
314 def_bool y
315
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200316config ARCH_PROC_KCORE_TEXT
317 def_bool y
318
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000319config BROKEN_GAS_INST
320 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
321
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100322config KASAN_SHADOW_OFFSET
323 hex
324 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100325 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100326 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
327 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
328 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
329 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100330 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100331 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
332 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
333 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
334 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
335 default 0xffffffffffffffff
336
Olof Johansson6a377492015-07-20 12:09:16 -0700337source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100338
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100339menu "Kernel Features"
340
Andre Przywarac0a01b82014-11-14 15:54:12 +0000341menu "ARM errata workarounds via the alternatives framework"
342
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000343config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100344 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000345
Andre Przywarac0a01b82014-11-14 15:54:12 +0000346config ARM64_ERRATUM_826319
347 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
348 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000349 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000350 help
351 This option adds an alternative code sequence to work around ARM
352 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
353 AXI master interface and an L2 cache.
354
355 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
356 and is unable to accept a certain write via this interface, it will
357 not progress on read data presented on the read data channel and the
358 system can deadlock.
359
360 The workaround promotes data cache clean instructions to
361 data cache clean-and-invalidate.
362 Please note that this does not necessarily enable the workaround,
363 as it depends on the alternative framework, which will only patch
364 the kernel if an affected CPU is detected.
365
366 If unsure, say Y.
367
368config ARM64_ERRATUM_827319
369 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
370 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000371 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000372 help
373 This option adds an alternative code sequence to work around ARM
374 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
375 master interface and an L2 cache.
376
377 Under certain conditions this erratum can cause a clean line eviction
378 to occur at the same time as another transaction to the same address
379 on the AMBA 5 CHI interface, which can cause data corruption if the
380 interconnect reorders the two transactions.
381
382 The workaround promotes data cache clean instructions to
383 data cache clean-and-invalidate.
384 Please note that this does not necessarily enable the workaround,
385 as it depends on the alternative framework, which will only patch
386 the kernel if an affected CPU is detected.
387
388 If unsure, say Y.
389
390config ARM64_ERRATUM_824069
391 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
392 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000393 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000394 help
395 This option adds an alternative code sequence to work around ARM
396 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
397 to a coherent interconnect.
398
399 If a Cortex-A53 processor is executing a store or prefetch for
400 write instruction at the same time as a processor in another
401 cluster is executing a cache maintenance operation to the same
402 address, then this erratum might cause a clean cache line to be
403 incorrectly marked as dirty.
404
405 The workaround promotes data cache clean instructions to
406 data cache clean-and-invalidate.
407 Please note that this option does not necessarily enable the
408 workaround, as it depends on the alternative framework, which will
409 only patch the kernel if an affected CPU is detected.
410
411 If unsure, say Y.
412
413config ARM64_ERRATUM_819472
414 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
415 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000416 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000417 help
418 This option adds an alternative code sequence to work around ARM
419 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
420 present when it is connected to a coherent interconnect.
421
422 If the processor is executing a load and store exclusive sequence at
423 the same time as a processor in another cluster is executing a cache
424 maintenance operation to the same address, then this erratum might
425 cause data corruption.
426
427 The workaround promotes data cache clean instructions to
428 data cache clean-and-invalidate.
429 Please note that this does not necessarily enable the workaround,
430 as it depends on the alternative framework, which will only patch
431 the kernel if an affected CPU is detected.
432
433 If unsure, say Y.
434
435config ARM64_ERRATUM_832075
436 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
437 default y
438 help
439 This option adds an alternative code sequence to work around ARM
440 erratum 832075 on Cortex-A57 parts up to r1p2.
441
442 Affected Cortex-A57 parts might deadlock when exclusive load/store
443 instructions to Write-Back memory are mixed with Device loads.
444
445 The workaround is to promote device loads to use Load-Acquire
446 semantics.
447 Please note that this does not necessarily enable the workaround,
448 as it depends on the alternative framework, which will only patch
449 the kernel if an affected CPU is detected.
450
451 If unsure, say Y.
452
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000453config ARM64_ERRATUM_834220
454 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
455 depends on KVM
456 default y
457 help
458 This option adds an alternative code sequence to work around ARM
459 erratum 834220 on Cortex-A57 parts up to r1p2.
460
461 Affected Cortex-A57 parts might report a Stage 2 translation
462 fault as the result of a Stage 1 fault for load crossing a
463 page boundary when there is a permission or device memory
464 alignment fault at Stage 1 and a translation fault at Stage 2.
465
466 The workaround is to verify that the Stage 1 translation
467 doesn't generate a fault before handling the Stage 2 fault.
468 Please note that this does not necessarily enable the workaround,
469 as it depends on the alternative framework, which will only patch
470 the kernel if an affected CPU is detected.
471
472 If unsure, say Y.
473
Will Deacon905e8c52015-03-23 19:07:02 +0000474config ARM64_ERRATUM_845719
475 bool "Cortex-A53: 845719: a load might read incorrect data"
476 depends on COMPAT
477 default y
478 help
479 This option adds an alternative code sequence to work around ARM
480 erratum 845719 on Cortex-A53 parts up to r0p4.
481
482 When running a compat (AArch32) userspace on an affected Cortex-A53
483 part, a load at EL0 from a virtual address that matches the bottom 32
484 bits of the virtual address used by a recent load at (AArch64) EL1
485 might return incorrect data.
486
487 The workaround is to write the contextidr_el1 register on exception
488 return to a 32-bit task.
489 Please note that this does not necessarily enable the workaround,
490 as it depends on the alternative framework, which will only patch
491 the kernel if an affected CPU is detected.
492
493 If unsure, say Y.
494
Will Deacondf057cc2015-03-17 12:15:02 +0000495config ARM64_ERRATUM_843419
496 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000497 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000498 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000499 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100500 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000501 enables PLT support to replace certain ADRP instructions, which can
502 cause subsequent memory accesses to use an incorrect address on
503 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000504
505 If unsure, say Y.
506
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100507config ARM64_ERRATUM_1024718
508 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
509 default y
510 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100511 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100512
513 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
514 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100515 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100516 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100517 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100518
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100519 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100520
Marc Zyngiera5325082019-05-23 11:24:50 +0100521config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100522 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100523 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100524 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100525 help
Will Deacon24cf2622019-05-01 15:45:36 +0100526 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100527 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100528
Marc Zyngiera5325082019-05-23 11:24:50 +0100529 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100530 cause register corruption when accessing the timer registers
531 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100532
533 If unsure, say Y.
534
Andrew Scull02ab1f52020-05-04 10:48:58 +0100535config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000536 bool
537
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000538config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100539 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000540 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100541 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000542 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100543 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000544
545 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
546 corrupted TLBs by speculating an AT instruction during a guest
547 context switch.
548
549 If unsure, say Y.
550
Andrew Scull02ab1f52020-05-04 10:48:58 +0100551config ARM64_ERRATUM_1319367
552 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000553 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100554 select ARM64_WORKAROUND_SPECULATIVE_AT
555 help
556 This option adds work arounds for ARM Cortex-A57 erratum 1319537
557 and A72 erratum 1319367
558
559 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
560 speculating an AT instruction during a guest context switch.
561
562 If unsure, say Y.
563
564config ARM64_ERRATUM_1530923
565 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
566 default y
567 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000568 help
569 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
570
571 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
572 corrupted TLBs by speculating an AT instruction during a guest
573 context switch.
574
575 If unsure, say Y.
576
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200577config ARM64_WORKAROUND_REPEAT_TLBI
578 bool
579
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000580config ARM64_ERRATUM_1286807
581 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
582 default y
583 select ARM64_WORKAROUND_REPEAT_TLBI
584 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100585 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000586
587 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
588 address for a cacheable mapping of a location is being
589 accessed by a core while another core is remapping the virtual
590 address to a new physical page using the recommended
591 break-before-make sequence, then under very rare circumstances
592 TLBI+DSB completes before a read using the translation being
593 invalidated has been observed by other observers. The
594 workaround repeats the TLBI+DSB operation.
595
Will Deacon969f5ea2019-04-29 13:03:57 +0100596config ARM64_ERRATUM_1463225
597 bool "Cortex-A76: Software Step might prevent interrupt recognition"
598 default y
599 help
600 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
601
602 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
603 of a system call instruction (SVC) can prevent recognition of
604 subsequent interrupts when software stepping is disabled in the
605 exception handler of the system call and either kernel debugging
606 is enabled or VHE is in use.
607
608 Work around the erratum by triggering a dummy step exception
609 when handling a system call from a task that is being stepped
610 in a VHE configuration of the kernel.
611
612 If unsure, say Y.
613
James Morse05460842019-10-17 18:42:58 +0100614config ARM64_ERRATUM_1542419
615 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
616 default y
617 help
618 This option adds a workaround for ARM Neoverse-N1 erratum
619 1542419.
620
621 Affected Neoverse-N1 cores could execute a stale instruction when
622 modified by another CPU. The workaround depends on a firmware
623 counterpart.
624
625 Workaround the issue by hiding the DIC feature from EL0. This
626 forces user-space to perform cache maintenance.
627
628 If unsure, say Y.
629
Robert Richter94100972015-09-21 22:58:38 +0200630config CAVIUM_ERRATUM_22375
631 bool "Cavium erratum 22375, 24313"
632 default y
633 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100634 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200635
636 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100637 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200638
639 erratum 22375: only alloc 8MB table size
640 erratum 24313: ignore memory access type
641
642 The fixes are in ITS initialization and basically ignore memory access
643 type and table size provided by the TYPER and BASER registers.
644
645 If unsure, say Y.
646
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200647config CAVIUM_ERRATUM_23144
648 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
649 depends on NUMA
650 default y
651 help
652 ITS SYNC command hang for cross node io and collections/cpu mapping.
653
654 If unsure, say Y.
655
Robert Richter6d4e11c2015-09-21 22:58:35 +0200656config CAVIUM_ERRATUM_23154
657 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
658 default y
659 help
660 The gicv3 of ThunderX requires a modified version for
661 reading the IAR status to ensure data synchronization
662 (access to icc_iar1_el1 is not sync'ed before and after).
663
664 If unsure, say Y.
665
Andrew Pinski104a0c02016-02-24 17:44:57 -0800666config CAVIUM_ERRATUM_27456
667 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
668 default y
669 help
670 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
671 instructions may cause the icache to become corrupted if it
672 contains data for a non-current ASID. The fix is to
673 invalidate the icache when changing the mm context.
674
675 If unsure, say Y.
676
David Daney690a3412017-06-09 12:49:48 +0100677config CAVIUM_ERRATUM_30115
678 bool "Cavium erratum 30115: Guest may disable interrupts in host"
679 default y
680 help
681 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
682 1.2, and T83 Pass 1.0, KVM guest execution may disable
683 interrupts in host. Trapping both GICv3 group-0 and group-1
684 accesses sidesteps the issue.
685
686 If unsure, say Y.
687
Marc Zyngier603afdc2019-09-13 10:57:50 +0100688config CAVIUM_TX2_ERRATUM_219
689 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
690 default y
691 help
692 On Cavium ThunderX2, a load, store or prefetch instruction between a
693 TTBR update and the corresponding context synchronizing operation can
694 cause a spurious Data Abort to be delivered to any hardware thread in
695 the CPU core.
696
697 Work around the issue by avoiding the problematic code sequence and
698 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
699 trap handler performs the corresponding register access, skips the
700 instruction and ensures context synchronization by virtue of the
701 exception return.
702
703 If unsure, say Y.
704
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200705config FUJITSU_ERRATUM_010001
706 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
707 default y
708 help
709 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
710 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
711 accesses may cause undefined fault (Data abort, DFSC=0b111111).
712 This fault occurs under a specific hardware condition when a
713 load/store instruction performs an address translation using:
714 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
715 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
716 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
717 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
718
719 The workaround is to ensure these bits are clear in TCR_ELx.
720 The workaround only affects the Fujitsu-A64FX.
721
722 If unsure, say Y.
723
724config HISILICON_ERRATUM_161600802
725 bool "Hip07 161600802: Erroneous redistributor VLPI base"
726 default y
727 help
728 The HiSilicon Hip07 SoC uses the wrong redistributor base
729 when issued ITS commands such as VMOVP and VMAPP, and requires
730 a 128kB offset to be applied to the target address in this commands.
731
732 If unsure, say Y.
733
Christopher Covington38fd94b2017-02-08 15:08:37 -0500734config QCOM_FALKOR_ERRATUM_1003
735 bool "Falkor E1003: Incorrect translation due to ASID change"
736 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500737 help
738 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000739 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
740 in TTBR1_EL1, this situation only occurs in the entry trampoline and
741 then only for entries in the walk cache, since the leaf translation
742 is unchanged. Work around the erratum by invalidating the walk cache
743 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500744
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500745config QCOM_FALKOR_ERRATUM_1009
746 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
747 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000748 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500749 help
750 On Falkor v1, the CPU may prematurely complete a DSB following a
751 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
752 one more time to fix the issue.
753
754 If unsure, say Y.
755
Shanker Donthineni90922a22017-03-07 08:20:38 -0600756config QCOM_QDF2400_ERRATUM_0065
757 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
758 default y
759 help
760 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
761 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
762 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
763
764 If unsure, say Y.
765
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600766config QCOM_FALKOR_ERRATUM_E1041
767 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
768 default y
769 help
770 Falkor CPU may speculatively fetch instructions from an improper
771 memory location when MMU translation is changed from SCTLR_ELn[M]=1
772 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
773
774 If unsure, say Y.
775
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200776config SOCIONEXT_SYNQUACER_PREITS
777 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000778 default y
779 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200780 Socionext Synquacer SoCs implement a separate h/w block to generate
781 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000782
783 If unsure, say Y.
784
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100785endmenu
786
787
788choice
789 prompt "Page size"
790 default ARM64_4K_PAGES
791 help
792 Page size (translation granule) configuration.
793
794config ARM64_4K_PAGES
795 bool "4KB"
796 help
797 This feature enables 4KB pages support.
798
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100799config ARM64_16K_PAGES
800 bool "16KB"
801 help
802 The system will use 16KB pages support. AArch32 emulation
803 requires applications compiled with 16K (or a multiple of 16K)
804 aligned segments.
805
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100806config ARM64_64K_PAGES
807 bool "64KB"
808 help
809 This feature enables 64KB pages support (4KB by default)
810 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100811 look-up. AArch32 emulation requires applications compiled
812 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100813
814endchoice
815
816choice
817 prompt "Virtual address space size"
818 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100819 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100820 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
821 help
822 Allows choosing one of multiple possible virtual address
823 space sizes. The level of translation table is determined by
824 a combination of page size and virtual address space size.
825
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100826config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100827 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100828 depends on ARM64_16K_PAGES
829
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100830config ARM64_VA_BITS_39
831 bool "39-bit"
832 depends on ARM64_4K_PAGES
833
834config ARM64_VA_BITS_42
835 bool "42-bit"
836 depends on ARM64_64K_PAGES
837
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100838config ARM64_VA_BITS_47
839 bool "47-bit"
840 depends on ARM64_16K_PAGES
841
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100842config ARM64_VA_BITS_48
843 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100844
Steve Capperb6d00d42019-08-07 16:55:22 +0100845config ARM64_VA_BITS_52
846 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000847 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
848 help
849 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100850 requested via a hint to mmap(). The kernel will also use 52-bit
851 virtual addresses for its own mappings (provided HW support for
852 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000853
854 NOTE: Enabling 52-bit virtual addressing in conjunction with
855 ARMv8.3 Pointer Authentication will result in the PAC being
856 reduced from 7 bits to 3 bits, which may have a significant
857 impact on its susceptibility to brute-force attacks.
858
859 If unsure, select 48-bit virtual addressing instead.
860
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100861endchoice
862
Will Deacon68d23da2018-12-10 14:15:15 +0000863config ARM64_FORCE_52BIT
864 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100865 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000866 help
867 For systems with 52-bit userspace VAs enabled, the kernel will attempt
868 to maintain compatibility with older software by providing 48-bit VAs
869 unless a hint is supplied to mmap.
870
871 This configuration option disables the 48-bit compatibility logic, and
872 forces all userspace addresses to be 52-bit on HW that supports it. One
873 should only enable this configuration option for stress testing userspace
874 memory management code. If unsure say N here.
875
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100876config ARM64_VA_BITS
877 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100878 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100879 default 39 if ARM64_VA_BITS_39
880 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100881 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100882 default 48 if ARM64_VA_BITS_48
883 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100884
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000885choice
886 prompt "Physical address space size"
887 default ARM64_PA_BITS_48
888 help
889 Choose the maximum physical address range that the kernel will
890 support.
891
892config ARM64_PA_BITS_48
893 bool "48-bit"
894
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000895config ARM64_PA_BITS_52
896 bool "52-bit (ARMv8.2)"
897 depends on ARM64_64K_PAGES
898 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
899 help
900 Enable support for a 52-bit physical address space, introduced as
901 part of the ARMv8.2-LPA extension.
902
903 With this enabled, the kernel will also continue to work on CPUs that
904 do not support ARMv8.2-LPA, but with some added memory overhead (and
905 minor performance overhead).
906
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000907endchoice
908
909config ARM64_PA_BITS
910 int
911 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000912 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000913
Anders Roxelld8e85e12019-11-13 10:26:52 +0100914choice
915 prompt "Endianness"
916 default CPU_LITTLE_ENDIAN
917 help
918 Select the endianness of data accesses performed by the CPU. Userspace
919 applications will need to be compiled and linked for the endianness
920 that is selected here.
921
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100922config CPU_BIG_ENDIAN
923 bool "Build big-endian kernel"
924 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100925 Say Y if you plan on running a kernel with a big-endian userspace.
926
927config CPU_LITTLE_ENDIAN
928 bool "Build little-endian kernel"
929 help
930 Say Y if you plan on running a kernel with a little-endian userspace.
931 This is usually the case for distributions targeting arm64.
932
933endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100934
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100935config SCHED_MC
936 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100937 help
938 Multi-core scheduler support improves the CPU scheduler's decision
939 making when dealing with multi-core CPU chips at a cost of slightly
940 increased overhead in some places. If unsure say N here.
941
942config SCHED_SMT
943 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100944 help
945 Improves the CPU scheduler's decision making when dealing with
946 MultiThreading at a cost of slightly increased overhead in some
947 places. If unsure say N here.
948
949config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000950 int "Maximum number of CPUs (2-4096)"
951 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000952 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100953
954config HOTPLUG_CPU
955 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800956 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100957 help
958 Say Y here to experiment with turning CPUs off and on. CPUs
959 can be controlled through /sys/devices/system/cpu.
960
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700961# Common NUMA Features
962config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800963 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800964 select ACPI_NUMA if ACPI
965 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700966 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800967 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700968
969 The kernel will try to allocate memory used by a CPU on the
970 local memory of the CPU and add some more
971 NUMA awareness to the kernel.
972
973config NODES_SHIFT
974 int "Maximum NUMA Nodes (as a power of 2)"
975 range 1 10
976 default "2"
977 depends on NEED_MULTIPLE_NODES
978 help
979 Specify the maximum number of NUMA Nodes available on the target
980 system. Increases memory reserved to accommodate various tables.
981
982config USE_PERCPU_NUMA_NODE_ID
983 def_bool y
984 depends on NUMA
985
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800986config HAVE_SETUP_PER_CPU_AREA
987 def_bool y
988 depends on NUMA
989
990config NEED_PER_CPU_EMBED_FIRST_CHUNK
991 def_bool y
992 depends on NUMA
993
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000994config HOLES_IN_ZONE
995 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000996
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900997source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100998
Laura Abbott83863f22016-02-05 16:24:47 -0800999config ARCH_SUPPORTS_DEBUG_PAGEALLOC
1000 def_bool y
1001
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001002config ARCH_SPARSEMEM_ENABLE
1003 def_bool y
1004 select SPARSEMEM_VMEMMAP_ENABLE
1005
1006config ARCH_SPARSEMEM_DEFAULT
1007 def_bool ARCH_SPARSEMEM_ENABLE
1008
1009config ARCH_SELECT_MEMORY_MODEL
1010 def_bool ARCH_SPARSEMEM_ENABLE
1011
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001012config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001013 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001014
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001015config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001016 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001017
1018config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001019 def_bool y
1020 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001021
Steve Capper084bd292013-04-10 13:48:00 +01001022config SYS_SUPPORTS_HUGETLBFS
1023 def_bool y
1024
Steve Capper084bd292013-04-10 13:48:00 +01001025config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001026
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001027config ARCH_HAS_CACHE_LINE_SIZE
1028 def_bool y
1029
Yu Zhao54c8d912019-03-11 18:57:49 -06001030config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1031 def_bool y if PGTABLE_LEVELS > 2
1032
Sami Tolvanen52875692020-04-27 09:00:16 -07001033# Supported by clang >= 7.0
1034config CC_HAVE_SHADOW_CALL_STACK
1035 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1036
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001037config SECCOMP
1038 bool "Enable seccomp to safely compute untrusted bytecode"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001039 help
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001040 This kernel feature is useful for number crunching applications
1041 that may need to compute untrusted bytecode during their
1042 execution. By using pipes or other transports made available to
1043 the process as file descriptors supporting the read/write
1044 syscalls, it's possible to isolate those applications in
1045 their own address space using seccomp. Once seccomp is
1046 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1047 and the task is only allowed to execute a few safe syscalls
1048 defined by each seccomp mode.
1049
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001050config PARAVIRT
1051 bool "Enable paravirtualization code"
1052 help
1053 This changes the kernel so it can modify itself when it is run
1054 under a hypervisor, potentially improving performance significantly
1055 over full virtualization.
1056
1057config PARAVIRT_TIME_ACCOUNTING
1058 bool "Paravirtual steal time accounting"
1059 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001060 help
1061 Select this option to enable fine granularity task steal time
1062 accounting. Time spent executing other tasks in parallel with
1063 the current vCPU is discounted from the vCPU power. To account for
1064 that, there can be a small performance impact.
1065
1066 If in doubt, say N here.
1067
Geoff Levandd28f6df2016-06-23 17:54:48 +00001068config KEXEC
1069 depends on PM_SLEEP_SMP
1070 select KEXEC_CORE
1071 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001072 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001073 kexec is a system call that implements the ability to shutdown your
1074 current kernel, and to start another kernel. It is like a reboot
1075 but it is independent of the system firmware. And like a reboot
1076 you can start any kernel with it, not just Linux.
1077
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001078config KEXEC_FILE
1079 bool "kexec file based system call"
1080 select KEXEC_CORE
1081 help
1082 This is new version of kexec system call. This system call is
1083 file based and takes file descriptors as system call argument
1084 for kernel and initramfs as opposed to list of segments as
1085 accepted by previous system call.
1086
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001087config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001088 bool "Verify kernel signature during kexec_file_load() syscall"
1089 depends on KEXEC_FILE
1090 help
1091 Select this option to verify a signature with loaded kernel
1092 image. If configured, any attempt of loading a image without
1093 valid signature will fail.
1094
1095 In addition to that option, you need to enable signature
1096 verification for the corresponding kernel image type being
1097 loaded in order for this to work.
1098
1099config KEXEC_IMAGE_VERIFY_SIG
1100 bool "Enable Image signature verification support"
1101 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001102 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001103 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1104 help
1105 Enable Image signature verification support.
1106
1107comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001108 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001109 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1110
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001111config CRASH_DUMP
1112 bool "Build kdump crash kernel"
1113 help
1114 Generate crash dump after being started by kexec. This should
1115 be normally only set in special crash dump kernels which are
1116 loaded in the main kernel with kexec-tools into a specially
1117 reserved region and then later executed after a crash by
1118 kdump/kexec.
1119
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001120 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001121
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001122config XEN_DOM0
1123 def_bool y
1124 depends on XEN
1125
1126config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001127 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001128 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001129 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001130 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001131 help
1132 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1133
Steve Capperd03bb142013-04-25 15:19:21 +01001134config FORCE_MAX_ZONEORDER
1135 int
1136 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001137 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001138 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001139 help
1140 The kernel memory allocator divides physically contiguous memory
1141 blocks into "zones", where each zone is a power of two number of
1142 pages. This option selects the largest power of two that the kernel
1143 keeps in the memory allocator. If you need to allocate very large
1144 blocks of physically contiguous memory, then you may need to
1145 increase this value.
1146
1147 This config option is actually maximum order plus one. For example,
1148 a value of 11 means that the largest free memory block is 2^10 pages.
1149
1150 We make sure that we can allocate upto a HugePage size for each configuration.
1151 Hence we have :
1152 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1153
1154 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1155 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001156
Will Deacon084eb772017-11-14 14:41:01 +00001157config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001158 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001159 default y
1160 help
Will Deacon06170522017-11-14 16:19:39 +00001161 Speculation attacks against some high-performance processors can
1162 be used to bypass MMU permission checks and leak kernel data to
1163 userspace. This can be defended against by unmapping the kernel
1164 when running in userspace, mapping it back in on exception entry
1165 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001166
1167 If unsure, say Y.
1168
Will Deacon0f15adb2018-01-03 11:17:58 +00001169config HARDEN_BRANCH_PREDICTOR
1170 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1171 default y
1172 help
1173 Speculation attacks against some high-performance processors rely on
1174 being able to manipulate the branch predictor for a victim context by
1175 executing aliasing branches in the attacker context. Such attacks
1176 can be partially mitigated against by clearing internal branch
1177 predictor state and limiting the prediction logic in some situations.
1178
1179 This config option will take CPU-specific actions to harden the
1180 branch predictor against aliasing attacks and may rely on specific
1181 instruction sequences or control bits being set by the system
1182 firmware.
1183
1184 If unsure, say Y.
1185
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001186config ARM64_SSBD
1187 bool "Speculative Store Bypass Disable" if EXPERT
1188 default y
1189 help
1190 This enables mitigation of the bypassing of previous stores
1191 by speculative loads.
1192
1193 If unsure, say Y.
1194
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001195config RODATA_FULL_DEFAULT_ENABLED
1196 bool "Apply r/o permissions of VM areas also to their linear aliases"
1197 default y
1198 help
1199 Apply read-only attributes of VM areas to the linear alias of
1200 the backing pages as well. This prevents code or read-only data
1201 from being modified (inadvertently or intentionally) via another
1202 mapping of the same memory page. This additional enhancement can
1203 be turned off at runtime by passing rodata=[off|on] (and turned on
1204 with rodata=full if this option is set to 'n')
1205
1206 This requires the linear region to be mapped down to pages,
1207 which may adversely affect performance in some cases.
1208
Will Deacondd523792019-04-23 14:37:24 +01001209config ARM64_SW_TTBR0_PAN
1210 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1211 help
1212 Enabling this option prevents the kernel from accessing
1213 user-space memory directly by pointing TTBR0_EL1 to a reserved
1214 zeroed area and reserved ASID. The user access routines
1215 restore the valid TTBR0_EL1 temporarily.
1216
Catalin Marinas63f0c602019-07-23 19:58:39 +02001217config ARM64_TAGGED_ADDR_ABI
1218 bool "Enable the tagged user addresses syscall ABI"
1219 default y
1220 help
1221 When this option is enabled, user applications can opt in to a
1222 relaxed ABI via prctl() allowing tagged addresses to be passed
1223 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001224 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001225
Will Deacondd523792019-04-23 14:37:24 +01001226menuconfig COMPAT
1227 bool "Kernel support for 32-bit EL0"
1228 depends on ARM64_4K_PAGES || EXPERT
1229 select COMPAT_BINFMT_ELF if BINFMT_ELF
1230 select HAVE_UID16
1231 select OLD_SIGSUSPEND3
1232 select COMPAT_OLD_SIGACTION
1233 help
1234 This option enables support for a 32-bit EL0 running under a 64-bit
1235 kernel at EL1. AArch32-specific components such as system calls,
1236 the user helper functions, VFP support and the ptrace interface are
1237 handled appropriately by the kernel.
1238
1239 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1240 that you will only be able to execute AArch32 binaries that were compiled
1241 with page size aligned segments.
1242
1243 If you want to execute 32-bit userspace applications, say Y.
1244
1245if COMPAT
1246
1247config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001248 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001249 default y
1250 help
1251 Warning: disabling this option may break 32-bit user programs.
1252
1253 Provide kuser helpers to compat tasks. The kernel provides
1254 helper code to userspace in read only form at a fixed location
1255 to allow userspace to be independent of the CPU type fitted to
1256 the system. This permits binaries to be run on ARMv4 through
1257 to ARMv8 without modification.
1258
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001259 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001260
1261 However, the fixed address nature of these helpers can be used
1262 by ROP (return orientated programming) authors when creating
1263 exploits.
1264
1265 If all of the binaries and libraries which run on your platform
1266 are built specifically for your platform, and make no use of
1267 these helpers, then you can turn this option off to hinder
1268 such exploits. However, in that case, if a binary or library
1269 relying on those helpers is run, it will not function correctly.
1270
1271 Say N here only if you are absolutely certain that you do not
1272 need these helpers; otherwise, the safe option is to say Y.
1273
Will Deacon7c4791c2019-10-07 13:03:12 +01001274config COMPAT_VDSO
1275 bool "Enable vDSO for 32-bit applications"
1276 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1277 select GENERIC_COMPAT_VDSO
1278 default y
1279 help
1280 Place in the process address space of 32-bit applications an
1281 ELF shared object providing fast implementations of gettimeofday
1282 and clock_gettime.
1283
1284 You must have a 32-bit build of glibc 2.22 or later for programs
1285 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001286
Nick Desaulniers625412c2020-06-08 13:57:08 -07001287config THUMB2_COMPAT_VDSO
1288 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1289 depends on COMPAT_VDSO
1290 default y
1291 help
1292 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1293 otherwise with '-marm'.
1294
Will Deacon1b907f42014-11-20 16:51:10 +00001295menuconfig ARMV8_DEPRECATED
1296 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001297 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001298 help
1299 Legacy software support may require certain instructions
1300 that have been deprecated or obsoleted in the architecture.
1301
1302 Enable this config to enable selective emulation of these
1303 features.
1304
1305 If unsure, say Y
1306
1307if ARMV8_DEPRECATED
1308
1309config SWP_EMULATION
1310 bool "Emulate SWP/SWPB instructions"
1311 help
1312 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1313 they are always undefined. Say Y here to enable software
1314 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001315 This feature can be controlled at runtime with the abi.swp
1316 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001317
1318 In some older versions of glibc [<=2.8] SWP is used during futex
1319 trylock() operations with the assumption that the code will not
1320 be preempted. This invalid assumption may be more likely to fail
1321 with SWP emulation enabled, leading to deadlock of the user
1322 application.
1323
1324 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1325 on an external transaction monitoring block called a global
1326 monitor to maintain update atomicity. If your system does not
1327 implement a global monitor, this option can cause programs that
1328 perform SWP operations to uncached memory to deadlock.
1329
1330 If unsure, say Y
1331
1332config CP15_BARRIER_EMULATION
1333 bool "Emulate CP15 Barrier instructions"
1334 help
1335 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1336 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1337 strongly recommended to use the ISB, DSB, and DMB
1338 instructions instead.
1339
1340 Say Y here to enable software emulation of these
1341 instructions for AArch32 userspace code. When this option is
1342 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001343 identify software that needs updating. This feature can be
1344 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001345
1346 If unsure, say Y
1347
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001348config SETEND_EMULATION
1349 bool "Emulate SETEND instruction"
1350 help
1351 The SETEND instruction alters the data-endianness of the
1352 AArch32 EL0, and is deprecated in ARMv8.
1353
1354 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001355 for AArch32 userspace code. This feature can be controlled
1356 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001357
1358 Note: All the cpus on the system must have mixed endian support at EL0
1359 for this feature to be enabled. If a new CPU - which doesn't support mixed
1360 endian - is hotplugged in after this feature has been enabled, there could
1361 be unexpected results in the applications.
1362
1363 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001364endif
1365
Will Deacondd523792019-04-23 14:37:24 +01001366endif
Catalin Marinasba428222016-07-01 18:25:31 +01001367
Will Deacon0e4a0702015-07-27 15:54:13 +01001368menu "ARMv8.1 architectural features"
1369
1370config ARM64_HW_AFDBM
1371 bool "Support for hardware updates of the Access and Dirty page flags"
1372 default y
1373 help
1374 The ARMv8.1 architecture extensions introduce support for
1375 hardware updates of the access and dirty information in page
1376 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1377 capable processors, accesses to pages with PTE_AF cleared will
1378 set this bit instead of raising an access flag fault.
1379 Similarly, writes to read-only pages with the DBM bit set will
1380 clear the read-only bit (AP[2]) instead of raising a
1381 permission fault.
1382
1383 Kernels built with this configuration option enabled continue
1384 to work on pre-ARMv8.1 hardware and the performance impact is
1385 minimal. If unsure, say Y.
1386
1387config ARM64_PAN
1388 bool "Enable support for Privileged Access Never (PAN)"
1389 default y
1390 help
1391 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1392 prevents the kernel or hypervisor from accessing user-space (EL0)
1393 memory directly.
1394
1395 Choosing this option will cause any unprotected (not using
1396 copy_to_user et al) memory access to fail with a permission fault.
1397
1398 The feature is detected at runtime, and will remain as a 'nop'
1399 instruction if the cpu does not implement the feature.
1400
1401config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001402 bool
1403 default ARM64_USE_LSE_ATOMICS
1404 depends on $(as-instr,.arch_extension lse)
1405
1406config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001407 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001408 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001409 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001410 help
1411 As part of the Large System Extensions, ARMv8.1 introduces new
1412 atomic instructions that are designed specifically to scale in
1413 very large systems.
1414
1415 Say Y here to make use of these instructions for the in-kernel
1416 atomic routines. This incurs a small overhead on CPUs that do
1417 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001418 built with binutils >= 2.25 in order for the new instructions
1419 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001420
Marc Zyngier1f364c82014-02-19 09:33:14 +00001421config ARM64_VHE
1422 bool "Enable support for Virtualization Host Extensions (VHE)"
1423 default y
1424 help
1425 Virtualization Host Extensions (VHE) allow the kernel to run
1426 directly at EL2 (instead of EL1) on processors that support
1427 it. This leads to better performance for KVM, as they reduce
1428 the cost of the world switch.
1429
1430 Selecting this option allows the VHE feature to be detected
1431 at runtime, and does not affect processors that do not
1432 implement this feature.
1433
Will Deacon0e4a0702015-07-27 15:54:13 +01001434endmenu
1435
Will Deaconf9933182016-02-26 16:30:14 +00001436menu "ARMv8.2 architectural features"
1437
James Morse57f49592016-02-05 14:58:48 +00001438config ARM64_UAO
1439 bool "Enable support for User Access Override (UAO)"
1440 default y
1441 help
1442 User Access Override (UAO; part of the ARMv8.2 Extensions)
1443 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001444 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001445
1446 This option changes get_user() and friends to use the 'unprivileged'
1447 variant of the load/store instructions. This ensures that user-space
1448 really did have access to the supplied memory. When addr_limit is
1449 set to kernel memory the UAO bit will be set, allowing privileged
1450 access to kernel memory.
1451
1452 Choosing this option will cause copy_to_user() et al to use user-space
1453 memory permissions.
1454
1455 The feature is detected at runtime, the kernel will use the
1456 regular load/store instructions if the cpu does not implement the
1457 feature.
1458
Robin Murphyd50e0712017-07-25 11:55:42 +01001459config ARM64_PMEM
1460 bool "Enable support for persistent memory"
1461 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001462 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001463 help
1464 Say Y to enable support for the persistent memory API based on the
1465 ARMv8.2 DCPoP feature.
1466
1467 The feature is detected at runtime, and the kernel will use DC CVAC
1468 operations if DC CVAP is not supported (following the behaviour of
1469 DC CVAP itself if the system does not define a point of persistence).
1470
Xie XiuQi64c02722018-01-15 19:38:56 +00001471config ARM64_RAS_EXTN
1472 bool "Enable support for RAS CPU Extensions"
1473 default y
1474 help
1475 CPUs that support the Reliability, Availability and Serviceability
1476 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1477 errors, classify them and report them to software.
1478
1479 On CPUs with these extensions system software can use additional
1480 barriers to determine if faults are pending and read the
1481 classification from a new set of registers.
1482
1483 Selecting this feature will allow the kernel to use these barriers
1484 and access the new registers if the system supports the extension.
1485 Platform RAS features may additionally depend on firmware support.
1486
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001487config ARM64_CNP
1488 bool "Enable support for Common Not Private (CNP) translations"
1489 default y
1490 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1491 help
1492 Common Not Private (CNP) allows translation table entries to
1493 be shared between different PEs in the same inner shareable
1494 domain, so the hardware can use this fact to optimise the
1495 caching of such entries in the TLB.
1496
1497 Selecting this option allows the CNP feature to be detected
1498 at runtime, and does not affect PEs that do not implement
1499 this feature.
1500
Will Deaconf9933182016-02-26 16:30:14 +00001501endmenu
1502
Mark Rutland04ca3202018-12-07 18:39:30 +00001503menu "ARMv8.3 architectural features"
1504
1505config ARM64_PTR_AUTH
1506 bool "Enable support for pointer authentication"
1507 default y
Kristina Martsenko74afda42020-03-13 14:35:03 +05301508 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Mark Brown4dc9b282020-06-19 13:35:50 +01001509 # Modern compilers insert a .note.gnu.property section note for PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301510 # which is only understood by binutils starting with version 2.33.1.
Mark Brown4dc9b282020-06-19 13:35:50 +01001511 depends on LD_IS_LLD || LD_VERSION >= 233010000 || (CC_IS_GCC && GCC_VERSION < 90100)
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301512 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301513 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001514 help
1515 Pointer authentication (part of the ARMv8.3 Extensions) provides
1516 instructions for signing and authenticating pointers against secret
1517 keys, which can be used to mitigate Return Oriented Programming (ROP)
1518 and other attacks.
1519
1520 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001521 Choosing this option will cause the kernel to initialise secret keys
1522 for each process at exec() time, with these keys being
1523 context-switched along with the process.
1524
Kristina Martsenko74afda42020-03-13 14:35:03 +05301525 If the compiler supports the -mbranch-protection or
1526 -msign-return-address flag (e.g. GCC 7 or later), then this option
1527 will also cause the kernel itself to be compiled with return address
1528 protection. In this case, and if the target hardware is known to
1529 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1530 disabled with minimal loss of protection.
1531
Mark Rutland04ca3202018-12-07 18:39:30 +00001532 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301533 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001534 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001535
Kristina Martsenko69829342020-03-13 14:34:55 +05301536 If the feature is present on the boot CPU but not on a late CPU, then
1537 the late CPU will be parked. Also, if the boot CPU does not have
1538 address auth and the late CPU has then the late CPU will still boot
1539 but with the feature disabled. On such a system, this option should
1540 not be selected.
1541
Kristina Martsenko74afda42020-03-13 14:35:03 +05301542 This feature works with FUNCTION_GRAPH_TRACER option only if
1543 DYNAMIC_FTRACE_WITH_REGS is enabled.
1544
1545config CC_HAS_BRANCH_PROT_PAC_RET
1546 # GCC 9 or later, clang 8 or later
1547 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1548
1549config CC_HAS_SIGN_RETURN_ADDRESS
1550 # GCC 7, 8
1551 def_bool $(cc-option,-msign-return-address=all)
1552
1553config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001554 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301555
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001556config AS_HAS_CFI_NEGATE_RA_STATE
1557 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1558
Mark Rutland04ca3202018-12-07 18:39:30 +00001559endmenu
1560
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001561menu "ARMv8.4 architectural features"
1562
1563config ARM64_AMU_EXTN
1564 bool "Enable support for the Activity Monitors Unit CPU extension"
1565 default y
1566 help
1567 The activity monitors extension is an optional extension introduced
1568 by the ARMv8.4 CPU architecture. This enables support for version 1
1569 of the activity monitors architecture, AMUv1.
1570
1571 To enable the use of this extension on CPUs that implement it, say Y.
1572
1573 Note that for architectural reasons, firmware _must_ implement AMU
1574 support when running on CPUs that present the activity monitors
1575 extension. The required support is present in:
1576 * Version 1.5 and later of the ARM Trusted Firmware
1577
1578 For kernels that have this configuration enabled but boot with broken
1579 firmware, you may need to say N here until the firmware is fixed.
1580 Otherwise you may experience firmware panics or lockups when
1581 accessing the counter registers. Even if you are not observing these
1582 symptoms, the values returned by the register reads might not
1583 correctly reflect reality. Most commonly, the value read will be 0,
1584 indicating that the counter is not enabled.
1585
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001586config AS_HAS_ARMV8_4
1587 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1588
1589config ARM64_TLB_RANGE
1590 bool "Enable support for tlbi range feature"
1591 default y
1592 depends on AS_HAS_ARMV8_4
1593 help
1594 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1595 range of input addresses.
1596
1597 The feature introduces new assembly instructions, and they were
1598 support when binutils >= 2.30.
1599
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001600endmenu
1601
Mark Brown3e6c69a2019-12-09 18:12:14 +00001602menu "ARMv8.5 architectural features"
1603
Dave Martin383499f2020-03-16 16:50:55 +00001604config ARM64_BTI
1605 bool "Branch Target Identification support"
1606 default y
1607 help
1608 Branch Target Identification (part of the ARMv8.5 Extensions)
1609 provides a mechanism to limit the set of locations to which computed
1610 branch instructions such as BR or BLR can jump.
1611
1612 To make use of BTI on CPUs that support it, say Y.
1613
1614 BTI is intended to provide complementary protection to other control
1615 flow integrity protection mechanisms, such as the Pointer
1616 authentication mechanism provided as part of the ARMv8.3 Extensions.
1617 For this reason, it does not make sense to enable this option without
1618 also enabling support for pointer authentication. Thus, when
1619 enabling this option you should also select ARM64_PTR_AUTH=y.
1620
1621 Userspace binaries must also be specifically compiled to make use of
1622 this mechanism. If you say N here or the hardware does not support
1623 BTI, such binaries can still run, but you get no additional
1624 enforcement of branch destinations.
1625
Mark Brown97fed772020-05-06 20:51:34 +01001626config ARM64_BTI_KERNEL
1627 bool "Use Branch Target Identification for kernel"
1628 default y
1629 depends on ARM64_BTI
1630 depends on ARM64_PTR_AUTH
1631 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001632 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1633 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Will Deaconb9249cb2020-06-16 19:03:49 +01001634 # https://reviews.llvm.org/rGb8ae3fdfa579dbf366b1bb1cbfdbf8c51db7fa55
1635 depends on !CC_IS_CLANG || CLANG_VERSION >= 100001
Mark Brown97fed772020-05-06 20:51:34 +01001636 depends on !(CC_IS_CLANG && GCOV_KERNEL)
1637 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1638 help
1639 Build the kernel with Branch Target Identification annotations
1640 and enable enforcement of this for kernel code. When this option
1641 is enabled and the system supports BTI all kernel code including
1642 modular code must have BTI enabled.
1643
1644config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1645 # GCC 9 or later, clang 8 or later
1646 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1647
Mark Brown3e6c69a2019-12-09 18:12:14 +00001648config ARM64_E0PD
1649 bool "Enable support for E0PD"
1650 default y
1651 help
Will Deacone717d932020-01-22 11:23:54 +00001652 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1653 that EL0 accesses made via TTBR1 always fault in constant time,
1654 providing similar benefits to KASLR as those provided by KPTI, but
1655 with lower overhead and without disrupting legitimate access to
1656 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001657
Will Deacone717d932020-01-22 11:23:54 +00001658 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001659
Richard Henderson1a50ec02020-01-21 12:58:52 +00001660config ARCH_RANDOM
1661 bool "Enable support for random number generation"
1662 default y
1663 help
1664 Random number generation (part of the ARMv8.5 Extensions)
1665 provides a high bandwidth, cryptographically secure
1666 hardware random number generator.
1667
Mark Brown3e6c69a2019-12-09 18:12:14 +00001668endmenu
1669
Dave Martinddd25ad2017-10-31 15:51:02 +00001670config ARM64_SVE
1671 bool "ARM Scalable Vector Extension support"
1672 default y
Dave Martin85acda32018-04-20 16:20:43 +01001673 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001674 help
1675 The Scalable Vector Extension (SVE) is an extension to the AArch64
1676 execution state which complements and extends the SIMD functionality
1677 of the base architecture to support much larger vectors and to enable
1678 additional vectorisation opportunities.
1679
1680 To enable use of this extension on CPUs that implement it, say Y.
1681
Dave Martin06a916f2019-04-18 18:41:38 +01001682 On CPUs that support the SVE2 extensions, this option will enable
1683 those too.
1684
Dave Martin50436942018-03-23 18:08:31 +00001685 Note that for architectural reasons, firmware _must_ implement SVE
1686 support when running on SVE capable hardware. The required support
1687 is present in:
1688
1689 * version 1.5 and later of the ARM Trusted Firmware
1690 * the AArch64 boot wrapper since commit 5e1261e08abf
1691 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1692
1693 For other firmware implementations, consult the firmware documentation
1694 or vendor.
1695
1696 If you need the kernel to boot on SVE-capable hardware with broken
1697 firmware, you may need to say N here until you get your firmware
1698 fixed. Otherwise, you may experience firmware panics or lockups when
1699 booting the kernel. If unsure and you are not observing these
1700 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001701
Dave Martin85acda32018-04-20 16:20:43 +01001702 CPUs that support SVE are architecturally required to support the
1703 Virtualization Host Extensions (VHE), so the kernel makes no
1704 provision for supporting SVE alongside KVM without VHE enabled.
1705 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1706 KVM in the same kernel image.
1707
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001708config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001709 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001710 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001711 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001712 help
1713 Allocate PLTs when loading modules so that jumps and calls whose
1714 targets are too far away for their relative offsets to be encoded
1715 in the instructions themselves can be bounced via veneers in the
1716 module's PLT. This allows modules to be allocated in the generic
1717 vmalloc area after the dedicated module memory area has been
1718 exhausted.
1719
1720 When running with address space randomization (KASLR), the module
1721 region itself may be too far away for ordinary relative jumps and
1722 calls, and so in that case, module PLTs are required and cannot be
1723 disabled.
1724
1725 Specific errata workaround(s) might also force module PLTs to be
1726 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001727
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001728config ARM64_PSEUDO_NMI
1729 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001730 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001731 help
1732 Adds support for mimicking Non-Maskable Interrupts through the use of
1733 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001734 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001735
1736 This high priority configuration for interrupts needs to be
1737 explicitly enabled by setting the kernel parameter
1738 "irqchip.gicv3_pseudo_nmi" to 1.
1739
1740 If unsure, say N
1741
Julien Thierry48ce8f82019-06-11 10:38:11 +01001742if ARM64_PSEUDO_NMI
1743config ARM64_DEBUG_PRIORITY_MASKING
1744 bool "Debug interrupt priority masking"
1745 help
1746 This adds runtime checks to functions enabling/disabling
1747 interrupts when using priority masking. The additional checks verify
1748 the validity of ICC_PMR_EL1 when calling concerned functions.
1749
1750 If unsure, say N
1751endif
1752
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001753config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001754 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001755 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001756 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001757 help
1758 This builds the kernel as a Position Independent Executable (PIE),
1759 which retains all relocation metadata required to relocate the
1760 kernel binary at runtime to a different virtual address than the
1761 address it was linked at.
1762 Since AArch64 uses the RELA relocation format, this requires a
1763 relocation pass at runtime even if the kernel is loaded at the
1764 same address it was linked at.
1765
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001766config RANDOMIZE_BASE
1767 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001768 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001769 select RELOCATABLE
1770 help
1771 Randomizes the virtual address at which the kernel image is
1772 loaded, as a security feature that deters exploit attempts
1773 relying on knowledge of the location of kernel internals.
1774
1775 It is the bootloader's job to provide entropy, by passing a
1776 random u64 value in /chosen/kaslr-seed at kernel entry.
1777
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001778 When booting via the UEFI stub, it will invoke the firmware's
1779 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1780 to the kernel proper. In addition, it will randomise the physical
1781 location of the kernel Image as well.
1782
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001783 If unsure, say N.
1784
1785config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001786 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001787 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001788 default y
1789 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001790 Randomizes the location of the module region inside a 4 GB window
1791 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001792 to leak information about the location of core kernel data structures
1793 but it does imply that function calls between modules and the core
1794 kernel will need to be resolved via veneers in the module PLT.
1795
1796 When this option is not set, the module region will be randomized over
1797 a limited range that contains the [_stext, _etext] interval of the
1798 core kernel, so branch relocations are always in range.
1799
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001800config CC_HAVE_STACKPROTECTOR_SYSREG
1801 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1802
1803config STACKPROTECTOR_PER_TASK
1804 def_bool y
1805 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1806
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001807endmenu
1808
1809menu "Boot options"
1810
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001811config ARM64_ACPI_PARKING_PROTOCOL
1812 bool "Enable support for the ARM64 ACPI parking protocol"
1813 depends on ACPI
1814 help
1815 Enable support for the ARM64 ACPI parking protocol. If disabled
1816 the kernel will not allow booting through the ARM64 ACPI parking
1817 protocol even if the corresponding data is present in the ACPI
1818 MADT table.
1819
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001820config CMDLINE
1821 string "Default kernel command string"
1822 default ""
1823 help
1824 Provide a set of default command-line options at build time by
1825 entering them here. As a minimum, you should specify the the
1826 root device (e.g. root=/dev/nfs).
1827
1828config CMDLINE_FORCE
1829 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001830 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001831 help
1832 Always use the default kernel command string, even if the boot
1833 loader passes other arguments to the kernel.
1834 This is useful if you cannot or don't want to change the
1835 command-line options your boot loader passes to the kernel.
1836
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001837config EFI_STUB
1838 bool
1839
Mark Salterf84d0272014-04-15 21:59:30 -04001840config EFI
1841 bool "UEFI runtime support"
1842 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001843 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001844 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001845 select LIBFDT
1846 select UCS2_STRING
1847 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001848 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001849 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001850 select EFI_GENERIC_STUB
Mark Salterf84d0272014-04-15 21:59:30 -04001851 default y
1852 help
1853 This option provides support for runtime services provided
1854 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001855 clock, and platform reset). A UEFI stub is also provided to
1856 allow the kernel to be booted as an EFI application. This
1857 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001858
Yi Lid1ae8c02014-10-04 23:46:43 +08001859config DMI
1860 bool "Enable support for SMBIOS (DMI) tables"
1861 depends on EFI
1862 default y
1863 help
1864 This enables SMBIOS/DMI feature for systems.
1865
1866 This option is only useful on systems that have UEFI firmware.
1867 However, even with this option, the resultant kernel should
1868 continue to boot on existing non-UEFI platforms.
1869
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001870endmenu
1871
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001872config SYSVIPC_COMPAT
1873 def_bool y
1874 depends on COMPAT && SYSVIPC
1875
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001876config ARCH_ENABLE_HUGEPAGE_MIGRATION
1877 def_bool y
1878 depends on HUGETLB_PAGE && MIGRATION
1879
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001880menu "Power management options"
1881
1882source "kernel/power/Kconfig"
1883
James Morse82869ac2016-04-27 17:47:12 +01001884config ARCH_HIBERNATION_POSSIBLE
1885 def_bool y
1886 depends on CPU_PM
1887
1888config ARCH_HIBERNATION_HEADER
1889 def_bool y
1890 depends on HIBERNATION
1891
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001892config ARCH_SUSPEND_POSSIBLE
1893 def_bool y
1894
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001895endmenu
1896
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001897menu "CPU Power Management"
1898
1899source "drivers/cpuidle/Kconfig"
1900
Rob Herring52e7e812014-02-24 11:27:57 +09001901source "drivers/cpufreq/Kconfig"
1902
1903endmenu
1904
Mark Salterf84d0272014-04-15 21:59:30 -04001905source "drivers/firmware/Kconfig"
1906
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001907source "drivers/acpi/Kconfig"
1908
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001909source "arch/arm64/kvm/Kconfig"
1910
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001911if CRYPTO
1912source "arch/arm64/crypto/Kconfig"
1913endif