blob: 87ec7be25e97df91c59e98dea541505a6494c54a [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00008 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050025 select ARCH_HAS_SETUP_DMA_OPS
Daniel Borkmannd2852a22017-02-21 16:09:33 +010026 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010032 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010033 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070034 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010035 select ARCH_INLINE_READ_LOCK if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
38 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
46 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
50 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000051 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
52 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
56 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
60 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010061 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010062 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000063 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010064 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020065 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090066 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070067 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000068 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000069 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080070 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000071 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000072 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000073 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010074 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050075 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010076 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050077 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010078 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010079 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000080 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070081 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000082 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020083 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000084 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010085 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010086 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080087 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070088 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010089 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010091 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000092 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070093 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010094 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070095 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_IRQ_PROBE
97 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010098 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010099 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700100 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000102 select GENERIC_STRNCPY_FROM_USER
103 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100105 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100107 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800108 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100109 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100110 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100111 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100112 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800113 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700114 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800115 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800116 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000117 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800118 select HAVE_ARCH_MMAP_RND_BITS
119 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700120 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000121 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700122 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700123 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700125 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100126 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700127 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200128 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100129 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100130 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100131 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700132 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700133 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700134 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000135 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100136 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000137 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100138 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900139 select HAVE_FUNCTION_TRACER
140 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200141 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100142 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100143 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000144 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700145 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700146 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000147 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100148 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100149 select HAVE_PERF_REGS
150 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400151 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700152 select HAVE_RCU_TABLE_FREE
Will Deaconace8cb72018-08-23 21:16:50 +0100153 select HAVE_RCU_TABLE_INVALIDATE
Will Deacon409d5db2018-06-20 14:46:50 +0100154 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900155 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100156 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400157 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900158 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100159 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100160 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200161 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100162 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700163 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200164 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200165 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100166 select OF
167 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100168 select OF_RESERVED_MEM
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100169 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000170 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100171 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000172 select POWER_RESET
173 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700174 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100175 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200176 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700177 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000178 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100179 help
180 ARM 64-bit (AArch64) Linux support.
181
182config 64BIT
183 def_bool y
184
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185config MMU
186 def_bool y
187
Mark Rutland030c4d22016-05-31 15:57:59 +0100188config ARM64_PAGE_SHIFT
189 int
190 default 16 if ARM64_64K_PAGES
191 default 14 if ARM64_16K_PAGES
192 default 12
193
194config ARM64_CONT_SHIFT
195 int
196 default 5 if ARM64_64K_PAGES
197 default 7 if ARM64_16K_PAGES
198 default 4
199
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800200config ARCH_MMAP_RND_BITS_MIN
201 default 14 if ARM64_64K_PAGES
202 default 16 if ARM64_16K_PAGES
203 default 18
204
205# max bits determined by the following formula:
206# VA_BITS - PAGE_SHIFT - 3
207config ARCH_MMAP_RND_BITS_MAX
208 default 19 if ARM64_VA_BITS=36
209 default 24 if ARM64_VA_BITS=39
210 default 27 if ARM64_VA_BITS=42
211 default 30 if ARM64_VA_BITS=47
212 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
213 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
214 default 33 if ARM64_VA_BITS=48
215 default 14 if ARM64_64K_PAGES
216 default 16 if ARM64_16K_PAGES
217 default 18
218
219config ARCH_MMAP_RND_COMPAT_BITS_MIN
220 default 7 if ARM64_64K_PAGES
221 default 9 if ARM64_16K_PAGES
222 default 11
223
224config ARCH_MMAP_RND_COMPAT_BITS_MAX
225 default 16
226
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700227config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100228 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100229
230config STACKTRACE_SUPPORT
231 def_bool y
232
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100233config ILLEGAL_POINTER_VALUE
234 hex
235 default 0xdead000000000000
236
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100237config LOCKDEP_SUPPORT
238 def_bool y
239
240config TRACE_IRQFLAGS_SUPPORT
241 def_bool y
242
Will Deaconc209f792014-03-14 17:47:05 +0000243config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100244 def_bool y
245
Dave P Martin9fb74102015-07-24 16:37:48 +0100246config GENERIC_BUG
247 def_bool y
248 depends on BUG
249
250config GENERIC_BUG_RELATIVE_POINTERS
251 def_bool y
252 depends on GENERIC_BUG
253
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100254config GENERIC_HWEIGHT
255 def_bool y
256
257config GENERIC_CSUM
258 def_bool y
259
260config GENERIC_CALIBRATE_DELAY
261 def_bool y
262
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100263config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100264 def_bool y
265
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300266config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700267 def_bool y
268
Robin Murphy4ab21502018-12-11 18:48:48 +0000269config ARCH_ENABLE_MEMORY_HOTPLUG
270 def_bool y
271
Will Deacon4b3dc962015-05-29 18:28:44 +0100272config SMP
273 def_bool y
274
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100275config KERNEL_MODE_NEON
276 def_bool y
277
Rob Herring92cc15f2014-04-18 17:19:59 -0500278config FIX_EARLYCON_MEM
279 def_bool y
280
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700281config PGTABLE_LEVELS
282 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100283 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700284 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Arnd Bergmann4d08d202018-12-11 15:08:10 +0100285 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700286 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100287 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
288 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700289
Pratyush Anand9842cea2016-11-02 14:40:46 +0530290config ARCH_SUPPORTS_UPROBES
291 def_bool y
292
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200293config ARCH_PROC_KCORE_TEXT
294 def_bool y
295
Olof Johansson6a377492015-07-20 12:09:16 -0700296source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100297
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100298menu "Kernel Features"
299
Andre Przywarac0a01b82014-11-14 15:54:12 +0000300menu "ARM errata workarounds via the alternatives framework"
301
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000302config ARM64_WORKAROUND_CLEAN_CACHE
303 def_bool n
304
Andre Przywarac0a01b82014-11-14 15:54:12 +0000305config ARM64_ERRATUM_826319
306 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
307 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000308 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000309 help
310 This option adds an alternative code sequence to work around ARM
311 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
312 AXI master interface and an L2 cache.
313
314 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
315 and is unable to accept a certain write via this interface, it will
316 not progress on read data presented on the read data channel and the
317 system can deadlock.
318
319 The workaround promotes data cache clean instructions to
320 data cache clean-and-invalidate.
321 Please note that this does not necessarily enable the workaround,
322 as it depends on the alternative framework, which will only patch
323 the kernel if an affected CPU is detected.
324
325 If unsure, say Y.
326
327config ARM64_ERRATUM_827319
328 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
329 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000330 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000331 help
332 This option adds an alternative code sequence to work around ARM
333 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
334 master interface and an L2 cache.
335
336 Under certain conditions this erratum can cause a clean line eviction
337 to occur at the same time as another transaction to the same address
338 on the AMBA 5 CHI interface, which can cause data corruption if the
339 interconnect reorders the two transactions.
340
341 The workaround promotes data cache clean instructions to
342 data cache clean-and-invalidate.
343 Please note that this does not necessarily enable the workaround,
344 as it depends on the alternative framework, which will only patch
345 the kernel if an affected CPU is detected.
346
347 If unsure, say Y.
348
349config ARM64_ERRATUM_824069
350 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
351 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000352 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000353 help
354 This option adds an alternative code sequence to work around ARM
355 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
356 to a coherent interconnect.
357
358 If a Cortex-A53 processor is executing a store or prefetch for
359 write instruction at the same time as a processor in another
360 cluster is executing a cache maintenance operation to the same
361 address, then this erratum might cause a clean cache line to be
362 incorrectly marked as dirty.
363
364 The workaround promotes data cache clean instructions to
365 data cache clean-and-invalidate.
366 Please note that this option does not necessarily enable the
367 workaround, as it depends on the alternative framework, which will
368 only patch the kernel if an affected CPU is detected.
369
370 If unsure, say Y.
371
372config ARM64_ERRATUM_819472
373 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
374 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000375 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000376 help
377 This option adds an alternative code sequence to work around ARM
378 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
379 present when it is connected to a coherent interconnect.
380
381 If the processor is executing a load and store exclusive sequence at
382 the same time as a processor in another cluster is executing a cache
383 maintenance operation to the same address, then this erratum might
384 cause data corruption.
385
386 The workaround promotes data cache clean instructions to
387 data cache clean-and-invalidate.
388 Please note that this does not necessarily enable the workaround,
389 as it depends on the alternative framework, which will only patch
390 the kernel if an affected CPU is detected.
391
392 If unsure, say Y.
393
394config ARM64_ERRATUM_832075
395 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
396 default y
397 help
398 This option adds an alternative code sequence to work around ARM
399 erratum 832075 on Cortex-A57 parts up to r1p2.
400
401 Affected Cortex-A57 parts might deadlock when exclusive load/store
402 instructions to Write-Back memory are mixed with Device loads.
403
404 The workaround is to promote device loads to use Load-Acquire
405 semantics.
406 Please note that this does not necessarily enable the workaround,
407 as it depends on the alternative framework, which will only patch
408 the kernel if an affected CPU is detected.
409
410 If unsure, say Y.
411
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000412config ARM64_ERRATUM_834220
413 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
414 depends on KVM
415 default y
416 help
417 This option adds an alternative code sequence to work around ARM
418 erratum 834220 on Cortex-A57 parts up to r1p2.
419
420 Affected Cortex-A57 parts might report a Stage 2 translation
421 fault as the result of a Stage 1 fault for load crossing a
422 page boundary when there is a permission or device memory
423 alignment fault at Stage 1 and a translation fault at Stage 2.
424
425 The workaround is to verify that the Stage 1 translation
426 doesn't generate a fault before handling the Stage 2 fault.
427 Please note that this does not necessarily enable the workaround,
428 as it depends on the alternative framework, which will only patch
429 the kernel if an affected CPU is detected.
430
431 If unsure, say Y.
432
Will Deacon905e8c52015-03-23 19:07:02 +0000433config ARM64_ERRATUM_845719
434 bool "Cortex-A53: 845719: a load might read incorrect data"
435 depends on COMPAT
436 default y
437 help
438 This option adds an alternative code sequence to work around ARM
439 erratum 845719 on Cortex-A53 parts up to r0p4.
440
441 When running a compat (AArch32) userspace on an affected Cortex-A53
442 part, a load at EL0 from a virtual address that matches the bottom 32
443 bits of the virtual address used by a recent load at (AArch64) EL1
444 might return incorrect data.
445
446 The workaround is to write the contextidr_el1 register on exception
447 return to a 32-bit task.
448 Please note that this does not necessarily enable the workaround,
449 as it depends on the alternative framework, which will only patch
450 the kernel if an affected CPU is detected.
451
452 If unsure, say Y.
453
Will Deacondf057cc2015-03-17 12:15:02 +0000454config ARM64_ERRATUM_843419
455 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000456 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000457 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000458 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100459 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000460 enables PLT support to replace certain ADRP instructions, which can
461 cause subsequent memory accesses to use an incorrect address on
462 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000463
464 If unsure, say Y.
465
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100466config ARM64_ERRATUM_1024718
467 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
468 default y
469 help
470 This option adds work around for Arm Cortex-A55 Erratum 1024718.
471
472 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
473 update of the hardware dirty bit when the DBM/AP bits are updated
474 without a break-before-make. The work around is to disable the usage
475 of hardware DBM locally on the affected cores. CPUs not affected by
476 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100477
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100478 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100479
Marc Zyngier95b861a42018-09-27 17:15:34 +0100480config ARM64_ERRATUM_1188873
481 bool "Cortex-A76: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
482 default y
Arnd Bergmann040f3402018-10-02 23:11:44 +0200483 select ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier95b861a42018-09-27 17:15:34 +0100484 help
485 This option adds work arounds for ARM Cortex-A76 erratum 1188873
486
487 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could cause
488 register corruption when accessing the timer registers from
489 AArch32 userspace.
490
491 If unsure, say Y.
492
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000493config ARM64_ERRATUM_1165522
494 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
495 default y
496 help
497 This option adds work arounds for ARM Cortex-A76 erratum 1165522
498
499 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
500 corrupted TLBs by speculating an AT instruction during a guest
501 context switch.
502
503 If unsure, say Y.
504
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000505config ARM64_ERRATUM_1286807
506 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
507 default y
508 select ARM64_WORKAROUND_REPEAT_TLBI
509 help
510 This option adds workaround for ARM Cortex-A76 erratum 1286807
511
512 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
513 address for a cacheable mapping of a location is being
514 accessed by a core while another core is remapping the virtual
515 address to a new physical page using the recommended
516 break-before-make sequence, then under very rare circumstances
517 TLBI+DSB completes before a read using the translation being
518 invalidated has been observed by other observers. The
519 workaround repeats the TLBI+DSB operation.
520
521 If unsure, say Y.
522
Robert Richter94100972015-09-21 22:58:38 +0200523config CAVIUM_ERRATUM_22375
524 bool "Cavium erratum 22375, 24313"
525 default y
526 help
527 Enable workaround for erratum 22375, 24313.
528
529 This implements two gicv3-its errata workarounds for ThunderX. Both
530 with small impact affecting only ITS table allocation.
531
532 erratum 22375: only alloc 8MB table size
533 erratum 24313: ignore memory access type
534
535 The fixes are in ITS initialization and basically ignore memory access
536 type and table size provided by the TYPER and BASER registers.
537
538 If unsure, say Y.
539
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200540config CAVIUM_ERRATUM_23144
541 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
542 depends on NUMA
543 default y
544 help
545 ITS SYNC command hang for cross node io and collections/cpu mapping.
546
547 If unsure, say Y.
548
Robert Richter6d4e11c2015-09-21 22:58:35 +0200549config CAVIUM_ERRATUM_23154
550 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
551 default y
552 help
553 The gicv3 of ThunderX requires a modified version for
554 reading the IAR status to ensure data synchronization
555 (access to icc_iar1_el1 is not sync'ed before and after).
556
557 If unsure, say Y.
558
Andrew Pinski104a0c02016-02-24 17:44:57 -0800559config CAVIUM_ERRATUM_27456
560 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
561 default y
562 help
563 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
564 instructions may cause the icache to become corrupted if it
565 contains data for a non-current ASID. The fix is to
566 invalidate the icache when changing the mm context.
567
568 If unsure, say Y.
569
David Daney690a3412017-06-09 12:49:48 +0100570config CAVIUM_ERRATUM_30115
571 bool "Cavium erratum 30115: Guest may disable interrupts in host"
572 default y
573 help
574 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
575 1.2, and T83 Pass 1.0, KVM guest execution may disable
576 interrupts in host. Trapping both GICv3 group-0 and group-1
577 accesses sidesteps the issue.
578
579 If unsure, say Y.
580
Christopher Covington38fd94b2017-02-08 15:08:37 -0500581config QCOM_FALKOR_ERRATUM_1003
582 bool "Falkor E1003: Incorrect translation due to ASID change"
583 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500584 help
585 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000586 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
587 in TTBR1_EL1, this situation only occurs in the entry trampoline and
588 then only for entries in the walk cache, since the leaf translation
589 is unchanged. Work around the erratum by invalidating the walk cache
590 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500591
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000592config ARM64_WORKAROUND_REPEAT_TLBI
593 bool
594 help
595 Enable the repeat TLBI workaround for Falkor erratum 1009 and
596 Cortex-A76 erratum 1286807.
597
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500598config QCOM_FALKOR_ERRATUM_1009
599 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
600 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000601 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500602 help
603 On Falkor v1, the CPU may prematurely complete a DSB following a
604 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
605 one more time to fix the issue.
606
607 If unsure, say Y.
608
Shanker Donthineni90922a22017-03-07 08:20:38 -0600609config QCOM_QDF2400_ERRATUM_0065
610 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
611 default y
612 help
613 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
614 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
615 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
616
617 If unsure, say Y.
618
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100619config SOCIONEXT_SYNQUACER_PREITS
620 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
621 default y
622 help
623 Socionext Synquacer SoCs implement a separate h/w block to generate
624 MSI doorbell writes with non-zero values for the device ID.
625
626 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100627
628config HISILICON_ERRATUM_161600802
629 bool "Hip07 161600802: Erroneous redistributor VLPI base"
630 default y
631 help
632 The HiSilicon Hip07 SoC usees the wrong redistributor base
633 when issued ITS commands such as VMOVP and VMAPP, and requires
634 a 128kB offset to be applied to the target address in this commands.
635
636 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600637
638config QCOM_FALKOR_ERRATUM_E1041
639 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
640 default y
641 help
642 Falkor CPU may speculatively fetch instructions from an improper
643 memory location when MMU translation is changed from SCTLR_ELn[M]=1
644 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
645
646 If unsure, say Y.
647
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100648endmenu
649
650
651choice
652 prompt "Page size"
653 default ARM64_4K_PAGES
654 help
655 Page size (translation granule) configuration.
656
657config ARM64_4K_PAGES
658 bool "4KB"
659 help
660 This feature enables 4KB pages support.
661
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100662config ARM64_16K_PAGES
663 bool "16KB"
664 help
665 The system will use 16KB pages support. AArch32 emulation
666 requires applications compiled with 16K (or a multiple of 16K)
667 aligned segments.
668
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100669config ARM64_64K_PAGES
670 bool "64KB"
671 help
672 This feature enables 64KB pages support (4KB by default)
673 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100674 look-up. AArch32 emulation requires applications compiled
675 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100676
677endchoice
678
679choice
680 prompt "Virtual address space size"
681 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100682 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100683 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
684 help
685 Allows choosing one of multiple possible virtual address
686 space sizes. The level of translation table is determined by
687 a combination of page size and virtual address space size.
688
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100689config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100690 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100691 depends on ARM64_16K_PAGES
692
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100693config ARM64_VA_BITS_39
694 bool "39-bit"
695 depends on ARM64_4K_PAGES
696
697config ARM64_VA_BITS_42
698 bool "42-bit"
699 depends on ARM64_64K_PAGES
700
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100701config ARM64_VA_BITS_47
702 bool "47-bit"
703 depends on ARM64_16K_PAGES
704
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100705config ARM64_VA_BITS_48
706 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100707
Will Deacon68d23da2018-12-10 14:15:15 +0000708config ARM64_USER_VA_BITS_52
709 bool "52-bit (user)"
710 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
711 help
712 Enable 52-bit virtual addressing for userspace when explicitly
713 requested via a hint to mmap(). The kernel will continue to
714 use 48-bit virtual addresses for its own mappings.
715
716 NOTE: Enabling 52-bit virtual addressing in conjunction with
717 ARMv8.3 Pointer Authentication will result in the PAC being
718 reduced from 7 bits to 3 bits, which may have a significant
719 impact on its susceptibility to brute-force attacks.
720
721 If unsure, select 48-bit virtual addressing instead.
722
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100723endchoice
724
Will Deacon68d23da2018-12-10 14:15:15 +0000725config ARM64_FORCE_52BIT
726 bool "Force 52-bit virtual addresses for userspace"
727 depends on ARM64_USER_VA_BITS_52 && EXPERT
728 help
729 For systems with 52-bit userspace VAs enabled, the kernel will attempt
730 to maintain compatibility with older software by providing 48-bit VAs
731 unless a hint is supplied to mmap.
732
733 This configuration option disables the 48-bit compatibility logic, and
734 forces all userspace addresses to be 52-bit on HW that supports it. One
735 should only enable this configuration option for stress testing userspace
736 memory management code. If unsure say N here.
737
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100738config ARM64_VA_BITS
739 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100740 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100741 default 39 if ARM64_VA_BITS_39
742 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100743 default 47 if ARM64_VA_BITS_47
Will Deacon68d23da2018-12-10 14:15:15 +0000744 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100745
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000746choice
747 prompt "Physical address space size"
748 default ARM64_PA_BITS_48
749 help
750 Choose the maximum physical address range that the kernel will
751 support.
752
753config ARM64_PA_BITS_48
754 bool "48-bit"
755
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000756config ARM64_PA_BITS_52
757 bool "52-bit (ARMv8.2)"
758 depends on ARM64_64K_PAGES
759 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
760 help
761 Enable support for a 52-bit physical address space, introduced as
762 part of the ARMv8.2-LPA extension.
763
764 With this enabled, the kernel will also continue to work on CPUs that
765 do not support ARMv8.2-LPA, but with some added memory overhead (and
766 minor performance overhead).
767
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000768endchoice
769
770config ARM64_PA_BITS
771 int
772 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000773 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000774
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100775config CPU_BIG_ENDIAN
776 bool "Build big-endian kernel"
777 help
778 Say Y if you plan on running a kernel in big-endian mode.
779
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100780config SCHED_MC
781 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100782 help
783 Multi-core scheduler support improves the CPU scheduler's decision
784 making when dealing with multi-core CPU chips at a cost of slightly
785 increased overhead in some places. If unsure say N here.
786
787config SCHED_SMT
788 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100789 help
790 Improves the CPU scheduler's decision making when dealing with
791 MultiThreading at a cost of slightly increased overhead in some
792 places. If unsure say N here.
793
794config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000795 int "Maximum number of CPUs (2-4096)"
796 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100797 # These have to remain sorted largest to smallest
798 default "64"
799
800config HOTPLUG_CPU
801 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800802 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100803 help
804 Say Y here to experiment with turning CPUs off and on. CPUs
805 can be controlled through /sys/devices/system/cpu.
806
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700807# Common NUMA Features
808config NUMA
809 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800810 select ACPI_NUMA if ACPI
811 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700812 help
813 Enable NUMA (Non Uniform Memory Access) support.
814
815 The kernel will try to allocate memory used by a CPU on the
816 local memory of the CPU and add some more
817 NUMA awareness to the kernel.
818
819config NODES_SHIFT
820 int "Maximum NUMA Nodes (as a power of 2)"
821 range 1 10
822 default "2"
823 depends on NEED_MULTIPLE_NODES
824 help
825 Specify the maximum number of NUMA Nodes available on the target
826 system. Increases memory reserved to accommodate various tables.
827
828config USE_PERCPU_NUMA_NODE_ID
829 def_bool y
830 depends on NUMA
831
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800832config HAVE_SETUP_PER_CPU_AREA
833 def_bool y
834 depends on NUMA
835
836config NEED_PER_CPU_EMBED_FIRST_CHUNK
837 def_bool y
838 depends on NUMA
839
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000840config HOLES_IN_ZONE
841 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000842
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900843source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100844
Laura Abbott83863f22016-02-05 16:24:47 -0800845config ARCH_SUPPORTS_DEBUG_PAGEALLOC
846 def_bool y
847
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100848config ARCH_SPARSEMEM_ENABLE
849 def_bool y
850 select SPARSEMEM_VMEMMAP_ENABLE
851
852config ARCH_SPARSEMEM_DEFAULT
853 def_bool ARCH_SPARSEMEM_ENABLE
854
855config ARCH_SELECT_MEMORY_MODEL
856 def_bool ARCH_SPARSEMEM_ENABLE
857
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700858config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200859 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700860
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100861config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100862 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100863
864config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100865 def_bool y
866 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100867
Steve Capper084bd292013-04-10 13:48:00 +0100868config SYS_SUPPORTS_HUGETLBFS
869 def_bool y
870
Steve Capper084bd292013-04-10 13:48:00 +0100871config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100872 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100873
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100874config ARCH_HAS_CACHE_LINE_SIZE
875 def_bool y
876
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000877config SECCOMP
878 bool "Enable seccomp to safely compute untrusted bytecode"
879 ---help---
880 This kernel feature is useful for number crunching applications
881 that may need to compute untrusted bytecode during their
882 execution. By using pipes or other transports made available to
883 the process as file descriptors supporting the read/write
884 syscalls, it's possible to isolate those applications in
885 their own address space using seccomp. Once seccomp is
886 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
887 and the task is only allowed to execute a few safe syscalls
888 defined by each seccomp mode.
889
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000890config PARAVIRT
891 bool "Enable paravirtualization code"
892 help
893 This changes the kernel so it can modify itself when it is run
894 under a hypervisor, potentially improving performance significantly
895 over full virtualization.
896
897config PARAVIRT_TIME_ACCOUNTING
898 bool "Paravirtual steal time accounting"
899 select PARAVIRT
900 default n
901 help
902 Select this option to enable fine granularity task steal time
903 accounting. Time spent executing other tasks in parallel with
904 the current vCPU is discounted from the vCPU power. To account for
905 that, there can be a small performance impact.
906
907 If in doubt, say N here.
908
Geoff Levandd28f6df2016-06-23 17:54:48 +0000909config KEXEC
910 depends on PM_SLEEP_SMP
911 select KEXEC_CORE
912 bool "kexec system call"
913 ---help---
914 kexec is a system call that implements the ability to shutdown your
915 current kernel, and to start another kernel. It is like a reboot
916 but it is independent of the system firmware. And like a reboot
917 you can start any kernel with it, not just Linux.
918
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +0900919config KEXEC_FILE
920 bool "kexec file based system call"
921 select KEXEC_CORE
922 help
923 This is new version of kexec system call. This system call is
924 file based and takes file descriptors as system call argument
925 for kernel and initramfs as opposed to list of segments as
926 accepted by previous system call.
927
AKASHI Takahiro732b7b92018-11-15 14:52:54 +0900928config KEXEC_VERIFY_SIG
929 bool "Verify kernel signature during kexec_file_load() syscall"
930 depends on KEXEC_FILE
931 help
932 Select this option to verify a signature with loaded kernel
933 image. If configured, any attempt of loading a image without
934 valid signature will fail.
935
936 In addition to that option, you need to enable signature
937 verification for the corresponding kernel image type being
938 loaded in order for this to work.
939
940config KEXEC_IMAGE_VERIFY_SIG
941 bool "Enable Image signature verification support"
942 default y
943 depends on KEXEC_VERIFY_SIG
944 depends on EFI && SIGNED_PE_FILE_VERIFICATION
945 help
946 Enable Image signature verification support.
947
948comment "Support for PE file signature verification disabled"
949 depends on KEXEC_VERIFY_SIG
950 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
951
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900952config CRASH_DUMP
953 bool "Build kdump crash kernel"
954 help
955 Generate crash dump after being started by kexec. This should
956 be normally only set in special crash dump kernels which are
957 loaded in the main kernel with kexec-tools into a specially
958 reserved region and then later executed after a crash by
959 kdump/kexec.
960
961 For more details see Documentation/kdump/kdump.txt
962
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000963config XEN_DOM0
964 def_bool y
965 depends on XEN
966
967config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700968 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000969 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000970 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000971 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000972 help
973 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
974
Steve Capperd03bb142013-04-25 15:19:21 +0100975config FORCE_MAX_ZONEORDER
976 int
977 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100978 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100979 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100980 help
981 The kernel memory allocator divides physically contiguous memory
982 blocks into "zones", where each zone is a power of two number of
983 pages. This option selects the largest power of two that the kernel
984 keeps in the memory allocator. If you need to allocate very large
985 blocks of physically contiguous memory, then you may need to
986 increase this value.
987
988 This config option is actually maximum order plus one. For example,
989 a value of 11 means that the largest free memory block is 2^10 pages.
990
991 We make sure that we can allocate upto a HugePage size for each configuration.
992 Hence we have :
993 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
994
995 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
996 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100997
Will Deacon084eb772017-11-14 14:41:01 +0000998config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000999 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001000 default y
1001 help
Will Deacon06170522017-11-14 16:19:39 +00001002 Speculation attacks against some high-performance processors can
1003 be used to bypass MMU permission checks and leak kernel data to
1004 userspace. This can be defended against by unmapping the kernel
1005 when running in userspace, mapping it back in on exception entry
1006 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001007
1008 If unsure, say Y.
1009
Will Deacon0f15adb2018-01-03 11:17:58 +00001010config HARDEN_BRANCH_PREDICTOR
1011 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1012 default y
1013 help
1014 Speculation attacks against some high-performance processors rely on
1015 being able to manipulate the branch predictor for a victim context by
1016 executing aliasing branches in the attacker context. Such attacks
1017 can be partially mitigated against by clearing internal branch
1018 predictor state and limiting the prediction logic in some situations.
1019
1020 This config option will take CPU-specific actions to harden the
1021 branch predictor against aliasing attacks and may rely on specific
1022 instruction sequences or control bits being set by the system
1023 firmware.
1024
1025 If unsure, say Y.
1026
Marc Zyngierdee39242018-02-15 11:47:14 +00001027config HARDEN_EL2_VECTORS
1028 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1029 default y
1030 help
1031 Speculation attacks against some high-performance processors can
1032 be used to leak privileged information such as the vector base
1033 register, resulting in a potential defeat of the EL2 layout
1034 randomization.
1035
1036 This config option will map the vectors to a fixed location,
1037 independent of the EL2 code mapping, so that revealing VBAR_EL2
1038 to an attacker does not give away any extra information. This
1039 only gets enabled on affected CPUs.
1040
1041 If unsure, say Y.
1042
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001043config ARM64_SSBD
1044 bool "Speculative Store Bypass Disable" if EXPERT
1045 default y
1046 help
1047 This enables mitigation of the bypassing of previous stores
1048 by speculative loads.
1049
1050 If unsure, say Y.
1051
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001052config RODATA_FULL_DEFAULT_ENABLED
1053 bool "Apply r/o permissions of VM areas also to their linear aliases"
1054 default y
1055 help
1056 Apply read-only attributes of VM areas to the linear alias of
1057 the backing pages as well. This prevents code or read-only data
1058 from being modified (inadvertently or intentionally) via another
1059 mapping of the same memory page. This additional enhancement can
1060 be turned off at runtime by passing rodata=[off|on] (and turned on
1061 with rodata=full if this option is set to 'n')
1062
1063 This requires the linear region to be mapped down to pages,
1064 which may adversely affect performance in some cases.
1065
Will Deacon1b907f42014-11-20 16:51:10 +00001066menuconfig ARMV8_DEPRECATED
1067 bool "Emulate deprecated/obsolete ARMv8 instructions"
1068 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001069 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001070 help
1071 Legacy software support may require certain instructions
1072 that have been deprecated or obsoleted in the architecture.
1073
1074 Enable this config to enable selective emulation of these
1075 features.
1076
1077 If unsure, say Y
1078
1079if ARMV8_DEPRECATED
1080
1081config SWP_EMULATION
1082 bool "Emulate SWP/SWPB instructions"
1083 help
1084 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1085 they are always undefined. Say Y here to enable software
1086 emulation of these instructions for userspace using LDXR/STXR.
1087
1088 In some older versions of glibc [<=2.8] SWP is used during futex
1089 trylock() operations with the assumption that the code will not
1090 be preempted. This invalid assumption may be more likely to fail
1091 with SWP emulation enabled, leading to deadlock of the user
1092 application.
1093
1094 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1095 on an external transaction monitoring block called a global
1096 monitor to maintain update atomicity. If your system does not
1097 implement a global monitor, this option can cause programs that
1098 perform SWP operations to uncached memory to deadlock.
1099
1100 If unsure, say Y
1101
1102config CP15_BARRIER_EMULATION
1103 bool "Emulate CP15 Barrier instructions"
1104 help
1105 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1106 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1107 strongly recommended to use the ISB, DSB, and DMB
1108 instructions instead.
1109
1110 Say Y here to enable software emulation of these
1111 instructions for AArch32 userspace code. When this option is
1112 enabled, CP15 barrier usage is traced which can help
1113 identify software that needs updating.
1114
1115 If unsure, say Y
1116
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001117config SETEND_EMULATION
1118 bool "Emulate SETEND instruction"
1119 help
1120 The SETEND instruction alters the data-endianness of the
1121 AArch32 EL0, and is deprecated in ARMv8.
1122
1123 Say Y here to enable software emulation of the instruction
1124 for AArch32 userspace code.
1125
1126 Note: All the cpus on the system must have mixed endian support at EL0
1127 for this feature to be enabled. If a new CPU - which doesn't support mixed
1128 endian - is hotplugged in after this feature has been enabled, there could
1129 be unexpected results in the applications.
1130
1131 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001132endif
1133
Catalin Marinasba428222016-07-01 18:25:31 +01001134config ARM64_SW_TTBR0_PAN
1135 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1136 help
1137 Enabling this option prevents the kernel from accessing
1138 user-space memory directly by pointing TTBR0_EL1 to a reserved
1139 zeroed area and reserved ASID. The user access routines
1140 restore the valid TTBR0_EL1 temporarily.
1141
Will Deacon0e4a0702015-07-27 15:54:13 +01001142menu "ARMv8.1 architectural features"
1143
1144config ARM64_HW_AFDBM
1145 bool "Support for hardware updates of the Access and Dirty page flags"
1146 default y
1147 help
1148 The ARMv8.1 architecture extensions introduce support for
1149 hardware updates of the access and dirty information in page
1150 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1151 capable processors, accesses to pages with PTE_AF cleared will
1152 set this bit instead of raising an access flag fault.
1153 Similarly, writes to read-only pages with the DBM bit set will
1154 clear the read-only bit (AP[2]) instead of raising a
1155 permission fault.
1156
1157 Kernels built with this configuration option enabled continue
1158 to work on pre-ARMv8.1 hardware and the performance impact is
1159 minimal. If unsure, say Y.
1160
1161config ARM64_PAN
1162 bool "Enable support for Privileged Access Never (PAN)"
1163 default y
1164 help
1165 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1166 prevents the kernel or hypervisor from accessing user-space (EL0)
1167 memory directly.
1168
1169 Choosing this option will cause any unprotected (not using
1170 copy_to_user et al) memory access to fail with a permission fault.
1171
1172 The feature is detected at runtime, and will remain as a 'nop'
1173 instruction if the cpu does not implement the feature.
1174
1175config ARM64_LSE_ATOMICS
1176 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001177 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001178 help
1179 As part of the Large System Extensions, ARMv8.1 introduces new
1180 atomic instructions that are designed specifically to scale in
1181 very large systems.
1182
1183 Say Y here to make use of these instructions for the in-kernel
1184 atomic routines. This incurs a small overhead on CPUs that do
1185 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001186 built with binutils >= 2.25 in order for the new instructions
1187 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001188
Marc Zyngier1f364c82014-02-19 09:33:14 +00001189config ARM64_VHE
1190 bool "Enable support for Virtualization Host Extensions (VHE)"
1191 default y
1192 help
1193 Virtualization Host Extensions (VHE) allow the kernel to run
1194 directly at EL2 (instead of EL1) on processors that support
1195 it. This leads to better performance for KVM, as they reduce
1196 the cost of the world switch.
1197
1198 Selecting this option allows the VHE feature to be detected
1199 at runtime, and does not affect processors that do not
1200 implement this feature.
1201
Will Deacon0e4a0702015-07-27 15:54:13 +01001202endmenu
1203
Will Deaconf9933182016-02-26 16:30:14 +00001204menu "ARMv8.2 architectural features"
1205
James Morse57f49592016-02-05 14:58:48 +00001206config ARM64_UAO
1207 bool "Enable support for User Access Override (UAO)"
1208 default y
1209 help
1210 User Access Override (UAO; part of the ARMv8.2 Extensions)
1211 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001212 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001213
1214 This option changes get_user() and friends to use the 'unprivileged'
1215 variant of the load/store instructions. This ensures that user-space
1216 really did have access to the supplied memory. When addr_limit is
1217 set to kernel memory the UAO bit will be set, allowing privileged
1218 access to kernel memory.
1219
1220 Choosing this option will cause copy_to_user() et al to use user-space
1221 memory permissions.
1222
1223 The feature is detected at runtime, the kernel will use the
1224 regular load/store instructions if the cpu does not implement the
1225 feature.
1226
Robin Murphyd50e0712017-07-25 11:55:42 +01001227config ARM64_PMEM
1228 bool "Enable support for persistent memory"
1229 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001230 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001231 help
1232 Say Y to enable support for the persistent memory API based on the
1233 ARMv8.2 DCPoP feature.
1234
1235 The feature is detected at runtime, and the kernel will use DC CVAC
1236 operations if DC CVAP is not supported (following the behaviour of
1237 DC CVAP itself if the system does not define a point of persistence).
1238
Xie XiuQi64c02722018-01-15 19:38:56 +00001239config ARM64_RAS_EXTN
1240 bool "Enable support for RAS CPU Extensions"
1241 default y
1242 help
1243 CPUs that support the Reliability, Availability and Serviceability
1244 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1245 errors, classify them and report them to software.
1246
1247 On CPUs with these extensions system software can use additional
1248 barriers to determine if faults are pending and read the
1249 classification from a new set of registers.
1250
1251 Selecting this feature will allow the kernel to use these barriers
1252 and access the new registers if the system supports the extension.
1253 Platform RAS features may additionally depend on firmware support.
1254
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001255config ARM64_CNP
1256 bool "Enable support for Common Not Private (CNP) translations"
1257 default y
1258 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1259 help
1260 Common Not Private (CNP) allows translation table entries to
1261 be shared between different PEs in the same inner shareable
1262 domain, so the hardware can use this fact to optimise the
1263 caching of such entries in the TLB.
1264
1265 Selecting this option allows the CNP feature to be detected
1266 at runtime, and does not affect PEs that do not implement
1267 this feature.
1268
Will Deaconf9933182016-02-26 16:30:14 +00001269endmenu
1270
Mark Rutland04ca3202018-12-07 18:39:30 +00001271menu "ARMv8.3 architectural features"
1272
1273config ARM64_PTR_AUTH
1274 bool "Enable support for pointer authentication"
1275 default y
1276 help
1277 Pointer authentication (part of the ARMv8.3 Extensions) provides
1278 instructions for signing and authenticating pointers against secret
1279 keys, which can be used to mitigate Return Oriented Programming (ROP)
1280 and other attacks.
1281
1282 This option enables these instructions at EL0 (i.e. for userspace).
1283
1284 Choosing this option will cause the kernel to initialise secret keys
1285 for each process at exec() time, with these keys being
1286 context-switched along with the process.
1287
1288 The feature is detected at runtime. If the feature is not present in
1289 hardware it will not be advertised to userspace nor will it be
1290 enabled.
1291
1292endmenu
1293
Dave Martinddd25ad2017-10-31 15:51:02 +00001294config ARM64_SVE
1295 bool "ARM Scalable Vector Extension support"
1296 default y
Dave Martin85acda32018-04-20 16:20:43 +01001297 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001298 help
1299 The Scalable Vector Extension (SVE) is an extension to the AArch64
1300 execution state which complements and extends the SIMD functionality
1301 of the base architecture to support much larger vectors and to enable
1302 additional vectorisation opportunities.
1303
1304 To enable use of this extension on CPUs that implement it, say Y.
1305
Dave Martin50436942018-03-23 18:08:31 +00001306 Note that for architectural reasons, firmware _must_ implement SVE
1307 support when running on SVE capable hardware. The required support
1308 is present in:
1309
1310 * version 1.5 and later of the ARM Trusted Firmware
1311 * the AArch64 boot wrapper since commit 5e1261e08abf
1312 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1313
1314 For other firmware implementations, consult the firmware documentation
1315 or vendor.
1316
1317 If you need the kernel to boot on SVE-capable hardware with broken
1318 firmware, you may need to say N here until you get your firmware
1319 fixed. Otherwise, you may experience firmware panics or lockups when
1320 booting the kernel. If unsure and you are not observing these
1321 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001322
Dave Martin85acda32018-04-20 16:20:43 +01001323 CPUs that support SVE are architecturally required to support the
1324 Virtualization Host Extensions (VHE), so the kernel makes no
1325 provision for supporting SVE alongside KVM without VHE enabled.
1326 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1327 KVM in the same kernel image.
1328
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001329config ARM64_MODULE_PLTS
1330 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001331 select HAVE_MOD_ARCH_SPECIFIC
1332
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001333config RELOCATABLE
1334 bool
1335 help
1336 This builds the kernel as a Position Independent Executable (PIE),
1337 which retains all relocation metadata required to relocate the
1338 kernel binary at runtime to a different virtual address than the
1339 address it was linked at.
1340 Since AArch64 uses the RELA relocation format, this requires a
1341 relocation pass at runtime even if the kernel is loaded at the
1342 same address it was linked at.
1343
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001344config RANDOMIZE_BASE
1345 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001346 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001347 select RELOCATABLE
1348 help
1349 Randomizes the virtual address at which the kernel image is
1350 loaded, as a security feature that deters exploit attempts
1351 relying on knowledge of the location of kernel internals.
1352
1353 It is the bootloader's job to provide entropy, by passing a
1354 random u64 value in /chosen/kaslr-seed at kernel entry.
1355
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001356 When booting via the UEFI stub, it will invoke the firmware's
1357 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1358 to the kernel proper. In addition, it will randomise the physical
1359 location of the kernel Image as well.
1360
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001361 If unsure, say N.
1362
1363config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001364 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001365 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001366 default y
1367 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001368 Randomizes the location of the module region inside a 4 GB window
1369 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001370 to leak information about the location of core kernel data structures
1371 but it does imply that function calls between modules and the core
1372 kernel will need to be resolved via veneers in the module PLT.
1373
1374 When this option is not set, the module region will be randomized over
1375 a limited range that contains the [_stext, _etext] interval of the
1376 core kernel, so branch relocations are always in range.
1377
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001378config CC_HAVE_STACKPROTECTOR_SYSREG
1379 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1380
1381config STACKPROTECTOR_PER_TASK
1382 def_bool y
1383 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1384
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001385endmenu
1386
1387menu "Boot options"
1388
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001389config ARM64_ACPI_PARKING_PROTOCOL
1390 bool "Enable support for the ARM64 ACPI parking protocol"
1391 depends on ACPI
1392 help
1393 Enable support for the ARM64 ACPI parking protocol. If disabled
1394 the kernel will not allow booting through the ARM64 ACPI parking
1395 protocol even if the corresponding data is present in the ACPI
1396 MADT table.
1397
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001398config CMDLINE
1399 string "Default kernel command string"
1400 default ""
1401 help
1402 Provide a set of default command-line options at build time by
1403 entering them here. As a minimum, you should specify the the
1404 root device (e.g. root=/dev/nfs).
1405
1406config CMDLINE_FORCE
1407 bool "Always use the default kernel command string"
1408 help
1409 Always use the default kernel command string, even if the boot
1410 loader passes other arguments to the kernel.
1411 This is useful if you cannot or don't want to change the
1412 command-line options your boot loader passes to the kernel.
1413
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001414config EFI_STUB
1415 bool
1416
Mark Salterf84d0272014-04-15 21:59:30 -04001417config EFI
1418 bool "UEFI runtime support"
1419 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001420 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001421 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001422 select LIBFDT
1423 select UCS2_STRING
1424 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001425 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001426 select EFI_STUB
1427 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001428 default y
1429 help
1430 This option provides support for runtime services provided
1431 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001432 clock, and platform reset). A UEFI stub is also provided to
1433 allow the kernel to be booted as an EFI application. This
1434 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001435
Yi Lid1ae8c02014-10-04 23:46:43 +08001436config DMI
1437 bool "Enable support for SMBIOS (DMI) tables"
1438 depends on EFI
1439 default y
1440 help
1441 This enables SMBIOS/DMI feature for systems.
1442
1443 This option is only useful on systems that have UEFI firmware.
1444 However, even with this option, the resultant kernel should
1445 continue to boot on existing non-UEFI platforms.
1446
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001447endmenu
1448
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001449config COMPAT
1450 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001451 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001452 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001453 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001454 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001455 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001456 help
1457 This option enables support for a 32-bit EL0 running under a 64-bit
1458 kernel at EL1. AArch32-specific components such as system calls,
1459 the user helper functions, VFP support and the ptrace interface are
1460 handled appropriately by the kernel.
1461
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001462 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1463 that you will only be able to execute AArch32 binaries that were compiled
1464 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001465
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001466 If you want to execute 32-bit userspace applications, say Y.
1467
1468config SYSVIPC_COMPAT
1469 def_bool y
1470 depends on COMPAT && SYSVIPC
1471
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001472menu "Power management options"
1473
1474source "kernel/power/Kconfig"
1475
James Morse82869ac2016-04-27 17:47:12 +01001476config ARCH_HIBERNATION_POSSIBLE
1477 def_bool y
1478 depends on CPU_PM
1479
1480config ARCH_HIBERNATION_HEADER
1481 def_bool y
1482 depends on HIBERNATION
1483
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001484config ARCH_SUSPEND_POSSIBLE
1485 def_bool y
1486
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001487endmenu
1488
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001489menu "CPU Power Management"
1490
1491source "drivers/cpuidle/Kconfig"
1492
Rob Herring52e7e812014-02-24 11:27:57 +09001493source "drivers/cpufreq/Kconfig"
1494
1495endmenu
1496
Mark Salterf84d0272014-04-15 21:59:30 -04001497source "drivers/firmware/Kconfig"
1498
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001499source "drivers/acpi/Kconfig"
1500
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001501source "arch/arm64/kvm/Kconfig"
1502
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001503if CRYPTO
1504source "arch/arm64/crypto/Kconfig"
1505endif