blob: b5b13a932561fc0bbf2fda570aa8b1dfa1d57b3a [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Anshuman Khandual1e866972021-05-04 18:38:21 -070014 select ARCH_ENABLE_HUGEPAGE_MIGRATION if HUGETLB_PAGE && MIGRATION
Anshuman Khandual91024b32021-05-04 18:38:17 -070015 select ARCH_ENABLE_MEMORY_HOTPLUG
16 select ARCH_ENABLE_MEMORY_HOTREMOVE
Anshuman Khandual66f24fa2021-05-04 18:38:25 -070017 select ARCH_ENABLE_SPLIT_PMD_PTLOCK if PGTABLE_LEVELS > 2
Anshuman Khandual1e866972021-05-04 18:38:21 -070018 select ARCH_ENABLE_THP_MIGRATION if TRANSPARENT_HUGEPAGE
Anshuman Khandualc2280be2021-05-04 18:38:09 -070019 select ARCH_HAS_CACHE_LINE_SIZE
Laura Abbottec6d06e2017-01-10 13:35:50 -080020 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070021 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010022 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030023 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010024 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070025 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080026 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070027 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020028 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070029 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050030 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020031 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070032 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070033 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050034 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010035 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010036 select ARCH_HAS_SET_MEMORY
Mark Brown5fc57df2020-09-14 16:34:09 +010037 select ARCH_STACKWALK
Laura Abbottad21fc42017-02-06 16:31:57 -080038 select ARCH_HAS_STRICT_KERNEL_RWX
39 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020040 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
41 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010042 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010043 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010044 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Kefeng Wang63703f32021-06-30 18:52:20 -070045 select ARCH_HAS_ZONE_DMA_SET if EXPERT
Dave Martinab7876a2020-03-16 16:50:47 +000046 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070047 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020048 select ARCH_INLINE_READ_LOCK if !PREEMPTION
49 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
50 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
51 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
52 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
53 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
54 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
55 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
56 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
57 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
58 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
59 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
60 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
61 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
62 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
63 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
64 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
65 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
66 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
67 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
68 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
69 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
70 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
71 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
72 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
73 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070074 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010075 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000076 select ARCH_USE_GNU_PROPERTY
Anshuman Khandualdce44562021-04-29 22:55:15 -070077 select ARCH_USE_MEMTEST
Will Deacon087133a2017-10-12 13:20:50 +010078 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000079 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010080 select ARCH_USE_SYM_ANNOTATIONS
Mike Rapoport5d6ad662020-12-14 19:10:30 -080081 select ARCH_SUPPORTS_DEBUG_PAGEALLOC
Anshuman Khandual855f9a82021-05-04 18:38:13 -070082 select ARCH_SUPPORTS_HUGETLBFS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010083 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070084 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Sami Tolvanen112b6a82020-12-11 10:46:33 -080085 select ARCH_SUPPORTS_LTO_CLANG if CPU_LITTLE_ENDIAN
86 select ARCH_SUPPORTS_LTO_CLANG_THIN
Sami Tolvanen9186ad82021-04-08 11:28:43 -070087 select ARCH_SUPPORTS_CFI_CLANG
Peter Zijlstra4badad32014-06-06 19:53:16 +020088 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010089 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070090 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070091 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010092 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070093 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000094 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070095 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Nathan Chancellor59612b22020-11-19 13:46:56 -070096 select ARCH_WANT_LD_ORPHAN_WARN
Nick Desaulniers51c2ee62021-06-21 16:18:22 -070097 select ARCH_WANTS_NO_INSTR
Yang Shif0b7f8a2016-02-05 15:50:18 -080098 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000099 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +0000100 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +0000101 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100102 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500103 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +0100104 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500105 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +0100106 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +0800107 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +0000108 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -0700109 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000110 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +0200111 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +0000112 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +0100113 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +0100114 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800115 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700116 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100117 select GENERIC_ARCH_TOPOLOGY
Will Deacon4b3dc962015-05-29 18:28:44 +0100118 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000119 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500120 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700121 select GENERIC_EARLY_IOREMAP
Yury Norov98c5ec72021-02-25 05:56:59 -0800122 select GENERIC_FIND_FIRST_BIT
Leo Yan2314ee42015-08-21 04:40:22 +0100123 select GENERIC_IDLE_POLL_SETUP
Marc Zyngierd3afc7f2020-04-25 15:03:47 +0100124 select GENERIC_IRQ_IPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 select GENERIC_IRQ_PROBE
126 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100127 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt6585bd82020-07-09 12:05:36 -0700128 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100129 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800130 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700131 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000133 select GENERIC_STRNCPY_FROM_USER
134 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100135 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100136 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700137 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100138 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100139 select HARDIRQS_SW_RESEND
Kalesh Singh45544ee2020-10-14 00:53:07 +0000140 select HAVE_MOVE_PMD
Kalesh Singhf5308c82020-12-14 19:07:35 -0800141 select HAVE_MOVE_PUD
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100142 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800143 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100144 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100145 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100146 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530147 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100148 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800149 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700150 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800151 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Lecopzer Chen71b613f2021-03-24 12:05:20 +0800152 select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800153 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Andrey Konovalov94ab5b62020-12-22 12:02:20 -0800154 select HAVE_ARCH_KASAN_HW_TAGS if (HAVE_ARCH_KASAN && ARM64_MTE)
Marco Elver840b2392021-02-25 17:19:03 -0800155 select HAVE_ARCH_KFENCE
Vijaya Kumar K95292472014-01-28 11:20:22 +0000156 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800157 select HAVE_ARCH_MMAP_RND_BITS
158 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700159 select HAVE_ARCH_PREL32_RELOCATIONS
Kees Cook70918772021-04-01 16:23:46 -0700160 select HAVE_ARCH_RANDOMIZE_KSTACK_OFFSET
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000161 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700162 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700163 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100164 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700165 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100166 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700167 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900168 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200169 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100170 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100171 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100172 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700173 select HAVE_CONTEXT_TRACKING
Catalin Marinasb69ec422012-10-08 16:28:11 -0700174 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000175 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100176 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100177 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
178 if $(cc-option,-fpatchable-function-entry=2)
Sami Tolvanena31d7932020-12-11 10:46:32 -0800179 select FTRACE_MCOUNT_USE_PATCHABLE_FUNCTION_ENTRY \
180 if DYNAMIC_FTRACE_WITH_REGS
Will Deacon50afc332013-12-16 17:50:08 +0000181 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700182 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100183 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900184 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800185 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900186 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200187 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000189 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700190 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000191 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100193 select HAVE_PERF_REGS
194 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400195 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900196 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000197 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800198 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100199 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900200 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100201 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400202 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900203 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100204 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100205 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100206 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200207 select IRQ_FORCED_THREADING
Lecopzer Chenacc30422021-03-24 12:05:22 +0800208 select KASAN_VMALLOC if KASAN_GENERIC
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100209 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200210 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200211 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100212 select OF
213 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100214 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000215 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100216 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000217 select POWER_RESET
218 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100219 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200220 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700221 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000222 select THREAD_INFO_IN_TASK
Axel Rasmussen7677f7f2021-05-04 18:35:36 -0700223 select HAVE_ARCH_USERFAULTFD_MINOR if USERFAULTFD
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224 help
225 ARM 64-bit (AArch64) Linux support.
226
227config 64BIT
228 def_bool y
229
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100230config MMU
231 def_bool y
232
Mark Rutland030c4d22016-05-31 15:57:59 +0100233config ARM64_PAGE_SHIFT
234 int
235 default 16 if ARM64_64K_PAGES
236 default 14 if ARM64_16K_PAGES
237 default 12
238
Gavin Shanc0d6de32020-09-10 19:59:35 +1000239config ARM64_CONT_PTE_SHIFT
Mark Rutland030c4d22016-05-31 15:57:59 +0100240 int
241 default 5 if ARM64_64K_PAGES
242 default 7 if ARM64_16K_PAGES
243 default 4
244
Gavin Shane6765942020-09-10 19:59:36 +1000245config ARM64_CONT_PMD_SHIFT
246 int
247 default 5 if ARM64_64K_PAGES
248 default 5 if ARM64_16K_PAGES
249 default 4
250
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800251config ARCH_MMAP_RND_BITS_MIN
252 default 14 if ARM64_64K_PAGES
253 default 16 if ARM64_16K_PAGES
254 default 18
255
256# max bits determined by the following formula:
257# VA_BITS - PAGE_SHIFT - 3
258config ARCH_MMAP_RND_BITS_MAX
259 default 19 if ARM64_VA_BITS=36
260 default 24 if ARM64_VA_BITS=39
261 default 27 if ARM64_VA_BITS=42
262 default 30 if ARM64_VA_BITS=47
263 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
264 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
265 default 33 if ARM64_VA_BITS=48
266 default 14 if ARM64_64K_PAGES
267 default 16 if ARM64_16K_PAGES
268 default 18
269
270config ARCH_MMAP_RND_COMPAT_BITS_MIN
271 default 7 if ARM64_64K_PAGES
272 default 9 if ARM64_16K_PAGES
273 default 11
274
275config ARCH_MMAP_RND_COMPAT_BITS_MAX
276 default 16
277
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700278config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100279 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100280
281config STACKTRACE_SUPPORT
282 def_bool y
283
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100284config ILLEGAL_POINTER_VALUE
285 hex
286 default 0xdead000000000000
287
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100288config LOCKDEP_SUPPORT
289 def_bool y
290
291config TRACE_IRQFLAGS_SUPPORT
292 def_bool y
293
Dave P Martin9fb74102015-07-24 16:37:48 +0100294config GENERIC_BUG
295 def_bool y
296 depends on BUG
297
298config GENERIC_BUG_RELATIVE_POINTERS
299 def_bool y
300 depends on GENERIC_BUG
301
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100302config GENERIC_HWEIGHT
303 def_bool y
304
305config GENERIC_CSUM
306 def_bool y
307
308config GENERIC_CALIBRATE_DELAY
309 def_bool y
310
Oscar Salvadorca6e51d2021-05-04 18:39:54 -0700311config ARCH_MHP_MEMMAP_ON_MEMORY_ENABLE
312 def_bool y
313
Will Deacon4b3dc962015-05-29 18:28:44 +0100314config SMP
315 def_bool y
316
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100317config KERNEL_MODE_NEON
318 def_bool y
319
Rob Herring92cc15f2014-04-18 17:19:59 -0500320config FIX_EARLYCON_MEM
321 def_bool y
322
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700323config PGTABLE_LEVELS
324 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100325 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700326 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100327 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700328 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100329 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
330 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700331
Pratyush Anand9842cea2016-11-02 14:40:46 +0530332config ARCH_SUPPORTS_UPROBES
333 def_bool y
334
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200335config ARCH_PROC_KCORE_TEXT
336 def_bool y
337
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000338config BROKEN_GAS_INST
339 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
340
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100341config KASAN_SHADOW_OFFSET
342 hex
Andrey Konovalov0fea6e92020-12-22 12:02:06 -0800343 depends on KASAN_GENERIC || KASAN_SW_TAGS
Ard Biesheuvelf4693c22020-10-08 17:36:00 +0200344 default 0xdfff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
345 default 0xdfffc00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
346 default 0xdffffe0000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
347 default 0xdfffffc000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
348 default 0xdffffff800000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
349 default 0xefff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
350 default 0xefffc00000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
351 default 0xeffffe0000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
352 default 0xefffffc000000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
353 default 0xeffffff800000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100354 default 0xffffffffffffffff
355
Olof Johansson6a377492015-07-20 12:09:16 -0700356source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100357
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100358menu "Kernel Features"
359
Andre Przywarac0a01b82014-11-14 15:54:12 +0000360menu "ARM errata workarounds via the alternatives framework"
361
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000362config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100363 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000364
Andre Przywarac0a01b82014-11-14 15:54:12 +0000365config ARM64_ERRATUM_826319
366 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
367 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000368 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000369 help
370 This option adds an alternative code sequence to work around ARM
371 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
372 AXI master interface and an L2 cache.
373
374 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
375 and is unable to accept a certain write via this interface, it will
376 not progress on read data presented on the read data channel and the
377 system can deadlock.
378
379 The workaround promotes data cache clean instructions to
380 data cache clean-and-invalidate.
381 Please note that this does not necessarily enable the workaround,
382 as it depends on the alternative framework, which will only patch
383 the kernel if an affected CPU is detected.
384
385 If unsure, say Y.
386
387config ARM64_ERRATUM_827319
388 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
389 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000390 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000391 help
392 This option adds an alternative code sequence to work around ARM
393 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
394 master interface and an L2 cache.
395
396 Under certain conditions this erratum can cause a clean line eviction
397 to occur at the same time as another transaction to the same address
398 on the AMBA 5 CHI interface, which can cause data corruption if the
399 interconnect reorders the two transactions.
400
401 The workaround promotes data cache clean instructions to
402 data cache clean-and-invalidate.
403 Please note that this does not necessarily enable the workaround,
404 as it depends on the alternative framework, which will only patch
405 the kernel if an affected CPU is detected.
406
407 If unsure, say Y.
408
409config ARM64_ERRATUM_824069
410 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
411 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000412 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000413 help
414 This option adds an alternative code sequence to work around ARM
415 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
416 to a coherent interconnect.
417
418 If a Cortex-A53 processor is executing a store or prefetch for
419 write instruction at the same time as a processor in another
420 cluster is executing a cache maintenance operation to the same
421 address, then this erratum might cause a clean cache line to be
422 incorrectly marked as dirty.
423
424 The workaround promotes data cache clean instructions to
425 data cache clean-and-invalidate.
426 Please note that this option does not necessarily enable the
427 workaround, as it depends on the alternative framework, which will
428 only patch the kernel if an affected CPU is detected.
429
430 If unsure, say Y.
431
432config ARM64_ERRATUM_819472
433 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
434 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000435 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000436 help
437 This option adds an alternative code sequence to work around ARM
438 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
439 present when it is connected to a coherent interconnect.
440
441 If the processor is executing a load and store exclusive sequence at
442 the same time as a processor in another cluster is executing a cache
443 maintenance operation to the same address, then this erratum might
444 cause data corruption.
445
446 The workaround promotes data cache clean instructions to
447 data cache clean-and-invalidate.
448 Please note that this does not necessarily enable the workaround,
449 as it depends on the alternative framework, which will only patch
450 the kernel if an affected CPU is detected.
451
452 If unsure, say Y.
453
454config ARM64_ERRATUM_832075
455 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
456 default y
457 help
458 This option adds an alternative code sequence to work around ARM
459 erratum 832075 on Cortex-A57 parts up to r1p2.
460
461 Affected Cortex-A57 parts might deadlock when exclusive load/store
462 instructions to Write-Back memory are mixed with Device loads.
463
464 The workaround is to promote device loads to use Load-Acquire
465 semantics.
466 Please note that this does not necessarily enable the workaround,
467 as it depends on the alternative framework, which will only patch
468 the kernel if an affected CPU is detected.
469
470 If unsure, say Y.
471
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000472config ARM64_ERRATUM_834220
473 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
474 depends on KVM
475 default y
476 help
477 This option adds an alternative code sequence to work around ARM
478 erratum 834220 on Cortex-A57 parts up to r1p2.
479
480 Affected Cortex-A57 parts might report a Stage 2 translation
481 fault as the result of a Stage 1 fault for load crossing a
482 page boundary when there is a permission or device memory
483 alignment fault at Stage 1 and a translation fault at Stage 2.
484
485 The workaround is to verify that the Stage 1 translation
486 doesn't generate a fault before handling the Stage 2 fault.
487 Please note that this does not necessarily enable the workaround,
488 as it depends on the alternative framework, which will only patch
489 the kernel if an affected CPU is detected.
490
491 If unsure, say Y.
492
Will Deacon905e8c52015-03-23 19:07:02 +0000493config ARM64_ERRATUM_845719
494 bool "Cortex-A53: 845719: a load might read incorrect data"
495 depends on COMPAT
496 default y
497 help
498 This option adds an alternative code sequence to work around ARM
499 erratum 845719 on Cortex-A53 parts up to r0p4.
500
501 When running a compat (AArch32) userspace on an affected Cortex-A53
502 part, a load at EL0 from a virtual address that matches the bottom 32
503 bits of the virtual address used by a recent load at (AArch64) EL1
504 might return incorrect data.
505
506 The workaround is to write the contextidr_el1 register on exception
507 return to a 32-bit task.
508 Please note that this does not necessarily enable the workaround,
509 as it depends on the alternative framework, which will only patch
510 the kernel if an affected CPU is detected.
511
512 If unsure, say Y.
513
Will Deacondf057cc2015-03-17 12:15:02 +0000514config ARM64_ERRATUM_843419
515 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000516 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000517 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000518 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100519 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000520 enables PLT support to replace certain ADRP instructions, which can
521 cause subsequent memory accesses to use an incorrect address on
522 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000523
524 If unsure, say Y.
525
Masahiro Yamada987fdfe2021-03-24 16:11:28 +0900526config ARM64_LD_HAS_FIX_ERRATUM_843419
527 def_bool $(ld-option,--fix-cortex-a53-843419)
528
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100529config ARM64_ERRATUM_1024718
530 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
531 default y
532 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100533 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100534
Suzuki K Poulosec0b15c22021-02-03 23:00:57 +0000535 Affected Cortex-A55 cores (all revisions) could cause incorrect
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100536 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100537 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100538 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100539 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100540
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100541 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542
Marc Zyngiera5325082019-05-23 11:24:50 +0100543config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100544 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100545 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100546 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100547 help
Will Deacon24cf2622019-05-01 15:45:36 +0100548 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100549 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100550
Marc Zyngiera5325082019-05-23 11:24:50 +0100551 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100552 cause register corruption when accessing the timer registers
553 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100554
555 If unsure, say Y.
556
Andrew Scull02ab1f52020-05-04 10:48:58 +0100557config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000558 bool
559
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000560config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100561 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000562 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100563 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000564 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100565 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000566
567 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
568 corrupted TLBs by speculating an AT instruction during a guest
569 context switch.
570
571 If unsure, say Y.
572
Andrew Scull02ab1f52020-05-04 10:48:58 +0100573config ARM64_ERRATUM_1319367
574 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000575 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100576 select ARM64_WORKAROUND_SPECULATIVE_AT
577 help
578 This option adds work arounds for ARM Cortex-A57 erratum 1319537
579 and A72 erratum 1319367
580
581 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
582 speculating an AT instruction during a guest context switch.
583
584 If unsure, say Y.
585
586config ARM64_ERRATUM_1530923
587 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
588 default y
589 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000590 help
591 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
592
593 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
594 corrupted TLBs by speculating an AT instruction during a guest
595 context switch.
596
597 If unsure, say Y.
598
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200599config ARM64_WORKAROUND_REPEAT_TLBI
600 bool
601
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000602config ARM64_ERRATUM_1286807
603 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
604 default y
605 select ARM64_WORKAROUND_REPEAT_TLBI
606 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100607 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000608
609 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
610 address for a cacheable mapping of a location is being
611 accessed by a core while another core is remapping the virtual
612 address to a new physical page using the recommended
613 break-before-make sequence, then under very rare circumstances
614 TLBI+DSB completes before a read using the translation being
615 invalidated has been observed by other observers. The
616 workaround repeats the TLBI+DSB operation.
617
Will Deacon969f5ea2019-04-29 13:03:57 +0100618config ARM64_ERRATUM_1463225
619 bool "Cortex-A76: Software Step might prevent interrupt recognition"
620 default y
621 help
622 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
623
624 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
625 of a system call instruction (SVC) can prevent recognition of
626 subsequent interrupts when software stepping is disabled in the
627 exception handler of the system call and either kernel debugging
628 is enabled or VHE is in use.
629
630 Work around the erratum by triggering a dummy step exception
631 when handling a system call from a task that is being stepped
632 in a VHE configuration of the kernel.
633
634 If unsure, say Y.
635
James Morse05460842019-10-17 18:42:58 +0100636config ARM64_ERRATUM_1542419
637 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
638 default y
639 help
640 This option adds a workaround for ARM Neoverse-N1 erratum
641 1542419.
642
643 Affected Neoverse-N1 cores could execute a stale instruction when
644 modified by another CPU. The workaround depends on a firmware
645 counterpart.
646
647 Workaround the issue by hiding the DIC feature from EL0. This
648 forces user-space to perform cache maintenance.
649
650 If unsure, say Y.
651
Rob Herring96d389ca2020-10-28 13:28:39 -0500652config ARM64_ERRATUM_1508412
653 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read"
654 default y
655 help
656 This option adds a workaround for Arm Cortex-A77 erratum 1508412.
657
658 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence
659 of a store-exclusive or read of PAR_EL1 and a load with device or
660 non-cacheable memory attributes. The workaround depends on a firmware
661 counterpart.
662
663 KVM guests must also have the workaround implemented or they can
664 deadlock the system.
665
666 Work around the issue by inserting DMB SY barriers around PAR_EL1
667 register reads and warning KVM users. The DMB barrier is sufficient
668 to prevent a speculative PAR_EL1 read.
669
670 If unsure, say Y.
671
Robert Richter94100972015-09-21 22:58:38 +0200672config CAVIUM_ERRATUM_22375
673 bool "Cavium erratum 22375, 24313"
674 default y
675 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100676 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200677
678 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100679 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200680
681 erratum 22375: only alloc 8MB table size
682 erratum 24313: ignore memory access type
683
684 The fixes are in ITS initialization and basically ignore memory access
685 type and table size provided by the TYPER and BASER registers.
686
687 If unsure, say Y.
688
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200689config CAVIUM_ERRATUM_23144
690 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
691 depends on NUMA
692 default y
693 help
694 ITS SYNC command hang for cross node io and collections/cpu mapping.
695
696 If unsure, say Y.
697
Robert Richter6d4e11c2015-09-21 22:58:35 +0200698config CAVIUM_ERRATUM_23154
699 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
700 default y
701 help
702 The gicv3 of ThunderX requires a modified version for
703 reading the IAR status to ensure data synchronization
704 (access to icc_iar1_el1 is not sync'ed before and after).
705
706 If unsure, say Y.
707
Andrew Pinski104a0c02016-02-24 17:44:57 -0800708config CAVIUM_ERRATUM_27456
709 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
710 default y
711 help
712 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
713 instructions may cause the icache to become corrupted if it
714 contains data for a non-current ASID. The fix is to
715 invalidate the icache when changing the mm context.
716
717 If unsure, say Y.
718
David Daney690a3412017-06-09 12:49:48 +0100719config CAVIUM_ERRATUM_30115
720 bool "Cavium erratum 30115: Guest may disable interrupts in host"
721 default y
722 help
723 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
724 1.2, and T83 Pass 1.0, KVM guest execution may disable
725 interrupts in host. Trapping both GICv3 group-0 and group-1
726 accesses sidesteps the issue.
727
728 If unsure, say Y.
729
Marc Zyngier603afdc2019-09-13 10:57:50 +0100730config CAVIUM_TX2_ERRATUM_219
731 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
732 default y
733 help
734 On Cavium ThunderX2, a load, store or prefetch instruction between a
735 TTBR update and the corresponding context synchronizing operation can
736 cause a spurious Data Abort to be delivered to any hardware thread in
737 the CPU core.
738
739 Work around the issue by avoiding the problematic code sequence and
740 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
741 trap handler performs the corresponding register access, skips the
742 instruction and ensures context synchronization by virtue of the
743 exception return.
744
745 If unsure, say Y.
746
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200747config FUJITSU_ERRATUM_010001
748 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
749 default y
750 help
751 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
752 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
753 accesses may cause undefined fault (Data abort, DFSC=0b111111).
754 This fault occurs under a specific hardware condition when a
755 load/store instruction performs an address translation using:
756 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
757 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
758 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
759 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
760
761 The workaround is to ensure these bits are clear in TCR_ELx.
762 The workaround only affects the Fujitsu-A64FX.
763
764 If unsure, say Y.
765
766config HISILICON_ERRATUM_161600802
767 bool "Hip07 161600802: Erroneous redistributor VLPI base"
768 default y
769 help
770 The HiSilicon Hip07 SoC uses the wrong redistributor base
771 when issued ITS commands such as VMOVP and VMAPP, and requires
772 a 128kB offset to be applied to the target address in this commands.
773
774 If unsure, say Y.
775
Christopher Covington38fd94b2017-02-08 15:08:37 -0500776config QCOM_FALKOR_ERRATUM_1003
777 bool "Falkor E1003: Incorrect translation due to ASID change"
778 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500779 help
780 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000781 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
782 in TTBR1_EL1, this situation only occurs in the entry trampoline and
783 then only for entries in the walk cache, since the leaf translation
784 is unchanged. Work around the erratum by invalidating the walk cache
785 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500786
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500787config QCOM_FALKOR_ERRATUM_1009
788 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
789 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000790 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500791 help
792 On Falkor v1, the CPU may prematurely complete a DSB following a
793 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
794 one more time to fix the issue.
795
796 If unsure, say Y.
797
Shanker Donthineni90922a22017-03-07 08:20:38 -0600798config QCOM_QDF2400_ERRATUM_0065
799 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
800 default y
801 help
802 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
803 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
804 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
805
806 If unsure, say Y.
807
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600808config QCOM_FALKOR_ERRATUM_E1041
809 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
810 default y
811 help
812 Falkor CPU may speculatively fetch instructions from an improper
813 memory location when MMU translation is changed from SCTLR_ELn[M]=1
814 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
815
816 If unsure, say Y.
817
Rich Wiley20109a82021-03-23 17:28:09 -0700818config NVIDIA_CARMEL_CNP_ERRATUM
819 bool "NVIDIA Carmel CNP: CNP on Carmel semantically different than ARM cores"
820 default y
821 help
822 If CNP is enabled on Carmel cores, non-sharable TLBIs on a core will not
823 invalidate shared TLB entries installed by a different core, as it would
824 on standard ARM cores.
825
826 If unsure, say Y.
827
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200828config SOCIONEXT_SYNQUACER_PREITS
829 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000830 default y
831 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200832 Socionext Synquacer SoCs implement a separate h/w block to generate
833 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000834
835 If unsure, say Y.
836
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100837endmenu
838
839
840choice
841 prompt "Page size"
842 default ARM64_4K_PAGES
843 help
844 Page size (translation granule) configuration.
845
846config ARM64_4K_PAGES
847 bool "4KB"
848 help
849 This feature enables 4KB pages support.
850
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100851config ARM64_16K_PAGES
852 bool "16KB"
853 help
854 The system will use 16KB pages support. AArch32 emulation
855 requires applications compiled with 16K (or a multiple of 16K)
856 aligned segments.
857
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100858config ARM64_64K_PAGES
859 bool "64KB"
860 help
861 This feature enables 64KB pages support (4KB by default)
862 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100863 look-up. AArch32 emulation requires applications compiled
864 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100865
866endchoice
867
868choice
869 prompt "Virtual address space size"
870 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100871 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100872 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
873 help
874 Allows choosing one of multiple possible virtual address
875 space sizes. The level of translation table is determined by
876 a combination of page size and virtual address space size.
877
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100878config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100879 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100880 depends on ARM64_16K_PAGES
881
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100882config ARM64_VA_BITS_39
883 bool "39-bit"
884 depends on ARM64_4K_PAGES
885
886config ARM64_VA_BITS_42
887 bool "42-bit"
888 depends on ARM64_64K_PAGES
889
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100890config ARM64_VA_BITS_47
891 bool "47-bit"
892 depends on ARM64_16K_PAGES
893
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100894config ARM64_VA_BITS_48
895 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100896
Steve Capperb6d00d42019-08-07 16:55:22 +0100897config ARM64_VA_BITS_52
898 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000899 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
900 help
901 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100902 requested via a hint to mmap(). The kernel will also use 52-bit
903 virtual addresses for its own mappings (provided HW support for
904 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000905
906 NOTE: Enabling 52-bit virtual addressing in conjunction with
907 ARMv8.3 Pointer Authentication will result in the PAC being
908 reduced from 7 bits to 3 bits, which may have a significant
909 impact on its susceptibility to brute-force attacks.
910
911 If unsure, select 48-bit virtual addressing instead.
912
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100913endchoice
914
Will Deacon68d23da2018-12-10 14:15:15 +0000915config ARM64_FORCE_52BIT
916 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100917 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000918 help
919 For systems with 52-bit userspace VAs enabled, the kernel will attempt
920 to maintain compatibility with older software by providing 48-bit VAs
921 unless a hint is supplied to mmap.
922
923 This configuration option disables the 48-bit compatibility logic, and
924 forces all userspace addresses to be 52-bit on HW that supports it. One
925 should only enable this configuration option for stress testing userspace
926 memory management code. If unsure say N here.
927
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100928config ARM64_VA_BITS
929 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100930 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100931 default 39 if ARM64_VA_BITS_39
932 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100933 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100934 default 48 if ARM64_VA_BITS_48
935 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100936
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000937choice
938 prompt "Physical address space size"
939 default ARM64_PA_BITS_48
940 help
941 Choose the maximum physical address range that the kernel will
942 support.
943
944config ARM64_PA_BITS_48
945 bool "48-bit"
946
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000947config ARM64_PA_BITS_52
948 bool "52-bit (ARMv8.2)"
949 depends on ARM64_64K_PAGES
950 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
951 help
952 Enable support for a 52-bit physical address space, introduced as
953 part of the ARMv8.2-LPA extension.
954
955 With this enabled, the kernel will also continue to work on CPUs that
956 do not support ARMv8.2-LPA, but with some added memory overhead (and
957 minor performance overhead).
958
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000959endchoice
960
961config ARM64_PA_BITS
962 int
963 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000964 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000965
Anders Roxelld8e85e12019-11-13 10:26:52 +0100966choice
967 prompt "Endianness"
968 default CPU_LITTLE_ENDIAN
969 help
970 Select the endianness of data accesses performed by the CPU. Userspace
971 applications will need to be compiled and linked for the endianness
972 that is selected here.
973
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100974config CPU_BIG_ENDIAN
Nathan Chancellore9c6dee2021-02-08 17:57:20 -0700975 bool "Build big-endian kernel"
976 depends on !LD_IS_LLD || LLD_VERSION >= 130000
977 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100978 Say Y if you plan on running a kernel with a big-endian userspace.
979
980config CPU_LITTLE_ENDIAN
981 bool "Build little-endian kernel"
982 help
983 Say Y if you plan on running a kernel with a little-endian userspace.
984 This is usually the case for distributions targeting arm64.
985
986endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100987
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100988config SCHED_MC
989 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100990 help
991 Multi-core scheduler support improves the CPU scheduler's decision
992 making when dealing with multi-core CPU chips at a cost of slightly
993 increased overhead in some places. If unsure say N here.
994
995config SCHED_SMT
996 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100997 help
998 Improves the CPU scheduler's decision making when dealing with
999 MultiThreading at a cost of slightly increased overhead in some
1000 places. If unsure say N here.
1001
1002config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +00001003 int "Maximum number of CPUs (2-4096)"
1004 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +00001005 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001006
1007config HOTPLUG_CPU
1008 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +08001009 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001010 help
1011 Say Y here to experiment with turning CPUs off and on. CPUs
1012 can be controlled through /sys/devices/system/cpu.
1013
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001014# Common NUMA Features
1015config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001016 bool "NUMA Memory Allocation and Scheduler Support"
Atish Patraae3c1072020-11-18 16:38:26 -08001017 select GENERIC_ARCH_NUMA
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +08001018 select ACPI_NUMA if ACPI
1019 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001020 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001021 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001022
1023 The kernel will try to allocate memory used by a CPU on the
1024 local memory of the CPU and add some more
1025 NUMA awareness to the kernel.
1026
1027config NODES_SHIFT
1028 int "Maximum NUMA Nodes (as a power of 2)"
1029 range 1 10
Vanshidhar Konda2a13c132020-10-30 10:30:50 -07001030 default "4"
Mike Rapoporta9ee6cf2021-06-28 19:43:01 -07001031 depends on NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001032 help
1033 Specify the maximum number of NUMA Nodes available on the target
1034 system. Increases memory reserved to accommodate various tables.
1035
1036config USE_PERCPU_NUMA_NODE_ID
1037 def_bool y
1038 depends on NUMA
1039
Zhen Lei7af3a0a2016-09-01 14:55:00 +08001040config HAVE_SETUP_PER_CPU_AREA
1041 def_bool y
1042 depends on NUMA
1043
1044config NEED_PER_CPU_EMBED_FIRST_CHUNK
1045 def_bool y
1046 depends on NUMA
1047
Masahiro Yamada8636a1f2018-12-11 20:01:04 +09001048source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001049
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001050config ARCH_SPARSEMEM_ENABLE
1051 def_bool y
1052 select SPARSEMEM_VMEMMAP_ENABLE
Catalin Marinas782276b2021-04-20 10:35:59 +01001053 select SPARSEMEM_VMEMMAP
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001054
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001055config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001056 def_bool y
1057 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001058
Vladimir Murzin18107f82021-03-12 17:38:10 +00001059config ARCH_HAS_FILTER_PGPROT
1060 def_bool y
1061
Sami Tolvanen52875692020-04-27 09:00:16 -07001062# Supported by clang >= 7.0
1063config CC_HAVE_SHADOW_CALL_STACK
1064 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1065
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001066config PARAVIRT
1067 bool "Enable paravirtualization code"
1068 help
1069 This changes the kernel so it can modify itself when it is run
1070 under a hypervisor, potentially improving performance significantly
1071 over full virtualization.
1072
1073config PARAVIRT_TIME_ACCOUNTING
1074 bool "Paravirtual steal time accounting"
1075 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001076 help
1077 Select this option to enable fine granularity task steal time
1078 accounting. Time spent executing other tasks in parallel with
1079 the current vCPU is discounted from the vCPU power. To account for
1080 that, there can be a small performance impact.
1081
1082 If in doubt, say N here.
1083
Geoff Levandd28f6df2016-06-23 17:54:48 +00001084config KEXEC
1085 depends on PM_SLEEP_SMP
1086 select KEXEC_CORE
1087 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001088 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001089 kexec is a system call that implements the ability to shutdown your
1090 current kernel, and to start another kernel. It is like a reboot
1091 but it is independent of the system firmware. And like a reboot
1092 you can start any kernel with it, not just Linux.
1093
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001094config KEXEC_FILE
1095 bool "kexec file based system call"
1096 select KEXEC_CORE
Lakshmi Ramasubramaniandce92f62021-02-21 09:49:30 -08001097 select HAVE_IMA_KEXEC if IMA
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001098 help
1099 This is new version of kexec system call. This system call is
1100 file based and takes file descriptors as system call argument
1101 for kernel and initramfs as opposed to list of segments as
1102 accepted by previous system call.
1103
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001104config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001105 bool "Verify kernel signature during kexec_file_load() syscall"
1106 depends on KEXEC_FILE
1107 help
1108 Select this option to verify a signature with loaded kernel
1109 image. If configured, any attempt of loading a image without
1110 valid signature will fail.
1111
1112 In addition to that option, you need to enable signature
1113 verification for the corresponding kernel image type being
1114 loaded in order for this to work.
1115
1116config KEXEC_IMAGE_VERIFY_SIG
1117 bool "Enable Image signature verification support"
1118 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001119 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001120 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1121 help
1122 Enable Image signature verification support.
1123
1124comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001125 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001126 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1127
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001128config CRASH_DUMP
1129 bool "Build kdump crash kernel"
1130 help
1131 Generate crash dump after being started by kexec. This should
1132 be normally only set in special crash dump kernels which are
1133 loaded in the main kernel with kexec-tools into a specially
1134 reserved region and then later executed after a crash by
1135 kdump/kexec.
1136
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001137 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001138
Pavel Tatashin072e3d92021-01-25 14:19:08 -05001139config TRANS_TABLE
1140 def_bool y
1141 depends on HIBERNATION
1142
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001143config XEN_DOM0
1144 def_bool y
1145 depends on XEN
1146
1147config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001148 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001149 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001150 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001151 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001152 help
1153 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1154
Steve Capperd03bb142013-04-25 15:19:21 +01001155config FORCE_MAX_ZONEORDER
1156 int
Anshuman Khandual79cc2ed2021-03-01 16:55:14 +05301157 default "14" if ARM64_64K_PAGES
1158 default "12" if ARM64_16K_PAGES
Steve Capperd03bb142013-04-25 15:19:21 +01001159 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001160 help
1161 The kernel memory allocator divides physically contiguous memory
1162 blocks into "zones", where each zone is a power of two number of
1163 pages. This option selects the largest power of two that the kernel
1164 keeps in the memory allocator. If you need to allocate very large
1165 blocks of physically contiguous memory, then you may need to
1166 increase this value.
1167
1168 This config option is actually maximum order plus one. For example,
1169 a value of 11 means that the largest free memory block is 2^10 pages.
1170
1171 We make sure that we can allocate upto a HugePage size for each configuration.
1172 Hence we have :
1173 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1174
1175 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1176 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001177
Will Deacon084eb772017-11-14 14:41:01 +00001178config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001179 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001180 default y
1181 help
Will Deacon06170522017-11-14 16:19:39 +00001182 Speculation attacks against some high-performance processors can
1183 be used to bypass MMU permission checks and leak kernel data to
1184 userspace. This can be defended against by unmapping the kernel
1185 when running in userspace, mapping it back in on exception entry
1186 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001187
1188 If unsure, say Y.
1189
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001190config RODATA_FULL_DEFAULT_ENABLED
1191 bool "Apply r/o permissions of VM areas also to their linear aliases"
1192 default y
1193 help
1194 Apply read-only attributes of VM areas to the linear alias of
1195 the backing pages as well. This prevents code or read-only data
1196 from being modified (inadvertently or intentionally) via another
1197 mapping of the same memory page. This additional enhancement can
1198 be turned off at runtime by passing rodata=[off|on] (and turned on
1199 with rodata=full if this option is set to 'n')
1200
1201 This requires the linear region to be mapped down to pages,
1202 which may adversely affect performance in some cases.
1203
Will Deacondd523792019-04-23 14:37:24 +01001204config ARM64_SW_TTBR0_PAN
1205 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1206 help
1207 Enabling this option prevents the kernel from accessing
1208 user-space memory directly by pointing TTBR0_EL1 to a reserved
1209 zeroed area and reserved ASID. The user access routines
1210 restore the valid TTBR0_EL1 temporarily.
1211
Catalin Marinas63f0c602019-07-23 19:58:39 +02001212config ARM64_TAGGED_ADDR_ABI
1213 bool "Enable the tagged user addresses syscall ABI"
1214 default y
1215 help
1216 When this option is enabled, user applications can opt in to a
1217 relaxed ABI via prctl() allowing tagged addresses to be passed
1218 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001219 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001220
Will Deacondd523792019-04-23 14:37:24 +01001221menuconfig COMPAT
1222 bool "Kernel support for 32-bit EL0"
1223 depends on ARM64_4K_PAGES || EXPERT
Will Deacondd523792019-04-23 14:37:24 +01001224 select HAVE_UID16
1225 select OLD_SIGSUSPEND3
1226 select COMPAT_OLD_SIGACTION
1227 help
1228 This option enables support for a 32-bit EL0 running under a 64-bit
1229 kernel at EL1. AArch32-specific components such as system calls,
1230 the user helper functions, VFP support and the ptrace interface are
1231 handled appropriately by the kernel.
1232
1233 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1234 that you will only be able to execute AArch32 binaries that were compiled
1235 with page size aligned segments.
1236
1237 If you want to execute 32-bit userspace applications, say Y.
1238
1239if COMPAT
1240
1241config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001242 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001243 default y
1244 help
1245 Warning: disabling this option may break 32-bit user programs.
1246
1247 Provide kuser helpers to compat tasks. The kernel provides
1248 helper code to userspace in read only form at a fixed location
1249 to allow userspace to be independent of the CPU type fitted to
1250 the system. This permits binaries to be run on ARMv4 through
1251 to ARMv8 without modification.
1252
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001253 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001254
1255 However, the fixed address nature of these helpers can be used
1256 by ROP (return orientated programming) authors when creating
1257 exploits.
1258
1259 If all of the binaries and libraries which run on your platform
1260 are built specifically for your platform, and make no use of
1261 these helpers, then you can turn this option off to hinder
1262 such exploits. However, in that case, if a binary or library
1263 relying on those helpers is run, it will not function correctly.
1264
1265 Say N here only if you are absolutely certain that you do not
1266 need these helpers; otherwise, the safe option is to say Y.
1267
Will Deacon7c4791c2019-10-07 13:03:12 +01001268config COMPAT_VDSO
1269 bool "Enable vDSO for 32-bit applications"
1270 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1271 select GENERIC_COMPAT_VDSO
1272 default y
1273 help
1274 Place in the process address space of 32-bit applications an
1275 ELF shared object providing fast implementations of gettimeofday
1276 and clock_gettime.
1277
1278 You must have a 32-bit build of glibc 2.22 or later for programs
1279 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001280
Nick Desaulniers625412c2020-06-08 13:57:08 -07001281config THUMB2_COMPAT_VDSO
1282 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1283 depends on COMPAT_VDSO
1284 default y
1285 help
1286 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1287 otherwise with '-marm'.
1288
Will Deacon1b907f42014-11-20 16:51:10 +00001289menuconfig ARMV8_DEPRECATED
1290 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001291 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001292 help
1293 Legacy software support may require certain instructions
1294 that have been deprecated or obsoleted in the architecture.
1295
1296 Enable this config to enable selective emulation of these
1297 features.
1298
1299 If unsure, say Y
1300
1301if ARMV8_DEPRECATED
1302
1303config SWP_EMULATION
1304 bool "Emulate SWP/SWPB instructions"
1305 help
1306 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1307 they are always undefined. Say Y here to enable software
1308 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001309 This feature can be controlled at runtime with the abi.swp
1310 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001311
1312 In some older versions of glibc [<=2.8] SWP is used during futex
1313 trylock() operations with the assumption that the code will not
1314 be preempted. This invalid assumption may be more likely to fail
1315 with SWP emulation enabled, leading to deadlock of the user
1316 application.
1317
1318 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1319 on an external transaction monitoring block called a global
1320 monitor to maintain update atomicity. If your system does not
1321 implement a global monitor, this option can cause programs that
1322 perform SWP operations to uncached memory to deadlock.
1323
1324 If unsure, say Y
1325
1326config CP15_BARRIER_EMULATION
1327 bool "Emulate CP15 Barrier instructions"
1328 help
1329 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1330 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1331 strongly recommended to use the ISB, DSB, and DMB
1332 instructions instead.
1333
1334 Say Y here to enable software emulation of these
1335 instructions for AArch32 userspace code. When this option is
1336 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001337 identify software that needs updating. This feature can be
1338 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001339
1340 If unsure, say Y
1341
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001342config SETEND_EMULATION
1343 bool "Emulate SETEND instruction"
1344 help
1345 The SETEND instruction alters the data-endianness of the
1346 AArch32 EL0, and is deprecated in ARMv8.
1347
1348 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001349 for AArch32 userspace code. This feature can be controlled
1350 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001351
1352 Note: All the cpus on the system must have mixed endian support at EL0
1353 for this feature to be enabled. If a new CPU - which doesn't support mixed
1354 endian - is hotplugged in after this feature has been enabled, there could
1355 be unexpected results in the applications.
1356
1357 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001358endif
1359
Will Deacondd523792019-04-23 14:37:24 +01001360endif
Catalin Marinasba428222016-07-01 18:25:31 +01001361
Will Deacon0e4a0702015-07-27 15:54:13 +01001362menu "ARMv8.1 architectural features"
1363
1364config ARM64_HW_AFDBM
1365 bool "Support for hardware updates of the Access and Dirty page flags"
1366 default y
1367 help
1368 The ARMv8.1 architecture extensions introduce support for
1369 hardware updates of the access and dirty information in page
1370 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1371 capable processors, accesses to pages with PTE_AF cleared will
1372 set this bit instead of raising an access flag fault.
1373 Similarly, writes to read-only pages with the DBM bit set will
1374 clear the read-only bit (AP[2]) instead of raising a
1375 permission fault.
1376
1377 Kernels built with this configuration option enabled continue
1378 to work on pre-ARMv8.1 hardware and the performance impact is
1379 minimal. If unsure, say Y.
1380
1381config ARM64_PAN
1382 bool "Enable support for Privileged Access Never (PAN)"
1383 default y
1384 help
1385 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1386 prevents the kernel or hypervisor from accessing user-space (EL0)
1387 memory directly.
1388
1389 Choosing this option will cause any unprotected (not using
1390 copy_to_user et al) memory access to fail with a permission fault.
1391
1392 The feature is detected at runtime, and will remain as a 'nop'
1393 instruction if the cpu does not implement the feature.
1394
Will Deacon364a5a82020-06-30 14:02:22 +01001395config AS_HAS_LDAPR
1396 def_bool $(as-instr,.arch_extension rcpc)
1397
Catalin Marinas2decad92021-04-09 18:37:10 +01001398config AS_HAS_LSE_ATOMICS
1399 def_bool $(as-instr,.arch_extension lse)
1400
Will Deacon0e4a0702015-07-27 15:54:13 +01001401config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001402 bool
1403 default ARM64_USE_LSE_ATOMICS
Catalin Marinas2decad92021-04-09 18:37:10 +01001404 depends on AS_HAS_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001405
1406config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001407 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001408 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001409 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001410 help
1411 As part of the Large System Extensions, ARMv8.1 introduces new
1412 atomic instructions that are designed specifically to scale in
1413 very large systems.
1414
1415 Say Y here to make use of these instructions for the in-kernel
1416 atomic routines. This incurs a small overhead on CPUs that do
1417 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001418 built with binutils >= 2.25 in order for the new instructions
1419 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001420
1421endmenu
1422
Will Deaconf9933182016-02-26 16:30:14 +00001423menu "ARMv8.2 architectural features"
1424
Robin Murphyd50e0712017-07-25 11:55:42 +01001425config ARM64_PMEM
1426 bool "Enable support for persistent memory"
1427 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001428 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001429 help
1430 Say Y to enable support for the persistent memory API based on the
1431 ARMv8.2 DCPoP feature.
1432
1433 The feature is detected at runtime, and the kernel will use DC CVAC
1434 operations if DC CVAP is not supported (following the behaviour of
1435 DC CVAP itself if the system does not define a point of persistence).
1436
Xie XiuQi64c02722018-01-15 19:38:56 +00001437config ARM64_RAS_EXTN
1438 bool "Enable support for RAS CPU Extensions"
1439 default y
1440 help
1441 CPUs that support the Reliability, Availability and Serviceability
1442 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1443 errors, classify them and report them to software.
1444
1445 On CPUs with these extensions system software can use additional
1446 barriers to determine if faults are pending and read the
1447 classification from a new set of registers.
1448
1449 Selecting this feature will allow the kernel to use these barriers
1450 and access the new registers if the system supports the extension.
1451 Platform RAS features may additionally depend on firmware support.
1452
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001453config ARM64_CNP
1454 bool "Enable support for Common Not Private (CNP) translations"
1455 default y
1456 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1457 help
1458 Common Not Private (CNP) allows translation table entries to
1459 be shared between different PEs in the same inner shareable
1460 domain, so the hardware can use this fact to optimise the
1461 caching of such entries in the TLB.
1462
1463 Selecting this option allows the CNP feature to be detected
1464 at runtime, and does not affect PEs that do not implement
1465 this feature.
1466
Will Deaconf9933182016-02-26 16:30:14 +00001467endmenu
1468
Mark Rutland04ca3202018-12-07 18:39:30 +00001469menu "ARMv8.3 architectural features"
1470
1471config ARM64_PTR_AUTH
1472 bool "Enable support for pointer authentication"
1473 default y
1474 help
1475 Pointer authentication (part of the ARMv8.3 Extensions) provides
1476 instructions for signing and authenticating pointers against secret
1477 keys, which can be used to mitigate Return Oriented Programming (ROP)
1478 and other attacks.
1479
1480 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001481 Choosing this option will cause the kernel to initialise secret keys
1482 for each process at exec() time, with these keys being
1483 context-switched along with the process.
1484
1485 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301486 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001487 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001488
Kristina Martsenko69829342020-03-13 14:34:55 +05301489 If the feature is present on the boot CPU but not on a late CPU, then
1490 the late CPU will be parked. Also, if the boot CPU does not have
1491 address auth and the late CPU has then the late CPU will still boot
1492 but with the feature disabled. On such a system, this option should
1493 not be selected.
1494
Daniel Kissb27a9f42021-06-13 11:26:31 +02001495config ARM64_PTR_AUTH_KERNEL
Daniel Kissd053e712021-06-13 11:26:32 +02001496 bool "Use pointer authentication for kernel"
Daniel Kissb27a9f42021-06-13 11:26:31 +02001497 default y
1498 depends on ARM64_PTR_AUTH
1499 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
1500 # Modern compilers insert a .note.gnu.property section note for PAC
1501 # which is only understood by binutils starting with version 2.33.1.
1502 depends on LD_IS_LLD || LD_VERSION >= 23301 || (CC_IS_GCC && GCC_VERSION < 90100)
1503 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
1504 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1505 help
1506 If the compiler supports the -mbranch-protection or
1507 -msign-return-address flag (e.g. GCC 7 or later), then this option
1508 will cause the kernel itself to be compiled with return address
1509 protection. In this case, and if the target hardware is known to
1510 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1511 disabled with minimal loss of protection.
1512
Kristina Martsenko74afda42020-03-13 14:35:03 +05301513 This feature works with FUNCTION_GRAPH_TRACER option only if
1514 DYNAMIC_FTRACE_WITH_REGS is enabled.
1515
1516config CC_HAS_BRANCH_PROT_PAC_RET
1517 # GCC 9 or later, clang 8 or later
1518 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1519
1520config CC_HAS_SIGN_RETURN_ADDRESS
1521 # GCC 7, 8
1522 def_bool $(cc-option,-msign-return-address=all)
1523
1524config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001525 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301526
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001527config AS_HAS_CFI_NEGATE_RA_STATE
1528 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1529
Mark Rutland04ca3202018-12-07 18:39:30 +00001530endmenu
1531
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001532menu "ARMv8.4 architectural features"
1533
1534config ARM64_AMU_EXTN
1535 bool "Enable support for the Activity Monitors Unit CPU extension"
1536 default y
1537 help
1538 The activity monitors extension is an optional extension introduced
1539 by the ARMv8.4 CPU architecture. This enables support for version 1
1540 of the activity monitors architecture, AMUv1.
1541
1542 To enable the use of this extension on CPUs that implement it, say Y.
1543
1544 Note that for architectural reasons, firmware _must_ implement AMU
1545 support when running on CPUs that present the activity monitors
1546 extension. The required support is present in:
1547 * Version 1.5 and later of the ARM Trusted Firmware
1548
1549 For kernels that have this configuration enabled but boot with broken
1550 firmware, you may need to say N here until the firmware is fixed.
1551 Otherwise you may experience firmware panics or lockups when
1552 accessing the counter registers. Even if you are not observing these
1553 symptoms, the values returned by the register reads might not
1554 correctly reflect reality. Most commonly, the value read will be 0,
1555 indicating that the counter is not enabled.
1556
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001557config AS_HAS_ARMV8_4
1558 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1559
1560config ARM64_TLB_RANGE
1561 bool "Enable support for tlbi range feature"
1562 default y
1563 depends on AS_HAS_ARMV8_4
1564 help
1565 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1566 range of input addresses.
1567
1568 The feature introduces new assembly instructions, and they were
1569 support when binutils >= 2.30.
1570
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001571endmenu
1572
Mark Brown3e6c69a2019-12-09 18:12:14 +00001573menu "ARMv8.5 architectural features"
1574
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001575config AS_HAS_ARMV8_5
1576 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a)
1577
Dave Martin383499f2020-03-16 16:50:55 +00001578config ARM64_BTI
1579 bool "Branch Target Identification support"
1580 default y
1581 help
1582 Branch Target Identification (part of the ARMv8.5 Extensions)
1583 provides a mechanism to limit the set of locations to which computed
1584 branch instructions such as BR or BLR can jump.
1585
1586 To make use of BTI on CPUs that support it, say Y.
1587
1588 BTI is intended to provide complementary protection to other control
1589 flow integrity protection mechanisms, such as the Pointer
1590 authentication mechanism provided as part of the ARMv8.3 Extensions.
1591 For this reason, it does not make sense to enable this option without
1592 also enabling support for pointer authentication. Thus, when
1593 enabling this option you should also select ARM64_PTR_AUTH=y.
1594
1595 Userspace binaries must also be specifically compiled to make use of
1596 this mechanism. If you say N here or the hardware does not support
1597 BTI, such binaries can still run, but you get no additional
1598 enforcement of branch destinations.
1599
Mark Brown97fed772020-05-06 20:51:34 +01001600config ARM64_BTI_KERNEL
1601 bool "Use Branch Target Identification for kernel"
1602 default y
1603 depends on ARM64_BTI
Daniel Kissb27a9f42021-06-13 11:26:31 +02001604 depends on ARM64_PTR_AUTH_KERNEL
Mark Brown97fed772020-05-06 20:51:34 +01001605 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001606 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1607 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Nathan Chancellor8cdd23c2021-07-12 14:46:37 -07001608 # https://github.com/llvm/llvm-project/commit/a88c722e687e6780dcd6a58718350dc76fcc4cc9
1609 depends on !CC_IS_CLANG || CLANG_VERSION >= 120000
Mark Brown97fed772020-05-06 20:51:34 +01001610 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1611 help
1612 Build the kernel with Branch Target Identification annotations
1613 and enable enforcement of this for kernel code. When this option
1614 is enabled and the system supports BTI all kernel code including
1615 modular code must have BTI enabled.
1616
1617config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1618 # GCC 9 or later, clang 8 or later
1619 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1620
Mark Brown3e6c69a2019-12-09 18:12:14 +00001621config ARM64_E0PD
1622 bool "Enable support for E0PD"
1623 default y
1624 help
Will Deacone717d932020-01-22 11:23:54 +00001625 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1626 that EL0 accesses made via TTBR1 always fault in constant time,
1627 providing similar benefits to KASLR as those provided by KPTI, but
1628 with lower overhead and without disrupting legitimate access to
1629 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001630
Will Deacone717d932020-01-22 11:23:54 +00001631 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001632
Richard Henderson1a50ec02020-01-21 12:58:52 +00001633config ARCH_RANDOM
1634 bool "Enable support for random number generation"
1635 default y
1636 help
1637 Random number generation (part of the ARMv8.5 Extensions)
1638 provides a high bandwidth, cryptographically secure
1639 hardware random number generator.
1640
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001641config ARM64_AS_HAS_MTE
1642 # Initial support for MTE went in binutils 2.32.0, checked with
1643 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1644 # as a late addition to the final architecture spec (LDGM/STGM)
1645 # is only supported in the newer 2.32.x and 2.33 binutils
1646 # versions, hence the extra "stgm" instruction check below.
1647 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1648
1649config ARM64_MTE
1650 bool "Memory Tagging Extension support"
1651 default y
1652 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001653 depends on AS_HAS_ARMV8_5
Catalin Marinas2decad92021-04-09 18:37:10 +01001654 depends on AS_HAS_LSE_ATOMICS
Vincenzo Frascino98c970d2020-12-22 12:01:35 -08001655 # Required for tag checking in the uaccess routines
1656 depends on ARM64_PAN
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001657 select ARCH_USES_HIGH_VMA_FLAGS
1658 help
1659 Memory Tagging (part of the ARMv8.5 Extensions) provides
1660 architectural support for run-time, always-on detection of
1661 various classes of memory error to aid with software debugging
1662 to eliminate vulnerabilities arising from memory-unsafe
1663 languages.
1664
1665 This option enables the support for the Memory Tagging
1666 Extension at EL0 (i.e. for userspace).
1667
1668 Selecting this option allows the feature to be detected at
1669 runtime. Any secondary CPU not implementing this feature will
1670 not be allowed a late bring-up.
1671
1672 Userspace binaries that want to use this feature must
1673 explicitly opt in. The mechanism for the userspace is
1674 described in:
1675
1676 Documentation/arm64/memory-tagging-extension.rst.
1677
Mark Brown3e6c69a2019-12-09 18:12:14 +00001678endmenu
1679
Vladimir Murzin18107f82021-03-12 17:38:10 +00001680menu "ARMv8.7 architectural features"
1681
1682config ARM64_EPAN
1683 bool "Enable support for Enhanced Privileged Access Never (EPAN)"
1684 default y
1685 depends on ARM64_PAN
1686 help
1687 Enhanced Privileged Access Never (EPAN) allows Privileged
1688 Access Never to be used with Execute-only mappings.
1689
1690 The feature is detected at runtime, and will remain disabled
1691 if the cpu does not implement the feature.
1692endmenu
1693
Dave Martinddd25ad2017-10-31 15:51:02 +00001694config ARM64_SVE
1695 bool "ARM Scalable Vector Extension support"
1696 default y
1697 help
1698 The Scalable Vector Extension (SVE) is an extension to the AArch64
1699 execution state which complements and extends the SIMD functionality
1700 of the base architecture to support much larger vectors and to enable
1701 additional vectorisation opportunities.
1702
1703 To enable use of this extension on CPUs that implement it, say Y.
1704
Dave Martin06a916f2019-04-18 18:41:38 +01001705 On CPUs that support the SVE2 extensions, this option will enable
1706 those too.
1707
Dave Martin50436942018-03-23 18:08:31 +00001708 Note that for architectural reasons, firmware _must_ implement SVE
1709 support when running on SVE capable hardware. The required support
1710 is present in:
1711
1712 * version 1.5 and later of the ARM Trusted Firmware
1713 * the AArch64 boot wrapper since commit 5e1261e08abf
1714 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1715
1716 For other firmware implementations, consult the firmware documentation
1717 or vendor.
1718
1719 If you need the kernel to boot on SVE-capable hardware with broken
1720 firmware, you may need to say N here until you get your firmware
1721 fixed. Otherwise, you may experience firmware panics or lockups when
1722 booting the kernel. If unsure and you are not observing these
1723 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001724
1725config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001726 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001727 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001728 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001729 help
1730 Allocate PLTs when loading modules so that jumps and calls whose
1731 targets are too far away for their relative offsets to be encoded
1732 in the instructions themselves can be bounced via veneers in the
1733 module's PLT. This allows modules to be allocated in the generic
1734 vmalloc area after the dedicated module memory area has been
1735 exhausted.
1736
1737 When running with address space randomization (KASLR), the module
1738 region itself may be too far away for ordinary relative jumps and
1739 calls, and so in that case, module PLTs are required and cannot be
1740 disabled.
1741
1742 Specific errata workaround(s) might also force module PLTs to be
1743 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001744
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001745config ARM64_PSEUDO_NMI
1746 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001747 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001748 help
1749 Adds support for mimicking Non-Maskable Interrupts through the use of
1750 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001751 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001752
1753 This high priority configuration for interrupts needs to be
1754 explicitly enabled by setting the kernel parameter
1755 "irqchip.gicv3_pseudo_nmi" to 1.
1756
1757 If unsure, say N
1758
Julien Thierry48ce8f82019-06-11 10:38:11 +01001759if ARM64_PSEUDO_NMI
1760config ARM64_DEBUG_PRIORITY_MASKING
1761 bool "Debug interrupt priority masking"
1762 help
1763 This adds runtime checks to functions enabling/disabling
1764 interrupts when using priority masking. The additional checks verify
1765 the validity of ICC_PMR_EL1 when calling concerned functions.
1766
1767 If unsure, say N
1768endif
1769
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001770config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001771 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001772 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001773 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001774 help
1775 This builds the kernel as a Position Independent Executable (PIE),
1776 which retains all relocation metadata required to relocate the
1777 kernel binary at runtime to a different virtual address than the
1778 address it was linked at.
1779 Since AArch64 uses the RELA relocation format, this requires a
1780 relocation pass at runtime even if the kernel is loaded at the
1781 same address it was linked at.
1782
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001783config RANDOMIZE_BASE
1784 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001785 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001786 select RELOCATABLE
1787 help
1788 Randomizes the virtual address at which the kernel image is
1789 loaded, as a security feature that deters exploit attempts
1790 relying on knowledge of the location of kernel internals.
1791
1792 It is the bootloader's job to provide entropy, by passing a
1793 random u64 value in /chosen/kaslr-seed at kernel entry.
1794
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001795 When booting via the UEFI stub, it will invoke the firmware's
1796 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1797 to the kernel proper. In addition, it will randomise the physical
1798 location of the kernel Image as well.
1799
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001800 If unsure, say N.
1801
1802config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001803 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001804 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001805 default y
1806 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001807 Randomizes the location of the module region inside a 4 GB window
1808 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001809 to leak information about the location of core kernel data structures
1810 but it does imply that function calls between modules and the core
1811 kernel will need to be resolved via veneers in the module PLT.
1812
1813 When this option is not set, the module region will be randomized over
1814 a limited range that contains the [_stext, _etext] interval of the
1815 core kernel, so branch relocations are always in range.
1816
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001817config CC_HAVE_STACKPROTECTOR_SYSREG
1818 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1819
1820config STACKPROTECTOR_PER_TASK
1821 def_bool y
1822 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1823
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001824endmenu
1825
1826menu "Boot options"
1827
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001828config ARM64_ACPI_PARKING_PROTOCOL
1829 bool "Enable support for the ARM64 ACPI parking protocol"
1830 depends on ACPI
1831 help
1832 Enable support for the ARM64 ACPI parking protocol. If disabled
1833 the kernel will not allow booting through the ARM64 ACPI parking
1834 protocol even if the corresponding data is present in the ACPI
1835 MADT table.
1836
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001837config CMDLINE
1838 string "Default kernel command string"
1839 default ""
1840 help
1841 Provide a set of default command-line options at build time by
1842 entering them here. As a minimum, you should specify the the
1843 root device (e.g. root=/dev/nfs).
1844
Tyler Hicks1e40d102020-09-21 14:15:57 -05001845choice
1846 prompt "Kernel command line type" if CMDLINE != ""
1847 default CMDLINE_FROM_BOOTLOADER
1848 help
1849 Choose how the kernel will handle the provided default kernel
1850 command line string.
1851
1852config CMDLINE_FROM_BOOTLOADER
1853 bool "Use bootloader kernel arguments if available"
1854 help
1855 Uses the command-line options passed by the boot loader. If
1856 the boot loader doesn't provide any, the default kernel command
1857 string provided in CMDLINE will be used.
1858
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001859config CMDLINE_FORCE
1860 bool "Always use the default kernel command string"
1861 help
1862 Always use the default kernel command string, even if the boot
1863 loader passes other arguments to the kernel.
1864 This is useful if you cannot or don't want to change the
1865 command-line options your boot loader passes to the kernel.
1866
Tyler Hicks1e40d102020-09-21 14:15:57 -05001867endchoice
1868
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001869config EFI_STUB
1870 bool
1871
Mark Salterf84d0272014-04-15 21:59:30 -04001872config EFI
1873 bool "UEFI runtime support"
1874 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001875 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001876 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001877 select LIBFDT
1878 select UCS2_STRING
1879 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001880 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001881 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001882 select EFI_GENERIC_STUB
Chester Lin8d39cee2020-10-30 14:08:40 +08001883 imply IMA_SECURE_AND_OR_TRUSTED_BOOT
Mark Salterf84d0272014-04-15 21:59:30 -04001884 default y
1885 help
1886 This option provides support for runtime services provided
1887 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001888 clock, and platform reset). A UEFI stub is also provided to
1889 allow the kernel to be booted as an EFI application. This
1890 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001891
Yi Lid1ae8c02014-10-04 23:46:43 +08001892config DMI
1893 bool "Enable support for SMBIOS (DMI) tables"
1894 depends on EFI
1895 default y
1896 help
1897 This enables SMBIOS/DMI feature for systems.
1898
1899 This option is only useful on systems that have UEFI firmware.
1900 However, even with this option, the resultant kernel should
1901 continue to boot on existing non-UEFI platforms.
1902
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001903endmenu
1904
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001905config SYSVIPC_COMPAT
1906 def_bool y
1907 depends on COMPAT && SYSVIPC
1908
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001909menu "Power management options"
1910
1911source "kernel/power/Kconfig"
1912
James Morse82869ac2016-04-27 17:47:12 +01001913config ARCH_HIBERNATION_POSSIBLE
1914 def_bool y
1915 depends on CPU_PM
1916
1917config ARCH_HIBERNATION_HEADER
1918 def_bool y
1919 depends on HIBERNATION
1920
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001921config ARCH_SUSPEND_POSSIBLE
1922 def_bool y
1923
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001924endmenu
1925
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001926menu "CPU Power Management"
1927
1928source "drivers/cpuidle/Kconfig"
1929
Rob Herring52e7e812014-02-24 11:27:57 +09001930source "drivers/cpufreq/Kconfig"
1931
1932endmenu
1933
Mark Salterf84d0272014-04-15 21:59:30 -04001934source "drivers/firmware/Kconfig"
1935
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001936source "drivers/acpi/Kconfig"
1937
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001938source "arch/arm64/kvm/Kconfig"
1939
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001940if CRYPTO
1941source "arch/arm64/crypto/Kconfig"
1942endif