blob: 69f968adbcf64341cf7df61e68f27e796608da9b [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080014 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070015 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010016 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030017 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070021 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070023 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050024 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020025 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070026 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070027 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050028 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010029 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010030 select ARCH_HAS_SET_MEMORY
Mark Brown5fc57df2020-09-14 16:34:09 +010031 select ARCH_STACKWALK
Laura Abbottad21fc42017-02-06 16:31:57 -080032 select ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020034 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
35 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010036 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010037 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010038 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000039 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070040 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020041 select ARCH_INLINE_READ_LOCK if !PREEMPTION
42 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
43 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
44 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
45 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
46 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
47 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
48 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
49 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
50 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
51 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
52 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
53 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
54 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
55 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
56 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
57 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
58 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
59 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
60 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
61 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
62 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
63 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
64 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
65 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
66 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070067 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010068 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000069 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010070 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000071 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010072 select ARCH_USE_SYM_ANNOTATIONS
Mike Rapoport5d6ad662020-12-14 19:10:30 -080073 select ARCH_SUPPORTS_DEBUG_PAGEALLOC
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010074 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070075 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Peter Zijlstra4badad32014-06-06 19:53:16 +020076 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010077 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070078 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070079 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010080 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070081 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000082 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070083 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Nathan Chancellor59612b22020-11-19 13:46:56 -070084 select ARCH_WANT_LD_ORPHAN_WARN
Yang Shif0b7f8a2016-02-05 15:50:18 -080085 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000086 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000087 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000088 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010089 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050090 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010091 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050092 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010093 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080094 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000095 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070096 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000097 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020098 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000099 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +0100100 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +0100101 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800102 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700103 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100104 select GENERIC_ARCH_TOPOLOGY
Will Deacon4b3dc962015-05-29 18:28:44 +0100105 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000106 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500107 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700108 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100109 select GENERIC_IDLE_POLL_SETUP
Marc Zyngierd3afc7f2020-04-25 15:03:47 +0100110 select GENERIC_IRQ_IPI
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700111 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select GENERIC_IRQ_PROBE
113 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100114 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt6585bd82020-07-09 12:05:36 -0700115 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100116 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800117 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700118 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000120 select GENERIC_STRNCPY_FROM_USER
121 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100123 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700124 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100125 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100126 select HARDIRQS_SW_RESEND
Kalesh Singh45544ee2020-10-14 00:53:07 +0000127 select HAVE_MOVE_PMD
Kalesh Singhf5308c82020-12-14 19:07:35 -0800128 select HAVE_MOVE_PUD
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100129 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800130 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100131 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100132 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100133 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530134 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100135 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800136 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700137 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800138 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800139 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000140 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800141 select HAVE_ARCH_MMAP_RND_BITS
142 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Mike Rapoport4f5b0c12020-12-14 19:09:59 -0800143 select HAVE_ARCH_PFN_VALID
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700144 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000145 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700146 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700147 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100148 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700149 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100150 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700151 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900152 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200153 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100154 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100155 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100156 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700157 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700158 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700159 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000160 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100161 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100162 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
163 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000164 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700165 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100166 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900167 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800168 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900169 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200170 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100171 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000172 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700173 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000174 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100175 select HAVE_PERF_EVENTS
Will Deaconce4b2c02020-12-04 09:19:35 +0000176 select HAVE_PERF_EVENTS_NMI if ARM64_PSEUDO_NMI && HW_PERF_EVENTS
Sumit Garg367c820e2020-10-07 14:21:43 +0530177 select HAVE_HARDLOCKUP_DETECTOR_PERF if PERF_EVENTS && HAVE_PERF_EVENTS_NMI
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100178 select HAVE_PERF_REGS
179 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400180 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900181 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000182 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800183 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100184 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900185 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100186 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400187 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900188 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100189 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100190 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100191 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200192 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100193 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200194 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200195 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196 select OF
197 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100198 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000199 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100200 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000201 select POWER_RESET
202 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100203 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200204 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700205 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000206 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207 help
208 ARM 64-bit (AArch64) Linux support.
209
210config 64BIT
211 def_bool y
212
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100213config MMU
214 def_bool y
215
Mark Rutland030c4d22016-05-31 15:57:59 +0100216config ARM64_PAGE_SHIFT
217 int
218 default 16 if ARM64_64K_PAGES
219 default 14 if ARM64_16K_PAGES
220 default 12
221
Gavin Shanc0d6de32020-09-10 19:59:35 +1000222config ARM64_CONT_PTE_SHIFT
Mark Rutland030c4d22016-05-31 15:57:59 +0100223 int
224 default 5 if ARM64_64K_PAGES
225 default 7 if ARM64_16K_PAGES
226 default 4
227
Gavin Shane6765942020-09-10 19:59:36 +1000228config ARM64_CONT_PMD_SHIFT
229 int
230 default 5 if ARM64_64K_PAGES
231 default 5 if ARM64_16K_PAGES
232 default 4
233
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800234config ARCH_MMAP_RND_BITS_MIN
235 default 14 if ARM64_64K_PAGES
236 default 16 if ARM64_16K_PAGES
237 default 18
238
239# max bits determined by the following formula:
240# VA_BITS - PAGE_SHIFT - 3
241config ARCH_MMAP_RND_BITS_MAX
242 default 19 if ARM64_VA_BITS=36
243 default 24 if ARM64_VA_BITS=39
244 default 27 if ARM64_VA_BITS=42
245 default 30 if ARM64_VA_BITS=47
246 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
247 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
248 default 33 if ARM64_VA_BITS=48
249 default 14 if ARM64_64K_PAGES
250 default 16 if ARM64_16K_PAGES
251 default 18
252
253config ARCH_MMAP_RND_COMPAT_BITS_MIN
254 default 7 if ARM64_64K_PAGES
255 default 9 if ARM64_16K_PAGES
256 default 11
257
258config ARCH_MMAP_RND_COMPAT_BITS_MAX
259 default 16
260
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700261config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100262 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100263
264config STACKTRACE_SUPPORT
265 def_bool y
266
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100267config ILLEGAL_POINTER_VALUE
268 hex
269 default 0xdead000000000000
270
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271config LOCKDEP_SUPPORT
272 def_bool y
273
274config TRACE_IRQFLAGS_SUPPORT
275 def_bool y
276
Dave P Martin9fb74102015-07-24 16:37:48 +0100277config GENERIC_BUG
278 def_bool y
279 depends on BUG
280
281config GENERIC_BUG_RELATIVE_POINTERS
282 def_bool y
283 depends on GENERIC_BUG
284
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100285config GENERIC_HWEIGHT
286 def_bool y
287
288config GENERIC_CSUM
289 def_bool y
290
291config GENERIC_CALIBRATE_DELAY
292 def_bool y
293
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200294config ZONE_DMA
295 bool "Support DMA zone" if EXPERT
296 default y
297
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100298config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800299 bool "Support DMA32 zone" if EXPERT
300 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100301
Robin Murphy4ab21502018-12-11 18:48:48 +0000302config ARCH_ENABLE_MEMORY_HOTPLUG
303 def_bool y
304
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530305config ARCH_ENABLE_MEMORY_HOTREMOVE
306 def_bool y
307
Will Deacon4b3dc962015-05-29 18:28:44 +0100308config SMP
309 def_bool y
310
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100311config KERNEL_MODE_NEON
312 def_bool y
313
Rob Herring92cc15f2014-04-18 17:19:59 -0500314config FIX_EARLYCON_MEM
315 def_bool y
316
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700317config PGTABLE_LEVELS
318 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100319 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700320 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100321 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700322 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100323 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
324 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700325
Pratyush Anand9842cea2016-11-02 14:40:46 +0530326config ARCH_SUPPORTS_UPROBES
327 def_bool y
328
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200329config ARCH_PROC_KCORE_TEXT
330 def_bool y
331
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000332config BROKEN_GAS_INST
333 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
334
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100335config KASAN_SHADOW_OFFSET
336 hex
337 depends on KASAN
Ard Biesheuvelf4693c22020-10-08 17:36:00 +0200338 default 0xdfff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
339 default 0xdfffc00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
340 default 0xdffffe0000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
341 default 0xdfffffc000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
342 default 0xdffffff800000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
343 default 0xefff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
344 default 0xefffc00000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
345 default 0xeffffe0000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
346 default 0xefffffc000000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
347 default 0xeffffff800000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100348 default 0xffffffffffffffff
349
Olof Johansson6a377492015-07-20 12:09:16 -0700350source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100351
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100352menu "Kernel Features"
353
Andre Przywarac0a01b82014-11-14 15:54:12 +0000354menu "ARM errata workarounds via the alternatives framework"
355
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000356config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100357 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000358
Andre Przywarac0a01b82014-11-14 15:54:12 +0000359config ARM64_ERRATUM_826319
360 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
361 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000362 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000363 help
364 This option adds an alternative code sequence to work around ARM
365 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
366 AXI master interface and an L2 cache.
367
368 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
369 and is unable to accept a certain write via this interface, it will
370 not progress on read data presented on the read data channel and the
371 system can deadlock.
372
373 The workaround promotes data cache clean instructions to
374 data cache clean-and-invalidate.
375 Please note that this does not necessarily enable the workaround,
376 as it depends on the alternative framework, which will only patch
377 the kernel if an affected CPU is detected.
378
379 If unsure, say Y.
380
381config ARM64_ERRATUM_827319
382 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
383 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000384 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000385 help
386 This option adds an alternative code sequence to work around ARM
387 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
388 master interface and an L2 cache.
389
390 Under certain conditions this erratum can cause a clean line eviction
391 to occur at the same time as another transaction to the same address
392 on the AMBA 5 CHI interface, which can cause data corruption if the
393 interconnect reorders the two transactions.
394
395 The workaround promotes data cache clean instructions to
396 data cache clean-and-invalidate.
397 Please note that this does not necessarily enable the workaround,
398 as it depends on the alternative framework, which will only patch
399 the kernel if an affected CPU is detected.
400
401 If unsure, say Y.
402
403config ARM64_ERRATUM_824069
404 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
405 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000406 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000407 help
408 This option adds an alternative code sequence to work around ARM
409 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
410 to a coherent interconnect.
411
412 If a Cortex-A53 processor is executing a store or prefetch for
413 write instruction at the same time as a processor in another
414 cluster is executing a cache maintenance operation to the same
415 address, then this erratum might cause a clean cache line to be
416 incorrectly marked as dirty.
417
418 The workaround promotes data cache clean instructions to
419 data cache clean-and-invalidate.
420 Please note that this option does not necessarily enable the
421 workaround, as it depends on the alternative framework, which will
422 only patch the kernel if an affected CPU is detected.
423
424 If unsure, say Y.
425
426config ARM64_ERRATUM_819472
427 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
428 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000429 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000430 help
431 This option adds an alternative code sequence to work around ARM
432 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
433 present when it is connected to a coherent interconnect.
434
435 If the processor is executing a load and store exclusive sequence at
436 the same time as a processor in another cluster is executing a cache
437 maintenance operation to the same address, then this erratum might
438 cause data corruption.
439
440 The workaround promotes data cache clean instructions to
441 data cache clean-and-invalidate.
442 Please note that this does not necessarily enable the workaround,
443 as it depends on the alternative framework, which will only patch
444 the kernel if an affected CPU is detected.
445
446 If unsure, say Y.
447
448config ARM64_ERRATUM_832075
449 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
450 default y
451 help
452 This option adds an alternative code sequence to work around ARM
453 erratum 832075 on Cortex-A57 parts up to r1p2.
454
455 Affected Cortex-A57 parts might deadlock when exclusive load/store
456 instructions to Write-Back memory are mixed with Device loads.
457
458 The workaround is to promote device loads to use Load-Acquire
459 semantics.
460 Please note that this does not necessarily enable the workaround,
461 as it depends on the alternative framework, which will only patch
462 the kernel if an affected CPU is detected.
463
464 If unsure, say Y.
465
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000466config ARM64_ERRATUM_834220
467 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
468 depends on KVM
469 default y
470 help
471 This option adds an alternative code sequence to work around ARM
472 erratum 834220 on Cortex-A57 parts up to r1p2.
473
474 Affected Cortex-A57 parts might report a Stage 2 translation
475 fault as the result of a Stage 1 fault for load crossing a
476 page boundary when there is a permission or device memory
477 alignment fault at Stage 1 and a translation fault at Stage 2.
478
479 The workaround is to verify that the Stage 1 translation
480 doesn't generate a fault before handling the Stage 2 fault.
481 Please note that this does not necessarily enable the workaround,
482 as it depends on the alternative framework, which will only patch
483 the kernel if an affected CPU is detected.
484
485 If unsure, say Y.
486
Will Deacon905e8c52015-03-23 19:07:02 +0000487config ARM64_ERRATUM_845719
488 bool "Cortex-A53: 845719: a load might read incorrect data"
489 depends on COMPAT
490 default y
491 help
492 This option adds an alternative code sequence to work around ARM
493 erratum 845719 on Cortex-A53 parts up to r0p4.
494
495 When running a compat (AArch32) userspace on an affected Cortex-A53
496 part, a load at EL0 from a virtual address that matches the bottom 32
497 bits of the virtual address used by a recent load at (AArch64) EL1
498 might return incorrect data.
499
500 The workaround is to write the contextidr_el1 register on exception
501 return to a 32-bit task.
502 Please note that this does not necessarily enable the workaround,
503 as it depends on the alternative framework, which will only patch
504 the kernel if an affected CPU is detected.
505
506 If unsure, say Y.
507
Will Deacondf057cc2015-03-17 12:15:02 +0000508config ARM64_ERRATUM_843419
509 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000510 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000511 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000512 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100513 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000514 enables PLT support to replace certain ADRP instructions, which can
515 cause subsequent memory accesses to use an incorrect address on
516 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000517
518 If unsure, say Y.
519
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100520config ARM64_ERRATUM_1024718
521 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
522 default y
523 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100524 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100525
526 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
527 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100528 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100529 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100530 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100531
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100532 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100533
Marc Zyngiera5325082019-05-23 11:24:50 +0100534config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100535 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100536 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100537 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100538 help
Will Deacon24cf2622019-05-01 15:45:36 +0100539 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100540 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100541
Marc Zyngiera5325082019-05-23 11:24:50 +0100542 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100543 cause register corruption when accessing the timer registers
544 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100545
546 If unsure, say Y.
547
Andrew Scull02ab1f52020-05-04 10:48:58 +0100548config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000549 bool
550
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000551config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100552 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000553 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100554 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000555 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100556 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000557
558 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
559 corrupted TLBs by speculating an AT instruction during a guest
560 context switch.
561
562 If unsure, say Y.
563
Andrew Scull02ab1f52020-05-04 10:48:58 +0100564config ARM64_ERRATUM_1319367
565 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000566 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100567 select ARM64_WORKAROUND_SPECULATIVE_AT
568 help
569 This option adds work arounds for ARM Cortex-A57 erratum 1319537
570 and A72 erratum 1319367
571
572 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
573 speculating an AT instruction during a guest context switch.
574
575 If unsure, say Y.
576
577config ARM64_ERRATUM_1530923
578 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
579 default y
580 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000581 help
582 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
583
584 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
585 corrupted TLBs by speculating an AT instruction during a guest
586 context switch.
587
588 If unsure, say Y.
589
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200590config ARM64_WORKAROUND_REPEAT_TLBI
591 bool
592
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000593config ARM64_ERRATUM_1286807
594 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
595 default y
596 select ARM64_WORKAROUND_REPEAT_TLBI
597 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100598 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000599
600 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
601 address for a cacheable mapping of a location is being
602 accessed by a core while another core is remapping the virtual
603 address to a new physical page using the recommended
604 break-before-make sequence, then under very rare circumstances
605 TLBI+DSB completes before a read using the translation being
606 invalidated has been observed by other observers. The
607 workaround repeats the TLBI+DSB operation.
608
Will Deacon969f5ea2019-04-29 13:03:57 +0100609config ARM64_ERRATUM_1463225
610 bool "Cortex-A76: Software Step might prevent interrupt recognition"
611 default y
612 help
613 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
614
615 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
616 of a system call instruction (SVC) can prevent recognition of
617 subsequent interrupts when software stepping is disabled in the
618 exception handler of the system call and either kernel debugging
619 is enabled or VHE is in use.
620
621 Work around the erratum by triggering a dummy step exception
622 when handling a system call from a task that is being stepped
623 in a VHE configuration of the kernel.
624
625 If unsure, say Y.
626
James Morse05460842019-10-17 18:42:58 +0100627config ARM64_ERRATUM_1542419
628 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
629 default y
630 help
631 This option adds a workaround for ARM Neoverse-N1 erratum
632 1542419.
633
634 Affected Neoverse-N1 cores could execute a stale instruction when
635 modified by another CPU. The workaround depends on a firmware
636 counterpart.
637
638 Workaround the issue by hiding the DIC feature from EL0. This
639 forces user-space to perform cache maintenance.
640
641 If unsure, say Y.
642
Rob Herring96d389ca2020-10-28 13:28:39 -0500643config ARM64_ERRATUM_1508412
644 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read"
645 default y
646 help
647 This option adds a workaround for Arm Cortex-A77 erratum 1508412.
648
649 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence
650 of a store-exclusive or read of PAR_EL1 and a load with device or
651 non-cacheable memory attributes. The workaround depends on a firmware
652 counterpart.
653
654 KVM guests must also have the workaround implemented or they can
655 deadlock the system.
656
657 Work around the issue by inserting DMB SY barriers around PAR_EL1
658 register reads and warning KVM users. The DMB barrier is sufficient
659 to prevent a speculative PAR_EL1 read.
660
661 If unsure, say Y.
662
Robert Richter94100972015-09-21 22:58:38 +0200663config CAVIUM_ERRATUM_22375
664 bool "Cavium erratum 22375, 24313"
665 default y
666 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100667 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200668
669 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100670 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200671
672 erratum 22375: only alloc 8MB table size
673 erratum 24313: ignore memory access type
674
675 The fixes are in ITS initialization and basically ignore memory access
676 type and table size provided by the TYPER and BASER registers.
677
678 If unsure, say Y.
679
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200680config CAVIUM_ERRATUM_23144
681 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
682 depends on NUMA
683 default y
684 help
685 ITS SYNC command hang for cross node io and collections/cpu mapping.
686
687 If unsure, say Y.
688
Robert Richter6d4e11c2015-09-21 22:58:35 +0200689config CAVIUM_ERRATUM_23154
690 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
691 default y
692 help
693 The gicv3 of ThunderX requires a modified version for
694 reading the IAR status to ensure data synchronization
695 (access to icc_iar1_el1 is not sync'ed before and after).
696
697 If unsure, say Y.
698
Andrew Pinski104a0c02016-02-24 17:44:57 -0800699config CAVIUM_ERRATUM_27456
700 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
701 default y
702 help
703 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
704 instructions may cause the icache to become corrupted if it
705 contains data for a non-current ASID. The fix is to
706 invalidate the icache when changing the mm context.
707
708 If unsure, say Y.
709
David Daney690a3412017-06-09 12:49:48 +0100710config CAVIUM_ERRATUM_30115
711 bool "Cavium erratum 30115: Guest may disable interrupts in host"
712 default y
713 help
714 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
715 1.2, and T83 Pass 1.0, KVM guest execution may disable
716 interrupts in host. Trapping both GICv3 group-0 and group-1
717 accesses sidesteps the issue.
718
719 If unsure, say Y.
720
Marc Zyngier603afdc2019-09-13 10:57:50 +0100721config CAVIUM_TX2_ERRATUM_219
722 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
723 default y
724 help
725 On Cavium ThunderX2, a load, store or prefetch instruction between a
726 TTBR update and the corresponding context synchronizing operation can
727 cause a spurious Data Abort to be delivered to any hardware thread in
728 the CPU core.
729
730 Work around the issue by avoiding the problematic code sequence and
731 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
732 trap handler performs the corresponding register access, skips the
733 instruction and ensures context synchronization by virtue of the
734 exception return.
735
736 If unsure, say Y.
737
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200738config FUJITSU_ERRATUM_010001
739 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
740 default y
741 help
742 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
743 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
744 accesses may cause undefined fault (Data abort, DFSC=0b111111).
745 This fault occurs under a specific hardware condition when a
746 load/store instruction performs an address translation using:
747 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
748 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
749 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
750 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
751
752 The workaround is to ensure these bits are clear in TCR_ELx.
753 The workaround only affects the Fujitsu-A64FX.
754
755 If unsure, say Y.
756
757config HISILICON_ERRATUM_161600802
758 bool "Hip07 161600802: Erroneous redistributor VLPI base"
759 default y
760 help
761 The HiSilicon Hip07 SoC uses the wrong redistributor base
762 when issued ITS commands such as VMOVP and VMAPP, and requires
763 a 128kB offset to be applied to the target address in this commands.
764
765 If unsure, say Y.
766
Christopher Covington38fd94b2017-02-08 15:08:37 -0500767config QCOM_FALKOR_ERRATUM_1003
768 bool "Falkor E1003: Incorrect translation due to ASID change"
769 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500770 help
771 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000772 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
773 in TTBR1_EL1, this situation only occurs in the entry trampoline and
774 then only for entries in the walk cache, since the leaf translation
775 is unchanged. Work around the erratum by invalidating the walk cache
776 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500777
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500778config QCOM_FALKOR_ERRATUM_1009
779 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
780 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000781 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500782 help
783 On Falkor v1, the CPU may prematurely complete a DSB following a
784 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
785 one more time to fix the issue.
786
787 If unsure, say Y.
788
Shanker Donthineni90922a22017-03-07 08:20:38 -0600789config QCOM_QDF2400_ERRATUM_0065
790 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
791 default y
792 help
793 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
794 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
795 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
796
797 If unsure, say Y.
798
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600799config QCOM_FALKOR_ERRATUM_E1041
800 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
801 default y
802 help
803 Falkor CPU may speculatively fetch instructions from an improper
804 memory location when MMU translation is changed from SCTLR_ELn[M]=1
805 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
806
807 If unsure, say Y.
808
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200809config SOCIONEXT_SYNQUACER_PREITS
810 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000811 default y
812 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200813 Socionext Synquacer SoCs implement a separate h/w block to generate
814 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000815
816 If unsure, say Y.
817
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100818endmenu
819
820
821choice
822 prompt "Page size"
823 default ARM64_4K_PAGES
824 help
825 Page size (translation granule) configuration.
826
827config ARM64_4K_PAGES
828 bool "4KB"
829 help
830 This feature enables 4KB pages support.
831
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100832config ARM64_16K_PAGES
833 bool "16KB"
834 help
835 The system will use 16KB pages support. AArch32 emulation
836 requires applications compiled with 16K (or a multiple of 16K)
837 aligned segments.
838
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100839config ARM64_64K_PAGES
840 bool "64KB"
841 help
842 This feature enables 64KB pages support (4KB by default)
843 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100844 look-up. AArch32 emulation requires applications compiled
845 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100846
847endchoice
848
849choice
850 prompt "Virtual address space size"
851 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100852 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100853 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
854 help
855 Allows choosing one of multiple possible virtual address
856 space sizes. The level of translation table is determined by
857 a combination of page size and virtual address space size.
858
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100859config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100860 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100861 depends on ARM64_16K_PAGES
862
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100863config ARM64_VA_BITS_39
864 bool "39-bit"
865 depends on ARM64_4K_PAGES
866
867config ARM64_VA_BITS_42
868 bool "42-bit"
869 depends on ARM64_64K_PAGES
870
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100871config ARM64_VA_BITS_47
872 bool "47-bit"
873 depends on ARM64_16K_PAGES
874
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100875config ARM64_VA_BITS_48
876 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100877
Steve Capperb6d00d42019-08-07 16:55:22 +0100878config ARM64_VA_BITS_52
879 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000880 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
881 help
882 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100883 requested via a hint to mmap(). The kernel will also use 52-bit
884 virtual addresses for its own mappings (provided HW support for
885 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000886
887 NOTE: Enabling 52-bit virtual addressing in conjunction with
888 ARMv8.3 Pointer Authentication will result in the PAC being
889 reduced from 7 bits to 3 bits, which may have a significant
890 impact on its susceptibility to brute-force attacks.
891
892 If unsure, select 48-bit virtual addressing instead.
893
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100894endchoice
895
Will Deacon68d23da2018-12-10 14:15:15 +0000896config ARM64_FORCE_52BIT
897 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100898 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000899 help
900 For systems with 52-bit userspace VAs enabled, the kernel will attempt
901 to maintain compatibility with older software by providing 48-bit VAs
902 unless a hint is supplied to mmap.
903
904 This configuration option disables the 48-bit compatibility logic, and
905 forces all userspace addresses to be 52-bit on HW that supports it. One
906 should only enable this configuration option for stress testing userspace
907 memory management code. If unsure say N here.
908
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100909config ARM64_VA_BITS
910 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100911 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100912 default 39 if ARM64_VA_BITS_39
913 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100914 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100915 default 48 if ARM64_VA_BITS_48
916 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100917
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000918choice
919 prompt "Physical address space size"
920 default ARM64_PA_BITS_48
921 help
922 Choose the maximum physical address range that the kernel will
923 support.
924
925config ARM64_PA_BITS_48
926 bool "48-bit"
927
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000928config ARM64_PA_BITS_52
929 bool "52-bit (ARMv8.2)"
930 depends on ARM64_64K_PAGES
931 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
932 help
933 Enable support for a 52-bit physical address space, introduced as
934 part of the ARMv8.2-LPA extension.
935
936 With this enabled, the kernel will also continue to work on CPUs that
937 do not support ARMv8.2-LPA, but with some added memory overhead (and
938 minor performance overhead).
939
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000940endchoice
941
942config ARM64_PA_BITS
943 int
944 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000945 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000946
Anders Roxelld8e85e12019-11-13 10:26:52 +0100947choice
948 prompt "Endianness"
949 default CPU_LITTLE_ENDIAN
950 help
951 Select the endianness of data accesses performed by the CPU. Userspace
952 applications will need to be compiled and linked for the endianness
953 that is selected here.
954
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100955config CPU_BIG_ENDIAN
956 bool "Build big-endian kernel"
957 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100958 Say Y if you plan on running a kernel with a big-endian userspace.
959
960config CPU_LITTLE_ENDIAN
961 bool "Build little-endian kernel"
962 help
963 Say Y if you plan on running a kernel with a little-endian userspace.
964 This is usually the case for distributions targeting arm64.
965
966endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100967
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100968config SCHED_MC
969 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100970 help
971 Multi-core scheduler support improves the CPU scheduler's decision
972 making when dealing with multi-core CPU chips at a cost of slightly
973 increased overhead in some places. If unsure say N here.
974
975config SCHED_SMT
976 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100977 help
978 Improves the CPU scheduler's decision making when dealing with
979 MultiThreading at a cost of slightly increased overhead in some
980 places. If unsure say N here.
981
982config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000983 int "Maximum number of CPUs (2-4096)"
984 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000985 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100986
987config HOTPLUG_CPU
988 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800989 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100990 help
991 Say Y here to experiment with turning CPUs off and on. CPUs
992 can be controlled through /sys/devices/system/cpu.
993
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700994# Common NUMA Features
995config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800996 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800997 select ACPI_NUMA if ACPI
998 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700999 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001000 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001001
1002 The kernel will try to allocate memory used by a CPU on the
1003 local memory of the CPU and add some more
1004 NUMA awareness to the kernel.
1005
1006config NODES_SHIFT
1007 int "Maximum NUMA Nodes (as a power of 2)"
1008 range 1 10
Vanshidhar Konda2a13c132020-10-30 10:30:50 -07001009 default "4"
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001010 depends on NEED_MULTIPLE_NODES
1011 help
1012 Specify the maximum number of NUMA Nodes available on the target
1013 system. Increases memory reserved to accommodate various tables.
1014
1015config USE_PERCPU_NUMA_NODE_ID
1016 def_bool y
1017 depends on NUMA
1018
Zhen Lei7af3a0a2016-09-01 14:55:00 +08001019config HAVE_SETUP_PER_CPU_AREA
1020 def_bool y
1021 depends on NUMA
1022
1023config NEED_PER_CPU_EMBED_FIRST_CHUNK
1024 def_bool y
1025 depends on NUMA
1026
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001027config HOLES_IN_ZONE
1028 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001029
Masahiro Yamada8636a1f2018-12-11 20:01:04 +09001030source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001031
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001032config ARCH_SPARSEMEM_ENABLE
1033 def_bool y
1034 select SPARSEMEM_VMEMMAP_ENABLE
1035
1036config ARCH_SPARSEMEM_DEFAULT
1037 def_bool ARCH_SPARSEMEM_ENABLE
1038
1039config ARCH_SELECT_MEMORY_MODEL
1040 def_bool ARCH_SPARSEMEM_ENABLE
1041
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001042config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001043 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001044
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001045config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001046 def_bool y
1047 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001048
Steve Capper084bd292013-04-10 13:48:00 +01001049config SYS_SUPPORTS_HUGETLBFS
1050 def_bool y
1051
Steve Capper084bd292013-04-10 13:48:00 +01001052config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001053
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001054config ARCH_HAS_CACHE_LINE_SIZE
1055 def_bool y
1056
Yu Zhao54c8d912019-03-11 18:57:49 -06001057config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1058 def_bool y if PGTABLE_LEVELS > 2
1059
Sami Tolvanen52875692020-04-27 09:00:16 -07001060# Supported by clang >= 7.0
1061config CC_HAVE_SHADOW_CALL_STACK
1062 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1063
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001064config PARAVIRT
1065 bool "Enable paravirtualization code"
1066 help
1067 This changes the kernel so it can modify itself when it is run
1068 under a hypervisor, potentially improving performance significantly
1069 over full virtualization.
1070
1071config PARAVIRT_TIME_ACCOUNTING
1072 bool "Paravirtual steal time accounting"
1073 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001074 help
1075 Select this option to enable fine granularity task steal time
1076 accounting. Time spent executing other tasks in parallel with
1077 the current vCPU is discounted from the vCPU power. To account for
1078 that, there can be a small performance impact.
1079
1080 If in doubt, say N here.
1081
Geoff Levandd28f6df2016-06-23 17:54:48 +00001082config KEXEC
1083 depends on PM_SLEEP_SMP
1084 select KEXEC_CORE
1085 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001086 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001087 kexec is a system call that implements the ability to shutdown your
1088 current kernel, and to start another kernel. It is like a reboot
1089 but it is independent of the system firmware. And like a reboot
1090 you can start any kernel with it, not just Linux.
1091
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001092config KEXEC_FILE
1093 bool "kexec file based system call"
1094 select KEXEC_CORE
1095 help
1096 This is new version of kexec system call. This system call is
1097 file based and takes file descriptors as system call argument
1098 for kernel and initramfs as opposed to list of segments as
1099 accepted by previous system call.
1100
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001101config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001102 bool "Verify kernel signature during kexec_file_load() syscall"
1103 depends on KEXEC_FILE
1104 help
1105 Select this option to verify a signature with loaded kernel
1106 image. If configured, any attempt of loading a image without
1107 valid signature will fail.
1108
1109 In addition to that option, you need to enable signature
1110 verification for the corresponding kernel image type being
1111 loaded in order for this to work.
1112
1113config KEXEC_IMAGE_VERIFY_SIG
1114 bool "Enable Image signature verification support"
1115 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001116 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001117 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1118 help
1119 Enable Image signature verification support.
1120
1121comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001122 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001123 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1124
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001125config CRASH_DUMP
1126 bool "Build kdump crash kernel"
1127 help
1128 Generate crash dump after being started by kexec. This should
1129 be normally only set in special crash dump kernels which are
1130 loaded in the main kernel with kexec-tools into a specially
1131 reserved region and then later executed after a crash by
1132 kdump/kexec.
1133
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001134 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001135
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001136config XEN_DOM0
1137 def_bool y
1138 depends on XEN
1139
1140config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001141 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001142 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001143 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001144 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001145 help
1146 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1147
Steve Capperd03bb142013-04-25 15:19:21 +01001148config FORCE_MAX_ZONEORDER
1149 int
1150 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001151 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001152 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001153 help
1154 The kernel memory allocator divides physically contiguous memory
1155 blocks into "zones", where each zone is a power of two number of
1156 pages. This option selects the largest power of two that the kernel
1157 keeps in the memory allocator. If you need to allocate very large
1158 blocks of physically contiguous memory, then you may need to
1159 increase this value.
1160
1161 This config option is actually maximum order plus one. For example,
1162 a value of 11 means that the largest free memory block is 2^10 pages.
1163
1164 We make sure that we can allocate upto a HugePage size for each configuration.
1165 Hence we have :
1166 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1167
1168 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1169 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001170
Will Deacon084eb772017-11-14 14:41:01 +00001171config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001172 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001173 default y
1174 help
Will Deacon06170522017-11-14 16:19:39 +00001175 Speculation attacks against some high-performance processors can
1176 be used to bypass MMU permission checks and leak kernel data to
1177 userspace. This can be defended against by unmapping the kernel
1178 when running in userspace, mapping it back in on exception entry
1179 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001180
1181 If unsure, say Y.
1182
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001183config RODATA_FULL_DEFAULT_ENABLED
1184 bool "Apply r/o permissions of VM areas also to their linear aliases"
1185 default y
1186 help
1187 Apply read-only attributes of VM areas to the linear alias of
1188 the backing pages as well. This prevents code or read-only data
1189 from being modified (inadvertently or intentionally) via another
1190 mapping of the same memory page. This additional enhancement can
1191 be turned off at runtime by passing rodata=[off|on] (and turned on
1192 with rodata=full if this option is set to 'n')
1193
1194 This requires the linear region to be mapped down to pages,
1195 which may adversely affect performance in some cases.
1196
Will Deacondd523792019-04-23 14:37:24 +01001197config ARM64_SW_TTBR0_PAN
1198 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1199 help
1200 Enabling this option prevents the kernel from accessing
1201 user-space memory directly by pointing TTBR0_EL1 to a reserved
1202 zeroed area and reserved ASID. The user access routines
1203 restore the valid TTBR0_EL1 temporarily.
1204
Catalin Marinas63f0c602019-07-23 19:58:39 +02001205config ARM64_TAGGED_ADDR_ABI
1206 bool "Enable the tagged user addresses syscall ABI"
1207 default y
1208 help
1209 When this option is enabled, user applications can opt in to a
1210 relaxed ABI via prctl() allowing tagged addresses to be passed
1211 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001212 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001213
Will Deacondd523792019-04-23 14:37:24 +01001214menuconfig COMPAT
1215 bool "Kernel support for 32-bit EL0"
1216 depends on ARM64_4K_PAGES || EXPERT
1217 select COMPAT_BINFMT_ELF if BINFMT_ELF
1218 select HAVE_UID16
1219 select OLD_SIGSUSPEND3
1220 select COMPAT_OLD_SIGACTION
1221 help
1222 This option enables support for a 32-bit EL0 running under a 64-bit
1223 kernel at EL1. AArch32-specific components such as system calls,
1224 the user helper functions, VFP support and the ptrace interface are
1225 handled appropriately by the kernel.
1226
1227 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1228 that you will only be able to execute AArch32 binaries that were compiled
1229 with page size aligned segments.
1230
1231 If you want to execute 32-bit userspace applications, say Y.
1232
1233if COMPAT
1234
1235config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001236 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001237 default y
1238 help
1239 Warning: disabling this option may break 32-bit user programs.
1240
1241 Provide kuser helpers to compat tasks. The kernel provides
1242 helper code to userspace in read only form at a fixed location
1243 to allow userspace to be independent of the CPU type fitted to
1244 the system. This permits binaries to be run on ARMv4 through
1245 to ARMv8 without modification.
1246
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001247 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001248
1249 However, the fixed address nature of these helpers can be used
1250 by ROP (return orientated programming) authors when creating
1251 exploits.
1252
1253 If all of the binaries and libraries which run on your platform
1254 are built specifically for your platform, and make no use of
1255 these helpers, then you can turn this option off to hinder
1256 such exploits. However, in that case, if a binary or library
1257 relying on those helpers is run, it will not function correctly.
1258
1259 Say N here only if you are absolutely certain that you do not
1260 need these helpers; otherwise, the safe option is to say Y.
1261
Will Deacon7c4791c2019-10-07 13:03:12 +01001262config COMPAT_VDSO
1263 bool "Enable vDSO for 32-bit applications"
1264 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1265 select GENERIC_COMPAT_VDSO
1266 default y
1267 help
1268 Place in the process address space of 32-bit applications an
1269 ELF shared object providing fast implementations of gettimeofday
1270 and clock_gettime.
1271
1272 You must have a 32-bit build of glibc 2.22 or later for programs
1273 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001274
Nick Desaulniers625412c2020-06-08 13:57:08 -07001275config THUMB2_COMPAT_VDSO
1276 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1277 depends on COMPAT_VDSO
1278 default y
1279 help
1280 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1281 otherwise with '-marm'.
1282
Will Deacon1b907f42014-11-20 16:51:10 +00001283menuconfig ARMV8_DEPRECATED
1284 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001285 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001286 help
1287 Legacy software support may require certain instructions
1288 that have been deprecated or obsoleted in the architecture.
1289
1290 Enable this config to enable selective emulation of these
1291 features.
1292
1293 If unsure, say Y
1294
1295if ARMV8_DEPRECATED
1296
1297config SWP_EMULATION
1298 bool "Emulate SWP/SWPB instructions"
1299 help
1300 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1301 they are always undefined. Say Y here to enable software
1302 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001303 This feature can be controlled at runtime with the abi.swp
1304 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001305
1306 In some older versions of glibc [<=2.8] SWP is used during futex
1307 trylock() operations with the assumption that the code will not
1308 be preempted. This invalid assumption may be more likely to fail
1309 with SWP emulation enabled, leading to deadlock of the user
1310 application.
1311
1312 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1313 on an external transaction monitoring block called a global
1314 monitor to maintain update atomicity. If your system does not
1315 implement a global monitor, this option can cause programs that
1316 perform SWP operations to uncached memory to deadlock.
1317
1318 If unsure, say Y
1319
1320config CP15_BARRIER_EMULATION
1321 bool "Emulate CP15 Barrier instructions"
1322 help
1323 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1324 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1325 strongly recommended to use the ISB, DSB, and DMB
1326 instructions instead.
1327
1328 Say Y here to enable software emulation of these
1329 instructions for AArch32 userspace code. When this option is
1330 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001331 identify software that needs updating. This feature can be
1332 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001333
1334 If unsure, say Y
1335
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001336config SETEND_EMULATION
1337 bool "Emulate SETEND instruction"
1338 help
1339 The SETEND instruction alters the data-endianness of the
1340 AArch32 EL0, and is deprecated in ARMv8.
1341
1342 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001343 for AArch32 userspace code. This feature can be controlled
1344 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001345
1346 Note: All the cpus on the system must have mixed endian support at EL0
1347 for this feature to be enabled. If a new CPU - which doesn't support mixed
1348 endian - is hotplugged in after this feature has been enabled, there could
1349 be unexpected results in the applications.
1350
1351 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001352endif
1353
Will Deacondd523792019-04-23 14:37:24 +01001354endif
Catalin Marinasba428222016-07-01 18:25:31 +01001355
Will Deacon0e4a0702015-07-27 15:54:13 +01001356menu "ARMv8.1 architectural features"
1357
1358config ARM64_HW_AFDBM
1359 bool "Support for hardware updates of the Access and Dirty page flags"
1360 default y
1361 help
1362 The ARMv8.1 architecture extensions introduce support for
1363 hardware updates of the access and dirty information in page
1364 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1365 capable processors, accesses to pages with PTE_AF cleared will
1366 set this bit instead of raising an access flag fault.
1367 Similarly, writes to read-only pages with the DBM bit set will
1368 clear the read-only bit (AP[2]) instead of raising a
1369 permission fault.
1370
1371 Kernels built with this configuration option enabled continue
1372 to work on pre-ARMv8.1 hardware and the performance impact is
1373 minimal. If unsure, say Y.
1374
1375config ARM64_PAN
1376 bool "Enable support for Privileged Access Never (PAN)"
1377 default y
1378 help
1379 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1380 prevents the kernel or hypervisor from accessing user-space (EL0)
1381 memory directly.
1382
1383 Choosing this option will cause any unprotected (not using
1384 copy_to_user et al) memory access to fail with a permission fault.
1385
1386 The feature is detected at runtime, and will remain as a 'nop'
1387 instruction if the cpu does not implement the feature.
1388
Will Deacon364a5a82020-06-30 14:02:22 +01001389config AS_HAS_LDAPR
1390 def_bool $(as-instr,.arch_extension rcpc)
1391
Will Deacon0e4a0702015-07-27 15:54:13 +01001392config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001393 bool
1394 default ARM64_USE_LSE_ATOMICS
1395 depends on $(as-instr,.arch_extension lse)
1396
1397config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001398 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001399 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001400 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001401 help
1402 As part of the Large System Extensions, ARMv8.1 introduces new
1403 atomic instructions that are designed specifically to scale in
1404 very large systems.
1405
1406 Say Y here to make use of these instructions for the in-kernel
1407 atomic routines. This incurs a small overhead on CPUs that do
1408 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001409 built with binutils >= 2.25 in order for the new instructions
1410 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001411
Marc Zyngier1f364c82014-02-19 09:33:14 +00001412config ARM64_VHE
1413 bool "Enable support for Virtualization Host Extensions (VHE)"
1414 default y
1415 help
1416 Virtualization Host Extensions (VHE) allow the kernel to run
1417 directly at EL2 (instead of EL1) on processors that support
1418 it. This leads to better performance for KVM, as they reduce
1419 the cost of the world switch.
1420
1421 Selecting this option allows the VHE feature to be detected
1422 at runtime, and does not affect processors that do not
1423 implement this feature.
1424
Will Deacon0e4a0702015-07-27 15:54:13 +01001425endmenu
1426
Will Deaconf9933182016-02-26 16:30:14 +00001427menu "ARMv8.2 architectural features"
1428
Robin Murphyd50e0712017-07-25 11:55:42 +01001429config ARM64_PMEM
1430 bool "Enable support for persistent memory"
1431 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001432 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001433 help
1434 Say Y to enable support for the persistent memory API based on the
1435 ARMv8.2 DCPoP feature.
1436
1437 The feature is detected at runtime, and the kernel will use DC CVAC
1438 operations if DC CVAP is not supported (following the behaviour of
1439 DC CVAP itself if the system does not define a point of persistence).
1440
Xie XiuQi64c02722018-01-15 19:38:56 +00001441config ARM64_RAS_EXTN
1442 bool "Enable support for RAS CPU Extensions"
1443 default y
1444 help
1445 CPUs that support the Reliability, Availability and Serviceability
1446 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1447 errors, classify them and report them to software.
1448
1449 On CPUs with these extensions system software can use additional
1450 barriers to determine if faults are pending and read the
1451 classification from a new set of registers.
1452
1453 Selecting this feature will allow the kernel to use these barriers
1454 and access the new registers if the system supports the extension.
1455 Platform RAS features may additionally depend on firmware support.
1456
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001457config ARM64_CNP
1458 bool "Enable support for Common Not Private (CNP) translations"
1459 default y
1460 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1461 help
1462 Common Not Private (CNP) allows translation table entries to
1463 be shared between different PEs in the same inner shareable
1464 domain, so the hardware can use this fact to optimise the
1465 caching of such entries in the TLB.
1466
1467 Selecting this option allows the CNP feature to be detected
1468 at runtime, and does not affect PEs that do not implement
1469 this feature.
1470
Will Deaconf9933182016-02-26 16:30:14 +00001471endmenu
1472
Mark Rutland04ca3202018-12-07 18:39:30 +00001473menu "ARMv8.3 architectural features"
1474
1475config ARM64_PTR_AUTH
1476 bool "Enable support for pointer authentication"
1477 default y
Kristina Martsenko74afda42020-03-13 14:35:03 +05301478 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Mark Brown4dc9b282020-06-19 13:35:50 +01001479 # Modern compilers insert a .note.gnu.property section note for PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301480 # which is only understood by binutils starting with version 2.33.1.
Mark Brown4dc9b282020-06-19 13:35:50 +01001481 depends on LD_IS_LLD || LD_VERSION >= 233010000 || (CC_IS_GCC && GCC_VERSION < 90100)
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301482 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301483 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001484 help
1485 Pointer authentication (part of the ARMv8.3 Extensions) provides
1486 instructions for signing and authenticating pointers against secret
1487 keys, which can be used to mitigate Return Oriented Programming (ROP)
1488 and other attacks.
1489
1490 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001491 Choosing this option will cause the kernel to initialise secret keys
1492 for each process at exec() time, with these keys being
1493 context-switched along with the process.
1494
Kristina Martsenko74afda42020-03-13 14:35:03 +05301495 If the compiler supports the -mbranch-protection or
1496 -msign-return-address flag (e.g. GCC 7 or later), then this option
1497 will also cause the kernel itself to be compiled with return address
1498 protection. In this case, and if the target hardware is known to
1499 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1500 disabled with minimal loss of protection.
1501
Mark Rutland04ca3202018-12-07 18:39:30 +00001502 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301503 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001504 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001505
Kristina Martsenko69829342020-03-13 14:34:55 +05301506 If the feature is present on the boot CPU but not on a late CPU, then
1507 the late CPU will be parked. Also, if the boot CPU does not have
1508 address auth and the late CPU has then the late CPU will still boot
1509 but with the feature disabled. On such a system, this option should
1510 not be selected.
1511
Kristina Martsenko74afda42020-03-13 14:35:03 +05301512 This feature works with FUNCTION_GRAPH_TRACER option only if
1513 DYNAMIC_FTRACE_WITH_REGS is enabled.
1514
1515config CC_HAS_BRANCH_PROT_PAC_RET
1516 # GCC 9 or later, clang 8 or later
1517 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1518
1519config CC_HAS_SIGN_RETURN_ADDRESS
1520 # GCC 7, 8
1521 def_bool $(cc-option,-msign-return-address=all)
1522
1523config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001524 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301525
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001526config AS_HAS_CFI_NEGATE_RA_STATE
1527 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1528
Mark Rutland04ca3202018-12-07 18:39:30 +00001529endmenu
1530
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001531menu "ARMv8.4 architectural features"
1532
1533config ARM64_AMU_EXTN
1534 bool "Enable support for the Activity Monitors Unit CPU extension"
1535 default y
1536 help
1537 The activity monitors extension is an optional extension introduced
1538 by the ARMv8.4 CPU architecture. This enables support for version 1
1539 of the activity monitors architecture, AMUv1.
1540
1541 To enable the use of this extension on CPUs that implement it, say Y.
1542
1543 Note that for architectural reasons, firmware _must_ implement AMU
1544 support when running on CPUs that present the activity monitors
1545 extension. The required support is present in:
1546 * Version 1.5 and later of the ARM Trusted Firmware
1547
1548 For kernels that have this configuration enabled but boot with broken
1549 firmware, you may need to say N here until the firmware is fixed.
1550 Otherwise you may experience firmware panics or lockups when
1551 accessing the counter registers. Even if you are not observing these
1552 symptoms, the values returned by the register reads might not
1553 correctly reflect reality. Most commonly, the value read will be 0,
1554 indicating that the counter is not enabled.
1555
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001556config AS_HAS_ARMV8_4
1557 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1558
1559config ARM64_TLB_RANGE
1560 bool "Enable support for tlbi range feature"
1561 default y
1562 depends on AS_HAS_ARMV8_4
1563 help
1564 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1565 range of input addresses.
1566
1567 The feature introduces new assembly instructions, and they were
1568 support when binutils >= 2.30.
1569
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001570endmenu
1571
Mark Brown3e6c69a2019-12-09 18:12:14 +00001572menu "ARMv8.5 architectural features"
1573
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001574config AS_HAS_ARMV8_5
1575 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a)
1576
Dave Martin383499f2020-03-16 16:50:55 +00001577config ARM64_BTI
1578 bool "Branch Target Identification support"
1579 default y
1580 help
1581 Branch Target Identification (part of the ARMv8.5 Extensions)
1582 provides a mechanism to limit the set of locations to which computed
1583 branch instructions such as BR or BLR can jump.
1584
1585 To make use of BTI on CPUs that support it, say Y.
1586
1587 BTI is intended to provide complementary protection to other control
1588 flow integrity protection mechanisms, such as the Pointer
1589 authentication mechanism provided as part of the ARMv8.3 Extensions.
1590 For this reason, it does not make sense to enable this option without
1591 also enabling support for pointer authentication. Thus, when
1592 enabling this option you should also select ARM64_PTR_AUTH=y.
1593
1594 Userspace binaries must also be specifically compiled to make use of
1595 this mechanism. If you say N here or the hardware does not support
1596 BTI, such binaries can still run, but you get no additional
1597 enforcement of branch destinations.
1598
Mark Brown97fed772020-05-06 20:51:34 +01001599config ARM64_BTI_KERNEL
1600 bool "Use Branch Target Identification for kernel"
1601 default y
1602 depends on ARM64_BTI
1603 depends on ARM64_PTR_AUTH
1604 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001605 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1606 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Mark Brown97fed772020-05-06 20:51:34 +01001607 depends on !(CC_IS_CLANG && GCOV_KERNEL)
1608 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1609 help
1610 Build the kernel with Branch Target Identification annotations
1611 and enable enforcement of this for kernel code. When this option
1612 is enabled and the system supports BTI all kernel code including
1613 modular code must have BTI enabled.
1614
1615config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1616 # GCC 9 or later, clang 8 or later
1617 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1618
Mark Brown3e6c69a2019-12-09 18:12:14 +00001619config ARM64_E0PD
1620 bool "Enable support for E0PD"
1621 default y
1622 help
Will Deacone717d932020-01-22 11:23:54 +00001623 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1624 that EL0 accesses made via TTBR1 always fault in constant time,
1625 providing similar benefits to KASLR as those provided by KPTI, but
1626 with lower overhead and without disrupting legitimate access to
1627 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001628
Will Deacone717d932020-01-22 11:23:54 +00001629 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001630
Richard Henderson1a50ec02020-01-21 12:58:52 +00001631config ARCH_RANDOM
1632 bool "Enable support for random number generation"
1633 default y
1634 help
1635 Random number generation (part of the ARMv8.5 Extensions)
1636 provides a high bandwidth, cryptographically secure
1637 hardware random number generator.
1638
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001639config ARM64_AS_HAS_MTE
1640 # Initial support for MTE went in binutils 2.32.0, checked with
1641 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1642 # as a late addition to the final architecture spec (LDGM/STGM)
1643 # is only supported in the newer 2.32.x and 2.33 binutils
1644 # versions, hence the extra "stgm" instruction check below.
1645 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1646
1647config ARM64_MTE
1648 bool "Memory Tagging Extension support"
1649 default y
1650 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001651 depends on AS_HAS_ARMV8_5
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001652 select ARCH_USES_HIGH_VMA_FLAGS
1653 help
1654 Memory Tagging (part of the ARMv8.5 Extensions) provides
1655 architectural support for run-time, always-on detection of
1656 various classes of memory error to aid with software debugging
1657 to eliminate vulnerabilities arising from memory-unsafe
1658 languages.
1659
1660 This option enables the support for the Memory Tagging
1661 Extension at EL0 (i.e. for userspace).
1662
1663 Selecting this option allows the feature to be detected at
1664 runtime. Any secondary CPU not implementing this feature will
1665 not be allowed a late bring-up.
1666
1667 Userspace binaries that want to use this feature must
1668 explicitly opt in. The mechanism for the userspace is
1669 described in:
1670
1671 Documentation/arm64/memory-tagging-extension.rst.
1672
Mark Brown3e6c69a2019-12-09 18:12:14 +00001673endmenu
1674
Dave Martinddd25ad2017-10-31 15:51:02 +00001675config ARM64_SVE
1676 bool "ARM Scalable Vector Extension support"
1677 default y
Dave Martin85acda32018-04-20 16:20:43 +01001678 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001679 help
1680 The Scalable Vector Extension (SVE) is an extension to the AArch64
1681 execution state which complements and extends the SIMD functionality
1682 of the base architecture to support much larger vectors and to enable
1683 additional vectorisation opportunities.
1684
1685 To enable use of this extension on CPUs that implement it, say Y.
1686
Dave Martin06a916f2019-04-18 18:41:38 +01001687 On CPUs that support the SVE2 extensions, this option will enable
1688 those too.
1689
Dave Martin50436942018-03-23 18:08:31 +00001690 Note that for architectural reasons, firmware _must_ implement SVE
1691 support when running on SVE capable hardware. The required support
1692 is present in:
1693
1694 * version 1.5 and later of the ARM Trusted Firmware
1695 * the AArch64 boot wrapper since commit 5e1261e08abf
1696 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1697
1698 For other firmware implementations, consult the firmware documentation
1699 or vendor.
1700
1701 If you need the kernel to boot on SVE-capable hardware with broken
1702 firmware, you may need to say N here until you get your firmware
1703 fixed. Otherwise, you may experience firmware panics or lockups when
1704 booting the kernel. If unsure and you are not observing these
1705 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001706
Dave Martin85acda32018-04-20 16:20:43 +01001707 CPUs that support SVE are architecturally required to support the
1708 Virtualization Host Extensions (VHE), so the kernel makes no
1709 provision for supporting SVE alongside KVM without VHE enabled.
1710 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1711 KVM in the same kernel image.
1712
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001713config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001714 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001715 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001716 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001717 help
1718 Allocate PLTs when loading modules so that jumps and calls whose
1719 targets are too far away for their relative offsets to be encoded
1720 in the instructions themselves can be bounced via veneers in the
1721 module's PLT. This allows modules to be allocated in the generic
1722 vmalloc area after the dedicated module memory area has been
1723 exhausted.
1724
1725 When running with address space randomization (KASLR), the module
1726 region itself may be too far away for ordinary relative jumps and
1727 calls, and so in that case, module PLTs are required and cannot be
1728 disabled.
1729
1730 Specific errata workaround(s) might also force module PLTs to be
1731 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001732
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001733config ARM64_PSEUDO_NMI
1734 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001735 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001736 help
1737 Adds support for mimicking Non-Maskable Interrupts through the use of
1738 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001739 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001740
1741 This high priority configuration for interrupts needs to be
1742 explicitly enabled by setting the kernel parameter
1743 "irqchip.gicv3_pseudo_nmi" to 1.
1744
1745 If unsure, say N
1746
Julien Thierry48ce8f82019-06-11 10:38:11 +01001747if ARM64_PSEUDO_NMI
1748config ARM64_DEBUG_PRIORITY_MASKING
1749 bool "Debug interrupt priority masking"
1750 help
1751 This adds runtime checks to functions enabling/disabling
1752 interrupts when using priority masking. The additional checks verify
1753 the validity of ICC_PMR_EL1 when calling concerned functions.
1754
1755 If unsure, say N
1756endif
1757
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001758config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001759 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001760 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001761 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001762 help
1763 This builds the kernel as a Position Independent Executable (PIE),
1764 which retains all relocation metadata required to relocate the
1765 kernel binary at runtime to a different virtual address than the
1766 address it was linked at.
1767 Since AArch64 uses the RELA relocation format, this requires a
1768 relocation pass at runtime even if the kernel is loaded at the
1769 same address it was linked at.
1770
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001771config RANDOMIZE_BASE
1772 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001773 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001774 select RELOCATABLE
1775 help
1776 Randomizes the virtual address at which the kernel image is
1777 loaded, as a security feature that deters exploit attempts
1778 relying on knowledge of the location of kernel internals.
1779
1780 It is the bootloader's job to provide entropy, by passing a
1781 random u64 value in /chosen/kaslr-seed at kernel entry.
1782
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001783 When booting via the UEFI stub, it will invoke the firmware's
1784 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1785 to the kernel proper. In addition, it will randomise the physical
1786 location of the kernel Image as well.
1787
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001788 If unsure, say N.
1789
1790config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001791 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001792 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001793 default y
1794 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001795 Randomizes the location of the module region inside a 4 GB window
1796 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001797 to leak information about the location of core kernel data structures
1798 but it does imply that function calls between modules and the core
1799 kernel will need to be resolved via veneers in the module PLT.
1800
1801 When this option is not set, the module region will be randomized over
1802 a limited range that contains the [_stext, _etext] interval of the
1803 core kernel, so branch relocations are always in range.
1804
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001805config CC_HAVE_STACKPROTECTOR_SYSREG
1806 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1807
1808config STACKPROTECTOR_PER_TASK
1809 def_bool y
1810 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1811
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001812endmenu
1813
1814menu "Boot options"
1815
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001816config ARM64_ACPI_PARKING_PROTOCOL
1817 bool "Enable support for the ARM64 ACPI parking protocol"
1818 depends on ACPI
1819 help
1820 Enable support for the ARM64 ACPI parking protocol. If disabled
1821 the kernel will not allow booting through the ARM64 ACPI parking
1822 protocol even if the corresponding data is present in the ACPI
1823 MADT table.
1824
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001825config CMDLINE
1826 string "Default kernel command string"
1827 default ""
1828 help
1829 Provide a set of default command-line options at build time by
1830 entering them here. As a minimum, you should specify the the
1831 root device (e.g. root=/dev/nfs).
1832
Tyler Hicks1e40d102020-09-21 14:15:57 -05001833choice
1834 prompt "Kernel command line type" if CMDLINE != ""
1835 default CMDLINE_FROM_BOOTLOADER
1836 help
1837 Choose how the kernel will handle the provided default kernel
1838 command line string.
1839
1840config CMDLINE_FROM_BOOTLOADER
1841 bool "Use bootloader kernel arguments if available"
1842 help
1843 Uses the command-line options passed by the boot loader. If
1844 the boot loader doesn't provide any, the default kernel command
1845 string provided in CMDLINE will be used.
1846
1847config CMDLINE_EXTEND
1848 bool "Extend bootloader kernel arguments"
1849 help
1850 The command-line arguments provided by the boot loader will be
1851 appended to the default kernel command string.
1852
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001853config CMDLINE_FORCE
1854 bool "Always use the default kernel command string"
1855 help
1856 Always use the default kernel command string, even if the boot
1857 loader passes other arguments to the kernel.
1858 This is useful if you cannot or don't want to change the
1859 command-line options your boot loader passes to the kernel.
1860
Tyler Hicks1e40d102020-09-21 14:15:57 -05001861endchoice
1862
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001863config EFI_STUB
1864 bool
1865
Mark Salterf84d0272014-04-15 21:59:30 -04001866config EFI
1867 bool "UEFI runtime support"
1868 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001869 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001870 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001871 select LIBFDT
1872 select UCS2_STRING
1873 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001874 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001875 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001876 select EFI_GENERIC_STUB
Mark Salterf84d0272014-04-15 21:59:30 -04001877 default y
1878 help
1879 This option provides support for runtime services provided
1880 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001881 clock, and platform reset). A UEFI stub is also provided to
1882 allow the kernel to be booted as an EFI application. This
1883 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001884
Yi Lid1ae8c02014-10-04 23:46:43 +08001885config DMI
1886 bool "Enable support for SMBIOS (DMI) tables"
1887 depends on EFI
1888 default y
1889 help
1890 This enables SMBIOS/DMI feature for systems.
1891
1892 This option is only useful on systems that have UEFI firmware.
1893 However, even with this option, the resultant kernel should
1894 continue to boot on existing non-UEFI platforms.
1895
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001896endmenu
1897
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001898config SYSVIPC_COMPAT
1899 def_bool y
1900 depends on COMPAT && SYSVIPC
1901
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001902config ARCH_ENABLE_HUGEPAGE_MIGRATION
1903 def_bool y
1904 depends on HUGETLB_PAGE && MIGRATION
1905
Anshuman Khandual53fa1172020-09-09 10:23:03 +05301906config ARCH_ENABLE_THP_MIGRATION
1907 def_bool y
1908 depends on TRANSPARENT_HUGEPAGE
1909
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001910menu "Power management options"
1911
1912source "kernel/power/Kconfig"
1913
James Morse82869ac2016-04-27 17:47:12 +01001914config ARCH_HIBERNATION_POSSIBLE
1915 def_bool y
1916 depends on CPU_PM
1917
1918config ARCH_HIBERNATION_HEADER
1919 def_bool y
1920 depends on HIBERNATION
1921
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001922config ARCH_SUSPEND_POSSIBLE
1923 def_bool y
1924
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001925endmenu
1926
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001927menu "CPU Power Management"
1928
1929source "drivers/cpuidle/Kconfig"
1930
Rob Herring52e7e812014-02-24 11:27:57 +09001931source "drivers/cpufreq/Kconfig"
1932
1933endmenu
1934
Mark Salterf84d0272014-04-15 21:59:30 -04001935source "drivers/firmware/Kconfig"
1936
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001937source "drivers/acpi/Kconfig"
1938
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001939source "arch/arm64/kvm/Kconfig"
1940
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001941if CRYPTO
1942source "arch/arm64/crypto/Kconfig"
1943endif