blob: 4d98774cf3c799984fe3f572e04db6b10f27dd97 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030014 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070015 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010016 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070017 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080018 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070019 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020020 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050021 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010022 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070023 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080024 select ARCH_HAS_STRICT_KERNEL_RWX
25 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010026 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070027 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010028 select ARCH_INLINE_READ_LOCK if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
30 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
31 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
35 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
39 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
43 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010044 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010045 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010046 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020047 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070048 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000049 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000050 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080051 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000052 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000053 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000054 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010055 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050056 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010057 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050058 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010059 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010060 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000061 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070062 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000063 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000064 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010065 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010066 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080067 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070068 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010069 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010071 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000072 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070073 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010074 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010075 select GENERIC_IRQ_PROBE
76 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010077 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010078 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070079 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000081 select GENERIC_STRNCPY_FROM_USER
82 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010084 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080086 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010087 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010088 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010089 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010090 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080091 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080092 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000093 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080094 select HAVE_ARCH_MMAP_RND_BITS
95 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000096 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070097 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070099 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100100 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700101 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200102 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100103 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100104 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100105 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100106 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700107 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700108 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700109 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +0000111 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100112 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000113 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100114 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900115 select HAVE_FUNCTION_TRACER
116 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200117 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000120 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700122 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700123 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000124 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100126 select HAVE_PERF_REGS
127 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400128 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700129 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100130 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400131 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900132 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100133 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100134 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200135 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100136 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700137 select MULTI_IRQ_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100138 select NO_BOOTMEM
139 select OF
140 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100141 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200142 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000143 select POWER_RESET
144 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700145 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700147 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000148 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100149 help
150 ARM 64-bit (AArch64) Linux support.
151
152config 64BIT
153 def_bool y
154
155config ARCH_PHYS_ADDR_T_64BIT
156 def_bool y
157
158config MMU
159 def_bool y
160
Mark Rutland030c4d22016-05-31 15:57:59 +0100161config ARM64_PAGE_SHIFT
162 int
163 default 16 if ARM64_64K_PAGES
164 default 14 if ARM64_16K_PAGES
165 default 12
166
167config ARM64_CONT_SHIFT
168 int
169 default 5 if ARM64_64K_PAGES
170 default 7 if ARM64_16K_PAGES
171 default 4
172
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800173config ARCH_MMAP_RND_BITS_MIN
174 default 14 if ARM64_64K_PAGES
175 default 16 if ARM64_16K_PAGES
176 default 18
177
178# max bits determined by the following formula:
179# VA_BITS - PAGE_SHIFT - 3
180config ARCH_MMAP_RND_BITS_MAX
181 default 19 if ARM64_VA_BITS=36
182 default 24 if ARM64_VA_BITS=39
183 default 27 if ARM64_VA_BITS=42
184 default 30 if ARM64_VA_BITS=47
185 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
186 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
187 default 33 if ARM64_VA_BITS=48
188 default 14 if ARM64_64K_PAGES
189 default 16 if ARM64_16K_PAGES
190 default 18
191
192config ARCH_MMAP_RND_COMPAT_BITS_MIN
193 default 7 if ARM64_64K_PAGES
194 default 9 if ARM64_16K_PAGES
195 default 11
196
197config ARCH_MMAP_RND_COMPAT_BITS_MAX
198 default 16
199
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700200config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100201 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100202
203config STACKTRACE_SUPPORT
204 def_bool y
205
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100206config ILLEGAL_POINTER_VALUE
207 hex
208 default 0xdead000000000000
209
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210config LOCKDEP_SUPPORT
211 def_bool y
212
213config TRACE_IRQFLAGS_SUPPORT
214 def_bool y
215
Will Deaconc209f792014-03-14 17:47:05 +0000216config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100217 def_bool y
218
Dave P Martin9fb74102015-07-24 16:37:48 +0100219config GENERIC_BUG
220 def_bool y
221 depends on BUG
222
223config GENERIC_BUG_RELATIVE_POINTERS
224 def_bool y
225 depends on GENERIC_BUG
226
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100227config GENERIC_HWEIGHT
228 def_bool y
229
230config GENERIC_CSUM
231 def_bool y
232
233config GENERIC_CALIBRATE_DELAY
234 def_bool y
235
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100236config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100237 def_bool y
238
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300239config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700240 def_bool y
241
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242config ARCH_DMA_ADDR_T_64BIT
243 def_bool y
244
245config NEED_DMA_MAP_STATE
246 def_bool y
247
248config NEED_SG_DMA_LENGTH
249 def_bool y
250
Will Deacon4b3dc962015-05-29 18:28:44 +0100251config SMP
252 def_bool y
253
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100254config SWIOTLB
255 def_bool y
256
257config IOMMU_HELPER
258 def_bool SWIOTLB
259
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100260config KERNEL_MODE_NEON
261 def_bool y
262
Rob Herring92cc15f2014-04-18 17:19:59 -0500263config FIX_EARLYCON_MEM
264 def_bool y
265
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700266config PGTABLE_LEVELS
267 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100268 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700269 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
270 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
271 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100272 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
273 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700274
Pratyush Anand9842cea2016-11-02 14:40:46 +0530275config ARCH_SUPPORTS_UPROBES
276 def_bool y
277
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200278config ARCH_PROC_KCORE_TEXT
279 def_bool y
280
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700281config MULTI_IRQ_HANDLER
282 def_bool y
283
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100284source "init/Kconfig"
285
286source "kernel/Kconfig.freezer"
287
Olof Johansson6a377492015-07-20 12:09:16 -0700288source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100289
290menu "Bus support"
291
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100292config PCI
293 bool "PCI support"
294 help
295 This feature enables support for PCI bus system. If you say Y
296 here, the kernel will include drivers and infrastructure code
297 to support PCI bus devices.
298
299config PCI_DOMAINS
300 def_bool PCI
301
302config PCI_DOMAINS_GENERIC
303 def_bool PCI
304
305config PCI_SYSCALL
306 def_bool PCI
307
308source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100309
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100310endmenu
311
312menu "Kernel Features"
313
Andre Przywarac0a01b82014-11-14 15:54:12 +0000314menu "ARM errata workarounds via the alternatives framework"
315
316config ARM64_ERRATUM_826319
317 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
318 default y
319 help
320 This option adds an alternative code sequence to work around ARM
321 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
322 AXI master interface and an L2 cache.
323
324 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
325 and is unable to accept a certain write via this interface, it will
326 not progress on read data presented on the read data channel and the
327 system can deadlock.
328
329 The workaround promotes data cache clean instructions to
330 data cache clean-and-invalidate.
331 Please note that this does not necessarily enable the workaround,
332 as it depends on the alternative framework, which will only patch
333 the kernel if an affected CPU is detected.
334
335 If unsure, say Y.
336
337config ARM64_ERRATUM_827319
338 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
339 default y
340 help
341 This option adds an alternative code sequence to work around ARM
342 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
343 master interface and an L2 cache.
344
345 Under certain conditions this erratum can cause a clean line eviction
346 to occur at the same time as another transaction to the same address
347 on the AMBA 5 CHI interface, which can cause data corruption if the
348 interconnect reorders the two transactions.
349
350 The workaround promotes data cache clean instructions to
351 data cache clean-and-invalidate.
352 Please note that this does not necessarily enable the workaround,
353 as it depends on the alternative framework, which will only patch
354 the kernel if an affected CPU is detected.
355
356 If unsure, say Y.
357
358config ARM64_ERRATUM_824069
359 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
360 default y
361 help
362 This option adds an alternative code sequence to work around ARM
363 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
364 to a coherent interconnect.
365
366 If a Cortex-A53 processor is executing a store or prefetch for
367 write instruction at the same time as a processor in another
368 cluster is executing a cache maintenance operation to the same
369 address, then this erratum might cause a clean cache line to be
370 incorrectly marked as dirty.
371
372 The workaround promotes data cache clean instructions to
373 data cache clean-and-invalidate.
374 Please note that this option does not necessarily enable the
375 workaround, as it depends on the alternative framework, which will
376 only patch the kernel if an affected CPU is detected.
377
378 If unsure, say Y.
379
380config ARM64_ERRATUM_819472
381 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
382 default y
383 help
384 This option adds an alternative code sequence to work around ARM
385 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
386 present when it is connected to a coherent interconnect.
387
388 If the processor is executing a load and store exclusive sequence at
389 the same time as a processor in another cluster is executing a cache
390 maintenance operation to the same address, then this erratum might
391 cause data corruption.
392
393 The workaround promotes data cache clean instructions to
394 data cache clean-and-invalidate.
395 Please note that this does not necessarily enable the workaround,
396 as it depends on the alternative framework, which will only patch
397 the kernel if an affected CPU is detected.
398
399 If unsure, say Y.
400
401config ARM64_ERRATUM_832075
402 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
403 default y
404 help
405 This option adds an alternative code sequence to work around ARM
406 erratum 832075 on Cortex-A57 parts up to r1p2.
407
408 Affected Cortex-A57 parts might deadlock when exclusive load/store
409 instructions to Write-Back memory are mixed with Device loads.
410
411 The workaround is to promote device loads to use Load-Acquire
412 semantics.
413 Please note that this does not necessarily enable the workaround,
414 as it depends on the alternative framework, which will only patch
415 the kernel if an affected CPU is detected.
416
417 If unsure, say Y.
418
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000419config ARM64_ERRATUM_834220
420 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
421 depends on KVM
422 default y
423 help
424 This option adds an alternative code sequence to work around ARM
425 erratum 834220 on Cortex-A57 parts up to r1p2.
426
427 Affected Cortex-A57 parts might report a Stage 2 translation
428 fault as the result of a Stage 1 fault for load crossing a
429 page boundary when there is a permission or device memory
430 alignment fault at Stage 1 and a translation fault at Stage 2.
431
432 The workaround is to verify that the Stage 1 translation
433 doesn't generate a fault before handling the Stage 2 fault.
434 Please note that this does not necessarily enable the workaround,
435 as it depends on the alternative framework, which will only patch
436 the kernel if an affected CPU is detected.
437
438 If unsure, say Y.
439
Will Deacon905e8c52015-03-23 19:07:02 +0000440config ARM64_ERRATUM_845719
441 bool "Cortex-A53: 845719: a load might read incorrect data"
442 depends on COMPAT
443 default y
444 help
445 This option adds an alternative code sequence to work around ARM
446 erratum 845719 on Cortex-A53 parts up to r0p4.
447
448 When running a compat (AArch32) userspace on an affected Cortex-A53
449 part, a load at EL0 from a virtual address that matches the bottom 32
450 bits of the virtual address used by a recent load at (AArch64) EL1
451 might return incorrect data.
452
453 The workaround is to write the contextidr_el1 register on exception
454 return to a 32-bit task.
455 Please note that this does not necessarily enable the workaround,
456 as it depends on the alternative framework, which will only patch
457 the kernel if an affected CPU is detected.
458
459 If unsure, say Y.
460
Will Deacondf057cc2015-03-17 12:15:02 +0000461config ARM64_ERRATUM_843419
462 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000463 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000464 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000465 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100466 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000467 enables PLT support to replace certain ADRP instructions, which can
468 cause subsequent memory accesses to use an incorrect address on
469 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000470
471 If unsure, say Y.
472
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100473config ARM64_ERRATUM_1024718
474 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
475 default y
476 help
477 This option adds work around for Arm Cortex-A55 Erratum 1024718.
478
479 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
480 update of the hardware dirty bit when the DBM/AP bits are updated
481 without a break-before-make. The work around is to disable the usage
482 of hardware DBM locally on the affected cores. CPUs not affected by
483 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100484
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100485 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100486
Robert Richter94100972015-09-21 22:58:38 +0200487config CAVIUM_ERRATUM_22375
488 bool "Cavium erratum 22375, 24313"
489 default y
490 help
491 Enable workaround for erratum 22375, 24313.
492
493 This implements two gicv3-its errata workarounds for ThunderX. Both
494 with small impact affecting only ITS table allocation.
495
496 erratum 22375: only alloc 8MB table size
497 erratum 24313: ignore memory access type
498
499 The fixes are in ITS initialization and basically ignore memory access
500 type and table size provided by the TYPER and BASER registers.
501
502 If unsure, say Y.
503
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200504config CAVIUM_ERRATUM_23144
505 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
506 depends on NUMA
507 default y
508 help
509 ITS SYNC command hang for cross node io and collections/cpu mapping.
510
511 If unsure, say Y.
512
Robert Richter6d4e11c2015-09-21 22:58:35 +0200513config CAVIUM_ERRATUM_23154
514 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
515 default y
516 help
517 The gicv3 of ThunderX requires a modified version for
518 reading the IAR status to ensure data synchronization
519 (access to icc_iar1_el1 is not sync'ed before and after).
520
521 If unsure, say Y.
522
Andrew Pinski104a0c02016-02-24 17:44:57 -0800523config CAVIUM_ERRATUM_27456
524 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
525 default y
526 help
527 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
528 instructions may cause the icache to become corrupted if it
529 contains data for a non-current ASID. The fix is to
530 invalidate the icache when changing the mm context.
531
532 If unsure, say Y.
533
David Daney690a3412017-06-09 12:49:48 +0100534config CAVIUM_ERRATUM_30115
535 bool "Cavium erratum 30115: Guest may disable interrupts in host"
536 default y
537 help
538 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
539 1.2, and T83 Pass 1.0, KVM guest execution may disable
540 interrupts in host. Trapping both GICv3 group-0 and group-1
541 accesses sidesteps the issue.
542
543 If unsure, say Y.
544
Christopher Covington38fd94b2017-02-08 15:08:37 -0500545config QCOM_FALKOR_ERRATUM_1003
546 bool "Falkor E1003: Incorrect translation due to ASID change"
547 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500548 help
549 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000550 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
551 in TTBR1_EL1, this situation only occurs in the entry trampoline and
552 then only for entries in the walk cache, since the leaf translation
553 is unchanged. Work around the erratum by invalidating the walk cache
554 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500555
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500556config QCOM_FALKOR_ERRATUM_1009
557 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
558 default y
559 help
560 On Falkor v1, the CPU may prematurely complete a DSB following a
561 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
562 one more time to fix the issue.
563
564 If unsure, say Y.
565
Shanker Donthineni90922a22017-03-07 08:20:38 -0600566config QCOM_QDF2400_ERRATUM_0065
567 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
568 default y
569 help
570 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
571 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
572 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
573
574 If unsure, say Y.
575
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100576config SOCIONEXT_SYNQUACER_PREITS
577 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
578 default y
579 help
580 Socionext Synquacer SoCs implement a separate h/w block to generate
581 MSI doorbell writes with non-zero values for the device ID.
582
583 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100584
585config HISILICON_ERRATUM_161600802
586 bool "Hip07 161600802: Erroneous redistributor VLPI base"
587 default y
588 help
589 The HiSilicon Hip07 SoC usees the wrong redistributor base
590 when issued ITS commands such as VMOVP and VMAPP, and requires
591 a 128kB offset to be applied to the target address in this commands.
592
593 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600594
595config QCOM_FALKOR_ERRATUM_E1041
596 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
597 default y
598 help
599 Falkor CPU may speculatively fetch instructions from an improper
600 memory location when MMU translation is changed from SCTLR_ELn[M]=1
601 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
602
603 If unsure, say Y.
604
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100605endmenu
606
607
608choice
609 prompt "Page size"
610 default ARM64_4K_PAGES
611 help
612 Page size (translation granule) configuration.
613
614config ARM64_4K_PAGES
615 bool "4KB"
616 help
617 This feature enables 4KB pages support.
618
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100619config ARM64_16K_PAGES
620 bool "16KB"
621 help
622 The system will use 16KB pages support. AArch32 emulation
623 requires applications compiled with 16K (or a multiple of 16K)
624 aligned segments.
625
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100626config ARM64_64K_PAGES
627 bool "64KB"
628 help
629 This feature enables 64KB pages support (4KB by default)
630 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100631 look-up. AArch32 emulation requires applications compiled
632 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100633
634endchoice
635
636choice
637 prompt "Virtual address space size"
638 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100639 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100640 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
641 help
642 Allows choosing one of multiple possible virtual address
643 space sizes. The level of translation table is determined by
644 a combination of page size and virtual address space size.
645
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100646config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100647 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100648 depends on ARM64_16K_PAGES
649
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100650config ARM64_VA_BITS_39
651 bool "39-bit"
652 depends on ARM64_4K_PAGES
653
654config ARM64_VA_BITS_42
655 bool "42-bit"
656 depends on ARM64_64K_PAGES
657
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100658config ARM64_VA_BITS_47
659 bool "47-bit"
660 depends on ARM64_16K_PAGES
661
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100662config ARM64_VA_BITS_48
663 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100664
665endchoice
666
667config ARM64_VA_BITS
668 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100669 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100670 default 39 if ARM64_VA_BITS_39
671 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100672 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100673 default 48 if ARM64_VA_BITS_48
674
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000675choice
676 prompt "Physical address space size"
677 default ARM64_PA_BITS_48
678 help
679 Choose the maximum physical address range that the kernel will
680 support.
681
682config ARM64_PA_BITS_48
683 bool "48-bit"
684
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000685config ARM64_PA_BITS_52
686 bool "52-bit (ARMv8.2)"
687 depends on ARM64_64K_PAGES
688 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
689 help
690 Enable support for a 52-bit physical address space, introduced as
691 part of the ARMv8.2-LPA extension.
692
693 With this enabled, the kernel will also continue to work on CPUs that
694 do not support ARMv8.2-LPA, but with some added memory overhead (and
695 minor performance overhead).
696
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000697endchoice
698
699config ARM64_PA_BITS
700 int
701 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000702 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000703
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100704config CPU_BIG_ENDIAN
705 bool "Build big-endian kernel"
706 help
707 Say Y if you plan on running a kernel in big-endian mode.
708
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100709config SCHED_MC
710 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100711 help
712 Multi-core scheduler support improves the CPU scheduler's decision
713 making when dealing with multi-core CPU chips at a cost of slightly
714 increased overhead in some places. If unsure say N here.
715
716config SCHED_SMT
717 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100718 help
719 Improves the CPU scheduler's decision making when dealing with
720 MultiThreading at a cost of slightly increased overhead in some
721 places. If unsure say N here.
722
723config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000724 int "Maximum number of CPUs (2-4096)"
725 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100726 # These have to remain sorted largest to smallest
727 default "64"
728
729config HOTPLUG_CPU
730 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800731 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100732 help
733 Say Y here to experiment with turning CPUs off and on. CPUs
734 can be controlled through /sys/devices/system/cpu.
735
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700736# Common NUMA Features
737config NUMA
738 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800739 select ACPI_NUMA if ACPI
740 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700741 help
742 Enable NUMA (Non Uniform Memory Access) support.
743
744 The kernel will try to allocate memory used by a CPU on the
745 local memory of the CPU and add some more
746 NUMA awareness to the kernel.
747
748config NODES_SHIFT
749 int "Maximum NUMA Nodes (as a power of 2)"
750 range 1 10
751 default "2"
752 depends on NEED_MULTIPLE_NODES
753 help
754 Specify the maximum number of NUMA Nodes available on the target
755 system. Increases memory reserved to accommodate various tables.
756
757config USE_PERCPU_NUMA_NODE_ID
758 def_bool y
759 depends on NUMA
760
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800761config HAVE_SETUP_PER_CPU_AREA
762 def_bool y
763 depends on NUMA
764
765config NEED_PER_CPU_EMBED_FIRST_CHUNK
766 def_bool y
767 depends on NUMA
768
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000769config HOLES_IN_ZONE
770 def_bool y
771 depends on NUMA
772
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100773source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800774source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100775
Laura Abbott83863f22016-02-05 16:24:47 -0800776config ARCH_SUPPORTS_DEBUG_PAGEALLOC
777 def_bool y
778
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100779config ARCH_HAS_HOLES_MEMORYMODEL
780 def_bool y if SPARSEMEM
781
782config ARCH_SPARSEMEM_ENABLE
783 def_bool y
784 select SPARSEMEM_VMEMMAP_ENABLE
785
786config ARCH_SPARSEMEM_DEFAULT
787 def_bool ARCH_SPARSEMEM_ENABLE
788
789config ARCH_SELECT_MEMORY_MODEL
790 def_bool ARCH_SPARSEMEM_ENABLE
791
792config HAVE_ARCH_PFN_VALID
793 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
794
795config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100796 def_bool y
797 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798
Steve Capper084bd292013-04-10 13:48:00 +0100799config SYS_SUPPORTS_HUGETLBFS
800 def_bool y
801
Steve Capper084bd292013-04-10 13:48:00 +0100802config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100803 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100804
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100805config ARCH_HAS_CACHE_LINE_SIZE
806 def_bool y
807
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100808source "mm/Kconfig"
809
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000810config SECCOMP
811 bool "Enable seccomp to safely compute untrusted bytecode"
812 ---help---
813 This kernel feature is useful for number crunching applications
814 that may need to compute untrusted bytecode during their
815 execution. By using pipes or other transports made available to
816 the process as file descriptors supporting the read/write
817 syscalls, it's possible to isolate those applications in
818 their own address space using seccomp. Once seccomp is
819 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
820 and the task is only allowed to execute a few safe syscalls
821 defined by each seccomp mode.
822
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000823config PARAVIRT
824 bool "Enable paravirtualization code"
825 help
826 This changes the kernel so it can modify itself when it is run
827 under a hypervisor, potentially improving performance significantly
828 over full virtualization.
829
830config PARAVIRT_TIME_ACCOUNTING
831 bool "Paravirtual steal time accounting"
832 select PARAVIRT
833 default n
834 help
835 Select this option to enable fine granularity task steal time
836 accounting. Time spent executing other tasks in parallel with
837 the current vCPU is discounted from the vCPU power. To account for
838 that, there can be a small performance impact.
839
840 If in doubt, say N here.
841
Geoff Levandd28f6df2016-06-23 17:54:48 +0000842config KEXEC
843 depends on PM_SLEEP_SMP
844 select KEXEC_CORE
845 bool "kexec system call"
846 ---help---
847 kexec is a system call that implements the ability to shutdown your
848 current kernel, and to start another kernel. It is like a reboot
849 but it is independent of the system firmware. And like a reboot
850 you can start any kernel with it, not just Linux.
851
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900852config CRASH_DUMP
853 bool "Build kdump crash kernel"
854 help
855 Generate crash dump after being started by kexec. This should
856 be normally only set in special crash dump kernels which are
857 loaded in the main kernel with kexec-tools into a specially
858 reserved region and then later executed after a crash by
859 kdump/kexec.
860
861 For more details see Documentation/kdump/kdump.txt
862
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000863config XEN_DOM0
864 def_bool y
865 depends on XEN
866
867config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700868 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000869 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000870 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000871 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000872 help
873 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
874
Steve Capperd03bb142013-04-25 15:19:21 +0100875config FORCE_MAX_ZONEORDER
876 int
877 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100878 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100879 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100880 help
881 The kernel memory allocator divides physically contiguous memory
882 blocks into "zones", where each zone is a power of two number of
883 pages. This option selects the largest power of two that the kernel
884 keeps in the memory allocator. If you need to allocate very large
885 blocks of physically contiguous memory, then you may need to
886 increase this value.
887
888 This config option is actually maximum order plus one. For example,
889 a value of 11 means that the largest free memory block is 2^10 pages.
890
891 We make sure that we can allocate upto a HugePage size for each configuration.
892 Hence we have :
893 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
894
895 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
896 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100897
Will Deacon084eb772017-11-14 14:41:01 +0000898config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000899 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000900 default y
901 help
Will Deacon06170522017-11-14 16:19:39 +0000902 Speculation attacks against some high-performance processors can
903 be used to bypass MMU permission checks and leak kernel data to
904 userspace. This can be defended against by unmapping the kernel
905 when running in userspace, mapping it back in on exception entry
906 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000907
908 If unsure, say Y.
909
Will Deacon0f15adb2018-01-03 11:17:58 +0000910config HARDEN_BRANCH_PREDICTOR
911 bool "Harden the branch predictor against aliasing attacks" if EXPERT
912 default y
913 help
914 Speculation attacks against some high-performance processors rely on
915 being able to manipulate the branch predictor for a victim context by
916 executing aliasing branches in the attacker context. Such attacks
917 can be partially mitigated against by clearing internal branch
918 predictor state and limiting the prediction logic in some situations.
919
920 This config option will take CPU-specific actions to harden the
921 branch predictor against aliasing attacks and may rely on specific
922 instruction sequences or control bits being set by the system
923 firmware.
924
925 If unsure, say Y.
926
Marc Zyngierdee39242018-02-15 11:47:14 +0000927config HARDEN_EL2_VECTORS
928 bool "Harden EL2 vector mapping against system register leak" if EXPERT
929 default y
930 help
931 Speculation attacks against some high-performance processors can
932 be used to leak privileged information such as the vector base
933 register, resulting in a potential defeat of the EL2 layout
934 randomization.
935
936 This config option will map the vectors to a fixed location,
937 independent of the EL2 code mapping, so that revealing VBAR_EL2
938 to an attacker does not give away any extra information. This
939 only gets enabled on affected CPUs.
940
941 If unsure, say Y.
942
Will Deacon1b907f42014-11-20 16:51:10 +0000943menuconfig ARMV8_DEPRECATED
944 bool "Emulate deprecated/obsolete ARMv8 instructions"
945 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000946 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000947 help
948 Legacy software support may require certain instructions
949 that have been deprecated or obsoleted in the architecture.
950
951 Enable this config to enable selective emulation of these
952 features.
953
954 If unsure, say Y
955
956if ARMV8_DEPRECATED
957
958config SWP_EMULATION
959 bool "Emulate SWP/SWPB instructions"
960 help
961 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
962 they are always undefined. Say Y here to enable software
963 emulation of these instructions for userspace using LDXR/STXR.
964
965 In some older versions of glibc [<=2.8] SWP is used during futex
966 trylock() operations with the assumption that the code will not
967 be preempted. This invalid assumption may be more likely to fail
968 with SWP emulation enabled, leading to deadlock of the user
969 application.
970
971 NOTE: when accessing uncached shared regions, LDXR/STXR rely
972 on an external transaction monitoring block called a global
973 monitor to maintain update atomicity. If your system does not
974 implement a global monitor, this option can cause programs that
975 perform SWP operations to uncached memory to deadlock.
976
977 If unsure, say Y
978
979config CP15_BARRIER_EMULATION
980 bool "Emulate CP15 Barrier instructions"
981 help
982 The CP15 barrier instructions - CP15ISB, CP15DSB, and
983 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
984 strongly recommended to use the ISB, DSB, and DMB
985 instructions instead.
986
987 Say Y here to enable software emulation of these
988 instructions for AArch32 userspace code. When this option is
989 enabled, CP15 barrier usage is traced which can help
990 identify software that needs updating.
991
992 If unsure, say Y
993
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000994config SETEND_EMULATION
995 bool "Emulate SETEND instruction"
996 help
997 The SETEND instruction alters the data-endianness of the
998 AArch32 EL0, and is deprecated in ARMv8.
999
1000 Say Y here to enable software emulation of the instruction
1001 for AArch32 userspace code.
1002
1003 Note: All the cpus on the system must have mixed endian support at EL0
1004 for this feature to be enabled. If a new CPU - which doesn't support mixed
1005 endian - is hotplugged in after this feature has been enabled, there could
1006 be unexpected results in the applications.
1007
1008 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001009endif
1010
Catalin Marinasba428222016-07-01 18:25:31 +01001011config ARM64_SW_TTBR0_PAN
1012 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1013 help
1014 Enabling this option prevents the kernel from accessing
1015 user-space memory directly by pointing TTBR0_EL1 to a reserved
1016 zeroed area and reserved ASID. The user access routines
1017 restore the valid TTBR0_EL1 temporarily.
1018
Will Deacon0e4a0702015-07-27 15:54:13 +01001019menu "ARMv8.1 architectural features"
1020
1021config ARM64_HW_AFDBM
1022 bool "Support for hardware updates of the Access and Dirty page flags"
1023 default y
1024 help
1025 The ARMv8.1 architecture extensions introduce support for
1026 hardware updates of the access and dirty information in page
1027 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1028 capable processors, accesses to pages with PTE_AF cleared will
1029 set this bit instead of raising an access flag fault.
1030 Similarly, writes to read-only pages with the DBM bit set will
1031 clear the read-only bit (AP[2]) instead of raising a
1032 permission fault.
1033
1034 Kernels built with this configuration option enabled continue
1035 to work on pre-ARMv8.1 hardware and the performance impact is
1036 minimal. If unsure, say Y.
1037
1038config ARM64_PAN
1039 bool "Enable support for Privileged Access Never (PAN)"
1040 default y
1041 help
1042 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1043 prevents the kernel or hypervisor from accessing user-space (EL0)
1044 memory directly.
1045
1046 Choosing this option will cause any unprotected (not using
1047 copy_to_user et al) memory access to fail with a permission fault.
1048
1049 The feature is detected at runtime, and will remain as a 'nop'
1050 instruction if the cpu does not implement the feature.
1051
1052config ARM64_LSE_ATOMICS
1053 bool "Atomic instructions"
1054 help
1055 As part of the Large System Extensions, ARMv8.1 introduces new
1056 atomic instructions that are designed specifically to scale in
1057 very large systems.
1058
1059 Say Y here to make use of these instructions for the in-kernel
1060 atomic routines. This incurs a small overhead on CPUs that do
1061 not support these instructions and requires the kernel to be
1062 built with binutils >= 2.25.
1063
Marc Zyngier1f364c82014-02-19 09:33:14 +00001064config ARM64_VHE
1065 bool "Enable support for Virtualization Host Extensions (VHE)"
1066 default y
1067 help
1068 Virtualization Host Extensions (VHE) allow the kernel to run
1069 directly at EL2 (instead of EL1) on processors that support
1070 it. This leads to better performance for KVM, as they reduce
1071 the cost of the world switch.
1072
1073 Selecting this option allows the VHE feature to be detected
1074 at runtime, and does not affect processors that do not
1075 implement this feature.
1076
Will Deacon0e4a0702015-07-27 15:54:13 +01001077endmenu
1078
Will Deaconf9933182016-02-26 16:30:14 +00001079menu "ARMv8.2 architectural features"
1080
James Morse57f49592016-02-05 14:58:48 +00001081config ARM64_UAO
1082 bool "Enable support for User Access Override (UAO)"
1083 default y
1084 help
1085 User Access Override (UAO; part of the ARMv8.2 Extensions)
1086 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001087 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001088
1089 This option changes get_user() and friends to use the 'unprivileged'
1090 variant of the load/store instructions. This ensures that user-space
1091 really did have access to the supplied memory. When addr_limit is
1092 set to kernel memory the UAO bit will be set, allowing privileged
1093 access to kernel memory.
1094
1095 Choosing this option will cause copy_to_user() et al to use user-space
1096 memory permissions.
1097
1098 The feature is detected at runtime, the kernel will use the
1099 regular load/store instructions if the cpu does not implement the
1100 feature.
1101
Robin Murphyd50e0712017-07-25 11:55:42 +01001102config ARM64_PMEM
1103 bool "Enable support for persistent memory"
1104 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001105 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001106 help
1107 Say Y to enable support for the persistent memory API based on the
1108 ARMv8.2 DCPoP feature.
1109
1110 The feature is detected at runtime, and the kernel will use DC CVAC
1111 operations if DC CVAP is not supported (following the behaviour of
1112 DC CVAP itself if the system does not define a point of persistence).
1113
Xie XiuQi64c02722018-01-15 19:38:56 +00001114config ARM64_RAS_EXTN
1115 bool "Enable support for RAS CPU Extensions"
1116 default y
1117 help
1118 CPUs that support the Reliability, Availability and Serviceability
1119 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1120 errors, classify them and report them to software.
1121
1122 On CPUs with these extensions system software can use additional
1123 barriers to determine if faults are pending and read the
1124 classification from a new set of registers.
1125
1126 Selecting this feature will allow the kernel to use these barriers
1127 and access the new registers if the system supports the extension.
1128 Platform RAS features may additionally depend on firmware support.
1129
Will Deaconf9933182016-02-26 16:30:14 +00001130endmenu
1131
Dave Martinddd25ad2017-10-31 15:51:02 +00001132config ARM64_SVE
1133 bool "ARM Scalable Vector Extension support"
1134 default y
1135 help
1136 The Scalable Vector Extension (SVE) is an extension to the AArch64
1137 execution state which complements and extends the SIMD functionality
1138 of the base architecture to support much larger vectors and to enable
1139 additional vectorisation opportunities.
1140
1141 To enable use of this extension on CPUs that implement it, say Y.
1142
Dave Martin50436942018-03-23 18:08:31 +00001143 Note that for architectural reasons, firmware _must_ implement SVE
1144 support when running on SVE capable hardware. The required support
1145 is present in:
1146
1147 * version 1.5 and later of the ARM Trusted Firmware
1148 * the AArch64 boot wrapper since commit 5e1261e08abf
1149 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1150
1151 For other firmware implementations, consult the firmware documentation
1152 or vendor.
1153
1154 If you need the kernel to boot on SVE-capable hardware with broken
1155 firmware, you may need to say N here until you get your firmware
1156 fixed. Otherwise, you may experience firmware panics or lockups when
1157 booting the kernel. If unsure and you are not observing these
1158 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001159
1160config ARM64_MODULE_PLTS
1161 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001162 select HAVE_MOD_ARCH_SPECIFIC
1163
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001164config RELOCATABLE
1165 bool
1166 help
1167 This builds the kernel as a Position Independent Executable (PIE),
1168 which retains all relocation metadata required to relocate the
1169 kernel binary at runtime to a different virtual address than the
1170 address it was linked at.
1171 Since AArch64 uses the RELA relocation format, this requires a
1172 relocation pass at runtime even if the kernel is loaded at the
1173 same address it was linked at.
1174
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001175config RANDOMIZE_BASE
1176 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001177 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001178 select RELOCATABLE
1179 help
1180 Randomizes the virtual address at which the kernel image is
1181 loaded, as a security feature that deters exploit attempts
1182 relying on knowledge of the location of kernel internals.
1183
1184 It is the bootloader's job to provide entropy, by passing a
1185 random u64 value in /chosen/kaslr-seed at kernel entry.
1186
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001187 When booting via the UEFI stub, it will invoke the firmware's
1188 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1189 to the kernel proper. In addition, it will randomise the physical
1190 location of the kernel Image as well.
1191
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001192 If unsure, say N.
1193
1194config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001195 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001196 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001197 default y
1198 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001199 Randomizes the location of the module region inside a 4 GB window
1200 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001201 to leak information about the location of core kernel data structures
1202 but it does imply that function calls between modules and the core
1203 kernel will need to be resolved via veneers in the module PLT.
1204
1205 When this option is not set, the module region will be randomized over
1206 a limited range that contains the [_stext, _etext] interval of the
1207 core kernel, so branch relocations are always in range.
1208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001209endmenu
1210
1211menu "Boot options"
1212
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001213config ARM64_ACPI_PARKING_PROTOCOL
1214 bool "Enable support for the ARM64 ACPI parking protocol"
1215 depends on ACPI
1216 help
1217 Enable support for the ARM64 ACPI parking protocol. If disabled
1218 the kernel will not allow booting through the ARM64 ACPI parking
1219 protocol even if the corresponding data is present in the ACPI
1220 MADT table.
1221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001222config CMDLINE
1223 string "Default kernel command string"
1224 default ""
1225 help
1226 Provide a set of default command-line options at build time by
1227 entering them here. As a minimum, you should specify the the
1228 root device (e.g. root=/dev/nfs).
1229
1230config CMDLINE_FORCE
1231 bool "Always use the default kernel command string"
1232 help
1233 Always use the default kernel command string, even if the boot
1234 loader passes other arguments to the kernel.
1235 This is useful if you cannot or don't want to change the
1236 command-line options your boot loader passes to the kernel.
1237
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001238config EFI_STUB
1239 bool
1240
Mark Salterf84d0272014-04-15 21:59:30 -04001241config EFI
1242 bool "UEFI runtime support"
1243 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001244 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001245 select LIBFDT
1246 select UCS2_STRING
1247 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001248 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001249 select EFI_STUB
1250 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001251 default y
1252 help
1253 This option provides support for runtime services provided
1254 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001255 clock, and platform reset). A UEFI stub is also provided to
1256 allow the kernel to be booted as an EFI application. This
1257 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001258
Yi Lid1ae8c02014-10-04 23:46:43 +08001259config DMI
1260 bool "Enable support for SMBIOS (DMI) tables"
1261 depends on EFI
1262 default y
1263 help
1264 This enables SMBIOS/DMI feature for systems.
1265
1266 This option is only useful on systems that have UEFI firmware.
1267 However, even with this option, the resultant kernel should
1268 continue to boot on existing non-UEFI platforms.
1269
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001270endmenu
1271
1272menu "Userspace binary formats"
1273
1274source "fs/Kconfig.binfmt"
1275
1276config COMPAT
1277 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001278 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001279 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001280 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001281 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001282 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001283 help
1284 This option enables support for a 32-bit EL0 running under a 64-bit
1285 kernel at EL1. AArch32-specific components such as system calls,
1286 the user helper functions, VFP support and the ptrace interface are
1287 handled appropriately by the kernel.
1288
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001289 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1290 that you will only be able to execute AArch32 binaries that were compiled
1291 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001292
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001293 If you want to execute 32-bit userspace applications, say Y.
1294
1295config SYSVIPC_COMPAT
1296 def_bool y
1297 depends on COMPAT && SYSVIPC
1298
1299endmenu
1300
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001301menu "Power management options"
1302
1303source "kernel/power/Kconfig"
1304
James Morse82869ac2016-04-27 17:47:12 +01001305config ARCH_HIBERNATION_POSSIBLE
1306 def_bool y
1307 depends on CPU_PM
1308
1309config ARCH_HIBERNATION_HEADER
1310 def_bool y
1311 depends on HIBERNATION
1312
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001313config ARCH_SUSPEND_POSSIBLE
1314 def_bool y
1315
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001316endmenu
1317
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001318menu "CPU Power Management"
1319
1320source "drivers/cpuidle/Kconfig"
1321
Rob Herring52e7e812014-02-24 11:27:57 +09001322source "drivers/cpufreq/Kconfig"
1323
1324endmenu
1325
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001326source "net/Kconfig"
1327
1328source "drivers/Kconfig"
1329
Mark Salterf84d0272014-04-15 21:59:30 -04001330source "drivers/firmware/Kconfig"
1331
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001332source "drivers/acpi/Kconfig"
1333
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001334source "fs/Kconfig"
1335
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001336source "arch/arm64/kvm/Kconfig"
1337
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001338source "arch/arm64/Kconfig.debug"
1339
1340source "security/Kconfig"
1341
1342source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001343if CRYPTO
1344source "arch/arm64/crypto/Kconfig"
1345endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001346
1347source "lib/Kconfig"