blob: c84477e6a884f1526b5d21611bdb7a9a17e9e128 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010019 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070020 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080021 select ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010023 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070024 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010025 select ARCH_INLINE_READ_LOCK if !PREEMPT
26 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
29 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
33 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
37 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010041 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010042 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010043 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020044 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070045 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000046 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000047 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080048 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000049 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000050 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000051 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010052 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050053 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010054 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050055 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010056 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010057 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000058 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070059 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000060 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000061 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010062 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080063 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070064 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010065 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010067 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000068 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070069 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010070 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select GENERIC_IRQ_PROBE
72 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010073 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010074 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070075 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000077 select GENERIC_STRNCPY_FROM_USER
78 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010080 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080082 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010083 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010084 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010085 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010086 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080087 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080088 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000089 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080090 select HAVE_ARCH_MMAP_RND_BITS
91 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000092 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070093 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010094 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070095 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010096 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070097 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020098 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010099 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100100 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100101 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100102 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700103 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700104 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700105 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +0000107 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100108 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000109 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100110 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900111 select HAVE_FUNCTION_TRACER
112 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200113 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000116 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700118 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700119 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000120 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100122 select HAVE_PERF_REGS
123 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400124 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700125 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100126 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400127 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900128 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100129 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100130 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200131 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100132 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 select NO_BOOTMEM
134 select OF
135 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100136 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200137 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000138 select POWER_RESET
139 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700140 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100141 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700142 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000143 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100144 help
145 ARM 64-bit (AArch64) Linux support.
146
147config 64BIT
148 def_bool y
149
150config ARCH_PHYS_ADDR_T_64BIT
151 def_bool y
152
153config MMU
154 def_bool y
155
Mark Rutland030c4d22016-05-31 15:57:59 +0100156config ARM64_PAGE_SHIFT
157 int
158 default 16 if ARM64_64K_PAGES
159 default 14 if ARM64_16K_PAGES
160 default 12
161
162config ARM64_CONT_SHIFT
163 int
164 default 5 if ARM64_64K_PAGES
165 default 7 if ARM64_16K_PAGES
166 default 4
167
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800168config ARCH_MMAP_RND_BITS_MIN
169 default 14 if ARM64_64K_PAGES
170 default 16 if ARM64_16K_PAGES
171 default 18
172
173# max bits determined by the following formula:
174# VA_BITS - PAGE_SHIFT - 3
175config ARCH_MMAP_RND_BITS_MAX
176 default 19 if ARM64_VA_BITS=36
177 default 24 if ARM64_VA_BITS=39
178 default 27 if ARM64_VA_BITS=42
179 default 30 if ARM64_VA_BITS=47
180 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
181 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
182 default 33 if ARM64_VA_BITS=48
183 default 14 if ARM64_64K_PAGES
184 default 16 if ARM64_16K_PAGES
185 default 18
186
187config ARCH_MMAP_RND_COMPAT_BITS_MIN
188 default 7 if ARM64_64K_PAGES
189 default 9 if ARM64_16K_PAGES
190 default 11
191
192config ARCH_MMAP_RND_COMPAT_BITS_MAX
193 default 16
194
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700195config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100196 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197
198config STACKTRACE_SUPPORT
199 def_bool y
200
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100201config ILLEGAL_POINTER_VALUE
202 hex
203 default 0xdead000000000000
204
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100205config LOCKDEP_SUPPORT
206 def_bool y
207
208config TRACE_IRQFLAGS_SUPPORT
209 def_bool y
210
Will Deaconc209f792014-03-14 17:47:05 +0000211config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100212 def_bool y
213
Dave P Martin9fb74102015-07-24 16:37:48 +0100214config GENERIC_BUG
215 def_bool y
216 depends on BUG
217
218config GENERIC_BUG_RELATIVE_POINTERS
219 def_bool y
220 depends on GENERIC_BUG
221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100222config GENERIC_HWEIGHT
223 def_bool y
224
225config GENERIC_CSUM
226 def_bool y
227
228config GENERIC_CALIBRATE_DELAY
229 def_bool y
230
Catalin Marinas19e76402014-02-27 12:09:22 +0000231config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100232 def_bool y
233
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300234config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700235 def_bool y
236
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100237config ARCH_DMA_ADDR_T_64BIT
238 def_bool y
239
240config NEED_DMA_MAP_STATE
241 def_bool y
242
243config NEED_SG_DMA_LENGTH
244 def_bool y
245
Will Deacon4b3dc962015-05-29 18:28:44 +0100246config SMP
247 def_bool y
248
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249config SWIOTLB
250 def_bool y
251
252config IOMMU_HELPER
253 def_bool SWIOTLB
254
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100255config KERNEL_MODE_NEON
256 def_bool y
257
Rob Herring92cc15f2014-04-18 17:19:59 -0500258config FIX_EARLYCON_MEM
259 def_bool y
260
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700261config PGTABLE_LEVELS
262 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100263 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700264 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
265 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
266 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100267 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
268 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700269
Pratyush Anand9842cea2016-11-02 14:40:46 +0530270config ARCH_SUPPORTS_UPROBES
271 def_bool y
272
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200273config ARCH_PROC_KCORE_TEXT
274 def_bool y
275
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100276source "init/Kconfig"
277
278source "kernel/Kconfig.freezer"
279
Olof Johansson6a377492015-07-20 12:09:16 -0700280source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100281
282menu "Bus support"
283
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100284config PCI
285 bool "PCI support"
286 help
287 This feature enables support for PCI bus system. If you say Y
288 here, the kernel will include drivers and infrastructure code
289 to support PCI bus devices.
290
291config PCI_DOMAINS
292 def_bool PCI
293
294config PCI_DOMAINS_GENERIC
295 def_bool PCI
296
297config PCI_SYSCALL
298 def_bool PCI
299
300source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100301
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100302endmenu
303
304menu "Kernel Features"
305
Andre Przywarac0a01b82014-11-14 15:54:12 +0000306menu "ARM errata workarounds via the alternatives framework"
307
308config ARM64_ERRATUM_826319
309 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
310 default y
311 help
312 This option adds an alternative code sequence to work around ARM
313 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
314 AXI master interface and an L2 cache.
315
316 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
317 and is unable to accept a certain write via this interface, it will
318 not progress on read data presented on the read data channel and the
319 system can deadlock.
320
321 The workaround promotes data cache clean instructions to
322 data cache clean-and-invalidate.
323 Please note that this does not necessarily enable the workaround,
324 as it depends on the alternative framework, which will only patch
325 the kernel if an affected CPU is detected.
326
327 If unsure, say Y.
328
329config ARM64_ERRATUM_827319
330 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
331 default y
332 help
333 This option adds an alternative code sequence to work around ARM
334 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
335 master interface and an L2 cache.
336
337 Under certain conditions this erratum can cause a clean line eviction
338 to occur at the same time as another transaction to the same address
339 on the AMBA 5 CHI interface, which can cause data corruption if the
340 interconnect reorders the two transactions.
341
342 The workaround promotes data cache clean instructions to
343 data cache clean-and-invalidate.
344 Please note that this does not necessarily enable the workaround,
345 as it depends on the alternative framework, which will only patch
346 the kernel if an affected CPU is detected.
347
348 If unsure, say Y.
349
350config ARM64_ERRATUM_824069
351 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
352 default y
353 help
354 This option adds an alternative code sequence to work around ARM
355 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
356 to a coherent interconnect.
357
358 If a Cortex-A53 processor is executing a store or prefetch for
359 write instruction at the same time as a processor in another
360 cluster is executing a cache maintenance operation to the same
361 address, then this erratum might cause a clean cache line to be
362 incorrectly marked as dirty.
363
364 The workaround promotes data cache clean instructions to
365 data cache clean-and-invalidate.
366 Please note that this option does not necessarily enable the
367 workaround, as it depends on the alternative framework, which will
368 only patch the kernel if an affected CPU is detected.
369
370 If unsure, say Y.
371
372config ARM64_ERRATUM_819472
373 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
374 default y
375 help
376 This option adds an alternative code sequence to work around ARM
377 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
378 present when it is connected to a coherent interconnect.
379
380 If the processor is executing a load and store exclusive sequence at
381 the same time as a processor in another cluster is executing a cache
382 maintenance operation to the same address, then this erratum might
383 cause data corruption.
384
385 The workaround promotes data cache clean instructions to
386 data cache clean-and-invalidate.
387 Please note that this does not necessarily enable the workaround,
388 as it depends on the alternative framework, which will only patch
389 the kernel if an affected CPU is detected.
390
391 If unsure, say Y.
392
393config ARM64_ERRATUM_832075
394 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
395 default y
396 help
397 This option adds an alternative code sequence to work around ARM
398 erratum 832075 on Cortex-A57 parts up to r1p2.
399
400 Affected Cortex-A57 parts might deadlock when exclusive load/store
401 instructions to Write-Back memory are mixed with Device loads.
402
403 The workaround is to promote device loads to use Load-Acquire
404 semantics.
405 Please note that this does not necessarily enable the workaround,
406 as it depends on the alternative framework, which will only patch
407 the kernel if an affected CPU is detected.
408
409 If unsure, say Y.
410
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000411config ARM64_ERRATUM_834220
412 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
413 depends on KVM
414 default y
415 help
416 This option adds an alternative code sequence to work around ARM
417 erratum 834220 on Cortex-A57 parts up to r1p2.
418
419 Affected Cortex-A57 parts might report a Stage 2 translation
420 fault as the result of a Stage 1 fault for load crossing a
421 page boundary when there is a permission or device memory
422 alignment fault at Stage 1 and a translation fault at Stage 2.
423
424 The workaround is to verify that the Stage 1 translation
425 doesn't generate a fault before handling the Stage 2 fault.
426 Please note that this does not necessarily enable the workaround,
427 as it depends on the alternative framework, which will only patch
428 the kernel if an affected CPU is detected.
429
430 If unsure, say Y.
431
Will Deacon905e8c52015-03-23 19:07:02 +0000432config ARM64_ERRATUM_845719
433 bool "Cortex-A53: 845719: a load might read incorrect data"
434 depends on COMPAT
435 default y
436 help
437 This option adds an alternative code sequence to work around ARM
438 erratum 845719 on Cortex-A53 parts up to r0p4.
439
440 When running a compat (AArch32) userspace on an affected Cortex-A53
441 part, a load at EL0 from a virtual address that matches the bottom 32
442 bits of the virtual address used by a recent load at (AArch64) EL1
443 might return incorrect data.
444
445 The workaround is to write the contextidr_el1 register on exception
446 return to a 32-bit task.
447 Please note that this does not necessarily enable the workaround,
448 as it depends on the alternative framework, which will only patch
449 the kernel if an affected CPU is detected.
450
451 If unsure, say Y.
452
Will Deacondf057cc2015-03-17 12:15:02 +0000453config ARM64_ERRATUM_843419
454 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000455 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100456 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000457 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100458 This option links the kernel with '--fix-cortex-a53-843419' and
459 builds modules using the large memory model in order to avoid the use
460 of the ADRP instruction, which can cause a subsequent memory access
461 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000462
463 If unsure, say Y.
464
Robert Richter94100972015-09-21 22:58:38 +0200465config CAVIUM_ERRATUM_22375
466 bool "Cavium erratum 22375, 24313"
467 default y
468 help
469 Enable workaround for erratum 22375, 24313.
470
471 This implements two gicv3-its errata workarounds for ThunderX. Both
472 with small impact affecting only ITS table allocation.
473
474 erratum 22375: only alloc 8MB table size
475 erratum 24313: ignore memory access type
476
477 The fixes are in ITS initialization and basically ignore memory access
478 type and table size provided by the TYPER and BASER registers.
479
480 If unsure, say Y.
481
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200482config CAVIUM_ERRATUM_23144
483 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
484 depends on NUMA
485 default y
486 help
487 ITS SYNC command hang for cross node io and collections/cpu mapping.
488
489 If unsure, say Y.
490
Robert Richter6d4e11c2015-09-21 22:58:35 +0200491config CAVIUM_ERRATUM_23154
492 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
493 default y
494 help
495 The gicv3 of ThunderX requires a modified version for
496 reading the IAR status to ensure data synchronization
497 (access to icc_iar1_el1 is not sync'ed before and after).
498
499 If unsure, say Y.
500
Andrew Pinski104a0c02016-02-24 17:44:57 -0800501config CAVIUM_ERRATUM_27456
502 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
503 default y
504 help
505 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
506 instructions may cause the icache to become corrupted if it
507 contains data for a non-current ASID. The fix is to
508 invalidate the icache when changing the mm context.
509
510 If unsure, say Y.
511
David Daney690a3412017-06-09 12:49:48 +0100512config CAVIUM_ERRATUM_30115
513 bool "Cavium erratum 30115: Guest may disable interrupts in host"
514 default y
515 help
516 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
517 1.2, and T83 Pass 1.0, KVM guest execution may disable
518 interrupts in host. Trapping both GICv3 group-0 and group-1
519 accesses sidesteps the issue.
520
521 If unsure, say Y.
522
Christopher Covington38fd94b2017-02-08 15:08:37 -0500523config QCOM_FALKOR_ERRATUM_1003
524 bool "Falkor E1003: Incorrect translation due to ASID change"
525 default y
526 select ARM64_PAN if ARM64_SW_TTBR0_PAN
527 help
528 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
529 and BADDR are changed together in TTBRx_EL1. The workaround for this
530 issue is to use a reserved ASID in cpu_do_switch_mm() before
531 switching to the new ASID. Saying Y here selects ARM64_PAN if
532 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
533 maintaining the E1003 workaround in the software PAN emulation code
534 would be an unnecessary complication. The affected Falkor v1 CPU
535 implements ARMv8.1 hardware PAN support and using hardware PAN
536 support versus software PAN emulation is mutually exclusive at
537 runtime.
538
539 If unsure, say Y.
540
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500541config QCOM_FALKOR_ERRATUM_1009
542 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
543 default y
544 help
545 On Falkor v1, the CPU may prematurely complete a DSB following a
546 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
547 one more time to fix the issue.
548
549 If unsure, say Y.
550
Shanker Donthineni90922a22017-03-07 08:20:38 -0600551config QCOM_QDF2400_ERRATUM_0065
552 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
553 default y
554 help
555 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
556 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
557 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
558
559 If unsure, say Y.
560
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100561
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100562config SOCIONEXT_SYNQUACER_PREITS
563 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
564 default y
565 help
566 Socionext Synquacer SoCs implement a separate h/w block to generate
567 MSI doorbell writes with non-zero values for the device ID.
568
569 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100570
571config HISILICON_ERRATUM_161600802
572 bool "Hip07 161600802: Erroneous redistributor VLPI base"
573 default y
574 help
575 The HiSilicon Hip07 SoC usees the wrong redistributor base
576 when issued ITS commands such as VMOVP and VMAPP, and requires
577 a 128kB offset to be applied to the target address in this commands.
578
579 If unsure, say Y.
Andre Przywarac0a01b82014-11-14 15:54:12 +0000580endmenu
581
582
Jungseok Leee41ceed2014-05-12 10:40:38 +0100583choice
584 prompt "Page size"
585 default ARM64_4K_PAGES
586 help
587 Page size (translation granule) configuration.
588
589config ARM64_4K_PAGES
590 bool "4KB"
591 help
592 This feature enables 4KB pages support.
593
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100594config ARM64_16K_PAGES
595 bool "16KB"
596 help
597 The system will use 16KB pages support. AArch32 emulation
598 requires applications compiled with 16K (or a multiple of 16K)
599 aligned segments.
600
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100602 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100603 help
604 This feature enables 64KB pages support (4KB by default)
605 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100606 look-up. AArch32 emulation requires applications compiled
607 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100608
Jungseok Leee41ceed2014-05-12 10:40:38 +0100609endchoice
610
611choice
612 prompt "Virtual address space size"
613 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100614 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100615 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
616 help
617 Allows choosing one of multiple possible virtual address
618 space sizes. The level of translation table is determined by
619 a combination of page size and virtual address space size.
620
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100621config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100622 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100623 depends on ARM64_16K_PAGES
624
Jungseok Leee41ceed2014-05-12 10:40:38 +0100625config ARM64_VA_BITS_39
626 bool "39-bit"
627 depends on ARM64_4K_PAGES
628
629config ARM64_VA_BITS_42
630 bool "42-bit"
631 depends on ARM64_64K_PAGES
632
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100633config ARM64_VA_BITS_47
634 bool "47-bit"
635 depends on ARM64_16K_PAGES
636
Jungseok Leec79b954b2014-05-12 18:40:51 +0900637config ARM64_VA_BITS_48
638 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900639
Jungseok Leee41ceed2014-05-12 10:40:38 +0100640endchoice
641
642config ARM64_VA_BITS
643 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100644 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100645 default 39 if ARM64_VA_BITS_39
646 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100647 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900648 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100649
Will Deacona8720132013-10-11 14:52:19 +0100650config CPU_BIG_ENDIAN
651 bool "Build big-endian kernel"
652 help
653 Say Y if you plan on running a kernel in big-endian mode.
654
Mark Brownf6e763b2014-03-04 07:51:17 +0000655config SCHED_MC
656 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000657 help
658 Multi-core scheduler support improves the CPU scheduler's decision
659 making when dealing with multi-core CPU chips at a cost of slightly
660 increased overhead in some places. If unsure say N here.
661
662config SCHED_SMT
663 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000664 help
665 Improves the CPU scheduler's decision making when dealing with
666 MultiThreading at a cost of slightly increased overhead in some
667 places. If unsure say N here.
668
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100669config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000670 int "Maximum number of CPUs (2-4096)"
671 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100672 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100673 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100674
Mark Rutland9327e2c2013-10-24 20:30:18 +0100675config HOTPLUG_CPU
676 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800677 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100678 help
679 Say Y here to experiment with turning CPUs off and on. CPUs
680 can be controlled through /sys/devices/system/cpu.
681
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700682# Common NUMA Features
683config NUMA
684 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800685 select ACPI_NUMA if ACPI
686 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700687 help
688 Enable NUMA (Non Uniform Memory Access) support.
689
690 The kernel will try to allocate memory used by a CPU on the
691 local memory of the CPU and add some more
692 NUMA awareness to the kernel.
693
694config NODES_SHIFT
695 int "Maximum NUMA Nodes (as a power of 2)"
696 range 1 10
697 default "2"
698 depends on NEED_MULTIPLE_NODES
699 help
700 Specify the maximum number of NUMA Nodes available on the target
701 system. Increases memory reserved to accommodate various tables.
702
703config USE_PERCPU_NUMA_NODE_ID
704 def_bool y
705 depends on NUMA
706
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800707config HAVE_SETUP_PER_CPU_AREA
708 def_bool y
709 depends on NUMA
710
711config NEED_PER_CPU_EMBED_FIRST_CHUNK
712 def_bool y
713 depends on NUMA
714
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000715config HOLES_IN_ZONE
716 def_bool y
717 depends on NUMA
718
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100719source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800720source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100721
Laura Abbott83863f22016-02-05 16:24:47 -0800722config ARCH_SUPPORTS_DEBUG_PAGEALLOC
723 def_bool y
724
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725config ARCH_HAS_HOLES_MEMORYMODEL
726 def_bool y if SPARSEMEM
727
728config ARCH_SPARSEMEM_ENABLE
729 def_bool y
730 select SPARSEMEM_VMEMMAP_ENABLE
731
732config ARCH_SPARSEMEM_DEFAULT
733 def_bool ARCH_SPARSEMEM_ENABLE
734
735config ARCH_SELECT_MEMORY_MODEL
736 def_bool ARCH_SPARSEMEM_ENABLE
737
738config HAVE_ARCH_PFN_VALID
739 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
740
741config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100742 def_bool y
743 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100744
Steve Capper084bd292013-04-10 13:48:00 +0100745config SYS_SUPPORTS_HUGETLBFS
746 def_bool y
747
Steve Capper084bd292013-04-10 13:48:00 +0100748config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100749 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100750
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100751config ARCH_HAS_CACHE_LINE_SIZE
752 def_bool y
753
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100754source "mm/Kconfig"
755
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000756config SECCOMP
757 bool "Enable seccomp to safely compute untrusted bytecode"
758 ---help---
759 This kernel feature is useful for number crunching applications
760 that may need to compute untrusted bytecode during their
761 execution. By using pipes or other transports made available to
762 the process as file descriptors supporting the read/write
763 syscalls, it's possible to isolate those applications in
764 their own address space using seccomp. Once seccomp is
765 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
766 and the task is only allowed to execute a few safe syscalls
767 defined by each seccomp mode.
768
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000769config PARAVIRT
770 bool "Enable paravirtualization code"
771 help
772 This changes the kernel so it can modify itself when it is run
773 under a hypervisor, potentially improving performance significantly
774 over full virtualization.
775
776config PARAVIRT_TIME_ACCOUNTING
777 bool "Paravirtual steal time accounting"
778 select PARAVIRT
779 default n
780 help
781 Select this option to enable fine granularity task steal time
782 accounting. Time spent executing other tasks in parallel with
783 the current vCPU is discounted from the vCPU power. To account for
784 that, there can be a small performance impact.
785
786 If in doubt, say N here.
787
Geoff Levandd28f6df2016-06-23 17:54:48 +0000788config KEXEC
789 depends on PM_SLEEP_SMP
790 select KEXEC_CORE
791 bool "kexec system call"
792 ---help---
793 kexec is a system call that implements the ability to shutdown your
794 current kernel, and to start another kernel. It is like a reboot
795 but it is independent of the system firmware. And like a reboot
796 you can start any kernel with it, not just Linux.
797
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900798config CRASH_DUMP
799 bool "Build kdump crash kernel"
800 help
801 Generate crash dump after being started by kexec. This should
802 be normally only set in special crash dump kernels which are
803 loaded in the main kernel with kexec-tools into a specially
804 reserved region and then later executed after a crash by
805 kdump/kexec.
806
807 For more details see Documentation/kdump/kdump.txt
808
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000809config XEN_DOM0
810 def_bool y
811 depends on XEN
812
813config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700814 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000815 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000816 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000817 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000818 help
819 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
820
Steve Capperd03bb142013-04-25 15:19:21 +0100821config FORCE_MAX_ZONEORDER
822 int
823 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100824 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100825 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100826 help
827 The kernel memory allocator divides physically contiguous memory
828 blocks into "zones", where each zone is a power of two number of
829 pages. This option selects the largest power of two that the kernel
830 keeps in the memory allocator. If you need to allocate very large
831 blocks of physically contiguous memory, then you may need to
832 increase this value.
833
834 This config option is actually maximum order plus one. For example,
835 a value of 11 means that the largest free memory block is 2^10 pages.
836
837 We make sure that we can allocate upto a HugePage size for each configuration.
838 Hence we have :
839 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
840
841 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
842 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100843
Will Deacon1b907f42014-11-20 16:51:10 +0000844menuconfig ARMV8_DEPRECATED
845 bool "Emulate deprecated/obsolete ARMv8 instructions"
846 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000847 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000848 help
849 Legacy software support may require certain instructions
850 that have been deprecated or obsoleted in the architecture.
851
852 Enable this config to enable selective emulation of these
853 features.
854
855 If unsure, say Y
856
857if ARMV8_DEPRECATED
858
859config SWP_EMULATION
860 bool "Emulate SWP/SWPB instructions"
861 help
862 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
863 they are always undefined. Say Y here to enable software
864 emulation of these instructions for userspace using LDXR/STXR.
865
866 In some older versions of glibc [<=2.8] SWP is used during futex
867 trylock() operations with the assumption that the code will not
868 be preempted. This invalid assumption may be more likely to fail
869 with SWP emulation enabled, leading to deadlock of the user
870 application.
871
872 NOTE: when accessing uncached shared regions, LDXR/STXR rely
873 on an external transaction monitoring block called a global
874 monitor to maintain update atomicity. If your system does not
875 implement a global monitor, this option can cause programs that
876 perform SWP operations to uncached memory to deadlock.
877
878 If unsure, say Y
879
880config CP15_BARRIER_EMULATION
881 bool "Emulate CP15 Barrier instructions"
882 help
883 The CP15 barrier instructions - CP15ISB, CP15DSB, and
884 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
885 strongly recommended to use the ISB, DSB, and DMB
886 instructions instead.
887
888 Say Y here to enable software emulation of these
889 instructions for AArch32 userspace code. When this option is
890 enabled, CP15 barrier usage is traced which can help
891 identify software that needs updating.
892
893 If unsure, say Y
894
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000895config SETEND_EMULATION
896 bool "Emulate SETEND instruction"
897 help
898 The SETEND instruction alters the data-endianness of the
899 AArch32 EL0, and is deprecated in ARMv8.
900
901 Say Y here to enable software emulation of the instruction
902 for AArch32 userspace code.
903
904 Note: All the cpus on the system must have mixed endian support at EL0
905 for this feature to be enabled. If a new CPU - which doesn't support mixed
906 endian - is hotplugged in after this feature has been enabled, there could
907 be unexpected results in the applications.
908
909 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000910endif
911
Catalin Marinasba428222016-07-01 18:25:31 +0100912config ARM64_SW_TTBR0_PAN
913 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
914 help
915 Enabling this option prevents the kernel from accessing
916 user-space memory directly by pointing TTBR0_EL1 to a reserved
917 zeroed area and reserved ASID. The user access routines
918 restore the valid TTBR0_EL1 temporarily.
919
Will Deacon0e4a0702015-07-27 15:54:13 +0100920menu "ARMv8.1 architectural features"
921
922config ARM64_HW_AFDBM
923 bool "Support for hardware updates of the Access and Dirty page flags"
924 default y
925 help
926 The ARMv8.1 architecture extensions introduce support for
927 hardware updates of the access and dirty information in page
928 table entries. When enabled in TCR_EL1 (HA and HD bits) on
929 capable processors, accesses to pages with PTE_AF cleared will
930 set this bit instead of raising an access flag fault.
931 Similarly, writes to read-only pages with the DBM bit set will
932 clear the read-only bit (AP[2]) instead of raising a
933 permission fault.
934
935 Kernels built with this configuration option enabled continue
936 to work on pre-ARMv8.1 hardware and the performance impact is
937 minimal. If unsure, say Y.
938
939config ARM64_PAN
940 bool "Enable support for Privileged Access Never (PAN)"
941 default y
942 help
943 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
944 prevents the kernel or hypervisor from accessing user-space (EL0)
945 memory directly.
946
947 Choosing this option will cause any unprotected (not using
948 copy_to_user et al) memory access to fail with a permission fault.
949
950 The feature is detected at runtime, and will remain as a 'nop'
951 instruction if the cpu does not implement the feature.
952
953config ARM64_LSE_ATOMICS
954 bool "Atomic instructions"
955 help
956 As part of the Large System Extensions, ARMv8.1 introduces new
957 atomic instructions that are designed specifically to scale in
958 very large systems.
959
960 Say Y here to make use of these instructions for the in-kernel
961 atomic routines. This incurs a small overhead on CPUs that do
962 not support these instructions and requires the kernel to be
963 built with binutils >= 2.25.
964
Marc Zyngier1f364c82014-02-19 09:33:14 +0000965config ARM64_VHE
966 bool "Enable support for Virtualization Host Extensions (VHE)"
967 default y
968 help
969 Virtualization Host Extensions (VHE) allow the kernel to run
970 directly at EL2 (instead of EL1) on processors that support
971 it. This leads to better performance for KVM, as they reduce
972 the cost of the world switch.
973
974 Selecting this option allows the VHE feature to be detected
975 at runtime, and does not affect processors that do not
976 implement this feature.
977
Will Deacon0e4a0702015-07-27 15:54:13 +0100978endmenu
979
Will Deaconf9933182016-02-26 16:30:14 +0000980menu "ARMv8.2 architectural features"
981
James Morse57f49592016-02-05 14:58:48 +0000982config ARM64_UAO
983 bool "Enable support for User Access Override (UAO)"
984 default y
985 help
986 User Access Override (UAO; part of the ARMv8.2 Extensions)
987 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +0900988 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +0000989
990 This option changes get_user() and friends to use the 'unprivileged'
991 variant of the load/store instructions. This ensures that user-space
992 really did have access to the supplied memory. When addr_limit is
993 set to kernel memory the UAO bit will be set, allowing privileged
994 access to kernel memory.
995
996 Choosing this option will cause copy_to_user() et al to use user-space
997 memory permissions.
998
999 The feature is detected at runtime, the kernel will use the
1000 regular load/store instructions if the cpu does not implement the
1001 feature.
1002
Robin Murphyd50e0712017-07-25 11:55:42 +01001003config ARM64_PMEM
1004 bool "Enable support for persistent memory"
1005 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001006 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001007 help
1008 Say Y to enable support for the persistent memory API based on the
1009 ARMv8.2 DCPoP feature.
1010
1011 The feature is detected at runtime, and the kernel will use DC CVAC
1012 operations if DC CVAP is not supported (following the behaviour of
1013 DC CVAP itself if the system does not define a point of persistence).
1014
Will Deaconf9933182016-02-26 16:30:14 +00001015endmenu
1016
Dave Martinddd25ad2017-10-31 15:51:02 +00001017config ARM64_SVE
1018 bool "ARM Scalable Vector Extension support"
1019 default y
1020 help
1021 The Scalable Vector Extension (SVE) is an extension to the AArch64
1022 execution state which complements and extends the SIMD functionality
1023 of the base architecture to support much larger vectors and to enable
1024 additional vectorisation opportunities.
1025
1026 To enable use of this extension on CPUs that implement it, say Y.
1027
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001028config ARM64_MODULE_CMODEL_LARGE
1029 bool
1030
1031config ARM64_MODULE_PLTS
1032 bool
1033 select ARM64_MODULE_CMODEL_LARGE
1034 select HAVE_MOD_ARCH_SPECIFIC
1035
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001036config RELOCATABLE
1037 bool
1038 help
1039 This builds the kernel as a Position Independent Executable (PIE),
1040 which retains all relocation metadata required to relocate the
1041 kernel binary at runtime to a different virtual address than the
1042 address it was linked at.
1043 Since AArch64 uses the RELA relocation format, this requires a
1044 relocation pass at runtime even if the kernel is loaded at the
1045 same address it was linked at.
1046
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001047config RANDOMIZE_BASE
1048 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001049 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001050 select RELOCATABLE
1051 help
1052 Randomizes the virtual address at which the kernel image is
1053 loaded, as a security feature that deters exploit attempts
1054 relying on knowledge of the location of kernel internals.
1055
1056 It is the bootloader's job to provide entropy, by passing a
1057 random u64 value in /chosen/kaslr-seed at kernel entry.
1058
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001059 When booting via the UEFI stub, it will invoke the firmware's
1060 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1061 to the kernel proper. In addition, it will randomise the physical
1062 location of the kernel Image as well.
1063
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001064 If unsure, say N.
1065
1066config RANDOMIZE_MODULE_REGION_FULL
1067 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001068 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001069 default y
1070 help
1071 Randomizes the location of the module region without considering the
1072 location of the core kernel. This way, it is impossible for modules
1073 to leak information about the location of core kernel data structures
1074 but it does imply that function calls between modules and the core
1075 kernel will need to be resolved via veneers in the module PLT.
1076
1077 When this option is not set, the module region will be randomized over
1078 a limited range that contains the [_stext, _etext] interval of the
1079 core kernel, so branch relocations are always in range.
1080
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001081endmenu
1082
1083menu "Boot options"
1084
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001085config ARM64_ACPI_PARKING_PROTOCOL
1086 bool "Enable support for the ARM64 ACPI parking protocol"
1087 depends on ACPI
1088 help
1089 Enable support for the ARM64 ACPI parking protocol. If disabled
1090 the kernel will not allow booting through the ARM64 ACPI parking
1091 protocol even if the corresponding data is present in the ACPI
1092 MADT table.
1093
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001094config CMDLINE
1095 string "Default kernel command string"
1096 default ""
1097 help
1098 Provide a set of default command-line options at build time by
1099 entering them here. As a minimum, you should specify the the
1100 root device (e.g. root=/dev/nfs).
1101
1102config CMDLINE_FORCE
1103 bool "Always use the default kernel command string"
1104 help
1105 Always use the default kernel command string, even if the boot
1106 loader passes other arguments to the kernel.
1107 This is useful if you cannot or don't want to change the
1108 command-line options your boot loader passes to the kernel.
1109
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001110config EFI_STUB
1111 bool
1112
Mark Salterf84d0272014-04-15 21:59:30 -04001113config EFI
1114 bool "UEFI runtime support"
1115 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001116 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001117 select LIBFDT
1118 select UCS2_STRING
1119 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001120 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001121 select EFI_STUB
1122 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001123 default y
1124 help
1125 This option provides support for runtime services provided
1126 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001127 clock, and platform reset). A UEFI stub is also provided to
1128 allow the kernel to be booted as an EFI application. This
1129 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001130
Yi Lid1ae8c02014-10-04 23:46:43 +08001131config DMI
1132 bool "Enable support for SMBIOS (DMI) tables"
1133 depends on EFI
1134 default y
1135 help
1136 This enables SMBIOS/DMI feature for systems.
1137
1138 This option is only useful on systems that have UEFI firmware.
1139 However, even with this option, the resultant kernel should
1140 continue to boot on existing non-UEFI platforms.
1141
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001142endmenu
1143
1144menu "Userspace binary formats"
1145
1146source "fs/Kconfig.binfmt"
1147
1148config COMPAT
1149 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001150 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001151 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001152 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001153 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001154 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001155 help
1156 This option enables support for a 32-bit EL0 running under a 64-bit
1157 kernel at EL1. AArch32-specific components such as system calls,
1158 the user helper functions, VFP support and the ptrace interface are
1159 handled appropriately by the kernel.
1160
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001161 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1162 that you will only be able to execute AArch32 binaries that were compiled
1163 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001164
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001165 If you want to execute 32-bit userspace applications, say Y.
1166
1167config SYSVIPC_COMPAT
1168 def_bool y
1169 depends on COMPAT && SYSVIPC
1170
1171endmenu
1172
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001173menu "Power management options"
1174
1175source "kernel/power/Kconfig"
1176
James Morse82869ac2016-04-27 17:47:12 +01001177config ARCH_HIBERNATION_POSSIBLE
1178 def_bool y
1179 depends on CPU_PM
1180
1181config ARCH_HIBERNATION_HEADER
1182 def_bool y
1183 depends on HIBERNATION
1184
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001185config ARCH_SUSPEND_POSSIBLE
1186 def_bool y
1187
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001188endmenu
1189
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001190menu "CPU Power Management"
1191
1192source "drivers/cpuidle/Kconfig"
1193
Rob Herring52e7e812014-02-24 11:27:57 +09001194source "drivers/cpufreq/Kconfig"
1195
1196endmenu
1197
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001198source "net/Kconfig"
1199
1200source "drivers/Kconfig"
1201
Mark Salterf84d0272014-04-15 21:59:30 -04001202source "drivers/firmware/Kconfig"
1203
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001204source "drivers/acpi/Kconfig"
1205
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001206source "fs/Kconfig"
1207
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001208source "arch/arm64/kvm/Kconfig"
1209
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001210source "arch/arm64/Kconfig.debug"
1211
1212source "security/Kconfig"
1213
1214source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001215if CRYPTO
1216source "arch/arm64/crypto/Kconfig"
1217endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001218
1219source "lib/Kconfig"