blob: b4c1f1f55aece17034e4b44507fb5b97046347bd [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030014 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070015 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010016 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070017 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080018 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070019 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020020 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050021 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070022 select ARCH_HAS_PTE_SPECIAL
Daniel Borkmannd2852a22017-02-21 16:09:33 +010023 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070024 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080025 select ARCH_HAS_STRICT_KERNEL_RWX
26 select ARCH_HAS_STRICT_MODULE_RWX
Mark Rutland4378a7d2018-07-11 14:56:56 +010027 select ARCH_HAS_SYSCALL_WRAPPER
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010028 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070029 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010030 select ARCH_INLINE_READ_LOCK if !PREEMPT
31 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
32 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
33 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
35 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
36 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
39 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
40 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
43 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
44 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
45 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000046 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
47 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
48 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
49 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
50 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
51 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
52 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
53 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
54 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010056 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010057 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000058 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010059 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020060 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090061 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070062 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000063 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000064 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080065 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000066 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000067 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000068 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010069 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050070 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010071 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050072 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010073 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010074 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000075 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070076 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000077 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020078 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000079 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010080 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010081 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080082 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070083 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010084 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010086 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000087 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070088 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010089 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070090 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select GENERIC_IRQ_PROBE
92 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010093 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010094 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070095 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000097 select GENERIC_STRNCPY_FROM_USER
98 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100100 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800102 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100103 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100104 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100105 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100106 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800107 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -0800108 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +0000109 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800110 select HAVE_ARCH_MMAP_RND_BITS
111 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700112 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000113 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700114 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700115 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700117 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100118 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700119 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200120 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100121 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100122 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100123 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700124 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700125 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700126 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000127 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100128 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000129 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100130 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900131 select HAVE_FUNCTION_TRACER
132 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200133 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100134 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100135 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000136 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700138 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700139 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000140 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100141 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100142 select HAVE_PERF_REGS
143 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400144 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700145 select HAVE_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100146 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900147 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100148 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400149 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900150 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100151 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100152 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200153 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100154 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700155 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200156 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200157 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100158 select NO_BOOTMEM
159 select OF
160 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100161 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200162 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000163 select POWER_RESET
164 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700165 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100166 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200167 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700168 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000169 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170 help
171 ARM 64-bit (AArch64) Linux support.
172
173config 64BIT
174 def_bool y
175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176config MMU
177 def_bool y
178
Mark Rutland030c4d22016-05-31 15:57:59 +0100179config ARM64_PAGE_SHIFT
180 int
181 default 16 if ARM64_64K_PAGES
182 default 14 if ARM64_16K_PAGES
183 default 12
184
185config ARM64_CONT_SHIFT
186 int
187 default 5 if ARM64_64K_PAGES
188 default 7 if ARM64_16K_PAGES
189 default 4
190
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800191config ARCH_MMAP_RND_BITS_MIN
192 default 14 if ARM64_64K_PAGES
193 default 16 if ARM64_16K_PAGES
194 default 18
195
196# max bits determined by the following formula:
197# VA_BITS - PAGE_SHIFT - 3
198config ARCH_MMAP_RND_BITS_MAX
199 default 19 if ARM64_VA_BITS=36
200 default 24 if ARM64_VA_BITS=39
201 default 27 if ARM64_VA_BITS=42
202 default 30 if ARM64_VA_BITS=47
203 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
204 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
205 default 33 if ARM64_VA_BITS=48
206 default 14 if ARM64_64K_PAGES
207 default 16 if ARM64_16K_PAGES
208 default 18
209
210config ARCH_MMAP_RND_COMPAT_BITS_MIN
211 default 7 if ARM64_64K_PAGES
212 default 9 if ARM64_16K_PAGES
213 default 11
214
215config ARCH_MMAP_RND_COMPAT_BITS_MAX
216 default 16
217
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700218config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100219 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100220
221config STACKTRACE_SUPPORT
222 def_bool y
223
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100224config ILLEGAL_POINTER_VALUE
225 hex
226 default 0xdead000000000000
227
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100228config LOCKDEP_SUPPORT
229 def_bool y
230
231config TRACE_IRQFLAGS_SUPPORT
232 def_bool y
233
Will Deaconc209f792014-03-14 17:47:05 +0000234config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100235 def_bool y
236
Dave P Martin9fb74102015-07-24 16:37:48 +0100237config GENERIC_BUG
238 def_bool y
239 depends on BUG
240
241config GENERIC_BUG_RELATIVE_POINTERS
242 def_bool y
243 depends on GENERIC_BUG
244
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100245config GENERIC_HWEIGHT
246 def_bool y
247
248config GENERIC_CSUM
249 def_bool y
250
251config GENERIC_CALIBRATE_DELAY
252 def_bool y
253
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100254config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100255 def_bool y
256
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300257config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700258 def_bool y
259
Will Deacon4b3dc962015-05-29 18:28:44 +0100260config SMP
261 def_bool y
262
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100263config KERNEL_MODE_NEON
264 def_bool y
265
Rob Herring92cc15f2014-04-18 17:19:59 -0500266config FIX_EARLYCON_MEM
267 def_bool y
268
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700269config PGTABLE_LEVELS
270 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100271 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700272 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
273 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
274 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100275 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
276 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700277
Pratyush Anand9842cea2016-11-02 14:40:46 +0530278config ARCH_SUPPORTS_UPROBES
279 def_bool y
280
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200281config ARCH_PROC_KCORE_TEXT
282 def_bool y
283
Olof Johansson6a377492015-07-20 12:09:16 -0700284source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100285
286menu "Bus support"
287
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100288config PCI
289 bool "PCI support"
290 help
291 This feature enables support for PCI bus system. If you say Y
292 here, the kernel will include drivers and infrastructure code
293 to support PCI bus devices.
294
295config PCI_DOMAINS
296 def_bool PCI
297
298config PCI_DOMAINS_GENERIC
299 def_bool PCI
300
301config PCI_SYSCALL
302 def_bool PCI
303
304source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100305
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100306endmenu
307
308menu "Kernel Features"
309
Andre Przywarac0a01b82014-11-14 15:54:12 +0000310menu "ARM errata workarounds via the alternatives framework"
311
312config ARM64_ERRATUM_826319
313 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
314 default y
315 help
316 This option adds an alternative code sequence to work around ARM
317 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
318 AXI master interface and an L2 cache.
319
320 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
321 and is unable to accept a certain write via this interface, it will
322 not progress on read data presented on the read data channel and the
323 system can deadlock.
324
325 The workaround promotes data cache clean instructions to
326 data cache clean-and-invalidate.
327 Please note that this does not necessarily enable the workaround,
328 as it depends on the alternative framework, which will only patch
329 the kernel if an affected CPU is detected.
330
331 If unsure, say Y.
332
333config ARM64_ERRATUM_827319
334 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
335 default y
336 help
337 This option adds an alternative code sequence to work around ARM
338 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
339 master interface and an L2 cache.
340
341 Under certain conditions this erratum can cause a clean line eviction
342 to occur at the same time as another transaction to the same address
343 on the AMBA 5 CHI interface, which can cause data corruption if the
344 interconnect reorders the two transactions.
345
346 The workaround promotes data cache clean instructions to
347 data cache clean-and-invalidate.
348 Please note that this does not necessarily enable the workaround,
349 as it depends on the alternative framework, which will only patch
350 the kernel if an affected CPU is detected.
351
352 If unsure, say Y.
353
354config ARM64_ERRATUM_824069
355 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
356 default y
357 help
358 This option adds an alternative code sequence to work around ARM
359 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
360 to a coherent interconnect.
361
362 If a Cortex-A53 processor is executing a store or prefetch for
363 write instruction at the same time as a processor in another
364 cluster is executing a cache maintenance operation to the same
365 address, then this erratum might cause a clean cache line to be
366 incorrectly marked as dirty.
367
368 The workaround promotes data cache clean instructions to
369 data cache clean-and-invalidate.
370 Please note that this option does not necessarily enable the
371 workaround, as it depends on the alternative framework, which will
372 only patch the kernel if an affected CPU is detected.
373
374 If unsure, say Y.
375
376config ARM64_ERRATUM_819472
377 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
378 default y
379 help
380 This option adds an alternative code sequence to work around ARM
381 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
382 present when it is connected to a coherent interconnect.
383
384 If the processor is executing a load and store exclusive sequence at
385 the same time as a processor in another cluster is executing a cache
386 maintenance operation to the same address, then this erratum might
387 cause data corruption.
388
389 The workaround promotes data cache clean instructions to
390 data cache clean-and-invalidate.
391 Please note that this does not necessarily enable the workaround,
392 as it depends on the alternative framework, which will only patch
393 the kernel if an affected CPU is detected.
394
395 If unsure, say Y.
396
397config ARM64_ERRATUM_832075
398 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
399 default y
400 help
401 This option adds an alternative code sequence to work around ARM
402 erratum 832075 on Cortex-A57 parts up to r1p2.
403
404 Affected Cortex-A57 parts might deadlock when exclusive load/store
405 instructions to Write-Back memory are mixed with Device loads.
406
407 The workaround is to promote device loads to use Load-Acquire
408 semantics.
409 Please note that this does not necessarily enable the workaround,
410 as it depends on the alternative framework, which will only patch
411 the kernel if an affected CPU is detected.
412
413 If unsure, say Y.
414
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000415config ARM64_ERRATUM_834220
416 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
417 depends on KVM
418 default y
419 help
420 This option adds an alternative code sequence to work around ARM
421 erratum 834220 on Cortex-A57 parts up to r1p2.
422
423 Affected Cortex-A57 parts might report a Stage 2 translation
424 fault as the result of a Stage 1 fault for load crossing a
425 page boundary when there is a permission or device memory
426 alignment fault at Stage 1 and a translation fault at Stage 2.
427
428 The workaround is to verify that the Stage 1 translation
429 doesn't generate a fault before handling the Stage 2 fault.
430 Please note that this does not necessarily enable the workaround,
431 as it depends on the alternative framework, which will only patch
432 the kernel if an affected CPU is detected.
433
434 If unsure, say Y.
435
Will Deacon905e8c52015-03-23 19:07:02 +0000436config ARM64_ERRATUM_845719
437 bool "Cortex-A53: 845719: a load might read incorrect data"
438 depends on COMPAT
439 default y
440 help
441 This option adds an alternative code sequence to work around ARM
442 erratum 845719 on Cortex-A53 parts up to r0p4.
443
444 When running a compat (AArch32) userspace on an affected Cortex-A53
445 part, a load at EL0 from a virtual address that matches the bottom 32
446 bits of the virtual address used by a recent load at (AArch64) EL1
447 might return incorrect data.
448
449 The workaround is to write the contextidr_el1 register on exception
450 return to a 32-bit task.
451 Please note that this does not necessarily enable the workaround,
452 as it depends on the alternative framework, which will only patch
453 the kernel if an affected CPU is detected.
454
455 If unsure, say Y.
456
Will Deacondf057cc2015-03-17 12:15:02 +0000457config ARM64_ERRATUM_843419
458 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000459 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000460 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000461 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100462 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000463 enables PLT support to replace certain ADRP instructions, which can
464 cause subsequent memory accesses to use an incorrect address on
465 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000466
467 If unsure, say Y.
468
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100469config ARM64_ERRATUM_1024718
470 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
471 default y
472 help
473 This option adds work around for Arm Cortex-A55 Erratum 1024718.
474
475 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
476 update of the hardware dirty bit when the DBM/AP bits are updated
477 without a break-before-make. The work around is to disable the usage
478 of hardware DBM locally on the affected cores. CPUs not affected by
479 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100480
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100481 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100482
Robert Richter94100972015-09-21 22:58:38 +0200483config CAVIUM_ERRATUM_22375
484 bool "Cavium erratum 22375, 24313"
485 default y
486 help
487 Enable workaround for erratum 22375, 24313.
488
489 This implements two gicv3-its errata workarounds for ThunderX. Both
490 with small impact affecting only ITS table allocation.
491
492 erratum 22375: only alloc 8MB table size
493 erratum 24313: ignore memory access type
494
495 The fixes are in ITS initialization and basically ignore memory access
496 type and table size provided by the TYPER and BASER registers.
497
498 If unsure, say Y.
499
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200500config CAVIUM_ERRATUM_23144
501 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
502 depends on NUMA
503 default y
504 help
505 ITS SYNC command hang for cross node io and collections/cpu mapping.
506
507 If unsure, say Y.
508
Robert Richter6d4e11c2015-09-21 22:58:35 +0200509config CAVIUM_ERRATUM_23154
510 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
511 default y
512 help
513 The gicv3 of ThunderX requires a modified version for
514 reading the IAR status to ensure data synchronization
515 (access to icc_iar1_el1 is not sync'ed before and after).
516
517 If unsure, say Y.
518
Andrew Pinski104a0c02016-02-24 17:44:57 -0800519config CAVIUM_ERRATUM_27456
520 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
521 default y
522 help
523 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
524 instructions may cause the icache to become corrupted if it
525 contains data for a non-current ASID. The fix is to
526 invalidate the icache when changing the mm context.
527
528 If unsure, say Y.
529
David Daney690a3412017-06-09 12:49:48 +0100530config CAVIUM_ERRATUM_30115
531 bool "Cavium erratum 30115: Guest may disable interrupts in host"
532 default y
533 help
534 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
535 1.2, and T83 Pass 1.0, KVM guest execution may disable
536 interrupts in host. Trapping both GICv3 group-0 and group-1
537 accesses sidesteps the issue.
538
539 If unsure, say Y.
540
Christopher Covington38fd94b2017-02-08 15:08:37 -0500541config QCOM_FALKOR_ERRATUM_1003
542 bool "Falkor E1003: Incorrect translation due to ASID change"
543 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500544 help
545 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000546 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
547 in TTBR1_EL1, this situation only occurs in the entry trampoline and
548 then only for entries in the walk cache, since the leaf translation
549 is unchanged. Work around the erratum by invalidating the walk cache
550 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500551
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500552config QCOM_FALKOR_ERRATUM_1009
553 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
554 default y
555 help
556 On Falkor v1, the CPU may prematurely complete a DSB following a
557 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
558 one more time to fix the issue.
559
560 If unsure, say Y.
561
Shanker Donthineni90922a22017-03-07 08:20:38 -0600562config QCOM_QDF2400_ERRATUM_0065
563 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
564 default y
565 help
566 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
567 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
568 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
569
570 If unsure, say Y.
571
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100572config SOCIONEXT_SYNQUACER_PREITS
573 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
574 default y
575 help
576 Socionext Synquacer SoCs implement a separate h/w block to generate
577 MSI doorbell writes with non-zero values for the device ID.
578
579 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100580
581config HISILICON_ERRATUM_161600802
582 bool "Hip07 161600802: Erroneous redistributor VLPI base"
583 default y
584 help
585 The HiSilicon Hip07 SoC usees the wrong redistributor base
586 when issued ITS commands such as VMOVP and VMAPP, and requires
587 a 128kB offset to be applied to the target address in this commands.
588
589 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600590
591config QCOM_FALKOR_ERRATUM_E1041
592 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
593 default y
594 help
595 Falkor CPU may speculatively fetch instructions from an improper
596 memory location when MMU translation is changed from SCTLR_ELn[M]=1
597 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
598
599 If unsure, say Y.
600
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601endmenu
602
603
604choice
605 prompt "Page size"
606 default ARM64_4K_PAGES
607 help
608 Page size (translation granule) configuration.
609
610config ARM64_4K_PAGES
611 bool "4KB"
612 help
613 This feature enables 4KB pages support.
614
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100615config ARM64_16K_PAGES
616 bool "16KB"
617 help
618 The system will use 16KB pages support. AArch32 emulation
619 requires applications compiled with 16K (or a multiple of 16K)
620 aligned segments.
621
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100622config ARM64_64K_PAGES
623 bool "64KB"
624 help
625 This feature enables 64KB pages support (4KB by default)
626 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100627 look-up. AArch32 emulation requires applications compiled
628 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100629
630endchoice
631
632choice
633 prompt "Virtual address space size"
634 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100635 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100636 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
637 help
638 Allows choosing one of multiple possible virtual address
639 space sizes. The level of translation table is determined by
640 a combination of page size and virtual address space size.
641
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100642config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100643 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100644 depends on ARM64_16K_PAGES
645
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100646config ARM64_VA_BITS_39
647 bool "39-bit"
648 depends on ARM64_4K_PAGES
649
650config ARM64_VA_BITS_42
651 bool "42-bit"
652 depends on ARM64_64K_PAGES
653
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100654config ARM64_VA_BITS_47
655 bool "47-bit"
656 depends on ARM64_16K_PAGES
657
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100658config ARM64_VA_BITS_48
659 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100660
661endchoice
662
663config ARM64_VA_BITS
664 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100665 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100666 default 39 if ARM64_VA_BITS_39
667 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100668 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100669 default 48 if ARM64_VA_BITS_48
670
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000671choice
672 prompt "Physical address space size"
673 default ARM64_PA_BITS_48
674 help
675 Choose the maximum physical address range that the kernel will
676 support.
677
678config ARM64_PA_BITS_48
679 bool "48-bit"
680
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000681config ARM64_PA_BITS_52
682 bool "52-bit (ARMv8.2)"
683 depends on ARM64_64K_PAGES
684 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
685 help
686 Enable support for a 52-bit physical address space, introduced as
687 part of the ARMv8.2-LPA extension.
688
689 With this enabled, the kernel will also continue to work on CPUs that
690 do not support ARMv8.2-LPA, but with some added memory overhead (and
691 minor performance overhead).
692
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000693endchoice
694
695config ARM64_PA_BITS
696 int
697 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000698 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000699
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100700config CPU_BIG_ENDIAN
701 bool "Build big-endian kernel"
702 help
703 Say Y if you plan on running a kernel in big-endian mode.
704
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100705config SCHED_MC
706 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100707 help
708 Multi-core scheduler support improves the CPU scheduler's decision
709 making when dealing with multi-core CPU chips at a cost of slightly
710 increased overhead in some places. If unsure say N here.
711
712config SCHED_SMT
713 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100714 help
715 Improves the CPU scheduler's decision making when dealing with
716 MultiThreading at a cost of slightly increased overhead in some
717 places. If unsure say N here.
718
719config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000720 int "Maximum number of CPUs (2-4096)"
721 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100722 # These have to remain sorted largest to smallest
723 default "64"
724
725config HOTPLUG_CPU
726 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800727 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100728 help
729 Say Y here to experiment with turning CPUs off and on. CPUs
730 can be controlled through /sys/devices/system/cpu.
731
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700732# Common NUMA Features
733config NUMA
734 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800735 select ACPI_NUMA if ACPI
736 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700737 help
738 Enable NUMA (Non Uniform Memory Access) support.
739
740 The kernel will try to allocate memory used by a CPU on the
741 local memory of the CPU and add some more
742 NUMA awareness to the kernel.
743
744config NODES_SHIFT
745 int "Maximum NUMA Nodes (as a power of 2)"
746 range 1 10
747 default "2"
748 depends on NEED_MULTIPLE_NODES
749 help
750 Specify the maximum number of NUMA Nodes available on the target
751 system. Increases memory reserved to accommodate various tables.
752
753config USE_PERCPU_NUMA_NODE_ID
754 def_bool y
755 depends on NUMA
756
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800757config HAVE_SETUP_PER_CPU_AREA
758 def_bool y
759 depends on NUMA
760
761config NEED_PER_CPU_EMBED_FIRST_CHUNK
762 def_bool y
763 depends on NUMA
764
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000765config HOLES_IN_ZONE
766 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000767
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800768source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100769
Laura Abbott83863f22016-02-05 16:24:47 -0800770config ARCH_SUPPORTS_DEBUG_PAGEALLOC
771 def_bool y
772
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100773config ARCH_HAS_HOLES_MEMORYMODEL
774 def_bool y if SPARSEMEM
775
776config ARCH_SPARSEMEM_ENABLE
777 def_bool y
778 select SPARSEMEM_VMEMMAP_ENABLE
779
780config ARCH_SPARSEMEM_DEFAULT
781 def_bool ARCH_SPARSEMEM_ENABLE
782
783config ARCH_SELECT_MEMORY_MODEL
784 def_bool ARCH_SPARSEMEM_ENABLE
785
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700786config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200787 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700788
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100789config HAVE_ARCH_PFN_VALID
790 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
791
792config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100793 def_bool y
794 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100795
Steve Capper084bd292013-04-10 13:48:00 +0100796config SYS_SUPPORTS_HUGETLBFS
797 def_bool y
798
Steve Capper084bd292013-04-10 13:48:00 +0100799config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100800 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100801
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100802config ARCH_HAS_CACHE_LINE_SIZE
803 def_bool y
804
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000805config SECCOMP
806 bool "Enable seccomp to safely compute untrusted bytecode"
807 ---help---
808 This kernel feature is useful for number crunching applications
809 that may need to compute untrusted bytecode during their
810 execution. By using pipes or other transports made available to
811 the process as file descriptors supporting the read/write
812 syscalls, it's possible to isolate those applications in
813 their own address space using seccomp. Once seccomp is
814 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
815 and the task is only allowed to execute a few safe syscalls
816 defined by each seccomp mode.
817
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000818config PARAVIRT
819 bool "Enable paravirtualization code"
820 help
821 This changes the kernel so it can modify itself when it is run
822 under a hypervisor, potentially improving performance significantly
823 over full virtualization.
824
825config PARAVIRT_TIME_ACCOUNTING
826 bool "Paravirtual steal time accounting"
827 select PARAVIRT
828 default n
829 help
830 Select this option to enable fine granularity task steal time
831 accounting. Time spent executing other tasks in parallel with
832 the current vCPU is discounted from the vCPU power. To account for
833 that, there can be a small performance impact.
834
835 If in doubt, say N here.
836
Geoff Levandd28f6df2016-06-23 17:54:48 +0000837config KEXEC
838 depends on PM_SLEEP_SMP
839 select KEXEC_CORE
840 bool "kexec system call"
841 ---help---
842 kexec is a system call that implements the ability to shutdown your
843 current kernel, and to start another kernel. It is like a reboot
844 but it is independent of the system firmware. And like a reboot
845 you can start any kernel with it, not just Linux.
846
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900847config CRASH_DUMP
848 bool "Build kdump crash kernel"
849 help
850 Generate crash dump after being started by kexec. This should
851 be normally only set in special crash dump kernels which are
852 loaded in the main kernel with kexec-tools into a specially
853 reserved region and then later executed after a crash by
854 kdump/kexec.
855
856 For more details see Documentation/kdump/kdump.txt
857
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000858config XEN_DOM0
859 def_bool y
860 depends on XEN
861
862config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700863 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000864 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000865 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000866 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000867 help
868 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
869
Steve Capperd03bb142013-04-25 15:19:21 +0100870config FORCE_MAX_ZONEORDER
871 int
872 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100873 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100874 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100875 help
876 The kernel memory allocator divides physically contiguous memory
877 blocks into "zones", where each zone is a power of two number of
878 pages. This option selects the largest power of two that the kernel
879 keeps in the memory allocator. If you need to allocate very large
880 blocks of physically contiguous memory, then you may need to
881 increase this value.
882
883 This config option is actually maximum order plus one. For example,
884 a value of 11 means that the largest free memory block is 2^10 pages.
885
886 We make sure that we can allocate upto a HugePage size for each configuration.
887 Hence we have :
888 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
889
890 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
891 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100892
Will Deacon084eb772017-11-14 14:41:01 +0000893config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000894 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000895 default y
896 help
Will Deacon06170522017-11-14 16:19:39 +0000897 Speculation attacks against some high-performance processors can
898 be used to bypass MMU permission checks and leak kernel data to
899 userspace. This can be defended against by unmapping the kernel
900 when running in userspace, mapping it back in on exception entry
901 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000902
903 If unsure, say Y.
904
Will Deacon0f15adb2018-01-03 11:17:58 +0000905config HARDEN_BRANCH_PREDICTOR
906 bool "Harden the branch predictor against aliasing attacks" if EXPERT
907 default y
908 help
909 Speculation attacks against some high-performance processors rely on
910 being able to manipulate the branch predictor for a victim context by
911 executing aliasing branches in the attacker context. Such attacks
912 can be partially mitigated against by clearing internal branch
913 predictor state and limiting the prediction logic in some situations.
914
915 This config option will take CPU-specific actions to harden the
916 branch predictor against aliasing attacks and may rely on specific
917 instruction sequences or control bits being set by the system
918 firmware.
919
920 If unsure, say Y.
921
Marc Zyngierdee39242018-02-15 11:47:14 +0000922config HARDEN_EL2_VECTORS
923 bool "Harden EL2 vector mapping against system register leak" if EXPERT
924 default y
925 help
926 Speculation attacks against some high-performance processors can
927 be used to leak privileged information such as the vector base
928 register, resulting in a potential defeat of the EL2 layout
929 randomization.
930
931 This config option will map the vectors to a fixed location,
932 independent of the EL2 code mapping, so that revealing VBAR_EL2
933 to an attacker does not give away any extra information. This
934 only gets enabled on affected CPUs.
935
936 If unsure, say Y.
937
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100938config ARM64_SSBD
939 bool "Speculative Store Bypass Disable" if EXPERT
940 default y
941 help
942 This enables mitigation of the bypassing of previous stores
943 by speculative loads.
944
945 If unsure, say Y.
946
Will Deacon1b907f42014-11-20 16:51:10 +0000947menuconfig ARMV8_DEPRECATED
948 bool "Emulate deprecated/obsolete ARMv8 instructions"
949 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000950 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000951 help
952 Legacy software support may require certain instructions
953 that have been deprecated or obsoleted in the architecture.
954
955 Enable this config to enable selective emulation of these
956 features.
957
958 If unsure, say Y
959
960if ARMV8_DEPRECATED
961
962config SWP_EMULATION
963 bool "Emulate SWP/SWPB instructions"
964 help
965 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
966 they are always undefined. Say Y here to enable software
967 emulation of these instructions for userspace using LDXR/STXR.
968
969 In some older versions of glibc [<=2.8] SWP is used during futex
970 trylock() operations with the assumption that the code will not
971 be preempted. This invalid assumption may be more likely to fail
972 with SWP emulation enabled, leading to deadlock of the user
973 application.
974
975 NOTE: when accessing uncached shared regions, LDXR/STXR rely
976 on an external transaction monitoring block called a global
977 monitor to maintain update atomicity. If your system does not
978 implement a global monitor, this option can cause programs that
979 perform SWP operations to uncached memory to deadlock.
980
981 If unsure, say Y
982
983config CP15_BARRIER_EMULATION
984 bool "Emulate CP15 Barrier instructions"
985 help
986 The CP15 barrier instructions - CP15ISB, CP15DSB, and
987 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
988 strongly recommended to use the ISB, DSB, and DMB
989 instructions instead.
990
991 Say Y here to enable software emulation of these
992 instructions for AArch32 userspace code. When this option is
993 enabled, CP15 barrier usage is traced which can help
994 identify software that needs updating.
995
996 If unsure, say Y
997
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000998config SETEND_EMULATION
999 bool "Emulate SETEND instruction"
1000 help
1001 The SETEND instruction alters the data-endianness of the
1002 AArch32 EL0, and is deprecated in ARMv8.
1003
1004 Say Y here to enable software emulation of the instruction
1005 for AArch32 userspace code.
1006
1007 Note: All the cpus on the system must have mixed endian support at EL0
1008 for this feature to be enabled. If a new CPU - which doesn't support mixed
1009 endian - is hotplugged in after this feature has been enabled, there could
1010 be unexpected results in the applications.
1011
1012 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001013endif
1014
Catalin Marinasba428222016-07-01 18:25:31 +01001015config ARM64_SW_TTBR0_PAN
1016 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1017 help
1018 Enabling this option prevents the kernel from accessing
1019 user-space memory directly by pointing TTBR0_EL1 to a reserved
1020 zeroed area and reserved ASID. The user access routines
1021 restore the valid TTBR0_EL1 temporarily.
1022
Will Deacon0e4a0702015-07-27 15:54:13 +01001023menu "ARMv8.1 architectural features"
1024
1025config ARM64_HW_AFDBM
1026 bool "Support for hardware updates of the Access and Dirty page flags"
1027 default y
1028 help
1029 The ARMv8.1 architecture extensions introduce support for
1030 hardware updates of the access and dirty information in page
1031 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1032 capable processors, accesses to pages with PTE_AF cleared will
1033 set this bit instead of raising an access flag fault.
1034 Similarly, writes to read-only pages with the DBM bit set will
1035 clear the read-only bit (AP[2]) instead of raising a
1036 permission fault.
1037
1038 Kernels built with this configuration option enabled continue
1039 to work on pre-ARMv8.1 hardware and the performance impact is
1040 minimal. If unsure, say Y.
1041
1042config ARM64_PAN
1043 bool "Enable support for Privileged Access Never (PAN)"
1044 default y
1045 help
1046 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1047 prevents the kernel or hypervisor from accessing user-space (EL0)
1048 memory directly.
1049
1050 Choosing this option will cause any unprotected (not using
1051 copy_to_user et al) memory access to fail with a permission fault.
1052
1053 The feature is detected at runtime, and will remain as a 'nop'
1054 instruction if the cpu does not implement the feature.
1055
1056config ARM64_LSE_ATOMICS
1057 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001058 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001059 help
1060 As part of the Large System Extensions, ARMv8.1 introduces new
1061 atomic instructions that are designed specifically to scale in
1062 very large systems.
1063
1064 Say Y here to make use of these instructions for the in-kernel
1065 atomic routines. This incurs a small overhead on CPUs that do
1066 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001067 built with binutils >= 2.25 in order for the new instructions
1068 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001069
Marc Zyngier1f364c82014-02-19 09:33:14 +00001070config ARM64_VHE
1071 bool "Enable support for Virtualization Host Extensions (VHE)"
1072 default y
1073 help
1074 Virtualization Host Extensions (VHE) allow the kernel to run
1075 directly at EL2 (instead of EL1) on processors that support
1076 it. This leads to better performance for KVM, as they reduce
1077 the cost of the world switch.
1078
1079 Selecting this option allows the VHE feature to be detected
1080 at runtime, and does not affect processors that do not
1081 implement this feature.
1082
Will Deacon0e4a0702015-07-27 15:54:13 +01001083endmenu
1084
Will Deaconf9933182016-02-26 16:30:14 +00001085menu "ARMv8.2 architectural features"
1086
James Morse57f49592016-02-05 14:58:48 +00001087config ARM64_UAO
1088 bool "Enable support for User Access Override (UAO)"
1089 default y
1090 help
1091 User Access Override (UAO; part of the ARMv8.2 Extensions)
1092 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001093 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001094
1095 This option changes get_user() and friends to use the 'unprivileged'
1096 variant of the load/store instructions. This ensures that user-space
1097 really did have access to the supplied memory. When addr_limit is
1098 set to kernel memory the UAO bit will be set, allowing privileged
1099 access to kernel memory.
1100
1101 Choosing this option will cause copy_to_user() et al to use user-space
1102 memory permissions.
1103
1104 The feature is detected at runtime, the kernel will use the
1105 regular load/store instructions if the cpu does not implement the
1106 feature.
1107
Robin Murphyd50e0712017-07-25 11:55:42 +01001108config ARM64_PMEM
1109 bool "Enable support for persistent memory"
1110 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001111 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001112 help
1113 Say Y to enable support for the persistent memory API based on the
1114 ARMv8.2 DCPoP feature.
1115
1116 The feature is detected at runtime, and the kernel will use DC CVAC
1117 operations if DC CVAP is not supported (following the behaviour of
1118 DC CVAP itself if the system does not define a point of persistence).
1119
Xie XiuQi64c02722018-01-15 19:38:56 +00001120config ARM64_RAS_EXTN
1121 bool "Enable support for RAS CPU Extensions"
1122 default y
1123 help
1124 CPUs that support the Reliability, Availability and Serviceability
1125 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1126 errors, classify them and report them to software.
1127
1128 On CPUs with these extensions system software can use additional
1129 barriers to determine if faults are pending and read the
1130 classification from a new set of registers.
1131
1132 Selecting this feature will allow the kernel to use these barriers
1133 and access the new registers if the system supports the extension.
1134 Platform RAS features may additionally depend on firmware support.
1135
Will Deaconf9933182016-02-26 16:30:14 +00001136endmenu
1137
Dave Martinddd25ad2017-10-31 15:51:02 +00001138config ARM64_SVE
1139 bool "ARM Scalable Vector Extension support"
1140 default y
Dave Martin85acda32018-04-20 16:20:43 +01001141 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001142 help
1143 The Scalable Vector Extension (SVE) is an extension to the AArch64
1144 execution state which complements and extends the SIMD functionality
1145 of the base architecture to support much larger vectors and to enable
1146 additional vectorisation opportunities.
1147
1148 To enable use of this extension on CPUs that implement it, say Y.
1149
Dave Martin50436942018-03-23 18:08:31 +00001150 Note that for architectural reasons, firmware _must_ implement SVE
1151 support when running on SVE capable hardware. The required support
1152 is present in:
1153
1154 * version 1.5 and later of the ARM Trusted Firmware
1155 * the AArch64 boot wrapper since commit 5e1261e08abf
1156 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1157
1158 For other firmware implementations, consult the firmware documentation
1159 or vendor.
1160
1161 If you need the kernel to boot on SVE-capable hardware with broken
1162 firmware, you may need to say N here until you get your firmware
1163 fixed. Otherwise, you may experience firmware panics or lockups when
1164 booting the kernel. If unsure and you are not observing these
1165 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001166
Dave Martin85acda32018-04-20 16:20:43 +01001167 CPUs that support SVE are architecturally required to support the
1168 Virtualization Host Extensions (VHE), so the kernel makes no
1169 provision for supporting SVE alongside KVM without VHE enabled.
1170 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1171 KVM in the same kernel image.
1172
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001173config ARM64_MODULE_PLTS
1174 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001175 select HAVE_MOD_ARCH_SPECIFIC
1176
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001177config RELOCATABLE
1178 bool
1179 help
1180 This builds the kernel as a Position Independent Executable (PIE),
1181 which retains all relocation metadata required to relocate the
1182 kernel binary at runtime to a different virtual address than the
1183 address it was linked at.
1184 Since AArch64 uses the RELA relocation format, this requires a
1185 relocation pass at runtime even if the kernel is loaded at the
1186 same address it was linked at.
1187
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001188config RANDOMIZE_BASE
1189 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001190 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001191 select RELOCATABLE
1192 help
1193 Randomizes the virtual address at which the kernel image is
1194 loaded, as a security feature that deters exploit attempts
1195 relying on knowledge of the location of kernel internals.
1196
1197 It is the bootloader's job to provide entropy, by passing a
1198 random u64 value in /chosen/kaslr-seed at kernel entry.
1199
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001200 When booting via the UEFI stub, it will invoke the firmware's
1201 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1202 to the kernel proper. In addition, it will randomise the physical
1203 location of the kernel Image as well.
1204
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001205 If unsure, say N.
1206
1207config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001208 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001209 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001210 default y
1211 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001212 Randomizes the location of the module region inside a 4 GB window
1213 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001214 to leak information about the location of core kernel data structures
1215 but it does imply that function calls between modules and the core
1216 kernel will need to be resolved via veneers in the module PLT.
1217
1218 When this option is not set, the module region will be randomized over
1219 a limited range that contains the [_stext, _etext] interval of the
1220 core kernel, so branch relocations are always in range.
1221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001222endmenu
1223
1224menu "Boot options"
1225
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001226config ARM64_ACPI_PARKING_PROTOCOL
1227 bool "Enable support for the ARM64 ACPI parking protocol"
1228 depends on ACPI
1229 help
1230 Enable support for the ARM64 ACPI parking protocol. If disabled
1231 the kernel will not allow booting through the ARM64 ACPI parking
1232 protocol even if the corresponding data is present in the ACPI
1233 MADT table.
1234
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001235config CMDLINE
1236 string "Default kernel command string"
1237 default ""
1238 help
1239 Provide a set of default command-line options at build time by
1240 entering them here. As a minimum, you should specify the the
1241 root device (e.g. root=/dev/nfs).
1242
1243config CMDLINE_FORCE
1244 bool "Always use the default kernel command string"
1245 help
1246 Always use the default kernel command string, even if the boot
1247 loader passes other arguments to the kernel.
1248 This is useful if you cannot or don't want to change the
1249 command-line options your boot loader passes to the kernel.
1250
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001251config EFI_STUB
1252 bool
1253
Mark Salterf84d0272014-04-15 21:59:30 -04001254config EFI
1255 bool "UEFI runtime support"
1256 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001257 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001258 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001259 select LIBFDT
1260 select UCS2_STRING
1261 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001262 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001263 select EFI_STUB
1264 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001265 default y
1266 help
1267 This option provides support for runtime services provided
1268 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001269 clock, and platform reset). A UEFI stub is also provided to
1270 allow the kernel to be booted as an EFI application. This
1271 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001272
Yi Lid1ae8c02014-10-04 23:46:43 +08001273config DMI
1274 bool "Enable support for SMBIOS (DMI) tables"
1275 depends on EFI
1276 default y
1277 help
1278 This enables SMBIOS/DMI feature for systems.
1279
1280 This option is only useful on systems that have UEFI firmware.
1281 However, even with this option, the resultant kernel should
1282 continue to boot on existing non-UEFI platforms.
1283
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001284endmenu
1285
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001286config COMPAT
1287 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001288 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001289 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001290 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001291 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001292 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001293 help
1294 This option enables support for a 32-bit EL0 running under a 64-bit
1295 kernel at EL1. AArch32-specific components such as system calls,
1296 the user helper functions, VFP support and the ptrace interface are
1297 handled appropriately by the kernel.
1298
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001299 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1300 that you will only be able to execute AArch32 binaries that were compiled
1301 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001302
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001303 If you want to execute 32-bit userspace applications, say Y.
1304
1305config SYSVIPC_COMPAT
1306 def_bool y
1307 depends on COMPAT && SYSVIPC
1308
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001309menu "Power management options"
1310
1311source "kernel/power/Kconfig"
1312
James Morse82869ac2016-04-27 17:47:12 +01001313config ARCH_HIBERNATION_POSSIBLE
1314 def_bool y
1315 depends on CPU_PM
1316
1317config ARCH_HIBERNATION_HEADER
1318 def_bool y
1319 depends on HIBERNATION
1320
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001321config ARCH_SUSPEND_POSSIBLE
1322 def_bool y
1323
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001324endmenu
1325
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001326menu "CPU Power Management"
1327
1328source "drivers/cpuidle/Kconfig"
1329
Rob Herring52e7e812014-02-24 11:27:57 +09001330source "drivers/cpufreq/Kconfig"
1331
1332endmenu
1333
Mark Salterf84d0272014-04-15 21:59:30 -04001334source "drivers/firmware/Kconfig"
1335
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001336source "drivers/acpi/Kconfig"
1337
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001338source "arch/arm64/kvm/Kconfig"
1339
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001340if CRYPTO
1341source "arch/arm64/crypto/Kconfig"
1342endif