blob: d66f9db3e6db2d737c36156a25dabf7a55e283e1 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010019 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070020 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080021 select ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010023 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Tyler Baicar7edda082017-06-21 12:17:09 -060024 select ARCH_HAVE_NMI_SAFE_CMPXCHG if ACPI_APEI_SEA
Sudeep Hollac63c8702014-05-09 10:33:01 +010025 select ARCH_USE_CMPXCHG_LOCKREF
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010026 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020027 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070028 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000029 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000030 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080031 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000032 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000033 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000034 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010035 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050036 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010037 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050038 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010039 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010040 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000041 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070042 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000043 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000044 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010045 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080046 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070047 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010048 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010050 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000051 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070052 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010053 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select GENERIC_IRQ_PROBE
55 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010056 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010057 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070058 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000060 select GENERIC_STRNCPY_FROM_USER
61 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010063 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010064 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080065 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010066 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010067 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010068 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010069 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080070 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030071 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000072 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080073 select HAVE_ARCH_MMAP_RND_BITS
74 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000075 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070077 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010078 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070079 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020080 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010082 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010083 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010084 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070085 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070086 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070087 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000089 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010090 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000091 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010092 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090093 select HAVE_FUNCTION_TRACER
94 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020095 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000098 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700100 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Tyler Baicar7edda082017-06-21 12:17:09 -0600101 select HAVE_NMI if ACPI_APEI_SEA
Mark Rutland55834a72014-02-07 17:12:45 +0000102 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100104 select HAVE_PERF_REGS
105 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400106 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700107 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100108 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400109 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900110 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100111 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200113 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100114 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select NO_BOOTMEM
116 select OF
117 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100118 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200119 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000120 select POWER_RESET
121 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700123 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000124 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 help
126 ARM 64-bit (AArch64) Linux support.
127
128config 64BIT
129 def_bool y
130
131config ARCH_PHYS_ADDR_T_64BIT
132 def_bool y
133
134config MMU
135 def_bool y
136
Mark Rutland030c4d22016-05-31 15:57:59 +0100137config ARM64_PAGE_SHIFT
138 int
139 default 16 if ARM64_64K_PAGES
140 default 14 if ARM64_16K_PAGES
141 default 12
142
143config ARM64_CONT_SHIFT
144 int
145 default 5 if ARM64_64K_PAGES
146 default 7 if ARM64_16K_PAGES
147 default 4
148
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800149config ARCH_MMAP_RND_BITS_MIN
150 default 14 if ARM64_64K_PAGES
151 default 16 if ARM64_16K_PAGES
152 default 18
153
154# max bits determined by the following formula:
155# VA_BITS - PAGE_SHIFT - 3
156config ARCH_MMAP_RND_BITS_MAX
157 default 19 if ARM64_VA_BITS=36
158 default 24 if ARM64_VA_BITS=39
159 default 27 if ARM64_VA_BITS=42
160 default 30 if ARM64_VA_BITS=47
161 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
162 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
163 default 33 if ARM64_VA_BITS=48
164 default 14 if ARM64_64K_PAGES
165 default 16 if ARM64_16K_PAGES
166 default 18
167
168config ARCH_MMAP_RND_COMPAT_BITS_MIN
169 default 7 if ARM64_64K_PAGES
170 default 9 if ARM64_16K_PAGES
171 default 11
172
173config ARCH_MMAP_RND_COMPAT_BITS_MAX
174 default 16
175
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700176config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100177 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100178
179config STACKTRACE_SUPPORT
180 def_bool y
181
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100182config ILLEGAL_POINTER_VALUE
183 hex
184 default 0xdead000000000000
185
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100186config LOCKDEP_SUPPORT
187 def_bool y
188
189config TRACE_IRQFLAGS_SUPPORT
190 def_bool y
191
Will Deaconc209f792014-03-14 17:47:05 +0000192config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100193 def_bool y
194
Dave P Martin9fb74102015-07-24 16:37:48 +0100195config GENERIC_BUG
196 def_bool y
197 depends on BUG
198
199config GENERIC_BUG_RELATIVE_POINTERS
200 def_bool y
201 depends on GENERIC_BUG
202
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100203config GENERIC_HWEIGHT
204 def_bool y
205
206config GENERIC_CSUM
207 def_bool y
208
209config GENERIC_CALIBRATE_DELAY
210 def_bool y
211
Catalin Marinas19e76402014-02-27 12:09:22 +0000212config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100213 def_bool y
214
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300215config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700216 def_bool y
217
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100218config ARCH_DMA_ADDR_T_64BIT
219 def_bool y
220
221config NEED_DMA_MAP_STATE
222 def_bool y
223
224config NEED_SG_DMA_LENGTH
225 def_bool y
226
Will Deacon4b3dc962015-05-29 18:28:44 +0100227config SMP
228 def_bool y
229
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100230config SWIOTLB
231 def_bool y
232
233config IOMMU_HELPER
234 def_bool SWIOTLB
235
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100236config KERNEL_MODE_NEON
237 def_bool y
238
Rob Herring92cc15f2014-04-18 17:19:59 -0500239config FIX_EARLYCON_MEM
240 def_bool y
241
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700242config PGTABLE_LEVELS
243 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100244 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700245 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
246 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
247 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100248 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
249 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700250
Pratyush Anand9842cea2016-11-02 14:40:46 +0530251config ARCH_SUPPORTS_UPROBES
252 def_bool y
253
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200254config ARCH_PROC_KCORE_TEXT
255 def_bool y
256
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100257source "init/Kconfig"
258
259source "kernel/Kconfig.freezer"
260
Olof Johansson6a377492015-07-20 12:09:16 -0700261source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100262
263menu "Bus support"
264
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100265config PCI
266 bool "PCI support"
267 help
268 This feature enables support for PCI bus system. If you say Y
269 here, the kernel will include drivers and infrastructure code
270 to support PCI bus devices.
271
272config PCI_DOMAINS
273 def_bool PCI
274
275config PCI_DOMAINS_GENERIC
276 def_bool PCI
277
278config PCI_SYSCALL
279 def_bool PCI
280
281source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100282
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100283endmenu
284
285menu "Kernel Features"
286
Andre Przywarac0a01b82014-11-14 15:54:12 +0000287menu "ARM errata workarounds via the alternatives framework"
288
289config ARM64_ERRATUM_826319
290 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
291 default y
292 help
293 This option adds an alternative code sequence to work around ARM
294 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
295 AXI master interface and an L2 cache.
296
297 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
298 and is unable to accept a certain write via this interface, it will
299 not progress on read data presented on the read data channel and the
300 system can deadlock.
301
302 The workaround promotes data cache clean instructions to
303 data cache clean-and-invalidate.
304 Please note that this does not necessarily enable the workaround,
305 as it depends on the alternative framework, which will only patch
306 the kernel if an affected CPU is detected.
307
308 If unsure, say Y.
309
310config ARM64_ERRATUM_827319
311 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
312 default y
313 help
314 This option adds an alternative code sequence to work around ARM
315 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
316 master interface and an L2 cache.
317
318 Under certain conditions this erratum can cause a clean line eviction
319 to occur at the same time as another transaction to the same address
320 on the AMBA 5 CHI interface, which can cause data corruption if the
321 interconnect reorders the two transactions.
322
323 The workaround promotes data cache clean instructions to
324 data cache clean-and-invalidate.
325 Please note that this does not necessarily enable the workaround,
326 as it depends on the alternative framework, which will only patch
327 the kernel if an affected CPU is detected.
328
329 If unsure, say Y.
330
331config ARM64_ERRATUM_824069
332 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
333 default y
334 help
335 This option adds an alternative code sequence to work around ARM
336 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
337 to a coherent interconnect.
338
339 If a Cortex-A53 processor is executing a store or prefetch for
340 write instruction at the same time as a processor in another
341 cluster is executing a cache maintenance operation to the same
342 address, then this erratum might cause a clean cache line to be
343 incorrectly marked as dirty.
344
345 The workaround promotes data cache clean instructions to
346 data cache clean-and-invalidate.
347 Please note that this option does not necessarily enable the
348 workaround, as it depends on the alternative framework, which will
349 only patch the kernel if an affected CPU is detected.
350
351 If unsure, say Y.
352
353config ARM64_ERRATUM_819472
354 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
355 default y
356 help
357 This option adds an alternative code sequence to work around ARM
358 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
359 present when it is connected to a coherent interconnect.
360
361 If the processor is executing a load and store exclusive sequence at
362 the same time as a processor in another cluster is executing a cache
363 maintenance operation to the same address, then this erratum might
364 cause data corruption.
365
366 The workaround promotes data cache clean instructions to
367 data cache clean-and-invalidate.
368 Please note that this does not necessarily enable the workaround,
369 as it depends on the alternative framework, which will only patch
370 the kernel if an affected CPU is detected.
371
372 If unsure, say Y.
373
374config ARM64_ERRATUM_832075
375 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
376 default y
377 help
378 This option adds an alternative code sequence to work around ARM
379 erratum 832075 on Cortex-A57 parts up to r1p2.
380
381 Affected Cortex-A57 parts might deadlock when exclusive load/store
382 instructions to Write-Back memory are mixed with Device loads.
383
384 The workaround is to promote device loads to use Load-Acquire
385 semantics.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000392config ARM64_ERRATUM_834220
393 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
394 depends on KVM
395 default y
396 help
397 This option adds an alternative code sequence to work around ARM
398 erratum 834220 on Cortex-A57 parts up to r1p2.
399
400 Affected Cortex-A57 parts might report a Stage 2 translation
401 fault as the result of a Stage 1 fault for load crossing a
402 page boundary when there is a permission or device memory
403 alignment fault at Stage 1 and a translation fault at Stage 2.
404
405 The workaround is to verify that the Stage 1 translation
406 doesn't generate a fault before handling the Stage 2 fault.
407 Please note that this does not necessarily enable the workaround,
408 as it depends on the alternative framework, which will only patch
409 the kernel if an affected CPU is detected.
410
411 If unsure, say Y.
412
Will Deacon905e8c52015-03-23 19:07:02 +0000413config ARM64_ERRATUM_845719
414 bool "Cortex-A53: 845719: a load might read incorrect data"
415 depends on COMPAT
416 default y
417 help
418 This option adds an alternative code sequence to work around ARM
419 erratum 845719 on Cortex-A53 parts up to r0p4.
420
421 When running a compat (AArch32) userspace on an affected Cortex-A53
422 part, a load at EL0 from a virtual address that matches the bottom 32
423 bits of the virtual address used by a recent load at (AArch64) EL1
424 might return incorrect data.
425
426 The workaround is to write the contextidr_el1 register on exception
427 return to a 32-bit task.
428 Please note that this does not necessarily enable the workaround,
429 as it depends on the alternative framework, which will only patch
430 the kernel if an affected CPU is detected.
431
432 If unsure, say Y.
433
Will Deacondf057cc2015-03-17 12:15:02 +0000434config ARM64_ERRATUM_843419
435 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000436 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100437 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000438 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100439 This option links the kernel with '--fix-cortex-a53-843419' and
440 builds modules using the large memory model in order to avoid the use
441 of the ADRP instruction, which can cause a subsequent memory access
442 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000443
444 If unsure, say Y.
445
Robert Richter94100972015-09-21 22:58:38 +0200446config CAVIUM_ERRATUM_22375
447 bool "Cavium erratum 22375, 24313"
448 default y
449 help
450 Enable workaround for erratum 22375, 24313.
451
452 This implements two gicv3-its errata workarounds for ThunderX. Both
453 with small impact affecting only ITS table allocation.
454
455 erratum 22375: only alloc 8MB table size
456 erratum 24313: ignore memory access type
457
458 The fixes are in ITS initialization and basically ignore memory access
459 type and table size provided by the TYPER and BASER registers.
460
461 If unsure, say Y.
462
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200463config CAVIUM_ERRATUM_23144
464 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
465 depends on NUMA
466 default y
467 help
468 ITS SYNC command hang for cross node io and collections/cpu mapping.
469
470 If unsure, say Y.
471
Robert Richter6d4e11c2015-09-21 22:58:35 +0200472config CAVIUM_ERRATUM_23154
473 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
474 default y
475 help
476 The gicv3 of ThunderX requires a modified version for
477 reading the IAR status to ensure data synchronization
478 (access to icc_iar1_el1 is not sync'ed before and after).
479
480 If unsure, say Y.
481
Andrew Pinski104a0c02016-02-24 17:44:57 -0800482config CAVIUM_ERRATUM_27456
483 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
484 default y
485 help
486 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
487 instructions may cause the icache to become corrupted if it
488 contains data for a non-current ASID. The fix is to
489 invalidate the icache when changing the mm context.
490
491 If unsure, say Y.
492
David Daney690a3412017-06-09 12:49:48 +0100493config CAVIUM_ERRATUM_30115
494 bool "Cavium erratum 30115: Guest may disable interrupts in host"
495 default y
496 help
497 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
498 1.2, and T83 Pass 1.0, KVM guest execution may disable
499 interrupts in host. Trapping both GICv3 group-0 and group-1
500 accesses sidesteps the issue.
501
502 If unsure, say Y.
503
Christopher Covington38fd94b2017-02-08 15:08:37 -0500504config QCOM_FALKOR_ERRATUM_1003
505 bool "Falkor E1003: Incorrect translation due to ASID change"
506 default y
507 select ARM64_PAN if ARM64_SW_TTBR0_PAN
508 help
509 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
510 and BADDR are changed together in TTBRx_EL1. The workaround for this
511 issue is to use a reserved ASID in cpu_do_switch_mm() before
512 switching to the new ASID. Saying Y here selects ARM64_PAN if
513 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
514 maintaining the E1003 workaround in the software PAN emulation code
515 would be an unnecessary complication. The affected Falkor v1 CPU
516 implements ARMv8.1 hardware PAN support and using hardware PAN
517 support versus software PAN emulation is mutually exclusive at
518 runtime.
519
520 If unsure, say Y.
521
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500522config QCOM_FALKOR_ERRATUM_1009
523 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
524 default y
525 help
526 On Falkor v1, the CPU may prematurely complete a DSB following a
527 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
528 one more time to fix the issue.
529
530 If unsure, say Y.
531
Shanker Donthineni90922a22017-03-07 08:20:38 -0600532config QCOM_QDF2400_ERRATUM_0065
533 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
534 default y
535 help
536 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
537 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
538 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
539
540 If unsure, say Y.
541
Andre Przywarac0a01b82014-11-14 15:54:12 +0000542endmenu
543
544
Jungseok Leee41ceed2014-05-12 10:40:38 +0100545choice
546 prompt "Page size"
547 default ARM64_4K_PAGES
548 help
549 Page size (translation granule) configuration.
550
551config ARM64_4K_PAGES
552 bool "4KB"
553 help
554 This feature enables 4KB pages support.
555
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100556config ARM64_16K_PAGES
557 bool "16KB"
558 help
559 The system will use 16KB pages support. AArch32 emulation
560 requires applications compiled with 16K (or a multiple of 16K)
561 aligned segments.
562
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100563config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100564 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100565 help
566 This feature enables 64KB pages support (4KB by default)
567 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100568 look-up. AArch32 emulation requires applications compiled
569 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100570
Jungseok Leee41ceed2014-05-12 10:40:38 +0100571endchoice
572
573choice
574 prompt "Virtual address space size"
575 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100576 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100577 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
578 help
579 Allows choosing one of multiple possible virtual address
580 space sizes. The level of translation table is determined by
581 a combination of page size and virtual address space size.
582
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100583config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100584 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100585 depends on ARM64_16K_PAGES
586
Jungseok Leee41ceed2014-05-12 10:40:38 +0100587config ARM64_VA_BITS_39
588 bool "39-bit"
589 depends on ARM64_4K_PAGES
590
591config ARM64_VA_BITS_42
592 bool "42-bit"
593 depends on ARM64_64K_PAGES
594
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100595config ARM64_VA_BITS_47
596 bool "47-bit"
597 depends on ARM64_16K_PAGES
598
Jungseok Leec79b954b2014-05-12 18:40:51 +0900599config ARM64_VA_BITS_48
600 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900601
Jungseok Leee41ceed2014-05-12 10:40:38 +0100602endchoice
603
604config ARM64_VA_BITS
605 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100606 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100607 default 39 if ARM64_VA_BITS_39
608 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100609 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900610 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100611
Will Deacona8720132013-10-11 14:52:19 +0100612config CPU_BIG_ENDIAN
613 bool "Build big-endian kernel"
614 help
615 Say Y if you plan on running a kernel in big-endian mode.
616
Mark Brownf6e763b2014-03-04 07:51:17 +0000617config SCHED_MC
618 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000619 help
620 Multi-core scheduler support improves the CPU scheduler's decision
621 making when dealing with multi-core CPU chips at a cost of slightly
622 increased overhead in some places. If unsure say N here.
623
624config SCHED_SMT
625 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000626 help
627 Improves the CPU scheduler's decision making when dealing with
628 MultiThreading at a cost of slightly increased overhead in some
629 places. If unsure say N here.
630
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100631config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000632 int "Maximum number of CPUs (2-4096)"
633 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100634 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100635 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100636
Mark Rutland9327e2c2013-10-24 20:30:18 +0100637config HOTPLUG_CPU
638 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800639 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100640 help
641 Say Y here to experiment with turning CPUs off and on. CPUs
642 can be controlled through /sys/devices/system/cpu.
643
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700644# Common NUMA Features
645config NUMA
646 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800647 select ACPI_NUMA if ACPI
648 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700649 help
650 Enable NUMA (Non Uniform Memory Access) support.
651
652 The kernel will try to allocate memory used by a CPU on the
653 local memory of the CPU and add some more
654 NUMA awareness to the kernel.
655
656config NODES_SHIFT
657 int "Maximum NUMA Nodes (as a power of 2)"
658 range 1 10
659 default "2"
660 depends on NEED_MULTIPLE_NODES
661 help
662 Specify the maximum number of NUMA Nodes available on the target
663 system. Increases memory reserved to accommodate various tables.
664
665config USE_PERCPU_NUMA_NODE_ID
666 def_bool y
667 depends on NUMA
668
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800669config HAVE_SETUP_PER_CPU_AREA
670 def_bool y
671 depends on NUMA
672
673config NEED_PER_CPU_EMBED_FIRST_CHUNK
674 def_bool y
675 depends on NUMA
676
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000677config HOLES_IN_ZONE
678 def_bool y
679 depends on NUMA
680
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100681source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800682source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100683
Laura Abbott83863f22016-02-05 16:24:47 -0800684config ARCH_SUPPORTS_DEBUG_PAGEALLOC
685 def_bool y
686
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100687config ARCH_HAS_HOLES_MEMORYMODEL
688 def_bool y if SPARSEMEM
689
690config ARCH_SPARSEMEM_ENABLE
691 def_bool y
692 select SPARSEMEM_VMEMMAP_ENABLE
693
694config ARCH_SPARSEMEM_DEFAULT
695 def_bool ARCH_SPARSEMEM_ENABLE
696
697config ARCH_SELECT_MEMORY_MODEL
698 def_bool ARCH_SPARSEMEM_ENABLE
699
700config HAVE_ARCH_PFN_VALID
701 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
702
703config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100704 def_bool y
705 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100706
Steve Capper084bd292013-04-10 13:48:00 +0100707config SYS_SUPPORTS_HUGETLBFS
708 def_bool y
709
Steve Capper084bd292013-04-10 13:48:00 +0100710config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100711 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100712
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100713config ARCH_HAS_CACHE_LINE_SIZE
714 def_bool y
715
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100716source "mm/Kconfig"
717
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000718config SECCOMP
719 bool "Enable seccomp to safely compute untrusted bytecode"
720 ---help---
721 This kernel feature is useful for number crunching applications
722 that may need to compute untrusted bytecode during their
723 execution. By using pipes or other transports made available to
724 the process as file descriptors supporting the read/write
725 syscalls, it's possible to isolate those applications in
726 their own address space using seccomp. Once seccomp is
727 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
728 and the task is only allowed to execute a few safe syscalls
729 defined by each seccomp mode.
730
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000731config PARAVIRT
732 bool "Enable paravirtualization code"
733 help
734 This changes the kernel so it can modify itself when it is run
735 under a hypervisor, potentially improving performance significantly
736 over full virtualization.
737
738config PARAVIRT_TIME_ACCOUNTING
739 bool "Paravirtual steal time accounting"
740 select PARAVIRT
741 default n
742 help
743 Select this option to enable fine granularity task steal time
744 accounting. Time spent executing other tasks in parallel with
745 the current vCPU is discounted from the vCPU power. To account for
746 that, there can be a small performance impact.
747
748 If in doubt, say N here.
749
Geoff Levandd28f6df2016-06-23 17:54:48 +0000750config KEXEC
751 depends on PM_SLEEP_SMP
752 select KEXEC_CORE
753 bool "kexec system call"
754 ---help---
755 kexec is a system call that implements the ability to shutdown your
756 current kernel, and to start another kernel. It is like a reboot
757 but it is independent of the system firmware. And like a reboot
758 you can start any kernel with it, not just Linux.
759
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900760config CRASH_DUMP
761 bool "Build kdump crash kernel"
762 help
763 Generate crash dump after being started by kexec. This should
764 be normally only set in special crash dump kernels which are
765 loaded in the main kernel with kexec-tools into a specially
766 reserved region and then later executed after a crash by
767 kdump/kexec.
768
769 For more details see Documentation/kdump/kdump.txt
770
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000771config XEN_DOM0
772 def_bool y
773 depends on XEN
774
775config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700776 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000777 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000778 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000779 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000780 help
781 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
782
Steve Capperd03bb142013-04-25 15:19:21 +0100783config FORCE_MAX_ZONEORDER
784 int
785 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100786 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100787 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100788 help
789 The kernel memory allocator divides physically contiguous memory
790 blocks into "zones", where each zone is a power of two number of
791 pages. This option selects the largest power of two that the kernel
792 keeps in the memory allocator. If you need to allocate very large
793 blocks of physically contiguous memory, then you may need to
794 increase this value.
795
796 This config option is actually maximum order plus one. For example,
797 a value of 11 means that the largest free memory block is 2^10 pages.
798
799 We make sure that we can allocate upto a HugePage size for each configuration.
800 Hence we have :
801 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
802
803 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
804 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100805
Will Deacon1b907f42014-11-20 16:51:10 +0000806menuconfig ARMV8_DEPRECATED
807 bool "Emulate deprecated/obsolete ARMv8 instructions"
808 depends on COMPAT
809 help
810 Legacy software support may require certain instructions
811 that have been deprecated or obsoleted in the architecture.
812
813 Enable this config to enable selective emulation of these
814 features.
815
816 If unsure, say Y
817
818if ARMV8_DEPRECATED
819
820config SWP_EMULATION
821 bool "Emulate SWP/SWPB instructions"
822 help
823 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
824 they are always undefined. Say Y here to enable software
825 emulation of these instructions for userspace using LDXR/STXR.
826
827 In some older versions of glibc [<=2.8] SWP is used during futex
828 trylock() operations with the assumption that the code will not
829 be preempted. This invalid assumption may be more likely to fail
830 with SWP emulation enabled, leading to deadlock of the user
831 application.
832
833 NOTE: when accessing uncached shared regions, LDXR/STXR rely
834 on an external transaction monitoring block called a global
835 monitor to maintain update atomicity. If your system does not
836 implement a global monitor, this option can cause programs that
837 perform SWP operations to uncached memory to deadlock.
838
839 If unsure, say Y
840
841config CP15_BARRIER_EMULATION
842 bool "Emulate CP15 Barrier instructions"
843 help
844 The CP15 barrier instructions - CP15ISB, CP15DSB, and
845 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
846 strongly recommended to use the ISB, DSB, and DMB
847 instructions instead.
848
849 Say Y here to enable software emulation of these
850 instructions for AArch32 userspace code. When this option is
851 enabled, CP15 barrier usage is traced which can help
852 identify software that needs updating.
853
854 If unsure, say Y
855
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000856config SETEND_EMULATION
857 bool "Emulate SETEND instruction"
858 help
859 The SETEND instruction alters the data-endianness of the
860 AArch32 EL0, and is deprecated in ARMv8.
861
862 Say Y here to enable software emulation of the instruction
863 for AArch32 userspace code.
864
865 Note: All the cpus on the system must have mixed endian support at EL0
866 for this feature to be enabled. If a new CPU - which doesn't support mixed
867 endian - is hotplugged in after this feature has been enabled, there could
868 be unexpected results in the applications.
869
870 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000871endif
872
Catalin Marinasba428222016-07-01 18:25:31 +0100873config ARM64_SW_TTBR0_PAN
874 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
875 help
876 Enabling this option prevents the kernel from accessing
877 user-space memory directly by pointing TTBR0_EL1 to a reserved
878 zeroed area and reserved ASID. The user access routines
879 restore the valid TTBR0_EL1 temporarily.
880
Will Deacon0e4a0702015-07-27 15:54:13 +0100881menu "ARMv8.1 architectural features"
882
883config ARM64_HW_AFDBM
884 bool "Support for hardware updates of the Access and Dirty page flags"
885 default y
886 help
887 The ARMv8.1 architecture extensions introduce support for
888 hardware updates of the access and dirty information in page
889 table entries. When enabled in TCR_EL1 (HA and HD bits) on
890 capable processors, accesses to pages with PTE_AF cleared will
891 set this bit instead of raising an access flag fault.
892 Similarly, writes to read-only pages with the DBM bit set will
893 clear the read-only bit (AP[2]) instead of raising a
894 permission fault.
895
896 Kernels built with this configuration option enabled continue
897 to work on pre-ARMv8.1 hardware and the performance impact is
898 minimal. If unsure, say Y.
899
900config ARM64_PAN
901 bool "Enable support for Privileged Access Never (PAN)"
902 default y
903 help
904 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
905 prevents the kernel or hypervisor from accessing user-space (EL0)
906 memory directly.
907
908 Choosing this option will cause any unprotected (not using
909 copy_to_user et al) memory access to fail with a permission fault.
910
911 The feature is detected at runtime, and will remain as a 'nop'
912 instruction if the cpu does not implement the feature.
913
914config ARM64_LSE_ATOMICS
915 bool "Atomic instructions"
916 help
917 As part of the Large System Extensions, ARMv8.1 introduces new
918 atomic instructions that are designed specifically to scale in
919 very large systems.
920
921 Say Y here to make use of these instructions for the in-kernel
922 atomic routines. This incurs a small overhead on CPUs that do
923 not support these instructions and requires the kernel to be
924 built with binutils >= 2.25.
925
Marc Zyngier1f364c82014-02-19 09:33:14 +0000926config ARM64_VHE
927 bool "Enable support for Virtualization Host Extensions (VHE)"
928 default y
929 help
930 Virtualization Host Extensions (VHE) allow the kernel to run
931 directly at EL2 (instead of EL1) on processors that support
932 it. This leads to better performance for KVM, as they reduce
933 the cost of the world switch.
934
935 Selecting this option allows the VHE feature to be detected
936 at runtime, and does not affect processors that do not
937 implement this feature.
938
Will Deacon0e4a0702015-07-27 15:54:13 +0100939endmenu
940
Will Deaconf9933182016-02-26 16:30:14 +0000941menu "ARMv8.2 architectural features"
942
James Morse57f49592016-02-05 14:58:48 +0000943config ARM64_UAO
944 bool "Enable support for User Access Override (UAO)"
945 default y
946 help
947 User Access Override (UAO; part of the ARMv8.2 Extensions)
948 causes the 'unprivileged' variant of the load/store instructions to
949 be overriden to be privileged.
950
951 This option changes get_user() and friends to use the 'unprivileged'
952 variant of the load/store instructions. This ensures that user-space
953 really did have access to the supplied memory. When addr_limit is
954 set to kernel memory the UAO bit will be set, allowing privileged
955 access to kernel memory.
956
957 Choosing this option will cause copy_to_user() et al to use user-space
958 memory permissions.
959
960 The feature is detected at runtime, the kernel will use the
961 regular load/store instructions if the cpu does not implement the
962 feature.
963
Will Deaconf9933182016-02-26 16:30:14 +0000964endmenu
965
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100966config ARM64_MODULE_CMODEL_LARGE
967 bool
968
969config ARM64_MODULE_PLTS
970 bool
971 select ARM64_MODULE_CMODEL_LARGE
972 select HAVE_MOD_ARCH_SPECIFIC
973
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100974config RELOCATABLE
975 bool
976 help
977 This builds the kernel as a Position Independent Executable (PIE),
978 which retains all relocation metadata required to relocate the
979 kernel binary at runtime to a different virtual address than the
980 address it was linked at.
981 Since AArch64 uses the RELA relocation format, this requires a
982 relocation pass at runtime even if the kernel is loaded at the
983 same address it was linked at.
984
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100985config RANDOMIZE_BASE
986 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700987 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100988 select RELOCATABLE
989 help
990 Randomizes the virtual address at which the kernel image is
991 loaded, as a security feature that deters exploit attempts
992 relying on knowledge of the location of kernel internals.
993
994 It is the bootloader's job to provide entropy, by passing a
995 random u64 value in /chosen/kaslr-seed at kernel entry.
996
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100997 When booting via the UEFI stub, it will invoke the firmware's
998 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
999 to the kernel proper. In addition, it will randomise the physical
1000 location of the kernel Image as well.
1001
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001002 If unsure, say N.
1003
1004config RANDOMIZE_MODULE_REGION_FULL
1005 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001006 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001007 default y
1008 help
1009 Randomizes the location of the module region without considering the
1010 location of the core kernel. This way, it is impossible for modules
1011 to leak information about the location of core kernel data structures
1012 but it does imply that function calls between modules and the core
1013 kernel will need to be resolved via veneers in the module PLT.
1014
1015 When this option is not set, the module region will be randomized over
1016 a limited range that contains the [_stext, _etext] interval of the
1017 core kernel, so branch relocations are always in range.
1018
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001019endmenu
1020
1021menu "Boot options"
1022
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001023config ARM64_ACPI_PARKING_PROTOCOL
1024 bool "Enable support for the ARM64 ACPI parking protocol"
1025 depends on ACPI
1026 help
1027 Enable support for the ARM64 ACPI parking protocol. If disabled
1028 the kernel will not allow booting through the ARM64 ACPI parking
1029 protocol even if the corresponding data is present in the ACPI
1030 MADT table.
1031
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001032config CMDLINE
1033 string "Default kernel command string"
1034 default ""
1035 help
1036 Provide a set of default command-line options at build time by
1037 entering them here. As a minimum, you should specify the the
1038 root device (e.g. root=/dev/nfs).
1039
1040config CMDLINE_FORCE
1041 bool "Always use the default kernel command string"
1042 help
1043 Always use the default kernel command string, even if the boot
1044 loader passes other arguments to the kernel.
1045 This is useful if you cannot or don't want to change the
1046 command-line options your boot loader passes to the kernel.
1047
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001048config EFI_STUB
1049 bool
1050
Mark Salterf84d0272014-04-15 21:59:30 -04001051config EFI
1052 bool "UEFI runtime support"
1053 depends on OF && !CPU_BIG_ENDIAN
1054 select LIBFDT
1055 select UCS2_STRING
1056 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001057 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001058 select EFI_STUB
1059 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001060 default y
1061 help
1062 This option provides support for runtime services provided
1063 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001064 clock, and platform reset). A UEFI stub is also provided to
1065 allow the kernel to be booted as an EFI application. This
1066 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001067
Yi Lid1ae8c02014-10-04 23:46:43 +08001068config DMI
1069 bool "Enable support for SMBIOS (DMI) tables"
1070 depends on EFI
1071 default y
1072 help
1073 This enables SMBIOS/DMI feature for systems.
1074
1075 This option is only useful on systems that have UEFI firmware.
1076 However, even with this option, the resultant kernel should
1077 continue to boot on existing non-UEFI platforms.
1078
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001079endmenu
1080
1081menu "Userspace binary formats"
1082
1083source "fs/Kconfig.binfmt"
1084
1085config COMPAT
1086 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001087 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001088 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001089 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001090 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001091 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001092 help
1093 This option enables support for a 32-bit EL0 running under a 64-bit
1094 kernel at EL1. AArch32-specific components such as system calls,
1095 the user helper functions, VFP support and the ptrace interface are
1096 handled appropriately by the kernel.
1097
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001098 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1099 that you will only be able to execute AArch32 binaries that were compiled
1100 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001101
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001102 If you want to execute 32-bit userspace applications, say Y.
1103
1104config SYSVIPC_COMPAT
1105 def_bool y
1106 depends on COMPAT && SYSVIPC
1107
1108endmenu
1109
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001110menu "Power management options"
1111
1112source "kernel/power/Kconfig"
1113
James Morse82869ac2016-04-27 17:47:12 +01001114config ARCH_HIBERNATION_POSSIBLE
1115 def_bool y
1116 depends on CPU_PM
1117
1118config ARCH_HIBERNATION_HEADER
1119 def_bool y
1120 depends on HIBERNATION
1121
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001122config ARCH_SUSPEND_POSSIBLE
1123 def_bool y
1124
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001125endmenu
1126
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001127menu "CPU Power Management"
1128
1129source "drivers/cpuidle/Kconfig"
1130
Rob Herring52e7e812014-02-24 11:27:57 +09001131source "drivers/cpufreq/Kconfig"
1132
1133endmenu
1134
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001135source "net/Kconfig"
1136
1137source "drivers/Kconfig"
1138
Mark Salterf84d0272014-04-15 21:59:30 -04001139source "drivers/firmware/Kconfig"
1140
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001141source "drivers/acpi/Kconfig"
1142
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001143source "fs/Kconfig"
1144
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001145source "arch/arm64/kvm/Kconfig"
1146
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001147source "arch/arm64/Kconfig.debug"
1148
1149source "security/Kconfig"
1150
1151source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001152if CRYPTO
1153source "arch/arm64/crypto/Kconfig"
1154endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001155
1156source "lib/Kconfig"