blob: e4e1b65501156e037c7225c742af0b8ef8735983 [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080014 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070015 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010016 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030017 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070021 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070023 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050024 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020025 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070026 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070027 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050028 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010029 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010030 select ARCH_HAS_SET_MEMORY
Mark Brown5fc57df2020-09-14 16:34:09 +010031 select ARCH_STACKWALK
Laura Abbottad21fc42017-02-06 16:31:57 -080032 select ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020034 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
35 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010036 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010037 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010038 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000039 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070040 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020041 select ARCH_INLINE_READ_LOCK if !PREEMPTION
42 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
43 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
44 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
45 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
46 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
47 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
48 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
49 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
50 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
51 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
52 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
53 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
54 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
55 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
56 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
57 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
58 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
59 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
60 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
61 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
62 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
63 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
64 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
65 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
66 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070067 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010068 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000069 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010070 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000071 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010072 select ARCH_USE_SYM_ANNOTATIONS
Mike Rapoport5d6ad662020-12-14 19:10:30 -080073 select ARCH_SUPPORTS_DEBUG_PAGEALLOC
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010074 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070075 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Sami Tolvanen112b6a82020-12-11 10:46:33 -080076 select ARCH_SUPPORTS_LTO_CLANG if CPU_LITTLE_ENDIAN
77 select ARCH_SUPPORTS_LTO_CLANG_THIN
Peter Zijlstra4badad32014-06-06 19:53:16 +020078 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010079 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070080 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070081 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010082 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070083 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000084 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070085 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Nathan Chancellor59612b22020-11-19 13:46:56 -070086 select ARCH_WANT_LD_ORPHAN_WARN
Yang Shif0b7f8a2016-02-05 15:50:18 -080087 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000088 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000089 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000090 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010091 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050092 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010093 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050094 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010095 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080096 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000097 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070098 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000099 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +0200100 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +0000101 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +0100102 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +0100103 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800104 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700105 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100106 select GENERIC_ARCH_TOPOLOGY
Will Deacon4b3dc962015-05-29 18:28:44 +0100107 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000108 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500109 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700110 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100111 select GENERIC_IDLE_POLL_SETUP
Marc Zyngierd3afc7f2020-04-25 15:03:47 +0100112 select GENERIC_IRQ_IPI
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700113 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 select GENERIC_IRQ_PROBE
115 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100116 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt6585bd82020-07-09 12:05:36 -0700117 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100118 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800119 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700120 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000122 select GENERIC_STRNCPY_FROM_USER
123 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100125 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700126 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100127 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100128 select HARDIRQS_SW_RESEND
Kalesh Singh45544ee2020-10-14 00:53:07 +0000129 select HAVE_MOVE_PMD
Kalesh Singhf5308c82020-12-14 19:07:35 -0800130 select HAVE_MOVE_PUD
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100131 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800132 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100133 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100134 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100135 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530136 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100137 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800138 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700139 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800140 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800141 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Andrey Konovalov94ab5b62020-12-22 12:02:20 -0800142 select HAVE_ARCH_KASAN_HW_TAGS if (HAVE_ARCH_KASAN && ARM64_MTE)
Marco Elver840b2392021-02-25 17:19:03 -0800143 select HAVE_ARCH_KFENCE
Vijaya Kumar K95292472014-01-28 11:20:22 +0000144 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800145 select HAVE_ARCH_MMAP_RND_BITS
146 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Mike Rapoport4f5b0c12020-12-14 19:09:59 -0800147 select HAVE_ARCH_PFN_VALID
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700148 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000149 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700150 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700151 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100152 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700153 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100154 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700155 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900156 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200157 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100158 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100159 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100160 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700161 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700162 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700163 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000164 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100165 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100166 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
167 if $(cc-option,-fpatchable-function-entry=2)
Sami Tolvanena31d7932020-12-11 10:46:32 -0800168 select FTRACE_MCOUNT_USE_PATCHABLE_FUNCTION_ENTRY \
169 if DYNAMIC_FTRACE_WITH_REGS
Will Deacon50afc332013-12-16 17:50:08 +0000170 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700171 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100172 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900173 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800174 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900175 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200176 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000178 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700179 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000180 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100182 select HAVE_PERF_REGS
183 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400184 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900185 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000186 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800187 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100188 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900189 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100190 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400191 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900192 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100193 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100194 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100195 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200196 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100197 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200198 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200199 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100200 select OF
201 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100202 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000203 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100204 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000205 select POWER_RESET
206 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200208 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700209 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000210 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211 help
212 ARM 64-bit (AArch64) Linux support.
213
214config 64BIT
215 def_bool y
216
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100217config MMU
218 def_bool y
219
Mark Rutland030c4d22016-05-31 15:57:59 +0100220config ARM64_PAGE_SHIFT
221 int
222 default 16 if ARM64_64K_PAGES
223 default 14 if ARM64_16K_PAGES
224 default 12
225
Gavin Shanc0d6de32020-09-10 19:59:35 +1000226config ARM64_CONT_PTE_SHIFT
Mark Rutland030c4d22016-05-31 15:57:59 +0100227 int
228 default 5 if ARM64_64K_PAGES
229 default 7 if ARM64_16K_PAGES
230 default 4
231
Gavin Shane6765942020-09-10 19:59:36 +1000232config ARM64_CONT_PMD_SHIFT
233 int
234 default 5 if ARM64_64K_PAGES
235 default 5 if ARM64_16K_PAGES
236 default 4
237
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800238config ARCH_MMAP_RND_BITS_MIN
239 default 14 if ARM64_64K_PAGES
240 default 16 if ARM64_16K_PAGES
241 default 18
242
243# max bits determined by the following formula:
244# VA_BITS - PAGE_SHIFT - 3
245config ARCH_MMAP_RND_BITS_MAX
246 default 19 if ARM64_VA_BITS=36
247 default 24 if ARM64_VA_BITS=39
248 default 27 if ARM64_VA_BITS=42
249 default 30 if ARM64_VA_BITS=47
250 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
251 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
252 default 33 if ARM64_VA_BITS=48
253 default 14 if ARM64_64K_PAGES
254 default 16 if ARM64_16K_PAGES
255 default 18
256
257config ARCH_MMAP_RND_COMPAT_BITS_MIN
258 default 7 if ARM64_64K_PAGES
259 default 9 if ARM64_16K_PAGES
260 default 11
261
262config ARCH_MMAP_RND_COMPAT_BITS_MAX
263 default 16
264
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700265config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100266 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100267
268config STACKTRACE_SUPPORT
269 def_bool y
270
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100271config ILLEGAL_POINTER_VALUE
272 hex
273 default 0xdead000000000000
274
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100275config LOCKDEP_SUPPORT
276 def_bool y
277
278config TRACE_IRQFLAGS_SUPPORT
279 def_bool y
280
Dave P Martin9fb74102015-07-24 16:37:48 +0100281config GENERIC_BUG
282 def_bool y
283 depends on BUG
284
285config GENERIC_BUG_RELATIVE_POINTERS
286 def_bool y
287 depends on GENERIC_BUG
288
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100289config GENERIC_HWEIGHT
290 def_bool y
291
292config GENERIC_CSUM
293 def_bool y
294
295config GENERIC_CALIBRATE_DELAY
296 def_bool y
297
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200298config ZONE_DMA
299 bool "Support DMA zone" if EXPERT
300 default y
301
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100302config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800303 bool "Support DMA32 zone" if EXPERT
304 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100305
Robin Murphy4ab21502018-12-11 18:48:48 +0000306config ARCH_ENABLE_MEMORY_HOTPLUG
307 def_bool y
308
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530309config ARCH_ENABLE_MEMORY_HOTREMOVE
310 def_bool y
311
Will Deacon4b3dc962015-05-29 18:28:44 +0100312config SMP
313 def_bool y
314
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100315config KERNEL_MODE_NEON
316 def_bool y
317
Rob Herring92cc15f2014-04-18 17:19:59 -0500318config FIX_EARLYCON_MEM
319 def_bool y
320
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700321config PGTABLE_LEVELS
322 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100323 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700324 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100325 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700326 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100327 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
328 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700329
Pratyush Anand9842cea2016-11-02 14:40:46 +0530330config ARCH_SUPPORTS_UPROBES
331 def_bool y
332
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200333config ARCH_PROC_KCORE_TEXT
334 def_bool y
335
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000336config BROKEN_GAS_INST
337 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
338
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100339config KASAN_SHADOW_OFFSET
340 hex
Andrey Konovalov0fea6e92020-12-22 12:02:06 -0800341 depends on KASAN_GENERIC || KASAN_SW_TAGS
Ard Biesheuvelf4693c22020-10-08 17:36:00 +0200342 default 0xdfff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
343 default 0xdfffc00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
344 default 0xdffffe0000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
345 default 0xdfffffc000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
346 default 0xdffffff800000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
347 default 0xefff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
348 default 0xefffc00000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
349 default 0xeffffe0000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
350 default 0xefffffc000000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
351 default 0xeffffff800000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100352 default 0xffffffffffffffff
353
Olof Johansson6a377492015-07-20 12:09:16 -0700354source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100355
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100356menu "Kernel Features"
357
Andre Przywarac0a01b82014-11-14 15:54:12 +0000358menu "ARM errata workarounds via the alternatives framework"
359
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000360config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100361 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000362
Andre Przywarac0a01b82014-11-14 15:54:12 +0000363config ARM64_ERRATUM_826319
364 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
365 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000366 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000367 help
368 This option adds an alternative code sequence to work around ARM
369 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
370 AXI master interface and an L2 cache.
371
372 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
373 and is unable to accept a certain write via this interface, it will
374 not progress on read data presented on the read data channel and the
375 system can deadlock.
376
377 The workaround promotes data cache clean instructions to
378 data cache clean-and-invalidate.
379 Please note that this does not necessarily enable the workaround,
380 as it depends on the alternative framework, which will only patch
381 the kernel if an affected CPU is detected.
382
383 If unsure, say Y.
384
385config ARM64_ERRATUM_827319
386 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
387 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000388 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000389 help
390 This option adds an alternative code sequence to work around ARM
391 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
392 master interface and an L2 cache.
393
394 Under certain conditions this erratum can cause a clean line eviction
395 to occur at the same time as another transaction to the same address
396 on the AMBA 5 CHI interface, which can cause data corruption if the
397 interconnect reorders the two transactions.
398
399 The workaround promotes data cache clean instructions to
400 data cache clean-and-invalidate.
401 Please note that this does not necessarily enable the workaround,
402 as it depends on the alternative framework, which will only patch
403 the kernel if an affected CPU is detected.
404
405 If unsure, say Y.
406
407config ARM64_ERRATUM_824069
408 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
409 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000410 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000411 help
412 This option adds an alternative code sequence to work around ARM
413 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
414 to a coherent interconnect.
415
416 If a Cortex-A53 processor is executing a store or prefetch for
417 write instruction at the same time as a processor in another
418 cluster is executing a cache maintenance operation to the same
419 address, then this erratum might cause a clean cache line to be
420 incorrectly marked as dirty.
421
422 The workaround promotes data cache clean instructions to
423 data cache clean-and-invalidate.
424 Please note that this option does not necessarily enable the
425 workaround, as it depends on the alternative framework, which will
426 only patch the kernel if an affected CPU is detected.
427
428 If unsure, say Y.
429
430config ARM64_ERRATUM_819472
431 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
432 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000433 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000434 help
435 This option adds an alternative code sequence to work around ARM
436 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
437 present when it is connected to a coherent interconnect.
438
439 If the processor is executing a load and store exclusive sequence at
440 the same time as a processor in another cluster is executing a cache
441 maintenance operation to the same address, then this erratum might
442 cause data corruption.
443
444 The workaround promotes data cache clean instructions to
445 data cache clean-and-invalidate.
446 Please note that this does not necessarily enable the workaround,
447 as it depends on the alternative framework, which will only patch
448 the kernel if an affected CPU is detected.
449
450 If unsure, say Y.
451
452config ARM64_ERRATUM_832075
453 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
454 default y
455 help
456 This option adds an alternative code sequence to work around ARM
457 erratum 832075 on Cortex-A57 parts up to r1p2.
458
459 Affected Cortex-A57 parts might deadlock when exclusive load/store
460 instructions to Write-Back memory are mixed with Device loads.
461
462 The workaround is to promote device loads to use Load-Acquire
463 semantics.
464 Please note that this does not necessarily enable the workaround,
465 as it depends on the alternative framework, which will only patch
466 the kernel if an affected CPU is detected.
467
468 If unsure, say Y.
469
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000470config ARM64_ERRATUM_834220
471 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
472 depends on KVM
473 default y
474 help
475 This option adds an alternative code sequence to work around ARM
476 erratum 834220 on Cortex-A57 parts up to r1p2.
477
478 Affected Cortex-A57 parts might report a Stage 2 translation
479 fault as the result of a Stage 1 fault for load crossing a
480 page boundary when there is a permission or device memory
481 alignment fault at Stage 1 and a translation fault at Stage 2.
482
483 The workaround is to verify that the Stage 1 translation
484 doesn't generate a fault before handling the Stage 2 fault.
485 Please note that this does not necessarily enable the workaround,
486 as it depends on the alternative framework, which will only patch
487 the kernel if an affected CPU is detected.
488
489 If unsure, say Y.
490
Will Deacon905e8c52015-03-23 19:07:02 +0000491config ARM64_ERRATUM_845719
492 bool "Cortex-A53: 845719: a load might read incorrect data"
493 depends on COMPAT
494 default y
495 help
496 This option adds an alternative code sequence to work around ARM
497 erratum 845719 on Cortex-A53 parts up to r0p4.
498
499 When running a compat (AArch32) userspace on an affected Cortex-A53
500 part, a load at EL0 from a virtual address that matches the bottom 32
501 bits of the virtual address used by a recent load at (AArch64) EL1
502 might return incorrect data.
503
504 The workaround is to write the contextidr_el1 register on exception
505 return to a 32-bit task.
506 Please note that this does not necessarily enable the workaround,
507 as it depends on the alternative framework, which will only patch
508 the kernel if an affected CPU is detected.
509
510 If unsure, say Y.
511
Will Deacondf057cc2015-03-17 12:15:02 +0000512config ARM64_ERRATUM_843419
513 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000514 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000515 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000516 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100517 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000518 enables PLT support to replace certain ADRP instructions, which can
519 cause subsequent memory accesses to use an incorrect address on
520 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000521
522 If unsure, say Y.
523
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100524config ARM64_ERRATUM_1024718
525 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
526 default y
527 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100528 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100529
Suzuki K Poulosec0b15c22021-02-03 23:00:57 +0000530 Affected Cortex-A55 cores (all revisions) could cause incorrect
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100531 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100532 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100533 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100534 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100535
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100536 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100537
Marc Zyngiera5325082019-05-23 11:24:50 +0100538config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100539 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100540 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100541 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100542 help
Will Deacon24cf2622019-05-01 15:45:36 +0100543 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100544 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100545
Marc Zyngiera5325082019-05-23 11:24:50 +0100546 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100547 cause register corruption when accessing the timer registers
548 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100549
550 If unsure, say Y.
551
Andrew Scull02ab1f52020-05-04 10:48:58 +0100552config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000553 bool
554
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000555config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100556 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000557 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100558 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000559 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100560 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000561
562 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
563 corrupted TLBs by speculating an AT instruction during a guest
564 context switch.
565
566 If unsure, say Y.
567
Andrew Scull02ab1f52020-05-04 10:48:58 +0100568config ARM64_ERRATUM_1319367
569 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000570 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100571 select ARM64_WORKAROUND_SPECULATIVE_AT
572 help
573 This option adds work arounds for ARM Cortex-A57 erratum 1319537
574 and A72 erratum 1319367
575
576 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
577 speculating an AT instruction during a guest context switch.
578
579 If unsure, say Y.
580
581config ARM64_ERRATUM_1530923
582 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
583 default y
584 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000585 help
586 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
587
588 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
589 corrupted TLBs by speculating an AT instruction during a guest
590 context switch.
591
592 If unsure, say Y.
593
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200594config ARM64_WORKAROUND_REPEAT_TLBI
595 bool
596
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000597config ARM64_ERRATUM_1286807
598 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
599 default y
600 select ARM64_WORKAROUND_REPEAT_TLBI
601 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100602 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000603
604 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
605 address for a cacheable mapping of a location is being
606 accessed by a core while another core is remapping the virtual
607 address to a new physical page using the recommended
608 break-before-make sequence, then under very rare circumstances
609 TLBI+DSB completes before a read using the translation being
610 invalidated has been observed by other observers. The
611 workaround repeats the TLBI+DSB operation.
612
Will Deacon969f5ea2019-04-29 13:03:57 +0100613config ARM64_ERRATUM_1463225
614 bool "Cortex-A76: Software Step might prevent interrupt recognition"
615 default y
616 help
617 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
618
619 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
620 of a system call instruction (SVC) can prevent recognition of
621 subsequent interrupts when software stepping is disabled in the
622 exception handler of the system call and either kernel debugging
623 is enabled or VHE is in use.
624
625 Work around the erratum by triggering a dummy step exception
626 when handling a system call from a task that is being stepped
627 in a VHE configuration of the kernel.
628
629 If unsure, say Y.
630
James Morse05460842019-10-17 18:42:58 +0100631config ARM64_ERRATUM_1542419
632 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
633 default y
634 help
635 This option adds a workaround for ARM Neoverse-N1 erratum
636 1542419.
637
638 Affected Neoverse-N1 cores could execute a stale instruction when
639 modified by another CPU. The workaround depends on a firmware
640 counterpart.
641
642 Workaround the issue by hiding the DIC feature from EL0. This
643 forces user-space to perform cache maintenance.
644
645 If unsure, say Y.
646
Rob Herring96d389ca2020-10-28 13:28:39 -0500647config ARM64_ERRATUM_1508412
648 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read"
649 default y
650 help
651 This option adds a workaround for Arm Cortex-A77 erratum 1508412.
652
653 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence
654 of a store-exclusive or read of PAR_EL1 and a load with device or
655 non-cacheable memory attributes. The workaround depends on a firmware
656 counterpart.
657
658 KVM guests must also have the workaround implemented or they can
659 deadlock the system.
660
661 Work around the issue by inserting DMB SY barriers around PAR_EL1
662 register reads and warning KVM users. The DMB barrier is sufficient
663 to prevent a speculative PAR_EL1 read.
664
665 If unsure, say Y.
666
Robert Richter94100972015-09-21 22:58:38 +0200667config CAVIUM_ERRATUM_22375
668 bool "Cavium erratum 22375, 24313"
669 default y
670 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100671 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200672
673 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100674 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200675
676 erratum 22375: only alloc 8MB table size
677 erratum 24313: ignore memory access type
678
679 The fixes are in ITS initialization and basically ignore memory access
680 type and table size provided by the TYPER and BASER registers.
681
682 If unsure, say Y.
683
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200684config CAVIUM_ERRATUM_23144
685 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
686 depends on NUMA
687 default y
688 help
689 ITS SYNC command hang for cross node io and collections/cpu mapping.
690
691 If unsure, say Y.
692
Robert Richter6d4e11c2015-09-21 22:58:35 +0200693config CAVIUM_ERRATUM_23154
694 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
695 default y
696 help
697 The gicv3 of ThunderX requires a modified version for
698 reading the IAR status to ensure data synchronization
699 (access to icc_iar1_el1 is not sync'ed before and after).
700
701 If unsure, say Y.
702
Andrew Pinski104a0c02016-02-24 17:44:57 -0800703config CAVIUM_ERRATUM_27456
704 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
705 default y
706 help
707 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
708 instructions may cause the icache to become corrupted if it
709 contains data for a non-current ASID. The fix is to
710 invalidate the icache when changing the mm context.
711
712 If unsure, say Y.
713
David Daney690a3412017-06-09 12:49:48 +0100714config CAVIUM_ERRATUM_30115
715 bool "Cavium erratum 30115: Guest may disable interrupts in host"
716 default y
717 help
718 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
719 1.2, and T83 Pass 1.0, KVM guest execution may disable
720 interrupts in host. Trapping both GICv3 group-0 and group-1
721 accesses sidesteps the issue.
722
723 If unsure, say Y.
724
Marc Zyngier603afdc2019-09-13 10:57:50 +0100725config CAVIUM_TX2_ERRATUM_219
726 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
727 default y
728 help
729 On Cavium ThunderX2, a load, store or prefetch instruction between a
730 TTBR update and the corresponding context synchronizing operation can
731 cause a spurious Data Abort to be delivered to any hardware thread in
732 the CPU core.
733
734 Work around the issue by avoiding the problematic code sequence and
735 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
736 trap handler performs the corresponding register access, skips the
737 instruction and ensures context synchronization by virtue of the
738 exception return.
739
740 If unsure, say Y.
741
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200742config FUJITSU_ERRATUM_010001
743 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
744 default y
745 help
746 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
747 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
748 accesses may cause undefined fault (Data abort, DFSC=0b111111).
749 This fault occurs under a specific hardware condition when a
750 load/store instruction performs an address translation using:
751 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
752 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
753 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
754 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
755
756 The workaround is to ensure these bits are clear in TCR_ELx.
757 The workaround only affects the Fujitsu-A64FX.
758
759 If unsure, say Y.
760
761config HISILICON_ERRATUM_161600802
762 bool "Hip07 161600802: Erroneous redistributor VLPI base"
763 default y
764 help
765 The HiSilicon Hip07 SoC uses the wrong redistributor base
766 when issued ITS commands such as VMOVP and VMAPP, and requires
767 a 128kB offset to be applied to the target address in this commands.
768
769 If unsure, say Y.
770
Christopher Covington38fd94b2017-02-08 15:08:37 -0500771config QCOM_FALKOR_ERRATUM_1003
772 bool "Falkor E1003: Incorrect translation due to ASID change"
773 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500774 help
775 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000776 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
777 in TTBR1_EL1, this situation only occurs in the entry trampoline and
778 then only for entries in the walk cache, since the leaf translation
779 is unchanged. Work around the erratum by invalidating the walk cache
780 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500781
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500782config QCOM_FALKOR_ERRATUM_1009
783 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
784 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000785 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500786 help
787 On Falkor v1, the CPU may prematurely complete a DSB following a
788 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
789 one more time to fix the issue.
790
791 If unsure, say Y.
792
Shanker Donthineni90922a22017-03-07 08:20:38 -0600793config QCOM_QDF2400_ERRATUM_0065
794 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
795 default y
796 help
797 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
798 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
799 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
800
801 If unsure, say Y.
802
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600803config QCOM_FALKOR_ERRATUM_E1041
804 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
805 default y
806 help
807 Falkor CPU may speculatively fetch instructions from an improper
808 memory location when MMU translation is changed from SCTLR_ELn[M]=1
809 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
810
811 If unsure, say Y.
812
Rich Wiley20109a82021-03-23 17:28:09 -0700813config NVIDIA_CARMEL_CNP_ERRATUM
814 bool "NVIDIA Carmel CNP: CNP on Carmel semantically different than ARM cores"
815 default y
816 help
817 If CNP is enabled on Carmel cores, non-sharable TLBIs on a core will not
818 invalidate shared TLB entries installed by a different core, as it would
819 on standard ARM cores.
820
821 If unsure, say Y.
822
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200823config SOCIONEXT_SYNQUACER_PREITS
824 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000825 default y
826 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200827 Socionext Synquacer SoCs implement a separate h/w block to generate
828 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000829
830 If unsure, say Y.
831
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100832endmenu
833
834
835choice
836 prompt "Page size"
837 default ARM64_4K_PAGES
838 help
839 Page size (translation granule) configuration.
840
841config ARM64_4K_PAGES
842 bool "4KB"
843 help
844 This feature enables 4KB pages support.
845
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100846config ARM64_16K_PAGES
847 bool "16KB"
848 help
849 The system will use 16KB pages support. AArch32 emulation
850 requires applications compiled with 16K (or a multiple of 16K)
851 aligned segments.
852
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100853config ARM64_64K_PAGES
854 bool "64KB"
855 help
856 This feature enables 64KB pages support (4KB by default)
857 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100858 look-up. AArch32 emulation requires applications compiled
859 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100860
861endchoice
862
863choice
864 prompt "Virtual address space size"
865 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100866 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100867 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
868 help
869 Allows choosing one of multiple possible virtual address
870 space sizes. The level of translation table is determined by
871 a combination of page size and virtual address space size.
872
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100873config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100874 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100875 depends on ARM64_16K_PAGES
876
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100877config ARM64_VA_BITS_39
878 bool "39-bit"
879 depends on ARM64_4K_PAGES
880
881config ARM64_VA_BITS_42
882 bool "42-bit"
883 depends on ARM64_64K_PAGES
884
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100885config ARM64_VA_BITS_47
886 bool "47-bit"
887 depends on ARM64_16K_PAGES
888
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100889config ARM64_VA_BITS_48
890 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100891
Steve Capperb6d00d42019-08-07 16:55:22 +0100892config ARM64_VA_BITS_52
893 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000894 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
895 help
896 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100897 requested via a hint to mmap(). The kernel will also use 52-bit
898 virtual addresses for its own mappings (provided HW support for
899 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000900
901 NOTE: Enabling 52-bit virtual addressing in conjunction with
902 ARMv8.3 Pointer Authentication will result in the PAC being
903 reduced from 7 bits to 3 bits, which may have a significant
904 impact on its susceptibility to brute-force attacks.
905
906 If unsure, select 48-bit virtual addressing instead.
907
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100908endchoice
909
Will Deacon68d23da2018-12-10 14:15:15 +0000910config ARM64_FORCE_52BIT
911 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100912 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000913 help
914 For systems with 52-bit userspace VAs enabled, the kernel will attempt
915 to maintain compatibility with older software by providing 48-bit VAs
916 unless a hint is supplied to mmap.
917
918 This configuration option disables the 48-bit compatibility logic, and
919 forces all userspace addresses to be 52-bit on HW that supports it. One
920 should only enable this configuration option for stress testing userspace
921 memory management code. If unsure say N here.
922
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100923config ARM64_VA_BITS
924 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100925 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100926 default 39 if ARM64_VA_BITS_39
927 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100928 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100929 default 48 if ARM64_VA_BITS_48
930 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100931
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000932choice
933 prompt "Physical address space size"
934 default ARM64_PA_BITS_48
935 help
936 Choose the maximum physical address range that the kernel will
937 support.
938
939config ARM64_PA_BITS_48
940 bool "48-bit"
941
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000942config ARM64_PA_BITS_52
943 bool "52-bit (ARMv8.2)"
944 depends on ARM64_64K_PAGES
945 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
946 help
947 Enable support for a 52-bit physical address space, introduced as
948 part of the ARMv8.2-LPA extension.
949
950 With this enabled, the kernel will also continue to work on CPUs that
951 do not support ARMv8.2-LPA, but with some added memory overhead (and
952 minor performance overhead).
953
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000954endchoice
955
956config ARM64_PA_BITS
957 int
958 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000959 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000960
Anders Roxelld8e85e12019-11-13 10:26:52 +0100961choice
962 prompt "Endianness"
963 default CPU_LITTLE_ENDIAN
964 help
965 Select the endianness of data accesses performed by the CPU. Userspace
966 applications will need to be compiled and linked for the endianness
967 that is selected here.
968
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100969config CPU_BIG_ENDIAN
Nathan Chancellore9c6dee2021-02-08 17:57:20 -0700970 bool "Build big-endian kernel"
971 depends on !LD_IS_LLD || LLD_VERSION >= 130000
972 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100973 Say Y if you plan on running a kernel with a big-endian userspace.
974
975config CPU_LITTLE_ENDIAN
976 bool "Build little-endian kernel"
977 help
978 Say Y if you plan on running a kernel with a little-endian userspace.
979 This is usually the case for distributions targeting arm64.
980
981endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100982
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100983config SCHED_MC
984 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100985 help
986 Multi-core scheduler support improves the CPU scheduler's decision
987 making when dealing with multi-core CPU chips at a cost of slightly
988 increased overhead in some places. If unsure say N here.
989
990config SCHED_SMT
991 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100992 help
993 Improves the CPU scheduler's decision making when dealing with
994 MultiThreading at a cost of slightly increased overhead in some
995 places. If unsure say N here.
996
997config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000998 int "Maximum number of CPUs (2-4096)"
999 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +00001000 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001001
1002config HOTPLUG_CPU
1003 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +08001004 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001005 help
1006 Say Y here to experiment with turning CPUs off and on. CPUs
1007 can be controlled through /sys/devices/system/cpu.
1008
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001009# Common NUMA Features
1010config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001011 bool "NUMA Memory Allocation and Scheduler Support"
Atish Patraae3c1072020-11-18 16:38:26 -08001012 select GENERIC_ARCH_NUMA
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +08001013 select ACPI_NUMA if ACPI
1014 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001015 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001016 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001017
1018 The kernel will try to allocate memory used by a CPU on the
1019 local memory of the CPU and add some more
1020 NUMA awareness to the kernel.
1021
1022config NODES_SHIFT
1023 int "Maximum NUMA Nodes (as a power of 2)"
1024 range 1 10
Vanshidhar Konda2a13c132020-10-30 10:30:50 -07001025 default "4"
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001026 depends on NEED_MULTIPLE_NODES
1027 help
1028 Specify the maximum number of NUMA Nodes available on the target
1029 system. Increases memory reserved to accommodate various tables.
1030
1031config USE_PERCPU_NUMA_NODE_ID
1032 def_bool y
1033 depends on NUMA
1034
Zhen Lei7af3a0a2016-09-01 14:55:00 +08001035config HAVE_SETUP_PER_CPU_AREA
1036 def_bool y
1037 depends on NUMA
1038
1039config NEED_PER_CPU_EMBED_FIRST_CHUNK
1040 def_bool y
1041 depends on NUMA
1042
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001043config HOLES_IN_ZONE
1044 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001045
Masahiro Yamada8636a1f2018-12-11 20:01:04 +09001046source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001047
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001048config ARCH_SPARSEMEM_ENABLE
1049 def_bool y
1050 select SPARSEMEM_VMEMMAP_ENABLE
1051
1052config ARCH_SPARSEMEM_DEFAULT
1053 def_bool ARCH_SPARSEMEM_ENABLE
1054
1055config ARCH_SELECT_MEMORY_MODEL
1056 def_bool ARCH_SPARSEMEM_ENABLE
1057
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001058config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001059 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001060
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001061config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001062 def_bool y
1063 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001064
Steve Capper084bd292013-04-10 13:48:00 +01001065config SYS_SUPPORTS_HUGETLBFS
1066 def_bool y
1067
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001068config ARCH_HAS_CACHE_LINE_SIZE
1069 def_bool y
1070
Yu Zhao54c8d912019-03-11 18:57:49 -06001071config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1072 def_bool y if PGTABLE_LEVELS > 2
1073
Sami Tolvanen52875692020-04-27 09:00:16 -07001074# Supported by clang >= 7.0
1075config CC_HAVE_SHADOW_CALL_STACK
1076 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1077
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001078config PARAVIRT
1079 bool "Enable paravirtualization code"
1080 help
1081 This changes the kernel so it can modify itself when it is run
1082 under a hypervisor, potentially improving performance significantly
1083 over full virtualization.
1084
1085config PARAVIRT_TIME_ACCOUNTING
1086 bool "Paravirtual steal time accounting"
1087 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001088 help
1089 Select this option to enable fine granularity task steal time
1090 accounting. Time spent executing other tasks in parallel with
1091 the current vCPU is discounted from the vCPU power. To account for
1092 that, there can be a small performance impact.
1093
1094 If in doubt, say N here.
1095
Geoff Levandd28f6df2016-06-23 17:54:48 +00001096config KEXEC
1097 depends on PM_SLEEP_SMP
1098 select KEXEC_CORE
1099 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001100 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001101 kexec is a system call that implements the ability to shutdown your
1102 current kernel, and to start another kernel. It is like a reboot
1103 but it is independent of the system firmware. And like a reboot
1104 you can start any kernel with it, not just Linux.
1105
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001106config KEXEC_FILE
1107 bool "kexec file based system call"
1108 select KEXEC_CORE
1109 help
1110 This is new version of kexec system call. This system call is
1111 file based and takes file descriptors as system call argument
1112 for kernel and initramfs as opposed to list of segments as
1113 accepted by previous system call.
1114
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001115config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001116 bool "Verify kernel signature during kexec_file_load() syscall"
1117 depends on KEXEC_FILE
1118 help
1119 Select this option to verify a signature with loaded kernel
1120 image. If configured, any attempt of loading a image without
1121 valid signature will fail.
1122
1123 In addition to that option, you need to enable signature
1124 verification for the corresponding kernel image type being
1125 loaded in order for this to work.
1126
1127config KEXEC_IMAGE_VERIFY_SIG
1128 bool "Enable Image signature verification support"
1129 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001130 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001131 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1132 help
1133 Enable Image signature verification support.
1134
1135comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001136 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001137 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1138
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001139config CRASH_DUMP
1140 bool "Build kdump crash kernel"
1141 help
1142 Generate crash dump after being started by kexec. This should
1143 be normally only set in special crash dump kernels which are
1144 loaded in the main kernel with kexec-tools into a specially
1145 reserved region and then later executed after a crash by
1146 kdump/kexec.
1147
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001148 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001149
Pavel Tatashin072e3d92021-01-25 14:19:08 -05001150config TRANS_TABLE
1151 def_bool y
1152 depends on HIBERNATION
1153
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001154config XEN_DOM0
1155 def_bool y
1156 depends on XEN
1157
1158config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001159 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001160 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001161 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001162 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001163 help
1164 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1165
Steve Capperd03bb142013-04-25 15:19:21 +01001166config FORCE_MAX_ZONEORDER
1167 int
Anshuman Khandual79cc2ed2021-03-01 16:55:14 +05301168 default "14" if ARM64_64K_PAGES
1169 default "12" if ARM64_16K_PAGES
Steve Capperd03bb142013-04-25 15:19:21 +01001170 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001171 help
1172 The kernel memory allocator divides physically contiguous memory
1173 blocks into "zones", where each zone is a power of two number of
1174 pages. This option selects the largest power of two that the kernel
1175 keeps in the memory allocator. If you need to allocate very large
1176 blocks of physically contiguous memory, then you may need to
1177 increase this value.
1178
1179 This config option is actually maximum order plus one. For example,
1180 a value of 11 means that the largest free memory block is 2^10 pages.
1181
1182 We make sure that we can allocate upto a HugePage size for each configuration.
1183 Hence we have :
1184 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1185
1186 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1187 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001188
Will Deacon084eb772017-11-14 14:41:01 +00001189config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001190 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001191 default y
1192 help
Will Deacon06170522017-11-14 16:19:39 +00001193 Speculation attacks against some high-performance processors can
1194 be used to bypass MMU permission checks and leak kernel data to
1195 userspace. This can be defended against by unmapping the kernel
1196 when running in userspace, mapping it back in on exception entry
1197 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001198
1199 If unsure, say Y.
1200
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001201config RODATA_FULL_DEFAULT_ENABLED
1202 bool "Apply r/o permissions of VM areas also to their linear aliases"
1203 default y
1204 help
1205 Apply read-only attributes of VM areas to the linear alias of
1206 the backing pages as well. This prevents code or read-only data
1207 from being modified (inadvertently or intentionally) via another
1208 mapping of the same memory page. This additional enhancement can
1209 be turned off at runtime by passing rodata=[off|on] (and turned on
1210 with rodata=full if this option is set to 'n')
1211
1212 This requires the linear region to be mapped down to pages,
1213 which may adversely affect performance in some cases.
1214
Will Deacondd523792019-04-23 14:37:24 +01001215config ARM64_SW_TTBR0_PAN
1216 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1217 help
1218 Enabling this option prevents the kernel from accessing
1219 user-space memory directly by pointing TTBR0_EL1 to a reserved
1220 zeroed area and reserved ASID. The user access routines
1221 restore the valid TTBR0_EL1 temporarily.
1222
Catalin Marinas63f0c602019-07-23 19:58:39 +02001223config ARM64_TAGGED_ADDR_ABI
1224 bool "Enable the tagged user addresses syscall ABI"
1225 default y
1226 help
1227 When this option is enabled, user applications can opt in to a
1228 relaxed ABI via prctl() allowing tagged addresses to be passed
1229 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001230 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001231
Will Deacondd523792019-04-23 14:37:24 +01001232menuconfig COMPAT
1233 bool "Kernel support for 32-bit EL0"
1234 depends on ARM64_4K_PAGES || EXPERT
Will Deacondd523792019-04-23 14:37:24 +01001235 select HAVE_UID16
1236 select OLD_SIGSUSPEND3
1237 select COMPAT_OLD_SIGACTION
1238 help
1239 This option enables support for a 32-bit EL0 running under a 64-bit
1240 kernel at EL1. AArch32-specific components such as system calls,
1241 the user helper functions, VFP support and the ptrace interface are
1242 handled appropriately by the kernel.
1243
1244 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1245 that you will only be able to execute AArch32 binaries that were compiled
1246 with page size aligned segments.
1247
1248 If you want to execute 32-bit userspace applications, say Y.
1249
1250if COMPAT
1251
1252config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001253 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001254 default y
1255 help
1256 Warning: disabling this option may break 32-bit user programs.
1257
1258 Provide kuser helpers to compat tasks. The kernel provides
1259 helper code to userspace in read only form at a fixed location
1260 to allow userspace to be independent of the CPU type fitted to
1261 the system. This permits binaries to be run on ARMv4 through
1262 to ARMv8 without modification.
1263
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001264 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001265
1266 However, the fixed address nature of these helpers can be used
1267 by ROP (return orientated programming) authors when creating
1268 exploits.
1269
1270 If all of the binaries and libraries which run on your platform
1271 are built specifically for your platform, and make no use of
1272 these helpers, then you can turn this option off to hinder
1273 such exploits. However, in that case, if a binary or library
1274 relying on those helpers is run, it will not function correctly.
1275
1276 Say N here only if you are absolutely certain that you do not
1277 need these helpers; otherwise, the safe option is to say Y.
1278
Will Deacon7c4791c2019-10-07 13:03:12 +01001279config COMPAT_VDSO
1280 bool "Enable vDSO for 32-bit applications"
1281 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1282 select GENERIC_COMPAT_VDSO
1283 default y
1284 help
1285 Place in the process address space of 32-bit applications an
1286 ELF shared object providing fast implementations of gettimeofday
1287 and clock_gettime.
1288
1289 You must have a 32-bit build of glibc 2.22 or later for programs
1290 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001291
Nick Desaulniers625412c2020-06-08 13:57:08 -07001292config THUMB2_COMPAT_VDSO
1293 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1294 depends on COMPAT_VDSO
1295 default y
1296 help
1297 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1298 otherwise with '-marm'.
1299
Will Deacon1b907f42014-11-20 16:51:10 +00001300menuconfig ARMV8_DEPRECATED
1301 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001302 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001303 help
1304 Legacy software support may require certain instructions
1305 that have been deprecated or obsoleted in the architecture.
1306
1307 Enable this config to enable selective emulation of these
1308 features.
1309
1310 If unsure, say Y
1311
1312if ARMV8_DEPRECATED
1313
1314config SWP_EMULATION
1315 bool "Emulate SWP/SWPB instructions"
1316 help
1317 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1318 they are always undefined. Say Y here to enable software
1319 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001320 This feature can be controlled at runtime with the abi.swp
1321 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001322
1323 In some older versions of glibc [<=2.8] SWP is used during futex
1324 trylock() operations with the assumption that the code will not
1325 be preempted. This invalid assumption may be more likely to fail
1326 with SWP emulation enabled, leading to deadlock of the user
1327 application.
1328
1329 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1330 on an external transaction monitoring block called a global
1331 monitor to maintain update atomicity. If your system does not
1332 implement a global monitor, this option can cause programs that
1333 perform SWP operations to uncached memory to deadlock.
1334
1335 If unsure, say Y
1336
1337config CP15_BARRIER_EMULATION
1338 bool "Emulate CP15 Barrier instructions"
1339 help
1340 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1341 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1342 strongly recommended to use the ISB, DSB, and DMB
1343 instructions instead.
1344
1345 Say Y here to enable software emulation of these
1346 instructions for AArch32 userspace code. When this option is
1347 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001348 identify software that needs updating. This feature can be
1349 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001350
1351 If unsure, say Y
1352
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001353config SETEND_EMULATION
1354 bool "Emulate SETEND instruction"
1355 help
1356 The SETEND instruction alters the data-endianness of the
1357 AArch32 EL0, and is deprecated in ARMv8.
1358
1359 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001360 for AArch32 userspace code. This feature can be controlled
1361 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001362
1363 Note: All the cpus on the system must have mixed endian support at EL0
1364 for this feature to be enabled. If a new CPU - which doesn't support mixed
1365 endian - is hotplugged in after this feature has been enabled, there could
1366 be unexpected results in the applications.
1367
1368 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001369endif
1370
Will Deacondd523792019-04-23 14:37:24 +01001371endif
Catalin Marinasba428222016-07-01 18:25:31 +01001372
Will Deacon0e4a0702015-07-27 15:54:13 +01001373menu "ARMv8.1 architectural features"
1374
1375config ARM64_HW_AFDBM
1376 bool "Support for hardware updates of the Access and Dirty page flags"
1377 default y
1378 help
1379 The ARMv8.1 architecture extensions introduce support for
1380 hardware updates of the access and dirty information in page
1381 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1382 capable processors, accesses to pages with PTE_AF cleared will
1383 set this bit instead of raising an access flag fault.
1384 Similarly, writes to read-only pages with the DBM bit set will
1385 clear the read-only bit (AP[2]) instead of raising a
1386 permission fault.
1387
1388 Kernels built with this configuration option enabled continue
1389 to work on pre-ARMv8.1 hardware and the performance impact is
1390 minimal. If unsure, say Y.
1391
1392config ARM64_PAN
1393 bool "Enable support for Privileged Access Never (PAN)"
1394 default y
1395 help
1396 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1397 prevents the kernel or hypervisor from accessing user-space (EL0)
1398 memory directly.
1399
1400 Choosing this option will cause any unprotected (not using
1401 copy_to_user et al) memory access to fail with a permission fault.
1402
1403 The feature is detected at runtime, and will remain as a 'nop'
1404 instruction if the cpu does not implement the feature.
1405
Will Deacon364a5a82020-06-30 14:02:22 +01001406config AS_HAS_LDAPR
1407 def_bool $(as-instr,.arch_extension rcpc)
1408
Will Deacon0e4a0702015-07-27 15:54:13 +01001409config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001410 bool
1411 default ARM64_USE_LSE_ATOMICS
1412 depends on $(as-instr,.arch_extension lse)
1413
1414config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001415 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001416 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001417 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001418 help
1419 As part of the Large System Extensions, ARMv8.1 introduces new
1420 atomic instructions that are designed specifically to scale in
1421 very large systems.
1422
1423 Say Y here to make use of these instructions for the in-kernel
1424 atomic routines. This incurs a small overhead on CPUs that do
1425 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001426 built with binutils >= 2.25 in order for the new instructions
1427 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001428
Marc Zyngier1f364c82014-02-19 09:33:14 +00001429config ARM64_VHE
1430 bool "Enable support for Virtualization Host Extensions (VHE)"
1431 default y
1432 help
1433 Virtualization Host Extensions (VHE) allow the kernel to run
1434 directly at EL2 (instead of EL1) on processors that support
1435 it. This leads to better performance for KVM, as they reduce
1436 the cost of the world switch.
1437
1438 Selecting this option allows the VHE feature to be detected
1439 at runtime, and does not affect processors that do not
1440 implement this feature.
1441
Will Deacon0e4a0702015-07-27 15:54:13 +01001442endmenu
1443
Will Deaconf9933182016-02-26 16:30:14 +00001444menu "ARMv8.2 architectural features"
1445
Robin Murphyd50e0712017-07-25 11:55:42 +01001446config ARM64_PMEM
1447 bool "Enable support for persistent memory"
1448 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001449 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001450 help
1451 Say Y to enable support for the persistent memory API based on the
1452 ARMv8.2 DCPoP feature.
1453
1454 The feature is detected at runtime, and the kernel will use DC CVAC
1455 operations if DC CVAP is not supported (following the behaviour of
1456 DC CVAP itself if the system does not define a point of persistence).
1457
Xie XiuQi64c02722018-01-15 19:38:56 +00001458config ARM64_RAS_EXTN
1459 bool "Enable support for RAS CPU Extensions"
1460 default y
1461 help
1462 CPUs that support the Reliability, Availability and Serviceability
1463 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1464 errors, classify them and report them to software.
1465
1466 On CPUs with these extensions system software can use additional
1467 barriers to determine if faults are pending and read the
1468 classification from a new set of registers.
1469
1470 Selecting this feature will allow the kernel to use these barriers
1471 and access the new registers if the system supports the extension.
1472 Platform RAS features may additionally depend on firmware support.
1473
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001474config ARM64_CNP
1475 bool "Enable support for Common Not Private (CNP) translations"
1476 default y
1477 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1478 help
1479 Common Not Private (CNP) allows translation table entries to
1480 be shared between different PEs in the same inner shareable
1481 domain, so the hardware can use this fact to optimise the
1482 caching of such entries in the TLB.
1483
1484 Selecting this option allows the CNP feature to be detected
1485 at runtime, and does not affect PEs that do not implement
1486 this feature.
1487
Will Deaconf9933182016-02-26 16:30:14 +00001488endmenu
1489
Mark Rutland04ca3202018-12-07 18:39:30 +00001490menu "ARMv8.3 architectural features"
1491
1492config ARM64_PTR_AUTH
1493 bool "Enable support for pointer authentication"
1494 default y
Kristina Martsenko74afda42020-03-13 14:35:03 +05301495 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Mark Brown4dc9b282020-06-19 13:35:50 +01001496 # Modern compilers insert a .note.gnu.property section note for PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301497 # which is only understood by binutils starting with version 2.33.1.
Masahiro Yamada052c8052020-12-13 01:54:30 +09001498 depends on LD_IS_LLD || LD_VERSION >= 23301 || (CC_IS_GCC && GCC_VERSION < 90100)
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301499 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301500 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001501 help
1502 Pointer authentication (part of the ARMv8.3 Extensions) provides
1503 instructions for signing and authenticating pointers against secret
1504 keys, which can be used to mitigate Return Oriented Programming (ROP)
1505 and other attacks.
1506
1507 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001508 Choosing this option will cause the kernel to initialise secret keys
1509 for each process at exec() time, with these keys being
1510 context-switched along with the process.
1511
Kristina Martsenko74afda42020-03-13 14:35:03 +05301512 If the compiler supports the -mbranch-protection or
1513 -msign-return-address flag (e.g. GCC 7 or later), then this option
1514 will also cause the kernel itself to be compiled with return address
1515 protection. In this case, and if the target hardware is known to
1516 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1517 disabled with minimal loss of protection.
1518
Mark Rutland04ca3202018-12-07 18:39:30 +00001519 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301520 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001521 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001522
Kristina Martsenko69829342020-03-13 14:34:55 +05301523 If the feature is present on the boot CPU but not on a late CPU, then
1524 the late CPU will be parked. Also, if the boot CPU does not have
1525 address auth and the late CPU has then the late CPU will still boot
1526 but with the feature disabled. On such a system, this option should
1527 not be selected.
1528
Kristina Martsenko74afda42020-03-13 14:35:03 +05301529 This feature works with FUNCTION_GRAPH_TRACER option only if
1530 DYNAMIC_FTRACE_WITH_REGS is enabled.
1531
1532config CC_HAS_BRANCH_PROT_PAC_RET
1533 # GCC 9 or later, clang 8 or later
1534 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1535
1536config CC_HAS_SIGN_RETURN_ADDRESS
1537 # GCC 7, 8
1538 def_bool $(cc-option,-msign-return-address=all)
1539
1540config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001541 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301542
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001543config AS_HAS_CFI_NEGATE_RA_STATE
1544 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1545
Mark Rutland04ca3202018-12-07 18:39:30 +00001546endmenu
1547
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001548menu "ARMv8.4 architectural features"
1549
1550config ARM64_AMU_EXTN
1551 bool "Enable support for the Activity Monitors Unit CPU extension"
1552 default y
1553 help
1554 The activity monitors extension is an optional extension introduced
1555 by the ARMv8.4 CPU architecture. This enables support for version 1
1556 of the activity monitors architecture, AMUv1.
1557
1558 To enable the use of this extension on CPUs that implement it, say Y.
1559
1560 Note that for architectural reasons, firmware _must_ implement AMU
1561 support when running on CPUs that present the activity monitors
1562 extension. The required support is present in:
1563 * Version 1.5 and later of the ARM Trusted Firmware
1564
1565 For kernels that have this configuration enabled but boot with broken
1566 firmware, you may need to say N here until the firmware is fixed.
1567 Otherwise you may experience firmware panics or lockups when
1568 accessing the counter registers. Even if you are not observing these
1569 symptoms, the values returned by the register reads might not
1570 correctly reflect reality. Most commonly, the value read will be 0,
1571 indicating that the counter is not enabled.
1572
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001573config AS_HAS_ARMV8_4
1574 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1575
1576config ARM64_TLB_RANGE
1577 bool "Enable support for tlbi range feature"
1578 default y
1579 depends on AS_HAS_ARMV8_4
1580 help
1581 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1582 range of input addresses.
1583
1584 The feature introduces new assembly instructions, and they were
1585 support when binutils >= 2.30.
1586
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001587endmenu
1588
Mark Brown3e6c69a2019-12-09 18:12:14 +00001589menu "ARMv8.5 architectural features"
1590
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001591config AS_HAS_ARMV8_5
1592 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a)
1593
Dave Martin383499f2020-03-16 16:50:55 +00001594config ARM64_BTI
1595 bool "Branch Target Identification support"
1596 default y
1597 help
1598 Branch Target Identification (part of the ARMv8.5 Extensions)
1599 provides a mechanism to limit the set of locations to which computed
1600 branch instructions such as BR or BLR can jump.
1601
1602 To make use of BTI on CPUs that support it, say Y.
1603
1604 BTI is intended to provide complementary protection to other control
1605 flow integrity protection mechanisms, such as the Pointer
1606 authentication mechanism provided as part of the ARMv8.3 Extensions.
1607 For this reason, it does not make sense to enable this option without
1608 also enabling support for pointer authentication. Thus, when
1609 enabling this option you should also select ARM64_PTR_AUTH=y.
1610
1611 Userspace binaries must also be specifically compiled to make use of
1612 this mechanism. If you say N here or the hardware does not support
1613 BTI, such binaries can still run, but you get no additional
1614 enforcement of branch destinations.
1615
Mark Brown97fed772020-05-06 20:51:34 +01001616config ARM64_BTI_KERNEL
1617 bool "Use Branch Target Identification for kernel"
1618 default y
1619 depends on ARM64_BTI
1620 depends on ARM64_PTR_AUTH
1621 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001622 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1623 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Mark Brown97fed772020-05-06 20:51:34 +01001624 depends on !(CC_IS_CLANG && GCOV_KERNEL)
1625 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1626 help
1627 Build the kernel with Branch Target Identification annotations
1628 and enable enforcement of this for kernel code. When this option
1629 is enabled and the system supports BTI all kernel code including
1630 modular code must have BTI enabled.
1631
1632config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1633 # GCC 9 or later, clang 8 or later
1634 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1635
Mark Brown3e6c69a2019-12-09 18:12:14 +00001636config ARM64_E0PD
1637 bool "Enable support for E0PD"
1638 default y
1639 help
Will Deacone717d932020-01-22 11:23:54 +00001640 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1641 that EL0 accesses made via TTBR1 always fault in constant time,
1642 providing similar benefits to KASLR as those provided by KPTI, but
1643 with lower overhead and without disrupting legitimate access to
1644 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001645
Will Deacone717d932020-01-22 11:23:54 +00001646 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001647
Richard Henderson1a50ec02020-01-21 12:58:52 +00001648config ARCH_RANDOM
1649 bool "Enable support for random number generation"
1650 default y
1651 help
1652 Random number generation (part of the ARMv8.5 Extensions)
1653 provides a high bandwidth, cryptographically secure
1654 hardware random number generator.
1655
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001656config ARM64_AS_HAS_MTE
1657 # Initial support for MTE went in binutils 2.32.0, checked with
1658 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1659 # as a late addition to the final architecture spec (LDGM/STGM)
1660 # is only supported in the newer 2.32.x and 2.33 binutils
1661 # versions, hence the extra "stgm" instruction check below.
1662 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1663
1664config ARM64_MTE
1665 bool "Memory Tagging Extension support"
1666 default y
1667 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
Vincenzo Frascinof469c032020-12-22 12:01:24 -08001668 depends on AS_HAS_ARMV8_5
Vincenzo Frascino98c970d2020-12-22 12:01:35 -08001669 # Required for tag checking in the uaccess routines
1670 depends on ARM64_PAN
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001671 select ARCH_USES_HIGH_VMA_FLAGS
1672 help
1673 Memory Tagging (part of the ARMv8.5 Extensions) provides
1674 architectural support for run-time, always-on detection of
1675 various classes of memory error to aid with software debugging
1676 to eliminate vulnerabilities arising from memory-unsafe
1677 languages.
1678
1679 This option enables the support for the Memory Tagging
1680 Extension at EL0 (i.e. for userspace).
1681
1682 Selecting this option allows the feature to be detected at
1683 runtime. Any secondary CPU not implementing this feature will
1684 not be allowed a late bring-up.
1685
1686 Userspace binaries that want to use this feature must
1687 explicitly opt in. The mechanism for the userspace is
1688 described in:
1689
1690 Documentation/arm64/memory-tagging-extension.rst.
1691
Mark Brown3e6c69a2019-12-09 18:12:14 +00001692endmenu
1693
Dave Martinddd25ad2017-10-31 15:51:02 +00001694config ARM64_SVE
1695 bool "ARM Scalable Vector Extension support"
1696 default y
Dave Martin85acda32018-04-20 16:20:43 +01001697 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001698 help
1699 The Scalable Vector Extension (SVE) is an extension to the AArch64
1700 execution state which complements and extends the SIMD functionality
1701 of the base architecture to support much larger vectors and to enable
1702 additional vectorisation opportunities.
1703
1704 To enable use of this extension on CPUs that implement it, say Y.
1705
Dave Martin06a916f2019-04-18 18:41:38 +01001706 On CPUs that support the SVE2 extensions, this option will enable
1707 those too.
1708
Dave Martin50436942018-03-23 18:08:31 +00001709 Note that for architectural reasons, firmware _must_ implement SVE
1710 support when running on SVE capable hardware. The required support
1711 is present in:
1712
1713 * version 1.5 and later of the ARM Trusted Firmware
1714 * the AArch64 boot wrapper since commit 5e1261e08abf
1715 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1716
1717 For other firmware implementations, consult the firmware documentation
1718 or vendor.
1719
1720 If you need the kernel to boot on SVE-capable hardware with broken
1721 firmware, you may need to say N here until you get your firmware
1722 fixed. Otherwise, you may experience firmware panics or lockups when
1723 booting the kernel. If unsure and you are not observing these
1724 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001725
Dave Martin85acda32018-04-20 16:20:43 +01001726 CPUs that support SVE are architecturally required to support the
1727 Virtualization Host Extensions (VHE), so the kernel makes no
1728 provision for supporting SVE alongside KVM without VHE enabled.
1729 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1730 KVM in the same kernel image.
1731
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001732config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001733 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001734 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001735 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001736 help
1737 Allocate PLTs when loading modules so that jumps and calls whose
1738 targets are too far away for their relative offsets to be encoded
1739 in the instructions themselves can be bounced via veneers in the
1740 module's PLT. This allows modules to be allocated in the generic
1741 vmalloc area after the dedicated module memory area has been
1742 exhausted.
1743
1744 When running with address space randomization (KASLR), the module
1745 region itself may be too far away for ordinary relative jumps and
1746 calls, and so in that case, module PLTs are required and cannot be
1747 disabled.
1748
1749 Specific errata workaround(s) might also force module PLTs to be
1750 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001751
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001752config ARM64_PSEUDO_NMI
1753 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001754 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001755 help
1756 Adds support for mimicking Non-Maskable Interrupts through the use of
1757 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001758 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001759
1760 This high priority configuration for interrupts needs to be
1761 explicitly enabled by setting the kernel parameter
1762 "irqchip.gicv3_pseudo_nmi" to 1.
1763
1764 If unsure, say N
1765
Julien Thierry48ce8f82019-06-11 10:38:11 +01001766if ARM64_PSEUDO_NMI
1767config ARM64_DEBUG_PRIORITY_MASKING
1768 bool "Debug interrupt priority masking"
1769 help
1770 This adds runtime checks to functions enabling/disabling
1771 interrupts when using priority masking. The additional checks verify
1772 the validity of ICC_PMR_EL1 when calling concerned functions.
1773
1774 If unsure, say N
1775endif
1776
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001777config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001778 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001779 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001780 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001781 help
1782 This builds the kernel as a Position Independent Executable (PIE),
1783 which retains all relocation metadata required to relocate the
1784 kernel binary at runtime to a different virtual address than the
1785 address it was linked at.
1786 Since AArch64 uses the RELA relocation format, this requires a
1787 relocation pass at runtime even if the kernel is loaded at the
1788 same address it was linked at.
1789
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001790config RANDOMIZE_BASE
1791 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001792 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001793 select RELOCATABLE
1794 help
1795 Randomizes the virtual address at which the kernel image is
1796 loaded, as a security feature that deters exploit attempts
1797 relying on knowledge of the location of kernel internals.
1798
1799 It is the bootloader's job to provide entropy, by passing a
1800 random u64 value in /chosen/kaslr-seed at kernel entry.
1801
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001802 When booting via the UEFI stub, it will invoke the firmware's
1803 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1804 to the kernel proper. In addition, it will randomise the physical
1805 location of the kernel Image as well.
1806
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001807 If unsure, say N.
1808
1809config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001810 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001811 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001812 default y
1813 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001814 Randomizes the location of the module region inside a 4 GB window
1815 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001816 to leak information about the location of core kernel data structures
1817 but it does imply that function calls between modules and the core
1818 kernel will need to be resolved via veneers in the module PLT.
1819
1820 When this option is not set, the module region will be randomized over
1821 a limited range that contains the [_stext, _etext] interval of the
1822 core kernel, so branch relocations are always in range.
1823
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001824config CC_HAVE_STACKPROTECTOR_SYSREG
1825 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1826
1827config STACKPROTECTOR_PER_TASK
1828 def_bool y
1829 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1830
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001831endmenu
1832
1833menu "Boot options"
1834
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001835config ARM64_ACPI_PARKING_PROTOCOL
1836 bool "Enable support for the ARM64 ACPI parking protocol"
1837 depends on ACPI
1838 help
1839 Enable support for the ARM64 ACPI parking protocol. If disabled
1840 the kernel will not allow booting through the ARM64 ACPI parking
1841 protocol even if the corresponding data is present in the ACPI
1842 MADT table.
1843
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001844config CMDLINE
1845 string "Default kernel command string"
1846 default ""
1847 help
1848 Provide a set of default command-line options at build time by
1849 entering them here. As a minimum, you should specify the the
1850 root device (e.g. root=/dev/nfs).
1851
Tyler Hicks1e40d102020-09-21 14:15:57 -05001852choice
1853 prompt "Kernel command line type" if CMDLINE != ""
1854 default CMDLINE_FROM_BOOTLOADER
1855 help
1856 Choose how the kernel will handle the provided default kernel
1857 command line string.
1858
1859config CMDLINE_FROM_BOOTLOADER
1860 bool "Use bootloader kernel arguments if available"
1861 help
1862 Uses the command-line options passed by the boot loader. If
1863 the boot loader doesn't provide any, the default kernel command
1864 string provided in CMDLINE will be used.
1865
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001866config CMDLINE_FORCE
1867 bool "Always use the default kernel command string"
1868 help
1869 Always use the default kernel command string, even if the boot
1870 loader passes other arguments to the kernel.
1871 This is useful if you cannot or don't want to change the
1872 command-line options your boot loader passes to the kernel.
1873
Tyler Hicks1e40d102020-09-21 14:15:57 -05001874endchoice
1875
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001876config EFI_STUB
1877 bool
1878
Mark Salterf84d0272014-04-15 21:59:30 -04001879config EFI
1880 bool "UEFI runtime support"
1881 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001882 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001883 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001884 select LIBFDT
1885 select UCS2_STRING
1886 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001887 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001888 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001889 select EFI_GENERIC_STUB
Chester Lin8d39cee2020-10-30 14:08:40 +08001890 imply IMA_SECURE_AND_OR_TRUSTED_BOOT
Mark Salterf84d0272014-04-15 21:59:30 -04001891 default y
1892 help
1893 This option provides support for runtime services provided
1894 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001895 clock, and platform reset). A UEFI stub is also provided to
1896 allow the kernel to be booted as an EFI application. This
1897 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001898
Yi Lid1ae8c02014-10-04 23:46:43 +08001899config DMI
1900 bool "Enable support for SMBIOS (DMI) tables"
1901 depends on EFI
1902 default y
1903 help
1904 This enables SMBIOS/DMI feature for systems.
1905
1906 This option is only useful on systems that have UEFI firmware.
1907 However, even with this option, the resultant kernel should
1908 continue to boot on existing non-UEFI platforms.
1909
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001910endmenu
1911
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001912config SYSVIPC_COMPAT
1913 def_bool y
1914 depends on COMPAT && SYSVIPC
1915
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001916config ARCH_ENABLE_HUGEPAGE_MIGRATION
1917 def_bool y
1918 depends on HUGETLB_PAGE && MIGRATION
1919
Anshuman Khandual53fa1172020-09-09 10:23:03 +05301920config ARCH_ENABLE_THP_MIGRATION
1921 def_bool y
1922 depends on TRANSPARENT_HUGEPAGE
1923
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001924menu "Power management options"
1925
1926source "kernel/power/Kconfig"
1927
James Morse82869ac2016-04-27 17:47:12 +01001928config ARCH_HIBERNATION_POSSIBLE
1929 def_bool y
1930 depends on CPU_PM
1931
1932config ARCH_HIBERNATION_HEADER
1933 def_bool y
1934 depends on HIBERNATION
1935
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001936config ARCH_SUSPEND_POSSIBLE
1937 def_bool y
1938
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001939endmenu
1940
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001941menu "CPU Power Management"
1942
1943source "drivers/cpuidle/Kconfig"
1944
Rob Herring52e7e812014-02-24 11:27:57 +09001945source "drivers/cpufreq/Kconfig"
1946
1947endmenu
1948
Mark Salterf84d0272014-04-15 21:59:30 -04001949source "drivers/firmware/Kconfig"
1950
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001951source "drivers/acpi/Kconfig"
1952
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001953source "arch/arm64/kvm/Kconfig"
1954
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001955if CRYPTO
1956source "arch/arm64/crypto/Kconfig"
1957endif