blob: 7e2baec6f23a23a3ccc3f35d6d6b1e37b2f4d03b [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00006 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02007 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03008 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05009 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080010 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080011 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030012 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070013 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080014 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070015 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020016 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010017 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070018 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080019 select ARCH_HAS_STRICT_KERNEL_RWX
20 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010021 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010022 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020023 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070024 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000025 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000026 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080027 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000028 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000029 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000030 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010031 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050032 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010033 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050034 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010035 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010036 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000037 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070038 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000039 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000040 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010041 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080042 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070043 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010045 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000046 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070047 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010048 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_IRQ_PROBE
50 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010051 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010052 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070053 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000055 select GENERIC_STRNCPY_FROM_USER
56 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010057 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010058 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080060 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010061 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010062 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010063 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070064 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010065 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080066 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030067 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000068 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080069 select HAVE_ARCH_MMAP_RND_BITS
70 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000071 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070073 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
74 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020075 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010076 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010077 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010078 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010079 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070080 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070081 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070082 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000084 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010085 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000086 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010087 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090088 select HAVE_FUNCTION_TRACER
89 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020090 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000093 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010094 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070095 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000096 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010098 select HAVE_PERF_REGS
99 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400100 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700101 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100102 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400103 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900104 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100105 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200107 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100108 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select NO_BOOTMEM
110 select OF
111 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100112 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200113 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000114 select POWER_RESET
115 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700117 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000118 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 help
120 ARM 64-bit (AArch64) Linux support.
121
122config 64BIT
123 def_bool y
124
125config ARCH_PHYS_ADDR_T_64BIT
126 def_bool y
127
128config MMU
129 def_bool y
130
Mark Rutland030c4d22016-05-31 15:57:59 +0100131config ARM64_PAGE_SHIFT
132 int
133 default 16 if ARM64_64K_PAGES
134 default 14 if ARM64_16K_PAGES
135 default 12
136
137config ARM64_CONT_SHIFT
138 int
139 default 5 if ARM64_64K_PAGES
140 default 7 if ARM64_16K_PAGES
141 default 4
142
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800143config ARCH_MMAP_RND_BITS_MIN
144 default 14 if ARM64_64K_PAGES
145 default 16 if ARM64_16K_PAGES
146 default 18
147
148# max bits determined by the following formula:
149# VA_BITS - PAGE_SHIFT - 3
150config ARCH_MMAP_RND_BITS_MAX
151 default 19 if ARM64_VA_BITS=36
152 default 24 if ARM64_VA_BITS=39
153 default 27 if ARM64_VA_BITS=42
154 default 30 if ARM64_VA_BITS=47
155 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
156 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
157 default 33 if ARM64_VA_BITS=48
158 default 14 if ARM64_64K_PAGES
159 default 16 if ARM64_16K_PAGES
160 default 18
161
162config ARCH_MMAP_RND_COMPAT_BITS_MIN
163 default 7 if ARM64_64K_PAGES
164 default 9 if ARM64_16K_PAGES
165 default 11
166
167config ARCH_MMAP_RND_COMPAT_BITS_MAX
168 default 16
169
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700170config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100171 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172
173config STACKTRACE_SUPPORT
174 def_bool y
175
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100176config ILLEGAL_POINTER_VALUE
177 hex
178 default 0xdead000000000000
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config LOCKDEP_SUPPORT
181 def_bool y
182
183config TRACE_IRQFLAGS_SUPPORT
184 def_bool y
185
Will Deaconc209f792014-03-14 17:47:05 +0000186config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 def_bool y
188
Dave P Martin9fb74102015-07-24 16:37:48 +0100189config GENERIC_BUG
190 def_bool y
191 depends on BUG
192
193config GENERIC_BUG_RELATIVE_POINTERS
194 def_bool y
195 depends on GENERIC_BUG
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config GENERIC_HWEIGHT
198 def_bool y
199
200config GENERIC_CSUM
201 def_bool y
202
203config GENERIC_CALIBRATE_DELAY
204 def_bool y
205
Catalin Marinas19e76402014-02-27 12:09:22 +0000206config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207 def_bool y
208
Steve Capper29e56942014-10-09 15:29:25 -0700209config HAVE_GENERIC_RCU_GUP
210 def_bool y
211
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100212config ARCH_DMA_ADDR_T_64BIT
213 def_bool y
214
215config NEED_DMA_MAP_STATE
216 def_bool y
217
218config NEED_SG_DMA_LENGTH
219 def_bool y
220
Will Deacon4b3dc962015-05-29 18:28:44 +0100221config SMP
222 def_bool y
223
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224config SWIOTLB
225 def_bool y
226
227config IOMMU_HELPER
228 def_bool SWIOTLB
229
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100230config KERNEL_MODE_NEON
231 def_bool y
232
Rob Herring92cc15f2014-04-18 17:19:59 -0500233config FIX_EARLYCON_MEM
234 def_bool y
235
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700236config PGTABLE_LEVELS
237 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100238 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700239 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
240 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
241 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100242 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
243 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700244
Pratyush Anand9842cea2016-11-02 14:40:46 +0530245config ARCH_SUPPORTS_UPROBES
246 def_bool y
247
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248source "init/Kconfig"
249
250source "kernel/Kconfig.freezer"
251
Olof Johansson6a377492015-07-20 12:09:16 -0700252source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100253
254menu "Bus support"
255
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100256config PCI
257 bool "PCI support"
258 help
259 This feature enables support for PCI bus system. If you say Y
260 here, the kernel will include drivers and infrastructure code
261 to support PCI bus devices.
262
263config PCI_DOMAINS
264 def_bool PCI
265
266config PCI_DOMAINS_GENERIC
267 def_bool PCI
268
269config PCI_SYSCALL
270 def_bool PCI
271
272source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100273
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100274endmenu
275
276menu "Kernel Features"
277
Andre Przywarac0a01b82014-11-14 15:54:12 +0000278menu "ARM errata workarounds via the alternatives framework"
279
280config ARM64_ERRATUM_826319
281 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
282 default y
283 help
284 This option adds an alternative code sequence to work around ARM
285 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
286 AXI master interface and an L2 cache.
287
288 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
289 and is unable to accept a certain write via this interface, it will
290 not progress on read data presented on the read data channel and the
291 system can deadlock.
292
293 The workaround promotes data cache clean instructions to
294 data cache clean-and-invalidate.
295 Please note that this does not necessarily enable the workaround,
296 as it depends on the alternative framework, which will only patch
297 the kernel if an affected CPU is detected.
298
299 If unsure, say Y.
300
301config ARM64_ERRATUM_827319
302 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
303 default y
304 help
305 This option adds an alternative code sequence to work around ARM
306 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
307 master interface and an L2 cache.
308
309 Under certain conditions this erratum can cause a clean line eviction
310 to occur at the same time as another transaction to the same address
311 on the AMBA 5 CHI interface, which can cause data corruption if the
312 interconnect reorders the two transactions.
313
314 The workaround promotes data cache clean instructions to
315 data cache clean-and-invalidate.
316 Please note that this does not necessarily enable the workaround,
317 as it depends on the alternative framework, which will only patch
318 the kernel if an affected CPU is detected.
319
320 If unsure, say Y.
321
322config ARM64_ERRATUM_824069
323 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
324 default y
325 help
326 This option adds an alternative code sequence to work around ARM
327 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
328 to a coherent interconnect.
329
330 If a Cortex-A53 processor is executing a store or prefetch for
331 write instruction at the same time as a processor in another
332 cluster is executing a cache maintenance operation to the same
333 address, then this erratum might cause a clean cache line to be
334 incorrectly marked as dirty.
335
336 The workaround promotes data cache clean instructions to
337 data cache clean-and-invalidate.
338 Please note that this option does not necessarily enable the
339 workaround, as it depends on the alternative framework, which will
340 only patch the kernel if an affected CPU is detected.
341
342 If unsure, say Y.
343
344config ARM64_ERRATUM_819472
345 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
346 default y
347 help
348 This option adds an alternative code sequence to work around ARM
349 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
350 present when it is connected to a coherent interconnect.
351
352 If the processor is executing a load and store exclusive sequence at
353 the same time as a processor in another cluster is executing a cache
354 maintenance operation to the same address, then this erratum might
355 cause data corruption.
356
357 The workaround promotes data cache clean instructions to
358 data cache clean-and-invalidate.
359 Please note that this does not necessarily enable the workaround,
360 as it depends on the alternative framework, which will only patch
361 the kernel if an affected CPU is detected.
362
363 If unsure, say Y.
364
365config ARM64_ERRATUM_832075
366 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
367 default y
368 help
369 This option adds an alternative code sequence to work around ARM
370 erratum 832075 on Cortex-A57 parts up to r1p2.
371
372 Affected Cortex-A57 parts might deadlock when exclusive load/store
373 instructions to Write-Back memory are mixed with Device loads.
374
375 The workaround is to promote device loads to use Load-Acquire
376 semantics.
377 Please note that this does not necessarily enable the workaround,
378 as it depends on the alternative framework, which will only patch
379 the kernel if an affected CPU is detected.
380
381 If unsure, say Y.
382
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000383config ARM64_ERRATUM_834220
384 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
385 depends on KVM
386 default y
387 help
388 This option adds an alternative code sequence to work around ARM
389 erratum 834220 on Cortex-A57 parts up to r1p2.
390
391 Affected Cortex-A57 parts might report a Stage 2 translation
392 fault as the result of a Stage 1 fault for load crossing a
393 page boundary when there is a permission or device memory
394 alignment fault at Stage 1 and a translation fault at Stage 2.
395
396 The workaround is to verify that the Stage 1 translation
397 doesn't generate a fault before handling the Stage 2 fault.
398 Please note that this does not necessarily enable the workaround,
399 as it depends on the alternative framework, which will only patch
400 the kernel if an affected CPU is detected.
401
402 If unsure, say Y.
403
Will Deacon905e8c52015-03-23 19:07:02 +0000404config ARM64_ERRATUM_845719
405 bool "Cortex-A53: 845719: a load might read incorrect data"
406 depends on COMPAT
407 default y
408 help
409 This option adds an alternative code sequence to work around ARM
410 erratum 845719 on Cortex-A53 parts up to r0p4.
411
412 When running a compat (AArch32) userspace on an affected Cortex-A53
413 part, a load at EL0 from a virtual address that matches the bottom 32
414 bits of the virtual address used by a recent load at (AArch64) EL1
415 might return incorrect data.
416
417 The workaround is to write the contextidr_el1 register on exception
418 return to a 32-bit task.
419 Please note that this does not necessarily enable the workaround,
420 as it depends on the alternative framework, which will only patch
421 the kernel if an affected CPU is detected.
422
423 If unsure, say Y.
424
Will Deacondf057cc2015-03-17 12:15:02 +0000425config ARM64_ERRATUM_843419
426 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000427 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100428 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000429 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100430 This option links the kernel with '--fix-cortex-a53-843419' and
431 builds modules using the large memory model in order to avoid the use
432 of the ADRP instruction, which can cause a subsequent memory access
433 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000434
435 If unsure, say Y.
436
Robert Richter94100972015-09-21 22:58:38 +0200437config CAVIUM_ERRATUM_22375
438 bool "Cavium erratum 22375, 24313"
439 default y
440 help
441 Enable workaround for erratum 22375, 24313.
442
443 This implements two gicv3-its errata workarounds for ThunderX. Both
444 with small impact affecting only ITS table allocation.
445
446 erratum 22375: only alloc 8MB table size
447 erratum 24313: ignore memory access type
448
449 The fixes are in ITS initialization and basically ignore memory access
450 type and table size provided by the TYPER and BASER registers.
451
452 If unsure, say Y.
453
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200454config CAVIUM_ERRATUM_23144
455 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
456 depends on NUMA
457 default y
458 help
459 ITS SYNC command hang for cross node io and collections/cpu mapping.
460
461 If unsure, say Y.
462
Robert Richter6d4e11c2015-09-21 22:58:35 +0200463config CAVIUM_ERRATUM_23154
464 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
465 default y
466 help
467 The gicv3 of ThunderX requires a modified version for
468 reading the IAR status to ensure data synchronization
469 (access to icc_iar1_el1 is not sync'ed before and after).
470
471 If unsure, say Y.
472
Andrew Pinski104a0c02016-02-24 17:44:57 -0800473config CAVIUM_ERRATUM_27456
474 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
475 default y
476 help
477 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
478 instructions may cause the icache to become corrupted if it
479 contains data for a non-current ASID. The fix is to
480 invalidate the icache when changing the mm context.
481
482 If unsure, say Y.
483
Christopher Covington38fd94b2017-02-08 15:08:37 -0500484config QCOM_FALKOR_ERRATUM_1003
485 bool "Falkor E1003: Incorrect translation due to ASID change"
486 default y
487 select ARM64_PAN if ARM64_SW_TTBR0_PAN
488 help
489 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
490 and BADDR are changed together in TTBRx_EL1. The workaround for this
491 issue is to use a reserved ASID in cpu_do_switch_mm() before
492 switching to the new ASID. Saying Y here selects ARM64_PAN if
493 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
494 maintaining the E1003 workaround in the software PAN emulation code
495 would be an unnecessary complication. The affected Falkor v1 CPU
496 implements ARMv8.1 hardware PAN support and using hardware PAN
497 support versus software PAN emulation is mutually exclusive at
498 runtime.
499
500 If unsure, say Y.
501
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500502config QCOM_FALKOR_ERRATUM_1009
503 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
504 default y
505 help
506 On Falkor v1, the CPU may prematurely complete a DSB following a
507 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
508 one more time to fix the issue.
509
510 If unsure, say Y.
511
Shanker Donthineni90922a22017-03-07 08:20:38 -0600512config QCOM_QDF2400_ERRATUM_0065
513 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
514 default y
515 help
516 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
517 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
518 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
519
520 If unsure, say Y.
521
Andre Przywarac0a01b82014-11-14 15:54:12 +0000522endmenu
523
524
Jungseok Leee41ceed2014-05-12 10:40:38 +0100525choice
526 prompt "Page size"
527 default ARM64_4K_PAGES
528 help
529 Page size (translation granule) configuration.
530
531config ARM64_4K_PAGES
532 bool "4KB"
533 help
534 This feature enables 4KB pages support.
535
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100536config ARM64_16K_PAGES
537 bool "16KB"
538 help
539 The system will use 16KB pages support. AArch32 emulation
540 requires applications compiled with 16K (or a multiple of 16K)
541 aligned segments.
542
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100543config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100544 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100545 help
546 This feature enables 64KB pages support (4KB by default)
547 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100548 look-up. AArch32 emulation requires applications compiled
549 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100550
Jungseok Leee41ceed2014-05-12 10:40:38 +0100551endchoice
552
553choice
554 prompt "Virtual address space size"
555 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100556 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100557 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
558 help
559 Allows choosing one of multiple possible virtual address
560 space sizes. The level of translation table is determined by
561 a combination of page size and virtual address space size.
562
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100563config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100564 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100565 depends on ARM64_16K_PAGES
566
Jungseok Leee41ceed2014-05-12 10:40:38 +0100567config ARM64_VA_BITS_39
568 bool "39-bit"
569 depends on ARM64_4K_PAGES
570
571config ARM64_VA_BITS_42
572 bool "42-bit"
573 depends on ARM64_64K_PAGES
574
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100575config ARM64_VA_BITS_47
576 bool "47-bit"
577 depends on ARM64_16K_PAGES
578
Jungseok Leec79b954b2014-05-12 18:40:51 +0900579config ARM64_VA_BITS_48
580 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900581
Jungseok Leee41ceed2014-05-12 10:40:38 +0100582endchoice
583
584config ARM64_VA_BITS
585 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100586 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100587 default 39 if ARM64_VA_BITS_39
588 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100589 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900590 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100591
Will Deacona8720132013-10-11 14:52:19 +0100592config CPU_BIG_ENDIAN
593 bool "Build big-endian kernel"
594 help
595 Say Y if you plan on running a kernel in big-endian mode.
596
Mark Brownf6e763b2014-03-04 07:51:17 +0000597config SCHED_MC
598 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000599 help
600 Multi-core scheduler support improves the CPU scheduler's decision
601 making when dealing with multi-core CPU chips at a cost of slightly
602 increased overhead in some places. If unsure say N here.
603
604config SCHED_SMT
605 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000606 help
607 Improves the CPU scheduler's decision making when dealing with
608 MultiThreading at a cost of slightly increased overhead in some
609 places. If unsure say N here.
610
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100611config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000612 int "Maximum number of CPUs (2-4096)"
613 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100614 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100615 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100616
Mark Rutland9327e2c2013-10-24 20:30:18 +0100617config HOTPLUG_CPU
618 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800619 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100620 help
621 Say Y here to experiment with turning CPUs off and on. CPUs
622 can be controlled through /sys/devices/system/cpu.
623
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700624# Common NUMA Features
625config NUMA
626 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800627 select ACPI_NUMA if ACPI
628 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700629 help
630 Enable NUMA (Non Uniform Memory Access) support.
631
632 The kernel will try to allocate memory used by a CPU on the
633 local memory of the CPU and add some more
634 NUMA awareness to the kernel.
635
636config NODES_SHIFT
637 int "Maximum NUMA Nodes (as a power of 2)"
638 range 1 10
639 default "2"
640 depends on NEED_MULTIPLE_NODES
641 help
642 Specify the maximum number of NUMA Nodes available on the target
643 system. Increases memory reserved to accommodate various tables.
644
645config USE_PERCPU_NUMA_NODE_ID
646 def_bool y
647 depends on NUMA
648
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800649config HAVE_SETUP_PER_CPU_AREA
650 def_bool y
651 depends on NUMA
652
653config NEED_PER_CPU_EMBED_FIRST_CHUNK
654 def_bool y
655 depends on NUMA
656
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000657config HOLES_IN_ZONE
658 def_bool y
659 depends on NUMA
660
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100661source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800662source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663
Laura Abbott83863f22016-02-05 16:24:47 -0800664config ARCH_SUPPORTS_DEBUG_PAGEALLOC
665 def_bool y
666
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100667config ARCH_HAS_HOLES_MEMORYMODEL
668 def_bool y if SPARSEMEM
669
670config ARCH_SPARSEMEM_ENABLE
671 def_bool y
672 select SPARSEMEM_VMEMMAP_ENABLE
673
674config ARCH_SPARSEMEM_DEFAULT
675 def_bool ARCH_SPARSEMEM_ENABLE
676
677config ARCH_SELECT_MEMORY_MODEL
678 def_bool ARCH_SPARSEMEM_ENABLE
679
680config HAVE_ARCH_PFN_VALID
681 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
682
683config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100684 def_bool y
685 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100686
Steve Capper084bd292013-04-10 13:48:00 +0100687config SYS_SUPPORTS_HUGETLBFS
688 def_bool y
689
Steve Capper084bd292013-04-10 13:48:00 +0100690config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100691 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100692
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100693config ARCH_HAS_CACHE_LINE_SIZE
694 def_bool y
695
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100696source "mm/Kconfig"
697
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000698config SECCOMP
699 bool "Enable seccomp to safely compute untrusted bytecode"
700 ---help---
701 This kernel feature is useful for number crunching applications
702 that may need to compute untrusted bytecode during their
703 execution. By using pipes or other transports made available to
704 the process as file descriptors supporting the read/write
705 syscalls, it's possible to isolate those applications in
706 their own address space using seccomp. Once seccomp is
707 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
708 and the task is only allowed to execute a few safe syscalls
709 defined by each seccomp mode.
710
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000711config PARAVIRT
712 bool "Enable paravirtualization code"
713 help
714 This changes the kernel so it can modify itself when it is run
715 under a hypervisor, potentially improving performance significantly
716 over full virtualization.
717
718config PARAVIRT_TIME_ACCOUNTING
719 bool "Paravirtual steal time accounting"
720 select PARAVIRT
721 default n
722 help
723 Select this option to enable fine granularity task steal time
724 accounting. Time spent executing other tasks in parallel with
725 the current vCPU is discounted from the vCPU power. To account for
726 that, there can be a small performance impact.
727
728 If in doubt, say N here.
729
Geoff Levandd28f6df2016-06-23 17:54:48 +0000730config KEXEC
731 depends on PM_SLEEP_SMP
732 select KEXEC_CORE
733 bool "kexec system call"
734 ---help---
735 kexec is a system call that implements the ability to shutdown your
736 current kernel, and to start another kernel. It is like a reboot
737 but it is independent of the system firmware. And like a reboot
738 you can start any kernel with it, not just Linux.
739
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000740config XEN_DOM0
741 def_bool y
742 depends on XEN
743
744config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700745 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000746 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000747 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000748 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000749 help
750 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
751
Steve Capperd03bb142013-04-25 15:19:21 +0100752config FORCE_MAX_ZONEORDER
753 int
754 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100755 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100756 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100757 help
758 The kernel memory allocator divides physically contiguous memory
759 blocks into "zones", where each zone is a power of two number of
760 pages. This option selects the largest power of two that the kernel
761 keeps in the memory allocator. If you need to allocate very large
762 blocks of physically contiguous memory, then you may need to
763 increase this value.
764
765 This config option is actually maximum order plus one. For example,
766 a value of 11 means that the largest free memory block is 2^10 pages.
767
768 We make sure that we can allocate upto a HugePage size for each configuration.
769 Hence we have :
770 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
771
772 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
773 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100774
Will Deacon1b907f42014-11-20 16:51:10 +0000775menuconfig ARMV8_DEPRECATED
776 bool "Emulate deprecated/obsolete ARMv8 instructions"
777 depends on COMPAT
778 help
779 Legacy software support may require certain instructions
780 that have been deprecated or obsoleted in the architecture.
781
782 Enable this config to enable selective emulation of these
783 features.
784
785 If unsure, say Y
786
787if ARMV8_DEPRECATED
788
789config SWP_EMULATION
790 bool "Emulate SWP/SWPB instructions"
791 help
792 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
793 they are always undefined. Say Y here to enable software
794 emulation of these instructions for userspace using LDXR/STXR.
795
796 In some older versions of glibc [<=2.8] SWP is used during futex
797 trylock() operations with the assumption that the code will not
798 be preempted. This invalid assumption may be more likely to fail
799 with SWP emulation enabled, leading to deadlock of the user
800 application.
801
802 NOTE: when accessing uncached shared regions, LDXR/STXR rely
803 on an external transaction monitoring block called a global
804 monitor to maintain update atomicity. If your system does not
805 implement a global monitor, this option can cause programs that
806 perform SWP operations to uncached memory to deadlock.
807
808 If unsure, say Y
809
810config CP15_BARRIER_EMULATION
811 bool "Emulate CP15 Barrier instructions"
812 help
813 The CP15 barrier instructions - CP15ISB, CP15DSB, and
814 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
815 strongly recommended to use the ISB, DSB, and DMB
816 instructions instead.
817
818 Say Y here to enable software emulation of these
819 instructions for AArch32 userspace code. When this option is
820 enabled, CP15 barrier usage is traced which can help
821 identify software that needs updating.
822
823 If unsure, say Y
824
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000825config SETEND_EMULATION
826 bool "Emulate SETEND instruction"
827 help
828 The SETEND instruction alters the data-endianness of the
829 AArch32 EL0, and is deprecated in ARMv8.
830
831 Say Y here to enable software emulation of the instruction
832 for AArch32 userspace code.
833
834 Note: All the cpus on the system must have mixed endian support at EL0
835 for this feature to be enabled. If a new CPU - which doesn't support mixed
836 endian - is hotplugged in after this feature has been enabled, there could
837 be unexpected results in the applications.
838
839 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000840endif
841
Catalin Marinasba428222016-07-01 18:25:31 +0100842config ARM64_SW_TTBR0_PAN
843 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
844 help
845 Enabling this option prevents the kernel from accessing
846 user-space memory directly by pointing TTBR0_EL1 to a reserved
847 zeroed area and reserved ASID. The user access routines
848 restore the valid TTBR0_EL1 temporarily.
849
Will Deacon0e4a0702015-07-27 15:54:13 +0100850menu "ARMv8.1 architectural features"
851
852config ARM64_HW_AFDBM
853 bool "Support for hardware updates of the Access and Dirty page flags"
854 default y
855 help
856 The ARMv8.1 architecture extensions introduce support for
857 hardware updates of the access and dirty information in page
858 table entries. When enabled in TCR_EL1 (HA and HD bits) on
859 capable processors, accesses to pages with PTE_AF cleared will
860 set this bit instead of raising an access flag fault.
861 Similarly, writes to read-only pages with the DBM bit set will
862 clear the read-only bit (AP[2]) instead of raising a
863 permission fault.
864
865 Kernels built with this configuration option enabled continue
866 to work on pre-ARMv8.1 hardware and the performance impact is
867 minimal. If unsure, say Y.
868
869config ARM64_PAN
870 bool "Enable support for Privileged Access Never (PAN)"
871 default y
872 help
873 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
874 prevents the kernel or hypervisor from accessing user-space (EL0)
875 memory directly.
876
877 Choosing this option will cause any unprotected (not using
878 copy_to_user et al) memory access to fail with a permission fault.
879
880 The feature is detected at runtime, and will remain as a 'nop'
881 instruction if the cpu does not implement the feature.
882
883config ARM64_LSE_ATOMICS
884 bool "Atomic instructions"
885 help
886 As part of the Large System Extensions, ARMv8.1 introduces new
887 atomic instructions that are designed specifically to scale in
888 very large systems.
889
890 Say Y here to make use of these instructions for the in-kernel
891 atomic routines. This incurs a small overhead on CPUs that do
892 not support these instructions and requires the kernel to be
893 built with binutils >= 2.25.
894
Marc Zyngier1f364c82014-02-19 09:33:14 +0000895config ARM64_VHE
896 bool "Enable support for Virtualization Host Extensions (VHE)"
897 default y
898 help
899 Virtualization Host Extensions (VHE) allow the kernel to run
900 directly at EL2 (instead of EL1) on processors that support
901 it. This leads to better performance for KVM, as they reduce
902 the cost of the world switch.
903
904 Selecting this option allows the VHE feature to be detected
905 at runtime, and does not affect processors that do not
906 implement this feature.
907
Will Deacon0e4a0702015-07-27 15:54:13 +0100908endmenu
909
Will Deaconf9933182016-02-26 16:30:14 +0000910menu "ARMv8.2 architectural features"
911
James Morse57f49592016-02-05 14:58:48 +0000912config ARM64_UAO
913 bool "Enable support for User Access Override (UAO)"
914 default y
915 help
916 User Access Override (UAO; part of the ARMv8.2 Extensions)
917 causes the 'unprivileged' variant of the load/store instructions to
918 be overriden to be privileged.
919
920 This option changes get_user() and friends to use the 'unprivileged'
921 variant of the load/store instructions. This ensures that user-space
922 really did have access to the supplied memory. When addr_limit is
923 set to kernel memory the UAO bit will be set, allowing privileged
924 access to kernel memory.
925
926 Choosing this option will cause copy_to_user() et al to use user-space
927 memory permissions.
928
929 The feature is detected at runtime, the kernel will use the
930 regular load/store instructions if the cpu does not implement the
931 feature.
932
Will Deaconf9933182016-02-26 16:30:14 +0000933endmenu
934
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100935config ARM64_MODULE_CMODEL_LARGE
936 bool
937
938config ARM64_MODULE_PLTS
939 bool
940 select ARM64_MODULE_CMODEL_LARGE
941 select HAVE_MOD_ARCH_SPECIFIC
942
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100943config RELOCATABLE
944 bool
945 help
946 This builds the kernel as a Position Independent Executable (PIE),
947 which retains all relocation metadata required to relocate the
948 kernel binary at runtime to a different virtual address than the
949 address it was linked at.
950 Since AArch64 uses the RELA relocation format, this requires a
951 relocation pass at runtime even if the kernel is loaded at the
952 same address it was linked at.
953
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100954config RANDOMIZE_BASE
955 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700956 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100957 select RELOCATABLE
958 help
959 Randomizes the virtual address at which the kernel image is
960 loaded, as a security feature that deters exploit attempts
961 relying on knowledge of the location of kernel internals.
962
963 It is the bootloader's job to provide entropy, by passing a
964 random u64 value in /chosen/kaslr-seed at kernel entry.
965
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100966 When booting via the UEFI stub, it will invoke the firmware's
967 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
968 to the kernel proper. In addition, it will randomise the physical
969 location of the kernel Image as well.
970
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100971 If unsure, say N.
972
973config RANDOMIZE_MODULE_REGION_FULL
974 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100975 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100976 default y
977 help
978 Randomizes the location of the module region without considering the
979 location of the core kernel. This way, it is impossible for modules
980 to leak information about the location of core kernel data structures
981 but it does imply that function calls between modules and the core
982 kernel will need to be resolved via veneers in the module PLT.
983
984 When this option is not set, the module region will be randomized over
985 a limited range that contains the [_stext, _etext] interval of the
986 core kernel, so branch relocations are always in range.
987
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100988endmenu
989
990menu "Boot options"
991
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000992config ARM64_ACPI_PARKING_PROTOCOL
993 bool "Enable support for the ARM64 ACPI parking protocol"
994 depends on ACPI
995 help
996 Enable support for the ARM64 ACPI parking protocol. If disabled
997 the kernel will not allow booting through the ARM64 ACPI parking
998 protocol even if the corresponding data is present in the ACPI
999 MADT table.
1000
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001001config CMDLINE
1002 string "Default kernel command string"
1003 default ""
1004 help
1005 Provide a set of default command-line options at build time by
1006 entering them here. As a minimum, you should specify the the
1007 root device (e.g. root=/dev/nfs).
1008
1009config CMDLINE_FORCE
1010 bool "Always use the default kernel command string"
1011 help
1012 Always use the default kernel command string, even if the boot
1013 loader passes other arguments to the kernel.
1014 This is useful if you cannot or don't want to change the
1015 command-line options your boot loader passes to the kernel.
1016
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001017config EFI_STUB
1018 bool
1019
Mark Salterf84d0272014-04-15 21:59:30 -04001020config EFI
1021 bool "UEFI runtime support"
1022 depends on OF && !CPU_BIG_ENDIAN
1023 select LIBFDT
1024 select UCS2_STRING
1025 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001026 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001027 select EFI_STUB
1028 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001029 default y
1030 help
1031 This option provides support for runtime services provided
1032 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001033 clock, and platform reset). A UEFI stub is also provided to
1034 allow the kernel to be booted as an EFI application. This
1035 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001036
Yi Lid1ae8c02014-10-04 23:46:43 +08001037config DMI
1038 bool "Enable support for SMBIOS (DMI) tables"
1039 depends on EFI
1040 default y
1041 help
1042 This enables SMBIOS/DMI feature for systems.
1043
1044 This option is only useful on systems that have UEFI firmware.
1045 However, even with this option, the resultant kernel should
1046 continue to boot on existing non-UEFI platforms.
1047
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001048endmenu
1049
1050menu "Userspace binary formats"
1051
1052source "fs/Kconfig.binfmt"
1053
1054config COMPAT
1055 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001056 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001057 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001058 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001059 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001060 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001061 help
1062 This option enables support for a 32-bit EL0 running under a 64-bit
1063 kernel at EL1. AArch32-specific components such as system calls,
1064 the user helper functions, VFP support and the ptrace interface are
1065 handled appropriately by the kernel.
1066
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001067 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1068 that you will only be able to execute AArch32 binaries that were compiled
1069 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001070
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001071 If you want to execute 32-bit userspace applications, say Y.
1072
1073config SYSVIPC_COMPAT
1074 def_bool y
1075 depends on COMPAT && SYSVIPC
1076
Eric Biggers5c2a6252017-03-08 16:27:04 -08001077config KEYS_COMPAT
1078 def_bool y
1079 depends on COMPAT && KEYS
1080
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001081endmenu
1082
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001083menu "Power management options"
1084
1085source "kernel/power/Kconfig"
1086
James Morse82869ac2016-04-27 17:47:12 +01001087config ARCH_HIBERNATION_POSSIBLE
1088 def_bool y
1089 depends on CPU_PM
1090
1091config ARCH_HIBERNATION_HEADER
1092 def_bool y
1093 depends on HIBERNATION
1094
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001095config ARCH_SUSPEND_POSSIBLE
1096 def_bool y
1097
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001098endmenu
1099
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001100menu "CPU Power Management"
1101
1102source "drivers/cpuidle/Kconfig"
1103
Rob Herring52e7e812014-02-24 11:27:57 +09001104source "drivers/cpufreq/Kconfig"
1105
1106endmenu
1107
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001108source "net/Kconfig"
1109
1110source "drivers/Kconfig"
1111
Mark Salterf84d0272014-04-15 21:59:30 -04001112source "drivers/firmware/Kconfig"
1113
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001114source "drivers/acpi/Kconfig"
1115
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001116source "fs/Kconfig"
1117
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001118source "arch/arm64/kvm/Kconfig"
1119
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001120source "arch/arm64/Kconfig.debug"
1121
1122source "security/Kconfig"
1123
1124source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001125if CRYPTO
1126source "arch/arm64/crypto/Kconfig"
1127endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001128
1129source "lib/Kconfig"