blob: 7259ca83212094993173b068790a7eb768090dad [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050019 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010020 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070021 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080022 select ARCH_HAS_STRICT_KERNEL_RWX
23 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010024 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070025 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010026 select ARCH_INLINE_READ_LOCK if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010042 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010043 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010044 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020045 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070046 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000047 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000048 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080049 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000050 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000051 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000052 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010053 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050054 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010055 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050056 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010057 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010058 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000059 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070060 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000061 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000062 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010063 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010064 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080065 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070066 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010067 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010069 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000070 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070071 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010072 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select GENERIC_IRQ_PROBE
74 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010075 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010076 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070077 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000079 select GENERIC_STRNCPY_FROM_USER
80 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010082 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080084 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010085 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010086 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010087 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010088 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080089 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080090 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000091 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080092 select HAVE_ARCH_MMAP_RND_BITS
93 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000094 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070095 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070097 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010098 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070099 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200100 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100101 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100102 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100103 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100104 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700105 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700106 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700107 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000108 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100109 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000110 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100111 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900112 select HAVE_FUNCTION_TRACER
113 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200114 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000117 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700119 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700120 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000121 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100123 select HAVE_PERF_REGS
124 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400125 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700126 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100127 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400128 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900129 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100130 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100131 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200132 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100133 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700134 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200135 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200136 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select NO_BOOTMEM
138 select OF
139 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100140 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200141 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000142 select POWER_RESET
143 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700144 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700146 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000147 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100148 help
149 ARM 64-bit (AArch64) Linux support.
150
151config 64BIT
152 def_bool y
153
154config ARCH_PHYS_ADDR_T_64BIT
155 def_bool y
156
157config MMU
158 def_bool y
159
Mark Rutland030c4d22016-05-31 15:57:59 +0100160config ARM64_PAGE_SHIFT
161 int
162 default 16 if ARM64_64K_PAGES
163 default 14 if ARM64_16K_PAGES
164 default 12
165
166config ARM64_CONT_SHIFT
167 int
168 default 5 if ARM64_64K_PAGES
169 default 7 if ARM64_16K_PAGES
170 default 4
171
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800172config ARCH_MMAP_RND_BITS_MIN
173 default 14 if ARM64_64K_PAGES
174 default 16 if ARM64_16K_PAGES
175 default 18
176
177# max bits determined by the following formula:
178# VA_BITS - PAGE_SHIFT - 3
179config ARCH_MMAP_RND_BITS_MAX
180 default 19 if ARM64_VA_BITS=36
181 default 24 if ARM64_VA_BITS=39
182 default 27 if ARM64_VA_BITS=42
183 default 30 if ARM64_VA_BITS=47
184 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
185 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
186 default 33 if ARM64_VA_BITS=48
187 default 14 if ARM64_64K_PAGES
188 default 16 if ARM64_16K_PAGES
189 default 18
190
191config ARCH_MMAP_RND_COMPAT_BITS_MIN
192 default 7 if ARM64_64K_PAGES
193 default 9 if ARM64_16K_PAGES
194 default 11
195
196config ARCH_MMAP_RND_COMPAT_BITS_MAX
197 default 16
198
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700199config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100200 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100201
202config STACKTRACE_SUPPORT
203 def_bool y
204
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100205config ILLEGAL_POINTER_VALUE
206 hex
207 default 0xdead000000000000
208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100209config LOCKDEP_SUPPORT
210 def_bool y
211
212config TRACE_IRQFLAGS_SUPPORT
213 def_bool y
214
Will Deaconc209f792014-03-14 17:47:05 +0000215config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100216 def_bool y
217
Dave P Martin9fb74102015-07-24 16:37:48 +0100218config GENERIC_BUG
219 def_bool y
220 depends on BUG
221
222config GENERIC_BUG_RELATIVE_POINTERS
223 def_bool y
224 depends on GENERIC_BUG
225
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100226config GENERIC_HWEIGHT
227 def_bool y
228
229config GENERIC_CSUM
230 def_bool y
231
232config GENERIC_CALIBRATE_DELAY
233 def_bool y
234
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100235config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100236 def_bool y
237
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300238config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700239 def_bool y
240
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100241config ARCH_DMA_ADDR_T_64BIT
242 def_bool y
243
Will Deacon4b3dc962015-05-29 18:28:44 +0100244config SMP
245 def_bool y
246
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100247config SWIOTLB
248 def_bool y
249
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100250config KERNEL_MODE_NEON
251 def_bool y
252
Rob Herring92cc15f2014-04-18 17:19:59 -0500253config FIX_EARLYCON_MEM
254 def_bool y
255
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700256config PGTABLE_LEVELS
257 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100258 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700259 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
260 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
261 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100262 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
263 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700264
Pratyush Anand9842cea2016-11-02 14:40:46 +0530265config ARCH_SUPPORTS_UPROBES
266 def_bool y
267
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200268config ARCH_PROC_KCORE_TEXT
269 def_bool y
270
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700271config MULTI_IRQ_HANDLER
272 def_bool y
273
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100274source "init/Kconfig"
275
276source "kernel/Kconfig.freezer"
277
Olof Johansson6a377492015-07-20 12:09:16 -0700278source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100279
280menu "Bus support"
281
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100282config PCI
283 bool "PCI support"
284 help
285 This feature enables support for PCI bus system. If you say Y
286 here, the kernel will include drivers and infrastructure code
287 to support PCI bus devices.
288
289config PCI_DOMAINS
290 def_bool PCI
291
292config PCI_DOMAINS_GENERIC
293 def_bool PCI
294
295config PCI_SYSCALL
296 def_bool PCI
297
298source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100299
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100300endmenu
301
302menu "Kernel Features"
303
Andre Przywarac0a01b82014-11-14 15:54:12 +0000304menu "ARM errata workarounds via the alternatives framework"
305
306config ARM64_ERRATUM_826319
307 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
308 default y
309 help
310 This option adds an alternative code sequence to work around ARM
311 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
312 AXI master interface and an L2 cache.
313
314 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
315 and is unable to accept a certain write via this interface, it will
316 not progress on read data presented on the read data channel and the
317 system can deadlock.
318
319 The workaround promotes data cache clean instructions to
320 data cache clean-and-invalidate.
321 Please note that this does not necessarily enable the workaround,
322 as it depends on the alternative framework, which will only patch
323 the kernel if an affected CPU is detected.
324
325 If unsure, say Y.
326
327config ARM64_ERRATUM_827319
328 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
329 default y
330 help
331 This option adds an alternative code sequence to work around ARM
332 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
333 master interface and an L2 cache.
334
335 Under certain conditions this erratum can cause a clean line eviction
336 to occur at the same time as another transaction to the same address
337 on the AMBA 5 CHI interface, which can cause data corruption if the
338 interconnect reorders the two transactions.
339
340 The workaround promotes data cache clean instructions to
341 data cache clean-and-invalidate.
342 Please note that this does not necessarily enable the workaround,
343 as it depends on the alternative framework, which will only patch
344 the kernel if an affected CPU is detected.
345
346 If unsure, say Y.
347
348config ARM64_ERRATUM_824069
349 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
350 default y
351 help
352 This option adds an alternative code sequence to work around ARM
353 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
354 to a coherent interconnect.
355
356 If a Cortex-A53 processor is executing a store or prefetch for
357 write instruction at the same time as a processor in another
358 cluster is executing a cache maintenance operation to the same
359 address, then this erratum might cause a clean cache line to be
360 incorrectly marked as dirty.
361
362 The workaround promotes data cache clean instructions to
363 data cache clean-and-invalidate.
364 Please note that this option does not necessarily enable the
365 workaround, as it depends on the alternative framework, which will
366 only patch the kernel if an affected CPU is detected.
367
368 If unsure, say Y.
369
370config ARM64_ERRATUM_819472
371 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
372 default y
373 help
374 This option adds an alternative code sequence to work around ARM
375 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
376 present when it is connected to a coherent interconnect.
377
378 If the processor is executing a load and store exclusive sequence at
379 the same time as a processor in another cluster is executing a cache
380 maintenance operation to the same address, then this erratum might
381 cause data corruption.
382
383 The workaround promotes data cache clean instructions to
384 data cache clean-and-invalidate.
385 Please note that this does not necessarily enable the workaround,
386 as it depends on the alternative framework, which will only patch
387 the kernel if an affected CPU is detected.
388
389 If unsure, say Y.
390
391config ARM64_ERRATUM_832075
392 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
393 default y
394 help
395 This option adds an alternative code sequence to work around ARM
396 erratum 832075 on Cortex-A57 parts up to r1p2.
397
398 Affected Cortex-A57 parts might deadlock when exclusive load/store
399 instructions to Write-Back memory are mixed with Device loads.
400
401 The workaround is to promote device loads to use Load-Acquire
402 semantics.
403 Please note that this does not necessarily enable the workaround,
404 as it depends on the alternative framework, which will only patch
405 the kernel if an affected CPU is detected.
406
407 If unsure, say Y.
408
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000409config ARM64_ERRATUM_834220
410 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
411 depends on KVM
412 default y
413 help
414 This option adds an alternative code sequence to work around ARM
415 erratum 834220 on Cortex-A57 parts up to r1p2.
416
417 Affected Cortex-A57 parts might report a Stage 2 translation
418 fault as the result of a Stage 1 fault for load crossing a
419 page boundary when there is a permission or device memory
420 alignment fault at Stage 1 and a translation fault at Stage 2.
421
422 The workaround is to verify that the Stage 1 translation
423 doesn't generate a fault before handling the Stage 2 fault.
424 Please note that this does not necessarily enable the workaround,
425 as it depends on the alternative framework, which will only patch
426 the kernel if an affected CPU is detected.
427
428 If unsure, say Y.
429
Will Deacon905e8c52015-03-23 19:07:02 +0000430config ARM64_ERRATUM_845719
431 bool "Cortex-A53: 845719: a load might read incorrect data"
432 depends on COMPAT
433 default y
434 help
435 This option adds an alternative code sequence to work around ARM
436 erratum 845719 on Cortex-A53 parts up to r0p4.
437
438 When running a compat (AArch32) userspace on an affected Cortex-A53
439 part, a load at EL0 from a virtual address that matches the bottom 32
440 bits of the virtual address used by a recent load at (AArch64) EL1
441 might return incorrect data.
442
443 The workaround is to write the contextidr_el1 register on exception
444 return to a 32-bit task.
445 Please note that this does not necessarily enable the workaround,
446 as it depends on the alternative framework, which will only patch
447 the kernel if an affected CPU is detected.
448
449 If unsure, say Y.
450
Will Deacondf057cc2015-03-17 12:15:02 +0000451config ARM64_ERRATUM_843419
452 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000453 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000454 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000455 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100456 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000457 enables PLT support to replace certain ADRP instructions, which can
458 cause subsequent memory accesses to use an incorrect address on
459 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000460
461 If unsure, say Y.
462
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100463config ARM64_ERRATUM_1024718
464 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
465 default y
466 help
467 This option adds work around for Arm Cortex-A55 Erratum 1024718.
468
469 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
470 update of the hardware dirty bit when the DBM/AP bits are updated
471 without a break-before-make. The work around is to disable the usage
472 of hardware DBM locally on the affected cores. CPUs not affected by
473 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100474
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100475 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100476
Robert Richter94100972015-09-21 22:58:38 +0200477config CAVIUM_ERRATUM_22375
478 bool "Cavium erratum 22375, 24313"
479 default y
480 help
481 Enable workaround for erratum 22375, 24313.
482
483 This implements two gicv3-its errata workarounds for ThunderX. Both
484 with small impact affecting only ITS table allocation.
485
486 erratum 22375: only alloc 8MB table size
487 erratum 24313: ignore memory access type
488
489 The fixes are in ITS initialization and basically ignore memory access
490 type and table size provided by the TYPER and BASER registers.
491
492 If unsure, say Y.
493
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200494config CAVIUM_ERRATUM_23144
495 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
496 depends on NUMA
497 default y
498 help
499 ITS SYNC command hang for cross node io and collections/cpu mapping.
500
501 If unsure, say Y.
502
Robert Richter6d4e11c2015-09-21 22:58:35 +0200503config CAVIUM_ERRATUM_23154
504 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
505 default y
506 help
507 The gicv3 of ThunderX requires a modified version for
508 reading the IAR status to ensure data synchronization
509 (access to icc_iar1_el1 is not sync'ed before and after).
510
511 If unsure, say Y.
512
Andrew Pinski104a0c02016-02-24 17:44:57 -0800513config CAVIUM_ERRATUM_27456
514 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
515 default y
516 help
517 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
518 instructions may cause the icache to become corrupted if it
519 contains data for a non-current ASID. The fix is to
520 invalidate the icache when changing the mm context.
521
522 If unsure, say Y.
523
David Daney690a3412017-06-09 12:49:48 +0100524config CAVIUM_ERRATUM_30115
525 bool "Cavium erratum 30115: Guest may disable interrupts in host"
526 default y
527 help
528 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
529 1.2, and T83 Pass 1.0, KVM guest execution may disable
530 interrupts in host. Trapping both GICv3 group-0 and group-1
531 accesses sidesteps the issue.
532
533 If unsure, say Y.
534
Christopher Covington38fd94b2017-02-08 15:08:37 -0500535config QCOM_FALKOR_ERRATUM_1003
536 bool "Falkor E1003: Incorrect translation due to ASID change"
537 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500538 help
539 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000540 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
541 in TTBR1_EL1, this situation only occurs in the entry trampoline and
542 then only for entries in the walk cache, since the leaf translation
543 is unchanged. Work around the erratum by invalidating the walk cache
544 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500545
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500546config QCOM_FALKOR_ERRATUM_1009
547 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
548 default y
549 help
550 On Falkor v1, the CPU may prematurely complete a DSB following a
551 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
552 one more time to fix the issue.
553
554 If unsure, say Y.
555
Shanker Donthineni90922a22017-03-07 08:20:38 -0600556config QCOM_QDF2400_ERRATUM_0065
557 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
558 default y
559 help
560 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
561 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
562 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
563
564 If unsure, say Y.
565
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100566config SOCIONEXT_SYNQUACER_PREITS
567 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
568 default y
569 help
570 Socionext Synquacer SoCs implement a separate h/w block to generate
571 MSI doorbell writes with non-zero values for the device ID.
572
573 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100574
575config HISILICON_ERRATUM_161600802
576 bool "Hip07 161600802: Erroneous redistributor VLPI base"
577 default y
578 help
579 The HiSilicon Hip07 SoC usees the wrong redistributor base
580 when issued ITS commands such as VMOVP and VMAPP, and requires
581 a 128kB offset to be applied to the target address in this commands.
582
583 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600584
585config QCOM_FALKOR_ERRATUM_E1041
586 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
587 default y
588 help
589 Falkor CPU may speculatively fetch instructions from an improper
590 memory location when MMU translation is changed from SCTLR_ELn[M]=1
591 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
592
593 If unsure, say Y.
594
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100595endmenu
596
597
598choice
599 prompt "Page size"
600 default ARM64_4K_PAGES
601 help
602 Page size (translation granule) configuration.
603
604config ARM64_4K_PAGES
605 bool "4KB"
606 help
607 This feature enables 4KB pages support.
608
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100609config ARM64_16K_PAGES
610 bool "16KB"
611 help
612 The system will use 16KB pages support. AArch32 emulation
613 requires applications compiled with 16K (or a multiple of 16K)
614 aligned segments.
615
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100616config ARM64_64K_PAGES
617 bool "64KB"
618 help
619 This feature enables 64KB pages support (4KB by default)
620 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100621 look-up. AArch32 emulation requires applications compiled
622 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100623
624endchoice
625
626choice
627 prompt "Virtual address space size"
628 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100629 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100630 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
631 help
632 Allows choosing one of multiple possible virtual address
633 space sizes. The level of translation table is determined by
634 a combination of page size and virtual address space size.
635
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100636config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100637 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100638 depends on ARM64_16K_PAGES
639
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100640config ARM64_VA_BITS_39
641 bool "39-bit"
642 depends on ARM64_4K_PAGES
643
644config ARM64_VA_BITS_42
645 bool "42-bit"
646 depends on ARM64_64K_PAGES
647
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100648config ARM64_VA_BITS_47
649 bool "47-bit"
650 depends on ARM64_16K_PAGES
651
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100652config ARM64_VA_BITS_48
653 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100654
655endchoice
656
657config ARM64_VA_BITS
658 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100659 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100660 default 39 if ARM64_VA_BITS_39
661 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100662 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663 default 48 if ARM64_VA_BITS_48
664
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000665choice
666 prompt "Physical address space size"
667 default ARM64_PA_BITS_48
668 help
669 Choose the maximum physical address range that the kernel will
670 support.
671
672config ARM64_PA_BITS_48
673 bool "48-bit"
674
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000675config ARM64_PA_BITS_52
676 bool "52-bit (ARMv8.2)"
677 depends on ARM64_64K_PAGES
678 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
679 help
680 Enable support for a 52-bit physical address space, introduced as
681 part of the ARMv8.2-LPA extension.
682
683 With this enabled, the kernel will also continue to work on CPUs that
684 do not support ARMv8.2-LPA, but with some added memory overhead (and
685 minor performance overhead).
686
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000687endchoice
688
689config ARM64_PA_BITS
690 int
691 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000692 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000693
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100694config CPU_BIG_ENDIAN
695 bool "Build big-endian kernel"
696 help
697 Say Y if you plan on running a kernel in big-endian mode.
698
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100699config SCHED_MC
700 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100701 help
702 Multi-core scheduler support improves the CPU scheduler's decision
703 making when dealing with multi-core CPU chips at a cost of slightly
704 increased overhead in some places. If unsure say N here.
705
706config SCHED_SMT
707 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708 help
709 Improves the CPU scheduler's decision making when dealing with
710 MultiThreading at a cost of slightly increased overhead in some
711 places. If unsure say N here.
712
713config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000714 int "Maximum number of CPUs (2-4096)"
715 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100716 # These have to remain sorted largest to smallest
717 default "64"
718
719config HOTPLUG_CPU
720 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800721 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100722 help
723 Say Y here to experiment with turning CPUs off and on. CPUs
724 can be controlled through /sys/devices/system/cpu.
725
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700726# Common NUMA Features
727config NUMA
728 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800729 select ACPI_NUMA if ACPI
730 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700731 help
732 Enable NUMA (Non Uniform Memory Access) support.
733
734 The kernel will try to allocate memory used by a CPU on the
735 local memory of the CPU and add some more
736 NUMA awareness to the kernel.
737
738config NODES_SHIFT
739 int "Maximum NUMA Nodes (as a power of 2)"
740 range 1 10
741 default "2"
742 depends on NEED_MULTIPLE_NODES
743 help
744 Specify the maximum number of NUMA Nodes available on the target
745 system. Increases memory reserved to accommodate various tables.
746
747config USE_PERCPU_NUMA_NODE_ID
748 def_bool y
749 depends on NUMA
750
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800751config HAVE_SETUP_PER_CPU_AREA
752 def_bool y
753 depends on NUMA
754
755config NEED_PER_CPU_EMBED_FIRST_CHUNK
756 def_bool y
757 depends on NUMA
758
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000759config HOLES_IN_ZONE
760 def_bool y
761 depends on NUMA
762
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100763source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800764source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100765
Laura Abbott83863f22016-02-05 16:24:47 -0800766config ARCH_SUPPORTS_DEBUG_PAGEALLOC
767 def_bool y
768
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100769config ARCH_HAS_HOLES_MEMORYMODEL
770 def_bool y if SPARSEMEM
771
772config ARCH_SPARSEMEM_ENABLE
773 def_bool y
774 select SPARSEMEM_VMEMMAP_ENABLE
775
776config ARCH_SPARSEMEM_DEFAULT
777 def_bool ARCH_SPARSEMEM_ENABLE
778
779config ARCH_SELECT_MEMORY_MODEL
780 def_bool ARCH_SPARSEMEM_ENABLE
781
782config HAVE_ARCH_PFN_VALID
783 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
784
785config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100786 def_bool y
787 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100788
Steve Capper084bd292013-04-10 13:48:00 +0100789config SYS_SUPPORTS_HUGETLBFS
790 def_bool y
791
Steve Capper084bd292013-04-10 13:48:00 +0100792config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100793 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100794
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100795config ARCH_HAS_CACHE_LINE_SIZE
796 def_bool y
797
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798source "mm/Kconfig"
799
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000800config SECCOMP
801 bool "Enable seccomp to safely compute untrusted bytecode"
802 ---help---
803 This kernel feature is useful for number crunching applications
804 that may need to compute untrusted bytecode during their
805 execution. By using pipes or other transports made available to
806 the process as file descriptors supporting the read/write
807 syscalls, it's possible to isolate those applications in
808 their own address space using seccomp. Once seccomp is
809 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
810 and the task is only allowed to execute a few safe syscalls
811 defined by each seccomp mode.
812
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000813config PARAVIRT
814 bool "Enable paravirtualization code"
815 help
816 This changes the kernel so it can modify itself when it is run
817 under a hypervisor, potentially improving performance significantly
818 over full virtualization.
819
820config PARAVIRT_TIME_ACCOUNTING
821 bool "Paravirtual steal time accounting"
822 select PARAVIRT
823 default n
824 help
825 Select this option to enable fine granularity task steal time
826 accounting. Time spent executing other tasks in parallel with
827 the current vCPU is discounted from the vCPU power. To account for
828 that, there can be a small performance impact.
829
830 If in doubt, say N here.
831
Geoff Levandd28f6df2016-06-23 17:54:48 +0000832config KEXEC
833 depends on PM_SLEEP_SMP
834 select KEXEC_CORE
835 bool "kexec system call"
836 ---help---
837 kexec is a system call that implements the ability to shutdown your
838 current kernel, and to start another kernel. It is like a reboot
839 but it is independent of the system firmware. And like a reboot
840 you can start any kernel with it, not just Linux.
841
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900842config CRASH_DUMP
843 bool "Build kdump crash kernel"
844 help
845 Generate crash dump after being started by kexec. This should
846 be normally only set in special crash dump kernels which are
847 loaded in the main kernel with kexec-tools into a specially
848 reserved region and then later executed after a crash by
849 kdump/kexec.
850
851 For more details see Documentation/kdump/kdump.txt
852
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000853config XEN_DOM0
854 def_bool y
855 depends on XEN
856
857config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700858 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000859 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000860 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000861 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000862 help
863 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
864
Steve Capperd03bb142013-04-25 15:19:21 +0100865config FORCE_MAX_ZONEORDER
866 int
867 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100868 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100869 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100870 help
871 The kernel memory allocator divides physically contiguous memory
872 blocks into "zones", where each zone is a power of two number of
873 pages. This option selects the largest power of two that the kernel
874 keeps in the memory allocator. If you need to allocate very large
875 blocks of physically contiguous memory, then you may need to
876 increase this value.
877
878 This config option is actually maximum order plus one. For example,
879 a value of 11 means that the largest free memory block is 2^10 pages.
880
881 We make sure that we can allocate upto a HugePage size for each configuration.
882 Hence we have :
883 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
884
885 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
886 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100887
Will Deacon084eb772017-11-14 14:41:01 +0000888config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000889 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000890 default y
891 help
Will Deacon06170522017-11-14 16:19:39 +0000892 Speculation attacks against some high-performance processors can
893 be used to bypass MMU permission checks and leak kernel data to
894 userspace. This can be defended against by unmapping the kernel
895 when running in userspace, mapping it back in on exception entry
896 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000897
898 If unsure, say Y.
899
Will Deacon0f15adb2018-01-03 11:17:58 +0000900config HARDEN_BRANCH_PREDICTOR
901 bool "Harden the branch predictor against aliasing attacks" if EXPERT
902 default y
903 help
904 Speculation attacks against some high-performance processors rely on
905 being able to manipulate the branch predictor for a victim context by
906 executing aliasing branches in the attacker context. Such attacks
907 can be partially mitigated against by clearing internal branch
908 predictor state and limiting the prediction logic in some situations.
909
910 This config option will take CPU-specific actions to harden the
911 branch predictor against aliasing attacks and may rely on specific
912 instruction sequences or control bits being set by the system
913 firmware.
914
915 If unsure, say Y.
916
Marc Zyngierdee39242018-02-15 11:47:14 +0000917config HARDEN_EL2_VECTORS
918 bool "Harden EL2 vector mapping against system register leak" if EXPERT
919 default y
920 help
921 Speculation attacks against some high-performance processors can
922 be used to leak privileged information such as the vector base
923 register, resulting in a potential defeat of the EL2 layout
924 randomization.
925
926 This config option will map the vectors to a fixed location,
927 independent of the EL2 code mapping, so that revealing VBAR_EL2
928 to an attacker does not give away any extra information. This
929 only gets enabled on affected CPUs.
930
931 If unsure, say Y.
932
Will Deacon1b907f42014-11-20 16:51:10 +0000933menuconfig ARMV8_DEPRECATED
934 bool "Emulate deprecated/obsolete ARMv8 instructions"
935 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000936 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000937 help
938 Legacy software support may require certain instructions
939 that have been deprecated or obsoleted in the architecture.
940
941 Enable this config to enable selective emulation of these
942 features.
943
944 If unsure, say Y
945
946if ARMV8_DEPRECATED
947
948config SWP_EMULATION
949 bool "Emulate SWP/SWPB instructions"
950 help
951 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
952 they are always undefined. Say Y here to enable software
953 emulation of these instructions for userspace using LDXR/STXR.
954
955 In some older versions of glibc [<=2.8] SWP is used during futex
956 trylock() operations with the assumption that the code will not
957 be preempted. This invalid assumption may be more likely to fail
958 with SWP emulation enabled, leading to deadlock of the user
959 application.
960
961 NOTE: when accessing uncached shared regions, LDXR/STXR rely
962 on an external transaction monitoring block called a global
963 monitor to maintain update atomicity. If your system does not
964 implement a global monitor, this option can cause programs that
965 perform SWP operations to uncached memory to deadlock.
966
967 If unsure, say Y
968
969config CP15_BARRIER_EMULATION
970 bool "Emulate CP15 Barrier instructions"
971 help
972 The CP15 barrier instructions - CP15ISB, CP15DSB, and
973 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
974 strongly recommended to use the ISB, DSB, and DMB
975 instructions instead.
976
977 Say Y here to enable software emulation of these
978 instructions for AArch32 userspace code. When this option is
979 enabled, CP15 barrier usage is traced which can help
980 identify software that needs updating.
981
982 If unsure, say Y
983
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000984config SETEND_EMULATION
985 bool "Emulate SETEND instruction"
986 help
987 The SETEND instruction alters the data-endianness of the
988 AArch32 EL0, and is deprecated in ARMv8.
989
990 Say Y here to enable software emulation of the instruction
991 for AArch32 userspace code.
992
993 Note: All the cpus on the system must have mixed endian support at EL0
994 for this feature to be enabled. If a new CPU - which doesn't support mixed
995 endian - is hotplugged in after this feature has been enabled, there could
996 be unexpected results in the applications.
997
998 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000999endif
1000
Catalin Marinasba428222016-07-01 18:25:31 +01001001config ARM64_SW_TTBR0_PAN
1002 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1003 help
1004 Enabling this option prevents the kernel from accessing
1005 user-space memory directly by pointing TTBR0_EL1 to a reserved
1006 zeroed area and reserved ASID. The user access routines
1007 restore the valid TTBR0_EL1 temporarily.
1008
Will Deacon0e4a0702015-07-27 15:54:13 +01001009menu "ARMv8.1 architectural features"
1010
1011config ARM64_HW_AFDBM
1012 bool "Support for hardware updates of the Access and Dirty page flags"
1013 default y
1014 help
1015 The ARMv8.1 architecture extensions introduce support for
1016 hardware updates of the access and dirty information in page
1017 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1018 capable processors, accesses to pages with PTE_AF cleared will
1019 set this bit instead of raising an access flag fault.
1020 Similarly, writes to read-only pages with the DBM bit set will
1021 clear the read-only bit (AP[2]) instead of raising a
1022 permission fault.
1023
1024 Kernels built with this configuration option enabled continue
1025 to work on pre-ARMv8.1 hardware and the performance impact is
1026 minimal. If unsure, say Y.
1027
1028config ARM64_PAN
1029 bool "Enable support for Privileged Access Never (PAN)"
1030 default y
1031 help
1032 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1033 prevents the kernel or hypervisor from accessing user-space (EL0)
1034 memory directly.
1035
1036 Choosing this option will cause any unprotected (not using
1037 copy_to_user et al) memory access to fail with a permission fault.
1038
1039 The feature is detected at runtime, and will remain as a 'nop'
1040 instruction if the cpu does not implement the feature.
1041
1042config ARM64_LSE_ATOMICS
1043 bool "Atomic instructions"
1044 help
1045 As part of the Large System Extensions, ARMv8.1 introduces new
1046 atomic instructions that are designed specifically to scale in
1047 very large systems.
1048
1049 Say Y here to make use of these instructions for the in-kernel
1050 atomic routines. This incurs a small overhead on CPUs that do
1051 not support these instructions and requires the kernel to be
1052 built with binutils >= 2.25.
1053
Marc Zyngier1f364c82014-02-19 09:33:14 +00001054config ARM64_VHE
1055 bool "Enable support for Virtualization Host Extensions (VHE)"
1056 default y
1057 help
1058 Virtualization Host Extensions (VHE) allow the kernel to run
1059 directly at EL2 (instead of EL1) on processors that support
1060 it. This leads to better performance for KVM, as they reduce
1061 the cost of the world switch.
1062
1063 Selecting this option allows the VHE feature to be detected
1064 at runtime, and does not affect processors that do not
1065 implement this feature.
1066
Will Deacon0e4a0702015-07-27 15:54:13 +01001067endmenu
1068
Will Deaconf9933182016-02-26 16:30:14 +00001069menu "ARMv8.2 architectural features"
1070
James Morse57f49592016-02-05 14:58:48 +00001071config ARM64_UAO
1072 bool "Enable support for User Access Override (UAO)"
1073 default y
1074 help
1075 User Access Override (UAO; part of the ARMv8.2 Extensions)
1076 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001077 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001078
1079 This option changes get_user() and friends to use the 'unprivileged'
1080 variant of the load/store instructions. This ensures that user-space
1081 really did have access to the supplied memory. When addr_limit is
1082 set to kernel memory the UAO bit will be set, allowing privileged
1083 access to kernel memory.
1084
1085 Choosing this option will cause copy_to_user() et al to use user-space
1086 memory permissions.
1087
1088 The feature is detected at runtime, the kernel will use the
1089 regular load/store instructions if the cpu does not implement the
1090 feature.
1091
Robin Murphyd50e0712017-07-25 11:55:42 +01001092config ARM64_PMEM
1093 bool "Enable support for persistent memory"
1094 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001095 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001096 help
1097 Say Y to enable support for the persistent memory API based on the
1098 ARMv8.2 DCPoP feature.
1099
1100 The feature is detected at runtime, and the kernel will use DC CVAC
1101 operations if DC CVAP is not supported (following the behaviour of
1102 DC CVAP itself if the system does not define a point of persistence).
1103
Xie XiuQi64c02722018-01-15 19:38:56 +00001104config ARM64_RAS_EXTN
1105 bool "Enable support for RAS CPU Extensions"
1106 default y
1107 help
1108 CPUs that support the Reliability, Availability and Serviceability
1109 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1110 errors, classify them and report them to software.
1111
1112 On CPUs with these extensions system software can use additional
1113 barriers to determine if faults are pending and read the
1114 classification from a new set of registers.
1115
1116 Selecting this feature will allow the kernel to use these barriers
1117 and access the new registers if the system supports the extension.
1118 Platform RAS features may additionally depend on firmware support.
1119
Will Deaconf9933182016-02-26 16:30:14 +00001120endmenu
1121
Dave Martinddd25ad2017-10-31 15:51:02 +00001122config ARM64_SVE
1123 bool "ARM Scalable Vector Extension support"
1124 default y
1125 help
1126 The Scalable Vector Extension (SVE) is an extension to the AArch64
1127 execution state which complements and extends the SIMD functionality
1128 of the base architecture to support much larger vectors and to enable
1129 additional vectorisation opportunities.
1130
1131 To enable use of this extension on CPUs that implement it, say Y.
1132
Dave Martin50436942018-03-23 18:08:31 +00001133 Note that for architectural reasons, firmware _must_ implement SVE
1134 support when running on SVE capable hardware. The required support
1135 is present in:
1136
1137 * version 1.5 and later of the ARM Trusted Firmware
1138 * the AArch64 boot wrapper since commit 5e1261e08abf
1139 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1140
1141 For other firmware implementations, consult the firmware documentation
1142 or vendor.
1143
1144 If you need the kernel to boot on SVE-capable hardware with broken
1145 firmware, you may need to say N here until you get your firmware
1146 fixed. Otherwise, you may experience firmware panics or lockups when
1147 booting the kernel. If unsure and you are not observing these
1148 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001149
1150config ARM64_MODULE_PLTS
1151 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001152 select HAVE_MOD_ARCH_SPECIFIC
1153
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001154config RELOCATABLE
1155 bool
1156 help
1157 This builds the kernel as a Position Independent Executable (PIE),
1158 which retains all relocation metadata required to relocate the
1159 kernel binary at runtime to a different virtual address than the
1160 address it was linked at.
1161 Since AArch64 uses the RELA relocation format, this requires a
1162 relocation pass at runtime even if the kernel is loaded at the
1163 same address it was linked at.
1164
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001165config RANDOMIZE_BASE
1166 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001167 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001168 select RELOCATABLE
1169 help
1170 Randomizes the virtual address at which the kernel image is
1171 loaded, as a security feature that deters exploit attempts
1172 relying on knowledge of the location of kernel internals.
1173
1174 It is the bootloader's job to provide entropy, by passing a
1175 random u64 value in /chosen/kaslr-seed at kernel entry.
1176
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001177 When booting via the UEFI stub, it will invoke the firmware's
1178 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1179 to the kernel proper. In addition, it will randomise the physical
1180 location of the kernel Image as well.
1181
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001182 If unsure, say N.
1183
1184config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001185 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001186 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001187 default y
1188 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001189 Randomizes the location of the module region inside a 4 GB window
1190 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001191 to leak information about the location of core kernel data structures
1192 but it does imply that function calls between modules and the core
1193 kernel will need to be resolved via veneers in the module PLT.
1194
1195 When this option is not set, the module region will be randomized over
1196 a limited range that contains the [_stext, _etext] interval of the
1197 core kernel, so branch relocations are always in range.
1198
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001199endmenu
1200
1201menu "Boot options"
1202
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001203config ARM64_ACPI_PARKING_PROTOCOL
1204 bool "Enable support for the ARM64 ACPI parking protocol"
1205 depends on ACPI
1206 help
1207 Enable support for the ARM64 ACPI parking protocol. If disabled
1208 the kernel will not allow booting through the ARM64 ACPI parking
1209 protocol even if the corresponding data is present in the ACPI
1210 MADT table.
1211
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001212config CMDLINE
1213 string "Default kernel command string"
1214 default ""
1215 help
1216 Provide a set of default command-line options at build time by
1217 entering them here. As a minimum, you should specify the the
1218 root device (e.g. root=/dev/nfs).
1219
1220config CMDLINE_FORCE
1221 bool "Always use the default kernel command string"
1222 help
1223 Always use the default kernel command string, even if the boot
1224 loader passes other arguments to the kernel.
1225 This is useful if you cannot or don't want to change the
1226 command-line options your boot loader passes to the kernel.
1227
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001228config EFI_STUB
1229 bool
1230
Mark Salterf84d0272014-04-15 21:59:30 -04001231config EFI
1232 bool "UEFI runtime support"
1233 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001234 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001235 select LIBFDT
1236 select UCS2_STRING
1237 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001238 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001239 select EFI_STUB
1240 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001241 default y
1242 help
1243 This option provides support for runtime services provided
1244 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001245 clock, and platform reset). A UEFI stub is also provided to
1246 allow the kernel to be booted as an EFI application. This
1247 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001248
Yi Lid1ae8c02014-10-04 23:46:43 +08001249config DMI
1250 bool "Enable support for SMBIOS (DMI) tables"
1251 depends on EFI
1252 default y
1253 help
1254 This enables SMBIOS/DMI feature for systems.
1255
1256 This option is only useful on systems that have UEFI firmware.
1257 However, even with this option, the resultant kernel should
1258 continue to boot on existing non-UEFI platforms.
1259
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001260endmenu
1261
1262menu "Userspace binary formats"
1263
1264source "fs/Kconfig.binfmt"
1265
1266config COMPAT
1267 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001268 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001269 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001270 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001271 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001272 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001273 help
1274 This option enables support for a 32-bit EL0 running under a 64-bit
1275 kernel at EL1. AArch32-specific components such as system calls,
1276 the user helper functions, VFP support and the ptrace interface are
1277 handled appropriately by the kernel.
1278
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001279 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1280 that you will only be able to execute AArch32 binaries that were compiled
1281 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001282
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001283 If you want to execute 32-bit userspace applications, say Y.
1284
1285config SYSVIPC_COMPAT
1286 def_bool y
1287 depends on COMPAT && SYSVIPC
1288
1289endmenu
1290
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001291menu "Power management options"
1292
1293source "kernel/power/Kconfig"
1294
James Morse82869ac2016-04-27 17:47:12 +01001295config ARCH_HIBERNATION_POSSIBLE
1296 def_bool y
1297 depends on CPU_PM
1298
1299config ARCH_HIBERNATION_HEADER
1300 def_bool y
1301 depends on HIBERNATION
1302
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001303config ARCH_SUSPEND_POSSIBLE
1304 def_bool y
1305
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001306endmenu
1307
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001308menu "CPU Power Management"
1309
1310source "drivers/cpuidle/Kconfig"
1311
Rob Herring52e7e812014-02-24 11:27:57 +09001312source "drivers/cpufreq/Kconfig"
1313
1314endmenu
1315
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001316source "net/Kconfig"
1317
1318source "drivers/Kconfig"
1319
Mark Salterf84d0272014-04-15 21:59:30 -04001320source "drivers/firmware/Kconfig"
1321
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001322source "drivers/acpi/Kconfig"
1323
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001324source "fs/Kconfig"
1325
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001326source "arch/arm64/kvm/Kconfig"
1327
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001328source "arch/arm64/Kconfig.debug"
1329
1330source "security/Kconfig"
1331
1332source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001333if CRYPTO
1334source "arch/arm64/crypto/Kconfig"
1335endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001336
1337source "lib/Kconfig"