blob: e058854bcefcbcff256226d8b2d00e5b599fd11d [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Dave Martinab7876a2020-03-16 16:50:47 +000012 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080013 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080014 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010015 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010017 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070018 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080019 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070020 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020021 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070022 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Robin Murphy73b20c82019-07-16 16:30:51 -070024 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070025 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050026 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010027 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010028 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080029 select ARCH_HAS_STRICT_KERNEL_RWX
30 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020031 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
32 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010033 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010034 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010035 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000036 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070037 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020038 select ARCH_INLINE_READ_LOCK if !PREEMPTION
39 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
40 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
41 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
42 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
43 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
44 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
45 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
46 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
47 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
48 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
49 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
50 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
51 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
52 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
53 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
54 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
55 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
56 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
57 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
58 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
59 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
60 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
61 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
62 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
63 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070064 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010065 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000066 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010067 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000068 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010069 select ARCH_USE_SYM_ANNOTATIONS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010070 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020071 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010072 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070073 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070074 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010075 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070076 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000077 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070078 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080079 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000080 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000081 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000082 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010083 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050084 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010085 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050086 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010087 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080088 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000089 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070090 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000091 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020092 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000093 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010094 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010095 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080096 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070097 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010098 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +0100100 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000101 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500102 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700103 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100104 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700105 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select GENERIC_IRQ_PROBE
107 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100108 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100109 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800110 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700111 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000113 select GENERIC_STRNCPY_FROM_USER
114 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100116 select GENERIC_GETTIMEOFDAY
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100117 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100119 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800120 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100121 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100122 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100123 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530124 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100125 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800126 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700127 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800128 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800129 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000130 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800131 select HAVE_ARCH_MMAP_RND_BITS
132 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700133 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000134 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700135 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700136 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700138 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100139 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700140 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900141 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200142 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100143 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100144 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100145 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700146 select HAVE_CONTEXT_TRACKING
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100147 select HAVE_COPY_THREAD_TLS
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700148 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700149 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000150 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100151 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100152 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
153 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000154 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700155 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100156 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900157 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800158 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900159 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200160 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100161 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000162 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700163 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700164 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000165 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100166 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100167 select HAVE_PERF_REGS
168 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400169 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900170 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000171 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800172 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100173 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900174 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100175 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400176 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900177 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100178 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100179 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200181 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100182 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200183 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200184 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185 select OF
186 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100187 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000188 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100189 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000190 select POWER_RESET
191 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200193 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700194 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000195 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196 help
197 ARM 64-bit (AArch64) Linux support.
198
199config 64BIT
200 def_bool y
201
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100202config MMU
203 def_bool y
204
Mark Rutland030c4d22016-05-31 15:57:59 +0100205config ARM64_PAGE_SHIFT
206 int
207 default 16 if ARM64_64K_PAGES
208 default 14 if ARM64_16K_PAGES
209 default 12
210
211config ARM64_CONT_SHIFT
212 int
213 default 5 if ARM64_64K_PAGES
214 default 7 if ARM64_16K_PAGES
215 default 4
216
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800217config ARCH_MMAP_RND_BITS_MIN
218 default 14 if ARM64_64K_PAGES
219 default 16 if ARM64_16K_PAGES
220 default 18
221
222# max bits determined by the following formula:
223# VA_BITS - PAGE_SHIFT - 3
224config ARCH_MMAP_RND_BITS_MAX
225 default 19 if ARM64_VA_BITS=36
226 default 24 if ARM64_VA_BITS=39
227 default 27 if ARM64_VA_BITS=42
228 default 30 if ARM64_VA_BITS=47
229 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
230 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
231 default 33 if ARM64_VA_BITS=48
232 default 14 if ARM64_64K_PAGES
233 default 16 if ARM64_16K_PAGES
234 default 18
235
236config ARCH_MMAP_RND_COMPAT_BITS_MIN
237 default 7 if ARM64_64K_PAGES
238 default 9 if ARM64_16K_PAGES
239 default 11
240
241config ARCH_MMAP_RND_COMPAT_BITS_MAX
242 default 16
243
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700244config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100245 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100246
247config STACKTRACE_SUPPORT
248 def_bool y
249
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100250config ILLEGAL_POINTER_VALUE
251 hex
252 default 0xdead000000000000
253
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100254config LOCKDEP_SUPPORT
255 def_bool y
256
257config TRACE_IRQFLAGS_SUPPORT
258 def_bool y
259
Dave P Martin9fb74102015-07-24 16:37:48 +0100260config GENERIC_BUG
261 def_bool y
262 depends on BUG
263
264config GENERIC_BUG_RELATIVE_POINTERS
265 def_bool y
266 depends on GENERIC_BUG
267
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100268config GENERIC_HWEIGHT
269 def_bool y
270
271config GENERIC_CSUM
272 def_bool y
273
274config GENERIC_CALIBRATE_DELAY
275 def_bool y
276
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200277config ZONE_DMA
278 bool "Support DMA zone" if EXPERT
279 default y
280
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100281config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800282 bool "Support DMA32 zone" if EXPERT
283 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100284
Robin Murphy4ab21502018-12-11 18:48:48 +0000285config ARCH_ENABLE_MEMORY_HOTPLUG
286 def_bool y
287
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530288config ARCH_ENABLE_MEMORY_HOTREMOVE
289 def_bool y
290
Will Deacon4b3dc962015-05-29 18:28:44 +0100291config SMP
292 def_bool y
293
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100294config KERNEL_MODE_NEON
295 def_bool y
296
Rob Herring92cc15f2014-04-18 17:19:59 -0500297config FIX_EARLYCON_MEM
298 def_bool y
299
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700300config PGTABLE_LEVELS
301 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100302 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700303 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100304 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700305 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100306 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
307 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700308
Pratyush Anand9842cea2016-11-02 14:40:46 +0530309config ARCH_SUPPORTS_UPROBES
310 def_bool y
311
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200312config ARCH_PROC_KCORE_TEXT
313 def_bool y
314
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000315config BROKEN_GAS_INST
316 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
317
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100318config KASAN_SHADOW_OFFSET
319 hex
320 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100321 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100322 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
323 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
324 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
325 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100326 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100327 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
328 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
329 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
330 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
331 default 0xffffffffffffffff
332
Olof Johansson6a377492015-07-20 12:09:16 -0700333source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100334
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100335menu "Kernel Features"
336
Andre Przywarac0a01b82014-11-14 15:54:12 +0000337menu "ARM errata workarounds via the alternatives framework"
338
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000339config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100340 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000341
Andre Przywarac0a01b82014-11-14 15:54:12 +0000342config ARM64_ERRATUM_826319
343 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
344 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000345 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000346 help
347 This option adds an alternative code sequence to work around ARM
348 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
349 AXI master interface and an L2 cache.
350
351 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
352 and is unable to accept a certain write via this interface, it will
353 not progress on read data presented on the read data channel and the
354 system can deadlock.
355
356 The workaround promotes data cache clean instructions to
357 data cache clean-and-invalidate.
358 Please note that this does not necessarily enable the workaround,
359 as it depends on the alternative framework, which will only patch
360 the kernel if an affected CPU is detected.
361
362 If unsure, say Y.
363
364config ARM64_ERRATUM_827319
365 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
366 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000367 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000368 help
369 This option adds an alternative code sequence to work around ARM
370 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
371 master interface and an L2 cache.
372
373 Under certain conditions this erratum can cause a clean line eviction
374 to occur at the same time as another transaction to the same address
375 on the AMBA 5 CHI interface, which can cause data corruption if the
376 interconnect reorders the two transactions.
377
378 The workaround promotes data cache clean instructions to
379 data cache clean-and-invalidate.
380 Please note that this does not necessarily enable the workaround,
381 as it depends on the alternative framework, which will only patch
382 the kernel if an affected CPU is detected.
383
384 If unsure, say Y.
385
386config ARM64_ERRATUM_824069
387 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
388 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000389 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000390 help
391 This option adds an alternative code sequence to work around ARM
392 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
393 to a coherent interconnect.
394
395 If a Cortex-A53 processor is executing a store or prefetch for
396 write instruction at the same time as a processor in another
397 cluster is executing a cache maintenance operation to the same
398 address, then this erratum might cause a clean cache line to be
399 incorrectly marked as dirty.
400
401 The workaround promotes data cache clean instructions to
402 data cache clean-and-invalidate.
403 Please note that this option does not necessarily enable the
404 workaround, as it depends on the alternative framework, which will
405 only patch the kernel if an affected CPU is detected.
406
407 If unsure, say Y.
408
409config ARM64_ERRATUM_819472
410 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
411 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000412 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000413 help
414 This option adds an alternative code sequence to work around ARM
415 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
416 present when it is connected to a coherent interconnect.
417
418 If the processor is executing a load and store exclusive sequence at
419 the same time as a processor in another cluster is executing a cache
420 maintenance operation to the same address, then this erratum might
421 cause data corruption.
422
423 The workaround promotes data cache clean instructions to
424 data cache clean-and-invalidate.
425 Please note that this does not necessarily enable the workaround,
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
431config ARM64_ERRATUM_832075
432 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
433 default y
434 help
435 This option adds an alternative code sequence to work around ARM
436 erratum 832075 on Cortex-A57 parts up to r1p2.
437
438 Affected Cortex-A57 parts might deadlock when exclusive load/store
439 instructions to Write-Back memory are mixed with Device loads.
440
441 The workaround is to promote device loads to use Load-Acquire
442 semantics.
443 Please note that this does not necessarily enable the workaround,
444 as it depends on the alternative framework, which will only patch
445 the kernel if an affected CPU is detected.
446
447 If unsure, say Y.
448
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000449config ARM64_ERRATUM_834220
450 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
451 depends on KVM
452 default y
453 help
454 This option adds an alternative code sequence to work around ARM
455 erratum 834220 on Cortex-A57 parts up to r1p2.
456
457 Affected Cortex-A57 parts might report a Stage 2 translation
458 fault as the result of a Stage 1 fault for load crossing a
459 page boundary when there is a permission or device memory
460 alignment fault at Stage 1 and a translation fault at Stage 2.
461
462 The workaround is to verify that the Stage 1 translation
463 doesn't generate a fault before handling the Stage 2 fault.
464 Please note that this does not necessarily enable the workaround,
465 as it depends on the alternative framework, which will only patch
466 the kernel if an affected CPU is detected.
467
468 If unsure, say Y.
469
Will Deacon905e8c52015-03-23 19:07:02 +0000470config ARM64_ERRATUM_845719
471 bool "Cortex-A53: 845719: a load might read incorrect data"
472 depends on COMPAT
473 default y
474 help
475 This option adds an alternative code sequence to work around ARM
476 erratum 845719 on Cortex-A53 parts up to r0p4.
477
478 When running a compat (AArch32) userspace on an affected Cortex-A53
479 part, a load at EL0 from a virtual address that matches the bottom 32
480 bits of the virtual address used by a recent load at (AArch64) EL1
481 might return incorrect data.
482
483 The workaround is to write the contextidr_el1 register on exception
484 return to a 32-bit task.
485 Please note that this does not necessarily enable the workaround,
486 as it depends on the alternative framework, which will only patch
487 the kernel if an affected CPU is detected.
488
489 If unsure, say Y.
490
Will Deacondf057cc2015-03-17 12:15:02 +0000491config ARM64_ERRATUM_843419
492 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000493 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000494 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000495 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100496 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000497 enables PLT support to replace certain ADRP instructions, which can
498 cause subsequent memory accesses to use an incorrect address on
499 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000500
501 If unsure, say Y.
502
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100503config ARM64_ERRATUM_1024718
504 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
505 default y
506 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100507 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100508
509 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
510 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100511 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100512 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100513 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100514
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100515 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100516
Marc Zyngiera5325082019-05-23 11:24:50 +0100517config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100518 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100519 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100520 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100521 help
Will Deacon24cf2622019-05-01 15:45:36 +0100522 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100523 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100524
Marc Zyngiera5325082019-05-23 11:24:50 +0100525 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100526 cause register corruption when accessing the timer registers
527 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100528
529 If unsure, say Y.
530
Steven Pricee85d68f2019-12-16 11:56:29 +0000531config ARM64_WORKAROUND_SPECULATIVE_AT_VHE
532 bool
533
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000534config ARM64_ERRATUM_1165522
535 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
536 default y
Steven Pricee85d68f2019-12-16 11:56:29 +0000537 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000538 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100539 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000540
541 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
542 corrupted TLBs by speculating an AT instruction during a guest
543 context switch.
544
545 If unsure, say Y.
546
Steven Price275fa0e2019-12-16 11:56:31 +0000547config ARM64_ERRATUM_1530923
548 bool "Cortex-A55: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
549 default y
550 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
551 help
552 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
553
554 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
555 corrupted TLBs by speculating an AT instruction during a guest
556 context switch.
557
558 If unsure, say Y.
559
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000560config ARM64_ERRATUM_1286807
561 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
562 default y
563 select ARM64_WORKAROUND_REPEAT_TLBI
564 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100565 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000566
567 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
568 address for a cacheable mapping of a location is being
569 accessed by a core while another core is remapping the virtual
570 address to a new physical page using the recommended
571 break-before-make sequence, then under very rare circumstances
572 TLBI+DSB completes before a read using the translation being
573 invalidated has been observed by other observers. The
574 workaround repeats the TLBI+DSB operation.
575
Steven Pricedb0d46a2019-12-16 11:56:30 +0000576config ARM64_WORKAROUND_SPECULATIVE_AT_NVHE
577 bool
578
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000579config ARM64_ERRATUM_1319367
580 bool "Cortex-A57/A72: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
581 default y
Steven Pricedb0d46a2019-12-16 11:56:30 +0000582 select ARM64_WORKAROUND_SPECULATIVE_AT_NVHE
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000583 help
584 This option adds work arounds for ARM Cortex-A57 erratum 1319537
585 and A72 erratum 1319367
586
587 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
588 speculating an AT instruction during a guest context switch.
589
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000590 If unsure, say Y.
591
Will Deacon969f5ea2019-04-29 13:03:57 +0100592config ARM64_ERRATUM_1463225
593 bool "Cortex-A76: Software Step might prevent interrupt recognition"
594 default y
595 help
596 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
597
598 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
599 of a system call instruction (SVC) can prevent recognition of
600 subsequent interrupts when software stepping is disabled in the
601 exception handler of the system call and either kernel debugging
602 is enabled or VHE is in use.
603
604 Work around the erratum by triggering a dummy step exception
605 when handling a system call from a task that is being stepped
606 in a VHE configuration of the kernel.
607
608 If unsure, say Y.
609
James Morse05460842019-10-17 18:42:58 +0100610config ARM64_ERRATUM_1542419
611 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
612 default y
613 help
614 This option adds a workaround for ARM Neoverse-N1 erratum
615 1542419.
616
617 Affected Neoverse-N1 cores could execute a stale instruction when
618 modified by another CPU. The workaround depends on a firmware
619 counterpart.
620
621 Workaround the issue by hiding the DIC feature from EL0. This
622 forces user-space to perform cache maintenance.
623
624 If unsure, say Y.
625
Robert Richter94100972015-09-21 22:58:38 +0200626config CAVIUM_ERRATUM_22375
627 bool "Cavium erratum 22375, 24313"
628 default y
629 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100630 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200631
632 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100633 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200634
635 erratum 22375: only alloc 8MB table size
636 erratum 24313: ignore memory access type
637
638 The fixes are in ITS initialization and basically ignore memory access
639 type and table size provided by the TYPER and BASER registers.
640
641 If unsure, say Y.
642
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200643config CAVIUM_ERRATUM_23144
644 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
645 depends on NUMA
646 default y
647 help
648 ITS SYNC command hang for cross node io and collections/cpu mapping.
649
650 If unsure, say Y.
651
Robert Richter6d4e11c2015-09-21 22:58:35 +0200652config CAVIUM_ERRATUM_23154
653 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
654 default y
655 help
656 The gicv3 of ThunderX requires a modified version for
657 reading the IAR status to ensure data synchronization
658 (access to icc_iar1_el1 is not sync'ed before and after).
659
660 If unsure, say Y.
661
Andrew Pinski104a0c02016-02-24 17:44:57 -0800662config CAVIUM_ERRATUM_27456
663 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
664 default y
665 help
666 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
667 instructions may cause the icache to become corrupted if it
668 contains data for a non-current ASID. The fix is to
669 invalidate the icache when changing the mm context.
670
671 If unsure, say Y.
672
David Daney690a3412017-06-09 12:49:48 +0100673config CAVIUM_ERRATUM_30115
674 bool "Cavium erratum 30115: Guest may disable interrupts in host"
675 default y
676 help
677 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
678 1.2, and T83 Pass 1.0, KVM guest execution may disable
679 interrupts in host. Trapping both GICv3 group-0 and group-1
680 accesses sidesteps the issue.
681
682 If unsure, say Y.
683
Marc Zyngier603afdc2019-09-13 10:57:50 +0100684config CAVIUM_TX2_ERRATUM_219
685 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
686 default y
687 help
688 On Cavium ThunderX2, a load, store or prefetch instruction between a
689 TTBR update and the corresponding context synchronizing operation can
690 cause a spurious Data Abort to be delivered to any hardware thread in
691 the CPU core.
692
693 Work around the issue by avoiding the problematic code sequence and
694 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
695 trap handler performs the corresponding register access, skips the
696 instruction and ensures context synchronization by virtue of the
697 exception return.
698
699 If unsure, say Y.
700
Christopher Covington38fd94b2017-02-08 15:08:37 -0500701config QCOM_FALKOR_ERRATUM_1003
702 bool "Falkor E1003: Incorrect translation due to ASID change"
703 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500704 help
705 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000706 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
707 in TTBR1_EL1, this situation only occurs in the entry trampoline and
708 then only for entries in the walk cache, since the leaf translation
709 is unchanged. Work around the erratum by invalidating the walk cache
710 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500711
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000712config ARM64_WORKAROUND_REPEAT_TLBI
713 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000714
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500715config QCOM_FALKOR_ERRATUM_1009
716 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
717 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000718 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500719 help
720 On Falkor v1, the CPU may prematurely complete a DSB following a
721 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
722 one more time to fix the issue.
723
724 If unsure, say Y.
725
Shanker Donthineni90922a22017-03-07 08:20:38 -0600726config QCOM_QDF2400_ERRATUM_0065
727 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
728 default y
729 help
730 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
731 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
732 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
733
734 If unsure, say Y.
735
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100736config SOCIONEXT_SYNQUACER_PREITS
737 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
738 default y
739 help
740 Socionext Synquacer SoCs implement a separate h/w block to generate
741 MSI doorbell writes with non-zero values for the device ID.
742
743 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100744
745config HISILICON_ERRATUM_161600802
746 bool "Hip07 161600802: Erroneous redistributor VLPI base"
747 default y
748 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100749 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100750 when issued ITS commands such as VMOVP and VMAPP, and requires
751 a 128kB offset to be applied to the target address in this commands.
752
753 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600754
755config QCOM_FALKOR_ERRATUM_E1041
756 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
757 default y
758 help
759 Falkor CPU may speculatively fetch instructions from an improper
760 memory location when MMU translation is changed from SCTLR_ELn[M]=1
761 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
762
763 If unsure, say Y.
764
Zhang Lei3e321312019-02-26 18:43:41 +0000765config FUJITSU_ERRATUM_010001
766 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
767 default y
768 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100769 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000770 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
771 accesses may cause undefined fault (Data abort, DFSC=0b111111).
772 This fault occurs under a specific hardware condition when a
773 load/store instruction performs an address translation using:
774 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
775 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
776 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
777 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
778
779 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100780 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000781
782 If unsure, say Y.
783
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100784endmenu
785
786
787choice
788 prompt "Page size"
789 default ARM64_4K_PAGES
790 help
791 Page size (translation granule) configuration.
792
793config ARM64_4K_PAGES
794 bool "4KB"
795 help
796 This feature enables 4KB pages support.
797
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100798config ARM64_16K_PAGES
799 bool "16KB"
800 help
801 The system will use 16KB pages support. AArch32 emulation
802 requires applications compiled with 16K (or a multiple of 16K)
803 aligned segments.
804
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100805config ARM64_64K_PAGES
806 bool "64KB"
807 help
808 This feature enables 64KB pages support (4KB by default)
809 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100810 look-up. AArch32 emulation requires applications compiled
811 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100812
813endchoice
814
815choice
816 prompt "Virtual address space size"
817 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100818 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100819 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
820 help
821 Allows choosing one of multiple possible virtual address
822 space sizes. The level of translation table is determined by
823 a combination of page size and virtual address space size.
824
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100825config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100826 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100827 depends on ARM64_16K_PAGES
828
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100829config ARM64_VA_BITS_39
830 bool "39-bit"
831 depends on ARM64_4K_PAGES
832
833config ARM64_VA_BITS_42
834 bool "42-bit"
835 depends on ARM64_64K_PAGES
836
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100837config ARM64_VA_BITS_47
838 bool "47-bit"
839 depends on ARM64_16K_PAGES
840
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100841config ARM64_VA_BITS_48
842 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100843
Steve Capperb6d00d42019-08-07 16:55:22 +0100844config ARM64_VA_BITS_52
845 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000846 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
847 help
848 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100849 requested via a hint to mmap(). The kernel will also use 52-bit
850 virtual addresses for its own mappings (provided HW support for
851 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000852
853 NOTE: Enabling 52-bit virtual addressing in conjunction with
854 ARMv8.3 Pointer Authentication will result in the PAC being
855 reduced from 7 bits to 3 bits, which may have a significant
856 impact on its susceptibility to brute-force attacks.
857
858 If unsure, select 48-bit virtual addressing instead.
859
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100860endchoice
861
Will Deacon68d23da2018-12-10 14:15:15 +0000862config ARM64_FORCE_52BIT
863 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100864 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000865 help
866 For systems with 52-bit userspace VAs enabled, the kernel will attempt
867 to maintain compatibility with older software by providing 48-bit VAs
868 unless a hint is supplied to mmap.
869
870 This configuration option disables the 48-bit compatibility logic, and
871 forces all userspace addresses to be 52-bit on HW that supports it. One
872 should only enable this configuration option for stress testing userspace
873 memory management code. If unsure say N here.
874
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100875config ARM64_VA_BITS
876 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100877 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100878 default 39 if ARM64_VA_BITS_39
879 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100880 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100881 default 48 if ARM64_VA_BITS_48
882 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100883
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000884choice
885 prompt "Physical address space size"
886 default ARM64_PA_BITS_48
887 help
888 Choose the maximum physical address range that the kernel will
889 support.
890
891config ARM64_PA_BITS_48
892 bool "48-bit"
893
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000894config ARM64_PA_BITS_52
895 bool "52-bit (ARMv8.2)"
896 depends on ARM64_64K_PAGES
897 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
898 help
899 Enable support for a 52-bit physical address space, introduced as
900 part of the ARMv8.2-LPA extension.
901
902 With this enabled, the kernel will also continue to work on CPUs that
903 do not support ARMv8.2-LPA, but with some added memory overhead (and
904 minor performance overhead).
905
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000906endchoice
907
908config ARM64_PA_BITS
909 int
910 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000911 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000912
Anders Roxelld8e85e12019-11-13 10:26:52 +0100913choice
914 prompt "Endianness"
915 default CPU_LITTLE_ENDIAN
916 help
917 Select the endianness of data accesses performed by the CPU. Userspace
918 applications will need to be compiled and linked for the endianness
919 that is selected here.
920
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100921config CPU_BIG_ENDIAN
922 bool "Build big-endian kernel"
923 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100924 Say Y if you plan on running a kernel with a big-endian userspace.
925
926config CPU_LITTLE_ENDIAN
927 bool "Build little-endian kernel"
928 help
929 Say Y if you plan on running a kernel with a little-endian userspace.
930 This is usually the case for distributions targeting arm64.
931
932endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100933
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100934config SCHED_MC
935 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100936 help
937 Multi-core scheduler support improves the CPU scheduler's decision
938 making when dealing with multi-core CPU chips at a cost of slightly
939 increased overhead in some places. If unsure say N here.
940
941config SCHED_SMT
942 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100943 help
944 Improves the CPU scheduler's decision making when dealing with
945 MultiThreading at a cost of slightly increased overhead in some
946 places. If unsure say N here.
947
948config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000949 int "Maximum number of CPUs (2-4096)"
950 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000951 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100952
953config HOTPLUG_CPU
954 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800955 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100956 help
957 Say Y here to experiment with turning CPUs off and on. CPUs
958 can be controlled through /sys/devices/system/cpu.
959
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700960# Common NUMA Features
961config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800962 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800963 select ACPI_NUMA if ACPI
964 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700965 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800966 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700967
968 The kernel will try to allocate memory used by a CPU on the
969 local memory of the CPU and add some more
970 NUMA awareness to the kernel.
971
972config NODES_SHIFT
973 int "Maximum NUMA Nodes (as a power of 2)"
974 range 1 10
975 default "2"
976 depends on NEED_MULTIPLE_NODES
977 help
978 Specify the maximum number of NUMA Nodes available on the target
979 system. Increases memory reserved to accommodate various tables.
980
981config USE_PERCPU_NUMA_NODE_ID
982 def_bool y
983 depends on NUMA
984
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800985config HAVE_SETUP_PER_CPU_AREA
986 def_bool y
987 depends on NUMA
988
989config NEED_PER_CPU_EMBED_FIRST_CHUNK
990 def_bool y
991 depends on NUMA
992
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000993config HOLES_IN_ZONE
994 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000995
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900996source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100997
Laura Abbott83863f22016-02-05 16:24:47 -0800998config ARCH_SUPPORTS_DEBUG_PAGEALLOC
999 def_bool y
1000
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001001config ARCH_SPARSEMEM_ENABLE
1002 def_bool y
1003 select SPARSEMEM_VMEMMAP_ENABLE
1004
1005config ARCH_SPARSEMEM_DEFAULT
1006 def_bool ARCH_SPARSEMEM_ENABLE
1007
1008config ARCH_SELECT_MEMORY_MODEL
1009 def_bool ARCH_SPARSEMEM_ENABLE
1010
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001011config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001012 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001013
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001014config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001015 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001016
1017config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001018 def_bool y
1019 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001020
Steve Capper084bd292013-04-10 13:48:00 +01001021config SYS_SUPPORTS_HUGETLBFS
1022 def_bool y
1023
Steve Capper084bd292013-04-10 13:48:00 +01001024config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001025
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001026config ARCH_HAS_CACHE_LINE_SIZE
1027 def_bool y
1028
Yu Zhao54c8d912019-03-11 18:57:49 -06001029config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1030 def_bool y if PGTABLE_LEVELS > 2
1031
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001032config SECCOMP
1033 bool "Enable seccomp to safely compute untrusted bytecode"
1034 ---help---
1035 This kernel feature is useful for number crunching applications
1036 that may need to compute untrusted bytecode during their
1037 execution. By using pipes or other transports made available to
1038 the process as file descriptors supporting the read/write
1039 syscalls, it's possible to isolate those applications in
1040 their own address space using seccomp. Once seccomp is
1041 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1042 and the task is only allowed to execute a few safe syscalls
1043 defined by each seccomp mode.
1044
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001045config PARAVIRT
1046 bool "Enable paravirtualization code"
1047 help
1048 This changes the kernel so it can modify itself when it is run
1049 under a hypervisor, potentially improving performance significantly
1050 over full virtualization.
1051
1052config PARAVIRT_TIME_ACCOUNTING
1053 bool "Paravirtual steal time accounting"
1054 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001055 help
1056 Select this option to enable fine granularity task steal time
1057 accounting. Time spent executing other tasks in parallel with
1058 the current vCPU is discounted from the vCPU power. To account for
1059 that, there can be a small performance impact.
1060
1061 If in doubt, say N here.
1062
Geoff Levandd28f6df2016-06-23 17:54:48 +00001063config KEXEC
1064 depends on PM_SLEEP_SMP
1065 select KEXEC_CORE
1066 bool "kexec system call"
1067 ---help---
1068 kexec is a system call that implements the ability to shutdown your
1069 current kernel, and to start another kernel. It is like a reboot
1070 but it is independent of the system firmware. And like a reboot
1071 you can start any kernel with it, not just Linux.
1072
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001073config KEXEC_FILE
1074 bool "kexec file based system call"
1075 select KEXEC_CORE
1076 help
1077 This is new version of kexec system call. This system call is
1078 file based and takes file descriptors as system call argument
1079 for kernel and initramfs as opposed to list of segments as
1080 accepted by previous system call.
1081
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001082config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001083 bool "Verify kernel signature during kexec_file_load() syscall"
1084 depends on KEXEC_FILE
1085 help
1086 Select this option to verify a signature with loaded kernel
1087 image. If configured, any attempt of loading a image without
1088 valid signature will fail.
1089
1090 In addition to that option, you need to enable signature
1091 verification for the corresponding kernel image type being
1092 loaded in order for this to work.
1093
1094config KEXEC_IMAGE_VERIFY_SIG
1095 bool "Enable Image signature verification support"
1096 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001097 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001098 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1099 help
1100 Enable Image signature verification support.
1101
1102comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001103 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001104 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1105
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001106config CRASH_DUMP
1107 bool "Build kdump crash kernel"
1108 help
1109 Generate crash dump after being started by kexec. This should
1110 be normally only set in special crash dump kernels which are
1111 loaded in the main kernel with kexec-tools into a specially
1112 reserved region and then later executed after a crash by
1113 kdump/kexec.
1114
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001115 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001116
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001117config XEN_DOM0
1118 def_bool y
1119 depends on XEN
1120
1121config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001122 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001123 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001124 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001125 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001126 help
1127 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1128
Steve Capperd03bb142013-04-25 15:19:21 +01001129config FORCE_MAX_ZONEORDER
1130 int
1131 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001132 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001133 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001134 help
1135 The kernel memory allocator divides physically contiguous memory
1136 blocks into "zones", where each zone is a power of two number of
1137 pages. This option selects the largest power of two that the kernel
1138 keeps in the memory allocator. If you need to allocate very large
1139 blocks of physically contiguous memory, then you may need to
1140 increase this value.
1141
1142 This config option is actually maximum order plus one. For example,
1143 a value of 11 means that the largest free memory block is 2^10 pages.
1144
1145 We make sure that we can allocate upto a HugePage size for each configuration.
1146 Hence we have :
1147 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1148
1149 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1150 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001151
Will Deacon084eb772017-11-14 14:41:01 +00001152config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001153 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001154 default y
1155 help
Will Deacon06170522017-11-14 16:19:39 +00001156 Speculation attacks against some high-performance processors can
1157 be used to bypass MMU permission checks and leak kernel data to
1158 userspace. This can be defended against by unmapping the kernel
1159 when running in userspace, mapping it back in on exception entry
1160 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001161
1162 If unsure, say Y.
1163
Will Deacon0f15adb2018-01-03 11:17:58 +00001164config HARDEN_BRANCH_PREDICTOR
1165 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1166 default y
1167 help
1168 Speculation attacks against some high-performance processors rely on
1169 being able to manipulate the branch predictor for a victim context by
1170 executing aliasing branches in the attacker context. Such attacks
1171 can be partially mitigated against by clearing internal branch
1172 predictor state and limiting the prediction logic in some situations.
1173
1174 This config option will take CPU-specific actions to harden the
1175 branch predictor against aliasing attacks and may rely on specific
1176 instruction sequences or control bits being set by the system
1177 firmware.
1178
1179 If unsure, say Y.
1180
Marc Zyngierdee39242018-02-15 11:47:14 +00001181config HARDEN_EL2_VECTORS
1182 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1183 default y
1184 help
1185 Speculation attacks against some high-performance processors can
1186 be used to leak privileged information such as the vector base
1187 register, resulting in a potential defeat of the EL2 layout
1188 randomization.
1189
1190 This config option will map the vectors to a fixed location,
1191 independent of the EL2 code mapping, so that revealing VBAR_EL2
1192 to an attacker does not give away any extra information. This
1193 only gets enabled on affected CPUs.
1194
1195 If unsure, say Y.
1196
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001197config ARM64_SSBD
1198 bool "Speculative Store Bypass Disable" if EXPERT
1199 default y
1200 help
1201 This enables mitigation of the bypassing of previous stores
1202 by speculative loads.
1203
1204 If unsure, say Y.
1205
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001206config RODATA_FULL_DEFAULT_ENABLED
1207 bool "Apply r/o permissions of VM areas also to their linear aliases"
1208 default y
1209 help
1210 Apply read-only attributes of VM areas to the linear alias of
1211 the backing pages as well. This prevents code or read-only data
1212 from being modified (inadvertently or intentionally) via another
1213 mapping of the same memory page. This additional enhancement can
1214 be turned off at runtime by passing rodata=[off|on] (and turned on
1215 with rodata=full if this option is set to 'n')
1216
1217 This requires the linear region to be mapped down to pages,
1218 which may adversely affect performance in some cases.
1219
Will Deacondd523792019-04-23 14:37:24 +01001220config ARM64_SW_TTBR0_PAN
1221 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1222 help
1223 Enabling this option prevents the kernel from accessing
1224 user-space memory directly by pointing TTBR0_EL1 to a reserved
1225 zeroed area and reserved ASID. The user access routines
1226 restore the valid TTBR0_EL1 temporarily.
1227
Catalin Marinas63f0c602019-07-23 19:58:39 +02001228config ARM64_TAGGED_ADDR_ABI
1229 bool "Enable the tagged user addresses syscall ABI"
1230 default y
1231 help
1232 When this option is enabled, user applications can opt in to a
1233 relaxed ABI via prctl() allowing tagged addresses to be passed
1234 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001235 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001236
Will Deacondd523792019-04-23 14:37:24 +01001237menuconfig COMPAT
1238 bool "Kernel support for 32-bit EL0"
1239 depends on ARM64_4K_PAGES || EXPERT
1240 select COMPAT_BINFMT_ELF if BINFMT_ELF
1241 select HAVE_UID16
1242 select OLD_SIGSUSPEND3
1243 select COMPAT_OLD_SIGACTION
1244 help
1245 This option enables support for a 32-bit EL0 running under a 64-bit
1246 kernel at EL1. AArch32-specific components such as system calls,
1247 the user helper functions, VFP support and the ptrace interface are
1248 handled appropriately by the kernel.
1249
1250 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1251 that you will only be able to execute AArch32 binaries that were compiled
1252 with page size aligned segments.
1253
1254 If you want to execute 32-bit userspace applications, say Y.
1255
1256if COMPAT
1257
1258config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001259 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001260 default y
1261 help
1262 Warning: disabling this option may break 32-bit user programs.
1263
1264 Provide kuser helpers to compat tasks. The kernel provides
1265 helper code to userspace in read only form at a fixed location
1266 to allow userspace to be independent of the CPU type fitted to
1267 the system. This permits binaries to be run on ARMv4 through
1268 to ARMv8 without modification.
1269
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001270 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001271
1272 However, the fixed address nature of these helpers can be used
1273 by ROP (return orientated programming) authors when creating
1274 exploits.
1275
1276 If all of the binaries and libraries which run on your platform
1277 are built specifically for your platform, and make no use of
1278 these helpers, then you can turn this option off to hinder
1279 such exploits. However, in that case, if a binary or library
1280 relying on those helpers is run, it will not function correctly.
1281
1282 Say N here only if you are absolutely certain that you do not
1283 need these helpers; otherwise, the safe option is to say Y.
1284
Will Deacon7c4791c2019-10-07 13:03:12 +01001285config COMPAT_VDSO
1286 bool "Enable vDSO for 32-bit applications"
1287 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1288 select GENERIC_COMPAT_VDSO
1289 default y
1290 help
1291 Place in the process address space of 32-bit applications an
1292 ELF shared object providing fast implementations of gettimeofday
1293 and clock_gettime.
1294
1295 You must have a 32-bit build of glibc 2.22 or later for programs
1296 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001297
Will Deacon1b907f42014-11-20 16:51:10 +00001298menuconfig ARMV8_DEPRECATED
1299 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001300 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001301 help
1302 Legacy software support may require certain instructions
1303 that have been deprecated or obsoleted in the architecture.
1304
1305 Enable this config to enable selective emulation of these
1306 features.
1307
1308 If unsure, say Y
1309
1310if ARMV8_DEPRECATED
1311
1312config SWP_EMULATION
1313 bool "Emulate SWP/SWPB instructions"
1314 help
1315 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1316 they are always undefined. Say Y here to enable software
1317 emulation of these instructions for userspace using LDXR/STXR.
1318
1319 In some older versions of glibc [<=2.8] SWP is used during futex
1320 trylock() operations with the assumption that the code will not
1321 be preempted. This invalid assumption may be more likely to fail
1322 with SWP emulation enabled, leading to deadlock of the user
1323 application.
1324
1325 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1326 on an external transaction monitoring block called a global
1327 monitor to maintain update atomicity. If your system does not
1328 implement a global monitor, this option can cause programs that
1329 perform SWP operations to uncached memory to deadlock.
1330
1331 If unsure, say Y
1332
1333config CP15_BARRIER_EMULATION
1334 bool "Emulate CP15 Barrier instructions"
1335 help
1336 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1337 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1338 strongly recommended to use the ISB, DSB, and DMB
1339 instructions instead.
1340
1341 Say Y here to enable software emulation of these
1342 instructions for AArch32 userspace code. When this option is
1343 enabled, CP15 barrier usage is traced which can help
1344 identify software that needs updating.
1345
1346 If unsure, say Y
1347
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001348config SETEND_EMULATION
1349 bool "Emulate SETEND instruction"
1350 help
1351 The SETEND instruction alters the data-endianness of the
1352 AArch32 EL0, and is deprecated in ARMv8.
1353
1354 Say Y here to enable software emulation of the instruction
1355 for AArch32 userspace code.
1356
1357 Note: All the cpus on the system must have mixed endian support at EL0
1358 for this feature to be enabled. If a new CPU - which doesn't support mixed
1359 endian - is hotplugged in after this feature has been enabled, there could
1360 be unexpected results in the applications.
1361
1362 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001363endif
1364
Will Deacondd523792019-04-23 14:37:24 +01001365endif
Catalin Marinasba428222016-07-01 18:25:31 +01001366
Will Deacon0e4a0702015-07-27 15:54:13 +01001367menu "ARMv8.1 architectural features"
1368
1369config ARM64_HW_AFDBM
1370 bool "Support for hardware updates of the Access and Dirty page flags"
1371 default y
1372 help
1373 The ARMv8.1 architecture extensions introduce support for
1374 hardware updates of the access and dirty information in page
1375 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1376 capable processors, accesses to pages with PTE_AF cleared will
1377 set this bit instead of raising an access flag fault.
1378 Similarly, writes to read-only pages with the DBM bit set will
1379 clear the read-only bit (AP[2]) instead of raising a
1380 permission fault.
1381
1382 Kernels built with this configuration option enabled continue
1383 to work on pre-ARMv8.1 hardware and the performance impact is
1384 minimal. If unsure, say Y.
1385
1386config ARM64_PAN
1387 bool "Enable support for Privileged Access Never (PAN)"
1388 default y
1389 help
1390 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1391 prevents the kernel or hypervisor from accessing user-space (EL0)
1392 memory directly.
1393
1394 Choosing this option will cause any unprotected (not using
1395 copy_to_user et al) memory access to fail with a permission fault.
1396
1397 The feature is detected at runtime, and will remain as a 'nop'
1398 instruction if the cpu does not implement the feature.
1399
1400config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001401 bool
1402 default ARM64_USE_LSE_ATOMICS
1403 depends on $(as-instr,.arch_extension lse)
1404
1405config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001406 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001407 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001408 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001409 help
1410 As part of the Large System Extensions, ARMv8.1 introduces new
1411 atomic instructions that are designed specifically to scale in
1412 very large systems.
1413
1414 Say Y here to make use of these instructions for the in-kernel
1415 atomic routines. This incurs a small overhead on CPUs that do
1416 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001417 built with binutils >= 2.25 in order for the new instructions
1418 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001419
Marc Zyngier1f364c82014-02-19 09:33:14 +00001420config ARM64_VHE
1421 bool "Enable support for Virtualization Host Extensions (VHE)"
1422 default y
1423 help
1424 Virtualization Host Extensions (VHE) allow the kernel to run
1425 directly at EL2 (instead of EL1) on processors that support
1426 it. This leads to better performance for KVM, as they reduce
1427 the cost of the world switch.
1428
1429 Selecting this option allows the VHE feature to be detected
1430 at runtime, and does not affect processors that do not
1431 implement this feature.
1432
Will Deacon0e4a0702015-07-27 15:54:13 +01001433endmenu
1434
Will Deaconf9933182016-02-26 16:30:14 +00001435menu "ARMv8.2 architectural features"
1436
James Morse57f49592016-02-05 14:58:48 +00001437config ARM64_UAO
1438 bool "Enable support for User Access Override (UAO)"
1439 default y
1440 help
1441 User Access Override (UAO; part of the ARMv8.2 Extensions)
1442 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001443 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001444
1445 This option changes get_user() and friends to use the 'unprivileged'
1446 variant of the load/store instructions. This ensures that user-space
1447 really did have access to the supplied memory. When addr_limit is
1448 set to kernel memory the UAO bit will be set, allowing privileged
1449 access to kernel memory.
1450
1451 Choosing this option will cause copy_to_user() et al to use user-space
1452 memory permissions.
1453
1454 The feature is detected at runtime, the kernel will use the
1455 regular load/store instructions if the cpu does not implement the
1456 feature.
1457
Robin Murphyd50e0712017-07-25 11:55:42 +01001458config ARM64_PMEM
1459 bool "Enable support for persistent memory"
1460 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001461 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001462 help
1463 Say Y to enable support for the persistent memory API based on the
1464 ARMv8.2 DCPoP feature.
1465
1466 The feature is detected at runtime, and the kernel will use DC CVAC
1467 operations if DC CVAP is not supported (following the behaviour of
1468 DC CVAP itself if the system does not define a point of persistence).
1469
Xie XiuQi64c02722018-01-15 19:38:56 +00001470config ARM64_RAS_EXTN
1471 bool "Enable support for RAS CPU Extensions"
1472 default y
1473 help
1474 CPUs that support the Reliability, Availability and Serviceability
1475 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1476 errors, classify them and report them to software.
1477
1478 On CPUs with these extensions system software can use additional
1479 barriers to determine if faults are pending and read the
1480 classification from a new set of registers.
1481
1482 Selecting this feature will allow the kernel to use these barriers
1483 and access the new registers if the system supports the extension.
1484 Platform RAS features may additionally depend on firmware support.
1485
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001486config ARM64_CNP
1487 bool "Enable support for Common Not Private (CNP) translations"
1488 default y
1489 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1490 help
1491 Common Not Private (CNP) allows translation table entries to
1492 be shared between different PEs in the same inner shareable
1493 domain, so the hardware can use this fact to optimise the
1494 caching of such entries in the TLB.
1495
1496 Selecting this option allows the CNP feature to be detected
1497 at runtime, and does not affect PEs that do not implement
1498 this feature.
1499
Will Deaconf9933182016-02-26 16:30:14 +00001500endmenu
1501
Mark Rutland04ca3202018-12-07 18:39:30 +00001502menu "ARMv8.3 architectural features"
1503
1504config ARM64_PTR_AUTH
1505 bool "Enable support for pointer authentication"
1506 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301507 depends on !KVM || ARM64_VHE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301508 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301509 # GCC 9.1 and later inserts a .note.gnu.property section note for PAC
1510 # which is only understood by binutils starting with version 2.33.1.
1511 depends on !CC_IS_GCC || GCC_VERSION < 90100 || LD_VERSION >= 233010000
1512 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301513 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001514 help
1515 Pointer authentication (part of the ARMv8.3 Extensions) provides
1516 instructions for signing and authenticating pointers against secret
1517 keys, which can be used to mitigate Return Oriented Programming (ROP)
1518 and other attacks.
1519
1520 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001521 Choosing this option will cause the kernel to initialise secret keys
1522 for each process at exec() time, with these keys being
1523 context-switched along with the process.
1524
Kristina Martsenko74afda42020-03-13 14:35:03 +05301525 If the compiler supports the -mbranch-protection or
1526 -msign-return-address flag (e.g. GCC 7 or later), then this option
1527 will also cause the kernel itself to be compiled with return address
1528 protection. In this case, and if the target hardware is known to
1529 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1530 disabled with minimal loss of protection.
1531
Mark Rutland04ca3202018-12-07 18:39:30 +00001532 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301533 hardware it will not be advertised to userspace/KVM guest nor will it
1534 be enabled. However, KVM guest also require VHE mode and hence
1535 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001536
Kristina Martsenko69829342020-03-13 14:34:55 +05301537 If the feature is present on the boot CPU but not on a late CPU, then
1538 the late CPU will be parked. Also, if the boot CPU does not have
1539 address auth and the late CPU has then the late CPU will still boot
1540 but with the feature disabled. On such a system, this option should
1541 not be selected.
1542
Kristina Martsenko74afda42020-03-13 14:35:03 +05301543 This feature works with FUNCTION_GRAPH_TRACER option only if
1544 DYNAMIC_FTRACE_WITH_REGS is enabled.
1545
1546config CC_HAS_BRANCH_PROT_PAC_RET
1547 # GCC 9 or later, clang 8 or later
1548 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1549
1550config CC_HAS_SIGN_RETURN_ADDRESS
1551 # GCC 7, 8
1552 def_bool $(cc-option,-msign-return-address=all)
1553
1554config AS_HAS_PAC
1555 def_bool $(as-option,-Wa$(comma)-march=armv8.3-a)
1556
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001557config AS_HAS_CFI_NEGATE_RA_STATE
1558 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1559
Mark Rutland04ca3202018-12-07 18:39:30 +00001560endmenu
1561
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001562menu "ARMv8.4 architectural features"
1563
1564config ARM64_AMU_EXTN
1565 bool "Enable support for the Activity Monitors Unit CPU extension"
1566 default y
1567 help
1568 The activity monitors extension is an optional extension introduced
1569 by the ARMv8.4 CPU architecture. This enables support for version 1
1570 of the activity monitors architecture, AMUv1.
1571
1572 To enable the use of this extension on CPUs that implement it, say Y.
1573
1574 Note that for architectural reasons, firmware _must_ implement AMU
1575 support when running on CPUs that present the activity monitors
1576 extension. The required support is present in:
1577 * Version 1.5 and later of the ARM Trusted Firmware
1578
1579 For kernels that have this configuration enabled but boot with broken
1580 firmware, you may need to say N here until the firmware is fixed.
1581 Otherwise you may experience firmware panics or lockups when
1582 accessing the counter registers. Even if you are not observing these
1583 symptoms, the values returned by the register reads might not
1584 correctly reflect reality. Most commonly, the value read will be 0,
1585 indicating that the counter is not enabled.
1586
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001587endmenu
1588
Mark Brown3e6c69a2019-12-09 18:12:14 +00001589menu "ARMv8.5 architectural features"
1590
Dave Martin383499f2020-03-16 16:50:55 +00001591config ARM64_BTI
1592 bool "Branch Target Identification support"
1593 default y
1594 help
1595 Branch Target Identification (part of the ARMv8.5 Extensions)
1596 provides a mechanism to limit the set of locations to which computed
1597 branch instructions such as BR or BLR can jump.
1598
1599 To make use of BTI on CPUs that support it, say Y.
1600
1601 BTI is intended to provide complementary protection to other control
1602 flow integrity protection mechanisms, such as the Pointer
1603 authentication mechanism provided as part of the ARMv8.3 Extensions.
1604 For this reason, it does not make sense to enable this option without
1605 also enabling support for pointer authentication. Thus, when
1606 enabling this option you should also select ARM64_PTR_AUTH=y.
1607
1608 Userspace binaries must also be specifically compiled to make use of
1609 this mechanism. If you say N here or the hardware does not support
1610 BTI, such binaries can still run, but you get no additional
1611 enforcement of branch destinations.
1612
Mark Brown97fed772020-05-06 20:51:34 +01001613config ARM64_BTI_KERNEL
1614 bool "Use Branch Target Identification for kernel"
1615 default y
1616 depends on ARM64_BTI
1617 depends on ARM64_PTR_AUTH
1618 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001619 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1620 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Mark Brown97fed772020-05-06 20:51:34 +01001621 depends on !(CC_IS_CLANG && GCOV_KERNEL)
1622 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1623 help
1624 Build the kernel with Branch Target Identification annotations
1625 and enable enforcement of this for kernel code. When this option
1626 is enabled and the system supports BTI all kernel code including
1627 modular code must have BTI enabled.
1628
1629config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1630 # GCC 9 or later, clang 8 or later
1631 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1632
Mark Brown3e6c69a2019-12-09 18:12:14 +00001633config ARM64_E0PD
1634 bool "Enable support for E0PD"
1635 default y
1636 help
Will Deacone717d932020-01-22 11:23:54 +00001637 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1638 that EL0 accesses made via TTBR1 always fault in constant time,
1639 providing similar benefits to KASLR as those provided by KPTI, but
1640 with lower overhead and without disrupting legitimate access to
1641 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001642
Will Deacone717d932020-01-22 11:23:54 +00001643 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001644
Richard Henderson1a50ec02020-01-21 12:58:52 +00001645config ARCH_RANDOM
1646 bool "Enable support for random number generation"
1647 default y
1648 help
1649 Random number generation (part of the ARMv8.5 Extensions)
1650 provides a high bandwidth, cryptographically secure
1651 hardware random number generator.
1652
Mark Brown3e6c69a2019-12-09 18:12:14 +00001653endmenu
1654
Dave Martinddd25ad2017-10-31 15:51:02 +00001655config ARM64_SVE
1656 bool "ARM Scalable Vector Extension support"
1657 default y
Dave Martin85acda32018-04-20 16:20:43 +01001658 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001659 help
1660 The Scalable Vector Extension (SVE) is an extension to the AArch64
1661 execution state which complements and extends the SIMD functionality
1662 of the base architecture to support much larger vectors and to enable
1663 additional vectorisation opportunities.
1664
1665 To enable use of this extension on CPUs that implement it, say Y.
1666
Dave Martin06a916f2019-04-18 18:41:38 +01001667 On CPUs that support the SVE2 extensions, this option will enable
1668 those too.
1669
Dave Martin50436942018-03-23 18:08:31 +00001670 Note that for architectural reasons, firmware _must_ implement SVE
1671 support when running on SVE capable hardware. The required support
1672 is present in:
1673
1674 * version 1.5 and later of the ARM Trusted Firmware
1675 * the AArch64 boot wrapper since commit 5e1261e08abf
1676 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1677
1678 For other firmware implementations, consult the firmware documentation
1679 or vendor.
1680
1681 If you need the kernel to boot on SVE-capable hardware with broken
1682 firmware, you may need to say N here until you get your firmware
1683 fixed. Otherwise, you may experience firmware panics or lockups when
1684 booting the kernel. If unsure and you are not observing these
1685 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001686
Dave Martin85acda32018-04-20 16:20:43 +01001687 CPUs that support SVE are architecturally required to support the
1688 Virtualization Host Extensions (VHE), so the kernel makes no
1689 provision for supporting SVE alongside KVM without VHE enabled.
1690 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1691 KVM in the same kernel image.
1692
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001693config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001694 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001695 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001696 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001697 help
1698 Allocate PLTs when loading modules so that jumps and calls whose
1699 targets are too far away for their relative offsets to be encoded
1700 in the instructions themselves can be bounced via veneers in the
1701 module's PLT. This allows modules to be allocated in the generic
1702 vmalloc area after the dedicated module memory area has been
1703 exhausted.
1704
1705 When running with address space randomization (KASLR), the module
1706 region itself may be too far away for ordinary relative jumps and
1707 calls, and so in that case, module PLTs are required and cannot be
1708 disabled.
1709
1710 Specific errata workaround(s) might also force module PLTs to be
1711 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001712
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001713config ARM64_PSEUDO_NMI
1714 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001715 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001716 help
1717 Adds support for mimicking Non-Maskable Interrupts through the use of
1718 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001719 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001720
1721 This high priority configuration for interrupts needs to be
1722 explicitly enabled by setting the kernel parameter
1723 "irqchip.gicv3_pseudo_nmi" to 1.
1724
1725 If unsure, say N
1726
Julien Thierry48ce8f82019-06-11 10:38:11 +01001727if ARM64_PSEUDO_NMI
1728config ARM64_DEBUG_PRIORITY_MASKING
1729 bool "Debug interrupt priority masking"
1730 help
1731 This adds runtime checks to functions enabling/disabling
1732 interrupts when using priority masking. The additional checks verify
1733 the validity of ICC_PMR_EL1 when calling concerned functions.
1734
1735 If unsure, say N
1736endif
1737
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001738config RELOCATABLE
1739 bool
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001740 select ARCH_HAS_RELR
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001741 help
1742 This builds the kernel as a Position Independent Executable (PIE),
1743 which retains all relocation metadata required to relocate the
1744 kernel binary at runtime to a different virtual address than the
1745 address it was linked at.
1746 Since AArch64 uses the RELA relocation format, this requires a
1747 relocation pass at runtime even if the kernel is loaded at the
1748 same address it was linked at.
1749
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001750config RANDOMIZE_BASE
1751 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001752 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001753 select RELOCATABLE
1754 help
1755 Randomizes the virtual address at which the kernel image is
1756 loaded, as a security feature that deters exploit attempts
1757 relying on knowledge of the location of kernel internals.
1758
1759 It is the bootloader's job to provide entropy, by passing a
1760 random u64 value in /chosen/kaslr-seed at kernel entry.
1761
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001762 When booting via the UEFI stub, it will invoke the firmware's
1763 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1764 to the kernel proper. In addition, it will randomise the physical
1765 location of the kernel Image as well.
1766
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001767 If unsure, say N.
1768
1769config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001770 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001771 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001772 default y
1773 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001774 Randomizes the location of the module region inside a 4 GB window
1775 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001776 to leak information about the location of core kernel data structures
1777 but it does imply that function calls between modules and the core
1778 kernel will need to be resolved via veneers in the module PLT.
1779
1780 When this option is not set, the module region will be randomized over
1781 a limited range that contains the [_stext, _etext] interval of the
1782 core kernel, so branch relocations are always in range.
1783
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001784config CC_HAVE_STACKPROTECTOR_SYSREG
1785 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1786
1787config STACKPROTECTOR_PER_TASK
1788 def_bool y
1789 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1790
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001791endmenu
1792
1793menu "Boot options"
1794
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001795config ARM64_ACPI_PARKING_PROTOCOL
1796 bool "Enable support for the ARM64 ACPI parking protocol"
1797 depends on ACPI
1798 help
1799 Enable support for the ARM64 ACPI parking protocol. If disabled
1800 the kernel will not allow booting through the ARM64 ACPI parking
1801 protocol even if the corresponding data is present in the ACPI
1802 MADT table.
1803
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001804config CMDLINE
1805 string "Default kernel command string"
1806 default ""
1807 help
1808 Provide a set of default command-line options at build time by
1809 entering them here. As a minimum, you should specify the the
1810 root device (e.g. root=/dev/nfs).
1811
1812config CMDLINE_FORCE
1813 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001814 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001815 help
1816 Always use the default kernel command string, even if the boot
1817 loader passes other arguments to the kernel.
1818 This is useful if you cannot or don't want to change the
1819 command-line options your boot loader passes to the kernel.
1820
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001821config EFI_STUB
1822 bool
1823
Mark Salterf84d0272014-04-15 21:59:30 -04001824config EFI
1825 bool "UEFI runtime support"
1826 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001827 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001828 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001829 select LIBFDT
1830 select UCS2_STRING
1831 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001832 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001833 select EFI_STUB
1834 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001835 default y
1836 help
1837 This option provides support for runtime services provided
1838 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001839 clock, and platform reset). A UEFI stub is also provided to
1840 allow the kernel to be booted as an EFI application. This
1841 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001842
Yi Lid1ae8c02014-10-04 23:46:43 +08001843config DMI
1844 bool "Enable support for SMBIOS (DMI) tables"
1845 depends on EFI
1846 default y
1847 help
1848 This enables SMBIOS/DMI feature for systems.
1849
1850 This option is only useful on systems that have UEFI firmware.
1851 However, even with this option, the resultant kernel should
1852 continue to boot on existing non-UEFI platforms.
1853
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001854endmenu
1855
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001856config SYSVIPC_COMPAT
1857 def_bool y
1858 depends on COMPAT && SYSVIPC
1859
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001860config ARCH_ENABLE_HUGEPAGE_MIGRATION
1861 def_bool y
1862 depends on HUGETLB_PAGE && MIGRATION
1863
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001864menu "Power management options"
1865
1866source "kernel/power/Kconfig"
1867
James Morse82869ac2016-04-27 17:47:12 +01001868config ARCH_HIBERNATION_POSSIBLE
1869 def_bool y
1870 depends on CPU_PM
1871
1872config ARCH_HIBERNATION_HEADER
1873 def_bool y
1874 depends on HIBERNATION
1875
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001876config ARCH_SUSPEND_POSSIBLE
1877 def_bool y
1878
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001879endmenu
1880
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001881menu "CPU Power Management"
1882
1883source "drivers/cpuidle/Kconfig"
1884
Rob Herring52e7e812014-02-24 11:27:57 +09001885source "drivers/cpufreq/Kconfig"
1886
1887endmenu
1888
Mark Salterf84d0272014-04-15 21:59:30 -04001889source "drivers/firmware/Kconfig"
1890
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001891source "drivers/acpi/Kconfig"
1892
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001893source "arch/arm64/kvm/Kconfig"
1894
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001895if CRYPTO
1896source "arch/arm64/crypto/Kconfig"
1897endif