blob: 0758d89524d026277be1485b0a13e41cc858712e [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050012 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080013 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080014 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020015 select ARCH_HAS_DMA_COHERENT_TO_PFN
16 select ARCH_HAS_DMA_MMAP_PGPROT
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010017 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030018 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070019 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010020 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070021 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080022 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070023 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020024 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070025 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050026 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Robin Murphy73b20c82019-07-16 16:30:51 -070027 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070028 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050029 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010030 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010031 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080032 select ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020034 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
35 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010036 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010037 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010038 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070039 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010040 select ARCH_INLINE_READ_LOCK if !PREEMPT
41 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
42 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
43 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
44 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
45 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
46 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
47 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
48 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
49 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
50 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
51 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
52 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
53 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
54 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000056 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
59 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
60 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
61 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
62 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
63 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
64 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
65 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Mike Rapoport350e88b2019-05-13 17:22:59 -070066 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010067 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010068 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000069 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010070 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020071 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090072 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070073 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070074 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Catalin Marinasb6f35982013-01-29 18:25:41 +000075 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080076 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000077 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000078 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000079 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010080 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050081 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010082 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050083 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010084 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010085 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000086 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070087 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000088 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020089 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000090 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010091 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010092 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080093 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070094 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010095 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010097 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000098 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -050099 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700100 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100101 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700102 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select GENERIC_IRQ_PROBE
104 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100105 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100106 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700107 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000109 select GENERIC_STRNCPY_FROM_USER
110 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100112 select GENERIC_GETTIMEOFDAY
Vincenzo Frascinobfe801e2019-06-21 10:52:42 +0100113 select GENERIC_COMPAT_VDSO if (!CPU_BIG_ENDIAN && COMPAT)
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100114 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100116 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800117 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100118 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100119 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100120 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100121 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800122 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700123 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800124 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800125 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000126 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800127 select HAVE_ARCH_MMAP_RND_BITS
128 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700129 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000130 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700131 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700132 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700134 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100135 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700136 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200137 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100138 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100139 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100140 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700141 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700142 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700143 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000144 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100145 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000146 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700147 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100148 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900149 select HAVE_FUNCTION_TRACER
150 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200151 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100152 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000153 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700154 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700155 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000156 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100158 select HAVE_PERF_REGS
159 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400160 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900161 select HAVE_FUNCTION_ARG_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700162 select HAVE_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100163 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900164 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100165 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400166 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900167 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100168 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100169 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200171 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100172 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200173 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200174 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100175 select OF
176 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100177 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000178 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100179 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000180 select POWER_RESET
181 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700182 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200184 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700185 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000186 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 help
188 ARM 64-bit (AArch64) Linux support.
189
190config 64BIT
191 def_bool y
192
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100193config MMU
194 def_bool y
195
Mark Rutland030c4d22016-05-31 15:57:59 +0100196config ARM64_PAGE_SHIFT
197 int
198 default 16 if ARM64_64K_PAGES
199 default 14 if ARM64_16K_PAGES
200 default 12
201
202config ARM64_CONT_SHIFT
203 int
204 default 5 if ARM64_64K_PAGES
205 default 7 if ARM64_16K_PAGES
206 default 4
207
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800208config ARCH_MMAP_RND_BITS_MIN
209 default 14 if ARM64_64K_PAGES
210 default 16 if ARM64_16K_PAGES
211 default 18
212
213# max bits determined by the following formula:
214# VA_BITS - PAGE_SHIFT - 3
215config ARCH_MMAP_RND_BITS_MAX
216 default 19 if ARM64_VA_BITS=36
217 default 24 if ARM64_VA_BITS=39
218 default 27 if ARM64_VA_BITS=42
219 default 30 if ARM64_VA_BITS=47
220 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
221 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
222 default 33 if ARM64_VA_BITS=48
223 default 14 if ARM64_64K_PAGES
224 default 16 if ARM64_16K_PAGES
225 default 18
226
227config ARCH_MMAP_RND_COMPAT_BITS_MIN
228 default 7 if ARM64_64K_PAGES
229 default 9 if ARM64_16K_PAGES
230 default 11
231
232config ARCH_MMAP_RND_COMPAT_BITS_MAX
233 default 16
234
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700235config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100236 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100237
238config STACKTRACE_SUPPORT
239 def_bool y
240
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100241config ILLEGAL_POINTER_VALUE
242 hex
243 default 0xdead000000000000
244
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100245config LOCKDEP_SUPPORT
246 def_bool y
247
248config TRACE_IRQFLAGS_SUPPORT
249 def_bool y
250
Dave P Martin9fb74102015-07-24 16:37:48 +0100251config GENERIC_BUG
252 def_bool y
253 depends on BUG
254
255config GENERIC_BUG_RELATIVE_POINTERS
256 def_bool y
257 depends on GENERIC_BUG
258
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100259config GENERIC_HWEIGHT
260 def_bool y
261
262config GENERIC_CSUM
263 def_bool y
264
265config GENERIC_CALIBRATE_DELAY
266 def_bool y
267
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100268config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800269 bool "Support DMA32 zone" if EXPERT
270 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271
Robin Murphy4ab21502018-12-11 18:48:48 +0000272config ARCH_ENABLE_MEMORY_HOTPLUG
273 def_bool y
274
Will Deacon4b3dc962015-05-29 18:28:44 +0100275config SMP
276 def_bool y
277
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100278config KERNEL_MODE_NEON
279 def_bool y
280
Rob Herring92cc15f2014-04-18 17:19:59 -0500281config FIX_EARLYCON_MEM
282 def_bool y
283
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700284config PGTABLE_LEVELS
285 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100286 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700287 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Arnd Bergmann4d08d202018-12-11 15:08:10 +0100288 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700289 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100290 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
291 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700292
Pratyush Anand9842cea2016-11-02 14:40:46 +0530293config ARCH_SUPPORTS_UPROBES
294 def_bool y
295
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200296config ARCH_PROC_KCORE_TEXT
297 def_bool y
298
Olof Johansson6a377492015-07-20 12:09:16 -0700299source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100300
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100301menu "Kernel Features"
302
Andre Przywarac0a01b82014-11-14 15:54:12 +0000303menu "ARM errata workarounds via the alternatives framework"
304
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000305config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100306 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000307
Andre Przywarac0a01b82014-11-14 15:54:12 +0000308config ARM64_ERRATUM_826319
309 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
310 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000311 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000312 help
313 This option adds an alternative code sequence to work around ARM
314 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
315 AXI master interface and an L2 cache.
316
317 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
318 and is unable to accept a certain write via this interface, it will
319 not progress on read data presented on the read data channel and the
320 system can deadlock.
321
322 The workaround promotes data cache clean instructions to
323 data cache clean-and-invalidate.
324 Please note that this does not necessarily enable the workaround,
325 as it depends on the alternative framework, which will only patch
326 the kernel if an affected CPU is detected.
327
328 If unsure, say Y.
329
330config ARM64_ERRATUM_827319
331 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
332 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000333 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000334 help
335 This option adds an alternative code sequence to work around ARM
336 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
337 master interface and an L2 cache.
338
339 Under certain conditions this erratum can cause a clean line eviction
340 to occur at the same time as another transaction to the same address
341 on the AMBA 5 CHI interface, which can cause data corruption if the
342 interconnect reorders the two transactions.
343
344 The workaround promotes data cache clean instructions to
345 data cache clean-and-invalidate.
346 Please note that this does not necessarily enable the workaround,
347 as it depends on the alternative framework, which will only patch
348 the kernel if an affected CPU is detected.
349
350 If unsure, say Y.
351
352config ARM64_ERRATUM_824069
353 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
354 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000355 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000356 help
357 This option adds an alternative code sequence to work around ARM
358 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
359 to a coherent interconnect.
360
361 If a Cortex-A53 processor is executing a store or prefetch for
362 write instruction at the same time as a processor in another
363 cluster is executing a cache maintenance operation to the same
364 address, then this erratum might cause a clean cache line to be
365 incorrectly marked as dirty.
366
367 The workaround promotes data cache clean instructions to
368 data cache clean-and-invalidate.
369 Please note that this option does not necessarily enable the
370 workaround, as it depends on the alternative framework, which will
371 only patch the kernel if an affected CPU is detected.
372
373 If unsure, say Y.
374
375config ARM64_ERRATUM_819472
376 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
377 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000378 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000379 help
380 This option adds an alternative code sequence to work around ARM
381 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
382 present when it is connected to a coherent interconnect.
383
384 If the processor is executing a load and store exclusive sequence at
385 the same time as a processor in another cluster is executing a cache
386 maintenance operation to the same address, then this erratum might
387 cause data corruption.
388
389 The workaround promotes data cache clean instructions to
390 data cache clean-and-invalidate.
391 Please note that this does not necessarily enable the workaround,
392 as it depends on the alternative framework, which will only patch
393 the kernel if an affected CPU is detected.
394
395 If unsure, say Y.
396
397config ARM64_ERRATUM_832075
398 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
399 default y
400 help
401 This option adds an alternative code sequence to work around ARM
402 erratum 832075 on Cortex-A57 parts up to r1p2.
403
404 Affected Cortex-A57 parts might deadlock when exclusive load/store
405 instructions to Write-Back memory are mixed with Device loads.
406
407 The workaround is to promote device loads to use Load-Acquire
408 semantics.
409 Please note that this does not necessarily enable the workaround,
410 as it depends on the alternative framework, which will only patch
411 the kernel if an affected CPU is detected.
412
413 If unsure, say Y.
414
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000415config ARM64_ERRATUM_834220
416 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
417 depends on KVM
418 default y
419 help
420 This option adds an alternative code sequence to work around ARM
421 erratum 834220 on Cortex-A57 parts up to r1p2.
422
423 Affected Cortex-A57 parts might report a Stage 2 translation
424 fault as the result of a Stage 1 fault for load crossing a
425 page boundary when there is a permission or device memory
426 alignment fault at Stage 1 and a translation fault at Stage 2.
427
428 The workaround is to verify that the Stage 1 translation
429 doesn't generate a fault before handling the Stage 2 fault.
430 Please note that this does not necessarily enable the workaround,
431 as it depends on the alternative framework, which will only patch
432 the kernel if an affected CPU is detected.
433
434 If unsure, say Y.
435
Will Deacon905e8c52015-03-23 19:07:02 +0000436config ARM64_ERRATUM_845719
437 bool "Cortex-A53: 845719: a load might read incorrect data"
438 depends on COMPAT
439 default y
440 help
441 This option adds an alternative code sequence to work around ARM
442 erratum 845719 on Cortex-A53 parts up to r0p4.
443
444 When running a compat (AArch32) userspace on an affected Cortex-A53
445 part, a load at EL0 from a virtual address that matches the bottom 32
446 bits of the virtual address used by a recent load at (AArch64) EL1
447 might return incorrect data.
448
449 The workaround is to write the contextidr_el1 register on exception
450 return to a 32-bit task.
451 Please note that this does not necessarily enable the workaround,
452 as it depends on the alternative framework, which will only patch
453 the kernel if an affected CPU is detected.
454
455 If unsure, say Y.
456
Will Deacondf057cc2015-03-17 12:15:02 +0000457config ARM64_ERRATUM_843419
458 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000459 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000460 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000461 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100462 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000463 enables PLT support to replace certain ADRP instructions, which can
464 cause subsequent memory accesses to use an incorrect address on
465 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000466
467 If unsure, say Y.
468
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100469config ARM64_ERRATUM_1024718
470 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
471 default y
472 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100473 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100474
475 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
476 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100477 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100478 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100479 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100480
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100481 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100482
Marc Zyngiera5325082019-05-23 11:24:50 +0100483config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100484 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100485 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100486 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100487 help
Will Deacon24cf2622019-05-01 15:45:36 +0100488 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100489 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100490
Marc Zyngiera5325082019-05-23 11:24:50 +0100491 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100492 cause register corruption when accessing the timer registers
493 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100494
495 If unsure, say Y.
496
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000497config ARM64_ERRATUM_1165522
498 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
499 default y
500 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100501 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000502
503 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
504 corrupted TLBs by speculating an AT instruction during a guest
505 context switch.
506
507 If unsure, say Y.
508
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000509config ARM64_ERRATUM_1286807
510 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
511 default y
512 select ARM64_WORKAROUND_REPEAT_TLBI
513 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100514 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000515
516 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
517 address for a cacheable mapping of a location is being
518 accessed by a core while another core is remapping the virtual
519 address to a new physical page using the recommended
520 break-before-make sequence, then under very rare circumstances
521 TLBI+DSB completes before a read using the translation being
522 invalidated has been observed by other observers. The
523 workaround repeats the TLBI+DSB operation.
524
525 If unsure, say Y.
526
Will Deacon969f5ea2019-04-29 13:03:57 +0100527config ARM64_ERRATUM_1463225
528 bool "Cortex-A76: Software Step might prevent interrupt recognition"
529 default y
530 help
531 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
532
533 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
534 of a system call instruction (SVC) can prevent recognition of
535 subsequent interrupts when software stepping is disabled in the
536 exception handler of the system call and either kernel debugging
537 is enabled or VHE is in use.
538
539 Work around the erratum by triggering a dummy step exception
540 when handling a system call from a task that is being stepped
541 in a VHE configuration of the kernel.
542
543 If unsure, say Y.
544
Robert Richter94100972015-09-21 22:58:38 +0200545config CAVIUM_ERRATUM_22375
546 bool "Cavium erratum 22375, 24313"
547 default y
548 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100549 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200550
551 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100552 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200553
554 erratum 22375: only alloc 8MB table size
555 erratum 24313: ignore memory access type
556
557 The fixes are in ITS initialization and basically ignore memory access
558 type and table size provided by the TYPER and BASER registers.
559
560 If unsure, say Y.
561
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200562config CAVIUM_ERRATUM_23144
563 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
564 depends on NUMA
565 default y
566 help
567 ITS SYNC command hang for cross node io and collections/cpu mapping.
568
569 If unsure, say Y.
570
Robert Richter6d4e11c2015-09-21 22:58:35 +0200571config CAVIUM_ERRATUM_23154
572 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
573 default y
574 help
575 The gicv3 of ThunderX requires a modified version for
576 reading the IAR status to ensure data synchronization
577 (access to icc_iar1_el1 is not sync'ed before and after).
578
579 If unsure, say Y.
580
Andrew Pinski104a0c02016-02-24 17:44:57 -0800581config CAVIUM_ERRATUM_27456
582 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
583 default y
584 help
585 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
586 instructions may cause the icache to become corrupted if it
587 contains data for a non-current ASID. The fix is to
588 invalidate the icache when changing the mm context.
589
590 If unsure, say Y.
591
David Daney690a3412017-06-09 12:49:48 +0100592config CAVIUM_ERRATUM_30115
593 bool "Cavium erratum 30115: Guest may disable interrupts in host"
594 default y
595 help
596 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
597 1.2, and T83 Pass 1.0, KVM guest execution may disable
598 interrupts in host. Trapping both GICv3 group-0 and group-1
599 accesses sidesteps the issue.
600
601 If unsure, say Y.
602
Christopher Covington38fd94b2017-02-08 15:08:37 -0500603config QCOM_FALKOR_ERRATUM_1003
604 bool "Falkor E1003: Incorrect translation due to ASID change"
605 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500606 help
607 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000608 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
609 in TTBR1_EL1, this situation only occurs in the entry trampoline and
610 then only for entries in the walk cache, since the leaf translation
611 is unchanged. Work around the erratum by invalidating the walk cache
612 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500613
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000614config ARM64_WORKAROUND_REPEAT_TLBI
615 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000616
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500617config QCOM_FALKOR_ERRATUM_1009
618 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
619 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000620 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500621 help
622 On Falkor v1, the CPU may prematurely complete a DSB following a
623 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
624 one more time to fix the issue.
625
626 If unsure, say Y.
627
Shanker Donthineni90922a22017-03-07 08:20:38 -0600628config QCOM_QDF2400_ERRATUM_0065
629 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
630 default y
631 help
632 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
633 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
634 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
635
636 If unsure, say Y.
637
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100638config SOCIONEXT_SYNQUACER_PREITS
639 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
640 default y
641 help
642 Socionext Synquacer SoCs implement a separate h/w block to generate
643 MSI doorbell writes with non-zero values for the device ID.
644
645 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100646
647config HISILICON_ERRATUM_161600802
648 bool "Hip07 161600802: Erroneous redistributor VLPI base"
649 default y
650 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100651 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100652 when issued ITS commands such as VMOVP and VMAPP, and requires
653 a 128kB offset to be applied to the target address in this commands.
654
655 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600656
657config QCOM_FALKOR_ERRATUM_E1041
658 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
659 default y
660 help
661 Falkor CPU may speculatively fetch instructions from an improper
662 memory location when MMU translation is changed from SCTLR_ELn[M]=1
663 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
664
665 If unsure, say Y.
666
Zhang Lei3e321312019-02-26 18:43:41 +0000667config FUJITSU_ERRATUM_010001
668 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
669 default y
670 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100671 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000672 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
673 accesses may cause undefined fault (Data abort, DFSC=0b111111).
674 This fault occurs under a specific hardware condition when a
675 load/store instruction performs an address translation using:
676 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
677 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
678 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
679 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
680
681 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100682 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000683
684 If unsure, say Y.
685
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100686endmenu
687
688
689choice
690 prompt "Page size"
691 default ARM64_4K_PAGES
692 help
693 Page size (translation granule) configuration.
694
695config ARM64_4K_PAGES
696 bool "4KB"
697 help
698 This feature enables 4KB pages support.
699
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100700config ARM64_16K_PAGES
701 bool "16KB"
702 help
703 The system will use 16KB pages support. AArch32 emulation
704 requires applications compiled with 16K (or a multiple of 16K)
705 aligned segments.
706
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100707config ARM64_64K_PAGES
708 bool "64KB"
709 help
710 This feature enables 64KB pages support (4KB by default)
711 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100712 look-up. AArch32 emulation requires applications compiled
713 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100714
715endchoice
716
717choice
718 prompt "Virtual address space size"
719 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100720 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100721 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
722 help
723 Allows choosing one of multiple possible virtual address
724 space sizes. The level of translation table is determined by
725 a combination of page size and virtual address space size.
726
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100727config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100728 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100729 depends on ARM64_16K_PAGES
730
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100731config ARM64_VA_BITS_39
732 bool "39-bit"
733 depends on ARM64_4K_PAGES
734
735config ARM64_VA_BITS_42
736 bool "42-bit"
737 depends on ARM64_64K_PAGES
738
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100739config ARM64_VA_BITS_47
740 bool "47-bit"
741 depends on ARM64_16K_PAGES
742
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100743config ARM64_VA_BITS_48
744 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100745
Will Deacon68d23da2018-12-10 14:15:15 +0000746config ARM64_USER_VA_BITS_52
747 bool "52-bit (user)"
748 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
749 help
750 Enable 52-bit virtual addressing for userspace when explicitly
751 requested via a hint to mmap(). The kernel will continue to
752 use 48-bit virtual addresses for its own mappings.
753
754 NOTE: Enabling 52-bit virtual addressing in conjunction with
755 ARMv8.3 Pointer Authentication will result in the PAC being
756 reduced from 7 bits to 3 bits, which may have a significant
757 impact on its susceptibility to brute-force attacks.
758
759 If unsure, select 48-bit virtual addressing instead.
760
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100761endchoice
762
Will Deacon68d23da2018-12-10 14:15:15 +0000763config ARM64_FORCE_52BIT
764 bool "Force 52-bit virtual addresses for userspace"
765 depends on ARM64_USER_VA_BITS_52 && EXPERT
766 help
767 For systems with 52-bit userspace VAs enabled, the kernel will attempt
768 to maintain compatibility with older software by providing 48-bit VAs
769 unless a hint is supplied to mmap.
770
771 This configuration option disables the 48-bit compatibility logic, and
772 forces all userspace addresses to be 52-bit on HW that supports it. One
773 should only enable this configuration option for stress testing userspace
774 memory management code. If unsure say N here.
775
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100776config ARM64_VA_BITS
777 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100778 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100779 default 39 if ARM64_VA_BITS_39
780 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100781 default 47 if ARM64_VA_BITS_47
Will Deacon68d23da2018-12-10 14:15:15 +0000782 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100783
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000784choice
785 prompt "Physical address space size"
786 default ARM64_PA_BITS_48
787 help
788 Choose the maximum physical address range that the kernel will
789 support.
790
791config ARM64_PA_BITS_48
792 bool "48-bit"
793
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000794config ARM64_PA_BITS_52
795 bool "52-bit (ARMv8.2)"
796 depends on ARM64_64K_PAGES
797 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
798 help
799 Enable support for a 52-bit physical address space, introduced as
800 part of the ARMv8.2-LPA extension.
801
802 With this enabled, the kernel will also continue to work on CPUs that
803 do not support ARMv8.2-LPA, but with some added memory overhead (and
804 minor performance overhead).
805
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000806endchoice
807
808config ARM64_PA_BITS
809 int
810 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000811 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000812
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100813config CPU_BIG_ENDIAN
814 bool "Build big-endian kernel"
815 help
816 Say Y if you plan on running a kernel in big-endian mode.
817
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100818config SCHED_MC
819 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100820 help
821 Multi-core scheduler support improves the CPU scheduler's decision
822 making when dealing with multi-core CPU chips at a cost of slightly
823 increased overhead in some places. If unsure say N here.
824
825config SCHED_SMT
826 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100827 help
828 Improves the CPU scheduler's decision making when dealing with
829 MultiThreading at a cost of slightly increased overhead in some
830 places. If unsure say N here.
831
832config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000833 int "Maximum number of CPUs (2-4096)"
834 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000835 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100836
837config HOTPLUG_CPU
838 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800839 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100840 help
841 Say Y here to experiment with turning CPUs off and on. CPUs
842 can be controlled through /sys/devices/system/cpu.
843
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700844# Common NUMA Features
845config NUMA
846 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800847 select ACPI_NUMA if ACPI
848 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700849 help
850 Enable NUMA (Non Uniform Memory Access) support.
851
852 The kernel will try to allocate memory used by a CPU on the
853 local memory of the CPU and add some more
854 NUMA awareness to the kernel.
855
856config NODES_SHIFT
857 int "Maximum NUMA Nodes (as a power of 2)"
858 range 1 10
859 default "2"
860 depends on NEED_MULTIPLE_NODES
861 help
862 Specify the maximum number of NUMA Nodes available on the target
863 system. Increases memory reserved to accommodate various tables.
864
865config USE_PERCPU_NUMA_NODE_ID
866 def_bool y
867 depends on NUMA
868
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800869config HAVE_SETUP_PER_CPU_AREA
870 def_bool y
871 depends on NUMA
872
873config NEED_PER_CPU_EMBED_FIRST_CHUNK
874 def_bool y
875 depends on NUMA
876
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000877config HOLES_IN_ZONE
878 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000879
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900880source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100881
Laura Abbott83863f22016-02-05 16:24:47 -0800882config ARCH_SUPPORTS_DEBUG_PAGEALLOC
883 def_bool y
884
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100885config ARCH_SPARSEMEM_ENABLE
886 def_bool y
887 select SPARSEMEM_VMEMMAP_ENABLE
888
889config ARCH_SPARSEMEM_DEFAULT
890 def_bool ARCH_SPARSEMEM_ENABLE
891
892config ARCH_SELECT_MEMORY_MODEL
893 def_bool ARCH_SPARSEMEM_ENABLE
894
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700895config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200896 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700897
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100898config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100899 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100900
901config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100902 def_bool y
903 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100904
Steve Capper084bd292013-04-10 13:48:00 +0100905config SYS_SUPPORTS_HUGETLBFS
906 def_bool y
907
Steve Capper084bd292013-04-10 13:48:00 +0100908config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100909 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100910
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100911config ARCH_HAS_CACHE_LINE_SIZE
912 def_bool y
913
Yu Zhao54c8d912019-03-11 18:57:49 -0600914config ARCH_ENABLE_SPLIT_PMD_PTLOCK
915 def_bool y if PGTABLE_LEVELS > 2
916
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000917config SECCOMP
918 bool "Enable seccomp to safely compute untrusted bytecode"
919 ---help---
920 This kernel feature is useful for number crunching applications
921 that may need to compute untrusted bytecode during their
922 execution. By using pipes or other transports made available to
923 the process as file descriptors supporting the read/write
924 syscalls, it's possible to isolate those applications in
925 their own address space using seccomp. Once seccomp is
926 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
927 and the task is only allowed to execute a few safe syscalls
928 defined by each seccomp mode.
929
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000930config PARAVIRT
931 bool "Enable paravirtualization code"
932 help
933 This changes the kernel so it can modify itself when it is run
934 under a hypervisor, potentially improving performance significantly
935 over full virtualization.
936
937config PARAVIRT_TIME_ACCOUNTING
938 bool "Paravirtual steal time accounting"
939 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000940 help
941 Select this option to enable fine granularity task steal time
942 accounting. Time spent executing other tasks in parallel with
943 the current vCPU is discounted from the vCPU power. To account for
944 that, there can be a small performance impact.
945
946 If in doubt, say N here.
947
Geoff Levandd28f6df2016-06-23 17:54:48 +0000948config KEXEC
949 depends on PM_SLEEP_SMP
950 select KEXEC_CORE
951 bool "kexec system call"
952 ---help---
953 kexec is a system call that implements the ability to shutdown your
954 current kernel, and to start another kernel. It is like a reboot
955 but it is independent of the system firmware. And like a reboot
956 you can start any kernel with it, not just Linux.
957
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +0900958config KEXEC_FILE
959 bool "kexec file based system call"
960 select KEXEC_CORE
961 help
962 This is new version of kexec system call. This system call is
963 file based and takes file descriptors as system call argument
964 for kernel and initramfs as opposed to list of segments as
965 accepted by previous system call.
966
AKASHI Takahiro732b7b92018-11-15 14:52:54 +0900967config KEXEC_VERIFY_SIG
968 bool "Verify kernel signature during kexec_file_load() syscall"
969 depends on KEXEC_FILE
970 help
971 Select this option to verify a signature with loaded kernel
972 image. If configured, any attempt of loading a image without
973 valid signature will fail.
974
975 In addition to that option, you need to enable signature
976 verification for the corresponding kernel image type being
977 loaded in order for this to work.
978
979config KEXEC_IMAGE_VERIFY_SIG
980 bool "Enable Image signature verification support"
981 default y
982 depends on KEXEC_VERIFY_SIG
983 depends on EFI && SIGNED_PE_FILE_VERIFICATION
984 help
985 Enable Image signature verification support.
986
987comment "Support for PE file signature verification disabled"
988 depends on KEXEC_VERIFY_SIG
989 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
990
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900991config CRASH_DUMP
992 bool "Build kdump crash kernel"
993 help
994 Generate crash dump after being started by kexec. This should
995 be normally only set in special crash dump kernels which are
996 loaded in the main kernel with kexec-tools into a specially
997 reserved region and then later executed after a crash by
998 kdump/kexec.
999
Mauro Carvalho Chehabd67297a2019-06-12 14:52:49 -03001000 For more details see Documentation/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001001
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001002config XEN_DOM0
1003 def_bool y
1004 depends on XEN
1005
1006config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001007 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001008 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001009 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001010 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001011 help
1012 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1013
Steve Capperd03bb142013-04-25 15:19:21 +01001014config FORCE_MAX_ZONEORDER
1015 int
1016 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001017 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001018 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001019 help
1020 The kernel memory allocator divides physically contiguous memory
1021 blocks into "zones", where each zone is a power of two number of
1022 pages. This option selects the largest power of two that the kernel
1023 keeps in the memory allocator. If you need to allocate very large
1024 blocks of physically contiguous memory, then you may need to
1025 increase this value.
1026
1027 This config option is actually maximum order plus one. For example,
1028 a value of 11 means that the largest free memory block is 2^10 pages.
1029
1030 We make sure that we can allocate upto a HugePage size for each configuration.
1031 Hence we have :
1032 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1033
1034 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1035 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001036
Will Deacon084eb772017-11-14 14:41:01 +00001037config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001038 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001039 default y
1040 help
Will Deacon06170522017-11-14 16:19:39 +00001041 Speculation attacks against some high-performance processors can
1042 be used to bypass MMU permission checks and leak kernel data to
1043 userspace. This can be defended against by unmapping the kernel
1044 when running in userspace, mapping it back in on exception entry
1045 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001046
1047 If unsure, say Y.
1048
Will Deacon0f15adb2018-01-03 11:17:58 +00001049config HARDEN_BRANCH_PREDICTOR
1050 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1051 default y
1052 help
1053 Speculation attacks against some high-performance processors rely on
1054 being able to manipulate the branch predictor for a victim context by
1055 executing aliasing branches in the attacker context. Such attacks
1056 can be partially mitigated against by clearing internal branch
1057 predictor state and limiting the prediction logic in some situations.
1058
1059 This config option will take CPU-specific actions to harden the
1060 branch predictor against aliasing attacks and may rely on specific
1061 instruction sequences or control bits being set by the system
1062 firmware.
1063
1064 If unsure, say Y.
1065
Marc Zyngierdee39242018-02-15 11:47:14 +00001066config HARDEN_EL2_VECTORS
1067 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1068 default y
1069 help
1070 Speculation attacks against some high-performance processors can
1071 be used to leak privileged information such as the vector base
1072 register, resulting in a potential defeat of the EL2 layout
1073 randomization.
1074
1075 This config option will map the vectors to a fixed location,
1076 independent of the EL2 code mapping, so that revealing VBAR_EL2
1077 to an attacker does not give away any extra information. This
1078 only gets enabled on affected CPUs.
1079
1080 If unsure, say Y.
1081
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001082config ARM64_SSBD
1083 bool "Speculative Store Bypass Disable" if EXPERT
1084 default y
1085 help
1086 This enables mitigation of the bypassing of previous stores
1087 by speculative loads.
1088
1089 If unsure, say Y.
1090
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001091config RODATA_FULL_DEFAULT_ENABLED
1092 bool "Apply r/o permissions of VM areas also to their linear aliases"
1093 default y
1094 help
1095 Apply read-only attributes of VM areas to the linear alias of
1096 the backing pages as well. This prevents code or read-only data
1097 from being modified (inadvertently or intentionally) via another
1098 mapping of the same memory page. This additional enhancement can
1099 be turned off at runtime by passing rodata=[off|on] (and turned on
1100 with rodata=full if this option is set to 'n')
1101
1102 This requires the linear region to be mapped down to pages,
1103 which may adversely affect performance in some cases.
1104
Will Deacondd523792019-04-23 14:37:24 +01001105config ARM64_SW_TTBR0_PAN
1106 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1107 help
1108 Enabling this option prevents the kernel from accessing
1109 user-space memory directly by pointing TTBR0_EL1 to a reserved
1110 zeroed area and reserved ASID. The user access routines
1111 restore the valid TTBR0_EL1 temporarily.
1112
1113menuconfig COMPAT
1114 bool "Kernel support for 32-bit EL0"
1115 depends on ARM64_4K_PAGES || EXPERT
1116 select COMPAT_BINFMT_ELF if BINFMT_ELF
1117 select HAVE_UID16
1118 select OLD_SIGSUSPEND3
1119 select COMPAT_OLD_SIGACTION
1120 help
1121 This option enables support for a 32-bit EL0 running under a 64-bit
1122 kernel at EL1. AArch32-specific components such as system calls,
1123 the user helper functions, VFP support and the ptrace interface are
1124 handled appropriately by the kernel.
1125
1126 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1127 that you will only be able to execute AArch32 binaries that were compiled
1128 with page size aligned segments.
1129
1130 If you want to execute 32-bit userspace applications, say Y.
1131
1132if COMPAT
1133
1134config KUSER_HELPERS
1135 bool "Enable kuser helpers page for 32 bit applications"
1136 default y
1137 help
1138 Warning: disabling this option may break 32-bit user programs.
1139
1140 Provide kuser helpers to compat tasks. The kernel provides
1141 helper code to userspace in read only form at a fixed location
1142 to allow userspace to be independent of the CPU type fitted to
1143 the system. This permits binaries to be run on ARMv4 through
1144 to ARMv8 without modification.
1145
1146 See Documentation/arm/kernel_user_helpers.txt for details.
1147
1148 However, the fixed address nature of these helpers can be used
1149 by ROP (return orientated programming) authors when creating
1150 exploits.
1151
1152 If all of the binaries and libraries which run on your platform
1153 are built specifically for your platform, and make no use of
1154 these helpers, then you can turn this option off to hinder
1155 such exploits. However, in that case, if a binary or library
1156 relying on those helpers is run, it will not function correctly.
1157
1158 Say N here only if you are absolutely certain that you do not
1159 need these helpers; otherwise, the safe option is to say Y.
1160
1161
Will Deacon1b907f42014-11-20 16:51:10 +00001162menuconfig ARMV8_DEPRECATED
1163 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001164 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001165 help
1166 Legacy software support may require certain instructions
1167 that have been deprecated or obsoleted in the architecture.
1168
1169 Enable this config to enable selective emulation of these
1170 features.
1171
1172 If unsure, say Y
1173
1174if ARMV8_DEPRECATED
1175
1176config SWP_EMULATION
1177 bool "Emulate SWP/SWPB instructions"
1178 help
1179 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1180 they are always undefined. Say Y here to enable software
1181 emulation of these instructions for userspace using LDXR/STXR.
1182
1183 In some older versions of glibc [<=2.8] SWP is used during futex
1184 trylock() operations with the assumption that the code will not
1185 be preempted. This invalid assumption may be more likely to fail
1186 with SWP emulation enabled, leading to deadlock of the user
1187 application.
1188
1189 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1190 on an external transaction monitoring block called a global
1191 monitor to maintain update atomicity. If your system does not
1192 implement a global monitor, this option can cause programs that
1193 perform SWP operations to uncached memory to deadlock.
1194
1195 If unsure, say Y
1196
1197config CP15_BARRIER_EMULATION
1198 bool "Emulate CP15 Barrier instructions"
1199 help
1200 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1201 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1202 strongly recommended to use the ISB, DSB, and DMB
1203 instructions instead.
1204
1205 Say Y here to enable software emulation of these
1206 instructions for AArch32 userspace code. When this option is
1207 enabled, CP15 barrier usage is traced which can help
1208 identify software that needs updating.
1209
1210 If unsure, say Y
1211
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001212config SETEND_EMULATION
1213 bool "Emulate SETEND instruction"
1214 help
1215 The SETEND instruction alters the data-endianness of the
1216 AArch32 EL0, and is deprecated in ARMv8.
1217
1218 Say Y here to enable software emulation of the instruction
1219 for AArch32 userspace code.
1220
1221 Note: All the cpus on the system must have mixed endian support at EL0
1222 for this feature to be enabled. If a new CPU - which doesn't support mixed
1223 endian - is hotplugged in after this feature has been enabled, there could
1224 be unexpected results in the applications.
1225
1226 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001227endif
1228
Will Deacondd523792019-04-23 14:37:24 +01001229endif
Catalin Marinasba428222016-07-01 18:25:31 +01001230
Will Deacon0e4a0702015-07-27 15:54:13 +01001231menu "ARMv8.1 architectural features"
1232
1233config ARM64_HW_AFDBM
1234 bool "Support for hardware updates of the Access and Dirty page flags"
1235 default y
1236 help
1237 The ARMv8.1 architecture extensions introduce support for
1238 hardware updates of the access and dirty information in page
1239 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1240 capable processors, accesses to pages with PTE_AF cleared will
1241 set this bit instead of raising an access flag fault.
1242 Similarly, writes to read-only pages with the DBM bit set will
1243 clear the read-only bit (AP[2]) instead of raising a
1244 permission fault.
1245
1246 Kernels built with this configuration option enabled continue
1247 to work on pre-ARMv8.1 hardware and the performance impact is
1248 minimal. If unsure, say Y.
1249
1250config ARM64_PAN
1251 bool "Enable support for Privileged Access Never (PAN)"
1252 default y
1253 help
1254 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1255 prevents the kernel or hypervisor from accessing user-space (EL0)
1256 memory directly.
1257
1258 Choosing this option will cause any unprotected (not using
1259 copy_to_user et al) memory access to fail with a permission fault.
1260
1261 The feature is detected at runtime, and will remain as a 'nop'
1262 instruction if the cpu does not implement the feature.
1263
1264config ARM64_LSE_ATOMICS
1265 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001266 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001267 help
1268 As part of the Large System Extensions, ARMv8.1 introduces new
1269 atomic instructions that are designed specifically to scale in
1270 very large systems.
1271
1272 Say Y here to make use of these instructions for the in-kernel
1273 atomic routines. This incurs a small overhead on CPUs that do
1274 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001275 built with binutils >= 2.25 in order for the new instructions
1276 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001277
Marc Zyngier1f364c82014-02-19 09:33:14 +00001278config ARM64_VHE
1279 bool "Enable support for Virtualization Host Extensions (VHE)"
1280 default y
1281 help
1282 Virtualization Host Extensions (VHE) allow the kernel to run
1283 directly at EL2 (instead of EL1) on processors that support
1284 it. This leads to better performance for KVM, as they reduce
1285 the cost of the world switch.
1286
1287 Selecting this option allows the VHE feature to be detected
1288 at runtime, and does not affect processors that do not
1289 implement this feature.
1290
Will Deacon0e4a0702015-07-27 15:54:13 +01001291endmenu
1292
Will Deaconf9933182016-02-26 16:30:14 +00001293menu "ARMv8.2 architectural features"
1294
James Morse57f49592016-02-05 14:58:48 +00001295config ARM64_UAO
1296 bool "Enable support for User Access Override (UAO)"
1297 default y
1298 help
1299 User Access Override (UAO; part of the ARMv8.2 Extensions)
1300 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001301 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001302
1303 This option changes get_user() and friends to use the 'unprivileged'
1304 variant of the load/store instructions. This ensures that user-space
1305 really did have access to the supplied memory. When addr_limit is
1306 set to kernel memory the UAO bit will be set, allowing privileged
1307 access to kernel memory.
1308
1309 Choosing this option will cause copy_to_user() et al to use user-space
1310 memory permissions.
1311
1312 The feature is detected at runtime, the kernel will use the
1313 regular load/store instructions if the cpu does not implement the
1314 feature.
1315
Robin Murphyd50e0712017-07-25 11:55:42 +01001316config ARM64_PMEM
1317 bool "Enable support for persistent memory"
1318 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001319 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001320 help
1321 Say Y to enable support for the persistent memory API based on the
1322 ARMv8.2 DCPoP feature.
1323
1324 The feature is detected at runtime, and the kernel will use DC CVAC
1325 operations if DC CVAP is not supported (following the behaviour of
1326 DC CVAP itself if the system does not define a point of persistence).
1327
Xie XiuQi64c02722018-01-15 19:38:56 +00001328config ARM64_RAS_EXTN
1329 bool "Enable support for RAS CPU Extensions"
1330 default y
1331 help
1332 CPUs that support the Reliability, Availability and Serviceability
1333 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1334 errors, classify them and report them to software.
1335
1336 On CPUs with these extensions system software can use additional
1337 barriers to determine if faults are pending and read the
1338 classification from a new set of registers.
1339
1340 Selecting this feature will allow the kernel to use these barriers
1341 and access the new registers if the system supports the extension.
1342 Platform RAS features may additionally depend on firmware support.
1343
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001344config ARM64_CNP
1345 bool "Enable support for Common Not Private (CNP) translations"
1346 default y
1347 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1348 help
1349 Common Not Private (CNP) allows translation table entries to
1350 be shared between different PEs in the same inner shareable
1351 domain, so the hardware can use this fact to optimise the
1352 caching of such entries in the TLB.
1353
1354 Selecting this option allows the CNP feature to be detected
1355 at runtime, and does not affect PEs that do not implement
1356 this feature.
1357
Will Deaconf9933182016-02-26 16:30:14 +00001358endmenu
1359
Mark Rutland04ca3202018-12-07 18:39:30 +00001360menu "ARMv8.3 architectural features"
1361
1362config ARM64_PTR_AUTH
1363 bool "Enable support for pointer authentication"
1364 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301365 depends on !KVM || ARM64_VHE
Mark Rutland04ca3202018-12-07 18:39:30 +00001366 help
1367 Pointer authentication (part of the ARMv8.3 Extensions) provides
1368 instructions for signing and authenticating pointers against secret
1369 keys, which can be used to mitigate Return Oriented Programming (ROP)
1370 and other attacks.
1371
1372 This option enables these instructions at EL0 (i.e. for userspace).
1373
1374 Choosing this option will cause the kernel to initialise secret keys
1375 for each process at exec() time, with these keys being
1376 context-switched along with the process.
1377
1378 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301379 hardware it will not be advertised to userspace/KVM guest nor will it
1380 be enabled. However, KVM guest also require VHE mode and hence
1381 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001382
1383endmenu
1384
Dave Martinddd25ad2017-10-31 15:51:02 +00001385config ARM64_SVE
1386 bool "ARM Scalable Vector Extension support"
1387 default y
Dave Martin85acda32018-04-20 16:20:43 +01001388 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001389 help
1390 The Scalable Vector Extension (SVE) is an extension to the AArch64
1391 execution state which complements and extends the SIMD functionality
1392 of the base architecture to support much larger vectors and to enable
1393 additional vectorisation opportunities.
1394
1395 To enable use of this extension on CPUs that implement it, say Y.
1396
Dave Martin06a916f2019-04-18 18:41:38 +01001397 On CPUs that support the SVE2 extensions, this option will enable
1398 those too.
1399
Dave Martin50436942018-03-23 18:08:31 +00001400 Note that for architectural reasons, firmware _must_ implement SVE
1401 support when running on SVE capable hardware. The required support
1402 is present in:
1403
1404 * version 1.5 and later of the ARM Trusted Firmware
1405 * the AArch64 boot wrapper since commit 5e1261e08abf
1406 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1407
1408 For other firmware implementations, consult the firmware documentation
1409 or vendor.
1410
1411 If you need the kernel to boot on SVE-capable hardware with broken
1412 firmware, you may need to say N here until you get your firmware
1413 fixed. Otherwise, you may experience firmware panics or lockups when
1414 booting the kernel. If unsure and you are not observing these
1415 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001416
Dave Martin85acda32018-04-20 16:20:43 +01001417 CPUs that support SVE are architecturally required to support the
1418 Virtualization Host Extensions (VHE), so the kernel makes no
1419 provision for supporting SVE alongside KVM without VHE enabled.
1420 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1421 KVM in the same kernel image.
1422
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001423config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001424 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001425 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001426 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001427 help
1428 Allocate PLTs when loading modules so that jumps and calls whose
1429 targets are too far away for their relative offsets to be encoded
1430 in the instructions themselves can be bounced via veneers in the
1431 module's PLT. This allows modules to be allocated in the generic
1432 vmalloc area after the dedicated module memory area has been
1433 exhausted.
1434
1435 When running with address space randomization (KASLR), the module
1436 region itself may be too far away for ordinary relative jumps and
1437 calls, and so in that case, module PLTs are required and cannot be
1438 disabled.
1439
1440 Specific errata workaround(s) might also force module PLTs to be
1441 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001442
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001443config ARM64_PSEUDO_NMI
1444 bool "Support for NMI-like interrupts"
1445 select CONFIG_ARM_GIC_V3
1446 help
1447 Adds support for mimicking Non-Maskable Interrupts through the use of
1448 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001449 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001450
1451 This high priority configuration for interrupts needs to be
1452 explicitly enabled by setting the kernel parameter
1453 "irqchip.gicv3_pseudo_nmi" to 1.
1454
1455 If unsure, say N
1456
Julien Thierry48ce8f82019-06-11 10:38:11 +01001457if ARM64_PSEUDO_NMI
1458config ARM64_DEBUG_PRIORITY_MASKING
1459 bool "Debug interrupt priority masking"
1460 help
1461 This adds runtime checks to functions enabling/disabling
1462 interrupts when using priority masking. The additional checks verify
1463 the validity of ICC_PMR_EL1 when calling concerned functions.
1464
1465 If unsure, say N
1466endif
1467
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001468config RELOCATABLE
1469 bool
1470 help
1471 This builds the kernel as a Position Independent Executable (PIE),
1472 which retains all relocation metadata required to relocate the
1473 kernel binary at runtime to a different virtual address than the
1474 address it was linked at.
1475 Since AArch64 uses the RELA relocation format, this requires a
1476 relocation pass at runtime even if the kernel is loaded at the
1477 same address it was linked at.
1478
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001479config RANDOMIZE_BASE
1480 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001481 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001482 select RELOCATABLE
1483 help
1484 Randomizes the virtual address at which the kernel image is
1485 loaded, as a security feature that deters exploit attempts
1486 relying on knowledge of the location of kernel internals.
1487
1488 It is the bootloader's job to provide entropy, by passing a
1489 random u64 value in /chosen/kaslr-seed at kernel entry.
1490
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001491 When booting via the UEFI stub, it will invoke the firmware's
1492 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1493 to the kernel proper. In addition, it will randomise the physical
1494 location of the kernel Image as well.
1495
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001496 If unsure, say N.
1497
1498config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001499 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001500 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001501 default y
1502 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001503 Randomizes the location of the module region inside a 4 GB window
1504 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001505 to leak information about the location of core kernel data structures
1506 but it does imply that function calls between modules and the core
1507 kernel will need to be resolved via veneers in the module PLT.
1508
1509 When this option is not set, the module region will be randomized over
1510 a limited range that contains the [_stext, _etext] interval of the
1511 core kernel, so branch relocations are always in range.
1512
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001513config CC_HAVE_STACKPROTECTOR_SYSREG
1514 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1515
1516config STACKPROTECTOR_PER_TASK
1517 def_bool y
1518 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1519
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001520endmenu
1521
1522menu "Boot options"
1523
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001524config ARM64_ACPI_PARKING_PROTOCOL
1525 bool "Enable support for the ARM64 ACPI parking protocol"
1526 depends on ACPI
1527 help
1528 Enable support for the ARM64 ACPI parking protocol. If disabled
1529 the kernel will not allow booting through the ARM64 ACPI parking
1530 protocol even if the corresponding data is present in the ACPI
1531 MADT table.
1532
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001533config CMDLINE
1534 string "Default kernel command string"
1535 default ""
1536 help
1537 Provide a set of default command-line options at build time by
1538 entering them here. As a minimum, you should specify the the
1539 root device (e.g. root=/dev/nfs).
1540
1541config CMDLINE_FORCE
1542 bool "Always use the default kernel command string"
1543 help
1544 Always use the default kernel command string, even if the boot
1545 loader passes other arguments to the kernel.
1546 This is useful if you cannot or don't want to change the
1547 command-line options your boot loader passes to the kernel.
1548
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001549config EFI_STUB
1550 bool
1551
Mark Salterf84d0272014-04-15 21:59:30 -04001552config EFI
1553 bool "UEFI runtime support"
1554 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001555 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001556 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001557 select LIBFDT
1558 select UCS2_STRING
1559 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001560 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001561 select EFI_STUB
1562 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001563 default y
1564 help
1565 This option provides support for runtime services provided
1566 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001567 clock, and platform reset). A UEFI stub is also provided to
1568 allow the kernel to be booted as an EFI application. This
1569 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001570
Yi Lid1ae8c02014-10-04 23:46:43 +08001571config DMI
1572 bool "Enable support for SMBIOS (DMI) tables"
1573 depends on EFI
1574 default y
1575 help
1576 This enables SMBIOS/DMI feature for systems.
1577
1578 This option is only useful on systems that have UEFI firmware.
1579 However, even with this option, the resultant kernel should
1580 continue to boot on existing non-UEFI platforms.
1581
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001582endmenu
1583
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001584config SYSVIPC_COMPAT
1585 def_bool y
1586 depends on COMPAT && SYSVIPC
1587
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001588config ARCH_ENABLE_HUGEPAGE_MIGRATION
1589 def_bool y
1590 depends on HUGETLB_PAGE && MIGRATION
1591
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001592menu "Power management options"
1593
1594source "kernel/power/Kconfig"
1595
James Morse82869ac2016-04-27 17:47:12 +01001596config ARCH_HIBERNATION_POSSIBLE
1597 def_bool y
1598 depends on CPU_PM
1599
1600config ARCH_HIBERNATION_HEADER
1601 def_bool y
1602 depends on HIBERNATION
1603
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001604config ARCH_SUSPEND_POSSIBLE
1605 def_bool y
1606
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001607endmenu
1608
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001609menu "CPU Power Management"
1610
1611source "drivers/cpuidle/Kconfig"
1612
Rob Herring52e7e812014-02-24 11:27:57 +09001613source "drivers/cpufreq/Kconfig"
1614
1615endmenu
1616
Mark Salterf84d0272014-04-15 21:59:30 -04001617source "drivers/firmware/Kconfig"
1618
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001619source "drivers/acpi/Kconfig"
1620
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001621source "arch/arm64/kvm/Kconfig"
1622
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001623if CRYPTO
1624source "arch/arm64/crypto/Kconfig"
1625endif