Thomas Gleixner | ec8f24b | 2019-05-19 13:07:45 +0100 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 2 | config ARM64 |
| 3 | def_bool y |
Suthikulpanit, Suravee | b6197b9 | 2015-06-10 11:08:53 -0500 | [diff] [blame] | 4 | select ACPI_CCA_REQUIRED if ACPI |
Lorenzo Pieralisi | d8f4f16 | 2015-03-24 17:58:51 +0000 | [diff] [blame] | 5 | select ACPI_GENERIC_GSI if ACPI |
Fu Wei | 5f1ae4e | 2017-04-01 01:51:01 +0800 | [diff] [blame] | 6 | select ACPI_GTDT if ACPI |
Lorenzo Pieralisi | c6bb8f89 | 2017-06-14 17:37:12 +0100 | [diff] [blame] | 7 | select ACPI_IORT if ACPI |
Al Stone | 6933de0 | 2015-03-24 14:02:51 +0000 | [diff] [blame] | 8 | select ACPI_REDUCED_HARDWARE_ONLY if ACPI |
Sinan Kaya | 52146173 | 2018-12-19 22:46:57 +0000 | [diff] [blame] | 9 | select ACPI_MCFG if (ACPI && PCI) |
Aleksey Makarov | 888125a | 2016-09-27 23:54:14 +0300 | [diff] [blame] | 10 | select ACPI_SPCR_TABLE if ACPI |
Jeremy Linton | 0ce8223 | 2018-05-11 18:58:01 -0500 | [diff] [blame] | 11 | select ACPI_PPTT if ACPI |
Scott Wood | 1d8f51d | 2016-09-22 03:35:18 -0500 | [diff] [blame] | 12 | select ARCH_CLOCKSOURCE_DATA |
Laura Abbott | ec6d06e | 2017-01-10 13:35:50 -0800 | [diff] [blame] | 13 | select ARCH_HAS_DEBUG_VIRTUAL |
Dan Williams | 21266be | 2015-11-19 18:19:29 -0800 | [diff] [blame] | 14 | select ARCH_HAS_DEVMEM_IS_ALLOWED |
Christoph Hellwig | 886643b | 2018-10-08 09:12:01 +0200 | [diff] [blame] | 15 | select ARCH_HAS_DMA_COHERENT_TO_PFN |
| 16 | select ARCH_HAS_DMA_MMAP_PGPROT |
Christoph Hellwig | 13bf5ce | 2019-03-25 15:44:06 +0100 | [diff] [blame] | 17 | select ARCH_HAS_DMA_PREP_COHERENT |
Jon Masters | 38b04a7 | 2016-06-20 13:56:13 +0300 | [diff] [blame] | 18 | select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI |
Kees Cook | 2b68f6c | 2015-04-14 15:48:00 -0700 | [diff] [blame] | 19 | select ARCH_HAS_ELF_RANDOMIZE |
Robin Murphy | e75bef2 | 2018-04-24 16:25:47 +0100 | [diff] [blame] | 20 | select ARCH_HAS_FAST_MULTIPLIER |
Daniel Micay | 6974f0c | 2017-07-12 14:36:10 -0700 | [diff] [blame] | 21 | select ARCH_HAS_FORTIFY_SOURCE |
Riku Voipio | 957e3fa | 2014-12-12 16:57:44 -0800 | [diff] [blame] | 22 | select ARCH_HAS_GCOV_PROFILE_ALL |
Alexandre Ghiti | 4eb0716 | 2019-05-13 17:19:04 -0700 | [diff] [blame] | 23 | select ARCH_HAS_GIGANTIC_PAGE |
Alexander Potapenko | 5e4c754 | 2016-06-16 18:39:52 +0200 | [diff] [blame] | 24 | select ARCH_HAS_KCOV |
Christoph Hellwig | d8ae8a3 | 2019-05-13 17:18:30 -0700 | [diff] [blame] | 25 | select ARCH_HAS_KEEPINITRD |
Mathieu Desnoyers | f1e3a12 | 2018-01-29 15:20:19 -0500 | [diff] [blame] | 26 | select ARCH_HAS_MEMBARRIER_SYNC_CORE |
Robin Murphy | 73b20c8 | 2019-07-16 16:30:51 -0700 | [diff] [blame^] | 27 | select ARCH_HAS_PTE_DEVMAP |
Laurent Dufour | 3010a5e | 2018-06-07 17:06:08 -0700 | [diff] [blame] | 28 | select ARCH_HAS_PTE_SPECIAL |
Christoph Hellwig | 347cb6a | 2019-01-07 13:36:20 -0500 | [diff] [blame] | 29 | select ARCH_HAS_SETUP_DMA_OPS |
Ard Biesheuvel | 4739d53 | 2019-05-23 11:22:54 +0100 | [diff] [blame] | 30 | select ARCH_HAS_SET_DIRECT_MAP |
Daniel Borkmann | d2852a2 | 2017-02-21 16:09:33 +0100 | [diff] [blame] | 31 | select ARCH_HAS_SET_MEMORY |
Laura Abbott | ad21fc4 | 2017-02-06 16:31:57 -0800 | [diff] [blame] | 32 | select ARCH_HAS_STRICT_KERNEL_RWX |
| 33 | select ARCH_HAS_STRICT_MODULE_RWX |
Christoph Hellwig | 886643b | 2018-10-08 09:12:01 +0200 | [diff] [blame] | 34 | select ARCH_HAS_SYNC_DMA_FOR_DEVICE |
| 35 | select ARCH_HAS_SYNC_DMA_FOR_CPU |
Mark Rutland | 4378a7d | 2018-07-11 14:56:56 +0100 | [diff] [blame] | 36 | select ARCH_HAS_SYSCALL_WRAPPER |
Christoph Hellwig | dc2acde | 2018-12-21 22:14:44 +0100 | [diff] [blame] | 37 | select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT |
Lorenzo Pieralisi | 1f85008 | 2013-09-04 10:55:17 +0100 | [diff] [blame] | 38 | select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST |
Stephen Boyd | 396a5d4 | 2017-09-27 08:51:30 -0700 | [diff] [blame] | 39 | select ARCH_HAVE_NMI_SAFE_CMPXCHG |
Will Deacon | 087133a | 2017-10-12 13:20:50 +0100 | [diff] [blame] | 40 | select ARCH_INLINE_READ_LOCK if !PREEMPT |
| 41 | select ARCH_INLINE_READ_LOCK_BH if !PREEMPT |
| 42 | select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT |
| 43 | select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT |
| 44 | select ARCH_INLINE_READ_UNLOCK if !PREEMPT |
| 45 | select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT |
| 46 | select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT |
| 47 | select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT |
| 48 | select ARCH_INLINE_WRITE_LOCK if !PREEMPT |
| 49 | select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT |
| 50 | select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT |
| 51 | select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT |
| 52 | select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT |
| 53 | select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT |
| 54 | select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT |
| 55 | select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT |
Will Deacon | 5d16896 | 2018-03-13 21:17:01 +0000 | [diff] [blame] | 56 | select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT |
| 57 | select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT |
| 58 | select ARCH_INLINE_SPIN_LOCK if !PREEMPT |
| 59 | select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT |
| 60 | select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT |
| 61 | select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT |
| 62 | select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT |
| 63 | select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT |
| 64 | select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT |
| 65 | select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT |
Mike Rapoport | 350e88b | 2019-05-13 17:22:59 -0700 | [diff] [blame] | 66 | select ARCH_KEEP_MEMBLOCK |
Sudeep Holla | c63c870 | 2014-05-09 10:33:01 +0100 | [diff] [blame] | 67 | select ARCH_USE_CMPXCHG_LOCKREF |
Will Deacon | 087133a | 2017-10-12 13:20:50 +0100 | [diff] [blame] | 68 | select ARCH_USE_QUEUED_RWLOCKS |
Will Deacon | c110904 | 2018-03-13 20:45:45 +0000 | [diff] [blame] | 69 | select ARCH_USE_QUEUED_SPINLOCKS |
Jonathan (Zhixiong) Zhang | c484f25 | 2017-06-08 18:25:29 +0100 | [diff] [blame] | 70 | select ARCH_SUPPORTS_MEMORY_FAILURE |
Peter Zijlstra | 4badad3 | 2014-06-06 19:53:16 +0200 | [diff] [blame] | 71 | select ARCH_SUPPORTS_ATOMIC_RMW |
Masahiro Yamada | f3a53f7 | 2018-05-17 15:17:10 +0900 | [diff] [blame] | 72 | select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG |
Ganapatrao Kulkarni | 5616623 | 2016-04-08 15:50:28 -0700 | [diff] [blame] | 73 | select ARCH_SUPPORTS_NUMA_BALANCING |
Yury Norov | 84c187a | 2019-05-07 13:52:28 -0700 | [diff] [blame] | 74 | select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT |
Catalin Marinas | b6f3598 | 2013-01-29 18:25:41 +0000 | [diff] [blame] | 75 | select ARCH_WANT_FRAME_POINTERS |
Yang Shi | f0b7f8a | 2016-02-05 15:50:18 -0800 | [diff] [blame] | 76 | select ARCH_HAS_UBSAN_SANITIZE_ALL |
Catalin Marinas | 25c92a3 | 2012-12-18 15:26:13 +0000 | [diff] [blame] | 77 | select ARM_AMBA |
Mark Rutland | 1aee5d7 | 2012-11-20 10:06:00 +0000 | [diff] [blame] | 78 | select ARM_ARCH_TIMER |
Catalin Marinas | c4188ed | 2013-01-14 12:39:31 +0000 | [diff] [blame] | 79 | select ARM_GIC |
AKASHI Takahiro | 875cbf3 | 2014-07-04 08:28:30 +0100 | [diff] [blame] | 80 | select AUDIT_ARCH_COMPAT_GENERIC |
Arnd Bergmann | 3ee80364 | 2016-06-15 15:47:33 -0500 | [diff] [blame] | 81 | select ARM_GIC_V2M if PCI |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 82 | select ARM_GIC_V3 |
Arnd Bergmann | 3ee80364 | 2016-06-15 15:47:33 -0500 | [diff] [blame] | 83 | select ARM_GIC_V3_ITS if PCI |
Mark Rutland | bff60792 | 2015-07-31 15:46:16 +0100 | [diff] [blame] | 84 | select ARM_PSCI_FW |
Will Deacon | adace89 | 2013-05-08 17:29:24 +0100 | [diff] [blame] | 85 | select BUILDTIME_EXTABLE_SORT |
Catalin Marinas | db2789b | 2012-12-18 15:27:25 +0000 | [diff] [blame] | 86 | select CLONE_BACKWARDS |
Deepak Saxena | 7ca2ef3 | 2012-09-22 10:33:36 -0700 | [diff] [blame] | 87 | select COMMON_CLK |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 88 | select CPU_PM if (SUSPEND || CPU_IDLE) |
Ard Biesheuvel | 7481cdd | 2018-08-27 13:02:44 +0200 | [diff] [blame] | 89 | select CRC32 |
Will Deacon | 7bc13fd | 2013-11-06 19:32:13 +0000 | [diff] [blame] | 90 | select DCACHE_WORD_ACCESS |
Christoph Hellwig | 0c3b317 | 2018-11-04 20:29:28 +0100 | [diff] [blame] | 91 | select DMA_DIRECT_REMAP |
Catalin Marinas | ef37566 | 2015-07-07 17:15:39 +0100 | [diff] [blame] | 92 | select EDAC_SUPPORT |
Yang Shi | 2f34f17 | 2015-11-09 10:09:55 -0800 | [diff] [blame] | 93 | select FRAME_POINTER |
Laura Abbott | d4932f9 | 2014-10-09 15:26:44 -0700 | [diff] [blame] | 94 | select GENERIC_ALLOCATOR |
Juri Lelli | 2ef7a29 | 2017-05-31 17:59:28 +0100 | [diff] [blame] | 95 | select GENERIC_ARCH_TOPOLOGY |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 96 | select GENERIC_CLOCKEVENTS |
Will Deacon | 4b3dc96 | 2015-05-29 18:28:44 +0100 | [diff] [blame] | 97 | select GENERIC_CLOCKEVENTS_BROADCAST |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 98 | select GENERIC_CPU_AUTOPROBE |
Mian Yousaf Kaukab | 61ae132 | 2019-04-15 16:21:29 -0500 | [diff] [blame] | 99 | select GENERIC_CPU_VULNERABILITIES |
Mark Salter | bf4b558 | 2014-04-07 15:39:52 -0700 | [diff] [blame] | 100 | select GENERIC_EARLY_IOREMAP |
Leo Yan | 2314ee4 | 2015-08-21 04:40:22 +0100 | [diff] [blame] | 101 | select GENERIC_IDLE_POLL_SETUP |
Palmer Dabbelt | 78ae2e1 | 2018-06-22 10:01:24 -0700 | [diff] [blame] | 102 | select GENERIC_IRQ_MULTI_HANDLER |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 103 | select GENERIC_IRQ_PROBE |
| 104 | select GENERIC_IRQ_SHOW |
Sudeep Holla | 6544e67 | 2015-04-22 18:16:33 +0100 | [diff] [blame] | 105 | select GENERIC_IRQ_SHOW_LEVEL |
Arnd Bergmann | cb61f67 | 2014-11-19 14:09:07 +0100 | [diff] [blame] | 106 | select GENERIC_PCI_IOMAP |
Stephen Boyd | 65cd4f6 | 2013-07-18 16:21:18 -0700 | [diff] [blame] | 107 | select GENERIC_SCHED_CLOCK |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 108 | select GENERIC_SMP_IDLE_THREAD |
Will Deacon | 12a0ef7 | 2013-11-06 17:20:22 +0000 | [diff] [blame] | 109 | select GENERIC_STRNCPY_FROM_USER |
| 110 | select GENERIC_STRNLEN_USER |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 111 | select GENERIC_TIME_VSYSCALL |
Vincenzo Frascino | 28b1a82 | 2019-06-21 10:52:31 +0100 | [diff] [blame] | 112 | select GENERIC_GETTIMEOFDAY |
Vincenzo Frascino | bfe801e | 2019-06-21 10:52:42 +0100 | [diff] [blame] | 113 | select GENERIC_COMPAT_VDSO if (!CPU_BIG_ENDIAN && COMPAT) |
Marc Zyngier | a1ddc74 | 2014-08-26 11:03:17 +0100 | [diff] [blame] | 114 | select HANDLE_DOMAIN_IRQ |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 115 | select HARDIRQS_SW_RESEND |
Christoph Hellwig | eb01d42 | 2018-11-15 20:05:32 +0100 | [diff] [blame] | 116 | select HAVE_PCI |
Tomasz Nowicki | 9f9a35a | 2016-12-01 21:51:12 +0800 | [diff] [blame] | 117 | select HAVE_ACPI_APEI if (ACPI && EFI) |
Steve Capper | 5284e1b | 2014-10-24 13:22:20 +0100 | [diff] [blame] | 118 | select HAVE_ALIGNED_STRUCT_PAGE if SLUB |
AKASHI Takahiro | 875cbf3 | 2014-07-04 08:28:30 +0100 | [diff] [blame] | 119 | select HAVE_ARCH_AUDITSYSCALL |
Yalin Wang | 8e7a4ce | 2014-11-03 03:02:23 +0100 | [diff] [blame] | 120 | select HAVE_ARCH_BITREVERSE |
Ard Biesheuvel | 324420b | 2016-02-16 13:52:35 +0100 | [diff] [blame] | 121 | select HAVE_ARCH_HUGE_VMAP |
Jiang Liu | 9732caf | 2014-01-07 22:17:13 +0800 | [diff] [blame] | 122 | select HAVE_ARCH_JUMP_LABEL |
Ard Biesheuvel | c296146 | 2018-09-18 23:51:38 -0700 | [diff] [blame] | 123 | select HAVE_ARCH_JUMP_LABEL_RELATIVE |
Will Deacon | e17d802 | 2017-11-15 17:36:40 -0800 | [diff] [blame] | 124 | select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48) |
Andrey Konovalov | 2d4acb9 | 2018-12-28 00:31:07 -0800 | [diff] [blame] | 125 | select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN |
Vijaya Kumar K | 9529247 | 2014-01-28 11:20:22 +0000 | [diff] [blame] | 126 | select HAVE_ARCH_KGDB |
Daniel Cashman | 8f0d3aa | 2016-01-14 15:20:01 -0800 | [diff] [blame] | 127 | select HAVE_ARCH_MMAP_RND_BITS |
| 128 | select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT |
Ard Biesheuvel | 271ca78 | 2018-08-21 21:56:00 -0700 | [diff] [blame] | 129 | select HAVE_ARCH_PREL32_RELOCATIONS |
AKASHI Takahiro | a1ae65b | 2014-11-28 05:26:39 +0000 | [diff] [blame] | 130 | select HAVE_ARCH_SECCOMP_FILTER |
Laura Abbott | 0b3e336 | 2018-07-20 14:41:54 -0700 | [diff] [blame] | 131 | select HAVE_ARCH_STACKLEAK |
Kees Cook | 9e8084d | 2017-08-16 14:05:09 -0700 | [diff] [blame] | 132 | select HAVE_ARCH_THREAD_STRUCT_WHITELIST |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 133 | select HAVE_ARCH_TRACEHOOK |
Yang Shi | 8ee7087 | 2016-04-18 11:16:14 -0700 | [diff] [blame] | 134 | select HAVE_ARCH_TRANSPARENT_HUGEPAGE |
Mark Rutland | e306786 | 2017-07-21 14:25:33 +0100 | [diff] [blame] | 135 | select HAVE_ARCH_VMAP_STACK |
Yang Shi | 8ee7087 | 2016-04-18 11:16:14 -0700 | [diff] [blame] | 136 | select HAVE_ARM_SMCCC |
Daniel Borkmann | 6077776 | 2016-05-13 19:08:28 +0200 | [diff] [blame] | 137 | select HAVE_EBPF_JIT |
AKASHI Takahiro | af64d2a | 2014-04-30 10:54:32 +0100 | [diff] [blame] | 138 | select HAVE_C_RECORDMCOUNT |
Steve Capper | 5284e1b | 2014-10-24 13:22:20 +0100 | [diff] [blame] | 139 | select HAVE_CMPXCHG_DOUBLE |
Will Deacon | 95eff6b | 2015-05-29 14:57:47 +0100 | [diff] [blame] | 140 | select HAVE_CMPXCHG_LOCAL |
Yang Shi | 8ee7087 | 2016-04-18 11:16:14 -0700 | [diff] [blame] | 141 | select HAVE_CONTEXT_TRACKING |
Catalin Marinas | 9b2a60c | 2012-10-08 16:28:13 -0700 | [diff] [blame] | 142 | select HAVE_DEBUG_BUGVERBOSE |
Catalin Marinas | b69ec42 | 2012-10-08 16:28:11 -0700 | [diff] [blame] | 143 | select HAVE_DEBUG_KMEMLEAK |
Laura Abbott | 6ac2104 | 2013-12-12 19:28:33 +0000 | [diff] [blame] | 144 | select HAVE_DMA_CONTIGUOUS |
AKASHI Takahiro | bd7d38d | 2014-04-30 10:54:34 +0100 | [diff] [blame] | 145 | select HAVE_DYNAMIC_FTRACE |
Will Deacon | 50afc33 | 2013-12-16 17:50:08 +0000 | [diff] [blame] | 146 | select HAVE_EFFICIENT_UNALIGNED_ACCESS |
Christoph Hellwig | 67a929e | 2019-07-11 20:57:14 -0700 | [diff] [blame] | 147 | select HAVE_FAST_GUP |
AKASHI Takahiro | af64d2a | 2014-04-30 10:54:32 +0100 | [diff] [blame] | 148 | select HAVE_FTRACE_MCOUNT_RECORD |
AKASHI Takahiro | 819e50e | 2014-04-30 18:54:33 +0900 | [diff] [blame] | 149 | select HAVE_FUNCTION_TRACER |
| 150 | select HAVE_FUNCTION_GRAPH_TRACER |
Emese Revfy | 6b90bd4 | 2016-05-24 00:09:38 +0200 | [diff] [blame] | 151 | select HAVE_GCC_PLUGINS |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 152 | select HAVE_HW_BREAKPOINT if PERF_EVENTS |
Will Deacon | 24da208 | 2015-11-23 15:12:59 +0000 | [diff] [blame] | 153 | select HAVE_IRQ_TIME_ACCOUNTING |
Ganapatrao Kulkarni | 1a2db30 | 2016-04-08 15:50:27 -0700 | [diff] [blame] | 154 | select HAVE_MEMBLOCK_NODE_MAP if NUMA |
Stephen Boyd | 396a5d4 | 2017-09-27 08:51:30 -0700 | [diff] [blame] | 155 | select HAVE_NMI |
Mark Rutland | 55834a7 | 2014-02-07 17:12:45 +0000 | [diff] [blame] | 156 | select HAVE_PATA_PLATFORM |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 157 | select HAVE_PERF_EVENTS |
Jean Pihet | 2ee0d7f | 2014-02-03 19:18:27 +0100 | [diff] [blame] | 158 | select HAVE_PERF_REGS |
| 159 | select HAVE_PERF_USER_STACK_DUMP |
David A. Long | 0a8ea52 | 2016-07-08 12:35:45 -0400 | [diff] [blame] | 160 | select HAVE_REGS_AND_STACK_ACCESS_API |
Masami Hiramatsu | a823c35 | 2019-04-12 23:22:01 +0900 | [diff] [blame] | 161 | select HAVE_FUNCTION_ARG_ACCESS_API |
Steve Capper | 5e5f6dc | 2014-10-09 15:29:23 -0700 | [diff] [blame] | 162 | select HAVE_RCU_TABLE_FREE |
Will Deacon | 409d5db | 2018-06-20 14:46:50 +0100 | [diff] [blame] | 163 | select HAVE_RSEQ |
Masahiro Yamada | d148eac | 2018-06-14 19:36:45 +0900 | [diff] [blame] | 164 | select HAVE_STACKPROTECTOR |
AKASHI Takahiro | 055b121 | 2014-04-30 10:54:36 +0100 | [diff] [blame] | 165 | select HAVE_SYSCALL_TRACEPOINTS |
Sandeepa Prabhu | 2dd0e8d | 2016-07-08 12:35:48 -0400 | [diff] [blame] | 166 | select HAVE_KPROBES |
Masami Hiramatsu | cd1ee3b | 2017-02-06 18:54:33 +0900 | [diff] [blame] | 167 | select HAVE_KRETPROBES |
Vincenzo Frascino | 28b1a82 | 2019-06-21 10:52:31 +0100 | [diff] [blame] | 168 | select HAVE_GENERIC_VDSO |
Robin Murphy | 876945d | 2015-10-01 20:14:00 +0100 | [diff] [blame] | 169 | select IOMMU_DMA if IOMMU_SUPPORT |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 170 | select IRQ_DOMAIN |
Anders Roxell | e8557d1 | 2015-04-27 22:53:09 +0200 | [diff] [blame] | 171 | select IRQ_FORCED_THREADING |
Catalin Marinas | fea2aca | 2012-10-16 11:26:57 +0100 | [diff] [blame] | 172 | select MODULES_USE_ELF_RELA |
Christoph Hellwig | f616ab5 | 2018-05-09 06:53:49 +0200 | [diff] [blame] | 173 | select NEED_DMA_MAP_STATE |
Christoph Hellwig | 86596f0 | 2018-04-05 09:44:52 +0200 | [diff] [blame] | 174 | select NEED_SG_DMA_LENGTH |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 175 | select OF |
| 176 | select OF_EARLY_FLATTREE |
Christoph Hellwig | 2eac9c2 | 2018-11-15 20:05:33 +0100 | [diff] [blame] | 177 | select PCI_DOMAINS_GENERIC if PCI |
Sinan Kaya | 52146173 | 2018-12-19 22:46:57 +0000 | [diff] [blame] | 178 | select PCI_ECAM if (ACPI && PCI) |
Christoph Hellwig | 20f1b79 | 2018-11-15 20:05:34 +0100 | [diff] [blame] | 179 | select PCI_SYSCALL if PCI |
Catalin Marinas | aa1e8ec | 2013-02-28 18:14:37 +0000 | [diff] [blame] | 180 | select POWER_RESET |
| 181 | select POWER_SUPPLY |
Kees Cook | 4adcec1 | 2017-09-20 13:49:59 -0700 | [diff] [blame] | 182 | select REFCOUNT_FULL |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 183 | select SPARSE_IRQ |
Christoph Hellwig | 09230cb | 2018-04-24 09:00:54 +0200 | [diff] [blame] | 184 | select SWIOTLB |
Catalin Marinas | 7ac57a8 | 2012-10-08 16:28:16 -0700 | [diff] [blame] | 185 | select SYSCTL_EXCEPTION_TRACE |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 186 | select THREAD_INFO_IN_TASK |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 187 | help |
| 188 | ARM 64-bit (AArch64) Linux support. |
| 189 | |
| 190 | config 64BIT |
| 191 | def_bool y |
| 192 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 193 | config MMU |
| 194 | def_bool y |
| 195 | |
Mark Rutland | 030c4d2 | 2016-05-31 15:57:59 +0100 | [diff] [blame] | 196 | config ARM64_PAGE_SHIFT |
| 197 | int |
| 198 | default 16 if ARM64_64K_PAGES |
| 199 | default 14 if ARM64_16K_PAGES |
| 200 | default 12 |
| 201 | |
| 202 | config ARM64_CONT_SHIFT |
| 203 | int |
| 204 | default 5 if ARM64_64K_PAGES |
| 205 | default 7 if ARM64_16K_PAGES |
| 206 | default 4 |
| 207 | |
Daniel Cashman | 8f0d3aa | 2016-01-14 15:20:01 -0800 | [diff] [blame] | 208 | config ARCH_MMAP_RND_BITS_MIN |
| 209 | default 14 if ARM64_64K_PAGES |
| 210 | default 16 if ARM64_16K_PAGES |
| 211 | default 18 |
| 212 | |
| 213 | # max bits determined by the following formula: |
| 214 | # VA_BITS - PAGE_SHIFT - 3 |
| 215 | config ARCH_MMAP_RND_BITS_MAX |
| 216 | default 19 if ARM64_VA_BITS=36 |
| 217 | default 24 if ARM64_VA_BITS=39 |
| 218 | default 27 if ARM64_VA_BITS=42 |
| 219 | default 30 if ARM64_VA_BITS=47 |
| 220 | default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES |
| 221 | default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES |
| 222 | default 33 if ARM64_VA_BITS=48 |
| 223 | default 14 if ARM64_64K_PAGES |
| 224 | default 16 if ARM64_16K_PAGES |
| 225 | default 18 |
| 226 | |
| 227 | config ARCH_MMAP_RND_COMPAT_BITS_MIN |
| 228 | default 7 if ARM64_64K_PAGES |
| 229 | default 9 if ARM64_16K_PAGES |
| 230 | default 11 |
| 231 | |
| 232 | config ARCH_MMAP_RND_COMPAT_BITS_MAX |
| 233 | default 16 |
| 234 | |
Uwe Kleine-König | ce816fa | 2014-04-07 15:39:19 -0700 | [diff] [blame] | 235 | config NO_IOPORT_MAP |
Liviu Dudau | d1e6dc9 | 2014-09-29 15:29:31 +0100 | [diff] [blame] | 236 | def_bool y if !PCI |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 237 | |
| 238 | config STACKTRACE_SUPPORT |
| 239 | def_bool y |
| 240 | |
Jeff Vander Stoep | bf0c4e0 | 2015-08-18 20:50:10 +0100 | [diff] [blame] | 241 | config ILLEGAL_POINTER_VALUE |
| 242 | hex |
| 243 | default 0xdead000000000000 |
| 244 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 245 | config LOCKDEP_SUPPORT |
| 246 | def_bool y |
| 247 | |
| 248 | config TRACE_IRQFLAGS_SUPPORT |
| 249 | def_bool y |
| 250 | |
Dave P Martin | 9fb7410 | 2015-07-24 16:37:48 +0100 | [diff] [blame] | 251 | config GENERIC_BUG |
| 252 | def_bool y |
| 253 | depends on BUG |
| 254 | |
| 255 | config GENERIC_BUG_RELATIVE_POINTERS |
| 256 | def_bool y |
| 257 | depends on GENERIC_BUG |
| 258 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 259 | config GENERIC_HWEIGHT |
| 260 | def_bool y |
| 261 | |
| 262 | config GENERIC_CSUM |
| 263 | def_bool y |
| 264 | |
| 265 | config GENERIC_CALIBRATE_DELAY |
| 266 | def_bool y |
| 267 | |
Christoph Hellwig | ad67f5a | 2017-12-24 13:52:03 +0100 | [diff] [blame] | 268 | config ZONE_DMA32 |
Miles Chen | 0c1f14e | 2019-05-29 00:08:20 +0800 | [diff] [blame] | 269 | bool "Support DMA32 zone" if EXPERT |
| 270 | default y |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 271 | |
Robin Murphy | 4ab2150 | 2018-12-11 18:48:48 +0000 | [diff] [blame] | 272 | config ARCH_ENABLE_MEMORY_HOTPLUG |
| 273 | def_bool y |
| 274 | |
Will Deacon | 4b3dc96 | 2015-05-29 18:28:44 +0100 | [diff] [blame] | 275 | config SMP |
| 276 | def_bool y |
| 277 | |
Ard Biesheuvel | 4cfb361 | 2013-07-09 14:18:12 +0100 | [diff] [blame] | 278 | config KERNEL_MODE_NEON |
| 279 | def_bool y |
| 280 | |
Rob Herring | 92cc15f | 2014-04-18 17:19:59 -0500 | [diff] [blame] | 281 | config FIX_EARLYCON_MEM |
| 282 | def_bool y |
| 283 | |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 284 | config PGTABLE_LEVELS |
| 285 | int |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 286 | default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36 |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 287 | default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42 |
Arnd Bergmann | 4d08d20 | 2018-12-11 15:08:10 +0100 | [diff] [blame] | 288 | default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52) |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 289 | default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39 |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 290 | default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47 |
| 291 | default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48 |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 292 | |
Pratyush Anand | 9842cea | 2016-11-02 14:40:46 +0530 | [diff] [blame] | 293 | config ARCH_SUPPORTS_UPROBES |
| 294 | def_bool y |
| 295 | |
Ard Biesheuvel | 8f36094 | 2017-06-14 12:43:55 +0200 | [diff] [blame] | 296 | config ARCH_PROC_KCORE_TEXT |
| 297 | def_bool y |
| 298 | |
Olof Johansson | 6a37749 | 2015-07-20 12:09:16 -0700 | [diff] [blame] | 299 | source "arch/arm64/Kconfig.platforms" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 300 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 301 | menu "Kernel Features" |
| 302 | |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 303 | menu "ARM errata workarounds via the alternatives framework" |
| 304 | |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 305 | config ARM64_WORKAROUND_CLEAN_CACHE |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 306 | bool |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 307 | |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 308 | config ARM64_ERRATUM_826319 |
| 309 | bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted" |
| 310 | default y |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 311 | select ARM64_WORKAROUND_CLEAN_CACHE |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 312 | help |
| 313 | This option adds an alternative code sequence to work around ARM |
| 314 | erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or |
| 315 | AXI master interface and an L2 cache. |
| 316 | |
| 317 | If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors |
| 318 | and is unable to accept a certain write via this interface, it will |
| 319 | not progress on read data presented on the read data channel and the |
| 320 | system can deadlock. |
| 321 | |
| 322 | The workaround promotes data cache clean instructions to |
| 323 | data cache clean-and-invalidate. |
| 324 | Please note that this does not necessarily enable the workaround, |
| 325 | as it depends on the alternative framework, which will only patch |
| 326 | the kernel if an affected CPU is detected. |
| 327 | |
| 328 | If unsure, say Y. |
| 329 | |
| 330 | config ARM64_ERRATUM_827319 |
| 331 | bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect" |
| 332 | default y |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 333 | select ARM64_WORKAROUND_CLEAN_CACHE |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 334 | help |
| 335 | This option adds an alternative code sequence to work around ARM |
| 336 | erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI |
| 337 | master interface and an L2 cache. |
| 338 | |
| 339 | Under certain conditions this erratum can cause a clean line eviction |
| 340 | to occur at the same time as another transaction to the same address |
| 341 | on the AMBA 5 CHI interface, which can cause data corruption if the |
| 342 | interconnect reorders the two transactions. |
| 343 | |
| 344 | The workaround promotes data cache clean instructions to |
| 345 | data cache clean-and-invalidate. |
| 346 | Please note that this does not necessarily enable the workaround, |
| 347 | as it depends on the alternative framework, which will only patch |
| 348 | the kernel if an affected CPU is detected. |
| 349 | |
| 350 | If unsure, say Y. |
| 351 | |
| 352 | config ARM64_ERRATUM_824069 |
| 353 | bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop" |
| 354 | default y |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 355 | select ARM64_WORKAROUND_CLEAN_CACHE |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 356 | help |
| 357 | This option adds an alternative code sequence to work around ARM |
| 358 | erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected |
| 359 | to a coherent interconnect. |
| 360 | |
| 361 | If a Cortex-A53 processor is executing a store or prefetch for |
| 362 | write instruction at the same time as a processor in another |
| 363 | cluster is executing a cache maintenance operation to the same |
| 364 | address, then this erratum might cause a clean cache line to be |
| 365 | incorrectly marked as dirty. |
| 366 | |
| 367 | The workaround promotes data cache clean instructions to |
| 368 | data cache clean-and-invalidate. |
| 369 | Please note that this option does not necessarily enable the |
| 370 | workaround, as it depends on the alternative framework, which will |
| 371 | only patch the kernel if an affected CPU is detected. |
| 372 | |
| 373 | If unsure, say Y. |
| 374 | |
| 375 | config ARM64_ERRATUM_819472 |
| 376 | bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption" |
| 377 | default y |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 378 | select ARM64_WORKAROUND_CLEAN_CACHE |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 379 | help |
| 380 | This option adds an alternative code sequence to work around ARM |
| 381 | erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache |
| 382 | present when it is connected to a coherent interconnect. |
| 383 | |
| 384 | If the processor is executing a load and store exclusive sequence at |
| 385 | the same time as a processor in another cluster is executing a cache |
| 386 | maintenance operation to the same address, then this erratum might |
| 387 | cause data corruption. |
| 388 | |
| 389 | The workaround promotes data cache clean instructions to |
| 390 | data cache clean-and-invalidate. |
| 391 | Please note that this does not necessarily enable the workaround, |
| 392 | as it depends on the alternative framework, which will only patch |
| 393 | the kernel if an affected CPU is detected. |
| 394 | |
| 395 | If unsure, say Y. |
| 396 | |
| 397 | config ARM64_ERRATUM_832075 |
| 398 | bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads" |
| 399 | default y |
| 400 | help |
| 401 | This option adds an alternative code sequence to work around ARM |
| 402 | erratum 832075 on Cortex-A57 parts up to r1p2. |
| 403 | |
| 404 | Affected Cortex-A57 parts might deadlock when exclusive load/store |
| 405 | instructions to Write-Back memory are mixed with Device loads. |
| 406 | |
| 407 | The workaround is to promote device loads to use Load-Acquire |
| 408 | semantics. |
| 409 | Please note that this does not necessarily enable the workaround, |
| 410 | as it depends on the alternative framework, which will only patch |
| 411 | the kernel if an affected CPU is detected. |
| 412 | |
| 413 | If unsure, say Y. |
| 414 | |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 415 | config ARM64_ERRATUM_834220 |
| 416 | bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault" |
| 417 | depends on KVM |
| 418 | default y |
| 419 | help |
| 420 | This option adds an alternative code sequence to work around ARM |
| 421 | erratum 834220 on Cortex-A57 parts up to r1p2. |
| 422 | |
| 423 | Affected Cortex-A57 parts might report a Stage 2 translation |
| 424 | fault as the result of a Stage 1 fault for load crossing a |
| 425 | page boundary when there is a permission or device memory |
| 426 | alignment fault at Stage 1 and a translation fault at Stage 2. |
| 427 | |
| 428 | The workaround is to verify that the Stage 1 translation |
| 429 | doesn't generate a fault before handling the Stage 2 fault. |
| 430 | Please note that this does not necessarily enable the workaround, |
| 431 | as it depends on the alternative framework, which will only patch |
| 432 | the kernel if an affected CPU is detected. |
| 433 | |
| 434 | If unsure, say Y. |
| 435 | |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 436 | config ARM64_ERRATUM_845719 |
| 437 | bool "Cortex-A53: 845719: a load might read incorrect data" |
| 438 | depends on COMPAT |
| 439 | default y |
| 440 | help |
| 441 | This option adds an alternative code sequence to work around ARM |
| 442 | erratum 845719 on Cortex-A53 parts up to r0p4. |
| 443 | |
| 444 | When running a compat (AArch32) userspace on an affected Cortex-A53 |
| 445 | part, a load at EL0 from a virtual address that matches the bottom 32 |
| 446 | bits of the virtual address used by a recent load at (AArch64) EL1 |
| 447 | might return incorrect data. |
| 448 | |
| 449 | The workaround is to write the contextidr_el1 register on exception |
| 450 | return to a 32-bit task. |
| 451 | Please note that this does not necessarily enable the workaround, |
| 452 | as it depends on the alternative framework, which will only patch |
| 453 | the kernel if an affected CPU is detected. |
| 454 | |
| 455 | If unsure, say Y. |
| 456 | |
Will Deacon | df057cc | 2015-03-17 12:15:02 +0000 | [diff] [blame] | 457 | config ARM64_ERRATUM_843419 |
| 458 | bool "Cortex-A53: 843419: A load or store might access an incorrect address" |
Will Deacon | df057cc | 2015-03-17 12:15:02 +0000 | [diff] [blame] | 459 | default y |
Ard Biesheuvel | a257e02 | 2018-03-06 17:15:33 +0000 | [diff] [blame] | 460 | select ARM64_MODULE_PLTS if MODULES |
Will Deacon | df057cc | 2015-03-17 12:15:02 +0000 | [diff] [blame] | 461 | help |
Will Deacon | 6ffe992 | 2016-08-22 11:58:36 +0100 | [diff] [blame] | 462 | This option links the kernel with '--fix-cortex-a53-843419' and |
Ard Biesheuvel | a257e02 | 2018-03-06 17:15:33 +0000 | [diff] [blame] | 463 | enables PLT support to replace certain ADRP instructions, which can |
| 464 | cause subsequent memory accesses to use an incorrect address on |
| 465 | Cortex-A53 parts up to r0p4. |
Will Deacon | df057cc | 2015-03-17 12:15:02 +0000 | [diff] [blame] | 466 | |
| 467 | If unsure, say Y. |
| 468 | |
Suzuki K Poulose | ece1397 | 2018-03-26 15:12:49 +0100 | [diff] [blame] | 469 | config ARM64_ERRATUM_1024718 |
| 470 | bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update" |
| 471 | default y |
| 472 | help |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 473 | This option adds a workaround for ARM Cortex-A55 Erratum 1024718. |
Suzuki K Poulose | ece1397 | 2018-03-26 15:12:49 +0100 | [diff] [blame] | 474 | |
| 475 | Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect |
| 476 | update of the hardware dirty bit when the DBM/AP bits are updated |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 477 | without a break-before-make. The workaround is to disable the usage |
Suzuki K Poulose | ece1397 | 2018-03-26 15:12:49 +0100 | [diff] [blame] | 478 | of hardware DBM locally on the affected cores. CPUs not affected by |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 479 | this erratum will continue to use the feature. |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 480 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 481 | If unsure, say Y. |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 482 | |
Marc Zyngier | a532508 | 2019-05-23 11:24:50 +0100 | [diff] [blame] | 483 | config ARM64_ERRATUM_1418040 |
Marc Zyngier | 6989303 | 2019-04-15 13:03:54 +0100 | [diff] [blame] | 484 | bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result" |
Marc Zyngier | 95b861a4 | 2018-09-27 17:15:34 +0100 | [diff] [blame] | 485 | default y |
Marc Zyngier | c2b5bba | 2019-04-15 13:03:52 +0100 | [diff] [blame] | 486 | depends on COMPAT |
Marc Zyngier | 95b861a4 | 2018-09-27 17:15:34 +0100 | [diff] [blame] | 487 | help |
Will Deacon | 24cf262 | 2019-05-01 15:45:36 +0100 | [diff] [blame] | 488 | This option adds a workaround for ARM Cortex-A76/Neoverse-N1 |
Marc Zyngier | a532508 | 2019-05-23 11:24:50 +0100 | [diff] [blame] | 489 | errata 1188873 and 1418040. |
Marc Zyngier | 95b861a4 | 2018-09-27 17:15:34 +0100 | [diff] [blame] | 490 | |
Marc Zyngier | a532508 | 2019-05-23 11:24:50 +0100 | [diff] [blame] | 491 | Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could |
Marc Zyngier | 6989303 | 2019-04-15 13:03:54 +0100 | [diff] [blame] | 492 | cause register corruption when accessing the timer registers |
| 493 | from AArch32 userspace. |
Marc Zyngier | 95b861a4 | 2018-09-27 17:15:34 +0100 | [diff] [blame] | 494 | |
| 495 | If unsure, say Y. |
| 496 | |
Marc Zyngier | a457b0f | 2018-12-06 17:31:26 +0000 | [diff] [blame] | 497 | config ARM64_ERRATUM_1165522 |
| 498 | bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation" |
| 499 | default y |
| 500 | help |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 501 | This option adds a workaround for ARM Cortex-A76 erratum 1165522. |
Marc Zyngier | a457b0f | 2018-12-06 17:31:26 +0000 | [diff] [blame] | 502 | |
| 503 | Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with |
| 504 | corrupted TLBs by speculating an AT instruction during a guest |
| 505 | context switch. |
| 506 | |
| 507 | If unsure, say Y. |
| 508 | |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 509 | config ARM64_ERRATUM_1286807 |
| 510 | bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation" |
| 511 | default y |
| 512 | select ARM64_WORKAROUND_REPEAT_TLBI |
| 513 | help |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 514 | This option adds a workaround for ARM Cortex-A76 erratum 1286807. |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 515 | |
| 516 | On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual |
| 517 | address for a cacheable mapping of a location is being |
| 518 | accessed by a core while another core is remapping the virtual |
| 519 | address to a new physical page using the recommended |
| 520 | break-before-make sequence, then under very rare circumstances |
| 521 | TLBI+DSB completes before a read using the translation being |
| 522 | invalidated has been observed by other observers. The |
| 523 | workaround repeats the TLBI+DSB operation. |
| 524 | |
| 525 | If unsure, say Y. |
| 526 | |
Will Deacon | 969f5ea | 2019-04-29 13:03:57 +0100 | [diff] [blame] | 527 | config ARM64_ERRATUM_1463225 |
| 528 | bool "Cortex-A76: Software Step might prevent interrupt recognition" |
| 529 | default y |
| 530 | help |
| 531 | This option adds a workaround for Arm Cortex-A76 erratum 1463225. |
| 532 | |
| 533 | On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping |
| 534 | of a system call instruction (SVC) can prevent recognition of |
| 535 | subsequent interrupts when software stepping is disabled in the |
| 536 | exception handler of the system call and either kernel debugging |
| 537 | is enabled or VHE is in use. |
| 538 | |
| 539 | Work around the erratum by triggering a dummy step exception |
| 540 | when handling a system call from a task that is being stepped |
| 541 | in a VHE configuration of the kernel. |
| 542 | |
| 543 | If unsure, say Y. |
| 544 | |
Robert Richter | 9410097 | 2015-09-21 22:58:38 +0200 | [diff] [blame] | 545 | config CAVIUM_ERRATUM_22375 |
| 546 | bool "Cavium erratum 22375, 24313" |
| 547 | default y |
| 548 | help |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 549 | Enable workaround for errata 22375 and 24313. |
Robert Richter | 9410097 | 2015-09-21 22:58:38 +0200 | [diff] [blame] | 550 | |
| 551 | This implements two gicv3-its errata workarounds for ThunderX. Both |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 552 | with a small impact affecting only ITS table allocation. |
Robert Richter | 9410097 | 2015-09-21 22:58:38 +0200 | [diff] [blame] | 553 | |
| 554 | erratum 22375: only alloc 8MB table size |
| 555 | erratum 24313: ignore memory access type |
| 556 | |
| 557 | The fixes are in ITS initialization and basically ignore memory access |
| 558 | type and table size provided by the TYPER and BASER registers. |
| 559 | |
| 560 | If unsure, say Y. |
| 561 | |
Ganapatrao Kulkarni | fbf8f40 | 2016-05-25 15:29:20 +0200 | [diff] [blame] | 562 | config CAVIUM_ERRATUM_23144 |
| 563 | bool "Cavium erratum 23144: ITS SYNC hang on dual socket system" |
| 564 | depends on NUMA |
| 565 | default y |
| 566 | help |
| 567 | ITS SYNC command hang for cross node io and collections/cpu mapping. |
| 568 | |
| 569 | If unsure, say Y. |
| 570 | |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 571 | config CAVIUM_ERRATUM_23154 |
| 572 | bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed" |
| 573 | default y |
| 574 | help |
| 575 | The gicv3 of ThunderX requires a modified version for |
| 576 | reading the IAR status to ensure data synchronization |
| 577 | (access to icc_iar1_el1 is not sync'ed before and after). |
| 578 | |
| 579 | If unsure, say Y. |
| 580 | |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 581 | config CAVIUM_ERRATUM_27456 |
| 582 | bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption" |
| 583 | default y |
| 584 | help |
| 585 | On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI |
| 586 | instructions may cause the icache to become corrupted if it |
| 587 | contains data for a non-current ASID. The fix is to |
| 588 | invalidate the icache when changing the mm context. |
| 589 | |
| 590 | If unsure, say Y. |
| 591 | |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 592 | config CAVIUM_ERRATUM_30115 |
| 593 | bool "Cavium erratum 30115: Guest may disable interrupts in host" |
| 594 | default y |
| 595 | help |
| 596 | On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through |
| 597 | 1.2, and T83 Pass 1.0, KVM guest execution may disable |
| 598 | interrupts in host. Trapping both GICv3 group-0 and group-1 |
| 599 | accesses sidesteps the issue. |
| 600 | |
| 601 | If unsure, say Y. |
| 602 | |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 603 | config QCOM_FALKOR_ERRATUM_1003 |
| 604 | bool "Falkor E1003: Incorrect translation due to ASID change" |
| 605 | default y |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 606 | help |
| 607 | On Falkor v1, an incorrect ASID may be cached in the TLB when ASID |
Will Deacon | d1777e6 | 2017-11-14 14:29:19 +0000 | [diff] [blame] | 608 | and BADDR are changed together in TTBRx_EL1. Since we keep the ASID |
| 609 | in TTBR1_EL1, this situation only occurs in the entry trampoline and |
| 610 | then only for entries in the walk cache, since the leaf translation |
| 611 | is unchanged. Work around the erratum by invalidating the walk cache |
| 612 | entries for the trampoline before entering the kernel proper. |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 613 | |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 614 | config ARM64_WORKAROUND_REPEAT_TLBI |
| 615 | bool |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 616 | |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 617 | config QCOM_FALKOR_ERRATUM_1009 |
| 618 | bool "Falkor E1009: Prematurely complete a DSB after a TLBI" |
| 619 | default y |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 620 | select ARM64_WORKAROUND_REPEAT_TLBI |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 621 | help |
| 622 | On Falkor v1, the CPU may prematurely complete a DSB following a |
| 623 | TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation |
| 624 | one more time to fix the issue. |
| 625 | |
| 626 | If unsure, say Y. |
| 627 | |
Shanker Donthineni | 90922a2 | 2017-03-07 08:20:38 -0600 | [diff] [blame] | 628 | config QCOM_QDF2400_ERRATUM_0065 |
| 629 | bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size" |
| 630 | default y |
| 631 | help |
| 632 | On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports |
| 633 | ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have |
| 634 | been indicated as 16Bytes (0xf), not 8Bytes (0x7). |
| 635 | |
| 636 | If unsure, say Y. |
| 637 | |
Ard Biesheuvel | 558b016 | 2017-10-17 17:55:56 +0100 | [diff] [blame] | 638 | config SOCIONEXT_SYNQUACER_PREITS |
| 639 | bool "Socionext Synquacer: Workaround for GICv3 pre-ITS" |
| 640 | default y |
| 641 | help |
| 642 | Socionext Synquacer SoCs implement a separate h/w block to generate |
| 643 | MSI doorbell writes with non-zero values for the device ID. |
| 644 | |
| 645 | If unsure, say Y. |
Marc Zyngier | 5c9a882 | 2017-07-28 21:20:37 +0100 | [diff] [blame] | 646 | |
| 647 | config HISILICON_ERRATUM_161600802 |
| 648 | bool "Hip07 161600802: Erroneous redistributor VLPI base" |
| 649 | default y |
| 650 | help |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 651 | The HiSilicon Hip07 SoC uses the wrong redistributor base |
Marc Zyngier | 5c9a882 | 2017-07-28 21:20:37 +0100 | [diff] [blame] | 652 | when issued ITS commands such as VMOVP and VMAPP, and requires |
| 653 | a 128kB offset to be applied to the target address in this commands. |
| 654 | |
| 655 | If unsure, say Y. |
Shanker Donthineni | 932b50c | 2017-12-11 16:42:32 -0600 | [diff] [blame] | 656 | |
| 657 | config QCOM_FALKOR_ERRATUM_E1041 |
| 658 | bool "Falkor E1041: Speculative instruction fetches might cause errant memory access" |
| 659 | default y |
| 660 | help |
| 661 | Falkor CPU may speculatively fetch instructions from an improper |
| 662 | memory location when MMU translation is changed from SCTLR_ELn[M]=1 |
| 663 | to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem. |
| 664 | |
| 665 | If unsure, say Y. |
| 666 | |
Zhang Lei | 3e32131 | 2019-02-26 18:43:41 +0000 | [diff] [blame] | 667 | config FUJITSU_ERRATUM_010001 |
| 668 | bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly" |
| 669 | default y |
| 670 | help |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 671 | This option adds a workaround for Fujitsu-A64FX erratum E#010001. |
Zhang Lei | 3e32131 | 2019-02-26 18:43:41 +0000 | [diff] [blame] | 672 | On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory |
| 673 | accesses may cause undefined fault (Data abort, DFSC=0b111111). |
| 674 | This fault occurs under a specific hardware condition when a |
| 675 | load/store instruction performs an address translation using: |
| 676 | case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1. |
| 677 | case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1. |
| 678 | case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1. |
| 679 | case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1. |
| 680 | |
| 681 | The workaround is to ensure these bits are clear in TCR_ELx. |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 682 | The workaround only affects the Fujitsu-A64FX. |
Zhang Lei | 3e32131 | 2019-02-26 18:43:41 +0000 | [diff] [blame] | 683 | |
| 684 | If unsure, say Y. |
| 685 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 686 | endmenu |
| 687 | |
| 688 | |
| 689 | choice |
| 690 | prompt "Page size" |
| 691 | default ARM64_4K_PAGES |
| 692 | help |
| 693 | Page size (translation granule) configuration. |
| 694 | |
| 695 | config ARM64_4K_PAGES |
| 696 | bool "4KB" |
| 697 | help |
| 698 | This feature enables 4KB pages support. |
| 699 | |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 700 | config ARM64_16K_PAGES |
| 701 | bool "16KB" |
| 702 | help |
| 703 | The system will use 16KB pages support. AArch32 emulation |
| 704 | requires applications compiled with 16K (or a multiple of 16K) |
| 705 | aligned segments. |
| 706 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 707 | config ARM64_64K_PAGES |
| 708 | bool "64KB" |
| 709 | help |
| 710 | This feature enables 64KB pages support (4KB by default) |
| 711 | allowing only two levels of page tables and faster TLB |
Suzuki K. Poulose | db488be | 2015-10-19 14:19:34 +0100 | [diff] [blame] | 712 | look-up. AArch32 emulation requires applications compiled |
| 713 | with 64K aligned segments. |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 714 | |
| 715 | endchoice |
| 716 | |
| 717 | choice |
| 718 | prompt "Virtual address space size" |
| 719 | default ARM64_VA_BITS_39 if ARM64_4K_PAGES |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 720 | default ARM64_VA_BITS_47 if ARM64_16K_PAGES |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 721 | default ARM64_VA_BITS_42 if ARM64_64K_PAGES |
| 722 | help |
| 723 | Allows choosing one of multiple possible virtual address |
| 724 | space sizes. The level of translation table is determined by |
| 725 | a combination of page size and virtual address space size. |
| 726 | |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 727 | config ARM64_VA_BITS_36 |
Catalin Marinas | 56a3f30 | 2015-10-20 14:59:20 +0100 | [diff] [blame] | 728 | bool "36-bit" if EXPERT |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 729 | depends on ARM64_16K_PAGES |
| 730 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 731 | config ARM64_VA_BITS_39 |
| 732 | bool "39-bit" |
| 733 | depends on ARM64_4K_PAGES |
| 734 | |
| 735 | config ARM64_VA_BITS_42 |
| 736 | bool "42-bit" |
| 737 | depends on ARM64_64K_PAGES |
| 738 | |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 739 | config ARM64_VA_BITS_47 |
| 740 | bool "47-bit" |
| 741 | depends on ARM64_16K_PAGES |
| 742 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 743 | config ARM64_VA_BITS_48 |
| 744 | bool "48-bit" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 745 | |
Will Deacon | 68d23da | 2018-12-10 14:15:15 +0000 | [diff] [blame] | 746 | config ARM64_USER_VA_BITS_52 |
| 747 | bool "52-bit (user)" |
| 748 | depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN) |
| 749 | help |
| 750 | Enable 52-bit virtual addressing for userspace when explicitly |
| 751 | requested via a hint to mmap(). The kernel will continue to |
| 752 | use 48-bit virtual addresses for its own mappings. |
| 753 | |
| 754 | NOTE: Enabling 52-bit virtual addressing in conjunction with |
| 755 | ARMv8.3 Pointer Authentication will result in the PAC being |
| 756 | reduced from 7 bits to 3 bits, which may have a significant |
| 757 | impact on its susceptibility to brute-force attacks. |
| 758 | |
| 759 | If unsure, select 48-bit virtual addressing instead. |
| 760 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 761 | endchoice |
| 762 | |
Will Deacon | 68d23da | 2018-12-10 14:15:15 +0000 | [diff] [blame] | 763 | config ARM64_FORCE_52BIT |
| 764 | bool "Force 52-bit virtual addresses for userspace" |
| 765 | depends on ARM64_USER_VA_BITS_52 && EXPERT |
| 766 | help |
| 767 | For systems with 52-bit userspace VAs enabled, the kernel will attempt |
| 768 | to maintain compatibility with older software by providing 48-bit VAs |
| 769 | unless a hint is supplied to mmap. |
| 770 | |
| 771 | This configuration option disables the 48-bit compatibility logic, and |
| 772 | forces all userspace addresses to be 52-bit on HW that supports it. One |
| 773 | should only enable this configuration option for stress testing userspace |
| 774 | memory management code. If unsure say N here. |
| 775 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 776 | config ARM64_VA_BITS |
| 777 | int |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 778 | default 36 if ARM64_VA_BITS_36 |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 779 | default 39 if ARM64_VA_BITS_39 |
| 780 | default 42 if ARM64_VA_BITS_42 |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 781 | default 47 if ARM64_VA_BITS_47 |
Will Deacon | 68d23da | 2018-12-10 14:15:15 +0000 | [diff] [blame] | 782 | default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52 |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 783 | |
Kristina Martsenko | 982aa7c | 2017-12-13 17:07:16 +0000 | [diff] [blame] | 784 | choice |
| 785 | prompt "Physical address space size" |
| 786 | default ARM64_PA_BITS_48 |
| 787 | help |
| 788 | Choose the maximum physical address range that the kernel will |
| 789 | support. |
| 790 | |
| 791 | config ARM64_PA_BITS_48 |
| 792 | bool "48-bit" |
| 793 | |
Kristina Martsenko | f77d281 | 2017-12-13 17:07:25 +0000 | [diff] [blame] | 794 | config ARM64_PA_BITS_52 |
| 795 | bool "52-bit (ARMv8.2)" |
| 796 | depends on ARM64_64K_PAGES |
| 797 | depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN |
| 798 | help |
| 799 | Enable support for a 52-bit physical address space, introduced as |
| 800 | part of the ARMv8.2-LPA extension. |
| 801 | |
| 802 | With this enabled, the kernel will also continue to work on CPUs that |
| 803 | do not support ARMv8.2-LPA, but with some added memory overhead (and |
| 804 | minor performance overhead). |
| 805 | |
Kristina Martsenko | 982aa7c | 2017-12-13 17:07:16 +0000 | [diff] [blame] | 806 | endchoice |
| 807 | |
| 808 | config ARM64_PA_BITS |
| 809 | int |
| 810 | default 48 if ARM64_PA_BITS_48 |
Kristina Martsenko | f77d281 | 2017-12-13 17:07:25 +0000 | [diff] [blame] | 811 | default 52 if ARM64_PA_BITS_52 |
Kristina Martsenko | 982aa7c | 2017-12-13 17:07:16 +0000 | [diff] [blame] | 812 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 813 | config CPU_BIG_ENDIAN |
| 814 | bool "Build big-endian kernel" |
| 815 | help |
| 816 | Say Y if you plan on running a kernel in big-endian mode. |
| 817 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 818 | config SCHED_MC |
| 819 | bool "Multi-core scheduler support" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 820 | help |
| 821 | Multi-core scheduler support improves the CPU scheduler's decision |
| 822 | making when dealing with multi-core CPU chips at a cost of slightly |
| 823 | increased overhead in some places. If unsure say N here. |
| 824 | |
| 825 | config SCHED_SMT |
| 826 | bool "SMT scheduler support" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 827 | help |
| 828 | Improves the CPU scheduler's decision making when dealing with |
| 829 | MultiThreading at a cost of slightly increased overhead in some |
| 830 | places. If unsure say N here. |
| 831 | |
| 832 | config NR_CPUS |
Ganapatrao Kulkarni | 62aa965 | 2015-03-18 11:01:18 +0000 | [diff] [blame] | 833 | int "Maximum number of CPUs (2-4096)" |
| 834 | range 2 4096 |
Mark Rutland | 846a415 | 2019-01-14 11:41:25 +0000 | [diff] [blame] | 835 | default "256" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 836 | |
| 837 | config HOTPLUG_CPU |
| 838 | bool "Support for hot-pluggable CPUs" |
Yang Yingliang | 217d453 | 2015-09-24 17:32:14 +0800 | [diff] [blame] | 839 | select GENERIC_IRQ_MIGRATION |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 840 | help |
| 841 | Say Y here to experiment with turning CPUs off and on. CPUs |
| 842 | can be controlled through /sys/devices/system/cpu. |
| 843 | |
Ganapatrao Kulkarni | 1a2db30 | 2016-04-08 15:50:27 -0700 | [diff] [blame] | 844 | # Common NUMA Features |
| 845 | config NUMA |
| 846 | bool "Numa Memory Allocation and Scheduler Support" |
Kefeng Wang | 0c2a6cc | 2016-09-26 15:36:50 +0800 | [diff] [blame] | 847 | select ACPI_NUMA if ACPI |
| 848 | select OF_NUMA |
Ganapatrao Kulkarni | 1a2db30 | 2016-04-08 15:50:27 -0700 | [diff] [blame] | 849 | help |
| 850 | Enable NUMA (Non Uniform Memory Access) support. |
| 851 | |
| 852 | The kernel will try to allocate memory used by a CPU on the |
| 853 | local memory of the CPU and add some more |
| 854 | NUMA awareness to the kernel. |
| 855 | |
| 856 | config NODES_SHIFT |
| 857 | int "Maximum NUMA Nodes (as a power of 2)" |
| 858 | range 1 10 |
| 859 | default "2" |
| 860 | depends on NEED_MULTIPLE_NODES |
| 861 | help |
| 862 | Specify the maximum number of NUMA Nodes available on the target |
| 863 | system. Increases memory reserved to accommodate various tables. |
| 864 | |
| 865 | config USE_PERCPU_NUMA_NODE_ID |
| 866 | def_bool y |
| 867 | depends on NUMA |
| 868 | |
Zhen Lei | 7af3a0a | 2016-09-01 14:55:00 +0800 | [diff] [blame] | 869 | config HAVE_SETUP_PER_CPU_AREA |
| 870 | def_bool y |
| 871 | depends on NUMA |
| 872 | |
| 873 | config NEED_PER_CPU_EMBED_FIRST_CHUNK |
| 874 | def_bool y |
| 875 | depends on NUMA |
| 876 | |
Ard Biesheuvel | 6d526ee | 2016-12-14 09:11:47 +0000 | [diff] [blame] | 877 | config HOLES_IN_ZONE |
| 878 | def_bool y |
Ard Biesheuvel | 6d526ee | 2016-12-14 09:11:47 +0000 | [diff] [blame] | 879 | |
Masahiro Yamada | 8636a1f | 2018-12-11 20:01:04 +0900 | [diff] [blame] | 880 | source "kernel/Kconfig.hz" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 881 | |
Laura Abbott | 83863f2 | 2016-02-05 16:24:47 -0800 | [diff] [blame] | 882 | config ARCH_SUPPORTS_DEBUG_PAGEALLOC |
| 883 | def_bool y |
| 884 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 885 | config ARCH_SPARSEMEM_ENABLE |
| 886 | def_bool y |
| 887 | select SPARSEMEM_VMEMMAP_ENABLE |
| 888 | |
| 889 | config ARCH_SPARSEMEM_DEFAULT |
| 890 | def_bool ARCH_SPARSEMEM_ENABLE |
| 891 | |
| 892 | config ARCH_SELECT_MEMORY_MODEL |
| 893 | def_bool ARCH_SPARSEMEM_ENABLE |
| 894 | |
Nikunj Kela | e7d4bac | 2018-07-06 10:47:24 -0700 | [diff] [blame] | 895 | config ARCH_FLATMEM_ENABLE |
Arnd Bergmann | 54501ac | 2018-07-10 17:16:27 +0200 | [diff] [blame] | 896 | def_bool !NUMA |
Nikunj Kela | e7d4bac | 2018-07-06 10:47:24 -0700 | [diff] [blame] | 897 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 898 | config HAVE_ARCH_PFN_VALID |
James Morse | 8a695a5 | 2018-08-31 16:19:43 +0100 | [diff] [blame] | 899 | def_bool y |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 900 | |
| 901 | config HW_PERF_EVENTS |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 902 | def_bool y |
| 903 | depends on ARM_PMU |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 904 | |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 905 | config SYS_SUPPORTS_HUGETLBFS |
| 906 | def_bool y |
| 907 | |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 908 | config ARCH_WANT_HUGE_PMD_SHARE |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 909 | def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36) |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 910 | |
Catalin Marinas | a41dc0e | 2014-04-03 17:48:54 +0100 | [diff] [blame] | 911 | config ARCH_HAS_CACHE_LINE_SIZE |
| 912 | def_bool y |
| 913 | |
Yu Zhao | 54c8d91 | 2019-03-11 18:57:49 -0600 | [diff] [blame] | 914 | config ARCH_ENABLE_SPLIT_PMD_PTLOCK |
| 915 | def_bool y if PGTABLE_LEVELS > 2 |
| 916 | |
AKASHI Takahiro | a1ae65b | 2014-11-28 05:26:39 +0000 | [diff] [blame] | 917 | config SECCOMP |
| 918 | bool "Enable seccomp to safely compute untrusted bytecode" |
| 919 | ---help--- |
| 920 | This kernel feature is useful for number crunching applications |
| 921 | that may need to compute untrusted bytecode during their |
| 922 | execution. By using pipes or other transports made available to |
| 923 | the process as file descriptors supporting the read/write |
| 924 | syscalls, it's possible to isolate those applications in |
| 925 | their own address space using seccomp. Once seccomp is |
| 926 | enabled via prctl(PR_SET_SECCOMP), it cannot be disabled |
| 927 | and the task is only allowed to execute a few safe syscalls |
| 928 | defined by each seccomp mode. |
| 929 | |
Stefano Stabellini | dfd57bc | 2015-11-23 10:33:49 +0000 | [diff] [blame] | 930 | config PARAVIRT |
| 931 | bool "Enable paravirtualization code" |
| 932 | help |
| 933 | This changes the kernel so it can modify itself when it is run |
| 934 | under a hypervisor, potentially improving performance significantly |
| 935 | over full virtualization. |
| 936 | |
| 937 | config PARAVIRT_TIME_ACCOUNTING |
| 938 | bool "Paravirtual steal time accounting" |
| 939 | select PARAVIRT |
Stefano Stabellini | dfd57bc | 2015-11-23 10:33:49 +0000 | [diff] [blame] | 940 | help |
| 941 | Select this option to enable fine granularity task steal time |
| 942 | accounting. Time spent executing other tasks in parallel with |
| 943 | the current vCPU is discounted from the vCPU power. To account for |
| 944 | that, there can be a small performance impact. |
| 945 | |
| 946 | If in doubt, say N here. |
| 947 | |
Geoff Levand | d28f6df | 2016-06-23 17:54:48 +0000 | [diff] [blame] | 948 | config KEXEC |
| 949 | depends on PM_SLEEP_SMP |
| 950 | select KEXEC_CORE |
| 951 | bool "kexec system call" |
| 952 | ---help--- |
| 953 | kexec is a system call that implements the ability to shutdown your |
| 954 | current kernel, and to start another kernel. It is like a reboot |
| 955 | but it is independent of the system firmware. And like a reboot |
| 956 | you can start any kernel with it, not just Linux. |
| 957 | |
AKASHI Takahiro | 3ddd999 | 2018-11-15 14:52:48 +0900 | [diff] [blame] | 958 | config KEXEC_FILE |
| 959 | bool "kexec file based system call" |
| 960 | select KEXEC_CORE |
| 961 | help |
| 962 | This is new version of kexec system call. This system call is |
| 963 | file based and takes file descriptors as system call argument |
| 964 | for kernel and initramfs as opposed to list of segments as |
| 965 | accepted by previous system call. |
| 966 | |
AKASHI Takahiro | 732b7b9 | 2018-11-15 14:52:54 +0900 | [diff] [blame] | 967 | config KEXEC_VERIFY_SIG |
| 968 | bool "Verify kernel signature during kexec_file_load() syscall" |
| 969 | depends on KEXEC_FILE |
| 970 | help |
| 971 | Select this option to verify a signature with loaded kernel |
| 972 | image. If configured, any attempt of loading a image without |
| 973 | valid signature will fail. |
| 974 | |
| 975 | In addition to that option, you need to enable signature |
| 976 | verification for the corresponding kernel image type being |
| 977 | loaded in order for this to work. |
| 978 | |
| 979 | config KEXEC_IMAGE_VERIFY_SIG |
| 980 | bool "Enable Image signature verification support" |
| 981 | default y |
| 982 | depends on KEXEC_VERIFY_SIG |
| 983 | depends on EFI && SIGNED_PE_FILE_VERIFICATION |
| 984 | help |
| 985 | Enable Image signature verification support. |
| 986 | |
| 987 | comment "Support for PE file signature verification disabled" |
| 988 | depends on KEXEC_VERIFY_SIG |
| 989 | depends on !EFI || !SIGNED_PE_FILE_VERIFICATION |
| 990 | |
AKASHI Takahiro | e62aaea | 2017-04-03 11:24:38 +0900 | [diff] [blame] | 991 | config CRASH_DUMP |
| 992 | bool "Build kdump crash kernel" |
| 993 | help |
| 994 | Generate crash dump after being started by kexec. This should |
| 995 | be normally only set in special crash dump kernels which are |
| 996 | loaded in the main kernel with kexec-tools into a specially |
| 997 | reserved region and then later executed after a crash by |
| 998 | kdump/kexec. |
| 999 | |
Mauro Carvalho Chehab | d67297a | 2019-06-12 14:52:49 -0300 | [diff] [blame] | 1000 | For more details see Documentation/kdump/kdump.rst |
AKASHI Takahiro | e62aaea | 2017-04-03 11:24:38 +0900 | [diff] [blame] | 1001 | |
Stefano Stabellini | aa42aa1 | 2013-06-03 17:05:43 +0000 | [diff] [blame] | 1002 | config XEN_DOM0 |
| 1003 | def_bool y |
| 1004 | depends on XEN |
| 1005 | |
| 1006 | config XEN |
Julien Grall | c2ba1f7 | 2014-09-17 14:07:06 -0700 | [diff] [blame] | 1007 | bool "Xen guest support on ARM64" |
Stefano Stabellini | aa42aa1 | 2013-06-03 17:05:43 +0000 | [diff] [blame] | 1008 | depends on ARM64 && OF |
Stefano Stabellini | 83862cc | 2013-10-10 13:40:44 +0000 | [diff] [blame] | 1009 | select SWIOTLB_XEN |
Stefano Stabellini | dfd57bc | 2015-11-23 10:33:49 +0000 | [diff] [blame] | 1010 | select PARAVIRT |
Stefano Stabellini | aa42aa1 | 2013-06-03 17:05:43 +0000 | [diff] [blame] | 1011 | help |
| 1012 | Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64. |
| 1013 | |
Steve Capper | d03bb14 | 2013-04-25 15:19:21 +0100 | [diff] [blame] | 1014 | config FORCE_MAX_ZONEORDER |
| 1015 | int |
| 1016 | default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE) |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 1017 | default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE) |
Steve Capper | d03bb14 | 2013-04-25 15:19:21 +0100 | [diff] [blame] | 1018 | default "11" |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 1019 | help |
| 1020 | The kernel memory allocator divides physically contiguous memory |
| 1021 | blocks into "zones", where each zone is a power of two number of |
| 1022 | pages. This option selects the largest power of two that the kernel |
| 1023 | keeps in the memory allocator. If you need to allocate very large |
| 1024 | blocks of physically contiguous memory, then you may need to |
| 1025 | increase this value. |
| 1026 | |
| 1027 | This config option is actually maximum order plus one. For example, |
| 1028 | a value of 11 means that the largest free memory block is 2^10 pages. |
| 1029 | |
| 1030 | We make sure that we can allocate upto a HugePage size for each configuration. |
| 1031 | Hence we have : |
| 1032 | MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2 |
| 1033 | |
| 1034 | However for 4K, we choose a higher default value, 11 as opposed to 10, giving us |
| 1035 | 4M allocations matching the default size used by generic code. |
Steve Capper | d03bb14 | 2013-04-25 15:19:21 +0100 | [diff] [blame] | 1036 | |
Will Deacon | 084eb77 | 2017-11-14 14:41:01 +0000 | [diff] [blame] | 1037 | config UNMAP_KERNEL_AT_EL0 |
Will Deacon | 0617052 | 2017-11-14 16:19:39 +0000 | [diff] [blame] | 1038 | bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT |
Will Deacon | 084eb77 | 2017-11-14 14:41:01 +0000 | [diff] [blame] | 1039 | default y |
| 1040 | help |
Will Deacon | 0617052 | 2017-11-14 16:19:39 +0000 | [diff] [blame] | 1041 | Speculation attacks against some high-performance processors can |
| 1042 | be used to bypass MMU permission checks and leak kernel data to |
| 1043 | userspace. This can be defended against by unmapping the kernel |
| 1044 | when running in userspace, mapping it back in on exception entry |
| 1045 | via a trampoline page in the vector table. |
Will Deacon | 084eb77 | 2017-11-14 14:41:01 +0000 | [diff] [blame] | 1046 | |
| 1047 | If unsure, say Y. |
| 1048 | |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 1049 | config HARDEN_BRANCH_PREDICTOR |
| 1050 | bool "Harden the branch predictor against aliasing attacks" if EXPERT |
| 1051 | default y |
| 1052 | help |
| 1053 | Speculation attacks against some high-performance processors rely on |
| 1054 | being able to manipulate the branch predictor for a victim context by |
| 1055 | executing aliasing branches in the attacker context. Such attacks |
| 1056 | can be partially mitigated against by clearing internal branch |
| 1057 | predictor state and limiting the prediction logic in some situations. |
| 1058 | |
| 1059 | This config option will take CPU-specific actions to harden the |
| 1060 | branch predictor against aliasing attacks and may rely on specific |
| 1061 | instruction sequences or control bits being set by the system |
| 1062 | firmware. |
| 1063 | |
| 1064 | If unsure, say Y. |
| 1065 | |
Marc Zyngier | dee3924 | 2018-02-15 11:47:14 +0000 | [diff] [blame] | 1066 | config HARDEN_EL2_VECTORS |
| 1067 | bool "Harden EL2 vector mapping against system register leak" if EXPERT |
| 1068 | default y |
| 1069 | help |
| 1070 | Speculation attacks against some high-performance processors can |
| 1071 | be used to leak privileged information such as the vector base |
| 1072 | register, resulting in a potential defeat of the EL2 layout |
| 1073 | randomization. |
| 1074 | |
| 1075 | This config option will map the vectors to a fixed location, |
| 1076 | independent of the EL2 code mapping, so that revealing VBAR_EL2 |
| 1077 | to an attacker does not give away any extra information. This |
| 1078 | only gets enabled on affected CPUs. |
| 1079 | |
| 1080 | If unsure, say Y. |
| 1081 | |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 1082 | config ARM64_SSBD |
| 1083 | bool "Speculative Store Bypass Disable" if EXPERT |
| 1084 | default y |
| 1085 | help |
| 1086 | This enables mitigation of the bypassing of previous stores |
| 1087 | by speculative loads. |
| 1088 | |
| 1089 | If unsure, say Y. |
| 1090 | |
Ard Biesheuvel | c55191e | 2018-11-07 11:36:20 +0100 | [diff] [blame] | 1091 | config RODATA_FULL_DEFAULT_ENABLED |
| 1092 | bool "Apply r/o permissions of VM areas also to their linear aliases" |
| 1093 | default y |
| 1094 | help |
| 1095 | Apply read-only attributes of VM areas to the linear alias of |
| 1096 | the backing pages as well. This prevents code or read-only data |
| 1097 | from being modified (inadvertently or intentionally) via another |
| 1098 | mapping of the same memory page. This additional enhancement can |
| 1099 | be turned off at runtime by passing rodata=[off|on] (and turned on |
| 1100 | with rodata=full if this option is set to 'n') |
| 1101 | |
| 1102 | This requires the linear region to be mapped down to pages, |
| 1103 | which may adversely affect performance in some cases. |
| 1104 | |
Will Deacon | dd52379 | 2019-04-23 14:37:24 +0100 | [diff] [blame] | 1105 | config ARM64_SW_TTBR0_PAN |
| 1106 | bool "Emulate Privileged Access Never using TTBR0_EL1 switching" |
| 1107 | help |
| 1108 | Enabling this option prevents the kernel from accessing |
| 1109 | user-space memory directly by pointing TTBR0_EL1 to a reserved |
| 1110 | zeroed area and reserved ASID. The user access routines |
| 1111 | restore the valid TTBR0_EL1 temporarily. |
| 1112 | |
| 1113 | menuconfig COMPAT |
| 1114 | bool "Kernel support for 32-bit EL0" |
| 1115 | depends on ARM64_4K_PAGES || EXPERT |
| 1116 | select COMPAT_BINFMT_ELF if BINFMT_ELF |
| 1117 | select HAVE_UID16 |
| 1118 | select OLD_SIGSUSPEND3 |
| 1119 | select COMPAT_OLD_SIGACTION |
| 1120 | help |
| 1121 | This option enables support for a 32-bit EL0 running under a 64-bit |
| 1122 | kernel at EL1. AArch32-specific components such as system calls, |
| 1123 | the user helper functions, VFP support and the ptrace interface are |
| 1124 | handled appropriately by the kernel. |
| 1125 | |
| 1126 | If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware |
| 1127 | that you will only be able to execute AArch32 binaries that were compiled |
| 1128 | with page size aligned segments. |
| 1129 | |
| 1130 | If you want to execute 32-bit userspace applications, say Y. |
| 1131 | |
| 1132 | if COMPAT |
| 1133 | |
| 1134 | config KUSER_HELPERS |
| 1135 | bool "Enable kuser helpers page for 32 bit applications" |
| 1136 | default y |
| 1137 | help |
| 1138 | Warning: disabling this option may break 32-bit user programs. |
| 1139 | |
| 1140 | Provide kuser helpers to compat tasks. The kernel provides |
| 1141 | helper code to userspace in read only form at a fixed location |
| 1142 | to allow userspace to be independent of the CPU type fitted to |
| 1143 | the system. This permits binaries to be run on ARMv4 through |
| 1144 | to ARMv8 without modification. |
| 1145 | |
| 1146 | See Documentation/arm/kernel_user_helpers.txt for details. |
| 1147 | |
| 1148 | However, the fixed address nature of these helpers can be used |
| 1149 | by ROP (return orientated programming) authors when creating |
| 1150 | exploits. |
| 1151 | |
| 1152 | If all of the binaries and libraries which run on your platform |
| 1153 | are built specifically for your platform, and make no use of |
| 1154 | these helpers, then you can turn this option off to hinder |
| 1155 | such exploits. However, in that case, if a binary or library |
| 1156 | relying on those helpers is run, it will not function correctly. |
| 1157 | |
| 1158 | Say N here only if you are absolutely certain that you do not |
| 1159 | need these helpers; otherwise, the safe option is to say Y. |
| 1160 | |
| 1161 | |
Will Deacon | 1b907f4 | 2014-11-20 16:51:10 +0000 | [diff] [blame] | 1162 | menuconfig ARMV8_DEPRECATED |
| 1163 | bool "Emulate deprecated/obsolete ARMv8 instructions" |
Dave Martin | 6cfa7cc | 2017-11-06 18:07:11 +0000 | [diff] [blame] | 1164 | depends on SYSCTL |
Will Deacon | 1b907f4 | 2014-11-20 16:51:10 +0000 | [diff] [blame] | 1165 | help |
| 1166 | Legacy software support may require certain instructions |
| 1167 | that have been deprecated or obsoleted in the architecture. |
| 1168 | |
| 1169 | Enable this config to enable selective emulation of these |
| 1170 | features. |
| 1171 | |
| 1172 | If unsure, say Y |
| 1173 | |
| 1174 | if ARMV8_DEPRECATED |
| 1175 | |
| 1176 | config SWP_EMULATION |
| 1177 | bool "Emulate SWP/SWPB instructions" |
| 1178 | help |
| 1179 | ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that |
| 1180 | they are always undefined. Say Y here to enable software |
| 1181 | emulation of these instructions for userspace using LDXR/STXR. |
| 1182 | |
| 1183 | In some older versions of glibc [<=2.8] SWP is used during futex |
| 1184 | trylock() operations with the assumption that the code will not |
| 1185 | be preempted. This invalid assumption may be more likely to fail |
| 1186 | with SWP emulation enabled, leading to deadlock of the user |
| 1187 | application. |
| 1188 | |
| 1189 | NOTE: when accessing uncached shared regions, LDXR/STXR rely |
| 1190 | on an external transaction monitoring block called a global |
| 1191 | monitor to maintain update atomicity. If your system does not |
| 1192 | implement a global monitor, this option can cause programs that |
| 1193 | perform SWP operations to uncached memory to deadlock. |
| 1194 | |
| 1195 | If unsure, say Y |
| 1196 | |
| 1197 | config CP15_BARRIER_EMULATION |
| 1198 | bool "Emulate CP15 Barrier instructions" |
| 1199 | help |
| 1200 | The CP15 barrier instructions - CP15ISB, CP15DSB, and |
| 1201 | CP15DMB - are deprecated in ARMv8 (and ARMv7). It is |
| 1202 | strongly recommended to use the ISB, DSB, and DMB |
| 1203 | instructions instead. |
| 1204 | |
| 1205 | Say Y here to enable software emulation of these |
| 1206 | instructions for AArch32 userspace code. When this option is |
| 1207 | enabled, CP15 barrier usage is traced which can help |
| 1208 | identify software that needs updating. |
| 1209 | |
| 1210 | If unsure, say Y |
| 1211 | |
Suzuki K. Poulose | 2d888f4 | 2015-01-21 12:43:11 +0000 | [diff] [blame] | 1212 | config SETEND_EMULATION |
| 1213 | bool "Emulate SETEND instruction" |
| 1214 | help |
| 1215 | The SETEND instruction alters the data-endianness of the |
| 1216 | AArch32 EL0, and is deprecated in ARMv8. |
| 1217 | |
| 1218 | Say Y here to enable software emulation of the instruction |
| 1219 | for AArch32 userspace code. |
| 1220 | |
| 1221 | Note: All the cpus on the system must have mixed endian support at EL0 |
| 1222 | for this feature to be enabled. If a new CPU - which doesn't support mixed |
| 1223 | endian - is hotplugged in after this feature has been enabled, there could |
| 1224 | be unexpected results in the applications. |
| 1225 | |
| 1226 | If unsure, say Y |
Will Deacon | 1b907f4 | 2014-11-20 16:51:10 +0000 | [diff] [blame] | 1227 | endif |
| 1228 | |
Will Deacon | dd52379 | 2019-04-23 14:37:24 +0100 | [diff] [blame] | 1229 | endif |
Catalin Marinas | ba42822 | 2016-07-01 18:25:31 +0100 | [diff] [blame] | 1230 | |
Will Deacon | 0e4a070 | 2015-07-27 15:54:13 +0100 | [diff] [blame] | 1231 | menu "ARMv8.1 architectural features" |
| 1232 | |
| 1233 | config ARM64_HW_AFDBM |
| 1234 | bool "Support for hardware updates of the Access and Dirty page flags" |
| 1235 | default y |
| 1236 | help |
| 1237 | The ARMv8.1 architecture extensions introduce support for |
| 1238 | hardware updates of the access and dirty information in page |
| 1239 | table entries. When enabled in TCR_EL1 (HA and HD bits) on |
| 1240 | capable processors, accesses to pages with PTE_AF cleared will |
| 1241 | set this bit instead of raising an access flag fault. |
| 1242 | Similarly, writes to read-only pages with the DBM bit set will |
| 1243 | clear the read-only bit (AP[2]) instead of raising a |
| 1244 | permission fault. |
| 1245 | |
| 1246 | Kernels built with this configuration option enabled continue |
| 1247 | to work on pre-ARMv8.1 hardware and the performance impact is |
| 1248 | minimal. If unsure, say Y. |
| 1249 | |
| 1250 | config ARM64_PAN |
| 1251 | bool "Enable support for Privileged Access Never (PAN)" |
| 1252 | default y |
| 1253 | help |
| 1254 | Privileged Access Never (PAN; part of the ARMv8.1 Extensions) |
| 1255 | prevents the kernel or hypervisor from accessing user-space (EL0) |
| 1256 | memory directly. |
| 1257 | |
| 1258 | Choosing this option will cause any unprotected (not using |
| 1259 | copy_to_user et al) memory access to fail with a permission fault. |
| 1260 | |
| 1261 | The feature is detected at runtime, and will remain as a 'nop' |
| 1262 | instruction if the cpu does not implement the feature. |
| 1263 | |
| 1264 | config ARM64_LSE_ATOMICS |
| 1265 | bool "Atomic instructions" |
Will Deacon | 7bd99b4 | 2018-05-21 19:14:22 +0100 | [diff] [blame] | 1266 | default y |
Will Deacon | 0e4a070 | 2015-07-27 15:54:13 +0100 | [diff] [blame] | 1267 | help |
| 1268 | As part of the Large System Extensions, ARMv8.1 introduces new |
| 1269 | atomic instructions that are designed specifically to scale in |
| 1270 | very large systems. |
| 1271 | |
| 1272 | Say Y here to make use of these instructions for the in-kernel |
| 1273 | atomic routines. This incurs a small overhead on CPUs that do |
| 1274 | not support these instructions and requires the kernel to be |
Will Deacon | 7bd99b4 | 2018-05-21 19:14:22 +0100 | [diff] [blame] | 1275 | built with binutils >= 2.25 in order for the new instructions |
| 1276 | to be used. |
Will Deacon | 0e4a070 | 2015-07-27 15:54:13 +0100 | [diff] [blame] | 1277 | |
Marc Zyngier | 1f364c8 | 2014-02-19 09:33:14 +0000 | [diff] [blame] | 1278 | config ARM64_VHE |
| 1279 | bool "Enable support for Virtualization Host Extensions (VHE)" |
| 1280 | default y |
| 1281 | help |
| 1282 | Virtualization Host Extensions (VHE) allow the kernel to run |
| 1283 | directly at EL2 (instead of EL1) on processors that support |
| 1284 | it. This leads to better performance for KVM, as they reduce |
| 1285 | the cost of the world switch. |
| 1286 | |
| 1287 | Selecting this option allows the VHE feature to be detected |
| 1288 | at runtime, and does not affect processors that do not |
| 1289 | implement this feature. |
| 1290 | |
Will Deacon | 0e4a070 | 2015-07-27 15:54:13 +0100 | [diff] [blame] | 1291 | endmenu |
| 1292 | |
Will Deacon | f993318 | 2016-02-26 16:30:14 +0000 | [diff] [blame] | 1293 | menu "ARMv8.2 architectural features" |
| 1294 | |
James Morse | 57f4959 | 2016-02-05 14:58:48 +0000 | [diff] [blame] | 1295 | config ARM64_UAO |
| 1296 | bool "Enable support for User Access Override (UAO)" |
| 1297 | default y |
| 1298 | help |
| 1299 | User Access Override (UAO; part of the ARMv8.2 Extensions) |
| 1300 | causes the 'unprivileged' variant of the load/store instructions to |
Masanari Iida | 83fc61a | 2017-09-26 12:47:59 +0900 | [diff] [blame] | 1301 | be overridden to be privileged. |
James Morse | 57f4959 | 2016-02-05 14:58:48 +0000 | [diff] [blame] | 1302 | |
| 1303 | This option changes get_user() and friends to use the 'unprivileged' |
| 1304 | variant of the load/store instructions. This ensures that user-space |
| 1305 | really did have access to the supplied memory. When addr_limit is |
| 1306 | set to kernel memory the UAO bit will be set, allowing privileged |
| 1307 | access to kernel memory. |
| 1308 | |
| 1309 | Choosing this option will cause copy_to_user() et al to use user-space |
| 1310 | memory permissions. |
| 1311 | |
| 1312 | The feature is detected at runtime, the kernel will use the |
| 1313 | regular load/store instructions if the cpu does not implement the |
| 1314 | feature. |
| 1315 | |
Robin Murphy | d50e071 | 2017-07-25 11:55:42 +0100 | [diff] [blame] | 1316 | config ARM64_PMEM |
| 1317 | bool "Enable support for persistent memory" |
| 1318 | select ARCH_HAS_PMEM_API |
Robin Murphy | 5d7bdeb | 2017-07-25 11:55:43 +0100 | [diff] [blame] | 1319 | select ARCH_HAS_UACCESS_FLUSHCACHE |
Robin Murphy | d50e071 | 2017-07-25 11:55:42 +0100 | [diff] [blame] | 1320 | help |
| 1321 | Say Y to enable support for the persistent memory API based on the |
| 1322 | ARMv8.2 DCPoP feature. |
| 1323 | |
| 1324 | The feature is detected at runtime, and the kernel will use DC CVAC |
| 1325 | operations if DC CVAP is not supported (following the behaviour of |
| 1326 | DC CVAP itself if the system does not define a point of persistence). |
| 1327 | |
Xie XiuQi | 64c0272 | 2018-01-15 19:38:56 +0000 | [diff] [blame] | 1328 | config ARM64_RAS_EXTN |
| 1329 | bool "Enable support for RAS CPU Extensions" |
| 1330 | default y |
| 1331 | help |
| 1332 | CPUs that support the Reliability, Availability and Serviceability |
| 1333 | (RAS) Extensions, part of ARMv8.2 are able to track faults and |
| 1334 | errors, classify them and report them to software. |
| 1335 | |
| 1336 | On CPUs with these extensions system software can use additional |
| 1337 | barriers to determine if faults are pending and read the |
| 1338 | classification from a new set of registers. |
| 1339 | |
| 1340 | Selecting this feature will allow the kernel to use these barriers |
| 1341 | and access the new registers if the system supports the extension. |
| 1342 | Platform RAS features may additionally depend on firmware support. |
| 1343 | |
Vladimir Murzin | 5ffdfae | 2018-07-31 14:08:56 +0100 | [diff] [blame] | 1344 | config ARM64_CNP |
| 1345 | bool "Enable support for Common Not Private (CNP) translations" |
| 1346 | default y |
| 1347 | depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN |
| 1348 | help |
| 1349 | Common Not Private (CNP) allows translation table entries to |
| 1350 | be shared between different PEs in the same inner shareable |
| 1351 | domain, so the hardware can use this fact to optimise the |
| 1352 | caching of such entries in the TLB. |
| 1353 | |
| 1354 | Selecting this option allows the CNP feature to be detected |
| 1355 | at runtime, and does not affect PEs that do not implement |
| 1356 | this feature. |
| 1357 | |
Will Deacon | f993318 | 2016-02-26 16:30:14 +0000 | [diff] [blame] | 1358 | endmenu |
| 1359 | |
Mark Rutland | 04ca320 | 2018-12-07 18:39:30 +0000 | [diff] [blame] | 1360 | menu "ARMv8.3 architectural features" |
| 1361 | |
| 1362 | config ARM64_PTR_AUTH |
| 1363 | bool "Enable support for pointer authentication" |
| 1364 | default y |
Mark Rutland | 384b40c | 2019-04-23 10:12:35 +0530 | [diff] [blame] | 1365 | depends on !KVM || ARM64_VHE |
Mark Rutland | 04ca320 | 2018-12-07 18:39:30 +0000 | [diff] [blame] | 1366 | help |
| 1367 | Pointer authentication (part of the ARMv8.3 Extensions) provides |
| 1368 | instructions for signing and authenticating pointers against secret |
| 1369 | keys, which can be used to mitigate Return Oriented Programming (ROP) |
| 1370 | and other attacks. |
| 1371 | |
| 1372 | This option enables these instructions at EL0 (i.e. for userspace). |
| 1373 | |
| 1374 | Choosing this option will cause the kernel to initialise secret keys |
| 1375 | for each process at exec() time, with these keys being |
| 1376 | context-switched along with the process. |
| 1377 | |
| 1378 | The feature is detected at runtime. If the feature is not present in |
Mark Rutland | 384b40c | 2019-04-23 10:12:35 +0530 | [diff] [blame] | 1379 | hardware it will not be advertised to userspace/KVM guest nor will it |
| 1380 | be enabled. However, KVM guest also require VHE mode and hence |
| 1381 | CONFIG_ARM64_VHE=y option to use this feature. |
Mark Rutland | 04ca320 | 2018-12-07 18:39:30 +0000 | [diff] [blame] | 1382 | |
| 1383 | endmenu |
| 1384 | |
Dave Martin | ddd25ad | 2017-10-31 15:51:02 +0000 | [diff] [blame] | 1385 | config ARM64_SVE |
| 1386 | bool "ARM Scalable Vector Extension support" |
| 1387 | default y |
Dave Martin | 85acda3 | 2018-04-20 16:20:43 +0100 | [diff] [blame] | 1388 | depends on !KVM || ARM64_VHE |
Dave Martin | ddd25ad | 2017-10-31 15:51:02 +0000 | [diff] [blame] | 1389 | help |
| 1390 | The Scalable Vector Extension (SVE) is an extension to the AArch64 |
| 1391 | execution state which complements and extends the SIMD functionality |
| 1392 | of the base architecture to support much larger vectors and to enable |
| 1393 | additional vectorisation opportunities. |
| 1394 | |
| 1395 | To enable use of this extension on CPUs that implement it, say Y. |
| 1396 | |
Dave Martin | 06a916f | 2019-04-18 18:41:38 +0100 | [diff] [blame] | 1397 | On CPUs that support the SVE2 extensions, this option will enable |
| 1398 | those too. |
| 1399 | |
Dave Martin | 5043694 | 2018-03-23 18:08:31 +0000 | [diff] [blame] | 1400 | Note that for architectural reasons, firmware _must_ implement SVE |
| 1401 | support when running on SVE capable hardware. The required support |
| 1402 | is present in: |
| 1403 | |
| 1404 | * version 1.5 and later of the ARM Trusted Firmware |
| 1405 | * the AArch64 boot wrapper since commit 5e1261e08abf |
| 1406 | ("bootwrapper: SVE: Enable SVE for EL2 and below"). |
| 1407 | |
| 1408 | For other firmware implementations, consult the firmware documentation |
| 1409 | or vendor. |
| 1410 | |
| 1411 | If you need the kernel to boot on SVE-capable hardware with broken |
| 1412 | firmware, you may need to say N here until you get your firmware |
| 1413 | fixed. Otherwise, you may experience firmware panics or lockups when |
| 1414 | booting the kernel. If unsure and you are not observing these |
| 1415 | symptoms, you should assume that it is safe to say Y. |
Ard Biesheuvel | fd045f6 | 2015-11-24 12:37:35 +0100 | [diff] [blame] | 1416 | |
Dave Martin | 85acda3 | 2018-04-20 16:20:43 +0100 | [diff] [blame] | 1417 | CPUs that support SVE are architecturally required to support the |
| 1418 | Virtualization Host Extensions (VHE), so the kernel makes no |
| 1419 | provision for supporting SVE alongside KVM without VHE enabled. |
| 1420 | Thus, you will need to enable CONFIG_ARM64_VHE if you want to support |
| 1421 | KVM in the same kernel image. |
| 1422 | |
Ard Biesheuvel | fd045f6 | 2015-11-24 12:37:35 +0100 | [diff] [blame] | 1423 | config ARM64_MODULE_PLTS |
Florian Fainelli | 58557e4 | 2019-06-17 15:29:59 -0700 | [diff] [blame] | 1424 | bool "Use PLTs to allow module memory to spill over into vmalloc area" |
Catalin Marinas | faaa73b | 2019-06-25 09:32:11 +0100 | [diff] [blame] | 1425 | depends on MODULES |
Ard Biesheuvel | fd045f6 | 2015-11-24 12:37:35 +0100 | [diff] [blame] | 1426 | select HAVE_MOD_ARCH_SPECIFIC |
Florian Fainelli | 58557e4 | 2019-06-17 15:29:59 -0700 | [diff] [blame] | 1427 | help |
| 1428 | Allocate PLTs when loading modules so that jumps and calls whose |
| 1429 | targets are too far away for their relative offsets to be encoded |
| 1430 | in the instructions themselves can be bounced via veneers in the |
| 1431 | module's PLT. This allows modules to be allocated in the generic |
| 1432 | vmalloc area after the dedicated module memory area has been |
| 1433 | exhausted. |
| 1434 | |
| 1435 | When running with address space randomization (KASLR), the module |
| 1436 | region itself may be too far away for ordinary relative jumps and |
| 1437 | calls, and so in that case, module PLTs are required and cannot be |
| 1438 | disabled. |
| 1439 | |
| 1440 | Specific errata workaround(s) might also force module PLTs to be |
| 1441 | enabled (ARM64_ERRATUM_843419). |
Ard Biesheuvel | fd045f6 | 2015-11-24 12:37:35 +0100 | [diff] [blame] | 1442 | |
Julien Thierry | bc3c03c | 2019-01-31 14:59:03 +0000 | [diff] [blame] | 1443 | config ARM64_PSEUDO_NMI |
| 1444 | bool "Support for NMI-like interrupts" |
| 1445 | select CONFIG_ARM_GIC_V3 |
| 1446 | help |
| 1447 | Adds support for mimicking Non-Maskable Interrupts through the use of |
| 1448 | GIC interrupt priority. This support requires version 3 or later of |
Will Deacon | bc15cf7 | 2019-04-29 14:21:11 +0100 | [diff] [blame] | 1449 | ARM GIC. |
Julien Thierry | bc3c03c | 2019-01-31 14:59:03 +0000 | [diff] [blame] | 1450 | |
| 1451 | This high priority configuration for interrupts needs to be |
| 1452 | explicitly enabled by setting the kernel parameter |
| 1453 | "irqchip.gicv3_pseudo_nmi" to 1. |
| 1454 | |
| 1455 | If unsure, say N |
| 1456 | |
Julien Thierry | 48ce8f8 | 2019-06-11 10:38:11 +0100 | [diff] [blame] | 1457 | if ARM64_PSEUDO_NMI |
| 1458 | config ARM64_DEBUG_PRIORITY_MASKING |
| 1459 | bool "Debug interrupt priority masking" |
| 1460 | help |
| 1461 | This adds runtime checks to functions enabling/disabling |
| 1462 | interrupts when using priority masking. The additional checks verify |
| 1463 | the validity of ICC_PMR_EL1 when calling concerned functions. |
| 1464 | |
| 1465 | If unsure, say N |
| 1466 | endif |
| 1467 | |
Ard Biesheuvel | 1e48ef7 | 2016-01-26 09:13:44 +0100 | [diff] [blame] | 1468 | config RELOCATABLE |
| 1469 | bool |
| 1470 | help |
| 1471 | This builds the kernel as a Position Independent Executable (PIE), |
| 1472 | which retains all relocation metadata required to relocate the |
| 1473 | kernel binary at runtime to a different virtual address than the |
| 1474 | address it was linked at. |
| 1475 | Since AArch64 uses the RELA relocation format, this requires a |
| 1476 | relocation pass at runtime even if the kernel is loaded at the |
| 1477 | same address it was linked at. |
| 1478 | |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 1479 | config RANDOMIZE_BASE |
| 1480 | bool "Randomize the address of the kernel image" |
Catalin Marinas | b9c220b | 2016-07-26 10:16:55 -0700 | [diff] [blame] | 1481 | select ARM64_MODULE_PLTS if MODULES |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 1482 | select RELOCATABLE |
| 1483 | help |
| 1484 | Randomizes the virtual address at which the kernel image is |
| 1485 | loaded, as a security feature that deters exploit attempts |
| 1486 | relying on knowledge of the location of kernel internals. |
| 1487 | |
| 1488 | It is the bootloader's job to provide entropy, by passing a |
| 1489 | random u64 value in /chosen/kaslr-seed at kernel entry. |
| 1490 | |
Ard Biesheuvel | 2b5fe07 | 2016-01-26 14:48:29 +0100 | [diff] [blame] | 1491 | When booting via the UEFI stub, it will invoke the firmware's |
| 1492 | EFI_RNG_PROTOCOL implementation (if available) to supply entropy |
| 1493 | to the kernel proper. In addition, it will randomise the physical |
| 1494 | location of the kernel Image as well. |
| 1495 | |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 1496 | If unsure, say N. |
| 1497 | |
| 1498 | config RANDOMIZE_MODULE_REGION_FULL |
Ard Biesheuvel | f2b9ba8 | 2018-03-06 17:15:32 +0000 | [diff] [blame] | 1499 | bool "Randomize the module region over a 4 GB range" |
Ard Biesheuvel | e71a4e1b | 2017-06-06 17:00:22 +0000 | [diff] [blame] | 1500 | depends on RANDOMIZE_BASE |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 1501 | default y |
| 1502 | help |
Ard Biesheuvel | f2b9ba8 | 2018-03-06 17:15:32 +0000 | [diff] [blame] | 1503 | Randomizes the location of the module region inside a 4 GB window |
| 1504 | covering the core kernel. This way, it is less likely for modules |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 1505 | to leak information about the location of core kernel data structures |
| 1506 | but it does imply that function calls between modules and the core |
| 1507 | kernel will need to be resolved via veneers in the module PLT. |
| 1508 | |
| 1509 | When this option is not set, the module region will be randomized over |
| 1510 | a limited range that contains the [_stext, _etext] interval of the |
| 1511 | core kernel, so branch relocations are always in range. |
| 1512 | |
Ard Biesheuvel | 0a1213f | 2018-12-12 13:08:44 +0100 | [diff] [blame] | 1513 | config CC_HAVE_STACKPROTECTOR_SYSREG |
| 1514 | def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0) |
| 1515 | |
| 1516 | config STACKPROTECTOR_PER_TASK |
| 1517 | def_bool y |
| 1518 | depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG |
| 1519 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 1520 | endmenu |
| 1521 | |
| 1522 | menu "Boot options" |
| 1523 | |
Lorenzo Pieralisi | 5e89c55 | 2016-01-26 11:10:38 +0000 | [diff] [blame] | 1524 | config ARM64_ACPI_PARKING_PROTOCOL |
| 1525 | bool "Enable support for the ARM64 ACPI parking protocol" |
| 1526 | depends on ACPI |
| 1527 | help |
| 1528 | Enable support for the ARM64 ACPI parking protocol. If disabled |
| 1529 | the kernel will not allow booting through the ARM64 ACPI parking |
| 1530 | protocol even if the corresponding data is present in the ACPI |
| 1531 | MADT table. |
| 1532 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 1533 | config CMDLINE |
| 1534 | string "Default kernel command string" |
| 1535 | default "" |
| 1536 | help |
| 1537 | Provide a set of default command-line options at build time by |
| 1538 | entering them here. As a minimum, you should specify the the |
| 1539 | root device (e.g. root=/dev/nfs). |
| 1540 | |
| 1541 | config CMDLINE_FORCE |
| 1542 | bool "Always use the default kernel command string" |
| 1543 | help |
| 1544 | Always use the default kernel command string, even if the boot |
| 1545 | loader passes other arguments to the kernel. |
| 1546 | This is useful if you cannot or don't want to change the |
| 1547 | command-line options your boot loader passes to the kernel. |
| 1548 | |
Ard Biesheuvel | f4f75ad5 | 2014-07-02 14:54:43 +0200 | [diff] [blame] | 1549 | config EFI_STUB |
| 1550 | bool |
| 1551 | |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 1552 | config EFI |
| 1553 | bool "UEFI runtime support" |
| 1554 | depends on OF && !CPU_BIG_ENDIAN |
Dave Martin | b472db6 | 2017-10-31 15:50:57 +0000 | [diff] [blame] | 1555 | depends on KERNEL_MODE_NEON |
Arnd Bergmann | 2c870e6 | 2018-07-24 11:48:45 +0200 | [diff] [blame] | 1556 | select ARCH_SUPPORTS_ACPI |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 1557 | select LIBFDT |
| 1558 | select UCS2_STRING |
| 1559 | select EFI_PARAMS_FROM_FDT |
Ard Biesheuvel | e15dd49 | 2014-07-04 19:41:53 +0200 | [diff] [blame] | 1560 | select EFI_RUNTIME_WRAPPERS |
Ard Biesheuvel | f4f75ad5 | 2014-07-02 14:54:43 +0200 | [diff] [blame] | 1561 | select EFI_STUB |
| 1562 | select EFI_ARMSTUB |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 1563 | default y |
| 1564 | help |
| 1565 | This option provides support for runtime services provided |
| 1566 | by UEFI firmware (such as non-volatile variables, realtime |
Mark Salter | 3c7f255 | 2014-04-15 22:47:52 -0400 | [diff] [blame] | 1567 | clock, and platform reset). A UEFI stub is also provided to |
| 1568 | allow the kernel to be booted as an EFI application. This |
| 1569 | is only useful on systems that have UEFI firmware. |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 1570 | |
Yi Li | d1ae8c0 | 2014-10-04 23:46:43 +0800 | [diff] [blame] | 1571 | config DMI |
| 1572 | bool "Enable support for SMBIOS (DMI) tables" |
| 1573 | depends on EFI |
| 1574 | default y |
| 1575 | help |
| 1576 | This enables SMBIOS/DMI feature for systems. |
| 1577 | |
| 1578 | This option is only useful on systems that have UEFI firmware. |
| 1579 | However, even with this option, the resultant kernel should |
| 1580 | continue to boot on existing non-UEFI platforms. |
| 1581 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 1582 | endmenu |
| 1583 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 1584 | config SYSVIPC_COMPAT |
| 1585 | def_bool y |
| 1586 | depends on COMPAT && SYSVIPC |
| 1587 | |
Anshuman Khandual | 4a03a05 | 2019-03-05 15:43:55 -0800 | [diff] [blame] | 1588 | config ARCH_ENABLE_HUGEPAGE_MIGRATION |
| 1589 | def_bool y |
| 1590 | depends on HUGETLB_PAGE && MIGRATION |
| 1591 | |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 1592 | menu "Power management options" |
| 1593 | |
| 1594 | source "kernel/power/Kconfig" |
| 1595 | |
James Morse | 82869ac | 2016-04-27 17:47:12 +0100 | [diff] [blame] | 1596 | config ARCH_HIBERNATION_POSSIBLE |
| 1597 | def_bool y |
| 1598 | depends on CPU_PM |
| 1599 | |
| 1600 | config ARCH_HIBERNATION_HEADER |
| 1601 | def_bool y |
| 1602 | depends on HIBERNATION |
| 1603 | |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 1604 | config ARCH_SUSPEND_POSSIBLE |
| 1605 | def_bool y |
| 1606 | |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 1607 | endmenu |
| 1608 | |
Lorenzo Pieralisi | 1307220 | 2013-07-17 14:54:21 +0100 | [diff] [blame] | 1609 | menu "CPU Power Management" |
| 1610 | |
| 1611 | source "drivers/cpuidle/Kconfig" |
| 1612 | |
Rob Herring | 52e7e81 | 2014-02-24 11:27:57 +0900 | [diff] [blame] | 1613 | source "drivers/cpufreq/Kconfig" |
| 1614 | |
| 1615 | endmenu |
| 1616 | |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 1617 | source "drivers/firmware/Kconfig" |
| 1618 | |
Graeme Gregory | b6a0217 | 2015-03-24 14:02:53 +0000 | [diff] [blame] | 1619 | source "drivers/acpi/Kconfig" |
| 1620 | |
Marc Zyngier | c3eb5b1 | 2013-07-04 13:34:32 +0100 | [diff] [blame] | 1621 | source "arch/arm64/kvm/Kconfig" |
| 1622 | |
Ard Biesheuvel | 2c98833 | 2014-03-06 16:23:33 +0800 | [diff] [blame] | 1623 | if CRYPTO |
| 1624 | source "arch/arm64/crypto/Kconfig" |
| 1625 | endif |