blob: 9c850f3b398fe70786299ebed01ec5cf60958500 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010015 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070016 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080017 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070018 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020019 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050020 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010021 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070022 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080023 select ARCH_HAS_STRICT_KERNEL_RWX
24 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010025 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070026 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010027 select ARCH_INLINE_READ_LOCK if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
30 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010043 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010044 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010045 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020046 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070047 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000048 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000049 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080050 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000051 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000052 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000053 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010054 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050055 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010056 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050057 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010058 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010059 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000060 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070061 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000062 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000063 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010064 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010065 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080066 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070067 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010068 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010069 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010070 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000071 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070072 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010073 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select GENERIC_IRQ_PROBE
75 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010076 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010077 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070078 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000080 select GENERIC_STRNCPY_FROM_USER
81 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010083 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080085 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010086 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010087 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010088 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010089 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080090 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080091 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000092 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080093 select HAVE_ARCH_MMAP_RND_BITS
94 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000095 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070096 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070098 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010099 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700100 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200101 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100102 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100103 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100104 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100105 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700106 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700107 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700108 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +0000110 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100111 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000112 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100113 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900114 select HAVE_FUNCTION_TRACER
115 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200116 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000119 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700121 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700122 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000123 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100125 select HAVE_PERF_REGS
126 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400127 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700128 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100129 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400130 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900131 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100132 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200134 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100135 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700136 select MULTI_IRQ_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select NO_BOOTMEM
138 select OF
139 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100140 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200141 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000142 select POWER_RESET
143 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700144 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700146 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000147 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100148 help
149 ARM 64-bit (AArch64) Linux support.
150
151config 64BIT
152 def_bool y
153
154config ARCH_PHYS_ADDR_T_64BIT
155 def_bool y
156
157config MMU
158 def_bool y
159
Mark Rutland030c4d22016-05-31 15:57:59 +0100160config ARM64_PAGE_SHIFT
161 int
162 default 16 if ARM64_64K_PAGES
163 default 14 if ARM64_16K_PAGES
164 default 12
165
166config ARM64_CONT_SHIFT
167 int
168 default 5 if ARM64_64K_PAGES
169 default 7 if ARM64_16K_PAGES
170 default 4
171
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800172config ARCH_MMAP_RND_BITS_MIN
173 default 14 if ARM64_64K_PAGES
174 default 16 if ARM64_16K_PAGES
175 default 18
176
177# max bits determined by the following formula:
178# VA_BITS - PAGE_SHIFT - 3
179config ARCH_MMAP_RND_BITS_MAX
180 default 19 if ARM64_VA_BITS=36
181 default 24 if ARM64_VA_BITS=39
182 default 27 if ARM64_VA_BITS=42
183 default 30 if ARM64_VA_BITS=47
184 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
185 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
186 default 33 if ARM64_VA_BITS=48
187 default 14 if ARM64_64K_PAGES
188 default 16 if ARM64_16K_PAGES
189 default 18
190
191config ARCH_MMAP_RND_COMPAT_BITS_MIN
192 default 7 if ARM64_64K_PAGES
193 default 9 if ARM64_16K_PAGES
194 default 11
195
196config ARCH_MMAP_RND_COMPAT_BITS_MAX
197 default 16
198
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700199config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100200 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100201
202config STACKTRACE_SUPPORT
203 def_bool y
204
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100205config ILLEGAL_POINTER_VALUE
206 hex
207 default 0xdead000000000000
208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100209config LOCKDEP_SUPPORT
210 def_bool y
211
212config TRACE_IRQFLAGS_SUPPORT
213 def_bool y
214
Will Deaconc209f792014-03-14 17:47:05 +0000215config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100216 def_bool y
217
Dave P Martin9fb74102015-07-24 16:37:48 +0100218config GENERIC_BUG
219 def_bool y
220 depends on BUG
221
222config GENERIC_BUG_RELATIVE_POINTERS
223 def_bool y
224 depends on GENERIC_BUG
225
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100226config GENERIC_HWEIGHT
227 def_bool y
228
229config GENERIC_CSUM
230 def_bool y
231
232config GENERIC_CALIBRATE_DELAY
233 def_bool y
234
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100235config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100236 def_bool y
237
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300238config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700239 def_bool y
240
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100241config ARCH_DMA_ADDR_T_64BIT
242 def_bool y
243
244config NEED_DMA_MAP_STATE
245 def_bool y
246
247config NEED_SG_DMA_LENGTH
248 def_bool y
249
Will Deacon4b3dc962015-05-29 18:28:44 +0100250config SMP
251 def_bool y
252
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100253config SWIOTLB
254 def_bool y
255
256config IOMMU_HELPER
257 def_bool SWIOTLB
258
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100259config KERNEL_MODE_NEON
260 def_bool y
261
Rob Herring92cc15f2014-04-18 17:19:59 -0500262config FIX_EARLYCON_MEM
263 def_bool y
264
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700265config PGTABLE_LEVELS
266 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100267 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700268 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
269 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
270 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100271 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
272 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700273
Pratyush Anand9842cea2016-11-02 14:40:46 +0530274config ARCH_SUPPORTS_UPROBES
275 def_bool y
276
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200277config ARCH_PROC_KCORE_TEXT
278 def_bool y
279
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700280config MULTI_IRQ_HANDLER
281 def_bool y
282
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100283source "init/Kconfig"
284
285source "kernel/Kconfig.freezer"
286
Olof Johansson6a377492015-07-20 12:09:16 -0700287source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100288
289menu "Bus support"
290
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100291config PCI
292 bool "PCI support"
293 help
294 This feature enables support for PCI bus system. If you say Y
295 here, the kernel will include drivers and infrastructure code
296 to support PCI bus devices.
297
298config PCI_DOMAINS
299 def_bool PCI
300
301config PCI_DOMAINS_GENERIC
302 def_bool PCI
303
304config PCI_SYSCALL
305 def_bool PCI
306
307source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100308
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100309endmenu
310
311menu "Kernel Features"
312
Andre Przywarac0a01b82014-11-14 15:54:12 +0000313menu "ARM errata workarounds via the alternatives framework"
314
315config ARM64_ERRATUM_826319
316 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
317 default y
318 help
319 This option adds an alternative code sequence to work around ARM
320 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
321 AXI master interface and an L2 cache.
322
323 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
324 and is unable to accept a certain write via this interface, it will
325 not progress on read data presented on the read data channel and the
326 system can deadlock.
327
328 The workaround promotes data cache clean instructions to
329 data cache clean-and-invalidate.
330 Please note that this does not necessarily enable the workaround,
331 as it depends on the alternative framework, which will only patch
332 the kernel if an affected CPU is detected.
333
334 If unsure, say Y.
335
336config ARM64_ERRATUM_827319
337 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
338 default y
339 help
340 This option adds an alternative code sequence to work around ARM
341 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
342 master interface and an L2 cache.
343
344 Under certain conditions this erratum can cause a clean line eviction
345 to occur at the same time as another transaction to the same address
346 on the AMBA 5 CHI interface, which can cause data corruption if the
347 interconnect reorders the two transactions.
348
349 The workaround promotes data cache clean instructions to
350 data cache clean-and-invalidate.
351 Please note that this does not necessarily enable the workaround,
352 as it depends on the alternative framework, which will only patch
353 the kernel if an affected CPU is detected.
354
355 If unsure, say Y.
356
357config ARM64_ERRATUM_824069
358 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
359 default y
360 help
361 This option adds an alternative code sequence to work around ARM
362 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
363 to a coherent interconnect.
364
365 If a Cortex-A53 processor is executing a store or prefetch for
366 write instruction at the same time as a processor in another
367 cluster is executing a cache maintenance operation to the same
368 address, then this erratum might cause a clean cache line to be
369 incorrectly marked as dirty.
370
371 The workaround promotes data cache clean instructions to
372 data cache clean-and-invalidate.
373 Please note that this option does not necessarily enable the
374 workaround, as it depends on the alternative framework, which will
375 only patch the kernel if an affected CPU is detected.
376
377 If unsure, say Y.
378
379config ARM64_ERRATUM_819472
380 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
381 default y
382 help
383 This option adds an alternative code sequence to work around ARM
384 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
385 present when it is connected to a coherent interconnect.
386
387 If the processor is executing a load and store exclusive sequence at
388 the same time as a processor in another cluster is executing a cache
389 maintenance operation to the same address, then this erratum might
390 cause data corruption.
391
392 The workaround promotes data cache clean instructions to
393 data cache clean-and-invalidate.
394 Please note that this does not necessarily enable the workaround,
395 as it depends on the alternative framework, which will only patch
396 the kernel if an affected CPU is detected.
397
398 If unsure, say Y.
399
400config ARM64_ERRATUM_832075
401 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
402 default y
403 help
404 This option adds an alternative code sequence to work around ARM
405 erratum 832075 on Cortex-A57 parts up to r1p2.
406
407 Affected Cortex-A57 parts might deadlock when exclusive load/store
408 instructions to Write-Back memory are mixed with Device loads.
409
410 The workaround is to promote device loads to use Load-Acquire
411 semantics.
412 Please note that this does not necessarily enable the workaround,
413 as it depends on the alternative framework, which will only patch
414 the kernel if an affected CPU is detected.
415
416 If unsure, say Y.
417
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000418config ARM64_ERRATUM_834220
419 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
420 depends on KVM
421 default y
422 help
423 This option adds an alternative code sequence to work around ARM
424 erratum 834220 on Cortex-A57 parts up to r1p2.
425
426 Affected Cortex-A57 parts might report a Stage 2 translation
427 fault as the result of a Stage 1 fault for load crossing a
428 page boundary when there is a permission or device memory
429 alignment fault at Stage 1 and a translation fault at Stage 2.
430
431 The workaround is to verify that the Stage 1 translation
432 doesn't generate a fault before handling the Stage 2 fault.
433 Please note that this does not necessarily enable the workaround,
434 as it depends on the alternative framework, which will only patch
435 the kernel if an affected CPU is detected.
436
437 If unsure, say Y.
438
Will Deacon905e8c52015-03-23 19:07:02 +0000439config ARM64_ERRATUM_845719
440 bool "Cortex-A53: 845719: a load might read incorrect data"
441 depends on COMPAT
442 default y
443 help
444 This option adds an alternative code sequence to work around ARM
445 erratum 845719 on Cortex-A53 parts up to r0p4.
446
447 When running a compat (AArch32) userspace on an affected Cortex-A53
448 part, a load at EL0 from a virtual address that matches the bottom 32
449 bits of the virtual address used by a recent load at (AArch64) EL1
450 might return incorrect data.
451
452 The workaround is to write the contextidr_el1 register on exception
453 return to a 32-bit task.
454 Please note that this does not necessarily enable the workaround,
455 as it depends on the alternative framework, which will only patch
456 the kernel if an affected CPU is detected.
457
458 If unsure, say Y.
459
Will Deacondf057cc2015-03-17 12:15:02 +0000460config ARM64_ERRATUM_843419
461 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000462 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000463 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000464 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100465 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000466 enables PLT support to replace certain ADRP instructions, which can
467 cause subsequent memory accesses to use an incorrect address on
468 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000469
470 If unsure, say Y.
471
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100472config ARM64_ERRATUM_1024718
473 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
474 default y
475 help
476 This option adds work around for Arm Cortex-A55 Erratum 1024718.
477
478 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
479 update of the hardware dirty bit when the DBM/AP bits are updated
480 without a break-before-make. The work around is to disable the usage
481 of hardware DBM locally on the affected cores. CPUs not affected by
482 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100483
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100484 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100485
Robert Richter94100972015-09-21 22:58:38 +0200486config CAVIUM_ERRATUM_22375
487 bool "Cavium erratum 22375, 24313"
488 default y
489 help
490 Enable workaround for erratum 22375, 24313.
491
492 This implements two gicv3-its errata workarounds for ThunderX. Both
493 with small impact affecting only ITS table allocation.
494
495 erratum 22375: only alloc 8MB table size
496 erratum 24313: ignore memory access type
497
498 The fixes are in ITS initialization and basically ignore memory access
499 type and table size provided by the TYPER and BASER registers.
500
501 If unsure, say Y.
502
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200503config CAVIUM_ERRATUM_23144
504 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
505 depends on NUMA
506 default y
507 help
508 ITS SYNC command hang for cross node io and collections/cpu mapping.
509
510 If unsure, say Y.
511
Robert Richter6d4e11c2015-09-21 22:58:35 +0200512config CAVIUM_ERRATUM_23154
513 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
514 default y
515 help
516 The gicv3 of ThunderX requires a modified version for
517 reading the IAR status to ensure data synchronization
518 (access to icc_iar1_el1 is not sync'ed before and after).
519
520 If unsure, say Y.
521
Andrew Pinski104a0c02016-02-24 17:44:57 -0800522config CAVIUM_ERRATUM_27456
523 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
524 default y
525 help
526 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
527 instructions may cause the icache to become corrupted if it
528 contains data for a non-current ASID. The fix is to
529 invalidate the icache when changing the mm context.
530
531 If unsure, say Y.
532
David Daney690a3412017-06-09 12:49:48 +0100533config CAVIUM_ERRATUM_30115
534 bool "Cavium erratum 30115: Guest may disable interrupts in host"
535 default y
536 help
537 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
538 1.2, and T83 Pass 1.0, KVM guest execution may disable
539 interrupts in host. Trapping both GICv3 group-0 and group-1
540 accesses sidesteps the issue.
541
542 If unsure, say Y.
543
Christopher Covington38fd94b2017-02-08 15:08:37 -0500544config QCOM_FALKOR_ERRATUM_1003
545 bool "Falkor E1003: Incorrect translation due to ASID change"
546 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500547 help
548 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000549 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
550 in TTBR1_EL1, this situation only occurs in the entry trampoline and
551 then only for entries in the walk cache, since the leaf translation
552 is unchanged. Work around the erratum by invalidating the walk cache
553 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500554
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500555config QCOM_FALKOR_ERRATUM_1009
556 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
557 default y
558 help
559 On Falkor v1, the CPU may prematurely complete a DSB following a
560 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
561 one more time to fix the issue.
562
563 If unsure, say Y.
564
Shanker Donthineni90922a22017-03-07 08:20:38 -0600565config QCOM_QDF2400_ERRATUM_0065
566 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
567 default y
568 help
569 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
570 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
571 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
572
573 If unsure, say Y.
574
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100575config SOCIONEXT_SYNQUACER_PREITS
576 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
577 default y
578 help
579 Socionext Synquacer SoCs implement a separate h/w block to generate
580 MSI doorbell writes with non-zero values for the device ID.
581
582 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100583
584config HISILICON_ERRATUM_161600802
585 bool "Hip07 161600802: Erroneous redistributor VLPI base"
586 default y
587 help
588 The HiSilicon Hip07 SoC usees the wrong redistributor base
589 when issued ITS commands such as VMOVP and VMAPP, and requires
590 a 128kB offset to be applied to the target address in this commands.
591
592 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600593
594config QCOM_FALKOR_ERRATUM_E1041
595 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
596 default y
597 help
598 Falkor CPU may speculatively fetch instructions from an improper
599 memory location when MMU translation is changed from SCTLR_ELn[M]=1
600 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
601
602 If unsure, say Y.
603
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100604endmenu
605
606
607choice
608 prompt "Page size"
609 default ARM64_4K_PAGES
610 help
611 Page size (translation granule) configuration.
612
613config ARM64_4K_PAGES
614 bool "4KB"
615 help
616 This feature enables 4KB pages support.
617
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100618config ARM64_16K_PAGES
619 bool "16KB"
620 help
621 The system will use 16KB pages support. AArch32 emulation
622 requires applications compiled with 16K (or a multiple of 16K)
623 aligned segments.
624
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100625config ARM64_64K_PAGES
626 bool "64KB"
627 help
628 This feature enables 64KB pages support (4KB by default)
629 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100630 look-up. AArch32 emulation requires applications compiled
631 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100632
633endchoice
634
635choice
636 prompt "Virtual address space size"
637 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100638 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100639 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
640 help
641 Allows choosing one of multiple possible virtual address
642 space sizes. The level of translation table is determined by
643 a combination of page size and virtual address space size.
644
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100645config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100646 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100647 depends on ARM64_16K_PAGES
648
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100649config ARM64_VA_BITS_39
650 bool "39-bit"
651 depends on ARM64_4K_PAGES
652
653config ARM64_VA_BITS_42
654 bool "42-bit"
655 depends on ARM64_64K_PAGES
656
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100657config ARM64_VA_BITS_47
658 bool "47-bit"
659 depends on ARM64_16K_PAGES
660
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100661config ARM64_VA_BITS_48
662 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663
664endchoice
665
666config ARM64_VA_BITS
667 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100668 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100669 default 39 if ARM64_VA_BITS_39
670 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100671 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100672 default 48 if ARM64_VA_BITS_48
673
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000674choice
675 prompt "Physical address space size"
676 default ARM64_PA_BITS_48
677 help
678 Choose the maximum physical address range that the kernel will
679 support.
680
681config ARM64_PA_BITS_48
682 bool "48-bit"
683
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000684config ARM64_PA_BITS_52
685 bool "52-bit (ARMv8.2)"
686 depends on ARM64_64K_PAGES
687 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
688 help
689 Enable support for a 52-bit physical address space, introduced as
690 part of the ARMv8.2-LPA extension.
691
692 With this enabled, the kernel will also continue to work on CPUs that
693 do not support ARMv8.2-LPA, but with some added memory overhead (and
694 minor performance overhead).
695
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000696endchoice
697
698config ARM64_PA_BITS
699 int
700 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000701 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000702
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100703config CPU_BIG_ENDIAN
704 bool "Build big-endian kernel"
705 help
706 Say Y if you plan on running a kernel in big-endian mode.
707
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708config SCHED_MC
709 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100710 help
711 Multi-core scheduler support improves the CPU scheduler's decision
712 making when dealing with multi-core CPU chips at a cost of slightly
713 increased overhead in some places. If unsure say N here.
714
715config SCHED_SMT
716 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100717 help
718 Improves the CPU scheduler's decision making when dealing with
719 MultiThreading at a cost of slightly increased overhead in some
720 places. If unsure say N here.
721
722config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000723 int "Maximum number of CPUs (2-4096)"
724 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725 # These have to remain sorted largest to smallest
726 default "64"
727
728config HOTPLUG_CPU
729 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800730 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100731 help
732 Say Y here to experiment with turning CPUs off and on. CPUs
733 can be controlled through /sys/devices/system/cpu.
734
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700735# Common NUMA Features
736config NUMA
737 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800738 select ACPI_NUMA if ACPI
739 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700740 help
741 Enable NUMA (Non Uniform Memory Access) support.
742
743 The kernel will try to allocate memory used by a CPU on the
744 local memory of the CPU and add some more
745 NUMA awareness to the kernel.
746
747config NODES_SHIFT
748 int "Maximum NUMA Nodes (as a power of 2)"
749 range 1 10
750 default "2"
751 depends on NEED_MULTIPLE_NODES
752 help
753 Specify the maximum number of NUMA Nodes available on the target
754 system. Increases memory reserved to accommodate various tables.
755
756config USE_PERCPU_NUMA_NODE_ID
757 def_bool y
758 depends on NUMA
759
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800760config HAVE_SETUP_PER_CPU_AREA
761 def_bool y
762 depends on NUMA
763
764config NEED_PER_CPU_EMBED_FIRST_CHUNK
765 def_bool y
766 depends on NUMA
767
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000768config HOLES_IN_ZONE
769 def_bool y
770 depends on NUMA
771
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100772source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800773source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100774
Laura Abbott83863f22016-02-05 16:24:47 -0800775config ARCH_SUPPORTS_DEBUG_PAGEALLOC
776 def_bool y
777
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100778config ARCH_HAS_HOLES_MEMORYMODEL
779 def_bool y if SPARSEMEM
780
781config ARCH_SPARSEMEM_ENABLE
782 def_bool y
783 select SPARSEMEM_VMEMMAP_ENABLE
784
785config ARCH_SPARSEMEM_DEFAULT
786 def_bool ARCH_SPARSEMEM_ENABLE
787
788config ARCH_SELECT_MEMORY_MODEL
789 def_bool ARCH_SPARSEMEM_ENABLE
790
791config HAVE_ARCH_PFN_VALID
792 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
793
794config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100795 def_bool y
796 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100797
Steve Capper084bd292013-04-10 13:48:00 +0100798config SYS_SUPPORTS_HUGETLBFS
799 def_bool y
800
Steve Capper084bd292013-04-10 13:48:00 +0100801config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100802 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100803
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100804config ARCH_HAS_CACHE_LINE_SIZE
805 def_bool y
806
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100807source "mm/Kconfig"
808
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000809config SECCOMP
810 bool "Enable seccomp to safely compute untrusted bytecode"
811 ---help---
812 This kernel feature is useful for number crunching applications
813 that may need to compute untrusted bytecode during their
814 execution. By using pipes or other transports made available to
815 the process as file descriptors supporting the read/write
816 syscalls, it's possible to isolate those applications in
817 their own address space using seccomp. Once seccomp is
818 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
819 and the task is only allowed to execute a few safe syscalls
820 defined by each seccomp mode.
821
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000822config PARAVIRT
823 bool "Enable paravirtualization code"
824 help
825 This changes the kernel so it can modify itself when it is run
826 under a hypervisor, potentially improving performance significantly
827 over full virtualization.
828
829config PARAVIRT_TIME_ACCOUNTING
830 bool "Paravirtual steal time accounting"
831 select PARAVIRT
832 default n
833 help
834 Select this option to enable fine granularity task steal time
835 accounting. Time spent executing other tasks in parallel with
836 the current vCPU is discounted from the vCPU power. To account for
837 that, there can be a small performance impact.
838
839 If in doubt, say N here.
840
Geoff Levandd28f6df2016-06-23 17:54:48 +0000841config KEXEC
842 depends on PM_SLEEP_SMP
843 select KEXEC_CORE
844 bool "kexec system call"
845 ---help---
846 kexec is a system call that implements the ability to shutdown your
847 current kernel, and to start another kernel. It is like a reboot
848 but it is independent of the system firmware. And like a reboot
849 you can start any kernel with it, not just Linux.
850
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900851config CRASH_DUMP
852 bool "Build kdump crash kernel"
853 help
854 Generate crash dump after being started by kexec. This should
855 be normally only set in special crash dump kernels which are
856 loaded in the main kernel with kexec-tools into a specially
857 reserved region and then later executed after a crash by
858 kdump/kexec.
859
860 For more details see Documentation/kdump/kdump.txt
861
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000862config XEN_DOM0
863 def_bool y
864 depends on XEN
865
866config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700867 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000868 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000869 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000870 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000871 help
872 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
873
Steve Capperd03bb142013-04-25 15:19:21 +0100874config FORCE_MAX_ZONEORDER
875 int
876 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100877 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100878 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100879 help
880 The kernel memory allocator divides physically contiguous memory
881 blocks into "zones", where each zone is a power of two number of
882 pages. This option selects the largest power of two that the kernel
883 keeps in the memory allocator. If you need to allocate very large
884 blocks of physically contiguous memory, then you may need to
885 increase this value.
886
887 This config option is actually maximum order plus one. For example,
888 a value of 11 means that the largest free memory block is 2^10 pages.
889
890 We make sure that we can allocate upto a HugePage size for each configuration.
891 Hence we have :
892 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
893
894 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
895 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100896
Will Deacon084eb772017-11-14 14:41:01 +0000897config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000898 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000899 default y
900 help
Will Deacon06170522017-11-14 16:19:39 +0000901 Speculation attacks against some high-performance processors can
902 be used to bypass MMU permission checks and leak kernel data to
903 userspace. This can be defended against by unmapping the kernel
904 when running in userspace, mapping it back in on exception entry
905 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000906
907 If unsure, say Y.
908
Will Deacon0f15adb2018-01-03 11:17:58 +0000909config HARDEN_BRANCH_PREDICTOR
910 bool "Harden the branch predictor against aliasing attacks" if EXPERT
911 default y
912 help
913 Speculation attacks against some high-performance processors rely on
914 being able to manipulate the branch predictor for a victim context by
915 executing aliasing branches in the attacker context. Such attacks
916 can be partially mitigated against by clearing internal branch
917 predictor state and limiting the prediction logic in some situations.
918
919 This config option will take CPU-specific actions to harden the
920 branch predictor against aliasing attacks and may rely on specific
921 instruction sequences or control bits being set by the system
922 firmware.
923
924 If unsure, say Y.
925
Marc Zyngierdee39242018-02-15 11:47:14 +0000926config HARDEN_EL2_VECTORS
927 bool "Harden EL2 vector mapping against system register leak" if EXPERT
928 default y
929 help
930 Speculation attacks against some high-performance processors can
931 be used to leak privileged information such as the vector base
932 register, resulting in a potential defeat of the EL2 layout
933 randomization.
934
935 This config option will map the vectors to a fixed location,
936 independent of the EL2 code mapping, so that revealing VBAR_EL2
937 to an attacker does not give away any extra information. This
938 only gets enabled on affected CPUs.
939
940 If unsure, say Y.
941
Will Deacon1b907f42014-11-20 16:51:10 +0000942menuconfig ARMV8_DEPRECATED
943 bool "Emulate deprecated/obsolete ARMv8 instructions"
944 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000945 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000946 help
947 Legacy software support may require certain instructions
948 that have been deprecated or obsoleted in the architecture.
949
950 Enable this config to enable selective emulation of these
951 features.
952
953 If unsure, say Y
954
955if ARMV8_DEPRECATED
956
957config SWP_EMULATION
958 bool "Emulate SWP/SWPB instructions"
959 help
960 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
961 they are always undefined. Say Y here to enable software
962 emulation of these instructions for userspace using LDXR/STXR.
963
964 In some older versions of glibc [<=2.8] SWP is used during futex
965 trylock() operations with the assumption that the code will not
966 be preempted. This invalid assumption may be more likely to fail
967 with SWP emulation enabled, leading to deadlock of the user
968 application.
969
970 NOTE: when accessing uncached shared regions, LDXR/STXR rely
971 on an external transaction monitoring block called a global
972 monitor to maintain update atomicity. If your system does not
973 implement a global monitor, this option can cause programs that
974 perform SWP operations to uncached memory to deadlock.
975
976 If unsure, say Y
977
978config CP15_BARRIER_EMULATION
979 bool "Emulate CP15 Barrier instructions"
980 help
981 The CP15 barrier instructions - CP15ISB, CP15DSB, and
982 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
983 strongly recommended to use the ISB, DSB, and DMB
984 instructions instead.
985
986 Say Y here to enable software emulation of these
987 instructions for AArch32 userspace code. When this option is
988 enabled, CP15 barrier usage is traced which can help
989 identify software that needs updating.
990
991 If unsure, say Y
992
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000993config SETEND_EMULATION
994 bool "Emulate SETEND instruction"
995 help
996 The SETEND instruction alters the data-endianness of the
997 AArch32 EL0, and is deprecated in ARMv8.
998
999 Say Y here to enable software emulation of the instruction
1000 for AArch32 userspace code.
1001
1002 Note: All the cpus on the system must have mixed endian support at EL0
1003 for this feature to be enabled. If a new CPU - which doesn't support mixed
1004 endian - is hotplugged in after this feature has been enabled, there could
1005 be unexpected results in the applications.
1006
1007 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001008endif
1009
Catalin Marinasba428222016-07-01 18:25:31 +01001010config ARM64_SW_TTBR0_PAN
1011 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1012 help
1013 Enabling this option prevents the kernel from accessing
1014 user-space memory directly by pointing TTBR0_EL1 to a reserved
1015 zeroed area and reserved ASID. The user access routines
1016 restore the valid TTBR0_EL1 temporarily.
1017
Will Deacon0e4a0702015-07-27 15:54:13 +01001018menu "ARMv8.1 architectural features"
1019
1020config ARM64_HW_AFDBM
1021 bool "Support for hardware updates of the Access and Dirty page flags"
1022 default y
1023 help
1024 The ARMv8.1 architecture extensions introduce support for
1025 hardware updates of the access and dirty information in page
1026 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1027 capable processors, accesses to pages with PTE_AF cleared will
1028 set this bit instead of raising an access flag fault.
1029 Similarly, writes to read-only pages with the DBM bit set will
1030 clear the read-only bit (AP[2]) instead of raising a
1031 permission fault.
1032
1033 Kernels built with this configuration option enabled continue
1034 to work on pre-ARMv8.1 hardware and the performance impact is
1035 minimal. If unsure, say Y.
1036
1037config ARM64_PAN
1038 bool "Enable support for Privileged Access Never (PAN)"
1039 default y
1040 help
1041 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1042 prevents the kernel or hypervisor from accessing user-space (EL0)
1043 memory directly.
1044
1045 Choosing this option will cause any unprotected (not using
1046 copy_to_user et al) memory access to fail with a permission fault.
1047
1048 The feature is detected at runtime, and will remain as a 'nop'
1049 instruction if the cpu does not implement the feature.
1050
1051config ARM64_LSE_ATOMICS
1052 bool "Atomic instructions"
1053 help
1054 As part of the Large System Extensions, ARMv8.1 introduces new
1055 atomic instructions that are designed specifically to scale in
1056 very large systems.
1057
1058 Say Y here to make use of these instructions for the in-kernel
1059 atomic routines. This incurs a small overhead on CPUs that do
1060 not support these instructions and requires the kernel to be
1061 built with binutils >= 2.25.
1062
Marc Zyngier1f364c82014-02-19 09:33:14 +00001063config ARM64_VHE
1064 bool "Enable support for Virtualization Host Extensions (VHE)"
1065 default y
1066 help
1067 Virtualization Host Extensions (VHE) allow the kernel to run
1068 directly at EL2 (instead of EL1) on processors that support
1069 it. This leads to better performance for KVM, as they reduce
1070 the cost of the world switch.
1071
1072 Selecting this option allows the VHE feature to be detected
1073 at runtime, and does not affect processors that do not
1074 implement this feature.
1075
Will Deacon0e4a0702015-07-27 15:54:13 +01001076endmenu
1077
Will Deaconf9933182016-02-26 16:30:14 +00001078menu "ARMv8.2 architectural features"
1079
James Morse57f49592016-02-05 14:58:48 +00001080config ARM64_UAO
1081 bool "Enable support for User Access Override (UAO)"
1082 default y
1083 help
1084 User Access Override (UAO; part of the ARMv8.2 Extensions)
1085 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001086 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001087
1088 This option changes get_user() and friends to use the 'unprivileged'
1089 variant of the load/store instructions. This ensures that user-space
1090 really did have access to the supplied memory. When addr_limit is
1091 set to kernel memory the UAO bit will be set, allowing privileged
1092 access to kernel memory.
1093
1094 Choosing this option will cause copy_to_user() et al to use user-space
1095 memory permissions.
1096
1097 The feature is detected at runtime, the kernel will use the
1098 regular load/store instructions if the cpu does not implement the
1099 feature.
1100
Robin Murphyd50e0712017-07-25 11:55:42 +01001101config ARM64_PMEM
1102 bool "Enable support for persistent memory"
1103 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001104 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001105 help
1106 Say Y to enable support for the persistent memory API based on the
1107 ARMv8.2 DCPoP feature.
1108
1109 The feature is detected at runtime, and the kernel will use DC CVAC
1110 operations if DC CVAP is not supported (following the behaviour of
1111 DC CVAP itself if the system does not define a point of persistence).
1112
Xie XiuQi64c02722018-01-15 19:38:56 +00001113config ARM64_RAS_EXTN
1114 bool "Enable support for RAS CPU Extensions"
1115 default y
1116 help
1117 CPUs that support the Reliability, Availability and Serviceability
1118 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1119 errors, classify them and report them to software.
1120
1121 On CPUs with these extensions system software can use additional
1122 barriers to determine if faults are pending and read the
1123 classification from a new set of registers.
1124
1125 Selecting this feature will allow the kernel to use these barriers
1126 and access the new registers if the system supports the extension.
1127 Platform RAS features may additionally depend on firmware support.
1128
Will Deaconf9933182016-02-26 16:30:14 +00001129endmenu
1130
Dave Martinddd25ad2017-10-31 15:51:02 +00001131config ARM64_SVE
1132 bool "ARM Scalable Vector Extension support"
1133 default y
1134 help
1135 The Scalable Vector Extension (SVE) is an extension to the AArch64
1136 execution state which complements and extends the SIMD functionality
1137 of the base architecture to support much larger vectors and to enable
1138 additional vectorisation opportunities.
1139
1140 To enable use of this extension on CPUs that implement it, say Y.
1141
Dave Martin50436942018-03-23 18:08:31 +00001142 Note that for architectural reasons, firmware _must_ implement SVE
1143 support when running on SVE capable hardware. The required support
1144 is present in:
1145
1146 * version 1.5 and later of the ARM Trusted Firmware
1147 * the AArch64 boot wrapper since commit 5e1261e08abf
1148 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1149
1150 For other firmware implementations, consult the firmware documentation
1151 or vendor.
1152
1153 If you need the kernel to boot on SVE-capable hardware with broken
1154 firmware, you may need to say N here until you get your firmware
1155 fixed. Otherwise, you may experience firmware panics or lockups when
1156 booting the kernel. If unsure and you are not observing these
1157 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001158
1159config ARM64_MODULE_PLTS
1160 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001161 select HAVE_MOD_ARCH_SPECIFIC
1162
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001163config RELOCATABLE
1164 bool
1165 help
1166 This builds the kernel as a Position Independent Executable (PIE),
1167 which retains all relocation metadata required to relocate the
1168 kernel binary at runtime to a different virtual address than the
1169 address it was linked at.
1170 Since AArch64 uses the RELA relocation format, this requires a
1171 relocation pass at runtime even if the kernel is loaded at the
1172 same address it was linked at.
1173
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001174config RANDOMIZE_BASE
1175 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001176 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001177 select RELOCATABLE
1178 help
1179 Randomizes the virtual address at which the kernel image is
1180 loaded, as a security feature that deters exploit attempts
1181 relying on knowledge of the location of kernel internals.
1182
1183 It is the bootloader's job to provide entropy, by passing a
1184 random u64 value in /chosen/kaslr-seed at kernel entry.
1185
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001186 When booting via the UEFI stub, it will invoke the firmware's
1187 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1188 to the kernel proper. In addition, it will randomise the physical
1189 location of the kernel Image as well.
1190
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001191 If unsure, say N.
1192
1193config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001194 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001195 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001196 default y
1197 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001198 Randomizes the location of the module region inside a 4 GB window
1199 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001200 to leak information about the location of core kernel data structures
1201 but it does imply that function calls between modules and the core
1202 kernel will need to be resolved via veneers in the module PLT.
1203
1204 When this option is not set, the module region will be randomized over
1205 a limited range that contains the [_stext, _etext] interval of the
1206 core kernel, so branch relocations are always in range.
1207
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001208endmenu
1209
1210menu "Boot options"
1211
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001212config ARM64_ACPI_PARKING_PROTOCOL
1213 bool "Enable support for the ARM64 ACPI parking protocol"
1214 depends on ACPI
1215 help
1216 Enable support for the ARM64 ACPI parking protocol. If disabled
1217 the kernel will not allow booting through the ARM64 ACPI parking
1218 protocol even if the corresponding data is present in the ACPI
1219 MADT table.
1220
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001221config CMDLINE
1222 string "Default kernel command string"
1223 default ""
1224 help
1225 Provide a set of default command-line options at build time by
1226 entering them here. As a minimum, you should specify the the
1227 root device (e.g. root=/dev/nfs).
1228
1229config CMDLINE_FORCE
1230 bool "Always use the default kernel command string"
1231 help
1232 Always use the default kernel command string, even if the boot
1233 loader passes other arguments to the kernel.
1234 This is useful if you cannot or don't want to change the
1235 command-line options your boot loader passes to the kernel.
1236
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001237config EFI_STUB
1238 bool
1239
Mark Salterf84d0272014-04-15 21:59:30 -04001240config EFI
1241 bool "UEFI runtime support"
1242 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001243 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001244 select LIBFDT
1245 select UCS2_STRING
1246 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001247 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001248 select EFI_STUB
1249 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001250 default y
1251 help
1252 This option provides support for runtime services provided
1253 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001254 clock, and platform reset). A UEFI stub is also provided to
1255 allow the kernel to be booted as an EFI application. This
1256 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001257
Yi Lid1ae8c02014-10-04 23:46:43 +08001258config DMI
1259 bool "Enable support for SMBIOS (DMI) tables"
1260 depends on EFI
1261 default y
1262 help
1263 This enables SMBIOS/DMI feature for systems.
1264
1265 This option is only useful on systems that have UEFI firmware.
1266 However, even with this option, the resultant kernel should
1267 continue to boot on existing non-UEFI platforms.
1268
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001269endmenu
1270
1271menu "Userspace binary formats"
1272
1273source "fs/Kconfig.binfmt"
1274
1275config COMPAT
1276 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001277 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001278 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001279 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001280 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001281 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001282 help
1283 This option enables support for a 32-bit EL0 running under a 64-bit
1284 kernel at EL1. AArch32-specific components such as system calls,
1285 the user helper functions, VFP support and the ptrace interface are
1286 handled appropriately by the kernel.
1287
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001288 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1289 that you will only be able to execute AArch32 binaries that were compiled
1290 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001291
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001292 If you want to execute 32-bit userspace applications, say Y.
1293
1294config SYSVIPC_COMPAT
1295 def_bool y
1296 depends on COMPAT && SYSVIPC
1297
1298endmenu
1299
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001300menu "Power management options"
1301
1302source "kernel/power/Kconfig"
1303
James Morse82869ac2016-04-27 17:47:12 +01001304config ARCH_HIBERNATION_POSSIBLE
1305 def_bool y
1306 depends on CPU_PM
1307
1308config ARCH_HIBERNATION_HEADER
1309 def_bool y
1310 depends on HIBERNATION
1311
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001312config ARCH_SUSPEND_POSSIBLE
1313 def_bool y
1314
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001315endmenu
1316
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001317menu "CPU Power Management"
1318
1319source "drivers/cpuidle/Kconfig"
1320
Rob Herring52e7e812014-02-24 11:27:57 +09001321source "drivers/cpufreq/Kconfig"
1322
1323endmenu
1324
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001325source "net/Kconfig"
1326
1327source "drivers/Kconfig"
1328
Mark Salterf84d0272014-04-15 21:59:30 -04001329source "drivers/firmware/Kconfig"
1330
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001331source "drivers/acpi/Kconfig"
1332
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001333source "fs/Kconfig"
1334
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001335source "arch/arm64/kvm/Kconfig"
1336
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001337source "arch/arm64/Kconfig.debug"
1338
1339source "security/Kconfig"
1340
1341source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001342if CRYPTO
1343source "arch/arm64/crypto/Kconfig"
1344endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001345
1346source "lib/Kconfig"