blob: dbd47bb9caf2158feb03621657ed3f67ac5f514e [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -070010 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010012 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020013 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010014 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000015 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000016 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080017 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000018 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000019 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000020 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010021 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000022 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010023 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000024 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff607922015-07-31 15:46:16 +010025 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010026 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000027 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070028 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000029 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000030 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010031 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080032 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070033 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010035 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000036 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070037 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010038 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_IRQ_PROBE
40 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010041 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010042 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070043 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000045 select GENERIC_STRNCPY_FROM_USER
46 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010047 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010048 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010050 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010051 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010052 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010053 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080054 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030055 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000056 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080057 select HAVE_ARCH_MMAP_RND_BITS
58 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000059 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010060 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070061 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010062 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010063 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010064 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010065 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070066 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070067 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000069 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010070 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000071 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010072 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090073 select HAVE_FUNCTION_TRACER
74 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010075 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000077 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000079 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010081 select HAVE_PERF_REGS
82 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070083 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010084 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010085 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020087 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010088 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select NO_BOOTMEM
90 select OF
91 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010092 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000094 select POWER_RESET
95 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select RTC_LIB
97 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070098 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070099 select HAVE_CONTEXT_TRACKING
Jens Wiklander14457452016-01-04 15:44:32 +0100100 select HAVE_ARM_SMCCC
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 help
102 ARM 64-bit (AArch64) Linux support.
103
104config 64BIT
105 def_bool y
106
107config ARCH_PHYS_ADDR_T_64BIT
108 def_bool y
109
110config MMU
111 def_bool y
112
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800113config ARCH_MMAP_RND_BITS_MIN
114 default 14 if ARM64_64K_PAGES
115 default 16 if ARM64_16K_PAGES
116 default 18
117
118# max bits determined by the following formula:
119# VA_BITS - PAGE_SHIFT - 3
120config ARCH_MMAP_RND_BITS_MAX
121 default 19 if ARM64_VA_BITS=36
122 default 24 if ARM64_VA_BITS=39
123 default 27 if ARM64_VA_BITS=42
124 default 30 if ARM64_VA_BITS=47
125 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
126 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
127 default 33 if ARM64_VA_BITS=48
128 default 14 if ARM64_64K_PAGES
129 default 16 if ARM64_16K_PAGES
130 default 18
131
132config ARCH_MMAP_RND_COMPAT_BITS_MIN
133 default 7 if ARM64_64K_PAGES
134 default 9 if ARM64_16K_PAGES
135 default 11
136
137config ARCH_MMAP_RND_COMPAT_BITS_MAX
138 default 16
139
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700140config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100141 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100142
143config STACKTRACE_SUPPORT
144 def_bool y
145
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100146config ILLEGAL_POINTER_VALUE
147 hex
148 default 0xdead000000000000
149
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100150config LOCKDEP_SUPPORT
151 def_bool y
152
153config TRACE_IRQFLAGS_SUPPORT
154 def_bool y
155
Will Deaconc209f792014-03-14 17:47:05 +0000156config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157 def_bool y
158
Dave P Martin9fb74102015-07-24 16:37:48 +0100159config GENERIC_BUG
160 def_bool y
161 depends on BUG
162
163config GENERIC_BUG_RELATIVE_POINTERS
164 def_bool y
165 depends on GENERIC_BUG
166
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100167config GENERIC_HWEIGHT
168 def_bool y
169
170config GENERIC_CSUM
171 def_bool y
172
173config GENERIC_CALIBRATE_DELAY
174 def_bool y
175
Catalin Marinas19e76402014-02-27 12:09:22 +0000176config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177 def_bool y
178
Steve Capper29e56942014-10-09 15:29:25 -0700179config HAVE_GENERIC_RCU_GUP
180 def_bool y
181
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182config ARCH_DMA_ADDR_T_64BIT
183 def_bool y
184
185config NEED_DMA_MAP_STATE
186 def_bool y
187
188config NEED_SG_DMA_LENGTH
189 def_bool y
190
Will Deacon4b3dc962015-05-29 18:28:44 +0100191config SMP
192 def_bool y
193
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194config SWIOTLB
195 def_bool y
196
197config IOMMU_HELPER
198 def_bool SWIOTLB
199
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100200config KERNEL_MODE_NEON
201 def_bool y
202
Rob Herring92cc15f2014-04-18 17:19:59 -0500203config FIX_EARLYCON_MEM
204 def_bool y
205
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700206config PGTABLE_LEVELS
207 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100208 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700209 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
210 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
211 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100212 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
213 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700214
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100215source "init/Kconfig"
216
217source "kernel/Kconfig.freezer"
218
Olof Johansson6a377492015-07-20 12:09:16 -0700219source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100220
221menu "Bus support"
222
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100223config PCI
224 bool "PCI support"
225 help
226 This feature enables support for PCI bus system. If you say Y
227 here, the kernel will include drivers and infrastructure code
228 to support PCI bus devices.
229
230config PCI_DOMAINS
231 def_bool PCI
232
233config PCI_DOMAINS_GENERIC
234 def_bool PCI
235
236config PCI_SYSCALL
237 def_bool PCI
238
239source "drivers/pci/Kconfig"
240source "drivers/pci/pcie/Kconfig"
241source "drivers/pci/hotplug/Kconfig"
242
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100243endmenu
244
245menu "Kernel Features"
246
Andre Przywarac0a01b82014-11-14 15:54:12 +0000247menu "ARM errata workarounds via the alternatives framework"
248
249config ARM64_ERRATUM_826319
250 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
251 default y
252 help
253 This option adds an alternative code sequence to work around ARM
254 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
255 AXI master interface and an L2 cache.
256
257 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
258 and is unable to accept a certain write via this interface, it will
259 not progress on read data presented on the read data channel and the
260 system can deadlock.
261
262 The workaround promotes data cache clean instructions to
263 data cache clean-and-invalidate.
264 Please note that this does not necessarily enable the workaround,
265 as it depends on the alternative framework, which will only patch
266 the kernel if an affected CPU is detected.
267
268 If unsure, say Y.
269
270config ARM64_ERRATUM_827319
271 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
272 default y
273 help
274 This option adds an alternative code sequence to work around ARM
275 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
276 master interface and an L2 cache.
277
278 Under certain conditions this erratum can cause a clean line eviction
279 to occur at the same time as another transaction to the same address
280 on the AMBA 5 CHI interface, which can cause data corruption if the
281 interconnect reorders the two transactions.
282
283 The workaround promotes data cache clean instructions to
284 data cache clean-and-invalidate.
285 Please note that this does not necessarily enable the workaround,
286 as it depends on the alternative framework, which will only patch
287 the kernel if an affected CPU is detected.
288
289 If unsure, say Y.
290
291config ARM64_ERRATUM_824069
292 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
293 default y
294 help
295 This option adds an alternative code sequence to work around ARM
296 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
297 to a coherent interconnect.
298
299 If a Cortex-A53 processor is executing a store or prefetch for
300 write instruction at the same time as a processor in another
301 cluster is executing a cache maintenance operation to the same
302 address, then this erratum might cause a clean cache line to be
303 incorrectly marked as dirty.
304
305 The workaround promotes data cache clean instructions to
306 data cache clean-and-invalidate.
307 Please note that this option does not necessarily enable the
308 workaround, as it depends on the alternative framework, which will
309 only patch the kernel if an affected CPU is detected.
310
311 If unsure, say Y.
312
313config ARM64_ERRATUM_819472
314 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
315 default y
316 help
317 This option adds an alternative code sequence to work around ARM
318 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
319 present when it is connected to a coherent interconnect.
320
321 If the processor is executing a load and store exclusive sequence at
322 the same time as a processor in another cluster is executing a cache
323 maintenance operation to the same address, then this erratum might
324 cause data corruption.
325
326 The workaround promotes data cache clean instructions to
327 data cache clean-and-invalidate.
328 Please note that this does not necessarily enable the workaround,
329 as it depends on the alternative framework, which will only patch
330 the kernel if an affected CPU is detected.
331
332 If unsure, say Y.
333
334config ARM64_ERRATUM_832075
335 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
336 default y
337 help
338 This option adds an alternative code sequence to work around ARM
339 erratum 832075 on Cortex-A57 parts up to r1p2.
340
341 Affected Cortex-A57 parts might deadlock when exclusive load/store
342 instructions to Write-Back memory are mixed with Device loads.
343
344 The workaround is to promote device loads to use Load-Acquire
345 semantics.
346 Please note that this does not necessarily enable the workaround,
347 as it depends on the alternative framework, which will only patch
348 the kernel if an affected CPU is detected.
349
350 If unsure, say Y.
351
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000352config ARM64_ERRATUM_834220
353 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
354 depends on KVM
355 default y
356 help
357 This option adds an alternative code sequence to work around ARM
358 erratum 834220 on Cortex-A57 parts up to r1p2.
359
360 Affected Cortex-A57 parts might report a Stage 2 translation
361 fault as the result of a Stage 1 fault for load crossing a
362 page boundary when there is a permission or device memory
363 alignment fault at Stage 1 and a translation fault at Stage 2.
364
365 The workaround is to verify that the Stage 1 translation
366 doesn't generate a fault before handling the Stage 2 fault.
367 Please note that this does not necessarily enable the workaround,
368 as it depends on the alternative framework, which will only patch
369 the kernel if an affected CPU is detected.
370
371 If unsure, say Y.
372
Will Deacon905e8c52015-03-23 19:07:02 +0000373config ARM64_ERRATUM_845719
374 bool "Cortex-A53: 845719: a load might read incorrect data"
375 depends on COMPAT
376 default y
377 help
378 This option adds an alternative code sequence to work around ARM
379 erratum 845719 on Cortex-A53 parts up to r0p4.
380
381 When running a compat (AArch32) userspace on an affected Cortex-A53
382 part, a load at EL0 from a virtual address that matches the bottom 32
383 bits of the virtual address used by a recent load at (AArch64) EL1
384 might return incorrect data.
385
386 The workaround is to write the contextidr_el1 register on exception
387 return to a 32-bit task.
388 Please note that this does not necessarily enable the workaround,
389 as it depends on the alternative framework, which will only patch
390 the kernel if an affected CPU is detected.
391
392 If unsure, say Y.
393
Will Deacondf057cc2015-03-17 12:15:02 +0000394config ARM64_ERRATUM_843419
395 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
396 depends on MODULES
397 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100398 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000399 help
400 This option builds kernel modules using the large memory model in
401 order to avoid the use of the ADRP instruction, which can cause
402 a subsequent memory access to use an incorrect address on Cortex-A53
403 parts up to r0p4.
404
405 Note that the kernel itself must be linked with a version of ld
406 which fixes potentially affected ADRP instructions through the
407 use of veneers.
408
409 If unsure, say Y.
410
Robert Richter94100972015-09-21 22:58:38 +0200411config CAVIUM_ERRATUM_22375
412 bool "Cavium erratum 22375, 24313"
413 default y
414 help
415 Enable workaround for erratum 22375, 24313.
416
417 This implements two gicv3-its errata workarounds for ThunderX. Both
418 with small impact affecting only ITS table allocation.
419
420 erratum 22375: only alloc 8MB table size
421 erratum 24313: ignore memory access type
422
423 The fixes are in ITS initialization and basically ignore memory access
424 type and table size provided by the TYPER and BASER registers.
425
426 If unsure, say Y.
427
Robert Richter6d4e11c2015-09-21 22:58:35 +0200428config CAVIUM_ERRATUM_23154
429 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
430 default y
431 help
432 The gicv3 of ThunderX requires a modified version for
433 reading the IAR status to ensure data synchronization
434 (access to icc_iar1_el1 is not sync'ed before and after).
435
436 If unsure, say Y.
437
Andrew Pinski104a0c02016-02-24 17:44:57 -0800438config CAVIUM_ERRATUM_27456
439 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
440 default y
441 help
442 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
443 instructions may cause the icache to become corrupted if it
444 contains data for a non-current ASID. The fix is to
445 invalidate the icache when changing the mm context.
446
447 If unsure, say Y.
448
Andre Przywarac0a01b82014-11-14 15:54:12 +0000449endmenu
450
451
Jungseok Leee41ceed2014-05-12 10:40:38 +0100452choice
453 prompt "Page size"
454 default ARM64_4K_PAGES
455 help
456 Page size (translation granule) configuration.
457
458config ARM64_4K_PAGES
459 bool "4KB"
460 help
461 This feature enables 4KB pages support.
462
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100463config ARM64_16K_PAGES
464 bool "16KB"
465 help
466 The system will use 16KB pages support. AArch32 emulation
467 requires applications compiled with 16K (or a multiple of 16K)
468 aligned segments.
469
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100470config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100471 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100472 help
473 This feature enables 64KB pages support (4KB by default)
474 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100475 look-up. AArch32 emulation requires applications compiled
476 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100477
Jungseok Leee41ceed2014-05-12 10:40:38 +0100478endchoice
479
480choice
481 prompt "Virtual address space size"
482 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100483 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100484 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
485 help
486 Allows choosing one of multiple possible virtual address
487 space sizes. The level of translation table is determined by
488 a combination of page size and virtual address space size.
489
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100490config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100491 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100492 depends on ARM64_16K_PAGES
493
Jungseok Leee41ceed2014-05-12 10:40:38 +0100494config ARM64_VA_BITS_39
495 bool "39-bit"
496 depends on ARM64_4K_PAGES
497
498config ARM64_VA_BITS_42
499 bool "42-bit"
500 depends on ARM64_64K_PAGES
501
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100502config ARM64_VA_BITS_47
503 bool "47-bit"
504 depends on ARM64_16K_PAGES
505
Jungseok Leec79b954b2014-05-12 18:40:51 +0900506config ARM64_VA_BITS_48
507 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900508
Jungseok Leee41ceed2014-05-12 10:40:38 +0100509endchoice
510
511config ARM64_VA_BITS
512 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100513 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100514 default 39 if ARM64_VA_BITS_39
515 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100516 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900517 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100518
Will Deacona8720132013-10-11 14:52:19 +0100519config CPU_BIG_ENDIAN
520 bool "Build big-endian kernel"
521 help
522 Say Y if you plan on running a kernel in big-endian mode.
523
Mark Brownf6e763b2014-03-04 07:51:17 +0000524config SCHED_MC
525 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000526 help
527 Multi-core scheduler support improves the CPU scheduler's decision
528 making when dealing with multi-core CPU chips at a cost of slightly
529 increased overhead in some places. If unsure say N here.
530
531config SCHED_SMT
532 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000533 help
534 Improves the CPU scheduler's decision making when dealing with
535 MultiThreading at a cost of slightly increased overhead in some
536 places. If unsure say N here.
537
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100538config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000539 int "Maximum number of CPUs (2-4096)"
540 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100541 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100542 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100543
Mark Rutland9327e2c2013-10-24 20:30:18 +0100544config HOTPLUG_CPU
545 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800546 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100547 help
548 Say Y here to experiment with turning CPUs off and on. CPUs
549 can be controlled through /sys/devices/system/cpu.
550
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100551source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800552source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100553
Laura Abbott83863f22016-02-05 16:24:47 -0800554config ARCH_SUPPORTS_DEBUG_PAGEALLOC
555 def_bool y
556
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100557config ARCH_HAS_HOLES_MEMORYMODEL
558 def_bool y if SPARSEMEM
559
560config ARCH_SPARSEMEM_ENABLE
561 def_bool y
562 select SPARSEMEM_VMEMMAP_ENABLE
563
564config ARCH_SPARSEMEM_DEFAULT
565 def_bool ARCH_SPARSEMEM_ENABLE
566
567config ARCH_SELECT_MEMORY_MODEL
568 def_bool ARCH_SPARSEMEM_ENABLE
569
570config HAVE_ARCH_PFN_VALID
571 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
572
573config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100574 def_bool y
575 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100576
Steve Capper084bd292013-04-10 13:48:00 +0100577config SYS_SUPPORTS_HUGETLBFS
578 def_bool y
579
Steve Capper084bd292013-04-10 13:48:00 +0100580config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100581 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100582
Steve Capperaf074842013-04-19 16:23:57 +0100583config HAVE_ARCH_TRANSPARENT_HUGEPAGE
584 def_bool y
585
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100586config ARCH_HAS_CACHE_LINE_SIZE
587 def_bool y
588
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100589source "mm/Kconfig"
590
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000591config SECCOMP
592 bool "Enable seccomp to safely compute untrusted bytecode"
593 ---help---
594 This kernel feature is useful for number crunching applications
595 that may need to compute untrusted bytecode during their
596 execution. By using pipes or other transports made available to
597 the process as file descriptors supporting the read/write
598 syscalls, it's possible to isolate those applications in
599 their own address space using seccomp. Once seccomp is
600 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
601 and the task is only allowed to execute a few safe syscalls
602 defined by each seccomp mode.
603
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000604config PARAVIRT
605 bool "Enable paravirtualization code"
606 help
607 This changes the kernel so it can modify itself when it is run
608 under a hypervisor, potentially improving performance significantly
609 over full virtualization.
610
611config PARAVIRT_TIME_ACCOUNTING
612 bool "Paravirtual steal time accounting"
613 select PARAVIRT
614 default n
615 help
616 Select this option to enable fine granularity task steal time
617 accounting. Time spent executing other tasks in parallel with
618 the current vCPU is discounted from the vCPU power. To account for
619 that, there can be a small performance impact.
620
621 If in doubt, say N here.
622
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000623config XEN_DOM0
624 def_bool y
625 depends on XEN
626
627config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700628 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000629 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000630 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000631 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000632 help
633 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
634
Steve Capperd03bb142013-04-25 15:19:21 +0100635config FORCE_MAX_ZONEORDER
636 int
637 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100638 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100639 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100640 help
641 The kernel memory allocator divides physically contiguous memory
642 blocks into "zones", where each zone is a power of two number of
643 pages. This option selects the largest power of two that the kernel
644 keeps in the memory allocator. If you need to allocate very large
645 blocks of physically contiguous memory, then you may need to
646 increase this value.
647
648 This config option is actually maximum order plus one. For example,
649 a value of 11 means that the largest free memory block is 2^10 pages.
650
651 We make sure that we can allocate upto a HugePage size for each configuration.
652 Hence we have :
653 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
654
655 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
656 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100657
Will Deacon1b907f42014-11-20 16:51:10 +0000658menuconfig ARMV8_DEPRECATED
659 bool "Emulate deprecated/obsolete ARMv8 instructions"
660 depends on COMPAT
661 help
662 Legacy software support may require certain instructions
663 that have been deprecated or obsoleted in the architecture.
664
665 Enable this config to enable selective emulation of these
666 features.
667
668 If unsure, say Y
669
670if ARMV8_DEPRECATED
671
672config SWP_EMULATION
673 bool "Emulate SWP/SWPB instructions"
674 help
675 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
676 they are always undefined. Say Y here to enable software
677 emulation of these instructions for userspace using LDXR/STXR.
678
679 In some older versions of glibc [<=2.8] SWP is used during futex
680 trylock() operations with the assumption that the code will not
681 be preempted. This invalid assumption may be more likely to fail
682 with SWP emulation enabled, leading to deadlock of the user
683 application.
684
685 NOTE: when accessing uncached shared regions, LDXR/STXR rely
686 on an external transaction monitoring block called a global
687 monitor to maintain update atomicity. If your system does not
688 implement a global monitor, this option can cause programs that
689 perform SWP operations to uncached memory to deadlock.
690
691 If unsure, say Y
692
693config CP15_BARRIER_EMULATION
694 bool "Emulate CP15 Barrier instructions"
695 help
696 The CP15 barrier instructions - CP15ISB, CP15DSB, and
697 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
698 strongly recommended to use the ISB, DSB, and DMB
699 instructions instead.
700
701 Say Y here to enable software emulation of these
702 instructions for AArch32 userspace code. When this option is
703 enabled, CP15 barrier usage is traced which can help
704 identify software that needs updating.
705
706 If unsure, say Y
707
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000708config SETEND_EMULATION
709 bool "Emulate SETEND instruction"
710 help
711 The SETEND instruction alters the data-endianness of the
712 AArch32 EL0, and is deprecated in ARMv8.
713
714 Say Y here to enable software emulation of the instruction
715 for AArch32 userspace code.
716
717 Note: All the cpus on the system must have mixed endian support at EL0
718 for this feature to be enabled. If a new CPU - which doesn't support mixed
719 endian - is hotplugged in after this feature has been enabled, there could
720 be unexpected results in the applications.
721
722 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000723endif
724
Will Deacon0e4a0702015-07-27 15:54:13 +0100725menu "ARMv8.1 architectural features"
726
727config ARM64_HW_AFDBM
728 bool "Support for hardware updates of the Access and Dirty page flags"
729 default y
730 help
731 The ARMv8.1 architecture extensions introduce support for
732 hardware updates of the access and dirty information in page
733 table entries. When enabled in TCR_EL1 (HA and HD bits) on
734 capable processors, accesses to pages with PTE_AF cleared will
735 set this bit instead of raising an access flag fault.
736 Similarly, writes to read-only pages with the DBM bit set will
737 clear the read-only bit (AP[2]) instead of raising a
738 permission fault.
739
740 Kernels built with this configuration option enabled continue
741 to work on pre-ARMv8.1 hardware and the performance impact is
742 minimal. If unsure, say Y.
743
744config ARM64_PAN
745 bool "Enable support for Privileged Access Never (PAN)"
746 default y
747 help
748 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
749 prevents the kernel or hypervisor from accessing user-space (EL0)
750 memory directly.
751
752 Choosing this option will cause any unprotected (not using
753 copy_to_user et al) memory access to fail with a permission fault.
754
755 The feature is detected at runtime, and will remain as a 'nop'
756 instruction if the cpu does not implement the feature.
757
758config ARM64_LSE_ATOMICS
759 bool "Atomic instructions"
760 help
761 As part of the Large System Extensions, ARMv8.1 introduces new
762 atomic instructions that are designed specifically to scale in
763 very large systems.
764
765 Say Y here to make use of these instructions for the in-kernel
766 atomic routines. This incurs a small overhead on CPUs that do
767 not support these instructions and requires the kernel to be
768 built with binutils >= 2.25.
769
770endmenu
771
Will Deaconf9933182016-02-26 16:30:14 +0000772menu "ARMv8.2 architectural features"
773
James Morse57f49592016-02-05 14:58:48 +0000774config ARM64_UAO
775 bool "Enable support for User Access Override (UAO)"
776 default y
777 help
778 User Access Override (UAO; part of the ARMv8.2 Extensions)
779 causes the 'unprivileged' variant of the load/store instructions to
780 be overriden to be privileged.
781
782 This option changes get_user() and friends to use the 'unprivileged'
783 variant of the load/store instructions. This ensures that user-space
784 really did have access to the supplied memory. When addr_limit is
785 set to kernel memory the UAO bit will be set, allowing privileged
786 access to kernel memory.
787
788 Choosing this option will cause copy_to_user() et al to use user-space
789 memory permissions.
790
791 The feature is detected at runtime, the kernel will use the
792 regular load/store instructions if the cpu does not implement the
793 feature.
794
Will Deaconf9933182016-02-26 16:30:14 +0000795endmenu
796
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100797config ARM64_MODULE_CMODEL_LARGE
798 bool
799
800config ARM64_MODULE_PLTS
801 bool
802 select ARM64_MODULE_CMODEL_LARGE
803 select HAVE_MOD_ARCH_SPECIFIC
804
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100805config RELOCATABLE
806 bool
807 help
808 This builds the kernel as a Position Independent Executable (PIE),
809 which retains all relocation metadata required to relocate the
810 kernel binary at runtime to a different virtual address than the
811 address it was linked at.
812 Since AArch64 uses the RELA relocation format, this requires a
813 relocation pass at runtime even if the kernel is loaded at the
814 same address it was linked at.
815
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100816config RANDOMIZE_BASE
817 bool "Randomize the address of the kernel image"
818 select ARM64_MODULE_PLTS
819 select RELOCATABLE
820 help
821 Randomizes the virtual address at which the kernel image is
822 loaded, as a security feature that deters exploit attempts
823 relying on knowledge of the location of kernel internals.
824
825 It is the bootloader's job to provide entropy, by passing a
826 random u64 value in /chosen/kaslr-seed at kernel entry.
827
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100828 When booting via the UEFI stub, it will invoke the firmware's
829 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
830 to the kernel proper. In addition, it will randomise the physical
831 location of the kernel Image as well.
832
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100833 If unsure, say N.
834
835config RANDOMIZE_MODULE_REGION_FULL
836 bool "Randomize the module region independently from the core kernel"
837 depends on RANDOMIZE_BASE
838 default y
839 help
840 Randomizes the location of the module region without considering the
841 location of the core kernel. This way, it is impossible for modules
842 to leak information about the location of core kernel data structures
843 but it does imply that function calls between modules and the core
844 kernel will need to be resolved via veneers in the module PLT.
845
846 When this option is not set, the module region will be randomized over
847 a limited range that contains the [_stext, _etext] interval of the
848 core kernel, so branch relocations are always in range.
849
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100850endmenu
851
852menu "Boot options"
853
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000854config ARM64_ACPI_PARKING_PROTOCOL
855 bool "Enable support for the ARM64 ACPI parking protocol"
856 depends on ACPI
857 help
858 Enable support for the ARM64 ACPI parking protocol. If disabled
859 the kernel will not allow booting through the ARM64 ACPI parking
860 protocol even if the corresponding data is present in the ACPI
861 MADT table.
862
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100863config CMDLINE
864 string "Default kernel command string"
865 default ""
866 help
867 Provide a set of default command-line options at build time by
868 entering them here. As a minimum, you should specify the the
869 root device (e.g. root=/dev/nfs).
870
871config CMDLINE_FORCE
872 bool "Always use the default kernel command string"
873 help
874 Always use the default kernel command string, even if the boot
875 loader passes other arguments to the kernel.
876 This is useful if you cannot or don't want to change the
877 command-line options your boot loader passes to the kernel.
878
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200879config EFI_STUB
880 bool
881
Mark Salterf84d0272014-04-15 21:59:30 -0400882config EFI
883 bool "UEFI runtime support"
884 depends on OF && !CPU_BIG_ENDIAN
885 select LIBFDT
886 select UCS2_STRING
887 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200888 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200889 select EFI_STUB
890 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400891 default y
892 help
893 This option provides support for runtime services provided
894 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400895 clock, and platform reset). A UEFI stub is also provided to
896 allow the kernel to be booted as an EFI application. This
897 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400898
Yi Lid1ae8c02014-10-04 23:46:43 +0800899config DMI
900 bool "Enable support for SMBIOS (DMI) tables"
901 depends on EFI
902 default y
903 help
904 This enables SMBIOS/DMI feature for systems.
905
906 This option is only useful on systems that have UEFI firmware.
907 However, even with this option, the resultant kernel should
908 continue to boot on existing non-UEFI platforms.
909
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100910endmenu
911
912menu "Userspace binary formats"
913
914source "fs/Kconfig.binfmt"
915
916config COMPAT
917 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100918 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100919 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700920 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500921 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500922 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100923 help
924 This option enables support for a 32-bit EL0 running under a 64-bit
925 kernel at EL1. AArch32-specific components such as system calls,
926 the user helper functions, VFP support and the ptrace interface are
927 handled appropriately by the kernel.
928
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100929 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
930 that you will only be able to execute AArch32 binaries that were compiled
931 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000932
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100933 If you want to execute 32-bit userspace applications, say Y.
934
935config SYSVIPC_COMPAT
936 def_bool y
937 depends on COMPAT && SYSVIPC
938
939endmenu
940
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000941menu "Power management options"
942
943source "kernel/power/Kconfig"
944
945config ARCH_SUSPEND_POSSIBLE
946 def_bool y
947
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000948endmenu
949
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100950menu "CPU Power Management"
951
952source "drivers/cpuidle/Kconfig"
953
Rob Herring52e7e812014-02-24 11:27:57 +0900954source "drivers/cpufreq/Kconfig"
955
956endmenu
957
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100958source "net/Kconfig"
959
960source "drivers/Kconfig"
961
Mark Salterf84d0272014-04-15 21:59:30 -0400962source "drivers/firmware/Kconfig"
963
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000964source "drivers/acpi/Kconfig"
965
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100966source "fs/Kconfig"
967
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100968source "arch/arm64/kvm/Kconfig"
969
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100970source "arch/arm64/Kconfig.debug"
971
972source "security/Kconfig"
973
974source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800975if CRYPTO
976source "arch/arm64/crypto/Kconfig"
977endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100978
979source "lib/Kconfig"