blob: 8db186f8442b307801ed2f955099e3eed6606709 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Daniel Borkmannd2852a22017-02-21 16:09:33 +010025 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070026 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010032 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070033 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010034 select ARCH_INLINE_READ_LOCK if !PREEMPT
35 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
42 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
46 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000050 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
51 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
52 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
56 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010060 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010061 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000062 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010063 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020064 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090065 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070066 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000067 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000068 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080069 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000070 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000071 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000072 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010073 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050074 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010075 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050076 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010077 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010078 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000079 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070080 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000081 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020082 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000083 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010084 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010085 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080086 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070087 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010088 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010090 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000091 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070092 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010093 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070094 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select GENERIC_IRQ_PROBE
96 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010097 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010098 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070099 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000101 select GENERIC_STRNCPY_FROM_USER
102 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100104 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100106 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800107 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100108 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100109 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100110 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100111 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800112 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700113 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800114 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +0000115 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800116 select HAVE_ARCH_MMAP_RND_BITS
117 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700118 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000119 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700120 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700121 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700123 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100124 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700125 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200126 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100127 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100128 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100129 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700130 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700131 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700132 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000133 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100134 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000135 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100136 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900137 select HAVE_FUNCTION_TRACER
138 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200139 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100141 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000142 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700143 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700144 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000145 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100147 select HAVE_PERF_REGS
148 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400149 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700150 select HAVE_RCU_TABLE_FREE
Will Deaconace8cb72018-08-23 21:16:50 +0100151 select HAVE_RCU_TABLE_INVALIDATE
Will Deacon409d5db2018-06-20 14:46:50 +0100152 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900153 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100154 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400155 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900156 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100157 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100158 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200159 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100160 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700161 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200162 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200163 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100164 select OF
165 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100166 select OF_RESERVED_MEM
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100167 select PCI_DOMAINS_GENERIC if PCI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200168 select PCI_ECAM if ACPI
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100169 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000170 select POWER_RESET
171 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700172 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200174 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700175 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000176 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177 help
178 ARM 64-bit (AArch64) Linux support.
179
180config 64BIT
181 def_bool y
182
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183config MMU
184 def_bool y
185
Mark Rutland030c4d22016-05-31 15:57:59 +0100186config ARM64_PAGE_SHIFT
187 int
188 default 16 if ARM64_64K_PAGES
189 default 14 if ARM64_16K_PAGES
190 default 12
191
192config ARM64_CONT_SHIFT
193 int
194 default 5 if ARM64_64K_PAGES
195 default 7 if ARM64_16K_PAGES
196 default 4
197
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800198config ARCH_MMAP_RND_BITS_MIN
199 default 14 if ARM64_64K_PAGES
200 default 16 if ARM64_16K_PAGES
201 default 18
202
203# max bits determined by the following formula:
204# VA_BITS - PAGE_SHIFT - 3
205config ARCH_MMAP_RND_BITS_MAX
206 default 19 if ARM64_VA_BITS=36
207 default 24 if ARM64_VA_BITS=39
208 default 27 if ARM64_VA_BITS=42
209 default 30 if ARM64_VA_BITS=47
210 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
211 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
212 default 33 if ARM64_VA_BITS=48
213 default 14 if ARM64_64K_PAGES
214 default 16 if ARM64_16K_PAGES
215 default 18
216
217config ARCH_MMAP_RND_COMPAT_BITS_MIN
218 default 7 if ARM64_64K_PAGES
219 default 9 if ARM64_16K_PAGES
220 default 11
221
222config ARCH_MMAP_RND_COMPAT_BITS_MAX
223 default 16
224
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700225config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100226 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100227
228config STACKTRACE_SUPPORT
229 def_bool y
230
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100231config ILLEGAL_POINTER_VALUE
232 hex
233 default 0xdead000000000000
234
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100235config LOCKDEP_SUPPORT
236 def_bool y
237
238config TRACE_IRQFLAGS_SUPPORT
239 def_bool y
240
Will Deaconc209f792014-03-14 17:47:05 +0000241config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242 def_bool y
243
Dave P Martin9fb74102015-07-24 16:37:48 +0100244config GENERIC_BUG
245 def_bool y
246 depends on BUG
247
248config GENERIC_BUG_RELATIVE_POINTERS
249 def_bool y
250 depends on GENERIC_BUG
251
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100252config GENERIC_HWEIGHT
253 def_bool y
254
255config GENERIC_CSUM
256 def_bool y
257
258config GENERIC_CALIBRATE_DELAY
259 def_bool y
260
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100261config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100262 def_bool y
263
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300264config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700265 def_bool y
266
Will Deacon4b3dc962015-05-29 18:28:44 +0100267config SMP
268 def_bool y
269
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100270config KERNEL_MODE_NEON
271 def_bool y
272
Rob Herring92cc15f2014-04-18 17:19:59 -0500273config FIX_EARLYCON_MEM
274 def_bool y
275
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700276config PGTABLE_LEVELS
277 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100278 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700279 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
280 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
281 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100282 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
283 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700284
Pratyush Anand9842cea2016-11-02 14:40:46 +0530285config ARCH_SUPPORTS_UPROBES
286 def_bool y
287
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200288config ARCH_PROC_KCORE_TEXT
289 def_bool y
290
Olof Johansson6a377492015-07-20 12:09:16 -0700291source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100292
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100293menu "Kernel Features"
294
Andre Przywarac0a01b82014-11-14 15:54:12 +0000295menu "ARM errata workarounds via the alternatives framework"
296
297config ARM64_ERRATUM_826319
298 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
299 default y
300 help
301 This option adds an alternative code sequence to work around ARM
302 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
303 AXI master interface and an L2 cache.
304
305 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
306 and is unable to accept a certain write via this interface, it will
307 not progress on read data presented on the read data channel and the
308 system can deadlock.
309
310 The workaround promotes data cache clean instructions to
311 data cache clean-and-invalidate.
312 Please note that this does not necessarily enable the workaround,
313 as it depends on the alternative framework, which will only patch
314 the kernel if an affected CPU is detected.
315
316 If unsure, say Y.
317
318config ARM64_ERRATUM_827319
319 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
320 default y
321 help
322 This option adds an alternative code sequence to work around ARM
323 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
324 master interface and an L2 cache.
325
326 Under certain conditions this erratum can cause a clean line eviction
327 to occur at the same time as another transaction to the same address
328 on the AMBA 5 CHI interface, which can cause data corruption if the
329 interconnect reorders the two transactions.
330
331 The workaround promotes data cache clean instructions to
332 data cache clean-and-invalidate.
333 Please note that this does not necessarily enable the workaround,
334 as it depends on the alternative framework, which will only patch
335 the kernel if an affected CPU is detected.
336
337 If unsure, say Y.
338
339config ARM64_ERRATUM_824069
340 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
341 default y
342 help
343 This option adds an alternative code sequence to work around ARM
344 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
345 to a coherent interconnect.
346
347 If a Cortex-A53 processor is executing a store or prefetch for
348 write instruction at the same time as a processor in another
349 cluster is executing a cache maintenance operation to the same
350 address, then this erratum might cause a clean cache line to be
351 incorrectly marked as dirty.
352
353 The workaround promotes data cache clean instructions to
354 data cache clean-and-invalidate.
355 Please note that this option does not necessarily enable the
356 workaround, as it depends on the alternative framework, which will
357 only patch the kernel if an affected CPU is detected.
358
359 If unsure, say Y.
360
361config ARM64_ERRATUM_819472
362 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
363 default y
364 help
365 This option adds an alternative code sequence to work around ARM
366 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
367 present when it is connected to a coherent interconnect.
368
369 If the processor is executing a load and store exclusive sequence at
370 the same time as a processor in another cluster is executing a cache
371 maintenance operation to the same address, then this erratum might
372 cause data corruption.
373
374 The workaround promotes data cache clean instructions to
375 data cache clean-and-invalidate.
376 Please note that this does not necessarily enable the workaround,
377 as it depends on the alternative framework, which will only patch
378 the kernel if an affected CPU is detected.
379
380 If unsure, say Y.
381
382config ARM64_ERRATUM_832075
383 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
384 default y
385 help
386 This option adds an alternative code sequence to work around ARM
387 erratum 832075 on Cortex-A57 parts up to r1p2.
388
389 Affected Cortex-A57 parts might deadlock when exclusive load/store
390 instructions to Write-Back memory are mixed with Device loads.
391
392 The workaround is to promote device loads to use Load-Acquire
393 semantics.
394 Please note that this does not necessarily enable the workaround,
395 as it depends on the alternative framework, which will only patch
396 the kernel if an affected CPU is detected.
397
398 If unsure, say Y.
399
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000400config ARM64_ERRATUM_834220
401 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
402 depends on KVM
403 default y
404 help
405 This option adds an alternative code sequence to work around ARM
406 erratum 834220 on Cortex-A57 parts up to r1p2.
407
408 Affected Cortex-A57 parts might report a Stage 2 translation
409 fault as the result of a Stage 1 fault for load crossing a
410 page boundary when there is a permission or device memory
411 alignment fault at Stage 1 and a translation fault at Stage 2.
412
413 The workaround is to verify that the Stage 1 translation
414 doesn't generate a fault before handling the Stage 2 fault.
415 Please note that this does not necessarily enable the workaround,
416 as it depends on the alternative framework, which will only patch
417 the kernel if an affected CPU is detected.
418
419 If unsure, say Y.
420
Will Deacon905e8c52015-03-23 19:07:02 +0000421config ARM64_ERRATUM_845719
422 bool "Cortex-A53: 845719: a load might read incorrect data"
423 depends on COMPAT
424 default y
425 help
426 This option adds an alternative code sequence to work around ARM
427 erratum 845719 on Cortex-A53 parts up to r0p4.
428
429 When running a compat (AArch32) userspace on an affected Cortex-A53
430 part, a load at EL0 from a virtual address that matches the bottom 32
431 bits of the virtual address used by a recent load at (AArch64) EL1
432 might return incorrect data.
433
434 The workaround is to write the contextidr_el1 register on exception
435 return to a 32-bit task.
436 Please note that this does not necessarily enable the workaround,
437 as it depends on the alternative framework, which will only patch
438 the kernel if an affected CPU is detected.
439
440 If unsure, say Y.
441
Will Deacondf057cc2015-03-17 12:15:02 +0000442config ARM64_ERRATUM_843419
443 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000444 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000445 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000446 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100447 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000448 enables PLT support to replace certain ADRP instructions, which can
449 cause subsequent memory accesses to use an incorrect address on
450 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000451
452 If unsure, say Y.
453
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100454config ARM64_ERRATUM_1024718
455 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
456 default y
457 help
458 This option adds work around for Arm Cortex-A55 Erratum 1024718.
459
460 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
461 update of the hardware dirty bit when the DBM/AP bits are updated
462 without a break-before-make. The work around is to disable the usage
463 of hardware DBM locally on the affected cores. CPUs not affected by
464 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100465
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100466 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100467
Marc Zyngier95b861a42018-09-27 17:15:34 +0100468config ARM64_ERRATUM_1188873
469 bool "Cortex-A76: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
470 default y
Arnd Bergmann040f3402018-10-02 23:11:44 +0200471 select ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier95b861a42018-09-27 17:15:34 +0100472 help
473 This option adds work arounds for ARM Cortex-A76 erratum 1188873
474
475 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could cause
476 register corruption when accessing the timer registers from
477 AArch32 userspace.
478
479 If unsure, say Y.
480
Robert Richter94100972015-09-21 22:58:38 +0200481config CAVIUM_ERRATUM_22375
482 bool "Cavium erratum 22375, 24313"
483 default y
484 help
485 Enable workaround for erratum 22375, 24313.
486
487 This implements two gicv3-its errata workarounds for ThunderX. Both
488 with small impact affecting only ITS table allocation.
489
490 erratum 22375: only alloc 8MB table size
491 erratum 24313: ignore memory access type
492
493 The fixes are in ITS initialization and basically ignore memory access
494 type and table size provided by the TYPER and BASER registers.
495
496 If unsure, say Y.
497
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200498config CAVIUM_ERRATUM_23144
499 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
500 depends on NUMA
501 default y
502 help
503 ITS SYNC command hang for cross node io and collections/cpu mapping.
504
505 If unsure, say Y.
506
Robert Richter6d4e11c2015-09-21 22:58:35 +0200507config CAVIUM_ERRATUM_23154
508 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
509 default y
510 help
511 The gicv3 of ThunderX requires a modified version for
512 reading the IAR status to ensure data synchronization
513 (access to icc_iar1_el1 is not sync'ed before and after).
514
515 If unsure, say Y.
516
Andrew Pinski104a0c02016-02-24 17:44:57 -0800517config CAVIUM_ERRATUM_27456
518 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
519 default y
520 help
521 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
522 instructions may cause the icache to become corrupted if it
523 contains data for a non-current ASID. The fix is to
524 invalidate the icache when changing the mm context.
525
526 If unsure, say Y.
527
David Daney690a3412017-06-09 12:49:48 +0100528config CAVIUM_ERRATUM_30115
529 bool "Cavium erratum 30115: Guest may disable interrupts in host"
530 default y
531 help
532 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
533 1.2, and T83 Pass 1.0, KVM guest execution may disable
534 interrupts in host. Trapping both GICv3 group-0 and group-1
535 accesses sidesteps the issue.
536
537 If unsure, say Y.
538
Christopher Covington38fd94b2017-02-08 15:08:37 -0500539config QCOM_FALKOR_ERRATUM_1003
540 bool "Falkor E1003: Incorrect translation due to ASID change"
541 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500542 help
543 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000544 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
545 in TTBR1_EL1, this situation only occurs in the entry trampoline and
546 then only for entries in the walk cache, since the leaf translation
547 is unchanged. Work around the erratum by invalidating the walk cache
548 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500549
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500550config QCOM_FALKOR_ERRATUM_1009
551 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
552 default y
553 help
554 On Falkor v1, the CPU may prematurely complete a DSB following a
555 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
556 one more time to fix the issue.
557
558 If unsure, say Y.
559
Shanker Donthineni90922a22017-03-07 08:20:38 -0600560config QCOM_QDF2400_ERRATUM_0065
561 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
562 default y
563 help
564 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
565 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
566 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
567
568 If unsure, say Y.
569
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100570config SOCIONEXT_SYNQUACER_PREITS
571 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
572 default y
573 help
574 Socionext Synquacer SoCs implement a separate h/w block to generate
575 MSI doorbell writes with non-zero values for the device ID.
576
577 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100578
579config HISILICON_ERRATUM_161600802
580 bool "Hip07 161600802: Erroneous redistributor VLPI base"
581 default y
582 help
583 The HiSilicon Hip07 SoC usees the wrong redistributor base
584 when issued ITS commands such as VMOVP and VMAPP, and requires
585 a 128kB offset to be applied to the target address in this commands.
586
587 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600588
589config QCOM_FALKOR_ERRATUM_E1041
590 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
591 default y
592 help
593 Falkor CPU may speculatively fetch instructions from an improper
594 memory location when MMU translation is changed from SCTLR_ELn[M]=1
595 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
596
597 If unsure, say Y.
598
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100599endmenu
600
601
602choice
603 prompt "Page size"
604 default ARM64_4K_PAGES
605 help
606 Page size (translation granule) configuration.
607
608config ARM64_4K_PAGES
609 bool "4KB"
610 help
611 This feature enables 4KB pages support.
612
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100613config ARM64_16K_PAGES
614 bool "16KB"
615 help
616 The system will use 16KB pages support. AArch32 emulation
617 requires applications compiled with 16K (or a multiple of 16K)
618 aligned segments.
619
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100620config ARM64_64K_PAGES
621 bool "64KB"
622 help
623 This feature enables 64KB pages support (4KB by default)
624 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100625 look-up. AArch32 emulation requires applications compiled
626 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100627
628endchoice
629
630choice
631 prompt "Virtual address space size"
632 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100633 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100634 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
635 help
636 Allows choosing one of multiple possible virtual address
637 space sizes. The level of translation table is determined by
638 a combination of page size and virtual address space size.
639
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100640config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100641 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100642 depends on ARM64_16K_PAGES
643
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100644config ARM64_VA_BITS_39
645 bool "39-bit"
646 depends on ARM64_4K_PAGES
647
648config ARM64_VA_BITS_42
649 bool "42-bit"
650 depends on ARM64_64K_PAGES
651
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100652config ARM64_VA_BITS_47
653 bool "47-bit"
654 depends on ARM64_16K_PAGES
655
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100656config ARM64_VA_BITS_48
657 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100658
659endchoice
660
661config ARM64_VA_BITS
662 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100663 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100664 default 39 if ARM64_VA_BITS_39
665 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100666 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100667 default 48 if ARM64_VA_BITS_48
668
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000669choice
670 prompt "Physical address space size"
671 default ARM64_PA_BITS_48
672 help
673 Choose the maximum physical address range that the kernel will
674 support.
675
676config ARM64_PA_BITS_48
677 bool "48-bit"
678
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000679config ARM64_PA_BITS_52
680 bool "52-bit (ARMv8.2)"
681 depends on ARM64_64K_PAGES
682 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
683 help
684 Enable support for a 52-bit physical address space, introduced as
685 part of the ARMv8.2-LPA extension.
686
687 With this enabled, the kernel will also continue to work on CPUs that
688 do not support ARMv8.2-LPA, but with some added memory overhead (and
689 minor performance overhead).
690
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000691endchoice
692
693config ARM64_PA_BITS
694 int
695 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000696 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000697
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100698config CPU_BIG_ENDIAN
699 bool "Build big-endian kernel"
700 help
701 Say Y if you plan on running a kernel in big-endian mode.
702
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100703config SCHED_MC
704 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100705 help
706 Multi-core scheduler support improves the CPU scheduler's decision
707 making when dealing with multi-core CPU chips at a cost of slightly
708 increased overhead in some places. If unsure say N here.
709
710config SCHED_SMT
711 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100712 help
713 Improves the CPU scheduler's decision making when dealing with
714 MultiThreading at a cost of slightly increased overhead in some
715 places. If unsure say N here.
716
717config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000718 int "Maximum number of CPUs (2-4096)"
719 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100720 # These have to remain sorted largest to smallest
721 default "64"
722
723config HOTPLUG_CPU
724 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800725 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100726 help
727 Say Y here to experiment with turning CPUs off and on. CPUs
728 can be controlled through /sys/devices/system/cpu.
729
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700730# Common NUMA Features
731config NUMA
732 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800733 select ACPI_NUMA if ACPI
734 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700735 help
736 Enable NUMA (Non Uniform Memory Access) support.
737
738 The kernel will try to allocate memory used by a CPU on the
739 local memory of the CPU and add some more
740 NUMA awareness to the kernel.
741
742config NODES_SHIFT
743 int "Maximum NUMA Nodes (as a power of 2)"
744 range 1 10
745 default "2"
746 depends on NEED_MULTIPLE_NODES
747 help
748 Specify the maximum number of NUMA Nodes available on the target
749 system. Increases memory reserved to accommodate various tables.
750
751config USE_PERCPU_NUMA_NODE_ID
752 def_bool y
753 depends on NUMA
754
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800755config HAVE_SETUP_PER_CPU_AREA
756 def_bool y
757 depends on NUMA
758
759config NEED_PER_CPU_EMBED_FIRST_CHUNK
760 def_bool y
761 depends on NUMA
762
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000763config HOLES_IN_ZONE
764 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000765
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800766source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100767
Laura Abbott83863f22016-02-05 16:24:47 -0800768config ARCH_SUPPORTS_DEBUG_PAGEALLOC
769 def_bool y
770
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100771config ARCH_SPARSEMEM_ENABLE
772 def_bool y
773 select SPARSEMEM_VMEMMAP_ENABLE
774
775config ARCH_SPARSEMEM_DEFAULT
776 def_bool ARCH_SPARSEMEM_ENABLE
777
778config ARCH_SELECT_MEMORY_MODEL
779 def_bool ARCH_SPARSEMEM_ENABLE
780
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700781config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200782 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700783
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100784config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100785 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100786
787config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100788 def_bool y
789 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100790
Steve Capper084bd292013-04-10 13:48:00 +0100791config SYS_SUPPORTS_HUGETLBFS
792 def_bool y
793
Steve Capper084bd292013-04-10 13:48:00 +0100794config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100795 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100796
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100797config ARCH_HAS_CACHE_LINE_SIZE
798 def_bool y
799
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000800config SECCOMP
801 bool "Enable seccomp to safely compute untrusted bytecode"
802 ---help---
803 This kernel feature is useful for number crunching applications
804 that may need to compute untrusted bytecode during their
805 execution. By using pipes or other transports made available to
806 the process as file descriptors supporting the read/write
807 syscalls, it's possible to isolate those applications in
808 their own address space using seccomp. Once seccomp is
809 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
810 and the task is only allowed to execute a few safe syscalls
811 defined by each seccomp mode.
812
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000813config PARAVIRT
814 bool "Enable paravirtualization code"
815 help
816 This changes the kernel so it can modify itself when it is run
817 under a hypervisor, potentially improving performance significantly
818 over full virtualization.
819
820config PARAVIRT_TIME_ACCOUNTING
821 bool "Paravirtual steal time accounting"
822 select PARAVIRT
823 default n
824 help
825 Select this option to enable fine granularity task steal time
826 accounting. Time spent executing other tasks in parallel with
827 the current vCPU is discounted from the vCPU power. To account for
828 that, there can be a small performance impact.
829
830 If in doubt, say N here.
831
Geoff Levandd28f6df2016-06-23 17:54:48 +0000832config KEXEC
833 depends on PM_SLEEP_SMP
834 select KEXEC_CORE
835 bool "kexec system call"
836 ---help---
837 kexec is a system call that implements the ability to shutdown your
838 current kernel, and to start another kernel. It is like a reboot
839 but it is independent of the system firmware. And like a reboot
840 you can start any kernel with it, not just Linux.
841
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900842config CRASH_DUMP
843 bool "Build kdump crash kernel"
844 help
845 Generate crash dump after being started by kexec. This should
846 be normally only set in special crash dump kernels which are
847 loaded in the main kernel with kexec-tools into a specially
848 reserved region and then later executed after a crash by
849 kdump/kexec.
850
851 For more details see Documentation/kdump/kdump.txt
852
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000853config XEN_DOM0
854 def_bool y
855 depends on XEN
856
857config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700858 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000859 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000860 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000861 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000862 help
863 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
864
Steve Capperd03bb142013-04-25 15:19:21 +0100865config FORCE_MAX_ZONEORDER
866 int
867 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100868 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100869 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100870 help
871 The kernel memory allocator divides physically contiguous memory
872 blocks into "zones", where each zone is a power of two number of
873 pages. This option selects the largest power of two that the kernel
874 keeps in the memory allocator. If you need to allocate very large
875 blocks of physically contiguous memory, then you may need to
876 increase this value.
877
878 This config option is actually maximum order plus one. For example,
879 a value of 11 means that the largest free memory block is 2^10 pages.
880
881 We make sure that we can allocate upto a HugePage size for each configuration.
882 Hence we have :
883 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
884
885 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
886 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100887
Will Deacon084eb772017-11-14 14:41:01 +0000888config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000889 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000890 default y
891 help
Will Deacon06170522017-11-14 16:19:39 +0000892 Speculation attacks against some high-performance processors can
893 be used to bypass MMU permission checks and leak kernel data to
894 userspace. This can be defended against by unmapping the kernel
895 when running in userspace, mapping it back in on exception entry
896 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000897
898 If unsure, say Y.
899
Will Deacon0f15adb2018-01-03 11:17:58 +0000900config HARDEN_BRANCH_PREDICTOR
901 bool "Harden the branch predictor against aliasing attacks" if EXPERT
902 default y
903 help
904 Speculation attacks against some high-performance processors rely on
905 being able to manipulate the branch predictor for a victim context by
906 executing aliasing branches in the attacker context. Such attacks
907 can be partially mitigated against by clearing internal branch
908 predictor state and limiting the prediction logic in some situations.
909
910 This config option will take CPU-specific actions to harden the
911 branch predictor against aliasing attacks and may rely on specific
912 instruction sequences or control bits being set by the system
913 firmware.
914
915 If unsure, say Y.
916
Marc Zyngierdee39242018-02-15 11:47:14 +0000917config HARDEN_EL2_VECTORS
918 bool "Harden EL2 vector mapping against system register leak" if EXPERT
919 default y
920 help
921 Speculation attacks against some high-performance processors can
922 be used to leak privileged information such as the vector base
923 register, resulting in a potential defeat of the EL2 layout
924 randomization.
925
926 This config option will map the vectors to a fixed location,
927 independent of the EL2 code mapping, so that revealing VBAR_EL2
928 to an attacker does not give away any extra information. This
929 only gets enabled on affected CPUs.
930
931 If unsure, say Y.
932
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100933config ARM64_SSBD
934 bool "Speculative Store Bypass Disable" if EXPERT
935 default y
936 help
937 This enables mitigation of the bypassing of previous stores
938 by speculative loads.
939
940 If unsure, say Y.
941
Will Deacon1b907f42014-11-20 16:51:10 +0000942menuconfig ARMV8_DEPRECATED
943 bool "Emulate deprecated/obsolete ARMv8 instructions"
944 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000945 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000946 help
947 Legacy software support may require certain instructions
948 that have been deprecated or obsoleted in the architecture.
949
950 Enable this config to enable selective emulation of these
951 features.
952
953 If unsure, say Y
954
955if ARMV8_DEPRECATED
956
957config SWP_EMULATION
958 bool "Emulate SWP/SWPB instructions"
959 help
960 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
961 they are always undefined. Say Y here to enable software
962 emulation of these instructions for userspace using LDXR/STXR.
963
964 In some older versions of glibc [<=2.8] SWP is used during futex
965 trylock() operations with the assumption that the code will not
966 be preempted. This invalid assumption may be more likely to fail
967 with SWP emulation enabled, leading to deadlock of the user
968 application.
969
970 NOTE: when accessing uncached shared regions, LDXR/STXR rely
971 on an external transaction monitoring block called a global
972 monitor to maintain update atomicity. If your system does not
973 implement a global monitor, this option can cause programs that
974 perform SWP operations to uncached memory to deadlock.
975
976 If unsure, say Y
977
978config CP15_BARRIER_EMULATION
979 bool "Emulate CP15 Barrier instructions"
980 help
981 The CP15 barrier instructions - CP15ISB, CP15DSB, and
982 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
983 strongly recommended to use the ISB, DSB, and DMB
984 instructions instead.
985
986 Say Y here to enable software emulation of these
987 instructions for AArch32 userspace code. When this option is
988 enabled, CP15 barrier usage is traced which can help
989 identify software that needs updating.
990
991 If unsure, say Y
992
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000993config SETEND_EMULATION
994 bool "Emulate SETEND instruction"
995 help
996 The SETEND instruction alters the data-endianness of the
997 AArch32 EL0, and is deprecated in ARMv8.
998
999 Say Y here to enable software emulation of the instruction
1000 for AArch32 userspace code.
1001
1002 Note: All the cpus on the system must have mixed endian support at EL0
1003 for this feature to be enabled. If a new CPU - which doesn't support mixed
1004 endian - is hotplugged in after this feature has been enabled, there could
1005 be unexpected results in the applications.
1006
1007 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001008endif
1009
Catalin Marinasba428222016-07-01 18:25:31 +01001010config ARM64_SW_TTBR0_PAN
1011 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1012 help
1013 Enabling this option prevents the kernel from accessing
1014 user-space memory directly by pointing TTBR0_EL1 to a reserved
1015 zeroed area and reserved ASID. The user access routines
1016 restore the valid TTBR0_EL1 temporarily.
1017
Will Deacon0e4a0702015-07-27 15:54:13 +01001018menu "ARMv8.1 architectural features"
1019
1020config ARM64_HW_AFDBM
1021 bool "Support for hardware updates of the Access and Dirty page flags"
1022 default y
1023 help
1024 The ARMv8.1 architecture extensions introduce support for
1025 hardware updates of the access and dirty information in page
1026 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1027 capable processors, accesses to pages with PTE_AF cleared will
1028 set this bit instead of raising an access flag fault.
1029 Similarly, writes to read-only pages with the DBM bit set will
1030 clear the read-only bit (AP[2]) instead of raising a
1031 permission fault.
1032
1033 Kernels built with this configuration option enabled continue
1034 to work on pre-ARMv8.1 hardware and the performance impact is
1035 minimal. If unsure, say Y.
1036
1037config ARM64_PAN
1038 bool "Enable support for Privileged Access Never (PAN)"
1039 default y
1040 help
1041 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1042 prevents the kernel or hypervisor from accessing user-space (EL0)
1043 memory directly.
1044
1045 Choosing this option will cause any unprotected (not using
1046 copy_to_user et al) memory access to fail with a permission fault.
1047
1048 The feature is detected at runtime, and will remain as a 'nop'
1049 instruction if the cpu does not implement the feature.
1050
1051config ARM64_LSE_ATOMICS
1052 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001053 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001054 help
1055 As part of the Large System Extensions, ARMv8.1 introduces new
1056 atomic instructions that are designed specifically to scale in
1057 very large systems.
1058
1059 Say Y here to make use of these instructions for the in-kernel
1060 atomic routines. This incurs a small overhead on CPUs that do
1061 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001062 built with binutils >= 2.25 in order for the new instructions
1063 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001064
Marc Zyngier1f364c82014-02-19 09:33:14 +00001065config ARM64_VHE
1066 bool "Enable support for Virtualization Host Extensions (VHE)"
1067 default y
1068 help
1069 Virtualization Host Extensions (VHE) allow the kernel to run
1070 directly at EL2 (instead of EL1) on processors that support
1071 it. This leads to better performance for KVM, as they reduce
1072 the cost of the world switch.
1073
1074 Selecting this option allows the VHE feature to be detected
1075 at runtime, and does not affect processors that do not
1076 implement this feature.
1077
Will Deacon0e4a0702015-07-27 15:54:13 +01001078endmenu
1079
Will Deaconf9933182016-02-26 16:30:14 +00001080menu "ARMv8.2 architectural features"
1081
James Morse57f49592016-02-05 14:58:48 +00001082config ARM64_UAO
1083 bool "Enable support for User Access Override (UAO)"
1084 default y
1085 help
1086 User Access Override (UAO; part of the ARMv8.2 Extensions)
1087 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001088 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001089
1090 This option changes get_user() and friends to use the 'unprivileged'
1091 variant of the load/store instructions. This ensures that user-space
1092 really did have access to the supplied memory. When addr_limit is
1093 set to kernel memory the UAO bit will be set, allowing privileged
1094 access to kernel memory.
1095
1096 Choosing this option will cause copy_to_user() et al to use user-space
1097 memory permissions.
1098
1099 The feature is detected at runtime, the kernel will use the
1100 regular load/store instructions if the cpu does not implement the
1101 feature.
1102
Robin Murphyd50e0712017-07-25 11:55:42 +01001103config ARM64_PMEM
1104 bool "Enable support for persistent memory"
1105 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001106 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001107 help
1108 Say Y to enable support for the persistent memory API based on the
1109 ARMv8.2 DCPoP feature.
1110
1111 The feature is detected at runtime, and the kernel will use DC CVAC
1112 operations if DC CVAP is not supported (following the behaviour of
1113 DC CVAP itself if the system does not define a point of persistence).
1114
Xie XiuQi64c02722018-01-15 19:38:56 +00001115config ARM64_RAS_EXTN
1116 bool "Enable support for RAS CPU Extensions"
1117 default y
1118 help
1119 CPUs that support the Reliability, Availability and Serviceability
1120 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1121 errors, classify them and report them to software.
1122
1123 On CPUs with these extensions system software can use additional
1124 barriers to determine if faults are pending and read the
1125 classification from a new set of registers.
1126
1127 Selecting this feature will allow the kernel to use these barriers
1128 and access the new registers if the system supports the extension.
1129 Platform RAS features may additionally depend on firmware support.
1130
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001131config ARM64_CNP
1132 bool "Enable support for Common Not Private (CNP) translations"
1133 default y
1134 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1135 help
1136 Common Not Private (CNP) allows translation table entries to
1137 be shared between different PEs in the same inner shareable
1138 domain, so the hardware can use this fact to optimise the
1139 caching of such entries in the TLB.
1140
1141 Selecting this option allows the CNP feature to be detected
1142 at runtime, and does not affect PEs that do not implement
1143 this feature.
1144
Will Deaconf9933182016-02-26 16:30:14 +00001145endmenu
1146
Dave Martinddd25ad2017-10-31 15:51:02 +00001147config ARM64_SVE
1148 bool "ARM Scalable Vector Extension support"
1149 default y
Dave Martin85acda32018-04-20 16:20:43 +01001150 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001151 help
1152 The Scalable Vector Extension (SVE) is an extension to the AArch64
1153 execution state which complements and extends the SIMD functionality
1154 of the base architecture to support much larger vectors and to enable
1155 additional vectorisation opportunities.
1156
1157 To enable use of this extension on CPUs that implement it, say Y.
1158
Dave Martin50436942018-03-23 18:08:31 +00001159 Note that for architectural reasons, firmware _must_ implement SVE
1160 support when running on SVE capable hardware. The required support
1161 is present in:
1162
1163 * version 1.5 and later of the ARM Trusted Firmware
1164 * the AArch64 boot wrapper since commit 5e1261e08abf
1165 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1166
1167 For other firmware implementations, consult the firmware documentation
1168 or vendor.
1169
1170 If you need the kernel to boot on SVE-capable hardware with broken
1171 firmware, you may need to say N here until you get your firmware
1172 fixed. Otherwise, you may experience firmware panics or lockups when
1173 booting the kernel. If unsure and you are not observing these
1174 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001175
Dave Martin85acda32018-04-20 16:20:43 +01001176 CPUs that support SVE are architecturally required to support the
1177 Virtualization Host Extensions (VHE), so the kernel makes no
1178 provision for supporting SVE alongside KVM without VHE enabled.
1179 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1180 KVM in the same kernel image.
1181
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001182config ARM64_MODULE_PLTS
1183 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001184 select HAVE_MOD_ARCH_SPECIFIC
1185
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001186config RELOCATABLE
1187 bool
1188 help
1189 This builds the kernel as a Position Independent Executable (PIE),
1190 which retains all relocation metadata required to relocate the
1191 kernel binary at runtime to a different virtual address than the
1192 address it was linked at.
1193 Since AArch64 uses the RELA relocation format, this requires a
1194 relocation pass at runtime even if the kernel is loaded at the
1195 same address it was linked at.
1196
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001197config RANDOMIZE_BASE
1198 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001199 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001200 select RELOCATABLE
1201 help
1202 Randomizes the virtual address at which the kernel image is
1203 loaded, as a security feature that deters exploit attempts
1204 relying on knowledge of the location of kernel internals.
1205
1206 It is the bootloader's job to provide entropy, by passing a
1207 random u64 value in /chosen/kaslr-seed at kernel entry.
1208
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001209 When booting via the UEFI stub, it will invoke the firmware's
1210 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1211 to the kernel proper. In addition, it will randomise the physical
1212 location of the kernel Image as well.
1213
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001214 If unsure, say N.
1215
1216config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001217 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001218 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001219 default y
1220 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001221 Randomizes the location of the module region inside a 4 GB window
1222 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001223 to leak information about the location of core kernel data structures
1224 but it does imply that function calls between modules and the core
1225 kernel will need to be resolved via veneers in the module PLT.
1226
1227 When this option is not set, the module region will be randomized over
1228 a limited range that contains the [_stext, _etext] interval of the
1229 core kernel, so branch relocations are always in range.
1230
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001231endmenu
1232
1233menu "Boot options"
1234
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001235config ARM64_ACPI_PARKING_PROTOCOL
1236 bool "Enable support for the ARM64 ACPI parking protocol"
1237 depends on ACPI
1238 help
1239 Enable support for the ARM64 ACPI parking protocol. If disabled
1240 the kernel will not allow booting through the ARM64 ACPI parking
1241 protocol even if the corresponding data is present in the ACPI
1242 MADT table.
1243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001244config CMDLINE
1245 string "Default kernel command string"
1246 default ""
1247 help
1248 Provide a set of default command-line options at build time by
1249 entering them here. As a minimum, you should specify the the
1250 root device (e.g. root=/dev/nfs).
1251
1252config CMDLINE_FORCE
1253 bool "Always use the default kernel command string"
1254 help
1255 Always use the default kernel command string, even if the boot
1256 loader passes other arguments to the kernel.
1257 This is useful if you cannot or don't want to change the
1258 command-line options your boot loader passes to the kernel.
1259
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001260config EFI_STUB
1261 bool
1262
Mark Salterf84d0272014-04-15 21:59:30 -04001263config EFI
1264 bool "UEFI runtime support"
1265 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001266 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001267 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001268 select LIBFDT
1269 select UCS2_STRING
1270 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001271 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001272 select EFI_STUB
1273 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001274 default y
1275 help
1276 This option provides support for runtime services provided
1277 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001278 clock, and platform reset). A UEFI stub is also provided to
1279 allow the kernel to be booted as an EFI application. This
1280 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001281
Yi Lid1ae8c02014-10-04 23:46:43 +08001282config DMI
1283 bool "Enable support for SMBIOS (DMI) tables"
1284 depends on EFI
1285 default y
1286 help
1287 This enables SMBIOS/DMI feature for systems.
1288
1289 This option is only useful on systems that have UEFI firmware.
1290 However, even with this option, the resultant kernel should
1291 continue to boot on existing non-UEFI platforms.
1292
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001293endmenu
1294
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001295config COMPAT
1296 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001297 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001298 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001299 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001300 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001301 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001302 help
1303 This option enables support for a 32-bit EL0 running under a 64-bit
1304 kernel at EL1. AArch32-specific components such as system calls,
1305 the user helper functions, VFP support and the ptrace interface are
1306 handled appropriately by the kernel.
1307
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001308 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1309 that you will only be able to execute AArch32 binaries that were compiled
1310 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001311
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001312 If you want to execute 32-bit userspace applications, say Y.
1313
1314config SYSVIPC_COMPAT
1315 def_bool y
1316 depends on COMPAT && SYSVIPC
1317
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001318menu "Power management options"
1319
1320source "kernel/power/Kconfig"
1321
James Morse82869ac2016-04-27 17:47:12 +01001322config ARCH_HIBERNATION_POSSIBLE
1323 def_bool y
1324 depends on CPU_PM
1325
1326config ARCH_HIBERNATION_HEADER
1327 def_bool y
1328 depends on HIBERNATION
1329
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001330config ARCH_SUSPEND_POSSIBLE
1331 def_bool y
1332
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001333endmenu
1334
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001335menu "CPU Power Management"
1336
1337source "drivers/cpuidle/Kconfig"
1338
Rob Herring52e7e812014-02-24 11:27:57 +09001339source "drivers/cpufreq/Kconfig"
1340
1341endmenu
1342
Mark Salterf84d0272014-04-15 21:59:30 -04001343source "drivers/firmware/Kconfig"
1344
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001345source "drivers/acpi/Kconfig"
1346
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001347source "arch/arm64/kvm/Kconfig"
1348
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001349if CRYPTO
1350source "arch/arm64/crypto/Kconfig"
1351endif