blob: 3be25ecae1455d9f30972bc2daaafab41eafa2ac [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800436u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700437static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300438
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300439/*
Jim Mattson898a8112018-12-05 15:28:59 -0800440 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
441 * will emulate SYSCALL in legacy mode if the vendor string in guest
442 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
443 * support this emulation, IA32_STAR must always be included in
444 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800446const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400450 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500451 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100454#if IS_ENABLED(CONFIG_HYPERV)
455static bool __read_mostly enlightened_vmcs = true;
456module_param(enlightened_vmcs, bool, 0444);
457
Tianyu Lan877ad952018-07-19 08:40:23 +0000458/* check_ept_pointer() should be under protection of ept_pointer_lock. */
459static void check_ept_pointer_match(struct kvm *kvm)
460{
461 struct kvm_vcpu *vcpu;
462 u64 tmp_eptp = INVALID_PAGE;
463 int i;
464
465 kvm_for_each_vcpu(i, vcpu, kvm) {
466 if (!VALID_PAGE(tmp_eptp)) {
467 tmp_eptp = to_vmx(vcpu)->ept_pointer;
468 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
469 to_kvm_vmx(kvm)->ept_pointers_match
470 = EPT_POINTERS_MISMATCH;
471 return;
472 }
473 }
474
475 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
476}
477
Yi Wang8997f652019-01-21 15:27:05 +0800478static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800479 void *data)
480{
481 struct kvm_tlb_range *range = data;
482
483 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
484 range->pages);
485}
486
487static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
488 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
489{
490 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
491
492 /*
493 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
494 * of the base of EPT PML4 table, strip off EPT configuration
495 * information.
496 */
497 if (range)
498 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
499 kvm_fill_hv_flush_list_func, (void *)range);
500 else
501 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
502}
503
504static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
505 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000506{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800507 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800508 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000509
510 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
511
512 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
513 check_ept_pointer_match(kvm);
514
515 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800516 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800517 /* If ept_pointer is invalid pointer, bypass flush request. */
518 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
519 ret |= __hv_remote_flush_tlb_with_range(
520 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800521 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800522 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800523 ret = __hv_remote_flush_tlb_with_range(kvm,
524 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000525 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000526
Tianyu Lan877ad952018-07-19 08:40:23 +0000527 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
528 return ret;
529}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800530static int hv_remote_flush_tlb(struct kvm *kvm)
531{
532 return hv_remote_flush_tlb_with_range(kvm, NULL);
533}
534
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800535static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
536{
537 struct hv_enlightened_vmcs *evmcs;
538 struct hv_partition_assist_pg **p_hv_pa_pg =
539 &vcpu->kvm->arch.hyperv.hv_pa_pg;
540 /*
541 * Synthetic VM-Exit is not enabled in current code and so All
542 * evmcs in singe VM shares same assist page.
543 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200544 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800545 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200546
547 if (!*p_hv_pa_pg)
548 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800549
550 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
551
552 evmcs->partition_assist_page =
553 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
556
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557 return 0;
558}
559
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100560#endif /* IS_ENABLED(CONFIG_HYPERV) */
561
Yunhong Jiang64672c92016-06-13 14:19:59 -0700562/*
563 * Comment's format: document - errata name - stepping - processor name.
564 * Refer from
565 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
566 */
567static u32 vmx_preemption_cpu_tfms[] = {
568/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5690x000206E6,
570/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
571/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
572/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5730x00020652,
574/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5750x00020655,
576/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
577/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
578/*
579 * 320767.pdf - AAP86 - B1 -
580 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
581 */
5820x000106E5,
583/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5840x000106A0,
585/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5860x000106A1,
587/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5880x000106A4,
589 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
590 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
591 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5920x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600593 /* Xeon E3-1220 V2 */
5940x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700595};
596
597static inline bool cpu_has_broken_vmx_preemption_timer(void)
598{
599 u32 eax = cpuid_eax(0x00000001), i;
600
601 /* Clear the reserved bits */
602 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000603 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700604 if (eax == vmx_preemption_cpu_tfms[i])
605 return true;
606
607 return false;
608}
609
Paolo Bonzini35754c92015-07-29 12:05:37 +0200610static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800611{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200612 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800613}
614
Sheng Yang04547152009-04-01 15:52:31 +0800615static inline bool report_flexpriority(void)
616{
617 return flexpriority_enabled;
618}
619
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800620static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800621{
622 int i;
623
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400624 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300625 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300626 return i;
627 return -1;
628}
629
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800630struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300631{
632 int i;
633
Rusty Russell8b9cf982007-07-30 16:31:43 +1000634 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300635 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000637 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800638}
639
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500640static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
641{
642 int ret = 0;
643
644 u64 old_msr_data = msr->data;
645 msr->data = data;
646 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
647 preempt_disable();
648 ret = kvm_set_shared_msr(msr->index, msr->data,
649 msr->mask);
650 preempt_enable();
651 if (ret)
652 msr->data = old_msr_data;
653 }
654 return ret;
655}
656
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800657void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
658{
659 vmcs_clear(loaded_vmcs->vmcs);
660 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
661 vmcs_clear(loaded_vmcs->shadow_vmcs);
662 loaded_vmcs->cpu = -1;
663 loaded_vmcs->launched = 0;
664}
665
Dave Young2965faa2015-09-09 15:38:55 -0700666#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800667/*
668 * This bitmap is used to indicate whether the vmclear
669 * operation is enabled on all cpus. All disabled by
670 * default.
671 */
672static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
673
674static inline void crash_enable_local_vmclear(int cpu)
675{
676 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
677}
678
679static inline void crash_disable_local_vmclear(int cpu)
680{
681 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
682}
683
684static inline int crash_local_vmclear_enabled(int cpu)
685{
686 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
687}
688
689static void crash_vmclear_local_loaded_vmcss(void)
690{
691 int cpu = raw_smp_processor_id();
692 struct loaded_vmcs *v;
693
694 if (!crash_local_vmclear_enabled(cpu))
695 return;
696
697 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
698 loaded_vmcss_on_cpu_link)
699 vmcs_clear(v->vmcs);
700}
701#else
702static inline void crash_enable_local_vmclear(int cpu) { }
703static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700704#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800705
Nadav Har'Eld462b812011-05-24 15:26:10 +0300706static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800709 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710
Nadav Har'Eld462b812011-05-24 15:26:10 +0300711 if (loaded_vmcs->cpu != cpu)
712 return; /* vcpu migration can race with cpu offline */
713 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800715 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300716 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800717
718 /*
719 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
720 * is before setting loaded_vmcs->vcpu to -1 which is done in
721 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
722 * then adds the vmcs into percpu list before it is deleted.
723 */
724 smp_wmb();
725
Nadav Har'Eld462b812011-05-24 15:26:10 +0300726 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800727 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728}
729
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800730void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800731{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800732 int cpu = loaded_vmcs->cpu;
733
734 if (cpu != -1)
735 smp_call_function_single(cpu,
736 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800737}
738
Avi Kivity2fb92db2011-04-27 19:42:18 +0300739static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
740 unsigned field)
741{
742 bool ret;
743 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
744
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700745 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
746 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300747 vmx->segment_cache.bitmask = 0;
748 }
749 ret = vmx->segment_cache.bitmask & mask;
750 vmx->segment_cache.bitmask |= mask;
751 return ret;
752}
753
754static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
755{
756 u16 *p = &vmx->segment_cache.seg[seg].selector;
757
758 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
759 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
760 return *p;
761}
762
763static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
764{
765 ulong *p = &vmx->segment_cache.seg[seg].base;
766
767 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
768 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
769 return *p;
770}
771
772static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
773{
774 u32 *p = &vmx->segment_cache.seg[seg].limit;
775
776 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
777 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
778 return *p;
779}
780
781static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
782{
783 u32 *p = &vmx->segment_cache.seg[seg].ar;
784
785 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
786 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
787 return *p;
788}
789
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800790void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300791{
792 u32 eb;
793
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100794 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800795 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200796 /*
797 * Guest access to VMware backdoor ports could legitimately
798 * trigger #GP because of TSS I/O permission bitmap.
799 * We intercept those #GP and allow access to them anyway
800 * as VMware does.
801 */
802 if (enable_vmware_backdoor)
803 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100804 if ((vcpu->guest_debug &
805 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
806 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
807 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300809 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200810 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800811 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300812
813 /* When we are running a nested L2 guest and L1 specified for it a
814 * certain exception bitmap, we must trap the same exceptions and pass
815 * them to L1. When running L2, we will only handle the exceptions
816 * specified above if L1 did not want them.
817 */
818 if (is_guest_mode(vcpu))
819 eb |= get_vmcs12(vcpu)->exception_bitmap;
820
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300821 vmcs_write32(EXCEPTION_BITMAP, eb);
822}
823
Ashok Raj15d45072018-02-01 22:59:43 +0100824/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100825 * Check if MSR is intercepted for currently loaded MSR bitmap.
826 */
827static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
828{
829 unsigned long *msr_bitmap;
830 int f = sizeof(unsigned long);
831
832 if (!cpu_has_vmx_msr_bitmap())
833 return true;
834
835 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
836
837 if (msr <= 0x1fff) {
838 return !!test_bit(msr, msr_bitmap + 0x800 / f);
839 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
840 msr &= 0x1fff;
841 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
842 }
843
844 return true;
845}
846
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
848 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200850 vm_entry_controls_clearbit(vmx, entry);
851 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200852}
853
Aaron Lewis662f1d12019-11-07 21:14:39 -0800854int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400855{
856 unsigned int i;
857
858 for (i = 0; i < m->nr; ++i) {
859 if (m->val[i].index == msr)
860 return i;
861 }
862 return -ENOENT;
863}
864
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
866{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400867 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300868 struct msr_autoload *m = &vmx->msr_autoload;
869
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200870 switch (msr) {
871 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800872 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200873 clear_atomic_switch_msr_special(vmx,
874 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200875 VM_EXIT_LOAD_IA32_EFER);
876 return;
877 }
878 break;
879 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800880 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200882 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
883 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
884 return;
885 }
886 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200887 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800888 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400889 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400891 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400893 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200894
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400895skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800896 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300898 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899
900 --m->host.nr;
901 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400902 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903}
904
Gleb Natapov2961e8762013-11-25 15:37:13 +0200905static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
906 unsigned long entry, unsigned long exit,
907 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
908 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909{
910 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700911 if (host_val_vmcs != HOST_IA32_EFER)
912 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 vm_entry_controls_setbit(vmx, entry);
914 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200915}
916
Avi Kivity61d2ef22010-04-28 16:40:38 +0300917static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400918 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300919{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400920 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300921 struct msr_autoload *m = &vmx->msr_autoload;
922
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200923 switch (msr) {
924 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800925 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200926 add_atomic_switch_msr_special(vmx,
927 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200928 VM_EXIT_LOAD_IA32_EFER,
929 GUEST_IA32_EFER,
930 HOST_IA32_EFER,
931 guest_val, host_val);
932 return;
933 }
934 break;
935 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800936 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200937 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200938 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
939 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
940 GUEST_IA32_PERF_GLOBAL_CTRL,
941 HOST_IA32_PERF_GLOBAL_CTRL,
942 guest_val, host_val);
943 return;
944 }
945 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100946 case MSR_IA32_PEBS_ENABLE:
947 /* PEBS needs a quiescent period after being disabled (to write
948 * a record). Disabling PEBS through VMX MSR swapping doesn't
949 * provide that period, so a CPU could write host's record into
950 * guest's memory.
951 */
952 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200953 }
954
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800955 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800957 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300958
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800959 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
960 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200961 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200962 "Can't add msr %x\n", msr);
963 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300964 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400965 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400966 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400967 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400968 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400969 m->guest.val[i].index = msr;
970 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300971
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400972 if (entry_only)
973 return;
974
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400975 if (j < 0) {
976 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400977 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300978 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400979 m->host.val[j].index = msr;
980 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300981}
982
Avi Kivity92c0d902009-10-29 11:00:16 +0200983static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300984{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 u64 guest_efer = vmx->vcpu.arch.efer;
986 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300987
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100988 /* Shadow paging assumes NX to be available. */
989 if (!enable_ept)
990 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700991
Avi Kivity51c6cf62007-08-29 03:48:05 +0300992 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100993 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300994 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996#ifdef CONFIG_X86_64
997 ignore_bits |= EFER_LMA | EFER_LME;
998 /* SCE is meaningful only in long mode on Intel */
999 if (guest_efer & EFER_LMA)
1000 ignore_bits &= ~(u64)EFER_SCE;
1001#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001003 /*
1004 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1005 * On CPUs that support "load IA32_EFER", always switch EFER
1006 * atomically, since it's faster than switching it manually.
1007 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001008 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001009 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001010 if (!(guest_efer & EFER_LMA))
1011 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001012 if (guest_efer != host_efer)
1013 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001014 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001015 else
1016 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001017 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001018 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001019 clear_atomic_switch_msr(vmx, MSR_EFER);
1020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001021 guest_efer &= ~ignore_bits;
1022 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001023
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001024 vmx->guest_msrs[efer_offset].data = guest_efer;
1025 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1026
1027 return true;
1028 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001029}
1030
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001031#ifdef CONFIG_X86_32
1032/*
1033 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1034 * VMCS rather than the segment table. KVM uses this helper to figure
1035 * out the current bases to poke them into the VMCS before entry.
1036 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001037static unsigned long segment_base(u16 selector)
1038{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 unsigned long v;
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Thomas Garnier45fc8752017-03-14 10:05:08 -07001045 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 u16 ldt_selector = kvm_read_ldt();
1049
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001050 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051 return 0;
1052
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001053 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001054 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001055 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001056 return v;
1057}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001058#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001059
Sean Christophersone348ac72019-12-10 15:24:33 -08001060static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1061{
1062 return (pt_mode == PT_MODE_HOST_GUEST) &&
1063 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1064}
1065
Chao Peng2ef444f2018-10-24 16:05:12 +08001066static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1067{
1068 u32 i;
1069
1070 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1071 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1072 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1073 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1074 for (i = 0; i < addr_range; i++) {
1075 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1076 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1077 }
1078}
1079
1080static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1081{
1082 u32 i;
1083
1084 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1085 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1086 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1087 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1088 for (i = 0; i < addr_range; i++) {
1089 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1090 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1091 }
1092}
1093
1094static void pt_guest_enter(struct vcpu_vmx *vmx)
1095{
1096 if (pt_mode == PT_MODE_SYSTEM)
1097 return;
1098
Chao Peng2ef444f2018-10-24 16:05:12 +08001099 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001100 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1101 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001102 */
Chao Pengb08c2892018-10-24 16:05:15 +08001103 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001104 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1105 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1106 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1107 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1108 }
1109}
1110
1111static void pt_guest_exit(struct vcpu_vmx *vmx)
1112{
1113 if (pt_mode == PT_MODE_SYSTEM)
1114 return;
1115
1116 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1117 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1118 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1119 }
1120
1121 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1122 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1123}
1124
Sean Christopherson13b964a2019-05-07 09:06:31 -07001125void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1126 unsigned long fs_base, unsigned long gs_base)
1127{
1128 if (unlikely(fs_sel != host->fs_sel)) {
1129 if (!(fs_sel & 7))
1130 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1131 else
1132 vmcs_write16(HOST_FS_SELECTOR, 0);
1133 host->fs_sel = fs_sel;
1134 }
1135 if (unlikely(gs_sel != host->gs_sel)) {
1136 if (!(gs_sel & 7))
1137 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1138 else
1139 vmcs_write16(HOST_GS_SELECTOR, 0);
1140 host->gs_sel = gs_sel;
1141 }
1142 if (unlikely(fs_base != host->fs_base)) {
1143 vmcs_writel(HOST_FS_BASE, fs_base);
1144 host->fs_base = fs_base;
1145 }
1146 if (unlikely(gs_base != host->gs_base)) {
1147 vmcs_writel(HOST_GS_BASE, gs_base);
1148 host->gs_base = gs_base;
1149 }
1150}
1151
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001152void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001153{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001156#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001157 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001158#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001159 unsigned long fs_base, gs_base;
1160 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001161 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001162
Sean Christophersond264ee02018-08-27 15:21:12 -07001163 vmx->req_immediate_exit = false;
1164
Liran Alonf48b4712018-11-20 18:03:25 +02001165 /*
1166 * Note that guest MSRs to be saved/restored can also be changed
1167 * when guest state is loaded. This happens when guest transitions
1168 * to/from long-mode by setting MSR_EFER.LMA.
1169 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001170 if (!vmx->guest_msrs_ready) {
1171 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001172 for (i = 0; i < vmx->save_nmsrs; ++i)
1173 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1174 vmx->guest_msrs[i].data,
1175 vmx->guest_msrs[i].mask);
1176
1177 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001178 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001179 return;
1180
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001181 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001182
Avi Kivity33ed6322007-05-02 16:54:03 +03001183 /*
1184 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1185 * allow segment selectors with cpl > 0 or ti == 1.
1186 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001187 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001188
1189#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001190 savesegment(ds, host_state->ds_sel);
1191 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001192
1193 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001194 if (likely(is_64bit_mm(current->mm))) {
1195 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001196 fs_sel = current->thread.fsindex;
1197 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001198 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001199 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001200 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001201 savesegment(fs, fs_sel);
1202 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001203 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001204 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001205 }
1206
Paolo Bonzini4679b612018-09-24 17:23:01 +02001207 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001208#else
Sean Christophersone368b872018-07-23 12:32:41 -07001209 savesegment(fs, fs_sel);
1210 savesegment(gs, gs_sel);
1211 fs_base = segment_base(fs_sel);
1212 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001213#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001214
Sean Christopherson13b964a2019-05-07 09:06:31 -07001215 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001216 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001217}
1218
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001219static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001220{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001221 struct vmcs_host_state *host_state;
1222
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001223 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001224 return;
1225
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001226 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001227
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001228 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001229
Avi Kivityc8770e72010-11-11 12:37:26 +02001230#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001231 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001232#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001233 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1234 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001235#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001236 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001237#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001238 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001239#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001240 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001241 if (host_state->fs_sel & 7)
1242 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001243#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001244 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1245 loadsegment(ds, host_state->ds_sel);
1246 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001247 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001248#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001249 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001250#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001251 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001252#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001253 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001254 vmx->guest_state_loaded = false;
1255 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001256}
1257
Sean Christopherson678e3152018-07-23 12:32:43 -07001258#ifdef CONFIG_X86_64
1259static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001260{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001261 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001262 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001263 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1264 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001265 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001266}
1267
Sean Christopherson678e3152018-07-23 12:32:43 -07001268static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1269{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001270 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001271 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001272 wrmsrl(MSR_KERNEL_GS_BASE, data);
1273 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001274 vmx->msr_guest_kernel_gs_base = data;
1275}
1276#endif
1277
Feng Wu28b835d2015-09-18 22:29:54 +08001278static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1279{
1280 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1281 struct pi_desc old, new;
1282 unsigned int dest;
1283
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001284 /*
1285 * In case of hot-plug or hot-unplug, we may have to undo
1286 * vmx_vcpu_pi_put even if there is no assigned device. And we
1287 * always keep PI.NDST up to date for simplicity: it makes the
1288 * code easier, and CPU migration is not a fast path.
1289 */
1290 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001291 return;
1292
Joao Martins132194f2019-11-11 17:20:11 +00001293 /*
1294 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1295 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1296 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1297 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1298 * correctly.
1299 */
1300 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1301 pi_clear_sn(pi_desc);
1302 goto after_clear_sn;
1303 }
1304
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001305 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001306 do {
1307 old.control = new.control = pi_desc->control;
1308
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001309 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001310
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001311 if (x2apic_enabled())
1312 new.ndst = dest;
1313 else
1314 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001315
Feng Wu28b835d2015-09-18 22:29:54 +08001316 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001317 } while (cmpxchg64(&pi_desc->control, old.control,
1318 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001319
Joao Martins132194f2019-11-11 17:20:11 +00001320after_clear_sn:
1321
Luwei Kangc112b5f2019-02-14 10:48:07 +08001322 /*
1323 * Clear SN before reading the bitmap. The VT-d firmware
1324 * writes the bitmap and reads SN atomically (5.2.3 in the
1325 * spec), so it doesn't really have a memory barrier that
1326 * pairs with this, but we cannot do that and we need one.
1327 */
1328 smp_mb__after_atomic();
1329
Joao Martins29881b62019-11-11 17:20:12 +00001330 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001331 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001332}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001333
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001334void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001336 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001337 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001338
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001339 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001340 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001341 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001342 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001343
1344 /*
1345 * Read loaded_vmcs->cpu should be before fetching
1346 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1347 * See the comments in __loaded_vmcs_clear().
1348 */
1349 smp_rmb();
1350
Nadav Har'Eld462b812011-05-24 15:26:10 +03001351 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1352 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001353 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001354 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001355 }
1356
1357 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1358 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1359 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001360 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001361 }
1362
1363 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001364 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001365 unsigned long sysenter_esp;
1366
1367 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001368
Avi Kivity6aa8b732006-12-10 02:21:36 -08001369 /*
1370 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001371 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001373 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001374 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001375 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001376
1377 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1378 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001379
Nadav Har'Eld462b812011-05-24 15:26:10 +03001380 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001381 }
Feng Wu28b835d2015-09-18 22:29:54 +08001382
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001383 /* Setup TSC multiplier */
1384 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001385 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1386 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001387}
1388
1389/*
1390 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1391 * vcpu mutex is already taken.
1392 */
1393void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1394{
1395 struct vcpu_vmx *vmx = to_vmx(vcpu);
1396
1397 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001398
Feng Wu28b835d2015-09-18 22:29:54 +08001399 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001400
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001401 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001402 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001403}
1404
1405static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1406{
1407 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1408
1409 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001410 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1411 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001412 return;
1413
1414 /* Set SN when the vCPU is preempted */
1415 if (vcpu->preempted)
1416 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001417}
1418
Sean Christopherson13b964a2019-05-07 09:06:31 -07001419static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001420{
Feng Wu28b835d2015-09-18 22:29:54 +08001421 vmx_vcpu_pi_put(vcpu);
1422
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001423 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424}
1425
Wanpeng Lif244dee2017-07-20 01:11:54 -07001426static bool emulation_required(struct kvm_vcpu *vcpu)
1427{
1428 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1429}
1430
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001431unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001432{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001433 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001434 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001435
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001436 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1437 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001438 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001439 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001440 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001441 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001442 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1443 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001444 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001445 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001446 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001447}
1448
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001449void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001450{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001451 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001452 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001453
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001454 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001455 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001456 vmx->rflags = rflags;
1457 vmcs_writel(GUEST_RFLAGS, rflags);
1458 return;
1459 }
1460
1461 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001462 vmx->rflags = rflags;
1463 if (vmx->rmode.vm86_active) {
1464 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001465 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001466 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001467 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001468
Sean Christophersone7bddc52019-09-27 14:45:18 -07001469 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1470 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471}
1472
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001473u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001474{
1475 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1476 int ret = 0;
1477
1478 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001479 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001480 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001481 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001482
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001483 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001484}
1485
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001486void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001487{
1488 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1489 u32 interruptibility = interruptibility_old;
1490
1491 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1492
Jan Kiszka48005f62010-02-19 19:38:07 +01001493 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001494 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001495 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001496 interruptibility |= GUEST_INTR_STATE_STI;
1497
1498 if ((interruptibility != interruptibility_old))
1499 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1500}
1501
Chao Pengbf8c55d2018-10-24 16:05:14 +08001502static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1503{
1504 struct vcpu_vmx *vmx = to_vmx(vcpu);
1505 unsigned long value;
1506
1507 /*
1508 * Any MSR write that attempts to change bits marked reserved will
1509 * case a #GP fault.
1510 */
1511 if (data & vmx->pt_desc.ctl_bitmask)
1512 return 1;
1513
1514 /*
1515 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1516 * result in a #GP unless the same write also clears TraceEn.
1517 */
1518 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1519 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1520 return 1;
1521
1522 /*
1523 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1524 * and FabricEn would cause #GP, if
1525 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1526 */
1527 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1528 !(data & RTIT_CTL_FABRIC_EN) &&
1529 !intel_pt_validate_cap(vmx->pt_desc.caps,
1530 PT_CAP_single_range_output))
1531 return 1;
1532
1533 /*
1534 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1535 * utilize encodings marked reserved will casue a #GP fault.
1536 */
1537 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1538 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1539 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1540 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1541 return 1;
1542 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1543 PT_CAP_cycle_thresholds);
1544 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1545 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1546 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1547 return 1;
1548 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1549 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1550 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1551 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1552 return 1;
1553
1554 /*
1555 * If ADDRx_CFG is reserved or the encodings is >2 will
1556 * cause a #GP fault.
1557 */
1558 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1559 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1560 return 1;
1561 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1562 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1563 return 1;
1564 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1565 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1566 return 1;
1567 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1568 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1569 return 1;
1570
1571 return 0;
1572}
1573
Sean Christopherson1957aa62019-08-27 14:40:39 -07001574static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001575{
1576 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001577
Sean Christopherson1957aa62019-08-27 14:40:39 -07001578 /*
1579 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1580 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1581 * set when EPT misconfig occurs. In practice, real hardware updates
1582 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1583 * (namely Hyper-V) don't set it due to it being undefined behavior,
1584 * i.e. we end up advancing IP with some random value.
1585 */
1586 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1587 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1588 rip = kvm_rip_read(vcpu);
1589 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1590 kvm_rip_write(vcpu, rip);
1591 } else {
1592 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1593 return 0;
1594 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001595
Glauber Costa2809f5d2009-05-12 16:21:05 -04001596 /* skipping an emulated instruction also counts */
1597 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001598
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001599 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001600}
1601
Wanpeng Licaa057a2018-03-12 04:53:03 -07001602static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1603{
1604 /*
1605 * Ensure that we clear the HLT state in the VMCS. We don't need to
1606 * explicitly skip the instruction because if the HLT state is set,
1607 * then the instruction is already executing and RIP has already been
1608 * advanced.
1609 */
1610 if (kvm_hlt_in_guest(vcpu->kvm) &&
1611 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1612 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1613}
1614
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001615static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001616{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001617 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001618 unsigned nr = vcpu->arch.exception.nr;
1619 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001620 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001621 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001622
Jim Mattsonda998b42018-10-16 14:29:22 -07001623 kvm_deliver_exception_payload(vcpu);
1624
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001625 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001626 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001627 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1628 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001629
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001630 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001631 int inc_eip = 0;
1632 if (kvm_exception_is_soft(nr))
1633 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001634 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001635 return;
1636 }
1637
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001638 WARN_ON_ONCE(vmx->emulation_required);
1639
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001640 if (kvm_exception_is_soft(nr)) {
1641 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1642 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001643 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1644 } else
1645 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1646
1647 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001648
1649 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001650}
1651
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001652static bool vmx_rdtscp_supported(void)
1653{
1654 return cpu_has_vmx_rdtscp();
1655}
1656
Mao, Junjiead756a12012-07-02 01:18:48 +00001657static bool vmx_invpcid_supported(void)
1658{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001659 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001660}
1661
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662/*
Eddie Donga75beee2007-05-17 18:55:15 +03001663 * Swap MSR entry in host/guest MSR entry array.
1664 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001665static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001666{
Avi Kivity26bb0982009-09-07 11:14:12 +03001667 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001668
1669 tmp = vmx->guest_msrs[to];
1670 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1671 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001672}
1673
1674/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001675 * Set up the vmcs to automatically save and restore system
1676 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1677 * mode, as fiddling with msrs is very expensive.
1678 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001679static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001680{
Avi Kivity26bb0982009-09-07 11:14:12 +03001681 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001682
Eddie Donga75beee2007-05-17 18:55:15 +03001683 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001684#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001685 /*
1686 * The SYSCALL MSRs are only needed on long mode guests, and only
1687 * when EFER.SCE is set.
1688 */
1689 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1690 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001691 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001692 move_msr_up(vmx, index, save_nmsrs++);
1693 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001694 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001695 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001696 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1697 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001698 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001699 }
Eddie Donga75beee2007-05-17 18:55:15 +03001700#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001701 index = __find_msr_index(vmx, MSR_EFER);
1702 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001703 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001704 index = __find_msr_index(vmx, MSR_TSC_AUX);
1705 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1706 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001707 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1708 if (index >= 0)
1709 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001710
Avi Kivity26bb0982009-09-07 11:14:12 +03001711 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001712 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001713
Yang Zhang8d146952013-01-25 10:18:50 +08001714 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001715 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001716}
1717
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001718static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001720 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001722 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001723 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001724 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1725
1726 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001727}
1728
Leonid Shatz326e7422018-11-06 12:14:25 +02001729static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001730{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001731 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1732 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001733
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001734 /*
1735 * We're here if L1 chose not to trap WRMSR to TSC. According
1736 * to the spec, this should set L1's TSC; The offset that L1
1737 * set for L2 remains unchanged, and still needs to be added
1738 * to the newly set TSC to get L2's TSC.
1739 */
1740 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001741 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001742 g_tsc_offset = vmcs12->tsc_offset;
1743
1744 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1745 vcpu->arch.tsc_offset - g_tsc_offset,
1746 offset);
1747 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1748 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749}
1750
Nadav Har'El801d3422011-05-25 23:02:23 +03001751/*
1752 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1753 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1754 * all guests if the "nested" module option is off, and can also be disabled
1755 * for a single guest by disabling its VMX cpuid bit.
1756 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001757bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001758{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001759 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001760}
1761
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001762static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1763 uint64_t val)
1764{
1765 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1766
1767 return !(val & ~valid_bits);
1768}
1769
Tom Lendacky801e4592018-02-21 13:39:51 -06001770static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1771{
Paolo Bonzini13893092018-02-26 13:40:09 +01001772 switch (msr->index) {
1773 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1774 if (!nested)
1775 return 1;
1776 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1777 default:
1778 return 1;
1779 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001780}
1781
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001782/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001783 * Reads an msr value (of 'msr_index') into 'pdata'.
1784 * Returns 0 on success, non-0 otherwise.
1785 * Assumes vcpu_load() was already called.
1786 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001787static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001788{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001789 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001790 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001791 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001792
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001794#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 break;
1798 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001799 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001800 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001801 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001802 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001803 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001804#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001805 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001806 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001807 case MSR_IA32_TSX_CTRL:
1808 if (!msr_info->host_initiated &&
1809 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1810 return 1;
1811 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001812 case MSR_IA32_UMWAIT_CONTROL:
1813 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1814 return 1;
1815
1816 msr_info->data = vmx->msr_ia32_umwait_control;
1817 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001818 case MSR_IA32_SPEC_CTRL:
1819 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001820 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1821 return 1;
1822
1823 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1824 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001825 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001826 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827 break;
1828 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001829 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001830 break;
1831 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001832 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001833 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001834 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001835 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001836 (!msr_info->host_initiated &&
1837 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001838 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001839 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001840 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001841 case MSR_IA32_MCG_EXT_CTL:
1842 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001843 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001844 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001845 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001846 msr_info->data = vcpu->arch.mcg_ext_ctl;
1847 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001848 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001849 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001850 break;
1851 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1852 if (!nested_vmx_allowed(vcpu))
1853 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001854 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1855 &msr_info->data))
1856 return 1;
1857 /*
1858 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1859 * Hyper-V versions are still trying to use corresponding
1860 * features when they are exposed. Filter out the essential
1861 * minimum.
1862 */
1863 if (!msr_info->host_initiated &&
1864 vmx->nested.enlightened_vmcs_enabled)
1865 nested_evmcs_filter_control_msr(msr_info->index,
1866 &msr_info->data);
1867 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001868 case MSR_IA32_RTIT_CTL:
1869 if (pt_mode != PT_MODE_HOST_GUEST)
1870 return 1;
1871 msr_info->data = vmx->pt_desc.guest.ctl;
1872 break;
1873 case MSR_IA32_RTIT_STATUS:
1874 if (pt_mode != PT_MODE_HOST_GUEST)
1875 return 1;
1876 msr_info->data = vmx->pt_desc.guest.status;
1877 break;
1878 case MSR_IA32_RTIT_CR3_MATCH:
1879 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1880 !intel_pt_validate_cap(vmx->pt_desc.caps,
1881 PT_CAP_cr3_filtering))
1882 return 1;
1883 msr_info->data = vmx->pt_desc.guest.cr3_match;
1884 break;
1885 case MSR_IA32_RTIT_OUTPUT_BASE:
1886 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1887 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1888 PT_CAP_topa_output) &&
1889 !intel_pt_validate_cap(vmx->pt_desc.caps,
1890 PT_CAP_single_range_output)))
1891 return 1;
1892 msr_info->data = vmx->pt_desc.guest.output_base;
1893 break;
1894 case MSR_IA32_RTIT_OUTPUT_MASK:
1895 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1896 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1897 PT_CAP_topa_output) &&
1898 !intel_pt_validate_cap(vmx->pt_desc.caps,
1899 PT_CAP_single_range_output)))
1900 return 1;
1901 msr_info->data = vmx->pt_desc.guest.output_mask;
1902 break;
1903 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1904 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1905 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1906 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1907 PT_CAP_num_address_ranges)))
1908 return 1;
1909 if (index % 2)
1910 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1911 else
1912 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1913 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001914 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001915 if (!msr_info->host_initiated &&
1916 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001917 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001918 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001919 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001920 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001921 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001922 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001923 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001924 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001925 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001926 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001927 }
1928
Avi Kivity6aa8b732006-12-10 02:21:36 -08001929 return 0;
1930}
1931
1932/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001933 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001934 * Returns 0 on success, non-0 otherwise.
1935 * Assumes vcpu_load() was already called.
1936 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001937static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001939 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001940 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001941 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001942 u32 msr_index = msr_info->index;
1943 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001944 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001945
Avi Kivity6aa8b732006-12-10 02:21:36 -08001946 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001947 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001948 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001949 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001950#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001951 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001952 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001953 vmcs_writel(GUEST_FS_BASE, data);
1954 break;
1955 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001956 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001957 vmcs_writel(GUEST_GS_BASE, data);
1958 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001959 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001960 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001961 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001962#endif
1963 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001964 if (is_guest_mode(vcpu))
1965 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001966 vmcs_write32(GUEST_SYSENTER_CS, data);
1967 break;
1968 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001969 if (is_guest_mode(vcpu))
1970 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001971 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001972 break;
1973 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001974 if (is_guest_mode(vcpu))
1975 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001976 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001978 case MSR_IA32_DEBUGCTLMSR:
1979 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1980 VM_EXIT_SAVE_DEBUG_CONTROLS)
1981 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1982
1983 ret = kvm_set_msr_common(vcpu, msr_info);
1984 break;
1985
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001986 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001987 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001988 (!msr_info->host_initiated &&
1989 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001990 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001991 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001992 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001993 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001994 vmcs_write64(GUEST_BNDCFGS, data);
1995 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001996 case MSR_IA32_UMWAIT_CONTROL:
1997 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1998 return 1;
1999
2000 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2001 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2002 return 1;
2003
2004 vmx->msr_ia32_umwait_control = data;
2005 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002006 case MSR_IA32_SPEC_CTRL:
2007 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002008 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2009 return 1;
2010
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002011 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002012 return 1;
2013
2014 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002015 if (!data)
2016 break;
2017
2018 /*
2019 * For non-nested:
2020 * When it's written (to non-zero) for the first time, pass
2021 * it through.
2022 *
2023 * For nested:
2024 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002025 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002026 * vmcs02.msr_bitmap here since it gets completely overwritten
2027 * in the merging. We update the vmcs01 here for L1 as well
2028 * since it will end up touching the MSR anyway now.
2029 */
2030 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2031 MSR_IA32_SPEC_CTRL,
2032 MSR_TYPE_RW);
2033 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002034 case MSR_IA32_TSX_CTRL:
2035 if (!msr_info->host_initiated &&
2036 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2037 return 1;
2038 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2039 return 1;
2040 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002041 case MSR_IA32_PRED_CMD:
2042 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002043 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2044 return 1;
2045
2046 if (data & ~PRED_CMD_IBPB)
2047 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002048 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2049 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002050 if (!data)
2051 break;
2052
2053 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2054
2055 /*
2056 * For non-nested:
2057 * When it's written (to non-zero) for the first time, pass
2058 * it through.
2059 *
2060 * For nested:
2061 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002062 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002063 * vmcs02.msr_bitmap here since it gets completely overwritten
2064 * in the merging.
2065 */
2066 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2067 MSR_TYPE_W);
2068 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002069 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002070 if (!kvm_pat_valid(data))
2071 return 1;
2072
Sean Christopherson142e4be2019-05-07 09:06:35 -07002073 if (is_guest_mode(vcpu) &&
2074 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2075 get_vmcs12(vcpu)->guest_ia32_pat = data;
2076
Sheng Yang468d4722008-10-09 16:01:55 +08002077 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2078 vmcs_write64(GUEST_IA32_PAT, data);
2079 vcpu->arch.pat = data;
2080 break;
2081 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002082 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002083 break;
Will Auldba904632012-11-29 12:42:50 -08002084 case MSR_IA32_TSC_ADJUST:
2085 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002086 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002087 case MSR_IA32_MCG_EXT_CTL:
2088 if ((!msr_info->host_initiated &&
2089 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002090 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002091 (data & ~MCG_EXT_CTL_LMCE_EN))
2092 return 1;
2093 vcpu->arch.mcg_ext_ctl = data;
2094 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002095 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002096 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002097 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002098 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002099 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002100 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002101 if (msr_info->host_initiated && data == 0)
2102 vmx_leave_nested(vcpu);
2103 break;
2104 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002105 if (!msr_info->host_initiated)
2106 return 1; /* they are read-only */
2107 if (!nested_vmx_allowed(vcpu))
2108 return 1;
2109 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002110 case MSR_IA32_RTIT_CTL:
2111 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002112 vmx_rtit_ctl_check(vcpu, data) ||
2113 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002114 return 1;
2115 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2116 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002117 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002118 break;
2119 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002120 if (!pt_can_write_msr(vmx))
2121 return 1;
2122 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002123 return 1;
2124 vmx->pt_desc.guest.status = data;
2125 break;
2126 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002127 if (!pt_can_write_msr(vmx))
2128 return 1;
2129 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2130 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002131 return 1;
2132 vmx->pt_desc.guest.cr3_match = data;
2133 break;
2134 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002135 if (!pt_can_write_msr(vmx))
2136 return 1;
2137 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2138 PT_CAP_topa_output) &&
2139 !intel_pt_validate_cap(vmx->pt_desc.caps,
2140 PT_CAP_single_range_output))
2141 return 1;
2142 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002143 return 1;
2144 vmx->pt_desc.guest.output_base = data;
2145 break;
2146 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002147 if (!pt_can_write_msr(vmx))
2148 return 1;
2149 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2150 PT_CAP_topa_output) &&
2151 !intel_pt_validate_cap(vmx->pt_desc.caps,
2152 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002153 return 1;
2154 vmx->pt_desc.guest.output_mask = data;
2155 break;
2156 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002157 if (!pt_can_write_msr(vmx))
2158 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002159 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002160 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2161 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002162 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002163 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002164 return 1;
2165 if (index % 2)
2166 vmx->pt_desc.guest.addr_b[index / 2] = data;
2167 else
2168 vmx->pt_desc.guest.addr_a[index / 2] = data;
2169 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002170 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002171 if (!msr_info->host_initiated &&
2172 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002173 return 1;
2174 /* Check reserved bit, higher 32 bits should be zero */
2175 if ((data >> 32) != 0)
2176 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002177 goto find_shared_msr;
2178
Avi Kivity6aa8b732006-12-10 02:21:36 -08002179 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002180 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002181 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002182 if (msr)
2183 ret = vmx_set_guest_msr(vmx, msr, data);
2184 else
2185 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186 }
2187
Eddie Dong2cc51562007-05-21 07:28:09 +03002188 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002189}
2190
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002191static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002192{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002193 kvm_register_mark_available(vcpu, reg);
2194
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002195 switch (reg) {
2196 case VCPU_REGS_RSP:
2197 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2198 break;
2199 case VCPU_REGS_RIP:
2200 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2201 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002202 case VCPU_EXREG_PDPTR:
2203 if (enable_ept)
2204 ept_save_pdptrs(vcpu);
2205 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002206 case VCPU_EXREG_CR3:
2207 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2208 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2209 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002210 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002211 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002212 break;
2213 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002214}
2215
Avi Kivity6aa8b732006-12-10 02:21:36 -08002216static __init int cpu_has_kvm_support(void)
2217{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002218 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219}
2220
2221static __init int vmx_disabled_by_bios(void)
2222{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002223 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2224 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002225}
2226
Dongxiao Xu7725b892010-05-11 18:29:38 +08002227static void kvm_cpu_vmxon(u64 addr)
2228{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002229 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002230 intel_pt_handle_vmx(1);
2231
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002232 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002233}
2234
Radim Krčmář13a34e02014-08-28 15:13:03 +02002235static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002236{
2237 int cpu = raw_smp_processor_id();
2238 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002240 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002241 return -EBUSY;
2242
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002243 /*
2244 * This can happen if we hot-added a CPU but failed to allocate
2245 * VP assist page for it.
2246 */
2247 if (static_branch_unlikely(&enable_evmcs) &&
2248 !hv_get_vp_assist_page(cpu))
2249 return -EFAULT;
2250
Nadav Har'Eld462b812011-05-24 15:26:10 +03002251 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002252 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2253 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002254
2255 /*
2256 * Now we can enable the vmclear operation in kdump
2257 * since the loaded_vmcss_on_cpu list on this cpu
2258 * has been initialized.
2259 *
2260 * Though the cpu is not in VMX operation now, there
2261 * is no problem to enable the vmclear operation
2262 * for the loaded_vmcss_on_cpu list is empty!
2263 */
2264 crash_enable_local_vmclear(cpu);
2265
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002266 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002267 if (enable_ept)
2268 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002269
2270 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002271}
2272
Nadav Har'Eld462b812011-05-24 15:26:10 +03002273static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002274{
2275 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002276 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002277
Nadav Har'Eld462b812011-05-24 15:26:10 +03002278 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2279 loaded_vmcss_on_cpu_link)
2280 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002281}
2282
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002283
2284/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2285 * tricks.
2286 */
2287static void kvm_cpu_vmxoff(void)
2288{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002289 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002290
2291 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002292 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002293}
2294
Radim Krčmář13a34e02014-08-28 15:13:03 +02002295static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002296{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002297 vmclear_local_loaded_vmcss();
2298 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299}
2300
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002301static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002302 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303{
2304 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002305 u32 ctl = ctl_min | ctl_opt;
2306
2307 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2308
2309 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2310 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2311
2312 /* Ensure minimum (required) set of control bits are supported. */
2313 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002314 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002315
2316 *result = ctl;
2317 return 0;
2318}
2319
Sean Christopherson7caaa712018-12-03 13:53:01 -08002320static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2321 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002322{
2323 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002324 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002325 u32 _pin_based_exec_control = 0;
2326 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002327 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002328 u32 _vmexit_control = 0;
2329 u32 _vmentry_control = 0;
2330
Paolo Bonzini13893092018-02-26 13:40:09 +01002331 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302332 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002333#ifdef CONFIG_X86_64
2334 CPU_BASED_CR8_LOAD_EXITING |
2335 CPU_BASED_CR8_STORE_EXITING |
2336#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002337 CPU_BASED_CR3_LOAD_EXITING |
2338 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002339 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002340 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002341 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002342 CPU_BASED_MWAIT_EXITING |
2343 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002344 CPU_BASED_INVLPG_EXITING |
2345 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002346
Sheng Yangf78e0e22007-10-29 09:40:42 +08002347 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002348 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002349 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002350 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2351 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002352 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002353#ifdef CONFIG_X86_64
2354 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2355 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2356 ~CPU_BASED_CR8_STORE_EXITING;
2357#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002358 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002359 min2 = 0;
2360 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002361 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002362 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002363 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002364 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002365 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002366 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002367 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002368 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002369 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002370 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002371 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002372 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002373 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002374 SECONDARY_EXEC_RDSEED_EXITING |
2375 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002376 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002377 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002378 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002379 SECONDARY_EXEC_PT_USE_GPA |
2380 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002381 SECONDARY_EXEC_ENABLE_VMFUNC |
2382 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002383 if (adjust_vmx_controls(min2, opt2,
2384 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002385 &_cpu_based_2nd_exec_control) < 0)
2386 return -EIO;
2387 }
2388#ifndef CONFIG_X86_64
2389 if (!(_cpu_based_2nd_exec_control &
2390 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2391 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2392#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002393
2394 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2395 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002396 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002397 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2398 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002399
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002400 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002401 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002402
Sheng Yangd56f5462008-04-25 10:13:16 +08002403 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002404 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2405 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002406 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2407 CPU_BASED_CR3_STORE_EXITING |
2408 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002409 } else if (vmx_cap->ept) {
2410 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002411 pr_warn_once("EPT CAP should not exist if not support "
2412 "1-setting enable EPT VM-execution control\n");
2413 }
2414 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002415 vmx_cap->vpid) {
2416 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002417 pr_warn_once("VPID CAP should not exist if not support "
2418 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002419 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002420
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002421 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002422#ifdef CONFIG_X86_64
2423 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2424#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002425 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002426 VM_EXIT_LOAD_IA32_PAT |
2427 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002428 VM_EXIT_CLEAR_BNDCFGS |
2429 VM_EXIT_PT_CONCEAL_PIP |
2430 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002431 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2432 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002433 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002434
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002435 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2436 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2437 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002438 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2439 &_pin_based_exec_control) < 0)
2440 return -EIO;
2441
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002442 if (cpu_has_broken_vmx_preemption_timer())
2443 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002444 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002445 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002446 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2447
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002448 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002449 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2450 VM_ENTRY_LOAD_IA32_PAT |
2451 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002452 VM_ENTRY_LOAD_BNDCFGS |
2453 VM_ENTRY_PT_CONCEAL_PIP |
2454 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002455 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2456 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002457 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002458
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002459 /*
2460 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2461 * can't be used due to an errata where VM Exit may incorrectly clear
2462 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2463 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2464 */
2465 if (boot_cpu_data.x86 == 0x6) {
2466 switch (boot_cpu_data.x86_model) {
2467 case 26: /* AAK155 */
2468 case 30: /* AAP115 */
2469 case 37: /* AAT100 */
2470 case 44: /* BC86,AAY89,BD102 */
2471 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002472 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002473 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2474 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2475 "does not work properly. Using workaround\n");
2476 break;
2477 default:
2478 break;
2479 }
2480 }
2481
2482
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002483 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002484
2485 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2486 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002487 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002488
2489#ifdef CONFIG_X86_64
2490 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2491 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002492 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002493#endif
2494
2495 /* Require Write-Back (WB) memory type for VMCS accesses. */
2496 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002497 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002498
Yang, Sheng002c7f72007-07-31 14:23:01 +03002499 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002500 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002501 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002502
Liran Alon2307af12018-06-29 22:59:04 +03002503 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002504
Yang, Sheng002c7f72007-07-31 14:23:01 +03002505 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2506 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002507 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002508 vmcs_conf->vmexit_ctrl = _vmexit_control;
2509 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002510
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002511 if (static_branch_unlikely(&enable_evmcs))
2512 evmcs_sanitize_exec_ctrls(vmcs_conf);
2513
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002514 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002515}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002516
Ben Gardon41836832019-02-11 11:02:52 -08002517struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002518{
2519 int node = cpu_to_node(cpu);
2520 struct page *pages;
2521 struct vmcs *vmcs;
2522
Ben Gardon41836832019-02-11 11:02:52 -08002523 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002524 if (!pages)
2525 return NULL;
2526 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002527 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002528
2529 /* KVM supports Enlightened VMCS v1 only */
2530 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002531 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002532 else
Liran Alon392b2f22018-06-23 02:35:01 +03002533 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002534
Liran Alon491a6032018-06-23 02:35:12 +03002535 if (shadow)
2536 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002537 return vmcs;
2538}
2539
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002540void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002541{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002542 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002543}
2544
Nadav Har'Eld462b812011-05-24 15:26:10 +03002545/*
2546 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2547 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002548void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002549{
2550 if (!loaded_vmcs->vmcs)
2551 return;
2552 loaded_vmcs_clear(loaded_vmcs);
2553 free_vmcs(loaded_vmcs->vmcs);
2554 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002555 if (loaded_vmcs->msr_bitmap)
2556 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002557 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002558}
2559
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002560int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002561{
Liran Alon491a6032018-06-23 02:35:12 +03002562 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002563 if (!loaded_vmcs->vmcs)
2564 return -ENOMEM;
2565
2566 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002567 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002568 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002569
2570 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002571 loaded_vmcs->msr_bitmap = (unsigned long *)
2572 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002573 if (!loaded_vmcs->msr_bitmap)
2574 goto out_vmcs;
2575 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002576
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002577 if (IS_ENABLED(CONFIG_HYPERV) &&
2578 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002579 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2580 struct hv_enlightened_vmcs *evmcs =
2581 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2582
2583 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2584 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002585 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002586
2587 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002588 memset(&loaded_vmcs->controls_shadow, 0,
2589 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002590
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002591 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002592
2593out_vmcs:
2594 free_loaded_vmcs(loaded_vmcs);
2595 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002596}
2597
Sam Ravnborg39959582007-06-01 00:47:13 -07002598static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599{
2600 int cpu;
2601
Zachary Amsden3230bb42009-09-29 11:38:37 -10002602 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002604 per_cpu(vmxarea, cpu) = NULL;
2605 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606}
2607
Avi Kivity6aa8b732006-12-10 02:21:36 -08002608static __init int alloc_kvm_area(void)
2609{
2610 int cpu;
2611
Zachary Amsden3230bb42009-09-29 11:38:37 -10002612 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613 struct vmcs *vmcs;
2614
Ben Gardon41836832019-02-11 11:02:52 -08002615 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616 if (!vmcs) {
2617 free_kvm_area();
2618 return -ENOMEM;
2619 }
2620
Liran Alon2307af12018-06-29 22:59:04 +03002621 /*
2622 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2623 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2624 * revision_id reported by MSR_IA32_VMX_BASIC.
2625 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002626 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002627 * TLFS, VMXArea passed as VMXON argument should
2628 * still be marked with revision_id reported by
2629 * physical CPU.
2630 */
2631 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002632 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002633
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 per_cpu(vmxarea, cpu) = vmcs;
2635 }
2636 return 0;
2637}
2638
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002639static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002640 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002642 if (!emulate_invalid_guest_state) {
2643 /*
2644 * CS and SS RPL should be equal during guest entry according
2645 * to VMX spec, but in reality it is not always so. Since vcpu
2646 * is in the middle of the transition from real mode to
2647 * protected mode it is safe to assume that RPL 0 is a good
2648 * default value.
2649 */
2650 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002651 save->selector &= ~SEGMENT_RPL_MASK;
2652 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002653 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002654 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002655 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656}
2657
2658static void enter_pmode(struct kvm_vcpu *vcpu)
2659{
2660 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002661 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662
Gleb Natapovd99e4152012-12-20 16:57:45 +02002663 /*
2664 * Update real mode segment cache. It may be not up-to-date if sement
2665 * register was written while vcpu was in a guest mode.
2666 */
2667 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2668 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2669 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2670 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2671 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2672 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2673
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002674 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002675
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002676 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002677
2678 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002679 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2680 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681 vmcs_writel(GUEST_RFLAGS, flags);
2682
Rusty Russell66aee912007-07-17 23:34:16 +10002683 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2684 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685
2686 update_exception_bitmap(vcpu);
2687
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002688 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2689 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2690 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2691 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2692 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2693 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694}
2695
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002696static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697{
Mathias Krause772e0312012-08-30 01:30:19 +02002698 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002699 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700
Gleb Natapovd99e4152012-12-20 16:57:45 +02002701 var.dpl = 0x3;
2702 if (seg == VCPU_SREG_CS)
2703 var.type = 0x3;
2704
2705 if (!emulate_invalid_guest_state) {
2706 var.selector = var.base >> 4;
2707 var.base = var.base & 0xffff0;
2708 var.limit = 0xffff;
2709 var.g = 0;
2710 var.db = 0;
2711 var.present = 1;
2712 var.s = 1;
2713 var.l = 0;
2714 var.unusable = 0;
2715 var.type = 0x3;
2716 var.avl = 0;
2717 if (save->base & 0xf)
2718 printk_once(KERN_WARNING "kvm: segment base is not "
2719 "paragraph aligned when entering "
2720 "protected mode (seg=%d)", seg);
2721 }
2722
2723 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002724 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002725 vmcs_write32(sf->limit, var.limit);
2726 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002727}
2728
2729static void enter_rmode(struct kvm_vcpu *vcpu)
2730{
2731 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002732 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002733 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002734
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002735 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2736 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2737 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2738 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2739 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002740 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2741 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002742
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002743 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002744
Gleb Natapov776e58e2011-03-13 12:34:27 +02002745 /*
2746 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002747 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002748 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002749 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002750 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2751 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002752
Avi Kivity2fb92db2011-04-27 19:42:18 +03002753 vmx_segment_cache_clear(vmx);
2754
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002755 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002756 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2758
2759 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002760 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002762 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002763
2764 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002765 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002766 update_exception_bitmap(vcpu);
2767
Gleb Natapovd99e4152012-12-20 16:57:45 +02002768 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2769 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2770 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2771 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2772 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2773 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002774
Eddie Dong8668a3c2007-10-10 14:26:45 +08002775 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002776}
2777
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002778void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302779{
2780 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002781 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2782
2783 if (!msr)
2784 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302785
Avi Kivityf6801df2010-01-21 15:31:50 +02002786 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302787 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002788 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302789 msr->data = efer;
2790 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002791 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302792
2793 msr->data = efer & ~EFER_LME;
2794 }
2795 setup_msrs(vmx);
2796}
2797
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002798#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799
2800static void enter_lmode(struct kvm_vcpu *vcpu)
2801{
2802 u32 guest_tr_ar;
2803
Avi Kivity2fb92db2011-04-27 19:42:18 +03002804 vmx_segment_cache_clear(to_vmx(vcpu));
2805
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002807 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002808 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2809 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002811 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2812 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002813 }
Avi Kivityda38f432010-07-06 11:30:49 +03002814 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815}
2816
2817static void exit_lmode(struct kvm_vcpu *vcpu)
2818{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002819 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002820 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821}
2822
2823#endif
2824
Junaid Shahidfaff8752018-06-29 13:10:05 -07002825static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2826{
2827 int vpid = to_vmx(vcpu)->vpid;
2828
2829 if (!vpid_sync_vcpu_addr(vpid, addr))
2830 vpid_sync_context(vpid);
2831
2832 /*
2833 * If VPIDs are not supported or enabled, then the above is a no-op.
2834 * But we don't really need a TLB flush in that case anyway, because
2835 * each VM entry/exit includes an implicit flush when VPID is 0.
2836 */
2837}
2838
Avi Kivitye8467fd2009-12-29 18:43:06 +02002839static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2840{
2841 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2842
2843 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2844 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2845}
2846
Anthony Liguori25c4c272007-04-27 09:29:21 +03002847static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002848{
Avi Kivityfc78f512009-12-07 12:16:48 +02002849 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2850
2851 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2852 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002853}
2854
Sheng Yang14394422008-04-28 12:24:45 +08002855static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2856{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002857 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2858
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002859 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002860 return;
2861
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002862 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002863 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2864 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2865 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2866 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002867 }
2868}
2869
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002870void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002871{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002872 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2873
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002874 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002875 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2876 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2877 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2878 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002879 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002880
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002881 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002882}
2883
Sheng Yang14394422008-04-28 12:24:45 +08002884static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2885 unsigned long cr0,
2886 struct kvm_vcpu *vcpu)
2887{
Sean Christopherson2183f562019-05-07 12:17:56 -07002888 struct vcpu_vmx *vmx = to_vmx(vcpu);
2889
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002890 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002891 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002892 if (!(cr0 & X86_CR0_PG)) {
2893 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002894 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2895 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002896 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002897 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002898 } else if (!is_paging(vcpu)) {
2899 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002900 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2901 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002902 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002903 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002904 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002905
2906 if (!(cr0 & X86_CR0_WP))
2907 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002908}
2909
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002910void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002912 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002913 unsigned long hw_cr0;
2914
Sean Christopherson3de63472018-07-13 08:42:30 -07002915 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002916 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002917 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002918 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002919 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002920
Gleb Natapov218e7632013-01-21 15:36:45 +02002921 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2922 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923
Gleb Natapov218e7632013-01-21 15:36:45 +02002924 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2925 enter_rmode(vcpu);
2926 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002927
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002928#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002929 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002930 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002932 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933 exit_lmode(vcpu);
2934 }
2935#endif
2936
Sean Christophersonb4d18512018-03-05 12:04:40 -08002937 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002938 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2939
Avi Kivity6aa8b732006-12-10 02:21:36 -08002940 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002941 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002942 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002943
2944 /* depends on vcpu->arch.cr0 to be set to a new value */
2945 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002946}
2947
Yu Zhang855feb62017-08-24 20:27:55 +08002948static int get_ept_level(struct kvm_vcpu *vcpu)
2949{
Sean Christopherson148d735e2020-02-07 09:37:41 -08002950 /* Nested EPT currently only supports 4-level walks. */
2951 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
2952 return 4;
Yu Zhang855feb62017-08-24 20:27:55 +08002953 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2954 return 5;
2955 return 4;
2956}
2957
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002958u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002959{
Yu Zhang855feb62017-08-24 20:27:55 +08002960 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002961
Yu Zhang855feb62017-08-24 20:27:55 +08002962 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002963
Peter Feiner995f00a2017-06-30 17:26:32 -07002964 if (enable_ept_ad_bits &&
2965 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002966 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002967 eptp |= (root_hpa & PAGE_MASK);
2968
2969 return eptp;
2970}
2971
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002972void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973{
Tianyu Lan877ad952018-07-19 08:40:23 +00002974 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002975 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002976 unsigned long guest_cr3;
2977 u64 eptp;
2978
2979 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002980 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002981 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002982 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002983
2984 if (kvm_x86_ops->tlb_remote_flush) {
2985 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2986 to_vmx(vcpu)->ept_pointer = eptp;
2987 to_kvm_vmx(kvm)->ept_pointers_match
2988 = EPT_POINTERS_CHECK;
2989 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2990 }
2991
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002992 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
2993 if (is_guest_mode(vcpu))
2994 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002995 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00002996 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002997 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2998 guest_cr3 = vcpu->arch.cr3;
2999 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3000 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003001 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003002 }
3003
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003004 if (update_guest_cr3)
3005 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006}
3007
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003008int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003009{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003010 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003011 /*
3012 * Pass through host's Machine Check Enable value to hw_cr4, which
3013 * is in force while we are in guest mode. Do not let guests control
3014 * this bit, even if host CR4.MCE == 0.
3015 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003016 unsigned long hw_cr4;
3017
3018 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3019 if (enable_unrestricted_guest)
3020 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003021 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003022 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3023 else
3024 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003025
Sean Christopherson64f7a112018-04-30 10:01:06 -07003026 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3027 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003028 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003029 hw_cr4 &= ~X86_CR4_UMIP;
3030 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003031 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3032 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3033 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003034 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003035
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003036 if (cr4 & X86_CR4_VMXE) {
3037 /*
3038 * To use VMXON (and later other VMX instructions), a guest
3039 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3040 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003041 * is here. We operate under the default treatment of SMM,
3042 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003043 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003044 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003045 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003046 }
David Matlack38991522016-11-29 18:14:08 -08003047
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003048 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003049 return 1;
3050
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003051 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003052
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003053 if (!enable_unrestricted_guest) {
3054 if (enable_ept) {
3055 if (!is_paging(vcpu)) {
3056 hw_cr4 &= ~X86_CR4_PAE;
3057 hw_cr4 |= X86_CR4_PSE;
3058 } else if (!(cr4 & X86_CR4_PAE)) {
3059 hw_cr4 &= ~X86_CR4_PAE;
3060 }
3061 }
3062
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003063 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003064 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3065 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3066 * to be manually disabled when guest switches to non-paging
3067 * mode.
3068 *
3069 * If !enable_unrestricted_guest, the CPU is always running
3070 * with CR0.PG=1 and CR4 needs to be modified.
3071 * If enable_unrestricted_guest, the CPU automatically
3072 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003073 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003074 if (!is_paging(vcpu))
3075 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3076 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003077
Sheng Yang14394422008-04-28 12:24:45 +08003078 vmcs_writel(CR4_READ_SHADOW, cr4);
3079 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003080 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003081}
3082
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003083void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084{
Avi Kivitya9179492011-01-03 14:28:52 +02003085 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003086 u32 ar;
3087
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003088 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003089 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003090 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003091 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003092 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003093 var->base = vmx_read_guest_seg_base(vmx, seg);
3094 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3095 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003096 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003097 var->base = vmx_read_guest_seg_base(vmx, seg);
3098 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3099 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3100 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003101 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003102 var->type = ar & 15;
3103 var->s = (ar >> 4) & 1;
3104 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003105 /*
3106 * Some userspaces do not preserve unusable property. Since usable
3107 * segment has to be present according to VMX spec we can use present
3108 * property to amend userspace bug by making unusable segment always
3109 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3110 * segment as unusable.
3111 */
3112 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003113 var->avl = (ar >> 12) & 1;
3114 var->l = (ar >> 13) & 1;
3115 var->db = (ar >> 14) & 1;
3116 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117}
3118
Avi Kivitya9179492011-01-03 14:28:52 +02003119static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3120{
Avi Kivitya9179492011-01-03 14:28:52 +02003121 struct kvm_segment s;
3122
3123 if (to_vmx(vcpu)->rmode.vm86_active) {
3124 vmx_get_segment(vcpu, &s, seg);
3125 return s.base;
3126 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003127 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003128}
3129
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003130int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003131{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003132 struct vcpu_vmx *vmx = to_vmx(vcpu);
3133
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003134 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003135 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003136 else {
3137 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003138 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003139 }
Avi Kivity69c73022011-03-07 15:26:44 +02003140}
3141
Avi Kivity653e3102007-05-07 10:55:37 +03003142static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003144 u32 ar;
3145
Avi Kivityf0495f92012-06-07 17:06:10 +03003146 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147 ar = 1 << 16;
3148 else {
3149 ar = var->type & 15;
3150 ar |= (var->s & 1) << 4;
3151 ar |= (var->dpl & 3) << 5;
3152 ar |= (var->present & 1) << 7;
3153 ar |= (var->avl & 1) << 12;
3154 ar |= (var->l & 1) << 13;
3155 ar |= (var->db & 1) << 14;
3156 ar |= (var->g & 1) << 15;
3157 }
Avi Kivity653e3102007-05-07 10:55:37 +03003158
3159 return ar;
3160}
3161
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003162void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003163{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003164 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003165 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003166
Avi Kivity2fb92db2011-04-27 19:42:18 +03003167 vmx_segment_cache_clear(vmx);
3168
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003169 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3170 vmx->rmode.segs[seg] = *var;
3171 if (seg == VCPU_SREG_TR)
3172 vmcs_write16(sf->selector, var->selector);
3173 else if (var->s)
3174 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003175 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003176 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003177
Avi Kivity653e3102007-05-07 10:55:37 +03003178 vmcs_writel(sf->base, var->base);
3179 vmcs_write32(sf->limit, var->limit);
3180 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003181
3182 /*
3183 * Fix the "Accessed" bit in AR field of segment registers for older
3184 * qemu binaries.
3185 * IA32 arch specifies that at the time of processor reset the
3186 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003187 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003188 * state vmexit when "unrestricted guest" mode is turned on.
3189 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3190 * tree. Newer qemu binaries with that qemu fix would not need this
3191 * kvm hack.
3192 */
3193 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003194 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003195
Gleb Natapovf924d662012-12-12 19:10:55 +02003196 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003197
3198out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003199 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200}
3201
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3203{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003204 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205
3206 *db = (ar >> 14) & 1;
3207 *l = (ar >> 13) & 1;
3208}
3209
Gleb Natapov89a27f42010-02-16 10:51:48 +02003210static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003212 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3213 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214}
3215
Gleb Natapov89a27f42010-02-16 10:51:48 +02003216static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003218 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3219 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003220}
3221
Gleb Natapov89a27f42010-02-16 10:51:48 +02003222static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003224 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3225 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226}
3227
Gleb Natapov89a27f42010-02-16 10:51:48 +02003228static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003230 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3231 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232}
3233
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003234static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3235{
3236 struct kvm_segment var;
3237 u32 ar;
3238
3239 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003240 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003241 if (seg == VCPU_SREG_CS)
3242 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003243 ar = vmx_segment_access_rights(&var);
3244
3245 if (var.base != (var.selector << 4))
3246 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003247 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003248 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003249 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003250 return false;
3251
3252 return true;
3253}
3254
3255static bool code_segment_valid(struct kvm_vcpu *vcpu)
3256{
3257 struct kvm_segment cs;
3258 unsigned int cs_rpl;
3259
3260 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003261 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003262
Avi Kivity1872a3f2009-01-04 23:26:52 +02003263 if (cs.unusable)
3264 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003265 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003266 return false;
3267 if (!cs.s)
3268 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003269 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003270 if (cs.dpl > cs_rpl)
3271 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003272 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273 if (cs.dpl != cs_rpl)
3274 return false;
3275 }
3276 if (!cs.present)
3277 return false;
3278
3279 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3280 return true;
3281}
3282
3283static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3284{
3285 struct kvm_segment ss;
3286 unsigned int ss_rpl;
3287
3288 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003289 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003290
Avi Kivity1872a3f2009-01-04 23:26:52 +02003291 if (ss.unusable)
3292 return true;
3293 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003294 return false;
3295 if (!ss.s)
3296 return false;
3297 if (ss.dpl != ss_rpl) /* DPL != RPL */
3298 return false;
3299 if (!ss.present)
3300 return false;
3301
3302 return true;
3303}
3304
3305static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3306{
3307 struct kvm_segment var;
3308 unsigned int rpl;
3309
3310 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003311 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003312
Avi Kivity1872a3f2009-01-04 23:26:52 +02003313 if (var.unusable)
3314 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003315 if (!var.s)
3316 return false;
3317 if (!var.present)
3318 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003319 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003320 if (var.dpl < rpl) /* DPL < RPL */
3321 return false;
3322 }
3323
3324 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3325 * rights flags
3326 */
3327 return true;
3328}
3329
3330static bool tr_valid(struct kvm_vcpu *vcpu)
3331{
3332 struct kvm_segment tr;
3333
3334 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3335
Avi Kivity1872a3f2009-01-04 23:26:52 +02003336 if (tr.unusable)
3337 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003338 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003339 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003340 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003341 return false;
3342 if (!tr.present)
3343 return false;
3344
3345 return true;
3346}
3347
3348static bool ldtr_valid(struct kvm_vcpu *vcpu)
3349{
3350 struct kvm_segment ldtr;
3351
3352 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3353
Avi Kivity1872a3f2009-01-04 23:26:52 +02003354 if (ldtr.unusable)
3355 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003356 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003357 return false;
3358 if (ldtr.type != 2)
3359 return false;
3360 if (!ldtr.present)
3361 return false;
3362
3363 return true;
3364}
3365
3366static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3367{
3368 struct kvm_segment cs, ss;
3369
3370 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3371 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3372
Nadav Amitb32a9912015-03-29 16:33:04 +03003373 return ((cs.selector & SEGMENT_RPL_MASK) ==
3374 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003375}
3376
3377/*
3378 * Check if guest state is valid. Returns true if valid, false if
3379 * not.
3380 * We assume that registers are always usable
3381 */
3382static bool guest_state_valid(struct kvm_vcpu *vcpu)
3383{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003384 if (enable_unrestricted_guest)
3385 return true;
3386
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003387 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003388 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003389 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3390 return false;
3391 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3392 return false;
3393 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3394 return false;
3395 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3396 return false;
3397 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3398 return false;
3399 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3400 return false;
3401 } else {
3402 /* protected mode guest state checks */
3403 if (!cs_ss_rpl_check(vcpu))
3404 return false;
3405 if (!code_segment_valid(vcpu))
3406 return false;
3407 if (!stack_segment_valid(vcpu))
3408 return false;
3409 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3410 return false;
3411 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3412 return false;
3413 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3414 return false;
3415 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3416 return false;
3417 if (!tr_valid(vcpu))
3418 return false;
3419 if (!ldtr_valid(vcpu))
3420 return false;
3421 }
3422 /* TODO:
3423 * - Add checks on RIP
3424 * - Add checks on RFLAGS
3425 */
3426
3427 return true;
3428}
3429
Mike Dayd77c26f2007-10-08 09:02:08 -04003430static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003431{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003432 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003433 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003434 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003436 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003437 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003438 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3439 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003440 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003441 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003442 r = kvm_write_guest_page(kvm, fn++, &data,
3443 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003444 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003445 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003446 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3447 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003448 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003449 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3450 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003451 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003452 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003453 r = kvm_write_guest_page(kvm, fn, &data,
3454 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3455 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003456out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003457 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003458 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003459}
3460
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003461static int init_rmode_identity_map(struct kvm *kvm)
3462{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003463 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003464 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003465 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003466 u32 tmp;
3467
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003468 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003469 mutex_lock(&kvm->slots_lock);
3470
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003471 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003472 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003473
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003474 if (!kvm_vmx->ept_identity_map_addr)
3475 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3476 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003477
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003478 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003479 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003480 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003481 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003482
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003483 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3484 if (r < 0)
3485 goto out;
3486 /* Set up identity-mapping pagetable for EPT in real mode */
3487 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3488 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3489 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3490 r = kvm_write_guest_page(kvm, identity_map_pfn,
3491 &tmp, i * sizeof(tmp), sizeof(tmp));
3492 if (r < 0)
3493 goto out;
3494 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003495 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003496
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003497out:
Tang Chena255d472014-09-16 18:41:58 +08003498 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003499 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003500}
3501
Avi Kivity6aa8b732006-12-10 02:21:36 -08003502static void seg_setup(int seg)
3503{
Mathias Krause772e0312012-08-30 01:30:19 +02003504 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003505 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003506
3507 vmcs_write16(sf->selector, 0);
3508 vmcs_writel(sf->base, 0);
3509 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003510 ar = 0x93;
3511 if (seg == VCPU_SREG_CS)
3512 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003513
3514 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003515}
3516
Sheng Yangf78e0e22007-10-29 09:40:42 +08003517static int alloc_apic_access_page(struct kvm *kvm)
3518{
Xiao Guangrong44841412012-09-07 14:14:20 +08003519 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003520 int r = 0;
3521
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003522 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003523 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003524 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003525 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3526 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003527 if (r)
3528 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003529
Tang Chen73a6d942014-09-11 13:38:00 +08003530 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003531 if (is_error_page(page)) {
3532 r = -EFAULT;
3533 goto out;
3534 }
3535
Tang Chenc24ae0d2014-09-24 15:57:58 +08003536 /*
3537 * Do not pin the page in memory, so that memory hot-unplug
3538 * is able to migrate it.
3539 */
3540 put_page(page);
3541 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003542out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003543 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003544 return r;
3545}
3546
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003547int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003548{
3549 int vpid;
3550
Avi Kivity919818a2009-03-23 18:01:29 +02003551 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003552 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003553 spin_lock(&vmx_vpid_lock);
3554 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003555 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003556 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003557 else
3558 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003559 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003560 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003561}
3562
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003563void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003564{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003565 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003566 return;
3567 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003568 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003569 spin_unlock(&vmx_vpid_lock);
3570}
3571
Yi Wang1e4329ee2018-11-08 11:22:21 +08003572static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003573 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003574{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003575 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003576
3577 if (!cpu_has_vmx_msr_bitmap())
3578 return;
3579
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003580 if (static_branch_unlikely(&enable_evmcs))
3581 evmcs_touch_msr_bitmap();
3582
Sheng Yang25c5f222008-03-28 13:18:56 +08003583 /*
3584 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3585 * have the write-low and read-high bitmap offsets the wrong way round.
3586 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3587 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003588 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003589 if (type & MSR_TYPE_R)
3590 /* read-low */
3591 __clear_bit(msr, msr_bitmap + 0x000 / f);
3592
3593 if (type & MSR_TYPE_W)
3594 /* write-low */
3595 __clear_bit(msr, msr_bitmap + 0x800 / f);
3596
Sheng Yang25c5f222008-03-28 13:18:56 +08003597 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3598 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003599 if (type & MSR_TYPE_R)
3600 /* read-high */
3601 __clear_bit(msr, msr_bitmap + 0x400 / f);
3602
3603 if (type & MSR_TYPE_W)
3604 /* write-high */
3605 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3606
3607 }
3608}
3609
Yi Wang1e4329ee2018-11-08 11:22:21 +08003610static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003611 u32 msr, int type)
3612{
3613 int f = sizeof(unsigned long);
3614
3615 if (!cpu_has_vmx_msr_bitmap())
3616 return;
3617
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003618 if (static_branch_unlikely(&enable_evmcs))
3619 evmcs_touch_msr_bitmap();
3620
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003621 /*
3622 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3623 * have the write-low and read-high bitmap offsets the wrong way round.
3624 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3625 */
3626 if (msr <= 0x1fff) {
3627 if (type & MSR_TYPE_R)
3628 /* read-low */
3629 __set_bit(msr, msr_bitmap + 0x000 / f);
3630
3631 if (type & MSR_TYPE_W)
3632 /* write-low */
3633 __set_bit(msr, msr_bitmap + 0x800 / f);
3634
3635 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3636 msr &= 0x1fff;
3637 if (type & MSR_TYPE_R)
3638 /* read-high */
3639 __set_bit(msr, msr_bitmap + 0x400 / f);
3640
3641 if (type & MSR_TYPE_W)
3642 /* write-high */
3643 __set_bit(msr, msr_bitmap + 0xc00 / f);
3644
3645 }
3646}
3647
Yi Wang1e4329ee2018-11-08 11:22:21 +08003648static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003649 u32 msr, int type, bool value)
3650{
3651 if (value)
3652 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3653 else
3654 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3655}
3656
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003657static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003658{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003659 u8 mode = 0;
3660
3661 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003662 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003663 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3664 mode |= MSR_BITMAP_MODE_X2APIC;
3665 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3666 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3667 }
3668
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003669 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003670}
3671
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003672static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3673 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003674{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003675 int msr;
3676
3677 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3678 unsigned word = msr / BITS_PER_LONG;
3679 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3680 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003681 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003682
3683 if (mode & MSR_BITMAP_MODE_X2APIC) {
3684 /*
3685 * TPR reads and writes can be virtualized even if virtual interrupt
3686 * delivery is not in use.
3687 */
3688 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3689 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3690 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3691 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3692 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3693 }
3694 }
3695}
3696
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003697void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003698{
3699 struct vcpu_vmx *vmx = to_vmx(vcpu);
3700 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3701 u8 mode = vmx_msr_bitmap_mode(vcpu);
3702 u8 changed = mode ^ vmx->msr_bitmap_mode;
3703
3704 if (!changed)
3705 return;
3706
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003707 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3708 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3709
3710 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003711}
3712
Chao Pengb08c2892018-10-24 16:05:15 +08003713void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3714{
3715 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3716 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3717 u32 i;
3718
3719 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3720 MSR_TYPE_RW, flag);
3721 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3722 MSR_TYPE_RW, flag);
3723 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3724 MSR_TYPE_RW, flag);
3725 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3726 MSR_TYPE_RW, flag);
3727 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3728 vmx_set_intercept_for_msr(msr_bitmap,
3729 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3730 vmx_set_intercept_for_msr(msr_bitmap,
3731 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3732 }
3733}
3734
Liran Alone6c67d82018-09-04 10:56:52 +03003735static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3736{
3737 struct vcpu_vmx *vmx = to_vmx(vcpu);
3738 void *vapic_page;
3739 u32 vppr;
3740 int rvi;
3741
3742 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3743 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003744 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003745 return false;
3746
Paolo Bonzini7e712682018-10-03 13:44:26 +02003747 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003748
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003749 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003750 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003751
3752 return ((rvi & 0xf0) > (vppr & 0xf0));
3753}
3754
Wincy Van06a55242017-04-28 13:13:59 +08003755static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3756 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003757{
3758#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003759 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3760
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003761 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003762 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003763 * The vector of interrupt to be delivered to vcpu had
3764 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003765 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003766 * Following cases will be reached in this block, and
3767 * we always send a notification event in all cases as
3768 * explained below.
3769 *
3770 * Case 1: vcpu keeps in non-root mode. Sending a
3771 * notification event posts the interrupt to vcpu.
3772 *
3773 * Case 2: vcpu exits to root mode and is still
3774 * runnable. PIR will be synced to vIRR before the
3775 * next vcpu entry. Sending a notification event in
3776 * this case has no effect, as vcpu is not in root
3777 * mode.
3778 *
3779 * Case 3: vcpu exits to root mode and is blocked.
3780 * vcpu_block() has already synced PIR to vIRR and
3781 * never blocks vcpu if vIRR is not cleared. Therefore,
3782 * a blocked vcpu here does not wait for any requested
3783 * interrupts in PIR, and sending a notification event
3784 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003785 */
Feng Wu28b835d2015-09-18 22:29:54 +08003786
Wincy Van06a55242017-04-28 13:13:59 +08003787 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003788 return true;
3789 }
3790#endif
3791 return false;
3792}
3793
Wincy Van705699a2015-02-03 23:58:17 +08003794static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3795 int vector)
3796{
3797 struct vcpu_vmx *vmx = to_vmx(vcpu);
3798
3799 if (is_guest_mode(vcpu) &&
3800 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003801 /*
3802 * If a posted intr is not recognized by hardware,
3803 * we will accomplish it in the next vmentry.
3804 */
3805 vmx->nested.pi_pending = true;
3806 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003807 /* the PIR and ON have been set by L1. */
3808 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3809 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003810 return 0;
3811 }
3812 return -1;
3813}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003815 * Send interrupt to vcpu via posted interrupt way.
3816 * 1. If target vcpu is running(non-root mode), send posted interrupt
3817 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3818 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3819 * interrupt from PIR in next vmentry.
3820 */
3821static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3822{
3823 struct vcpu_vmx *vmx = to_vmx(vcpu);
3824 int r;
3825
Wincy Van705699a2015-02-03 23:58:17 +08003826 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3827 if (!r)
3828 return;
3829
Yang Zhanga20ed542013-04-11 19:25:15 +08003830 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3831 return;
3832
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003833 /* If a previous notification has sent the IPI, nothing to do. */
3834 if (pi_test_and_set_on(&vmx->pi_desc))
3835 return;
3836
Wincy Van06a55242017-04-28 13:13:59 +08003837 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003838 kvm_vcpu_kick(vcpu);
3839}
3840
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003842 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3843 * will not change in the lifetime of the guest.
3844 * Note that host-state that does change is set elsewhere. E.g., host-state
3845 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3846 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003847void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003848{
3849 u32 low32, high32;
3850 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003851 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003852
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003853 cr0 = read_cr0();
3854 WARN_ON(cr0 & X86_CR0_TS);
3855 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003856
3857 /*
3858 * Save the most likely value for this task's CR3 in the VMCS.
3859 * We can't use __get_current_cr3_fast() because we're not atomic.
3860 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003861 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003862 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003863 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003864
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003865 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003866 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003867 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003868 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003869
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003870 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003871#ifdef CONFIG_X86_64
3872 /*
3873 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003874 * vmx_prepare_switch_to_host(), in case userspace uses
3875 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003876 */
3877 vmcs_write16(HOST_DS_SELECTOR, 0);
3878 vmcs_write16(HOST_ES_SELECTOR, 0);
3879#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003880 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3881 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003882#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003883 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3884 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3885
Sean Christopherson23420802019-04-19 22:50:57 -07003886 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003887
Sean Christopherson453eafb2018-12-20 12:25:17 -08003888 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003889
3890 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3891 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3892 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3893 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3894
3895 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3896 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3897 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3898 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003899
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003900 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003901 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003902}
3903
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003904void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003905{
3906 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3907 if (enable_ept)
3908 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003909 if (is_guest_mode(&vmx->vcpu))
3910 vmx->vcpu.arch.cr4_guest_owned_bits &=
3911 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003912 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3913}
3914
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003915u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003916{
3917 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3918
Andrey Smetanind62caab2015-11-10 15:36:33 +03003919 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003920 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003921
3922 if (!enable_vnmi)
3923 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3924
Sean Christopherson804939e2019-05-07 12:18:05 -07003925 if (!enable_preemption_timer)
3926 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3927
Yang Zhang01e439b2013-04-11 19:25:12 +08003928 return pin_based_exec_ctrl;
3929}
3930
Andrey Smetanind62caab2015-11-10 15:36:33 +03003931static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3932{
3933 struct vcpu_vmx *vmx = to_vmx(vcpu);
3934
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003935 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003936 if (cpu_has_secondary_exec_ctrls()) {
3937 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003938 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003939 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3940 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3941 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003942 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003943 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3944 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3945 }
3946
3947 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003948 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003949}
3950
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003951u32 vmx_exec_control(struct vcpu_vmx *vmx)
3952{
3953 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3954
3955 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3956 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3957
3958 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3959 exec_control &= ~CPU_BASED_TPR_SHADOW;
3960#ifdef CONFIG_X86_64
3961 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3962 CPU_BASED_CR8_LOAD_EXITING;
3963#endif
3964 }
3965 if (!enable_ept)
3966 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3967 CPU_BASED_CR3_LOAD_EXITING |
3968 CPU_BASED_INVLPG_EXITING;
3969 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3970 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3971 CPU_BASED_MONITOR_EXITING);
3972 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3973 exec_control &= ~CPU_BASED_HLT_EXITING;
3974 return exec_control;
3975}
3976
3977
Paolo Bonzini80154d72017-08-24 13:55:35 +02003978static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003979{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003980 struct kvm_vcpu *vcpu = &vmx->vcpu;
3981
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003982 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003983
Chao Pengf99e3da2018-10-24 16:05:10 +08003984 if (pt_mode == PT_MODE_SYSTEM)
3985 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003986 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003987 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3988 if (vmx->vpid == 0)
3989 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3990 if (!enable_ept) {
3991 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3992 enable_unrestricted_guest = 0;
3993 }
3994 if (!enable_unrestricted_guest)
3995 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003996 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003997 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003998 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003999 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4000 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004001 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004002
4003 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4004 * in vmx_set_cr4. */
4005 exec_control &= ~SECONDARY_EXEC_DESC;
4006
Abel Gordonabc4fc52013-04-18 14:35:25 +03004007 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4008 (handle_vmptrld).
4009 We can NOT enable shadow_vmcs here because we don't have yet
4010 a current VMCS12
4011 */
4012 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004013
4014 if (!enable_pml)
4015 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004016
Paolo Bonzini3db13482017-08-24 14:48:03 +02004017 if (vmx_xsaves_supported()) {
4018 /* Exposing XSAVES only when XSAVE is exposed */
4019 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004020 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004021 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4022 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4023
Aaron Lewis72041602019-10-21 16:30:20 -07004024 vcpu->arch.xsaves_enabled = xsaves_enabled;
4025
Paolo Bonzini3db13482017-08-24 14:48:03 +02004026 if (!xsaves_enabled)
4027 exec_control &= ~SECONDARY_EXEC_XSAVES;
4028
4029 if (nested) {
4030 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004031 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004032 SECONDARY_EXEC_XSAVES;
4033 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004034 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004035 ~SECONDARY_EXEC_XSAVES;
4036 }
4037 }
4038
Paolo Bonzini80154d72017-08-24 13:55:35 +02004039 if (vmx_rdtscp_supported()) {
4040 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4041 if (!rdtscp_enabled)
4042 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4043
4044 if (nested) {
4045 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004046 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004047 SECONDARY_EXEC_RDTSCP;
4048 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004049 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004050 ~SECONDARY_EXEC_RDTSCP;
4051 }
4052 }
4053
4054 if (vmx_invpcid_supported()) {
4055 /* Exposing INVPCID only when PCID is exposed */
4056 bool invpcid_enabled =
4057 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4058 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4059
4060 if (!invpcid_enabled) {
4061 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4062 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4063 }
4064
4065 if (nested) {
4066 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004067 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004068 SECONDARY_EXEC_ENABLE_INVPCID;
4069 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004070 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004071 ~SECONDARY_EXEC_ENABLE_INVPCID;
4072 }
4073 }
4074
Jim Mattson45ec3682017-08-23 16:32:04 -07004075 if (vmx_rdrand_supported()) {
4076 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4077 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004078 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004079
4080 if (nested) {
4081 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004082 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004083 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004084 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004085 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004086 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004087 }
4088 }
4089
Jim Mattson75f4fc82017-08-23 16:32:03 -07004090 if (vmx_rdseed_supported()) {
4091 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4092 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004093 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004094
4095 if (nested) {
4096 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004097 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004098 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004099 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004100 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004101 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004102 }
4103 }
4104
Tao Xue69e72fa2019-07-16 14:55:49 +08004105 if (vmx_waitpkg_supported()) {
4106 bool waitpkg_enabled =
4107 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4108
4109 if (!waitpkg_enabled)
4110 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4111
4112 if (nested) {
4113 if (waitpkg_enabled)
4114 vmx->nested.msrs.secondary_ctls_high |=
4115 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4116 else
4117 vmx->nested.msrs.secondary_ctls_high &=
4118 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4119 }
4120 }
4121
Paolo Bonzini80154d72017-08-24 13:55:35 +02004122 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004123}
4124
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004125static void ept_set_mmio_spte_mask(void)
4126{
4127 /*
4128 * EPT Misconfigurations can be generated if the value of bits 2:0
4129 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004130 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004131 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004132 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004133}
4134
Wanpeng Lif53cd632014-12-02 19:14:58 +08004135#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004136
Sean Christopherson944c3462018-12-03 13:53:09 -08004137/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004138 * Noting that the initialization of Guest-state Area of VMCS is in
4139 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004140 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004141static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004142{
Sean Christopherson944c3462018-12-03 13:53:09 -08004143 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004144 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004145
Sheng Yang25c5f222008-03-28 13:18:56 +08004146 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004147 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004148
Avi Kivity6aa8b732006-12-10 02:21:36 -08004149 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4150
Avi Kivity6aa8b732006-12-10 02:21:36 -08004151 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004152 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004153
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004154 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004155
Dan Williamsdfa169b2016-06-02 11:17:24 -07004156 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004157 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004158 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004159 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004160
Andrey Smetanind62caab2015-11-10 15:36:33 +03004161 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004162 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4163 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4164 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4165 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4166
4167 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004168
Li RongQing0bcf2612015-12-03 13:29:34 +08004169 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004170 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004171 }
4172
Wanpeng Lib31c1142018-03-12 04:53:04 -07004173 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004174 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004175 vmx->ple_window = ple_window;
4176 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004177 }
4178
Xiao Guangrongc3707952011-07-12 03:28:04 +08004179 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4180 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4182
Avi Kivity9581d442010-10-19 16:46:55 +02004183 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4184 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004185 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4187 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188
Bandan Das2a499e42017-08-03 15:54:41 -04004189 if (cpu_has_vmx_vmfunc())
4190 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4191
Eddie Dong2cc51562007-05-21 07:28:09 +03004192 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4193 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004194 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004195 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004196 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197
Radim Krčmář74545702015-04-27 15:11:25 +02004198 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4199 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004200
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004201 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004202
4203 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004204 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004205
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004206 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4207 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4208
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004209 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004210
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004211 if (vmx->vpid != 0)
4212 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4213
Wanpeng Lif53cd632014-12-02 19:14:58 +08004214 if (vmx_xsaves_supported())
4215 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4216
Peter Feiner4e595162016-07-07 14:49:58 -07004217 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004218 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4219 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4220 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004221
4222 if (cpu_has_vmx_encls_vmexit())
4223 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004224
4225 if (pt_mode == PT_MODE_HOST_GUEST) {
4226 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4227 /* Bit[6~0] are forced to 1, writes are ignored. */
4228 vmx->pt_desc.guest.output_mask = 0x7F;
4229 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4230 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004231}
4232
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004233static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004234{
4235 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004236 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004237 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004238
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004239 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004240 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004241
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004242 vmx->msr_ia32_umwait_control = 0;
4243
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004244 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004245 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004246 kvm_set_cr8(vcpu, 0);
4247
4248 if (!init_event) {
4249 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4250 MSR_IA32_APICBASE_ENABLE;
4251 if (kvm_vcpu_is_reset_bsp(vcpu))
4252 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4253 apic_base_msr.host_initiated = true;
4254 kvm_set_apic_base(vcpu, &apic_base_msr);
4255 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004256
Avi Kivity2fb92db2011-04-27 19:42:18 +03004257 vmx_segment_cache_clear(vmx);
4258
Avi Kivity5706be02008-08-20 15:07:31 +03004259 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004260 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004261 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004262
4263 seg_setup(VCPU_SREG_DS);
4264 seg_setup(VCPU_SREG_ES);
4265 seg_setup(VCPU_SREG_FS);
4266 seg_setup(VCPU_SREG_GS);
4267 seg_setup(VCPU_SREG_SS);
4268
4269 vmcs_write16(GUEST_TR_SELECTOR, 0);
4270 vmcs_writel(GUEST_TR_BASE, 0);
4271 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4272 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4273
4274 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4275 vmcs_writel(GUEST_LDTR_BASE, 0);
4276 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4277 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4278
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004279 if (!init_event) {
4280 vmcs_write32(GUEST_SYSENTER_CS, 0);
4281 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4282 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4283 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4284 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004285
Wanpeng Lic37c2872017-11-20 14:52:21 -08004286 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004287 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004288
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004289 vmcs_writel(GUEST_GDTR_BASE, 0);
4290 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4291
4292 vmcs_writel(GUEST_IDTR_BASE, 0);
4293 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4294
Anthony Liguori443381a2010-12-06 10:53:38 -06004295 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004296 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004297 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004298 if (kvm_mpx_supported())
4299 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004300
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004301 setup_msrs(vmx);
4302
Avi Kivity6aa8b732006-12-10 02:21:36 -08004303 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4304
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004305 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004306 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004307 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004308 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004309 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004310 vmcs_write32(TPR_THRESHOLD, 0);
4311 }
4312
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004313 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004315 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004316 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004317 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004318 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004319 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004320
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004321 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004322
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004323 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004324 if (init_event)
4325 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004326}
4327
Jan Kiszkac9a79532014-03-07 20:03:15 +01004328static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004329{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004330 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004331}
4332
Jan Kiszkac9a79532014-03-07 20:03:15 +01004333static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004334{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004335 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004336 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004337 enable_irq_window(vcpu);
4338 return;
4339 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004340
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004341 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004342}
4343
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004344static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004345{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004346 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004347 uint32_t intr;
4348 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004349
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004350 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004351
Avi Kivityfa89a812008-09-01 15:57:51 +03004352 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004353 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004354 int inc_eip = 0;
4355 if (vcpu->arch.interrupt.soft)
4356 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004357 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004358 return;
4359 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004360 intr = irq | INTR_INFO_VALID_MASK;
4361 if (vcpu->arch.interrupt.soft) {
4362 intr |= INTR_TYPE_SOFT_INTR;
4363 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4364 vmx->vcpu.arch.event_exit_inst_len);
4365 } else
4366 intr |= INTR_TYPE_EXT_INTR;
4367 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004368
4369 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004370}
4371
Sheng Yangf08864b2008-05-15 18:23:25 +08004372static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4373{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004374 struct vcpu_vmx *vmx = to_vmx(vcpu);
4375
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004376 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004377 /*
4378 * Tracking the NMI-blocked state in software is built upon
4379 * finding the next open IRQ window. This, in turn, depends on
4380 * well-behaving guests: They have to keep IRQs disabled at
4381 * least as long as the NMI handler runs. Otherwise we may
4382 * cause NMI nesting, maybe breaking the guest. But as this is
4383 * highly unlikely, we can live with the residual risk.
4384 */
4385 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4386 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4387 }
4388
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004389 ++vcpu->stat.nmi_injections;
4390 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004391
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004392 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004393 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004394 return;
4395 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004396
Sheng Yangf08864b2008-05-15 18:23:25 +08004397 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4398 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004399
4400 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004401}
4402
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004403bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004404{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004405 struct vcpu_vmx *vmx = to_vmx(vcpu);
4406 bool masked;
4407
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004408 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004409 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004410 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004411 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004412 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4413 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4414 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004415}
4416
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004417void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004418{
4419 struct vcpu_vmx *vmx = to_vmx(vcpu);
4420
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004421 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004422 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4423 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4424 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4425 }
4426 } else {
4427 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4428 if (masked)
4429 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4430 GUEST_INTR_STATE_NMI);
4431 else
4432 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4433 GUEST_INTR_STATE_NMI);
4434 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004435}
4436
Jan Kiszka2505dc92013-04-14 12:12:47 +02004437static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4438{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004439 if (to_vmx(vcpu)->nested.nested_run_pending)
4440 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004441
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004442 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004443 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4444 return 0;
4445
Jan Kiszka2505dc92013-04-14 12:12:47 +02004446 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4447 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4448 | GUEST_INTR_STATE_NMI));
4449}
4450
Gleb Natapov78646122009-03-23 12:12:11 +02004451static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4452{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004453 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4454 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004455 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4456 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004457}
4458
Izik Eiduscbc94022007-10-25 00:29:55 +02004459static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4460{
4461 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004462
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004463 if (enable_unrestricted_guest)
4464 return 0;
4465
Peter Xu6a3c6232020-01-09 09:57:16 -05004466 mutex_lock(&kvm->slots_lock);
4467 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4468 PAGE_SIZE * 3);
4469 mutex_unlock(&kvm->slots_lock);
4470
Izik Eiduscbc94022007-10-25 00:29:55 +02004471 if (ret)
4472 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004473 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004474 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004475}
4476
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004477static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4478{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004479 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004480 return 0;
4481}
4482
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004483static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004485 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004486 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004487 /*
4488 * Update instruction length as we may reinject the exception
4489 * from user space while in guest debugging mode.
4490 */
4491 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4492 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004493 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004494 return false;
4495 /* fall through */
4496 case DB_VECTOR:
4497 if (vcpu->guest_debug &
4498 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4499 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004500 /* fall through */
4501 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004502 case OF_VECTOR:
4503 case BR_VECTOR:
4504 case UD_VECTOR:
4505 case DF_VECTOR:
4506 case SS_VECTOR:
4507 case GP_VECTOR:
4508 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004509 return true;
4510 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004511 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004512 return false;
4513}
4514
4515static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4516 int vec, u32 err_code)
4517{
4518 /*
4519 * Instruction with address size override prefix opcode 0x67
4520 * Cause the #SS fault with 0 error code in VM86 mode.
4521 */
4522 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004523 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004524 if (vcpu->arch.halt_request) {
4525 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004526 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004527 }
4528 return 1;
4529 }
4530 return 0;
4531 }
4532
4533 /*
4534 * Forward all other exceptions that are valid in real mode.
4535 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4536 * the required debugging infrastructure rework.
4537 */
4538 kvm_queue_exception(vcpu, vec);
4539 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004540}
4541
Andi Kleena0861c02009-06-08 17:37:09 +08004542/*
4543 * Trigger machine check on the host. We assume all the MSRs are already set up
4544 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4545 * We pass a fake environment to the machine check handler because we want
4546 * the guest to be always treated like user space, no matter what context
4547 * it used internally.
4548 */
4549static void kvm_machine_check(void)
4550{
4551#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4552 struct pt_regs regs = {
4553 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4554 .flags = X86_EFLAGS_IF,
4555 };
4556
4557 do_machine_check(&regs, 0);
4558#endif
4559}
4560
Avi Kivity851ba692009-08-24 11:10:17 +03004561static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004562{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004563 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004564 return 1;
4565}
4566
Sean Christopherson95b5a482019-04-19 22:50:59 -07004567static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004568{
Avi Kivity1155f762007-11-22 11:30:47 +02004569 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004570 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004571 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004572 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004573 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004574
Avi Kivity1155f762007-11-22 11:30:47 +02004575 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004576 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004577
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004578 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004579 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004580
Wanpeng Li082d06e2018-04-03 16:28:48 -07004581 if (is_invalid_opcode(intr_info))
4582 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004583
Avi Kivity6aa8b732006-12-10 02:21:36 -08004584 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004585 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004587
Liran Alon9e869482018-03-12 13:12:51 +02004588 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4589 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004590
4591 /*
4592 * VMware backdoor emulation on #GP interception only handles
4593 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4594 * error code on #GP.
4595 */
4596 if (error_code) {
4597 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4598 return 1;
4599 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004600 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004601 }
4602
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004603 /*
4604 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4605 * MMIO, it is better to report an internal error.
4606 * See the comments in vmx_handle_exit.
4607 */
4608 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4609 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4610 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4611 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004612 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004613 vcpu->run->internal.data[0] = vect_info;
4614 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004615 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004616 return 0;
4617 }
4618
Avi Kivity6aa8b732006-12-10 02:21:36 -08004619 if (is_page_fault(intr_info)) {
4620 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004621 /* EPT won't cause page fault directly */
4622 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004623 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004624 }
4625
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004626 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004627
4628 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4629 return handle_rmode_exception(vcpu, ex_no, error_code);
4630
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004631 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004632 case AC_VECTOR:
4633 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4634 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004635 case DB_VECTOR:
4636 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4637 if (!(vcpu->guest_debug &
4638 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004639 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004640 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004641 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004642 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004643
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004644 kvm_queue_exception(vcpu, DB_VECTOR);
4645 return 1;
4646 }
4647 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4648 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4649 /* fall through */
4650 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004651 /*
4652 * Update instruction length as we may reinject #BP from
4653 * user space while in guest debugging mode. Reading it for
4654 * #DB as well causes no harm, it is not used in that case.
4655 */
4656 vmx->vcpu.arch.event_exit_inst_len =
4657 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004658 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004659 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004660 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4661 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004662 break;
4663 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004664 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4665 kvm_run->ex.exception = ex_no;
4666 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004667 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004669 return 0;
4670}
4671
Andrea Arcangelif399e602019-11-04 17:59:58 -05004672static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004673{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004674 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004675 return 1;
4676}
4677
Avi Kivity851ba692009-08-24 11:10:17 +03004678static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004679{
Avi Kivity851ba692009-08-24 11:10:17 +03004680 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004681 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004682 return 0;
4683}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684
Avi Kivity851ba692009-08-24 11:10:17 +03004685static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004686{
He, Qingbfdaab02007-09-12 14:18:28 +08004687 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004688 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004689 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690
He, Qingbfdaab02007-09-12 14:18:28 +08004691 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004692 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004693
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004694 ++vcpu->stat.io_exits;
4695
Sean Christopherson432baf62018-03-08 08:57:26 -08004696 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004697 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004698
4699 port = exit_qualification >> 16;
4700 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004701 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004702
Sean Christophersondca7f122018-03-08 08:57:27 -08004703 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004704}
4705
Ingo Molnar102d8322007-02-19 14:37:47 +02004706static void
4707vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4708{
4709 /*
4710 * Patch in the VMCALL instruction:
4711 */
4712 hypercall[0] = 0x0f;
4713 hypercall[1] = 0x01;
4714 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004715}
4716
Guo Chao0fa06072012-06-28 15:16:19 +08004717/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004718static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4719{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004720 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004721 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4722 unsigned long orig_val = val;
4723
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004724 /*
4725 * We get here when L2 changed cr0 in a way that did not change
4726 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004727 * but did change L0 shadowed bits. So we first calculate the
4728 * effective cr0 value that L1 would like to write into the
4729 * hardware. It consists of the L2-owned bits from the new
4730 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004731 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004732 val = (val & ~vmcs12->cr0_guest_host_mask) |
4733 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4734
David Matlack38991522016-11-29 18:14:08 -08004735 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004736 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004737
4738 if (kvm_set_cr0(vcpu, val))
4739 return 1;
4740 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004741 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004742 } else {
4743 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004744 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004745 return 1;
David Matlack38991522016-11-29 18:14:08 -08004746
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004747 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004748 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004749}
4750
4751static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4752{
4753 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004754 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4755 unsigned long orig_val = val;
4756
4757 /* analogously to handle_set_cr0 */
4758 val = (val & ~vmcs12->cr4_guest_host_mask) |
4759 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4760 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004761 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004762 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004763 return 0;
4764 } else
4765 return kvm_set_cr4(vcpu, val);
4766}
4767
Paolo Bonzini0367f202016-07-12 10:44:55 +02004768static int handle_desc(struct kvm_vcpu *vcpu)
4769{
4770 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004771 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004772}
4773
Avi Kivity851ba692009-08-24 11:10:17 +03004774static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004775{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004776 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004777 int cr;
4778 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004779 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004780 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004781
He, Qingbfdaab02007-09-12 14:18:28 +08004782 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004783 cr = exit_qualification & 15;
4784 reg = (exit_qualification >> 8) & 15;
4785 switch ((exit_qualification >> 4) & 3) {
4786 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004787 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004788 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004789 switch (cr) {
4790 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004791 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004792 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004793 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004794 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004795 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004796 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004797 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004798 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004799 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004800 case 8: {
4801 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004802 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004803 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004804 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004805 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004806 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004807 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004808 return ret;
4809 /*
4810 * TODO: we might be squashing a
4811 * KVM_GUESTDBG_SINGLESTEP-triggered
4812 * KVM_EXIT_DEBUG here.
4813 */
Avi Kivity851ba692009-08-24 11:10:17 +03004814 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004815 return 0;
4816 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004817 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004818 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004819 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004820 WARN_ONCE(1, "Guest should always own CR0.TS");
4821 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004822 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004823 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004824 case 1: /*mov from cr*/
4825 switch (cr) {
4826 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004827 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004828 val = kvm_read_cr3(vcpu);
4829 kvm_register_write(vcpu, reg, val);
4830 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004831 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004833 val = kvm_get_cr8(vcpu);
4834 kvm_register_write(vcpu, reg, val);
4835 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004836 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004837 }
4838 break;
4839 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004840 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004841 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004842 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004843
Kyle Huey6affcbe2016-11-29 12:40:40 -08004844 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004845 default:
4846 break;
4847 }
Avi Kivity851ba692009-08-24 11:10:17 +03004848 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004849 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850 (int)(exit_qualification >> 4) & 3, cr);
4851 return 0;
4852}
4853
Avi Kivity851ba692009-08-24 11:10:17 +03004854static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855{
He, Qingbfdaab02007-09-12 14:18:28 +08004856 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004857 int dr, dr7, reg;
4858
4859 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4860 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4861
4862 /* First, if DR does not exist, trigger UD */
4863 if (!kvm_require_dr(vcpu, dr))
4864 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004865
Jan Kiszkaf2483412010-01-20 18:20:20 +01004866 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004867 if (!kvm_require_cpl(vcpu, 0))
4868 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004869 dr7 = vmcs_readl(GUEST_DR7);
4870 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004871 /*
4872 * As the vm-exit takes precedence over the debug trap, we
4873 * need to emulate the latter, either for the host or the
4874 * guest debugging itself.
4875 */
4876 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004877 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004878 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004879 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004880 vcpu->run->debug.arch.exception = DB_VECTOR;
4881 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004882 return 0;
4883 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004884 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004885 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004886 kvm_queue_exception(vcpu, DB_VECTOR);
4887 return 1;
4888 }
4889 }
4890
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004891 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004892 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004893
4894 /*
4895 * No more DR vmexits; force a reload of the debug registers
4896 * and reenter on this instruction. The next vmexit will
4897 * retrieve the full state of the debug registers.
4898 */
4899 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4900 return 1;
4901 }
4902
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004903 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4904 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004905 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004906
4907 if (kvm_get_dr(vcpu, dr, &val))
4908 return 1;
4909 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004910 } else
Nadav Amit57773922014-06-18 17:19:23 +03004911 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004912 return 1;
4913
Kyle Huey6affcbe2016-11-29 12:40:40 -08004914 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004915}
4916
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004917static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4918{
4919 return vcpu->arch.dr6;
4920}
4921
4922static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4923{
4924}
4925
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004926static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4927{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004928 get_debugreg(vcpu->arch.db[0], 0);
4929 get_debugreg(vcpu->arch.db[1], 1);
4930 get_debugreg(vcpu->arch.db[2], 2);
4931 get_debugreg(vcpu->arch.db[3], 3);
4932 get_debugreg(vcpu->arch.dr6, 6);
4933 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4934
4935 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004936 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004937}
4938
Gleb Natapov020df072010-04-13 10:05:23 +03004939static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4940{
4941 vmcs_writel(GUEST_DR7, val);
4942}
4943
Avi Kivity851ba692009-08-24 11:10:17 +03004944static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004945{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004946 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004947 return 1;
4948}
4949
Avi Kivity851ba692009-08-24 11:10:17 +03004950static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004951{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004952 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004953
Avi Kivity3842d132010-07-27 12:30:24 +03004954 kvm_make_request(KVM_REQ_EVENT, vcpu);
4955
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004956 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957 return 1;
4958}
4959
Avi Kivity851ba692009-08-24 11:10:17 +03004960static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004961{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004962 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004963}
4964
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004965static int handle_invd(struct kvm_vcpu *vcpu)
4966{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004967 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004968}
4969
Avi Kivity851ba692009-08-24 11:10:17 +03004970static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004971{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004972 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004973
4974 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004975 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004976}
4977
Avi Kivityfee84b02011-11-10 14:57:25 +02004978static int handle_rdpmc(struct kvm_vcpu *vcpu)
4979{
4980 int err;
4981
4982 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004983 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004984}
4985
Avi Kivity851ba692009-08-24 11:10:17 +03004986static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004987{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004988 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004989}
4990
Dexuan Cui2acf9232010-06-10 11:27:12 +08004991static int handle_xsetbv(struct kvm_vcpu *vcpu)
4992{
4993 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004994 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004995
4996 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004997 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004998 return 1;
4999}
5000
Avi Kivity851ba692009-08-24 11:10:17 +03005001static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005002{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005003 if (likely(fasteoi)) {
5004 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5005 int access_type, offset;
5006
5007 access_type = exit_qualification & APIC_ACCESS_TYPE;
5008 offset = exit_qualification & APIC_ACCESS_OFFSET;
5009 /*
5010 * Sane guest uses MOV to write EOI, with written value
5011 * not cared. So make a short-circuit here by avoiding
5012 * heavy instruction emulation.
5013 */
5014 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5015 (offset == APIC_EOI)) {
5016 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005017 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005018 }
5019 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005020 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005021}
5022
Yang Zhangc7c9c562013-01-25 10:18:51 +08005023static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5024{
5025 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5026 int vector = exit_qualification & 0xff;
5027
5028 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5029 kvm_apic_set_eoi_accelerated(vcpu, vector);
5030 return 1;
5031}
5032
Yang Zhang83d4c282013-01-25 10:18:49 +08005033static int handle_apic_write(struct kvm_vcpu *vcpu)
5034{
5035 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5036 u32 offset = exit_qualification & 0xfff;
5037
5038 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5039 kvm_apic_write_nodecode(vcpu, offset);
5040 return 1;
5041}
5042
Avi Kivity851ba692009-08-24 11:10:17 +03005043static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005044{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005045 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005046 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005047 bool has_error_code = false;
5048 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005049 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005050 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005051
5052 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005053 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005054 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005055
5056 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5057
5058 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005059 if (reason == TASK_SWITCH_GATE && idt_v) {
5060 switch (type) {
5061 case INTR_TYPE_NMI_INTR:
5062 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005063 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005064 break;
5065 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005066 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005067 kvm_clear_interrupt_queue(vcpu);
5068 break;
5069 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005070 if (vmx->idt_vectoring_info &
5071 VECTORING_INFO_DELIVER_CODE_MASK) {
5072 has_error_code = true;
5073 error_code =
5074 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5075 }
5076 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005077 case INTR_TYPE_SOFT_EXCEPTION:
5078 kvm_clear_exception_queue(vcpu);
5079 break;
5080 default:
5081 break;
5082 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005083 }
Izik Eidus37817f22008-03-24 23:14:53 +02005084 tss_selector = exit_qualification;
5085
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005086 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5087 type != INTR_TYPE_EXT_INTR &&
5088 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005089 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005090
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005091 /*
5092 * TODO: What about debug traps on tss switch?
5093 * Are we supposed to inject them and update dr6?
5094 */
Sean Christopherson10517782019-08-27 14:40:35 -07005095 return kvm_task_switch(vcpu, tss_selector,
5096 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005097 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005098}
5099
Avi Kivity851ba692009-08-24 11:10:17 +03005100static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005101{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005102 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005103 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005104 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005105
Sheng Yangf9c617f2009-03-25 10:08:52 +08005106 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005107
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005108 /*
5109 * EPT violation happened while executing iret from NMI,
5110 * "blocked by NMI" bit has to be set before next VM entry.
5111 * There are errata that may cause this bit to not be set:
5112 * AAK134, BY25.
5113 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005114 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005115 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005116 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005117 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5118
Sheng Yang14394422008-04-28 12:24:45 +08005119 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005120 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005121
Junaid Shahid27959a42016-12-06 16:46:10 -08005122 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005123 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005124 ? PFERR_USER_MASK : 0;
5125 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005126 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005127 ? PFERR_WRITE_MASK : 0;
5128 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005129 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005130 ? PFERR_FETCH_MASK : 0;
5131 /* ept page table entry is present? */
5132 error_code |= (exit_qualification &
5133 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5134 EPT_VIOLATION_EXECUTABLE))
5135 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005136
Paolo Bonzinieebed242016-11-28 14:39:58 +01005137 error_code |= (exit_qualification & 0x100) != 0 ?
5138 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005139
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005140 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005141 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005142}
5143
Avi Kivity851ba692009-08-24 11:10:17 +03005144static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005145{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005146 gpa_t gpa;
5147
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005148 /*
5149 * A nested guest cannot optimize MMIO vmexits, because we have an
5150 * nGPA here instead of the required GPA.
5151 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005152 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005153 if (!is_guest_mode(vcpu) &&
5154 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005155 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005156 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005157 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005158
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005159 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005160}
5161
Avi Kivity851ba692009-08-24 11:10:17 +03005162static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005163{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005164 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005165 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005166 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005167 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005168
5169 return 1;
5170}
5171
Mohammed Gamal80ced182009-09-01 12:48:18 +02005172static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005173{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005174 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005175 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005176 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005177
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005178 /*
5179 * We should never reach the point where we are emulating L2
5180 * due to invalid guest state as that means we incorrectly
5181 * allowed a nested VMEntry with an invalid vmcs12.
5182 */
5183 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5184
Sean Christopherson2183f562019-05-07 12:17:56 -07005185 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005186 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005187
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005188 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005189 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005190 return handle_interrupt_window(&vmx->vcpu);
5191
Radim Krčmář72875d82017-04-26 22:32:19 +02005192 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005193 return 1;
5194
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005195 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005196 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005197
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005198 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005199 vcpu->arch.exception.pending) {
5200 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5201 vcpu->run->internal.suberror =
5202 KVM_INTERNAL_ERROR_EMULATION;
5203 vcpu->run->internal.ndata = 0;
5204 return 0;
5205 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005206
Gleb Natapov8d76c492013-05-08 18:38:44 +03005207 if (vcpu->arch.halt_request) {
5208 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005209 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005210 }
5211
Sean Christopherson8fff2712019-08-27 14:40:37 -07005212 /*
5213 * Note, return 1 and not 0, vcpu_run() is responsible for
5214 * morphing the pending signal into the proper return code.
5215 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005216 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005217 return 1;
5218
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005219 if (need_resched())
5220 schedule();
5221 }
5222
Sean Christopherson8fff2712019-08-27 14:40:37 -07005223 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005224}
5225
5226static void grow_ple_window(struct kvm_vcpu *vcpu)
5227{
5228 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005229 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005230
Babu Mogerc8e88712018-03-16 16:37:24 -04005231 vmx->ple_window = __grow_ple_window(old, ple_window,
5232 ple_window_grow,
5233 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005234
Peter Xu4f75bcc2019-09-06 10:17:22 +08005235 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005236 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005237 trace_kvm_ple_window_update(vcpu->vcpu_id,
5238 vmx->ple_window, old);
5239 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005240}
5241
5242static void shrink_ple_window(struct kvm_vcpu *vcpu)
5243{
5244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005245 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005246
Babu Mogerc8e88712018-03-16 16:37:24 -04005247 vmx->ple_window = __shrink_ple_window(old, ple_window,
5248 ple_window_shrink,
5249 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005250
Peter Xu4f75bcc2019-09-06 10:17:22 +08005251 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005252 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005253 trace_kvm_ple_window_update(vcpu->vcpu_id,
5254 vmx->ple_window, old);
5255 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005256}
5257
5258/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005259 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5260 */
5261static void wakeup_handler(void)
5262{
5263 struct kvm_vcpu *vcpu;
5264 int cpu = smp_processor_id();
5265
5266 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5267 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5268 blocked_vcpu_list) {
5269 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5270
5271 if (pi_test_on(pi_desc) == 1)
5272 kvm_vcpu_kick(vcpu);
5273 }
5274 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5275}
5276
Peng Haoe01bca22018-04-07 05:47:32 +08005277static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005278{
5279 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5280 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5281 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5282 0ull, VMX_EPT_EXECUTABLE_MASK,
5283 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005284 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005285
5286 ept_set_mmio_spte_mask();
5287 kvm_enable_tdp();
5288}
5289
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005291 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5292 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5293 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005294static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005295{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005296 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005297 grow_ple_window(vcpu);
5298
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005299 /*
5300 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5301 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5302 * never set PAUSE_EXITING and just set PLE if supported,
5303 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5304 */
5305 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005306 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005307}
5308
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005309static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005310{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005311 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005312}
5313
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005314static int handle_mwait(struct kvm_vcpu *vcpu)
5315{
5316 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5317 return handle_nop(vcpu);
5318}
5319
Jim Mattson45ec3682017-08-23 16:32:04 -07005320static int handle_invalid_op(struct kvm_vcpu *vcpu)
5321{
5322 kvm_queue_exception(vcpu, UD_VECTOR);
5323 return 1;
5324}
5325
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005326static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5327{
5328 return 1;
5329}
5330
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005331static int handle_monitor(struct kvm_vcpu *vcpu)
5332{
5333 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5334 return handle_nop(vcpu);
5335}
5336
Junaid Shahideb4b2482018-06-27 14:59:14 -07005337static int handle_invpcid(struct kvm_vcpu *vcpu)
5338{
5339 u32 vmx_instruction_info;
5340 unsigned long type;
5341 bool pcid_enabled;
5342 gva_t gva;
5343 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005344 unsigned i;
5345 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005346 struct {
5347 u64 pcid;
5348 u64 gla;
5349 } operand;
5350
5351 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5352 kvm_queue_exception(vcpu, UD_VECTOR);
5353 return 1;
5354 }
5355
5356 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5357 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5358
5359 if (type > 3) {
5360 kvm_inject_gp(vcpu, 0);
5361 return 1;
5362 }
5363
5364 /* According to the Intel instruction reference, the memory operand
5365 * is read even if it isn't needed (e.g., for type==all)
5366 */
5367 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005368 vmx_instruction_info, false,
5369 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005370 return 1;
5371
5372 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5373 kvm_inject_page_fault(vcpu, &e);
5374 return 1;
5375 }
5376
5377 if (operand.pcid >> 12 != 0) {
5378 kvm_inject_gp(vcpu, 0);
5379 return 1;
5380 }
5381
5382 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5383
5384 switch (type) {
5385 case INVPCID_TYPE_INDIV_ADDR:
5386 if ((!pcid_enabled && (operand.pcid != 0)) ||
5387 is_noncanonical_address(operand.gla, vcpu)) {
5388 kvm_inject_gp(vcpu, 0);
5389 return 1;
5390 }
5391 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5392 return kvm_skip_emulated_instruction(vcpu);
5393
5394 case INVPCID_TYPE_SINGLE_CTXT:
5395 if (!pcid_enabled && (operand.pcid != 0)) {
5396 kvm_inject_gp(vcpu, 0);
5397 return 1;
5398 }
5399
5400 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5401 kvm_mmu_sync_roots(vcpu);
5402 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5403 }
5404
Junaid Shahidb94742c2018-06-27 14:59:20 -07005405 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005406 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005407 == operand.pcid)
5408 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005409
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005410 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005411 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005412 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005413 * given PCID, then nothing needs to be done here because a
5414 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005415 */
5416
5417 return kvm_skip_emulated_instruction(vcpu);
5418
5419 case INVPCID_TYPE_ALL_NON_GLOBAL:
5420 /*
5421 * Currently, KVM doesn't mark global entries in the shadow
5422 * page tables, so a non-global flush just degenerates to a
5423 * global flush. If needed, we could optimize this later by
5424 * keeping track of global entries in shadow page tables.
5425 */
5426
5427 /* fall-through */
5428 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5429 kvm_mmu_unload(vcpu);
5430 return kvm_skip_emulated_instruction(vcpu);
5431
5432 default:
5433 BUG(); /* We have already checked above that type <= 3 */
5434 }
5435}
5436
Kai Huang843e4332015-01-28 10:54:28 +08005437static int handle_pml_full(struct kvm_vcpu *vcpu)
5438{
5439 unsigned long exit_qualification;
5440
5441 trace_kvm_pml_full(vcpu->vcpu_id);
5442
5443 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5444
5445 /*
5446 * PML buffer FULL happened while executing iret from NMI,
5447 * "blocked by NMI" bit has to be set before next VM entry.
5448 */
5449 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005450 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005451 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5452 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5453 GUEST_INTR_STATE_NMI);
5454
5455 /*
5456 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5457 * here.., and there's no userspace involvement needed for PML.
5458 */
5459 return 1;
5460}
5461
Yunhong Jiang64672c92016-06-13 14:19:59 -07005462static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5463{
Sean Christopherson804939e2019-05-07 12:18:05 -07005464 struct vcpu_vmx *vmx = to_vmx(vcpu);
5465
5466 if (!vmx->req_immediate_exit &&
5467 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005468 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005469
Yunhong Jiang64672c92016-06-13 14:19:59 -07005470 return 1;
5471}
5472
Sean Christophersone4027cf2018-12-03 13:53:12 -08005473/*
5474 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5475 * are overwritten by nested_vmx_setup() when nested=1.
5476 */
5477static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5478{
5479 kvm_queue_exception(vcpu, UD_VECTOR);
5480 return 1;
5481}
5482
Sean Christopherson0b665d32018-08-14 09:33:34 -07005483static int handle_encls(struct kvm_vcpu *vcpu)
5484{
5485 /*
5486 * SGX virtualization is not yet supported. There is no software
5487 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5488 * to prevent the guest from executing ENCLS.
5489 */
5490 kvm_queue_exception(vcpu, UD_VECTOR);
5491 return 1;
5492}
5493
Nadav Har'El0140cae2011-05-25 23:06:28 +03005494/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005495 * The exit handlers return 1 if the exit was handled fully and guest execution
5496 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5497 * to be done to userspace and return 0.
5498 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005499static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005500 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005501 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005502 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005503 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005504 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005505 [EXIT_REASON_CR_ACCESS] = handle_cr,
5506 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005507 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5508 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5509 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005510 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005511 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005512 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005513 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005514 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005515 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005516 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5517 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5518 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5519 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5520 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5521 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5522 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5523 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5524 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005525 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5526 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005527 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005528 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005529 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005530 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005531 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005532 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005533 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5534 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005535 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5536 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005537 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005538 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005539 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005540 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005541 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5542 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005543 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005544 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005545 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005546 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005547 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005548 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005549 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550};
5551
5552static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005553 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005554
Avi Kivity586f9602010-11-18 13:09:54 +02005555static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5556{
5557 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5558 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5559}
5560
Kai Huanga3eaa862015-11-04 13:46:05 +08005561static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005562{
Kai Huanga3eaa862015-11-04 13:46:05 +08005563 if (vmx->pml_pg) {
5564 __free_page(vmx->pml_pg);
5565 vmx->pml_pg = NULL;
5566 }
Kai Huang843e4332015-01-28 10:54:28 +08005567}
5568
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005569static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005570{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005571 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005572 u64 *pml_buf;
5573 u16 pml_idx;
5574
5575 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5576
5577 /* Do nothing if PML buffer is empty */
5578 if (pml_idx == (PML_ENTITY_NUM - 1))
5579 return;
5580
5581 /* PML index always points to next available PML buffer entity */
5582 if (pml_idx >= PML_ENTITY_NUM)
5583 pml_idx = 0;
5584 else
5585 pml_idx++;
5586
5587 pml_buf = page_address(vmx->pml_pg);
5588 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5589 u64 gpa;
5590
5591 gpa = pml_buf[pml_idx];
5592 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005593 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005594 }
5595
5596 /* reset PML index */
5597 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5598}
5599
5600/*
5601 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5602 * Called before reporting dirty_bitmap to userspace.
5603 */
5604static void kvm_flush_pml_buffers(struct kvm *kvm)
5605{
5606 int i;
5607 struct kvm_vcpu *vcpu;
5608 /*
5609 * We only need to kick vcpu out of guest mode here, as PML buffer
5610 * is flushed at beginning of all VMEXITs, and it's obvious that only
5611 * vcpus running in guest are possible to have unflushed GPAs in PML
5612 * buffer.
5613 */
5614 kvm_for_each_vcpu(i, vcpu, kvm)
5615 kvm_vcpu_kick(vcpu);
5616}
5617
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005618static void vmx_dump_sel(char *name, uint32_t sel)
5619{
5620 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005621 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005622 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5623 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5624 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5625}
5626
5627static void vmx_dump_dtsel(char *name, uint32_t limit)
5628{
5629 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5630 name, vmcs_read32(limit),
5631 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5632}
5633
Paolo Bonzini69090812019-04-15 15:16:17 +02005634void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005635{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005636 u32 vmentry_ctl, vmexit_ctl;
5637 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5638 unsigned long cr4;
5639 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005640 int i, n;
5641
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005642 if (!dump_invalid_vmcs) {
5643 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5644 return;
5645 }
5646
5647 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5648 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5649 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5650 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5651 cr4 = vmcs_readl(GUEST_CR4);
5652 efer = vmcs_read64(GUEST_IA32_EFER);
5653 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005654 if (cpu_has_secondary_exec_ctrls())
5655 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5656
5657 pr_err("*** Guest State ***\n");
5658 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5659 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5660 vmcs_readl(CR0_GUEST_HOST_MASK));
5661 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5662 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5663 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5664 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5665 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5666 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005667 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5668 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5669 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5670 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005671 }
5672 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5673 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5674 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5675 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5676 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5677 vmcs_readl(GUEST_SYSENTER_ESP),
5678 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5679 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5680 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5681 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5682 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5683 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5684 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5685 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5686 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5687 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5688 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5689 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5690 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005691 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5692 efer, vmcs_read64(GUEST_IA32_PAT));
5693 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5694 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005695 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005696 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005697 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005698 pr_err("PerfGlobCtl = 0x%016llx\n",
5699 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005700 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005701 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005702 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5703 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5704 vmcs_read32(GUEST_ACTIVITY_STATE));
5705 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5706 pr_err("InterruptStatus = %04x\n",
5707 vmcs_read16(GUEST_INTR_STATUS));
5708
5709 pr_err("*** Host State ***\n");
5710 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5711 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5712 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5713 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5714 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5715 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5716 vmcs_read16(HOST_TR_SELECTOR));
5717 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5718 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5719 vmcs_readl(HOST_TR_BASE));
5720 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5721 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5722 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5723 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5724 vmcs_readl(HOST_CR4));
5725 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5726 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5727 vmcs_read32(HOST_IA32_SYSENTER_CS),
5728 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5729 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005730 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5731 vmcs_read64(HOST_IA32_EFER),
5732 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005733 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005734 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005735 pr_err("PerfGlobCtl = 0x%016llx\n",
5736 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005737
5738 pr_err("*** Control State ***\n");
5739 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5740 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5741 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5742 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5743 vmcs_read32(EXCEPTION_BITMAP),
5744 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5745 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5746 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5747 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5748 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5749 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5750 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5751 vmcs_read32(VM_EXIT_INTR_INFO),
5752 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5753 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5754 pr_err(" reason=%08x qualification=%016lx\n",
5755 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5756 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5757 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5758 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005759 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005760 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005761 pr_err("TSC Multiplier = 0x%016llx\n",
5762 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005763 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5764 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5765 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5766 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5767 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005768 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005769 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5770 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005771 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005772 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005773 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5774 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5775 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005776 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005777 n = vmcs_read32(CR3_TARGET_COUNT);
5778 for (i = 0; i + 1 < n; i += 4)
5779 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5780 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5781 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5782 if (i < n)
5783 pr_err("CR3 target%u=%016lx\n",
5784 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5785 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5786 pr_err("PLE Gap=%08x Window=%08x\n",
5787 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5788 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5789 pr_err("Virtual processor ID = 0x%04x\n",
5790 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5791}
5792
Avi Kivity6aa8b732006-12-10 02:21:36 -08005793/*
5794 * The guest has exited. See if we can fix it or if we need userspace
5795 * assistance.
5796 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005797static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5798 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005799{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005800 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005801 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005802 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005803
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005804 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5805
Kai Huang843e4332015-01-28 10:54:28 +08005806 /*
5807 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5808 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5809 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5810 * mode as if vcpus is in root mode, the PML buffer must has been
5811 * flushed already.
5812 */
5813 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005814 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005815
Mohammed Gamal80ced182009-09-01 12:48:18 +02005816 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005817 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005818 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005819
Paolo Bonzini7313c692017-07-27 10:31:25 +02005820 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5821 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005822
Mohammed Gamal51207022010-05-31 22:40:54 +03005823 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005824 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005825 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5826 vcpu->run->fail_entry.hardware_entry_failure_reason
5827 = exit_reason;
5828 return 0;
5829 }
5830
Avi Kivity29bd8a72007-09-10 17:27:03 +03005831 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005832 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005833 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5834 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005835 = vmcs_read32(VM_INSTRUCTION_ERROR);
5836 return 0;
5837 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005838
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005839 /*
5840 * Note:
5841 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5842 * delivery event since it indicates guest is accessing MMIO.
5843 * The vm-exit can be triggered again after return to guest that
5844 * will cause infinite loop.
5845 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005846 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005847 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005848 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005849 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005850 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5851 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5852 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005853 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005854 vcpu->run->internal.data[0] = vectoring_info;
5855 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005856 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5857 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5858 vcpu->run->internal.ndata++;
5859 vcpu->run->internal.data[3] =
5860 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5861 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005862 return 0;
5863 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005864
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005865 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005866 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5867 if (vmx_interrupt_allowed(vcpu)) {
5868 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5869 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5870 vcpu->arch.nmi_pending) {
5871 /*
5872 * This CPU don't support us in finding the end of an
5873 * NMI-blocked window if the guest runs with IRQs
5874 * disabled. So we pull the trigger after 1 s of
5875 * futile waiting, but inform the user about this.
5876 */
5877 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5878 "state on VCPU %d after 1 s timeout\n",
5879 __func__, vcpu->vcpu_id);
5880 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5881 }
5882 }
5883
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005884 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5885 kvm_skip_emulated_instruction(vcpu);
5886 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005887 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005888
5889 if (exit_reason >= kvm_vmx_max_exit_handlers)
5890 goto unexpected_vmexit;
5891#ifdef CONFIG_RETPOLINE
5892 if (exit_reason == EXIT_REASON_MSR_WRITE)
5893 return kvm_emulate_wrmsr(vcpu);
5894 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5895 return handle_preemption_timer(vcpu);
5896 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
5897 return handle_interrupt_window(vcpu);
5898 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5899 return handle_external_interrupt(vcpu);
5900 else if (exit_reason == EXIT_REASON_HLT)
5901 return kvm_emulate_halt(vcpu);
5902 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5903 return handle_ept_misconfig(vcpu);
5904#endif
5905
5906 exit_reason = array_index_nospec(exit_reason,
5907 kvm_vmx_max_exit_handlers);
5908 if (!kvm_vmx_exit_handlers[exit_reason])
5909 goto unexpected_vmexit;
5910
5911 return kvm_vmx_exit_handlers[exit_reason](vcpu);
5912
5913unexpected_vmexit:
5914 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
5915 dump_vmcs();
5916 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5917 vcpu->run->internal.suberror =
5918 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5919 vcpu->run->internal.ndata = 1;
5920 vcpu->run->internal.data[0] = exit_reason;
5921 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005922}
5923
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005924/*
5925 * Software based L1D cache flush which is used when microcode providing
5926 * the cache control MSR is not loaded.
5927 *
5928 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5929 * flush it is required to read in 64 KiB because the replacement algorithm
5930 * is not exactly LRU. This could be sized at runtime via topology
5931 * information but as all relevant affected CPUs have 32KiB L1D cache size
5932 * there is no point in doing so.
5933 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005934static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005935{
5936 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005937
5938 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005939 * This code is only executed when the the flush mode is 'cond' or
5940 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005941 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005942 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005943 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005944
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005945 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005946 * Clear the per-vcpu flush bit, it gets set again
5947 * either from vcpu_run() or from one of the unsafe
5948 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005949 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005950 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005951 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005952
5953 /*
5954 * Clear the per-cpu flush bit, it gets set again from
5955 * the interrupt handlers.
5956 */
5957 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5958 kvm_clear_cpu_l1tf_flush_l1d();
5959
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005960 if (!flush_l1d)
5961 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005962 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005963
5964 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005965
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005966 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5967 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5968 return;
5969 }
5970
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005971 asm volatile(
5972 /* First ensure the pages are in the TLB */
5973 "xorl %%eax, %%eax\n"
5974 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005975 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005976 "addl $4096, %%eax\n\t"
5977 "cmpl %%eax, %[size]\n\t"
5978 "jne .Lpopulate_tlb\n\t"
5979 "xorl %%eax, %%eax\n\t"
5980 "cpuid\n\t"
5981 /* Now fill the cache */
5982 "xorl %%eax, %%eax\n"
5983 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005984 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005985 "addl $64, %%eax\n\t"
5986 "cmpl %%eax, %[size]\n\t"
5987 "jne .Lfill_cache\n\t"
5988 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005989 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005990 [size] "r" (size)
5991 : "eax", "ebx", "ecx", "edx");
5992}
5993
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005994static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005995{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005996 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02005997 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005998
5999 if (is_guest_mode(vcpu) &&
6000 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6001 return;
6002
Liran Alon132f4f72019-11-11 14:30:54 +02006003 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006004 if (is_guest_mode(vcpu))
6005 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6006 else
6007 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006008}
6009
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006010void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006011{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006012 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006013 u32 sec_exec_control;
6014
Jim Mattson8d860bb2018-05-09 16:56:05 -04006015 if (!lapic_in_kernel(vcpu))
6016 return;
6017
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006018 if (!flexpriority_enabled &&
6019 !cpu_has_vmx_virtualize_x2apic_mode())
6020 return;
6021
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006022 /* Postpone execution until vmcs01 is the current VMCS. */
6023 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006024 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006025 return;
6026 }
6027
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006028 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006029 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6030 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006031
Jim Mattson8d860bb2018-05-09 16:56:05 -04006032 switch (kvm_get_apic_mode(vcpu)) {
6033 case LAPIC_MODE_INVALID:
6034 WARN_ONCE(true, "Invalid local APIC state");
6035 case LAPIC_MODE_DISABLED:
6036 break;
6037 case LAPIC_MODE_XAPIC:
6038 if (flexpriority_enabled) {
6039 sec_exec_control |=
6040 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6041 vmx_flush_tlb(vcpu, true);
6042 }
6043 break;
6044 case LAPIC_MODE_X2APIC:
6045 if (cpu_has_vmx_virtualize_x2apic_mode())
6046 sec_exec_control |=
6047 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6048 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006049 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006050 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006051
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006052 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006053}
6054
Tang Chen38b99172014-09-24 15:57:54 +08006055static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6056{
Jim Mattsonab5df312018-05-09 17:02:03 -04006057 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006058 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006059 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006060 }
Tang Chen38b99172014-09-24 15:57:54 +08006061}
6062
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006063static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006064{
6065 u16 status;
6066 u8 old;
6067
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006068 if (max_isr == -1)
6069 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006070
6071 status = vmcs_read16(GUEST_INTR_STATUS);
6072 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006073 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006074 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006075 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006076 vmcs_write16(GUEST_INTR_STATUS, status);
6077 }
6078}
6079
6080static void vmx_set_rvi(int vector)
6081{
6082 u16 status;
6083 u8 old;
6084
Wei Wang4114c272014-11-05 10:53:43 +08006085 if (vector == -1)
6086 vector = 0;
6087
Yang Zhangc7c9c562013-01-25 10:18:51 +08006088 status = vmcs_read16(GUEST_INTR_STATUS);
6089 old = (u8)status & 0xff;
6090 if ((u8)vector != old) {
6091 status &= ~0xff;
6092 status |= (u8)vector;
6093 vmcs_write16(GUEST_INTR_STATUS, status);
6094 }
6095}
6096
6097static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6098{
Liran Alon851c1a182017-12-24 18:12:56 +02006099 /*
6100 * When running L2, updating RVI is only relevant when
6101 * vmcs12 virtual-interrupt-delivery enabled.
6102 * However, it can be enabled only when L1 also
6103 * intercepts external-interrupts and in that case
6104 * we should not update vmcs02 RVI but instead intercept
6105 * interrupt. Therefore, do nothing when running L2.
6106 */
6107 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006108 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006109}
6110
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006111static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006112{
6113 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006114 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006115 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006116
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006117 WARN_ON(!vcpu->arch.apicv_active);
6118 if (pi_test_on(&vmx->pi_desc)) {
6119 pi_clear_on(&vmx->pi_desc);
6120 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006121 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006122 * But on x86 this is just a compiler barrier anyway.
6123 */
6124 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006125 max_irr_updated =
6126 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6127
6128 /*
6129 * If we are running L2 and L1 has a new pending interrupt
6130 * which can be injected, we should re-evaluate
6131 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006132 * If L1 intercepts external-interrupts, we should
6133 * exit from L2 to L1. Otherwise, interrupt should be
6134 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006135 */
Liran Alon851c1a182017-12-24 18:12:56 +02006136 if (is_guest_mode(vcpu) && max_irr_updated) {
6137 if (nested_exit_on_intr(vcpu))
6138 kvm_vcpu_exiting_guest_mode(vcpu);
6139 else
6140 kvm_make_request(KVM_REQ_EVENT, vcpu);
6141 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006142 } else {
6143 max_irr = kvm_lapic_find_highest_irr(vcpu);
6144 }
6145 vmx_hwapic_irr_update(vcpu, max_irr);
6146 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006147}
6148
Wanpeng Li17e433b2019-08-05 10:03:19 +08006149static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6150{
Joao Martins9482ae42019-11-11 17:20:10 +00006151 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6152
6153 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006154 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006155}
6156
Andrey Smetanin63086302015-11-10 15:36:32 +03006157static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006158{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006159 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006160 return;
6161
Yang Zhangc7c9c562013-01-25 10:18:51 +08006162 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6163 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6164 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6165 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6166}
6167
Paolo Bonzini967235d2016-12-19 14:03:45 +01006168static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6169{
6170 struct vcpu_vmx *vmx = to_vmx(vcpu);
6171
6172 pi_clear_on(&vmx->pi_desc);
6173 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6174}
6175
Sean Christopherson95b5a482019-04-19 22:50:59 -07006176static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006177{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006178 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006179
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006180 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006181 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006182 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6183
Andi Kleena0861c02009-06-08 17:37:09 +08006184 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006185 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006186 kvm_machine_check();
6187
Gleb Natapov20f65982009-05-11 13:35:55 +03006188 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006189 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006190 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006191 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006192 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006193 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006194}
Gleb Natapov20f65982009-05-11 13:35:55 +03006195
Sean Christopherson95b5a482019-04-19 22:50:59 -07006196static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006197{
Sean Christopherson49def502019-04-19 22:50:56 -07006198 unsigned int vector;
6199 unsigned long entry;
6200#ifdef CONFIG_X86_64
6201 unsigned long tmp;
6202#endif
6203 gate_desc *desc;
6204 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006205
Sean Christopherson49def502019-04-19 22:50:56 -07006206 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6207 if (WARN_ONCE(!is_external_intr(intr_info),
6208 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6209 return;
6210
6211 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006212 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006213 entry = gate_offset(desc);
6214
Sean Christopherson165072b2019-04-19 22:50:58 -07006215 kvm_before_interrupt(vcpu);
6216
Sean Christopherson49def502019-04-19 22:50:56 -07006217 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006218#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006219 "mov %%" _ASM_SP ", %[sp]\n\t"
6220 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6221 "push $%c[ss]\n\t"
6222 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006223#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006224 "pushf\n\t"
6225 __ASM_SIZE(push) " $%c[cs]\n\t"
6226 CALL_NOSPEC
6227 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006228#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006229 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006230#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006231 ASM_CALL_CONSTRAINT
6232 :
6233 THUNK_TARGET(entry),
6234 [ss]"i"(__KERNEL_DS),
6235 [cs]"i"(__KERNEL_CS)
6236 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006237
6238 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006239}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006240STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6241
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006242static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6243 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006244{
6245 struct vcpu_vmx *vmx = to_vmx(vcpu);
6246
6247 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6248 handle_external_interrupt_irqoff(vcpu);
6249 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6250 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006251 else if (!is_guest_mode(vcpu) &&
6252 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6253 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006254}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006255
Tom Lendackybc226f02018-05-10 22:06:39 +02006256static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006257{
Tom Lendackybc226f02018-05-10 22:06:39 +02006258 switch (index) {
6259 case MSR_IA32_SMBASE:
6260 /*
6261 * We cannot do SMM unless we can run the guest in big
6262 * real mode.
6263 */
6264 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006265 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6266 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006267 case MSR_AMD64_VIRT_SPEC_CTRL:
6268 /* This is AMD only. */
6269 return false;
6270 default:
6271 return true;
6272 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006273}
6274
Chao Peng86f52012018-10-24 16:05:11 +08006275static bool vmx_pt_supported(void)
6276{
6277 return pt_mode == PT_MODE_HOST_GUEST;
6278}
6279
Avi Kivity51aa01d2010-07-20 14:31:20 +03006280static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6281{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006282 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006283 bool unblock_nmi;
6284 u8 vector;
6285 bool idtv_info_valid;
6286
6287 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006288
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006289 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006290 if (vmx->loaded_vmcs->nmi_known_unmasked)
6291 return;
6292 /*
6293 * Can't use vmx->exit_intr_info since we're not sure what
6294 * the exit reason is.
6295 */
6296 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6297 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6298 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6299 /*
6300 * SDM 3: 27.7.1.2 (September 2008)
6301 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6302 * a guest IRET fault.
6303 * SDM 3: 23.2.2 (September 2008)
6304 * Bit 12 is undefined in any of the following cases:
6305 * If the VM exit sets the valid bit in the IDT-vectoring
6306 * information field.
6307 * If the VM exit is due to a double fault.
6308 */
6309 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6310 vector != DF_VECTOR && !idtv_info_valid)
6311 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6312 GUEST_INTR_STATE_NMI);
6313 else
6314 vmx->loaded_vmcs->nmi_known_unmasked =
6315 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6316 & GUEST_INTR_STATE_NMI);
6317 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6318 vmx->loaded_vmcs->vnmi_blocked_time +=
6319 ktime_to_ns(ktime_sub(ktime_get(),
6320 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006321}
6322
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006323static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006324 u32 idt_vectoring_info,
6325 int instr_len_field,
6326 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006327{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006328 u8 vector;
6329 int type;
6330 bool idtv_info_valid;
6331
6332 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006333
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006334 vcpu->arch.nmi_injected = false;
6335 kvm_clear_exception_queue(vcpu);
6336 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006337
6338 if (!idtv_info_valid)
6339 return;
6340
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006341 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006342
Avi Kivity668f6122008-07-02 09:28:55 +03006343 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6344 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006345
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006346 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006347 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006348 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006349 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006350 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006351 * Clear bit "block by NMI" before VM entry if a NMI
6352 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006353 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006354 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006355 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006356 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006357 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006358 /* fall through */
6359 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006360 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006361 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006362 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006363 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006364 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006365 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006366 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006367 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006368 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006369 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006370 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006371 break;
6372 default:
6373 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006374 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006375}
6376
Avi Kivity83422e12010-07-20 14:43:23 +03006377static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6378{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006379 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006380 VM_EXIT_INSTRUCTION_LEN,
6381 IDT_VECTORING_ERROR_CODE);
6382}
6383
Avi Kivityb463a6f2010-07-20 15:06:17 +03006384static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6385{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006386 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006387 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6388 VM_ENTRY_INSTRUCTION_LEN,
6389 VM_ENTRY_EXCEPTION_ERROR_CODE);
6390
6391 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6392}
6393
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006394static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6395{
6396 int i, nr_msrs;
6397 struct perf_guest_switch_msr *msrs;
6398
6399 msrs = perf_guest_get_msrs(&nr_msrs);
6400
6401 if (!msrs)
6402 return;
6403
6404 for (i = 0; i < nr_msrs; i++)
6405 if (msrs[i].host == msrs[i].guest)
6406 clear_atomic_switch_msr(vmx, msrs[i].msr);
6407 else
6408 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006409 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006410}
6411
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006412static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6413{
6414 u32 host_umwait_control;
6415
6416 if (!vmx_has_waitpkg(vmx))
6417 return;
6418
6419 host_umwait_control = get_umwait_control_msr();
6420
6421 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6422 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6423 vmx->msr_ia32_umwait_control,
6424 host_umwait_control, false);
6425 else
6426 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6427}
6428
Sean Christophersonf459a702018-08-27 15:21:11 -07006429static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006430{
6431 struct vcpu_vmx *vmx = to_vmx(vcpu);
6432 u64 tscl;
6433 u32 delta_tsc;
6434
Sean Christophersond264ee02018-08-27 15:21:12 -07006435 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006436 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6437 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6438 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006439 tscl = rdtsc();
6440 if (vmx->hv_deadline_tsc > tscl)
6441 /* set_hv_timer ensures the delta fits in 32-bits */
6442 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6443 cpu_preemption_timer_multi);
6444 else
6445 delta_tsc = 0;
6446
Sean Christopherson804939e2019-05-07 12:18:05 -07006447 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6448 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6449 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6450 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6451 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006452 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006453}
6454
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006455void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006456{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006457 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6458 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6459 vmcs_writel(HOST_RSP, host_rsp);
6460 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006461}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006462
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006463bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006464
6465static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6466{
6467 struct vcpu_vmx *vmx = to_vmx(vcpu);
6468 unsigned long cr3, cr4;
6469
6470 /* Record the guest's net vcpu time for enforced NMI injections. */
6471 if (unlikely(!enable_vnmi &&
6472 vmx->loaded_vmcs->soft_vnmi_blocked))
6473 vmx->loaded_vmcs->entry_time = ktime_get();
6474
6475 /* Don't enter VMX if guest state is invalid, let the exit handler
6476 start emulation until we arrive back to a valid state */
6477 if (vmx->emulation_required)
6478 return;
6479
6480 if (vmx->ple_window_dirty) {
6481 vmx->ple_window_dirty = false;
6482 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6483 }
6484
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006485 if (vmx->nested.need_vmcs12_to_shadow_sync)
6486 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006487
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006488 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006489 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006490 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006491 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6492
6493 cr3 = __get_current_cr3_fast();
6494 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6495 vmcs_writel(HOST_CR3, cr3);
6496 vmx->loaded_vmcs->host_state.cr3 = cr3;
6497 }
6498
6499 cr4 = cr4_read_shadow();
6500 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6501 vmcs_writel(HOST_CR4, cr4);
6502 vmx->loaded_vmcs->host_state.cr4 = cr4;
6503 }
6504
6505 /* When single-stepping over STI and MOV SS, we must clear the
6506 * corresponding interruptibility bits in the guest state. Otherwise
6507 * vmentry fails as it then expects bit 14 (BS) in pending debug
6508 * exceptions being set, but that's not correct for the guest debugging
6509 * case. */
6510 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6511 vmx_set_interrupt_shadow(vcpu, 0);
6512
Aaron Lewis139a12c2019-10-21 16:30:25 -07006513 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006514
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006515 if (static_cpu_has(X86_FEATURE_PKU) &&
6516 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6517 vcpu->arch.pkru != vmx->host_pkru)
6518 __write_pkru(vcpu->arch.pkru);
6519
6520 pt_guest_enter(vmx);
6521
6522 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006523 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006524
Sean Christopherson804939e2019-05-07 12:18:05 -07006525 if (enable_preemption_timer)
6526 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006527
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006528 if (lapic_in_kernel(vcpu) &&
6529 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6530 kvm_wait_lapic_expire(vcpu);
6531
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006532 /*
6533 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6534 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6535 * is no need to worry about the conditional branch over the wrmsr
6536 * being speculatively taken.
6537 */
6538 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6539
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006540 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006541 if (static_branch_unlikely(&vmx_l1d_should_flush))
6542 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006543 else if (static_branch_unlikely(&mds_user_clear))
6544 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006545
6546 if (vcpu->arch.cr2 != read_cr2())
6547 write_cr2(vcpu->arch.cr2);
6548
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006549 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6550 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006551
6552 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006553
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006554 /*
6555 * We do not use IBRS in the kernel. If this vCPU has used the
6556 * SPEC_CTRL MSR it may have left it on; save the value and
6557 * turn it off. This is much more efficient than blindly adding
6558 * it to the atomic save/restore list. Especially as the former
6559 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6560 *
6561 * For non-nested case:
6562 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6563 * save it.
6564 *
6565 * For nested case:
6566 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6567 * save it.
6568 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006569 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006570 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006571
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006572 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006573
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006574 /* All fields are clean at this point */
6575 if (static_branch_unlikely(&enable_evmcs))
6576 current_evmcs->hv_clean_fields |=
6577 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6578
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006579 if (static_branch_unlikely(&enable_evmcs))
6580 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6581
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006582 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006583 if (vmx->host_debugctlmsr)
6584 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006585
Avi Kivityaa67f602012-08-01 16:48:03 +03006586#ifndef CONFIG_X86_64
6587 /*
6588 * The sysexit path does not restore ds/es, so we must set them to
6589 * a reasonable value ourselves.
6590 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006591 * We can't defer this to vmx_prepare_switch_to_host() since that
6592 * function may be executed in interrupt context, which saves and
6593 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006594 */
6595 loadsegment(ds, __USER_DS);
6596 loadsegment(es, __USER_DS);
6597#endif
6598
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006599 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006600 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006601 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006602 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006603 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006604 vcpu->arch.regs_dirty = 0;
6605
Chao Peng2ef444f2018-10-24 16:05:12 +08006606 pt_guest_exit(vmx);
6607
Gleb Natapove0b890d2013-09-25 12:51:33 +03006608 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006609 * eager fpu is enabled if PKEY is supported and CR4 is switched
6610 * back on host, so it is safe to read guest PKRU from current
6611 * XSAVE.
6612 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006613 if (static_cpu_has(X86_FEATURE_PKU) &&
6614 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006615 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006616 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006617 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006618 }
6619
Aaron Lewis139a12c2019-10-21 16:30:25 -07006620 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006621
Gleb Natapove0b890d2013-09-25 12:51:33 +03006622 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006623 vmx->idt_vectoring_info = 0;
6624
6625 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006626 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6627 kvm_machine_check();
6628
Jim Mattsonb060ca32017-09-14 16:31:42 -07006629 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6630 return;
6631
6632 vmx->loaded_vmcs->launched = 1;
6633 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006634
Avi Kivity51aa01d2010-07-20 14:31:20 +03006635 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006636 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006637}
6638
Sean Christopherson434a1e92018-03-20 12:17:18 -07006639static struct kvm *vmx_vm_alloc(void)
6640{
Ben Gardon41836832019-02-11 11:02:52 -08006641 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6642 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6643 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006644 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006645}
6646
6647static void vmx_vm_free(struct kvm *kvm)
6648{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006649 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006650 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006651}
6652
Avi Kivity6aa8b732006-12-10 02:21:36 -08006653static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6654{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006655 struct vcpu_vmx *vmx = to_vmx(vcpu);
6656
Kai Huang843e4332015-01-28 10:54:28 +08006657 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006658 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006659 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006660 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006661 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006662}
6663
Sean Christopherson987b2592019-12-18 13:54:55 -08006664static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006665{
Ben Gardon41836832019-02-11 11:02:52 -08006666 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006667 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006668 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006669
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006670 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6671 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006672
Peter Feiner4e595162016-07-07 14:49:58 -07006673 err = -ENOMEM;
6674
Sean Christopherson034d8e22019-12-18 13:54:49 -08006675 vmx->vpid = allocate_vpid();
6676
Peter Feiner4e595162016-07-07 14:49:58 -07006677 /*
6678 * If PML is turned on, failure on enabling PML just results in failure
6679 * of creating the vcpu, therefore we can simplify PML logic (by
6680 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006681 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006682 */
6683 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006684 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006685 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006686 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006687 }
6688
Jim Mattson7d737102019-12-03 16:24:42 -08006689 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006690
Xiaoyao Li4be53412019-10-20 17:11:00 +08006691 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6692 u32 index = vmx_msr_index[i];
6693 u32 data_low, data_high;
6694 int j = vmx->nmsrs;
6695
6696 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6697 continue;
6698 if (wrmsr_safe(index, data_low, data_high) < 0)
6699 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006700
Xiaoyao Li4be53412019-10-20 17:11:00 +08006701 vmx->guest_msrs[j].index = i;
6702 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006703 switch (index) {
6704 case MSR_IA32_TSX_CTRL:
6705 /*
6706 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6707 * let's avoid changing CPUID bits under the host
6708 * kernel's feet.
6709 */
6710 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6711 break;
6712 default:
6713 vmx->guest_msrs[j].mask = -1ull;
6714 break;
6715 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006716 ++vmx->nmsrs;
6717 }
6718
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006719 err = alloc_loaded_vmcs(&vmx->vmcs01);
6720 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006721 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006722
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006723 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006724 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006725 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6726 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6727 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6728 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6729 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6730 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006731 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006732 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6733 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6734 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6735 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6736 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006737 vmx->msr_bitmap_mode = 0;
6738
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006739 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006740 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006741 vmx_vcpu_load(vcpu, cpu);
6742 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006743 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006744 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006745 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006746 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006747 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006748 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006749 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006750 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006751
Sean Christophersone90008d2018-03-05 12:04:37 -08006752 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006753 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006754 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006755 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006756 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006757
Roman Kagan63aff652018-07-19 21:59:07 +03006758 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006759 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006760 vmx_capability.ept,
Sean Christopherson34109c02019-12-18 13:54:50 -08006761 kvm_vcpu_apicv_active(vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006762 else
6763 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006764
Wincy Van705699a2015-02-03 23:58:17 +08006765 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006766 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006767
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006768 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006769 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006770
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006771 /*
6772 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6773 * or POSTED_INTR_WAKEUP_VECTOR.
6774 */
6775 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6776 vmx->pi_desc.sn = 1;
6777
Lan Tianyu53963a72018-12-06 15:34:36 +08006778 vmx->ept_pointer = INVALID_PAGE;
6779
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006780 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006781
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006782free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006783 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006784free_pml:
6785 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006786free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006787 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006788 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006789}
6790
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006791#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6792#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006793
Wanpeng Lib31c1142018-03-12 04:53:04 -07006794static int vmx_vm_init(struct kvm *kvm)
6795{
Tianyu Lan877ad952018-07-19 08:40:23 +00006796 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6797
Wanpeng Lib31c1142018-03-12 04:53:04 -07006798 if (!ple_gap)
6799 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006800
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006801 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6802 switch (l1tf_mitigation) {
6803 case L1TF_MITIGATION_OFF:
6804 case L1TF_MITIGATION_FLUSH_NOWARN:
6805 /* 'I explicitly don't care' is set */
6806 break;
6807 case L1TF_MITIGATION_FLUSH:
6808 case L1TF_MITIGATION_FLUSH_NOSMT:
6809 case L1TF_MITIGATION_FULL:
6810 /*
6811 * Warn upon starting the first VM in a potentially
6812 * insecure environment.
6813 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006814 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006815 pr_warn_once(L1TF_MSG_SMT);
6816 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6817 pr_warn_once(L1TF_MSG_L1D);
6818 break;
6819 case L1TF_MITIGATION_FULL_FORCE:
6820 /* Flush is enforced */
6821 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006822 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006823 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006824 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006825 return 0;
6826}
6827
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006828static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006829{
6830 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006831 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006832
Sean Christophersonff10e222019-12-20 20:45:10 -08006833 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6834 !this_cpu_has(X86_FEATURE_VMX)) {
6835 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6836 return -EIO;
6837 }
6838
Sean Christopherson7caaa712018-12-03 13:53:01 -08006839 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006840 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006841 if (nested)
6842 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6843 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006844 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6845 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6846 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006847 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006848 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006849 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006850}
6851
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006852static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006853{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006854 u8 cache;
6855 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006856
Sheng Yang522c68c2009-04-27 20:35:43 +08006857 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006858 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006859 * 2. EPT with VT-d:
6860 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006861 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006862 * b. VT-d with snooping control feature: snooping control feature of
6863 * VT-d engine can guarantee the cache correctness. Just set it
6864 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006865 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006866 * consistent with host MTRR
6867 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006868 if (is_mmio) {
6869 cache = MTRR_TYPE_UNCACHABLE;
6870 goto exit;
6871 }
6872
6873 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006874 ipat = VMX_EPT_IPAT_BIT;
6875 cache = MTRR_TYPE_WRBACK;
6876 goto exit;
6877 }
6878
6879 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6880 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006881 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006882 cache = MTRR_TYPE_WRBACK;
6883 else
6884 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006885 goto exit;
6886 }
6887
Xiao Guangrongff536042015-06-15 16:55:22 +08006888 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006889
6890exit:
6891 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006892}
6893
Sheng Yang17cc3932010-01-05 19:02:27 +08006894static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006895{
Sheng Yang878403b2010-01-05 19:02:29 +08006896 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6897 return PT_DIRECTORY_LEVEL;
6898 else
6899 /* For shadow and EPT supported 1GB page */
6900 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006901}
6902
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006903static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006904{
6905 /*
6906 * These bits in the secondary execution controls field
6907 * are dynamic, the others are mostly based on the hypervisor
6908 * architecture and the guest's CPUID. Do not touch the
6909 * dynamic bits.
6910 */
6911 u32 mask =
6912 SECONDARY_EXEC_SHADOW_VMCS |
6913 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006914 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6915 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006916
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006917 u32 new_ctl = vmx->secondary_exec_control;
6918 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006919
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006920 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006921}
6922
David Matlack8322ebb2016-11-29 18:14:09 -08006923/*
6924 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6925 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6926 */
6927static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6928{
6929 struct vcpu_vmx *vmx = to_vmx(vcpu);
6930 struct kvm_cpuid_entry2 *entry;
6931
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006932 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6933 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006934
6935#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6936 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006937 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006938} while (0)
6939
6940 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006941 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
6942 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
6943 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
6944 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
6945 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
6946 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
6947 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
6948 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
6949 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
6950 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
6951 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
6952 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
6953 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
6954 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08006955
6956 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006957 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
6958 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
6959 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
6960 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
6961 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
6962 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08006963
6964#undef cr4_fixed1_update
6965}
6966
Liran Alon5f76f6f2018-09-14 03:25:52 +03006967static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6968{
6969 struct vcpu_vmx *vmx = to_vmx(vcpu);
6970
6971 if (kvm_mpx_supported()) {
6972 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6973
6974 if (mpx_enabled) {
6975 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6976 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6977 } else {
6978 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6979 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6980 }
6981 }
6982}
6983
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006984static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6985{
6986 struct vcpu_vmx *vmx = to_vmx(vcpu);
6987 struct kvm_cpuid_entry2 *best = NULL;
6988 int i;
6989
6990 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6991 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6992 if (!best)
6993 return;
6994 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6995 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6996 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6997 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
6998 }
6999
7000 /* Get the number of configurable Address Ranges for filtering */
7001 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7002 PT_CAP_num_address_ranges);
7003
7004 /* Initialize and clear the no dependency bits */
7005 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7006 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7007
7008 /*
7009 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7010 * will inject an #GP
7011 */
7012 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7013 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7014
7015 /*
7016 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7017 * PSBFreq can be set
7018 */
7019 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7020 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7021 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7022
7023 /*
7024 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7025 * MTCFreq can be set
7026 */
7027 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7028 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7029 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7030
7031 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7032 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7033 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7034 RTIT_CTL_PTW_EN);
7035
7036 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7037 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7038 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7039
7040 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7041 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7042 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7043
7044 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7045 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7046 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7047
7048 /* unmask address range configure area */
7049 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007050 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007051}
7052
Sheng Yang0e851882009-12-18 16:48:46 +08007053static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7054{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007055 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007056
Aaron Lewis72041602019-10-21 16:30:20 -07007057 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7058 vcpu->arch.xsaves_enabled = false;
7059
Paolo Bonzini80154d72017-08-24 13:55:35 +02007060 if (cpu_has_secondary_exec_ctrls()) {
7061 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007062 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007063 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007064
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007065 if (nested_vmx_allowed(vcpu))
7066 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007067 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7068 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007069 else
7070 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007071 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7072 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007073
Liran Alon5f76f6f2018-09-14 03:25:52 +03007074 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007075 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007076 nested_vmx_entry_exit_ctls_update(vcpu);
7077 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007078
7079 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7080 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7081 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007082
7083 if (boot_cpu_has(X86_FEATURE_RTM)) {
7084 struct shared_msr_entry *msr;
7085 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7086 if (msr) {
7087 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7088 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7089 }
7090 }
Sheng Yang0e851882009-12-18 16:48:46 +08007091}
7092
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007093static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7094{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007095 if (func == 1 && nested)
Sean Christopherson87382002019-12-17 13:32:42 -08007096 entry->ecx |= feature_bit(VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007097}
7098
Sean Christophersond264ee02018-08-27 15:21:12 -07007099static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7100{
7101 to_vmx(vcpu)->req_immediate_exit = true;
7102}
7103
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007104static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7105 struct x86_instruction_info *info,
7106 enum x86_intercept_stage stage)
7107{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007108 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7109 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7110
7111 /*
7112 * RDPID causes #UD if disabled through secondary execution controls.
7113 * Because it is marked as EmulateOnUD, we need to intercept it here.
7114 */
7115 if (info->intercept == x86_intercept_rdtscp &&
7116 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7117 ctxt->exception.vector = UD_VECTOR;
7118 ctxt->exception.error_code_valid = false;
7119 return X86EMUL_PROPAGATE_FAULT;
7120 }
7121
7122 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007123 return X86EMUL_CONTINUE;
7124}
7125
Yunhong Jiang64672c92016-06-13 14:19:59 -07007126#ifdef CONFIG_X86_64
7127/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7128static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7129 u64 divisor, u64 *result)
7130{
7131 u64 low = a << shift, high = a >> (64 - shift);
7132
7133 /* To avoid the overflow on divq */
7134 if (high >= divisor)
7135 return 1;
7136
7137 /* Low hold the result, high hold rem which is discarded */
7138 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7139 "rm" (divisor), "0" (low), "1" (high));
7140 *result = low;
7141
7142 return 0;
7143}
7144
Sean Christophersonf9927982019-04-16 13:32:46 -07007145static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7146 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007147{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007148 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007149 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007150 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007151
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007152 if (kvm_mwait_in_guest(vcpu->kvm) ||
7153 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007154 return -EOPNOTSUPP;
7155
7156 vmx = to_vmx(vcpu);
7157 tscl = rdtsc();
7158 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7159 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007160 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7161 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007162
7163 if (delta_tsc > lapic_timer_advance_cycles)
7164 delta_tsc -= lapic_timer_advance_cycles;
7165 else
7166 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007167
7168 /* Convert to host delta tsc if tsc scaling is enabled */
7169 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007170 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007171 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007172 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007173 return -ERANGE;
7174
7175 /*
7176 * If the delta tsc can't fit in the 32 bit after the multi shift,
7177 * we can't use the preemption timer.
7178 * It's possible that it fits on later vmentries, but checking
7179 * on every vmentry is costly so we just use an hrtimer.
7180 */
7181 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7182 return -ERANGE;
7183
7184 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007185 *expired = !delta_tsc;
7186 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007187}
7188
7189static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7190{
Sean Christophersonf459a702018-08-27 15:21:11 -07007191 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007192}
7193#endif
7194
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007195static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007196{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007197 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007198 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007199}
7200
Kai Huang843e4332015-01-28 10:54:28 +08007201static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7202 struct kvm_memory_slot *slot)
7203{
7204 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7205 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7206}
7207
7208static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7209 struct kvm_memory_slot *slot)
7210{
7211 kvm_mmu_slot_set_dirty(kvm, slot);
7212}
7213
7214static void vmx_flush_log_dirty(struct kvm *kvm)
7215{
7216 kvm_flush_pml_buffers(kvm);
7217}
7218
Bandan Dasc5f983f2017-05-05 15:25:14 -04007219static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7220{
7221 struct vmcs12 *vmcs12;
7222 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007223 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007224
7225 if (is_guest_mode(vcpu)) {
7226 WARN_ON_ONCE(vmx->nested.pml_full);
7227
7228 /*
7229 * Check if PML is enabled for the nested guest.
7230 * Whether eptp bit 6 is set is already checked
7231 * as part of A/D emulation.
7232 */
7233 vmcs12 = get_vmcs12(vcpu);
7234 if (!nested_cpu_has_pml(vmcs12))
7235 return 0;
7236
Dan Carpenter47698862017-05-10 22:43:17 +03007237 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007238 vmx->nested.pml_full = true;
7239 return 1;
7240 }
7241
7242 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007243 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007244
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007245 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7246 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007247 return 0;
7248
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007249 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007250 }
7251
7252 return 0;
7253}
7254
Kai Huang843e4332015-01-28 10:54:28 +08007255static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7256 struct kvm_memory_slot *memslot,
7257 gfn_t offset, unsigned long mask)
7258{
7259 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7260}
7261
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007262static void __pi_post_block(struct kvm_vcpu *vcpu)
7263{
7264 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7265 struct pi_desc old, new;
7266 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007267
7268 do {
7269 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007270 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7271 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007272
7273 dest = cpu_physical_id(vcpu->cpu);
7274
7275 if (x2apic_enabled())
7276 new.ndst = dest;
7277 else
7278 new.ndst = (dest << 8) & 0xFF00;
7279
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007280 /* set 'NV' to 'notification vector' */
7281 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007282 } while (cmpxchg64(&pi_desc->control, old.control,
7283 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007284
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007285 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7286 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007287 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007288 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007289 vcpu->pre_pcpu = -1;
7290 }
7291}
7292
Feng Wuefc64402015-09-18 22:29:51 +08007293/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007294 * This routine does the following things for vCPU which is going
7295 * to be blocked if VT-d PI is enabled.
7296 * - Store the vCPU to the wakeup list, so when interrupts happen
7297 * we can find the right vCPU to wake up.
7298 * - Change the Posted-interrupt descriptor as below:
7299 * 'NDST' <-- vcpu->pre_pcpu
7300 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7301 * - If 'ON' is set during this process, which means at least one
7302 * interrupt is posted for this vCPU, we cannot block it, in
7303 * this case, return 1, otherwise, return 0.
7304 *
7305 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007306static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007307{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007308 unsigned int dest;
7309 struct pi_desc old, new;
7310 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7311
7312 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007313 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7314 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007315 return 0;
7316
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007317 WARN_ON(irqs_disabled());
7318 local_irq_disable();
7319 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7320 vcpu->pre_pcpu = vcpu->cpu;
7321 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7322 list_add_tail(&vcpu->blocked_vcpu_list,
7323 &per_cpu(blocked_vcpu_on_cpu,
7324 vcpu->pre_pcpu));
7325 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7326 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007327
7328 do {
7329 old.control = new.control = pi_desc->control;
7330
Feng Wubf9f6ac2015-09-18 22:29:55 +08007331 WARN((pi_desc->sn == 1),
7332 "Warning: SN field of posted-interrupts "
7333 "is set before blocking\n");
7334
7335 /*
7336 * Since vCPU can be preempted during this process,
7337 * vcpu->cpu could be different with pre_pcpu, we
7338 * need to set pre_pcpu as the destination of wakeup
7339 * notification event, then we can find the right vCPU
7340 * to wakeup in wakeup handler if interrupts happen
7341 * when the vCPU is in blocked state.
7342 */
7343 dest = cpu_physical_id(vcpu->pre_pcpu);
7344
7345 if (x2apic_enabled())
7346 new.ndst = dest;
7347 else
7348 new.ndst = (dest << 8) & 0xFF00;
7349
7350 /* set 'NV' to 'wakeup vector' */
7351 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007352 } while (cmpxchg64(&pi_desc->control, old.control,
7353 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007354
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007355 /* We should not block the vCPU if an interrupt is posted for it. */
7356 if (pi_test_on(pi_desc) == 1)
7357 __pi_post_block(vcpu);
7358
7359 local_irq_enable();
7360 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007361}
7362
Yunhong Jiangbc225122016-06-13 14:19:58 -07007363static int vmx_pre_block(struct kvm_vcpu *vcpu)
7364{
7365 if (pi_pre_block(vcpu))
7366 return 1;
7367
Yunhong Jiang64672c92016-06-13 14:19:59 -07007368 if (kvm_lapic_hv_timer_in_use(vcpu))
7369 kvm_lapic_switch_to_sw_timer(vcpu);
7370
Yunhong Jiangbc225122016-06-13 14:19:58 -07007371 return 0;
7372}
7373
7374static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007375{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007376 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007377 return;
7378
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007379 WARN_ON(irqs_disabled());
7380 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007381 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007382 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007383}
7384
Yunhong Jiangbc225122016-06-13 14:19:58 -07007385static void vmx_post_block(struct kvm_vcpu *vcpu)
7386{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007387 if (kvm_x86_ops->set_hv_timer)
7388 kvm_lapic_switch_to_hv_timer(vcpu);
7389
Yunhong Jiangbc225122016-06-13 14:19:58 -07007390 pi_post_block(vcpu);
7391}
7392
Feng Wubf9f6ac2015-09-18 22:29:55 +08007393/*
Feng Wuefc64402015-09-18 22:29:51 +08007394 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7395 *
7396 * @kvm: kvm
7397 * @host_irq: host irq of the interrupt
7398 * @guest_irq: gsi of the interrupt
7399 * @set: set or unset PI
7400 * returns 0 on success, < 0 on failure
7401 */
7402static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7403 uint32_t guest_irq, bool set)
7404{
7405 struct kvm_kernel_irq_routing_entry *e;
7406 struct kvm_irq_routing_table *irq_rt;
7407 struct kvm_lapic_irq irq;
7408 struct kvm_vcpu *vcpu;
7409 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007410 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007411
7412 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007413 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7414 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007415 return 0;
7416
7417 idx = srcu_read_lock(&kvm->irq_srcu);
7418 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007419 if (guest_irq >= irq_rt->nr_rt_entries ||
7420 hlist_empty(&irq_rt->map[guest_irq])) {
7421 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7422 guest_irq, irq_rt->nr_rt_entries);
7423 goto out;
7424 }
Feng Wuefc64402015-09-18 22:29:51 +08007425
7426 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7427 if (e->type != KVM_IRQ_ROUTING_MSI)
7428 continue;
7429 /*
7430 * VT-d PI cannot support posting multicast/broadcast
7431 * interrupts to a vCPU, we still use interrupt remapping
7432 * for these kind of interrupts.
7433 *
7434 * For lowest-priority interrupts, we only support
7435 * those with single CPU as the destination, e.g. user
7436 * configures the interrupts via /proc/irq or uses
7437 * irqbalance to make the interrupts single-CPU.
7438 *
7439 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007440 *
7441 * In addition, we can only inject generic interrupts using
7442 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007443 */
7444
Radim Krčmář371313132016-07-12 22:09:27 +02007445 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007446 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7447 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007448 /*
7449 * Make sure the IRTE is in remapped mode if
7450 * we don't handle it in posted mode.
7451 */
7452 ret = irq_set_vcpu_affinity(host_irq, NULL);
7453 if (ret < 0) {
7454 printk(KERN_INFO
7455 "failed to back to remapped mode, irq: %u\n",
7456 host_irq);
7457 goto out;
7458 }
7459
Feng Wuefc64402015-09-18 22:29:51 +08007460 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007461 }
Feng Wuefc64402015-09-18 22:29:51 +08007462
7463 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7464 vcpu_info.vector = irq.vector;
7465
hu huajun2698d822018-04-11 15:16:40 +08007466 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007467 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7468
7469 if (set)
7470 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007471 else
Feng Wuefc64402015-09-18 22:29:51 +08007472 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007473
7474 if (ret < 0) {
7475 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7476 __func__);
7477 goto out;
7478 }
7479 }
7480
7481 ret = 0;
7482out:
7483 srcu_read_unlock(&kvm->irq_srcu, idx);
7484 return ret;
7485}
7486
Ashok Rajc45dcc72016-06-22 14:59:56 +08007487static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7488{
7489 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7490 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007491 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007492 else
7493 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007494 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007495}
7496
Ladi Prosek72d7b372017-10-11 16:54:41 +02007497static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7498{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007499 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7500 if (to_vmx(vcpu)->nested.nested_run_pending)
7501 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007502 return 1;
7503}
7504
Ladi Prosek0234bf82017-10-11 16:54:40 +02007505static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7506{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007507 struct vcpu_vmx *vmx = to_vmx(vcpu);
7508
7509 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7510 if (vmx->nested.smm.guest_mode)
7511 nested_vmx_vmexit(vcpu, -1, 0, 0);
7512
7513 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7514 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007515 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007516 return 0;
7517}
7518
Sean Christophersoned193212019-04-02 08:03:09 -07007519static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007520{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007521 struct vcpu_vmx *vmx = to_vmx(vcpu);
7522 int ret;
7523
7524 if (vmx->nested.smm.vmxon) {
7525 vmx->nested.vmxon = true;
7526 vmx->nested.smm.vmxon = false;
7527 }
7528
7529 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007530 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007531 if (ret)
7532 return ret;
7533
7534 vmx->nested.smm.guest_mode = false;
7535 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007536 return 0;
7537}
7538
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007539static int enable_smi_window(struct kvm_vcpu *vcpu)
7540{
7541 return 0;
7542}
7543
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007544static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7545{
Yi Wang9481b7f2019-07-15 12:35:17 +08007546 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007547}
7548
Liran Alon4b9852f2019-08-26 13:24:49 +03007549static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7550{
7551 return to_vmx(vcpu)->nested.vmxon;
7552}
7553
Sean Christophersona3203382018-12-03 13:53:11 -08007554static __init int hardware_setup(void)
7555{
7556 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007557 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007558 int r, i;
7559
7560 rdmsrl_safe(MSR_EFER, &host_efer);
7561
Sean Christopherson23420802019-04-19 22:50:57 -07007562 store_idt(&dt);
7563 host_idt_base = dt.address;
7564
Sean Christophersona3203382018-12-03 13:53:11 -08007565 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7566 kvm_define_shared_msr(i, vmx_msr_index[i]);
7567
7568 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7569 return -EIO;
7570
7571 if (boot_cpu_has(X86_FEATURE_NX))
7572 kvm_enable_efer_bits(EFER_NX);
7573
7574 if (boot_cpu_has(X86_FEATURE_MPX)) {
7575 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7576 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7577 }
7578
Sean Christophersona3203382018-12-03 13:53:11 -08007579 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7580 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7581 enable_vpid = 0;
7582
7583 if (!cpu_has_vmx_ept() ||
7584 !cpu_has_vmx_ept_4levels() ||
7585 !cpu_has_vmx_ept_mt_wb() ||
7586 !cpu_has_vmx_invept_global())
7587 enable_ept = 0;
7588
7589 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7590 enable_ept_ad_bits = 0;
7591
7592 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7593 enable_unrestricted_guest = 0;
7594
7595 if (!cpu_has_vmx_flexpriority())
7596 flexpriority_enabled = 0;
7597
7598 if (!cpu_has_virtual_nmis())
7599 enable_vnmi = 0;
7600
7601 /*
7602 * set_apic_access_page_addr() is used to reload apic access
7603 * page upon invalidation. No need to do anything if not
7604 * using the APIC_ACCESS_ADDR VMCS field.
7605 */
7606 if (!flexpriority_enabled)
7607 kvm_x86_ops->set_apic_access_page_addr = NULL;
7608
7609 if (!cpu_has_vmx_tpr_shadow())
7610 kvm_x86_ops->update_cr8_intercept = NULL;
7611
7612 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7613 kvm_disable_largepages();
7614
7615#if IS_ENABLED(CONFIG_HYPERV)
7616 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007617 && enable_ept) {
7618 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7619 kvm_x86_ops->tlb_remote_flush_with_range =
7620 hv_remote_flush_tlb_with_range;
7621 }
Sean Christophersona3203382018-12-03 13:53:11 -08007622#endif
7623
7624 if (!cpu_has_vmx_ple()) {
7625 ple_gap = 0;
7626 ple_window = 0;
7627 ple_window_grow = 0;
7628 ple_window_max = 0;
7629 ple_window_shrink = 0;
7630 }
7631
7632 if (!cpu_has_vmx_apicv()) {
7633 enable_apicv = 0;
7634 kvm_x86_ops->sync_pir_to_irr = NULL;
7635 }
7636
7637 if (cpu_has_vmx_tsc_scaling()) {
7638 kvm_has_tsc_control = true;
7639 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7640 kvm_tsc_scaling_ratio_frac_bits = 48;
7641 }
7642
7643 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7644
7645 if (enable_ept)
7646 vmx_enable_tdp();
7647 else
7648 kvm_disable_tdp();
7649
Sean Christophersona3203382018-12-03 13:53:11 -08007650 /*
7651 * Only enable PML when hardware supports PML feature, and both EPT
7652 * and EPT A/D bit features are enabled -- PML depends on them to work.
7653 */
7654 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7655 enable_pml = 0;
7656
7657 if (!enable_pml) {
7658 kvm_x86_ops->slot_enable_log_dirty = NULL;
7659 kvm_x86_ops->slot_disable_log_dirty = NULL;
7660 kvm_x86_ops->flush_log_dirty = NULL;
7661 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7662 }
7663
7664 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007665 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007666
Sean Christopherson804939e2019-05-07 12:18:05 -07007667 if (enable_preemption_timer) {
7668 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007669 u64 vmx_msr;
7670
7671 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7672 cpu_preemption_timer_multi =
7673 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007674
7675 if (tsc_khz)
7676 use_timer_freq = (u64)tsc_khz * 1000;
7677 use_timer_freq >>= cpu_preemption_timer_multi;
7678
7679 /*
7680 * KVM "disables" the preemption timer by setting it to its max
7681 * value. Don't use the timer if it might cause spurious exits
7682 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7683 */
7684 if (use_timer_freq > 0xffffffffu / 10)
7685 enable_preemption_timer = false;
7686 }
7687
7688 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007689 kvm_x86_ops->set_hv_timer = NULL;
7690 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007691 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007692 }
7693
Sean Christophersona3203382018-12-03 13:53:11 -08007694 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007695
7696 kvm_mce_cap_supported |= MCG_LMCE_P;
7697
Chao Pengf99e3da2018-10-24 16:05:10 +08007698 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7699 return -EINVAL;
7700 if (!enable_ept || !cpu_has_vmx_intel_pt())
7701 pt_mode = PT_MODE_SYSTEM;
7702
Sean Christophersona3203382018-12-03 13:53:11 -08007703 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007704 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7705 vmx_capability.ept, enable_apicv);
7706
Sean Christophersone4027cf2018-12-03 13:53:12 -08007707 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007708 if (r)
7709 return r;
7710 }
7711
7712 r = alloc_kvm_area();
7713 if (r)
7714 nested_vmx_hardware_unsetup();
7715 return r;
7716}
7717
7718static __exit void hardware_unsetup(void)
7719{
7720 if (nested)
7721 nested_vmx_hardware_unsetup();
7722
7723 free_kvm_area();
7724}
7725
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007726static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7727{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007728 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7729 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007730
7731 return supported & BIT(bit);
7732}
7733
Kees Cook404f6aa2016-08-08 16:29:06 -07007734static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007735 .cpu_has_kvm_support = cpu_has_kvm_support,
7736 .disabled_by_bios = vmx_disabled_by_bios,
7737 .hardware_setup = hardware_setup,
7738 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007739 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007740 .hardware_enable = hardware_enable,
7741 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007742 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007743 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007744
Wanpeng Lib31c1142018-03-12 04:53:04 -07007745 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007746 .vm_alloc = vmx_vm_alloc,
7747 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007748
Avi Kivity6aa8b732006-12-10 02:21:36 -08007749 .vcpu_create = vmx_create_vcpu,
7750 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007751 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007752
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007753 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007754 .vcpu_load = vmx_vcpu_load,
7755 .vcpu_put = vmx_vcpu_put,
7756
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007757 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007758 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007759 .get_msr = vmx_get_msr,
7760 .set_msr = vmx_set_msr,
7761 .get_segment_base = vmx_get_segment_base,
7762 .get_segment = vmx_get_segment,
7763 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007764 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007765 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007766 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007767 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007768 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007769 .set_cr3 = vmx_set_cr3,
7770 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007771 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007772 .get_idt = vmx_get_idt,
7773 .set_idt = vmx_set_idt,
7774 .get_gdt = vmx_get_gdt,
7775 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007776 .get_dr6 = vmx_get_dr6,
7777 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007778 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007779 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007780 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007781 .get_rflags = vmx_get_rflags,
7782 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007783
Avi Kivity6aa8b732006-12-10 02:21:36 -08007784 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007785 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007786
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007788 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007789 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007790 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7791 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007792 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007793 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007794 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007795 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007796 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007797 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007798 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007799 .get_nmi_mask = vmx_get_nmi_mask,
7800 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007801 .enable_nmi_window = enable_nmi_window,
7802 .enable_irq_window = enable_irq_window,
7803 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007804 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007805 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007806 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007807 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007808 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007809 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007810 .hwapic_irr_update = vmx_hwapic_irr_update,
7811 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007812 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007813 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7814 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007815 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007816
Izik Eiduscbc94022007-10-25 00:29:55 +02007817 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007818 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007819 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007820 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007821
Avi Kivity586f9602010-11-18 13:09:54 +02007822 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007823
Sheng Yang17cc3932010-01-05 19:02:27 +08007824 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007825
7826 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007827
7828 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007829 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007830
7831 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007832
7833 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007834
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007835 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007836 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007837
7838 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007839
7840 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007841 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007842 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007843 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007844 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007845 .pt_supported = vmx_pt_supported,
John Allena47970e2019-12-19 14:17:59 -06007846 .pku_supported = vmx_pku_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007847
Sean Christophersond264ee02018-08-27 15:21:12 -07007848 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007849
7850 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007851
7852 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7853 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7854 .flush_log_dirty = vmx_flush_log_dirty,
7855 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007856 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007857
Feng Wubf9f6ac2015-09-18 22:29:55 +08007858 .pre_block = vmx_pre_block,
7859 .post_block = vmx_post_block,
7860
Wei Huang25462f72015-06-19 15:45:05 +02007861 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007862
7863 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007864
7865#ifdef CONFIG_X86_64
7866 .set_hv_timer = vmx_set_hv_timer,
7867 .cancel_hv_timer = vmx_cancel_hv_timer,
7868#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007869
7870 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007871
Ladi Prosek72d7b372017-10-11 16:54:41 +02007872 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007873 .pre_enter_smm = vmx_pre_enter_smm,
7874 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007875 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007876
Sean Christophersone4027cf2018-12-03 13:53:12 -08007877 .check_nested_events = NULL,
7878 .get_nested_state = NULL,
7879 .set_nested_state = NULL,
7880 .get_vmcs12_pages = NULL,
7881 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007882 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007883 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007884 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007885};
7886
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007887static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007888{
7889 if (vmx_l1d_flush_pages) {
7890 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7891 vmx_l1d_flush_pages = NULL;
7892 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007893 /* Restore state so sysfs ignores VMX */
7894 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007895}
7896
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007897static void vmx_exit(void)
7898{
7899#ifdef CONFIG_KEXEC_CORE
7900 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7901 synchronize_rcu();
7902#endif
7903
7904 kvm_exit();
7905
7906#if IS_ENABLED(CONFIG_HYPERV)
7907 if (static_branch_unlikely(&enable_evmcs)) {
7908 int cpu;
7909 struct hv_vp_assist_page *vp_ap;
7910 /*
7911 * Reset everything to support using non-enlightened VMCS
7912 * access later (e.g. when we reload the module with
7913 * enlightened_vmcs=0)
7914 */
7915 for_each_online_cpu(cpu) {
7916 vp_ap = hv_get_vp_assist_page(cpu);
7917
7918 if (!vp_ap)
7919 continue;
7920
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007921 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007922 vp_ap->current_nested_vmcs = 0;
7923 vp_ap->enlighten_vmentry = 0;
7924 }
7925
7926 static_branch_disable(&enable_evmcs);
7927 }
7928#endif
7929 vmx_cleanup_l1d_flush();
7930}
7931module_exit(vmx_exit);
7932
Avi Kivity6aa8b732006-12-10 02:21:36 -08007933static int __init vmx_init(void)
7934{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007935 int r;
7936
7937#if IS_ENABLED(CONFIG_HYPERV)
7938 /*
7939 * Enlightened VMCS usage should be recommended and the host needs
7940 * to support eVMCS v1 or above. We can also disable eVMCS support
7941 * with module parameter.
7942 */
7943 if (enlightened_vmcs &&
7944 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7945 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7946 KVM_EVMCS_VERSION) {
7947 int cpu;
7948
7949 /* Check that we have assist pages on all online CPUs */
7950 for_each_online_cpu(cpu) {
7951 if (!hv_get_vp_assist_page(cpu)) {
7952 enlightened_vmcs = false;
7953 break;
7954 }
7955 }
7956
7957 if (enlightened_vmcs) {
7958 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7959 static_branch_enable(&enable_evmcs);
7960 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007961
7962 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7963 vmx_x86_ops.enable_direct_tlbflush
7964 = hv_enable_direct_tlbflush;
7965
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007966 } else {
7967 enlightened_vmcs = false;
7968 }
7969#endif
7970
7971 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007972 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007973 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007974 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007975
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007976 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007977 * Must be called after kvm_init() so enable_ept is properly set
7978 * up. Hand the parameter mitigation value in which was stored in
7979 * the pre module init parser. If no parameter was given, it will
7980 * contain 'auto' which will be turned into the default 'cond'
7981 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007982 */
Waiman Long19a36d32019-08-26 15:30:23 -04007983 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7984 if (r) {
7985 vmx_exit();
7986 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007987 }
7988
Dave Young2965faa2015-09-09 15:38:55 -07007989#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007990 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7991 crash_vmclear_local_loaded_vmcss);
7992#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007993 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007994
He, Qingfdef3ad2007-04-30 09:45:24 +03007995 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007996}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007997module_init(vmx_init);