blob: 280320f74db7b7ff87f24bb04edd809eb6b4e7eb [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Wanpeng Li20300092014-12-02 19:14:59 +0800109static u64 __read_mostly host_xss;
110
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800111bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800112module_param_named(pml, enable_pml, bool, S_IRUGO);
113
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200114static bool __read_mostly dump_invalid_vmcs = 0;
115module_param(dump_invalid_vmcs, bool, 0644);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200212 if (!enable_ept) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
214 return 0;
215 }
216
Yi Wangd806afa2018-08-16 13:42:39 +0800217 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
218 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
221 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
222 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
223 return 0;
224 }
225 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200226
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200227 /* If set to auto use the default l1tf mitigation method */
228 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
229 switch (l1tf_mitigation) {
230 case L1TF_MITIGATION_OFF:
231 l1tf = VMENTER_L1D_FLUSH_NEVER;
232 break;
233 case L1TF_MITIGATION_FLUSH_NOWARN:
234 case L1TF_MITIGATION_FLUSH:
235 case L1TF_MITIGATION_FLUSH_NOSMT:
236 l1tf = VMENTER_L1D_FLUSH_COND;
237 break;
238 case L1TF_MITIGATION_FULL:
239 case L1TF_MITIGATION_FULL_FORCE:
240 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
241 break;
242 }
243 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
244 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
245 }
246
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200247 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
248 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800249 /*
250 * This allocation for vmx_l1d_flush_pages is not tied to a VM
251 * lifetime and so should not be charged to a memcg.
252 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200253 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
254 if (!page)
255 return -ENOMEM;
256 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200257
258 /*
259 * Initialize each page with a different pattern in
260 * order to protect against KSM in the nested
261 * virtualization case.
262 */
263 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
264 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
265 PAGE_SIZE);
266 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200267 }
268
269 l1tf_vmx_mitigation = l1tf;
270
Thomas Gleixner895ae472018-07-13 16:23:22 +0200271 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
272 static_branch_enable(&vmx_l1d_should_flush);
273 else
274 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200275
Nicolai Stange427362a2018-07-21 22:25:00 +0200276 if (l1tf == VMENTER_L1D_FLUSH_COND)
277 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200278 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200280 return 0;
281}
282
283static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200284{
285 unsigned int i;
286
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200287 if (s) {
288 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200289 if (vmentry_l1d_param[i].for_parse &&
290 sysfs_streq(s, vmentry_l1d_param[i].option))
291 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200292 }
293 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200294 return -EINVAL;
295}
296
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200297static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
298{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200299 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200301 l1tf = vmentry_l1d_flush_parse(s);
302 if (l1tf < 0)
303 return l1tf;
304
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200305 if (!boot_cpu_has(X86_BUG_L1TF))
306 return 0;
307
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200308 /*
309 * Has vmx_init() run already? If not then this is the pre init
310 * parameter parsing. In that case just store the value and let
311 * vmx_init() do the proper setup after enable_ept has been
312 * established.
313 */
314 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
315 vmentry_l1d_flush_param = l1tf;
316 return 0;
317 }
318
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200319 mutex_lock(&vmx_l1d_flush_mutex);
320 ret = vmx_setup_l1d_flush(l1tf);
321 mutex_unlock(&vmx_l1d_flush_mutex);
322 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200323}
324
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200325static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
326{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200327 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
328 return sprintf(s, "???\n");
329
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200330 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200331}
332
333static const struct kernel_param_ops vmentry_l1d_flush_ops = {
334 .set = vmentry_l1d_flush_set,
335 .get = vmentry_l1d_flush_get,
336};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200337module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200338
Gleb Natapovd99e4152012-12-20 16:57:45 +0200339static bool guest_state_valid(struct kvm_vcpu *vcpu);
340static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800341static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100342 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300343
Sean Christopherson453eafb2018-12-20 12:25:17 -0800344void vmx_vmexit(void);
345
Avi Kivity6aa8b732006-12-10 02:21:36 -0800346static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800347DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300348/*
349 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
350 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
351 */
352static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800353
Feng Wubf9f6ac2015-09-18 22:29:55 +0800354/*
355 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
356 * can find which vCPU should be waken up.
357 */
358static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
359static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
360
Sheng Yang2384d2b2008-01-17 15:14:33 +0800361static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
362static DEFINE_SPINLOCK(vmx_vpid_lock);
363
Sean Christopherson3077c192018-12-03 13:53:02 -0800364struct vmcs_config vmcs_config;
365struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800366
Avi Kivity6aa8b732006-12-10 02:21:36 -0800367#define VMX_SEGMENT_FIELD(seg) \
368 [VCPU_SREG_##seg] = { \
369 .selector = GUEST_##seg##_SELECTOR, \
370 .base = GUEST_##seg##_BASE, \
371 .limit = GUEST_##seg##_LIMIT, \
372 .ar_bytes = GUEST_##seg##_AR_BYTES, \
373 }
374
Mathias Krause772e0312012-08-30 01:30:19 +0200375static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800376 unsigned selector;
377 unsigned base;
378 unsigned limit;
379 unsigned ar_bytes;
380} kvm_vmx_segment_fields[] = {
381 VMX_SEGMENT_FIELD(CS),
382 VMX_SEGMENT_FIELD(DS),
383 VMX_SEGMENT_FIELD(ES),
384 VMX_SEGMENT_FIELD(FS),
385 VMX_SEGMENT_FIELD(GS),
386 VMX_SEGMENT_FIELD(SS),
387 VMX_SEGMENT_FIELD(TR),
388 VMX_SEGMENT_FIELD(LDTR),
389};
390
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800391u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700392static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300393
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300394/*
Jim Mattson898a8112018-12-05 15:28:59 -0800395 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
396 * will emulate SYSCALL in legacy mode if the vendor string in guest
397 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
398 * support this emulation, IA32_STAR must always be included in
399 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300400 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800401const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800402#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300403 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800404#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400405 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800406};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100408#if IS_ENABLED(CONFIG_HYPERV)
409static bool __read_mostly enlightened_vmcs = true;
410module_param(enlightened_vmcs, bool, 0444);
411
Tianyu Lan877ad952018-07-19 08:40:23 +0000412/* check_ept_pointer() should be under protection of ept_pointer_lock. */
413static void check_ept_pointer_match(struct kvm *kvm)
414{
415 struct kvm_vcpu *vcpu;
416 u64 tmp_eptp = INVALID_PAGE;
417 int i;
418
419 kvm_for_each_vcpu(i, vcpu, kvm) {
420 if (!VALID_PAGE(tmp_eptp)) {
421 tmp_eptp = to_vmx(vcpu)->ept_pointer;
422 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
423 to_kvm_vmx(kvm)->ept_pointers_match
424 = EPT_POINTERS_MISMATCH;
425 return;
426 }
427 }
428
429 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
430}
431
Yi Wang8997f652019-01-21 15:27:05 +0800432static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800433 void *data)
434{
435 struct kvm_tlb_range *range = data;
436
437 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
438 range->pages);
439}
440
441static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
442 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
443{
444 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
445
446 /*
447 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
448 * of the base of EPT PML4 table, strip off EPT configuration
449 * information.
450 */
451 if (range)
452 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
453 kvm_fill_hv_flush_list_func, (void *)range);
454 else
455 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
456}
457
458static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
459 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000460{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800461 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800462 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000463
464 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
465
466 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
467 check_ept_pointer_match(kvm);
468
469 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800470 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800471 /* If ept_pointer is invalid pointer, bypass flush request. */
472 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
473 ret |= __hv_remote_flush_tlb_with_range(
474 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800475 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800476 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800477 ret = __hv_remote_flush_tlb_with_range(kvm,
478 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000479 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000480
Tianyu Lan877ad952018-07-19 08:40:23 +0000481 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
482 return ret;
483}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800484static int hv_remote_flush_tlb(struct kvm *kvm)
485{
486 return hv_remote_flush_tlb_with_range(kvm, NULL);
487}
488
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100489#endif /* IS_ENABLED(CONFIG_HYPERV) */
490
Yunhong Jiang64672c92016-06-13 14:19:59 -0700491/*
492 * Comment's format: document - errata name - stepping - processor name.
493 * Refer from
494 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
495 */
496static u32 vmx_preemption_cpu_tfms[] = {
497/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
4980x000206E6,
499/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
500/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
501/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5020x00020652,
503/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5040x00020655,
505/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
506/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
507/*
508 * 320767.pdf - AAP86 - B1 -
509 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
510 */
5110x000106E5,
512/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5130x000106A0,
514/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5150x000106A1,
516/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5170x000106A4,
518 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
519 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
520 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5210x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600522 /* Xeon E3-1220 V2 */
5230x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700524};
525
526static inline bool cpu_has_broken_vmx_preemption_timer(void)
527{
528 u32 eax = cpuid_eax(0x00000001), i;
529
530 /* Clear the reserved bits */
531 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000532 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700533 if (eax == vmx_preemption_cpu_tfms[i])
534 return true;
535
536 return false;
537}
538
Paolo Bonzini35754c92015-07-29 12:05:37 +0200539static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800540{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200541 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800542}
543
Sheng Yang04547152009-04-01 15:52:31 +0800544static inline bool report_flexpriority(void)
545{
546 return flexpriority_enabled;
547}
548
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800549static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800550{
551 int i;
552
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400553 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300554 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300555 return i;
556 return -1;
557}
558
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800559struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300560{
561 int i;
562
Rusty Russell8b9cf982007-07-30 16:31:43 +1000563 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300564 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400565 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000566 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800567}
568
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800569void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
570{
571 vmcs_clear(loaded_vmcs->vmcs);
572 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
573 vmcs_clear(loaded_vmcs->shadow_vmcs);
574 loaded_vmcs->cpu = -1;
575 loaded_vmcs->launched = 0;
576}
577
Dave Young2965faa2015-09-09 15:38:55 -0700578#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800579/*
580 * This bitmap is used to indicate whether the vmclear
581 * operation is enabled on all cpus. All disabled by
582 * default.
583 */
584static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
585
586static inline void crash_enable_local_vmclear(int cpu)
587{
588 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
589}
590
591static inline void crash_disable_local_vmclear(int cpu)
592{
593 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
594}
595
596static inline int crash_local_vmclear_enabled(int cpu)
597{
598 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
599}
600
601static void crash_vmclear_local_loaded_vmcss(void)
602{
603 int cpu = raw_smp_processor_id();
604 struct loaded_vmcs *v;
605
606 if (!crash_local_vmclear_enabled(cpu))
607 return;
608
609 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
610 loaded_vmcss_on_cpu_link)
611 vmcs_clear(v->vmcs);
612}
613#else
614static inline void crash_enable_local_vmclear(int cpu) { }
615static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700616#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800617
Nadav Har'Eld462b812011-05-24 15:26:10 +0300618static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800619{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300620 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800621 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800622
Nadav Har'Eld462b812011-05-24 15:26:10 +0300623 if (loaded_vmcs->cpu != cpu)
624 return; /* vcpu migration can race with cpu offline */
625 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800626 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800627 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300628 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800629
630 /*
631 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
632 * is before setting loaded_vmcs->vcpu to -1 which is done in
633 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
634 * then adds the vmcs into percpu list before it is deleted.
635 */
636 smp_wmb();
637
Nadav Har'Eld462b812011-05-24 15:26:10 +0300638 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800639 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800640}
641
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800642void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800643{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800644 int cpu = loaded_vmcs->cpu;
645
646 if (cpu != -1)
647 smp_call_function_single(cpu,
648 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800649}
650
Avi Kivity2fb92db2011-04-27 19:42:18 +0300651static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
652 unsigned field)
653{
654 bool ret;
655 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
656
657 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
658 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
659 vmx->segment_cache.bitmask = 0;
660 }
661 ret = vmx->segment_cache.bitmask & mask;
662 vmx->segment_cache.bitmask |= mask;
663 return ret;
664}
665
666static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
667{
668 u16 *p = &vmx->segment_cache.seg[seg].selector;
669
670 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
671 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
672 return *p;
673}
674
675static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
676{
677 ulong *p = &vmx->segment_cache.seg[seg].base;
678
679 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
680 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
681 return *p;
682}
683
684static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
685{
686 u32 *p = &vmx->segment_cache.seg[seg].limit;
687
688 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
689 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
690 return *p;
691}
692
693static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
694{
695 u32 *p = &vmx->segment_cache.seg[seg].ar;
696
697 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
698 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
699 return *p;
700}
701
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800702void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300703{
704 u32 eb;
705
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100706 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800707 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200708 /*
709 * Guest access to VMware backdoor ports could legitimately
710 * trigger #GP because of TSS I/O permission bitmap.
711 * We intercept those #GP and allow access to them anyway
712 * as VMware does.
713 */
714 if (enable_vmware_backdoor)
715 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100716 if ((vcpu->guest_debug &
717 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
718 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
719 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300720 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300721 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200722 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800723 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300724
725 /* When we are running a nested L2 guest and L1 specified for it a
726 * certain exception bitmap, we must trap the same exceptions and pass
727 * them to L1. When running L2, we will only handle the exceptions
728 * specified above if L1 did not want them.
729 */
730 if (is_guest_mode(vcpu))
731 eb |= get_vmcs12(vcpu)->exception_bitmap;
732
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300733 vmcs_write32(EXCEPTION_BITMAP, eb);
734}
735
Ashok Raj15d45072018-02-01 22:59:43 +0100736/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100737 * Check if MSR is intercepted for currently loaded MSR bitmap.
738 */
739static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
740{
741 unsigned long *msr_bitmap;
742 int f = sizeof(unsigned long);
743
744 if (!cpu_has_vmx_msr_bitmap())
745 return true;
746
747 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
748
749 if (msr <= 0x1fff) {
750 return !!test_bit(msr, msr_bitmap + 0x800 / f);
751 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
752 msr &= 0x1fff;
753 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
754 }
755
756 return true;
757}
758
Gleb Natapov2961e8762013-11-25 15:37:13 +0200759static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
760 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200761{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200762 vm_entry_controls_clearbit(vmx, entry);
763 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200764}
765
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400766static int find_msr(struct vmx_msrs *m, unsigned int msr)
767{
768 unsigned int i;
769
770 for (i = 0; i < m->nr; ++i) {
771 if (m->val[i].index == msr)
772 return i;
773 }
774 return -ENOENT;
775}
776
Avi Kivity61d2ef22010-04-28 16:40:38 +0300777static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
778{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400779 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300780 struct msr_autoload *m = &vmx->msr_autoload;
781
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200782 switch (msr) {
783 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800784 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200785 clear_atomic_switch_msr_special(vmx,
786 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200787 VM_EXIT_LOAD_IA32_EFER);
788 return;
789 }
790 break;
791 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800792 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200793 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200794 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
795 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
796 return;
797 }
798 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200799 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400800 i = find_msr(&m->guest, msr);
801 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400802 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400803 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400804 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400805 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200806
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400807skip_guest:
808 i = find_msr(&m->host, msr);
809 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300810 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400811
812 --m->host.nr;
813 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400814 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300815}
816
Gleb Natapov2961e8762013-11-25 15:37:13 +0200817static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
818 unsigned long entry, unsigned long exit,
819 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
820 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200821{
822 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700823 if (host_val_vmcs != HOST_IA32_EFER)
824 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200825 vm_entry_controls_setbit(vmx, entry);
826 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200827}
828
Avi Kivity61d2ef22010-04-28 16:40:38 +0300829static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400830 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300831{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400832 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300833 struct msr_autoload *m = &vmx->msr_autoload;
834
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200835 switch (msr) {
836 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800837 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200838 add_atomic_switch_msr_special(vmx,
839 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200840 VM_EXIT_LOAD_IA32_EFER,
841 GUEST_IA32_EFER,
842 HOST_IA32_EFER,
843 guest_val, host_val);
844 return;
845 }
846 break;
847 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800848 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200849 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200850 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
851 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
852 GUEST_IA32_PERF_GLOBAL_CTRL,
853 HOST_IA32_PERF_GLOBAL_CTRL,
854 guest_val, host_val);
855 return;
856 }
857 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100858 case MSR_IA32_PEBS_ENABLE:
859 /* PEBS needs a quiescent period after being disabled (to write
860 * a record). Disabling PEBS through VMX MSR swapping doesn't
861 * provide that period, so a CPU could write host's record into
862 * guest's memory.
863 */
864 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200865 }
866
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400867 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400868 if (!entry_only)
869 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300870
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800871 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
872 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200873 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200874 "Can't add msr %x\n", msr);
875 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300876 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400877 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400878 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400879 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400880 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400881 m->guest.val[i].index = msr;
882 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300883
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400884 if (entry_only)
885 return;
886
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400887 if (j < 0) {
888 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400889 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300890 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400891 m->host.val[j].index = msr;
892 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893}
894
Avi Kivity92c0d902009-10-29 11:00:16 +0200895static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300896{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100897 u64 guest_efer = vmx->vcpu.arch.efer;
898 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300899
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100900 if (!enable_ept) {
901 /*
902 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
903 * host CPUID is more efficient than testing guest CPUID
904 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
905 */
906 if (boot_cpu_has(X86_FEATURE_SMEP))
907 guest_efer |= EFER_NX;
908 else if (!(guest_efer & EFER_NX))
909 ignore_bits |= EFER_NX;
910 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700911
Avi Kivity51c6cf62007-08-29 03:48:05 +0300912 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100913 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300914 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100915 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300916#ifdef CONFIG_X86_64
917 ignore_bits |= EFER_LMA | EFER_LME;
918 /* SCE is meaningful only in long mode on Intel */
919 if (guest_efer & EFER_LMA)
920 ignore_bits &= ~(u64)EFER_SCE;
921#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300922
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800923 /*
924 * On EPT, we can't emulate NX, so we must switch EFER atomically.
925 * On CPUs that support "load IA32_EFER", always switch EFER
926 * atomically, since it's faster than switching it manually.
927 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800928 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800929 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300930 if (!(guest_efer & EFER_LMA))
931 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800932 if (guest_efer != host_efer)
933 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400934 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700935 else
936 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300937 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100938 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700939 clear_atomic_switch_msr(vmx, MSR_EFER);
940
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100941 guest_efer &= ~ignore_bits;
942 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300943
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100944 vmx->guest_msrs[efer_offset].data = guest_efer;
945 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
946
947 return true;
948 }
Avi Kivity51c6cf62007-08-29 03:48:05 +0300949}
950
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800951#ifdef CONFIG_X86_32
952/*
953 * On 32-bit kernels, VM exits still load the FS and GS bases from the
954 * VMCS rather than the segment table. KVM uses this helper to figure
955 * out the current bases to poke them into the VMCS before entry.
956 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200957static unsigned long segment_base(u16 selector)
958{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800959 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200960 unsigned long v;
961
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800962 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200963 return 0;
964
Thomas Garnier45fc8752017-03-14 10:05:08 -0700965 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200966
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800967 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200968 u16 ldt_selector = kvm_read_ldt();
969
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800970 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200971 return 0;
972
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800973 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200974 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800975 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200976 return v;
977}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800978#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200979
Chao Peng2ef444f2018-10-24 16:05:12 +0800980static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
981{
982 u32 i;
983
984 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
985 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
986 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
987 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
988 for (i = 0; i < addr_range; i++) {
989 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
990 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
991 }
992}
993
994static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
995{
996 u32 i;
997
998 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
999 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1000 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1001 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1002 for (i = 0; i < addr_range; i++) {
1003 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1004 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1005 }
1006}
1007
1008static void pt_guest_enter(struct vcpu_vmx *vmx)
1009{
1010 if (pt_mode == PT_MODE_SYSTEM)
1011 return;
1012
Chao Peng2ef444f2018-10-24 16:05:12 +08001013 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001014 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1015 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001016 */
Chao Pengb08c2892018-10-24 16:05:15 +08001017 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001018 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1019 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1020 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1021 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1022 }
1023}
1024
1025static void pt_guest_exit(struct vcpu_vmx *vmx)
1026{
1027 if (pt_mode == PT_MODE_SYSTEM)
1028 return;
1029
1030 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1031 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1032 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1033 }
1034
1035 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1036 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1037}
1038
Sean Christopherson13b964a2019-05-07 09:06:31 -07001039void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1040 unsigned long fs_base, unsigned long gs_base)
1041{
1042 if (unlikely(fs_sel != host->fs_sel)) {
1043 if (!(fs_sel & 7))
1044 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1045 else
1046 vmcs_write16(HOST_FS_SELECTOR, 0);
1047 host->fs_sel = fs_sel;
1048 }
1049 if (unlikely(gs_sel != host->gs_sel)) {
1050 if (!(gs_sel & 7))
1051 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1052 else
1053 vmcs_write16(HOST_GS_SELECTOR, 0);
1054 host->gs_sel = gs_sel;
1055 }
1056 if (unlikely(fs_base != host->fs_base)) {
1057 vmcs_writel(HOST_FS_BASE, fs_base);
1058 host->fs_base = fs_base;
1059 }
1060 if (unlikely(gs_base != host->gs_base)) {
1061 vmcs_writel(HOST_GS_BASE, gs_base);
1062 host->gs_base = gs_base;
1063 }
1064}
1065
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001066void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001067{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001068 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001069 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001070#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001071 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001072#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001073 unsigned long fs_base, gs_base;
1074 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001075 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001076
Sean Christophersond264ee02018-08-27 15:21:12 -07001077 vmx->req_immediate_exit = false;
1078
Liran Alonf48b4712018-11-20 18:03:25 +02001079 /*
1080 * Note that guest MSRs to be saved/restored can also be changed
1081 * when guest state is loaded. This happens when guest transitions
1082 * to/from long-mode by setting MSR_EFER.LMA.
1083 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001084 if (!vmx->guest_msrs_ready) {
1085 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001086 for (i = 0; i < vmx->save_nmsrs; ++i)
1087 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1088 vmx->guest_msrs[i].data,
1089 vmx->guest_msrs[i].mask);
1090
1091 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001092 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001093 return;
1094
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001095 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001096
Avi Kivity33ed6322007-05-02 16:54:03 +03001097 /*
1098 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1099 * allow segment selectors with cpl > 0 or ti == 1.
1100 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001101 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001102
1103#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001104 savesegment(ds, host_state->ds_sel);
1105 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001106
1107 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001108 if (likely(is_64bit_mm(current->mm))) {
1109 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001110 fs_sel = current->thread.fsindex;
1111 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001112 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001113 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001114 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001115 savesegment(fs, fs_sel);
1116 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001117 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001118 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001119 }
1120
Paolo Bonzini4679b612018-09-24 17:23:01 +02001121 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001122#else
Sean Christophersone368b872018-07-23 12:32:41 -07001123 savesegment(fs, fs_sel);
1124 savesegment(gs, gs_sel);
1125 fs_base = segment_base(fs_sel);
1126 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001127#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001128
Sean Christopherson13b964a2019-05-07 09:06:31 -07001129 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001130 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001131}
1132
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001133static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001134{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001135 struct vmcs_host_state *host_state;
1136
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001137 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001138 return;
1139
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001140 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001141
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001142 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001143
Avi Kivityc8770e72010-11-11 12:37:26 +02001144#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001145 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001146#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001147 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1148 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001149#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001150 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001151#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001152 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001153#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001154 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 if (host_state->fs_sel & 7)
1156 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001157#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001158 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1159 loadsegment(ds, host_state->ds_sel);
1160 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001161 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001162#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001163 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001164#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001165 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001166#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001167 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001168 vmx->guest_state_loaded = false;
1169 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001170}
1171
Sean Christopherson678e3152018-07-23 12:32:43 -07001172#ifdef CONFIG_X86_64
1173static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001174{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001175 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001176 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001177 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1178 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001179 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001180}
1181
Sean Christopherson678e3152018-07-23 12:32:43 -07001182static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1183{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001184 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001185 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001186 wrmsrl(MSR_KERNEL_GS_BASE, data);
1187 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001188 vmx->msr_guest_kernel_gs_base = data;
1189}
1190#endif
1191
Feng Wu28b835d2015-09-18 22:29:54 +08001192static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1193{
1194 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1195 struct pi_desc old, new;
1196 unsigned int dest;
1197
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001198 /*
1199 * In case of hot-plug or hot-unplug, we may have to undo
1200 * vmx_vcpu_pi_put even if there is no assigned device. And we
1201 * always keep PI.NDST up to date for simplicity: it makes the
1202 * code easier, and CPU migration is not a fast path.
1203 */
1204 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001205 return;
1206
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001207 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001208 do {
1209 old.control = new.control = pi_desc->control;
1210
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001211 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001212
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001213 if (x2apic_enabled())
1214 new.ndst = dest;
1215 else
1216 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001217
Feng Wu28b835d2015-09-18 22:29:54 +08001218 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001219 } while (cmpxchg64(&pi_desc->control, old.control,
1220 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001221
1222 /*
1223 * Clear SN before reading the bitmap. The VT-d firmware
1224 * writes the bitmap and reads SN atomically (5.2.3 in the
1225 * spec), so it doesn't really have a memory barrier that
1226 * pairs with this, but we cannot do that and we need one.
1227 */
1228 smp_mb__after_atomic();
1229
1230 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1231 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001232}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001233
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001234void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001236 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001237 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001238
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001239 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001240 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001241 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001242 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001243
1244 /*
1245 * Read loaded_vmcs->cpu should be before fetching
1246 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1247 * See the comments in __loaded_vmcs_clear().
1248 */
1249 smp_rmb();
1250
Nadav Har'Eld462b812011-05-24 15:26:10 +03001251 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1252 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001253 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001254 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001255 }
1256
1257 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1258 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1259 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001260 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001261 }
1262
1263 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001264 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001265 unsigned long sysenter_esp;
1266
1267 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001268
Avi Kivity6aa8b732006-12-10 02:21:36 -08001269 /*
1270 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001271 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001273 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001274 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001275 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001276
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001277 /*
1278 * VM exits change the host TR limit to 0x67 after a VM
1279 * exit. This is okay, since 0x67 covers everything except
1280 * the IO bitmap and have have code to handle the IO bitmap
1281 * being lost after a VM exit.
1282 */
1283 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1284
Avi Kivity6aa8b732006-12-10 02:21:36 -08001285 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1286 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001287
Nadav Har'Eld462b812011-05-24 15:26:10 +03001288 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001289 }
Feng Wu28b835d2015-09-18 22:29:54 +08001290
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001291 /* Setup TSC multiplier */
1292 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001293 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1294 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001295}
1296
1297/*
1298 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1299 * vcpu mutex is already taken.
1300 */
1301void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1302{
1303 struct vcpu_vmx *vmx = to_vmx(vcpu);
1304
1305 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001306
Feng Wu28b835d2015-09-18 22:29:54 +08001307 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001308
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001309 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001310 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001311}
1312
1313static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1314{
1315 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1316
1317 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001318 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1319 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001320 return;
1321
1322 /* Set SN when the vCPU is preempted */
1323 if (vcpu->preempted)
1324 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325}
1326
Sean Christopherson13b964a2019-05-07 09:06:31 -07001327static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001328{
Feng Wu28b835d2015-09-18 22:29:54 +08001329 vmx_vcpu_pi_put(vcpu);
1330
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001331 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332}
1333
Wanpeng Lif244dee2017-07-20 01:11:54 -07001334static bool emulation_required(struct kvm_vcpu *vcpu)
1335{
1336 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1337}
1338
Avi Kivityedcafe32009-12-30 18:07:40 +02001339static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1340
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001341unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001342{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001343 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001344
Avi Kivity6de12732011-03-07 12:51:22 +02001345 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1346 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1347 rflags = vmcs_readl(GUEST_RFLAGS);
1348 if (to_vmx(vcpu)->rmode.vm86_active) {
1349 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1350 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1351 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1352 }
1353 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001354 }
Avi Kivity6de12732011-03-07 12:51:22 +02001355 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001356}
1357
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001358void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001360 unsigned long old_rflags = vmx_get_rflags(vcpu);
1361
Avi Kivity6de12732011-03-07 12:51:22 +02001362 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1363 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001364 if (to_vmx(vcpu)->rmode.vm86_active) {
1365 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001366 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001367 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001368 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001369
1370 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1371 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372}
1373
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001374u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001375{
1376 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1377 int ret = 0;
1378
1379 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001380 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001381 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001382 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001383
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001384 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001385}
1386
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001387void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001388{
1389 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1390 u32 interruptibility = interruptibility_old;
1391
1392 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1393
Jan Kiszka48005f62010-02-19 19:38:07 +01001394 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001395 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001396 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001397 interruptibility |= GUEST_INTR_STATE_STI;
1398
1399 if ((interruptibility != interruptibility_old))
1400 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1401}
1402
Chao Pengbf8c55d2018-10-24 16:05:14 +08001403static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1404{
1405 struct vcpu_vmx *vmx = to_vmx(vcpu);
1406 unsigned long value;
1407
1408 /*
1409 * Any MSR write that attempts to change bits marked reserved will
1410 * case a #GP fault.
1411 */
1412 if (data & vmx->pt_desc.ctl_bitmask)
1413 return 1;
1414
1415 /*
1416 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1417 * result in a #GP unless the same write also clears TraceEn.
1418 */
1419 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1420 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1421 return 1;
1422
1423 /*
1424 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1425 * and FabricEn would cause #GP, if
1426 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1427 */
1428 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1429 !(data & RTIT_CTL_FABRIC_EN) &&
1430 !intel_pt_validate_cap(vmx->pt_desc.caps,
1431 PT_CAP_single_range_output))
1432 return 1;
1433
1434 /*
1435 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1436 * utilize encodings marked reserved will casue a #GP fault.
1437 */
1438 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1439 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1440 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1441 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1442 return 1;
1443 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1444 PT_CAP_cycle_thresholds);
1445 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1446 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1447 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1448 return 1;
1449 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1450 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1451 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1452 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1453 return 1;
1454
1455 /*
1456 * If ADDRx_CFG is reserved or the encodings is >2 will
1457 * cause a #GP fault.
1458 */
1459 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1460 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1461 return 1;
1462 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1463 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1464 return 1;
1465 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1466 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1467 return 1;
1468 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1469 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1470 return 1;
1471
1472 return 0;
1473}
1474
1475
Avi Kivity6aa8b732006-12-10 02:21:36 -08001476static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1477{
1478 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001479
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001480 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001481 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001482 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001483
Glauber Costa2809f5d2009-05-12 16:21:05 -04001484 /* skipping an emulated instruction also counts */
1485 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486}
1487
Wanpeng Licaa057a2018-03-12 04:53:03 -07001488static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1489{
1490 /*
1491 * Ensure that we clear the HLT state in the VMCS. We don't need to
1492 * explicitly skip the instruction because if the HLT state is set,
1493 * then the instruction is already executing and RIP has already been
1494 * advanced.
1495 */
1496 if (kvm_hlt_in_guest(vcpu->kvm) &&
1497 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1498 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1499}
1500
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001501static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001502{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001503 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001504 unsigned nr = vcpu->arch.exception.nr;
1505 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001506 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001507 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001508
Jim Mattsonda998b42018-10-16 14:29:22 -07001509 kvm_deliver_exception_payload(vcpu);
1510
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001511 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001512 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001513 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1514 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001515
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001516 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001517 int inc_eip = 0;
1518 if (kvm_exception_is_soft(nr))
1519 inc_eip = vcpu->arch.event_exit_inst_len;
1520 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001521 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001522 return;
1523 }
1524
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001525 WARN_ON_ONCE(vmx->emulation_required);
1526
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001527 if (kvm_exception_is_soft(nr)) {
1528 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1529 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001530 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1531 } else
1532 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1533
1534 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001535
1536 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001537}
1538
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001539static bool vmx_rdtscp_supported(void)
1540{
1541 return cpu_has_vmx_rdtscp();
1542}
1543
Mao, Junjiead756a12012-07-02 01:18:48 +00001544static bool vmx_invpcid_supported(void)
1545{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001546 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001547}
1548
Avi Kivity6aa8b732006-12-10 02:21:36 -08001549/*
Eddie Donga75beee2007-05-17 18:55:15 +03001550 * Swap MSR entry in host/guest MSR entry array.
1551 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001552static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001553{
Avi Kivity26bb0982009-09-07 11:14:12 +03001554 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001555
1556 tmp = vmx->guest_msrs[to];
1557 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1558 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001559}
1560
1561/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001562 * Set up the vmcs to automatically save and restore system
1563 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1564 * mode, as fiddling with msrs is very expensive.
1565 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001566static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001567{
Avi Kivity26bb0982009-09-07 11:14:12 +03001568 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001569
Eddie Donga75beee2007-05-17 18:55:15 +03001570 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001571#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001572 /*
1573 * The SYSCALL MSRs are only needed on long mode guests, and only
1574 * when EFER.SCE is set.
1575 */
1576 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1577 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001578 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001579 move_msr_up(vmx, index, save_nmsrs++);
1580 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001581 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001582 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001583 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1584 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001585 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001586 }
Eddie Donga75beee2007-05-17 18:55:15 +03001587#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001588 index = __find_msr_index(vmx, MSR_EFER);
1589 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001590 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001591 index = __find_msr_index(vmx, MSR_TSC_AUX);
1592 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1593 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001594
Avi Kivity26bb0982009-09-07 11:14:12 +03001595 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001596 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001597
Yang Zhang8d146952013-01-25 10:18:50 +08001598 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001599 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001600}
1601
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001602static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001603{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001604 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001605
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001606 if (is_guest_mode(vcpu) &&
1607 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1608 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1609
1610 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001611}
1612
Leonid Shatz326e7422018-11-06 12:14:25 +02001613static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001614{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001615 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1616 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001617
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001618 /*
1619 * We're here if L1 chose not to trap WRMSR to TSC. According
1620 * to the spec, this should set L1's TSC; The offset that L1
1621 * set for L2 remains unchanged, and still needs to be added
1622 * to the newly set TSC to get L2's TSC.
1623 */
1624 if (is_guest_mode(vcpu) &&
1625 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1626 g_tsc_offset = vmcs12->tsc_offset;
1627
1628 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1629 vcpu->arch.tsc_offset - g_tsc_offset,
1630 offset);
1631 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1632 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001633}
1634
Nadav Har'El801d3422011-05-25 23:02:23 +03001635/*
1636 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1637 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1638 * all guests if the "nested" module option is off, and can also be disabled
1639 * for a single guest by disabling its VMX cpuid bit.
1640 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001641bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001642{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001643 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001644}
1645
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001646static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1647 uint64_t val)
1648{
1649 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1650
1651 return !(val & ~valid_bits);
1652}
1653
Tom Lendacky801e4592018-02-21 13:39:51 -06001654static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1655{
Paolo Bonzini13893092018-02-26 13:40:09 +01001656 switch (msr->index) {
1657 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1658 if (!nested)
1659 return 1;
1660 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1661 default:
1662 return 1;
1663 }
1664
1665 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001666}
1667
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001668/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669 * Reads an msr value (of 'msr_index') into 'pdata'.
1670 * Returns 0 on success, non-0 otherwise.
1671 * Assumes vcpu_load() was already called.
1672 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001673static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001674{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001675 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001676 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001677 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001678
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001679 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001680#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001682 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683 break;
1684 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001685 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001687 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001688 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001689 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001690#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001692 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001693 case MSR_IA32_SPEC_CTRL:
1694 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001695 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1696 return 1;
1697
1698 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1699 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001701 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702 break;
1703 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001704 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705 break;
1706 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001707 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001709 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001710 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001711 (!msr_info->host_initiated &&
1712 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001713 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001714 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001715 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001716 case MSR_IA32_MCG_EXT_CTL:
1717 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001718 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001719 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001720 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001721 msr_info->data = vcpu->arch.mcg_ext_ctl;
1722 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001723 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001724 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001725 break;
1726 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1727 if (!nested_vmx_allowed(vcpu))
1728 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001729 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1730 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001731 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08001732 if (!vmx_xsaves_supported() ||
1733 (!msr_info->host_initiated &&
1734 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
1735 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08001736 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001737 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001738 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001739 case MSR_IA32_RTIT_CTL:
1740 if (pt_mode != PT_MODE_HOST_GUEST)
1741 return 1;
1742 msr_info->data = vmx->pt_desc.guest.ctl;
1743 break;
1744 case MSR_IA32_RTIT_STATUS:
1745 if (pt_mode != PT_MODE_HOST_GUEST)
1746 return 1;
1747 msr_info->data = vmx->pt_desc.guest.status;
1748 break;
1749 case MSR_IA32_RTIT_CR3_MATCH:
1750 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1751 !intel_pt_validate_cap(vmx->pt_desc.caps,
1752 PT_CAP_cr3_filtering))
1753 return 1;
1754 msr_info->data = vmx->pt_desc.guest.cr3_match;
1755 break;
1756 case MSR_IA32_RTIT_OUTPUT_BASE:
1757 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1758 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1759 PT_CAP_topa_output) &&
1760 !intel_pt_validate_cap(vmx->pt_desc.caps,
1761 PT_CAP_single_range_output)))
1762 return 1;
1763 msr_info->data = vmx->pt_desc.guest.output_base;
1764 break;
1765 case MSR_IA32_RTIT_OUTPUT_MASK:
1766 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1767 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1768 PT_CAP_topa_output) &&
1769 !intel_pt_validate_cap(vmx->pt_desc.caps,
1770 PT_CAP_single_range_output)))
1771 return 1;
1772 msr_info->data = vmx->pt_desc.guest.output_mask;
1773 break;
1774 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1775 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1776 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1777 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1778 PT_CAP_num_address_ranges)))
1779 return 1;
1780 if (index % 2)
1781 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1782 else
1783 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1784 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001785 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001786 if (!msr_info->host_initiated &&
1787 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001788 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001789 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001791 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001792 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001794 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 }
1798
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 return 0;
1800}
1801
1802/*
1803 * Writes msr value into into the appropriate "register".
1804 * Returns 0 on success, non-0 otherwise.
1805 * Assumes vcpu_load() was already called.
1806 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001807static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001809 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001810 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001811 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001812 u32 msr_index = msr_info->index;
1813 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001814 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001815
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001817 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001818 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001819 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001820#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001822 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 vmcs_writel(GUEST_FS_BASE, data);
1824 break;
1825 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001826 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827 vmcs_writel(GUEST_GS_BASE, data);
1828 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001829 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001830 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001831 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832#endif
1833 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001834 if (is_guest_mode(vcpu))
1835 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001836 vmcs_write32(GUEST_SYSENTER_CS, data);
1837 break;
1838 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001839 if (is_guest_mode(vcpu))
1840 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001841 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001842 break;
1843 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001844 if (is_guest_mode(vcpu))
1845 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001846 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001848 case MSR_IA32_DEBUGCTLMSR:
1849 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1850 VM_EXIT_SAVE_DEBUG_CONTROLS)
1851 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1852
1853 ret = kvm_set_msr_common(vcpu, msr_info);
1854 break;
1855
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001856 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001857 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001858 (!msr_info->host_initiated &&
1859 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001860 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001861 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001862 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001863 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001864 vmcs_write64(GUEST_BNDCFGS, data);
1865 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001866 case MSR_IA32_SPEC_CTRL:
1867 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001868 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1869 return 1;
1870
1871 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001872 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001873 return 1;
1874
1875 vmx->spec_ctrl = data;
1876
1877 if (!data)
1878 break;
1879
1880 /*
1881 * For non-nested:
1882 * When it's written (to non-zero) for the first time, pass
1883 * it through.
1884 *
1885 * For nested:
1886 * The handling of the MSR bitmap for L2 guests is done in
1887 * nested_vmx_merge_msr_bitmap. We should not touch the
1888 * vmcs02.msr_bitmap here since it gets completely overwritten
1889 * in the merging. We update the vmcs01 here for L1 as well
1890 * since it will end up touching the MSR anyway now.
1891 */
1892 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1893 MSR_IA32_SPEC_CTRL,
1894 MSR_TYPE_RW);
1895 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001896 case MSR_IA32_PRED_CMD:
1897 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001898 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1899 return 1;
1900
1901 if (data & ~PRED_CMD_IBPB)
1902 return 1;
1903
1904 if (!data)
1905 break;
1906
1907 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
1908
1909 /*
1910 * For non-nested:
1911 * When it's written (to non-zero) for the first time, pass
1912 * it through.
1913 *
1914 * For nested:
1915 * The handling of the MSR bitmap for L2 guests is done in
1916 * nested_vmx_merge_msr_bitmap. We should not touch the
1917 * vmcs02.msr_bitmap here since it gets completely overwritten
1918 * in the merging.
1919 */
1920 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
1921 MSR_TYPE_W);
1922 break;
Sheng Yang468d4722008-10-09 16:01:55 +08001923 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07001924 if (!kvm_pat_valid(data))
1925 return 1;
1926
Sean Christopherson142e4be2019-05-07 09:06:35 -07001927 if (is_guest_mode(vcpu) &&
1928 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
1929 get_vmcs12(vcpu)->guest_ia32_pat = data;
1930
Sheng Yang468d4722008-10-09 16:01:55 +08001931 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
1932 vmcs_write64(GUEST_IA32_PAT, data);
1933 vcpu->arch.pat = data;
1934 break;
1935 }
Will Auld8fe8ab42012-11-29 12:42:12 -08001936 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001937 break;
Will Auldba904632012-11-29 12:42:50 -08001938 case MSR_IA32_TSC_ADJUST:
1939 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001940 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001941 case MSR_IA32_MCG_EXT_CTL:
1942 if ((!msr_info->host_initiated &&
1943 !(to_vmx(vcpu)->msr_ia32_feature_control &
1944 FEATURE_CONTROL_LMCE)) ||
1945 (data & ~MCG_EXT_CTL_LMCE_EN))
1946 return 1;
1947 vcpu->arch.mcg_ext_ctl = data;
1948 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001949 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001950 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08001951 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01001952 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
1953 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001954 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01001955 if (msr_info->host_initiated && data == 0)
1956 vmx_leave_nested(vcpu);
1957 break;
1958 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08001959 if (!msr_info->host_initiated)
1960 return 1; /* they are read-only */
1961 if (!nested_vmx_allowed(vcpu))
1962 return 1;
1963 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08001964 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08001965 if (!vmx_xsaves_supported() ||
1966 (!msr_info->host_initiated &&
1967 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
1968 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08001969 return 1;
1970 /*
1971 * The only supported bit as of Skylake is bit 8, but
1972 * it is not supported on KVM.
1973 */
1974 if (data != 0)
1975 return 1;
1976 vcpu->arch.ia32_xss = data;
1977 if (vcpu->arch.ia32_xss != host_xss)
1978 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001979 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08001980 else
1981 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
1982 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001983 case MSR_IA32_RTIT_CTL:
1984 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08001985 vmx_rtit_ctl_check(vcpu, data) ||
1986 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08001987 return 1;
1988 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
1989 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08001990 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001991 break;
1992 case MSR_IA32_RTIT_STATUS:
1993 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1994 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1995 (data & MSR_IA32_RTIT_STATUS_MASK))
1996 return 1;
1997 vmx->pt_desc.guest.status = data;
1998 break;
1999 case MSR_IA32_RTIT_CR3_MATCH:
2000 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2001 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2002 !intel_pt_validate_cap(vmx->pt_desc.caps,
2003 PT_CAP_cr3_filtering))
2004 return 1;
2005 vmx->pt_desc.guest.cr3_match = data;
2006 break;
2007 case MSR_IA32_RTIT_OUTPUT_BASE:
2008 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2009 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2010 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2011 PT_CAP_topa_output) &&
2012 !intel_pt_validate_cap(vmx->pt_desc.caps,
2013 PT_CAP_single_range_output)) ||
2014 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2015 return 1;
2016 vmx->pt_desc.guest.output_base = data;
2017 break;
2018 case MSR_IA32_RTIT_OUTPUT_MASK:
2019 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2020 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2021 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2022 PT_CAP_topa_output) &&
2023 !intel_pt_validate_cap(vmx->pt_desc.caps,
2024 PT_CAP_single_range_output)))
2025 return 1;
2026 vmx->pt_desc.guest.output_mask = data;
2027 break;
2028 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2029 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2030 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2031 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2032 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2033 PT_CAP_num_address_ranges)))
2034 return 1;
2035 if (index % 2)
2036 vmx->pt_desc.guest.addr_b[index / 2] = data;
2037 else
2038 vmx->pt_desc.guest.addr_a[index / 2] = data;
2039 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002040 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002041 if (!msr_info->host_initiated &&
2042 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002043 return 1;
2044 /* Check reserved bit, higher 32 bits should be zero */
2045 if ((data >> 32) != 0)
2046 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002047 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002048 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002049 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002050 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002051 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002052 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002053 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2054 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002055 ret = kvm_set_shared_msr(msr->index, msr->data,
2056 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002057 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002058 if (ret)
2059 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002060 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002061 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002062 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002063 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002064 }
2065
Eddie Dong2cc51562007-05-21 07:28:09 +03002066 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002067}
2068
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002069static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002070{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002071 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2072 switch (reg) {
2073 case VCPU_REGS_RSP:
2074 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2075 break;
2076 case VCPU_REGS_RIP:
2077 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2078 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002079 case VCPU_EXREG_PDPTR:
2080 if (enable_ept)
2081 ept_save_pdptrs(vcpu);
2082 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002083 default:
2084 break;
2085 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002086}
2087
Avi Kivity6aa8b732006-12-10 02:21:36 -08002088static __init int cpu_has_kvm_support(void)
2089{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002090 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002091}
2092
2093static __init int vmx_disabled_by_bios(void)
2094{
2095 u64 msr;
2096
2097 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002098 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002099 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002100 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2101 && tboot_enabled())
2102 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002103 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002104 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002105 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002106 && !tboot_enabled()) {
2107 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002108 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002109 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002110 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002111 /* launched w/o TXT and VMX disabled */
2112 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2113 && !tboot_enabled())
2114 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002115 }
2116
2117 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002118}
2119
Dongxiao Xu7725b892010-05-11 18:29:38 +08002120static void kvm_cpu_vmxon(u64 addr)
2121{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002122 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002123 intel_pt_handle_vmx(1);
2124
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002125 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002126}
2127
Radim Krčmář13a34e02014-08-28 15:13:03 +02002128static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002129{
2130 int cpu = raw_smp_processor_id();
2131 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002132 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002133
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002134 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002135 return -EBUSY;
2136
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002137 /*
2138 * This can happen if we hot-added a CPU but failed to allocate
2139 * VP assist page for it.
2140 */
2141 if (static_branch_unlikely(&enable_evmcs) &&
2142 !hv_get_vp_assist_page(cpu))
2143 return -EFAULT;
2144
Nadav Har'Eld462b812011-05-24 15:26:10 +03002145 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002146 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2147 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002148
2149 /*
2150 * Now we can enable the vmclear operation in kdump
2151 * since the loaded_vmcss_on_cpu list on this cpu
2152 * has been initialized.
2153 *
2154 * Though the cpu is not in VMX operation now, there
2155 * is no problem to enable the vmclear operation
2156 * for the loaded_vmcss_on_cpu list is empty!
2157 */
2158 crash_enable_local_vmclear(cpu);
2159
Avi Kivity6aa8b732006-12-10 02:21:36 -08002160 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002161
2162 test_bits = FEATURE_CONTROL_LOCKED;
2163 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2164 if (tboot_enabled())
2165 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2166
2167 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002168 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002169 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2170 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002171 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002172 if (enable_ept)
2173 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002174
2175 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176}
2177
Nadav Har'Eld462b812011-05-24 15:26:10 +03002178static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002179{
2180 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002181 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002182
Nadav Har'Eld462b812011-05-24 15:26:10 +03002183 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2184 loaded_vmcss_on_cpu_link)
2185 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002186}
2187
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002188
2189/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2190 * tricks.
2191 */
2192static void kvm_cpu_vmxoff(void)
2193{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002194 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002195
2196 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002197 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002198}
2199
Radim Krčmář13a34e02014-08-28 15:13:03 +02002200static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002202 vmclear_local_loaded_vmcss();
2203 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002204}
2205
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002206static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002207 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208{
2209 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002210 u32 ctl = ctl_min | ctl_opt;
2211
2212 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2213
2214 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2215 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2216
2217 /* Ensure minimum (required) set of control bits are supported. */
2218 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002219 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002220
2221 *result = ctl;
2222 return 0;
2223}
2224
Sean Christopherson7caaa712018-12-03 13:53:01 -08002225static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2226 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002227{
2228 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002229 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002230 u32 _pin_based_exec_control = 0;
2231 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002232 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002233 u32 _vmexit_control = 0;
2234 u32 _vmentry_control = 0;
2235
Paolo Bonzini13893092018-02-26 13:40:09 +01002236 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302237 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002238#ifdef CONFIG_X86_64
2239 CPU_BASED_CR8_LOAD_EXITING |
2240 CPU_BASED_CR8_STORE_EXITING |
2241#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002242 CPU_BASED_CR3_LOAD_EXITING |
2243 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002244 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002245 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002246 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002247 CPU_BASED_MWAIT_EXITING |
2248 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002249 CPU_BASED_INVLPG_EXITING |
2250 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002251
Sheng Yangf78e0e22007-10-29 09:40:42 +08002252 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002253 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002254 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002255 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2256 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002257 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002258#ifdef CONFIG_X86_64
2259 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2260 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2261 ~CPU_BASED_CR8_STORE_EXITING;
2262#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002263 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002264 min2 = 0;
2265 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002266 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002267 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002268 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002269 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002270 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002271 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002272 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002273 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002274 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002275 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002276 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002277 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002278 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002279 SECONDARY_EXEC_RDSEED_EXITING |
2280 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002281 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002282 SECONDARY_EXEC_TSC_SCALING |
Chao Pengf99e3da2018-10-24 16:05:10 +08002283 SECONDARY_EXEC_PT_USE_GPA |
2284 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002285 SECONDARY_EXEC_ENABLE_VMFUNC |
2286 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002287 if (adjust_vmx_controls(min2, opt2,
2288 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002289 &_cpu_based_2nd_exec_control) < 0)
2290 return -EIO;
2291 }
2292#ifndef CONFIG_X86_64
2293 if (!(_cpu_based_2nd_exec_control &
2294 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2295 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2296#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002297
2298 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2299 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002300 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002301 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2302 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002303
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002304 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002305 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002306
Sheng Yangd56f5462008-04-25 10:13:16 +08002307 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002308 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2309 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002310 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2311 CPU_BASED_CR3_STORE_EXITING |
2312 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002313 } else if (vmx_cap->ept) {
2314 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002315 pr_warn_once("EPT CAP should not exist if not support "
2316 "1-setting enable EPT VM-execution control\n");
2317 }
2318 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002319 vmx_cap->vpid) {
2320 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002321 pr_warn_once("VPID CAP should not exist if not support "
2322 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002323 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002324
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002325 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002326#ifdef CONFIG_X86_64
2327 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2328#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002329 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002330 VM_EXIT_LOAD_IA32_PAT |
2331 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002332 VM_EXIT_CLEAR_BNDCFGS |
2333 VM_EXIT_PT_CONCEAL_PIP |
2334 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002335 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2336 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002337 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002338
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002339 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2340 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2341 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002342 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2343 &_pin_based_exec_control) < 0)
2344 return -EIO;
2345
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002346 if (cpu_has_broken_vmx_preemption_timer())
2347 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002348 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002349 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002350 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2351
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002352 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002353 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2354 VM_ENTRY_LOAD_IA32_PAT |
2355 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002356 VM_ENTRY_LOAD_BNDCFGS |
2357 VM_ENTRY_PT_CONCEAL_PIP |
2358 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002359 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2360 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002361 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002362
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002363 /*
2364 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2365 * can't be used due to an errata where VM Exit may incorrectly clear
2366 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2367 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2368 */
2369 if (boot_cpu_data.x86 == 0x6) {
2370 switch (boot_cpu_data.x86_model) {
2371 case 26: /* AAK155 */
2372 case 30: /* AAP115 */
2373 case 37: /* AAT100 */
2374 case 44: /* BC86,AAY89,BD102 */
2375 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002376 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002377 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2378 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2379 "does not work properly. Using workaround\n");
2380 break;
2381 default:
2382 break;
2383 }
2384 }
2385
2386
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002387 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002388
2389 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2390 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002391 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002392
2393#ifdef CONFIG_X86_64
2394 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2395 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002396 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002397#endif
2398
2399 /* Require Write-Back (WB) memory type for VMCS accesses. */
2400 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002401 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002402
Yang, Sheng002c7f72007-07-31 14:23:01 +03002403 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002404 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002405 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002406
Liran Alon2307af12018-06-29 22:59:04 +03002407 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002408
Yang, Sheng002c7f72007-07-31 14:23:01 +03002409 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2410 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002411 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002412 vmcs_conf->vmexit_ctrl = _vmexit_control;
2413 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002414
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002415 if (static_branch_unlikely(&enable_evmcs))
2416 evmcs_sanitize_exec_ctrls(vmcs_conf);
2417
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002418 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002419}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002420
Ben Gardon41836832019-02-11 11:02:52 -08002421struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002422{
2423 int node = cpu_to_node(cpu);
2424 struct page *pages;
2425 struct vmcs *vmcs;
2426
Ben Gardon41836832019-02-11 11:02:52 -08002427 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002428 if (!pages)
2429 return NULL;
2430 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002431 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002432
2433 /* KVM supports Enlightened VMCS v1 only */
2434 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002435 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002436 else
Liran Alon392b2f22018-06-23 02:35:01 +03002437 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002438
Liran Alon491a6032018-06-23 02:35:12 +03002439 if (shadow)
2440 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002441 return vmcs;
2442}
2443
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002444void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002445{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002446 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002447}
2448
Nadav Har'Eld462b812011-05-24 15:26:10 +03002449/*
2450 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2451 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002452void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002453{
2454 if (!loaded_vmcs->vmcs)
2455 return;
2456 loaded_vmcs_clear(loaded_vmcs);
2457 free_vmcs(loaded_vmcs->vmcs);
2458 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002459 if (loaded_vmcs->msr_bitmap)
2460 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002461 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002462}
2463
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002464int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002465{
Liran Alon491a6032018-06-23 02:35:12 +03002466 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002467 if (!loaded_vmcs->vmcs)
2468 return -ENOMEM;
2469
2470 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002471 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002472 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002473
2474 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002475 loaded_vmcs->msr_bitmap = (unsigned long *)
2476 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002477 if (!loaded_vmcs->msr_bitmap)
2478 goto out_vmcs;
2479 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002480
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002481 if (IS_ENABLED(CONFIG_HYPERV) &&
2482 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002483 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2484 struct hv_enlightened_vmcs *evmcs =
2485 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2486
2487 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2488 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002489 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002490
2491 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002492 memset(&loaded_vmcs->controls_shadow, 0,
2493 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002494
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002495 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002496
2497out_vmcs:
2498 free_loaded_vmcs(loaded_vmcs);
2499 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002500}
2501
Sam Ravnborg39959582007-06-01 00:47:13 -07002502static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503{
2504 int cpu;
2505
Zachary Amsden3230bb42009-09-29 11:38:37 -10002506 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002507 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002508 per_cpu(vmxarea, cpu) = NULL;
2509 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002510}
2511
Avi Kivity6aa8b732006-12-10 02:21:36 -08002512static __init int alloc_kvm_area(void)
2513{
2514 int cpu;
2515
Zachary Amsden3230bb42009-09-29 11:38:37 -10002516 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002517 struct vmcs *vmcs;
2518
Ben Gardon41836832019-02-11 11:02:52 -08002519 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002520 if (!vmcs) {
2521 free_kvm_area();
2522 return -ENOMEM;
2523 }
2524
Liran Alon2307af12018-06-29 22:59:04 +03002525 /*
2526 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2527 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2528 * revision_id reported by MSR_IA32_VMX_BASIC.
2529 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002530 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002531 * TLFS, VMXArea passed as VMXON argument should
2532 * still be marked with revision_id reported by
2533 * physical CPU.
2534 */
2535 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002536 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002537
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538 per_cpu(vmxarea, cpu) = vmcs;
2539 }
2540 return 0;
2541}
2542
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002543static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002544 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002546 if (!emulate_invalid_guest_state) {
2547 /*
2548 * CS and SS RPL should be equal during guest entry according
2549 * to VMX spec, but in reality it is not always so. Since vcpu
2550 * is in the middle of the transition from real mode to
2551 * protected mode it is safe to assume that RPL 0 is a good
2552 * default value.
2553 */
2554 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002555 save->selector &= ~SEGMENT_RPL_MASK;
2556 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002557 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002558 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002559 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002560}
2561
2562static void enter_pmode(struct kvm_vcpu *vcpu)
2563{
2564 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002565 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002566
Gleb Natapovd99e4152012-12-20 16:57:45 +02002567 /*
2568 * Update real mode segment cache. It may be not up-to-date if sement
2569 * register was written while vcpu was in a guest mode.
2570 */
2571 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2572 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2573 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2574 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2575 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2576 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2577
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002578 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579
Avi Kivity2fb92db2011-04-27 19:42:18 +03002580 vmx_segment_cache_clear(vmx);
2581
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002582 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002583
2584 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002585 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2586 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587 vmcs_writel(GUEST_RFLAGS, flags);
2588
Rusty Russell66aee912007-07-17 23:34:16 +10002589 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2590 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591
2592 update_exception_bitmap(vcpu);
2593
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002594 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2595 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2596 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2597 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2598 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2599 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600}
2601
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002602static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603{
Mathias Krause772e0312012-08-30 01:30:19 +02002604 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002605 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606
Gleb Natapovd99e4152012-12-20 16:57:45 +02002607 var.dpl = 0x3;
2608 if (seg == VCPU_SREG_CS)
2609 var.type = 0x3;
2610
2611 if (!emulate_invalid_guest_state) {
2612 var.selector = var.base >> 4;
2613 var.base = var.base & 0xffff0;
2614 var.limit = 0xffff;
2615 var.g = 0;
2616 var.db = 0;
2617 var.present = 1;
2618 var.s = 1;
2619 var.l = 0;
2620 var.unusable = 0;
2621 var.type = 0x3;
2622 var.avl = 0;
2623 if (save->base & 0xf)
2624 printk_once(KERN_WARNING "kvm: segment base is not "
2625 "paragraph aligned when entering "
2626 "protected mode (seg=%d)", seg);
2627 }
2628
2629 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002630 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002631 vmcs_write32(sf->limit, var.limit);
2632 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633}
2634
2635static void enter_rmode(struct kvm_vcpu *vcpu)
2636{
2637 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002638 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002639 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002641 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2642 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2643 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2644 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2645 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002646 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2647 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002648
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002649 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650
Gleb Natapov776e58e2011-03-13 12:34:27 +02002651 /*
2652 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002653 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002654 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002655 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002656 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2657 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002658
Avi Kivity2fb92db2011-04-27 19:42:18 +03002659 vmx_segment_cache_clear(vmx);
2660
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002661 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2664
2665 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002666 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002668 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669
2670 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002671 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672 update_exception_bitmap(vcpu);
2673
Gleb Natapovd99e4152012-12-20 16:57:45 +02002674 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2675 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2676 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2677 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2678 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2679 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002680
Eddie Dong8668a3c2007-10-10 14:26:45 +08002681 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682}
2683
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002684void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302685{
2686 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002687 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2688
2689 if (!msr)
2690 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302691
Avi Kivityf6801df2010-01-21 15:31:50 +02002692 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302693 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002694 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302695 msr->data = efer;
2696 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002697 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302698
2699 msr->data = efer & ~EFER_LME;
2700 }
2701 setup_msrs(vmx);
2702}
2703
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002704#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002705
2706static void enter_lmode(struct kvm_vcpu *vcpu)
2707{
2708 u32 guest_tr_ar;
2709
Avi Kivity2fb92db2011-04-27 19:42:18 +03002710 vmx_segment_cache_clear(to_vmx(vcpu));
2711
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002713 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002714 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2715 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002717 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2718 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002719 }
Avi Kivityda38f432010-07-06 11:30:49 +03002720 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721}
2722
2723static void exit_lmode(struct kvm_vcpu *vcpu)
2724{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002725 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002726 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002727}
2728
2729#endif
2730
Junaid Shahidfaff8752018-06-29 13:10:05 -07002731static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2732{
2733 int vpid = to_vmx(vcpu)->vpid;
2734
2735 if (!vpid_sync_vcpu_addr(vpid, addr))
2736 vpid_sync_context(vpid);
2737
2738 /*
2739 * If VPIDs are not supported or enabled, then the above is a no-op.
2740 * But we don't really need a TLB flush in that case anyway, because
2741 * each VM entry/exit includes an implicit flush when VPID is 0.
2742 */
2743}
2744
Avi Kivitye8467fd2009-12-29 18:43:06 +02002745static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2746{
2747 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2748
2749 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2750 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2751}
2752
Avi Kivityaff48ba2010-12-05 18:56:11 +02002753static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2754{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002755 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002756 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2757 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2758}
2759
Anthony Liguori25c4c272007-04-27 09:29:21 +03002760static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002761{
Avi Kivityfc78f512009-12-07 12:16:48 +02002762 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2763
2764 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2765 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002766}
2767
Sheng Yang14394422008-04-28 12:24:45 +08002768static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2769{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002770 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2771
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002772 if (!test_bit(VCPU_EXREG_PDPTR,
2773 (unsigned long *)&vcpu->arch.regs_dirty))
2774 return;
2775
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002776 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002777 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2778 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2779 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2780 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002781 }
2782}
2783
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002784void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002785{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002786 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2787
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002788 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002789 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2790 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2791 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2792 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002793 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002794
2795 __set_bit(VCPU_EXREG_PDPTR,
2796 (unsigned long *)&vcpu->arch.regs_avail);
2797 __set_bit(VCPU_EXREG_PDPTR,
2798 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002799}
2800
Sheng Yang14394422008-04-28 12:24:45 +08002801static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2802 unsigned long cr0,
2803 struct kvm_vcpu *vcpu)
2804{
Sean Christopherson2183f562019-05-07 12:17:56 -07002805 struct vcpu_vmx *vmx = to_vmx(vcpu);
2806
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002807 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2808 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002809 if (!(cr0 & X86_CR0_PG)) {
2810 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002811 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2812 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002813 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002814 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002815 } else if (!is_paging(vcpu)) {
2816 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002817 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2818 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002819 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002820 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002821 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002822
2823 if (!(cr0 & X86_CR0_WP))
2824 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002825}
2826
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002827void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002829 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002830 unsigned long hw_cr0;
2831
Sean Christopherson3de63472018-07-13 08:42:30 -07002832 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002833 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002834 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002835 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002836 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002837
Gleb Natapov218e7632013-01-21 15:36:45 +02002838 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2839 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002840
Gleb Natapov218e7632013-01-21 15:36:45 +02002841 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2842 enter_rmode(vcpu);
2843 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002845#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002846 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002847 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002849 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850 exit_lmode(vcpu);
2851 }
2852#endif
2853
Sean Christophersonb4d18512018-03-05 12:04:40 -08002854 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002855 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2856
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002858 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002859 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002860
2861 /* depends on vcpu->arch.cr0 to be set to a new value */
2862 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002863}
2864
Yu Zhang855feb62017-08-24 20:27:55 +08002865static int get_ept_level(struct kvm_vcpu *vcpu)
2866{
2867 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2868 return 5;
2869 return 4;
2870}
2871
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002872u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002873{
Yu Zhang855feb62017-08-24 20:27:55 +08002874 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002875
Yu Zhang855feb62017-08-24 20:27:55 +08002876 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002877
Peter Feiner995f00a2017-06-30 17:26:32 -07002878 if (enable_ept_ad_bits &&
2879 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002880 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002881 eptp |= (root_hpa & PAGE_MASK);
2882
2883 return eptp;
2884}
2885
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002886void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887{
Tianyu Lan877ad952018-07-19 08:40:23 +00002888 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002889 unsigned long guest_cr3;
2890 u64 eptp;
2891
2892 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002893 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002894 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002895 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002896
2897 if (kvm_x86_ops->tlb_remote_flush) {
2898 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2899 to_vmx(vcpu)->ept_pointer = eptp;
2900 to_kvm_vmx(kvm)->ept_pointers_match
2901 = EPT_POINTERS_CHECK;
2902 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2903 }
2904
Sean Christophersone90008d2018-03-05 12:04:37 -08002905 if (enable_unrestricted_guest || is_paging(vcpu) ||
2906 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02002907 guest_cr3 = kvm_read_cr3(vcpu);
2908 else
Tianyu Lan877ad952018-07-19 08:40:23 +00002909 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002910 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002911 }
2912
Sheng Yang14394422008-04-28 12:24:45 +08002913 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002914}
2915
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002916int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002917{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002918 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07002919 /*
2920 * Pass through host's Machine Check Enable value to hw_cr4, which
2921 * is in force while we are in guest mode. Do not let guests control
2922 * this bit, even if host CR4.MCE == 0.
2923 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002924 unsigned long hw_cr4;
2925
2926 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
2927 if (enable_unrestricted_guest)
2928 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002929 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002930 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
2931 else
2932 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002933
Sean Christopherson64f7a112018-04-30 10:01:06 -07002934 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
2935 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002936 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07002937 hw_cr4 &= ~X86_CR4_UMIP;
2938 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002939 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
2940 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
2941 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07002942 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02002943
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002944 if (cr4 & X86_CR4_VMXE) {
2945 /*
2946 * To use VMXON (and later other VMX instructions), a guest
2947 * must first be able to turn on cr4.VMXE (see handle_vmon()).
2948 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002949 * is here. We operate under the default treatment of SMM,
2950 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002951 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002952 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002953 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01002954 }
David Matlack38991522016-11-29 18:14:08 -08002955
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002956 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002957 return 1;
2958
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002959 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08002960
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002961 if (!enable_unrestricted_guest) {
2962 if (enable_ept) {
2963 if (!is_paging(vcpu)) {
2964 hw_cr4 &= ~X86_CR4_PAE;
2965 hw_cr4 |= X86_CR4_PSE;
2966 } else if (!(cr4 & X86_CR4_PAE)) {
2967 hw_cr4 &= ~X86_CR4_PAE;
2968 }
2969 }
2970
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002971 /*
Huaitong Handdba2622016-03-22 16:51:15 +08002972 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
2973 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
2974 * to be manually disabled when guest switches to non-paging
2975 * mode.
2976 *
2977 * If !enable_unrestricted_guest, the CPU is always running
2978 * with CR0.PG=1 and CR4 needs to be modified.
2979 * If enable_unrestricted_guest, the CPU automatically
2980 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002981 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002982 if (!is_paging(vcpu))
2983 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
2984 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002985
Sheng Yang14394422008-04-28 12:24:45 +08002986 vmcs_writel(CR4_READ_SHADOW, cr4);
2987 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002988 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989}
2990
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002991void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002992{
Avi Kivitya9179492011-01-03 14:28:52 +02002993 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 u32 ar;
2995
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002996 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002997 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02002998 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03002999 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003000 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003001 var->base = vmx_read_guest_seg_base(vmx, seg);
3002 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3003 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003004 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003005 var->base = vmx_read_guest_seg_base(vmx, seg);
3006 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3007 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3008 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003009 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010 var->type = ar & 15;
3011 var->s = (ar >> 4) & 1;
3012 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003013 /*
3014 * Some userspaces do not preserve unusable property. Since usable
3015 * segment has to be present according to VMX spec we can use present
3016 * property to amend userspace bug by making unusable segment always
3017 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3018 * segment as unusable.
3019 */
3020 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021 var->avl = (ar >> 12) & 1;
3022 var->l = (ar >> 13) & 1;
3023 var->db = (ar >> 14) & 1;
3024 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025}
3026
Avi Kivitya9179492011-01-03 14:28:52 +02003027static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3028{
Avi Kivitya9179492011-01-03 14:28:52 +02003029 struct kvm_segment s;
3030
3031 if (to_vmx(vcpu)->rmode.vm86_active) {
3032 vmx_get_segment(vcpu, &s, seg);
3033 return s.base;
3034 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003035 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003036}
3037
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003038int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003039{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003040 struct vcpu_vmx *vmx = to_vmx(vcpu);
3041
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003042 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003043 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003044 else {
3045 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003046 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003047 }
Avi Kivity69c73022011-03-07 15:26:44 +02003048}
3049
Avi Kivity653e3102007-05-07 10:55:37 +03003050static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052 u32 ar;
3053
Avi Kivityf0495f92012-06-07 17:06:10 +03003054 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003055 ar = 1 << 16;
3056 else {
3057 ar = var->type & 15;
3058 ar |= (var->s & 1) << 4;
3059 ar |= (var->dpl & 3) << 5;
3060 ar |= (var->present & 1) << 7;
3061 ar |= (var->avl & 1) << 12;
3062 ar |= (var->l & 1) << 13;
3063 ar |= (var->db & 1) << 14;
3064 ar |= (var->g & 1) << 15;
3065 }
Avi Kivity653e3102007-05-07 10:55:37 +03003066
3067 return ar;
3068}
3069
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003070void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003071{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003072 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003073 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003074
Avi Kivity2fb92db2011-04-27 19:42:18 +03003075 vmx_segment_cache_clear(vmx);
3076
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003077 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3078 vmx->rmode.segs[seg] = *var;
3079 if (seg == VCPU_SREG_TR)
3080 vmcs_write16(sf->selector, var->selector);
3081 else if (var->s)
3082 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003083 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003084 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003085
Avi Kivity653e3102007-05-07 10:55:37 +03003086 vmcs_writel(sf->base, var->base);
3087 vmcs_write32(sf->limit, var->limit);
3088 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003089
3090 /*
3091 * Fix the "Accessed" bit in AR field of segment registers for older
3092 * qemu binaries.
3093 * IA32 arch specifies that at the time of processor reset the
3094 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003095 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003096 * state vmexit when "unrestricted guest" mode is turned on.
3097 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3098 * tree. Newer qemu binaries with that qemu fix would not need this
3099 * kvm hack.
3100 */
3101 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003102 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003103
Gleb Natapovf924d662012-12-12 19:10:55 +02003104 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003105
3106out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003107 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003108}
3109
Avi Kivity6aa8b732006-12-10 02:21:36 -08003110static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3111{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003112 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003113
3114 *db = (ar >> 14) & 1;
3115 *l = (ar >> 13) & 1;
3116}
3117
Gleb Natapov89a27f42010-02-16 10:51:48 +02003118static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003119{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003120 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3121 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003122}
3123
Gleb Natapov89a27f42010-02-16 10:51:48 +02003124static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003126 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3127 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003128}
3129
Gleb Natapov89a27f42010-02-16 10:51:48 +02003130static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003132 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3133 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134}
3135
Gleb Natapov89a27f42010-02-16 10:51:48 +02003136static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003138 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3139 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003140}
3141
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003142static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3143{
3144 struct kvm_segment var;
3145 u32 ar;
3146
3147 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003148 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003149 if (seg == VCPU_SREG_CS)
3150 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003151 ar = vmx_segment_access_rights(&var);
3152
3153 if (var.base != (var.selector << 4))
3154 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003155 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003156 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003157 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003158 return false;
3159
3160 return true;
3161}
3162
3163static bool code_segment_valid(struct kvm_vcpu *vcpu)
3164{
3165 struct kvm_segment cs;
3166 unsigned int cs_rpl;
3167
3168 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003169 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003170
Avi Kivity1872a3f2009-01-04 23:26:52 +02003171 if (cs.unusable)
3172 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003173 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003174 return false;
3175 if (!cs.s)
3176 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003177 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003178 if (cs.dpl > cs_rpl)
3179 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003180 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003181 if (cs.dpl != cs_rpl)
3182 return false;
3183 }
3184 if (!cs.present)
3185 return false;
3186
3187 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3188 return true;
3189}
3190
3191static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3192{
3193 struct kvm_segment ss;
3194 unsigned int ss_rpl;
3195
3196 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003197 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003198
Avi Kivity1872a3f2009-01-04 23:26:52 +02003199 if (ss.unusable)
3200 return true;
3201 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003202 return false;
3203 if (!ss.s)
3204 return false;
3205 if (ss.dpl != ss_rpl) /* DPL != RPL */
3206 return false;
3207 if (!ss.present)
3208 return false;
3209
3210 return true;
3211}
3212
3213static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3214{
3215 struct kvm_segment var;
3216 unsigned int rpl;
3217
3218 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003219 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003220
Avi Kivity1872a3f2009-01-04 23:26:52 +02003221 if (var.unusable)
3222 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003223 if (!var.s)
3224 return false;
3225 if (!var.present)
3226 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003227 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003228 if (var.dpl < rpl) /* DPL < RPL */
3229 return false;
3230 }
3231
3232 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3233 * rights flags
3234 */
3235 return true;
3236}
3237
3238static bool tr_valid(struct kvm_vcpu *vcpu)
3239{
3240 struct kvm_segment tr;
3241
3242 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3243
Avi Kivity1872a3f2009-01-04 23:26:52 +02003244 if (tr.unusable)
3245 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003246 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003247 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003248 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003249 return false;
3250 if (!tr.present)
3251 return false;
3252
3253 return true;
3254}
3255
3256static bool ldtr_valid(struct kvm_vcpu *vcpu)
3257{
3258 struct kvm_segment ldtr;
3259
3260 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3261
Avi Kivity1872a3f2009-01-04 23:26:52 +02003262 if (ldtr.unusable)
3263 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003264 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003265 return false;
3266 if (ldtr.type != 2)
3267 return false;
3268 if (!ldtr.present)
3269 return false;
3270
3271 return true;
3272}
3273
3274static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3275{
3276 struct kvm_segment cs, ss;
3277
3278 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3279 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3280
Nadav Amitb32a9912015-03-29 16:33:04 +03003281 return ((cs.selector & SEGMENT_RPL_MASK) ==
3282 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003283}
3284
3285/*
3286 * Check if guest state is valid. Returns true if valid, false if
3287 * not.
3288 * We assume that registers are always usable
3289 */
3290static bool guest_state_valid(struct kvm_vcpu *vcpu)
3291{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003292 if (enable_unrestricted_guest)
3293 return true;
3294
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003295 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003296 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003297 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3298 return false;
3299 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3300 return false;
3301 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3302 return false;
3303 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3304 return false;
3305 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3306 return false;
3307 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3308 return false;
3309 } else {
3310 /* protected mode guest state checks */
3311 if (!cs_ss_rpl_check(vcpu))
3312 return false;
3313 if (!code_segment_valid(vcpu))
3314 return false;
3315 if (!stack_segment_valid(vcpu))
3316 return false;
3317 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3318 return false;
3319 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3320 return false;
3321 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3322 return false;
3323 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3324 return false;
3325 if (!tr_valid(vcpu))
3326 return false;
3327 if (!ldtr_valid(vcpu))
3328 return false;
3329 }
3330 /* TODO:
3331 * - Add checks on RIP
3332 * - Add checks on RFLAGS
3333 */
3334
3335 return true;
3336}
3337
Mike Dayd77c26f2007-10-08 09:02:08 -04003338static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003340 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003341 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003342 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003344 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003345 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003346 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3347 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003348 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003349 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003350 r = kvm_write_guest_page(kvm, fn++, &data,
3351 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003352 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003353 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003354 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3355 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003356 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003357 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3358 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003359 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003360 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003361 r = kvm_write_guest_page(kvm, fn, &data,
3362 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3363 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003364out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003365 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003366 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003367}
3368
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003369static int init_rmode_identity_map(struct kvm *kvm)
3370{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003371 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003372 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003373 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003374 u32 tmp;
3375
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003376 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003377 mutex_lock(&kvm->slots_lock);
3378
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003379 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003380 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003381
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003382 if (!kvm_vmx->ept_identity_map_addr)
3383 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3384 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003385
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003386 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003387 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003388 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003389 goto out2;
3390
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003391 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003392 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3393 if (r < 0)
3394 goto out;
3395 /* Set up identity-mapping pagetable for EPT in real mode */
3396 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3397 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3398 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3399 r = kvm_write_guest_page(kvm, identity_map_pfn,
3400 &tmp, i * sizeof(tmp), sizeof(tmp));
3401 if (r < 0)
3402 goto out;
3403 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003404 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003405
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003406out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003407 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003408
3409out2:
3410 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003411 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003412}
3413
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414static void seg_setup(int seg)
3415{
Mathias Krause772e0312012-08-30 01:30:19 +02003416 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003417 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418
3419 vmcs_write16(sf->selector, 0);
3420 vmcs_writel(sf->base, 0);
3421 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003422 ar = 0x93;
3423 if (seg == VCPU_SREG_CS)
3424 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003425
3426 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003427}
3428
Sheng Yangf78e0e22007-10-29 09:40:42 +08003429static int alloc_apic_access_page(struct kvm *kvm)
3430{
Xiao Guangrong44841412012-09-07 14:14:20 +08003431 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003432 int r = 0;
3433
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003434 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003435 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003436 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003437 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3438 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003439 if (r)
3440 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003441
Tang Chen73a6d942014-09-11 13:38:00 +08003442 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003443 if (is_error_page(page)) {
3444 r = -EFAULT;
3445 goto out;
3446 }
3447
Tang Chenc24ae0d2014-09-24 15:57:58 +08003448 /*
3449 * Do not pin the page in memory, so that memory hot-unplug
3450 * is able to migrate it.
3451 */
3452 put_page(page);
3453 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003454out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003455 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003456 return r;
3457}
3458
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003459int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003460{
3461 int vpid;
3462
Avi Kivity919818a2009-03-23 18:01:29 +02003463 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003464 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003465 spin_lock(&vmx_vpid_lock);
3466 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003467 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003468 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003469 else
3470 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003471 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003472 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003473}
3474
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003475void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003476{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003477 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003478 return;
3479 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003480 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003481 spin_unlock(&vmx_vpid_lock);
3482}
3483
Yi Wang1e4329ee2018-11-08 11:22:21 +08003484static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003485 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003486{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003487 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003488
3489 if (!cpu_has_vmx_msr_bitmap())
3490 return;
3491
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003492 if (static_branch_unlikely(&enable_evmcs))
3493 evmcs_touch_msr_bitmap();
3494
Sheng Yang25c5f222008-03-28 13:18:56 +08003495 /*
3496 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3497 * have the write-low and read-high bitmap offsets the wrong way round.
3498 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3499 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003500 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003501 if (type & MSR_TYPE_R)
3502 /* read-low */
3503 __clear_bit(msr, msr_bitmap + 0x000 / f);
3504
3505 if (type & MSR_TYPE_W)
3506 /* write-low */
3507 __clear_bit(msr, msr_bitmap + 0x800 / f);
3508
Sheng Yang25c5f222008-03-28 13:18:56 +08003509 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3510 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003511 if (type & MSR_TYPE_R)
3512 /* read-high */
3513 __clear_bit(msr, msr_bitmap + 0x400 / f);
3514
3515 if (type & MSR_TYPE_W)
3516 /* write-high */
3517 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3518
3519 }
3520}
3521
Yi Wang1e4329ee2018-11-08 11:22:21 +08003522static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003523 u32 msr, int type)
3524{
3525 int f = sizeof(unsigned long);
3526
3527 if (!cpu_has_vmx_msr_bitmap())
3528 return;
3529
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003530 if (static_branch_unlikely(&enable_evmcs))
3531 evmcs_touch_msr_bitmap();
3532
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003533 /*
3534 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3535 * have the write-low and read-high bitmap offsets the wrong way round.
3536 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3537 */
3538 if (msr <= 0x1fff) {
3539 if (type & MSR_TYPE_R)
3540 /* read-low */
3541 __set_bit(msr, msr_bitmap + 0x000 / f);
3542
3543 if (type & MSR_TYPE_W)
3544 /* write-low */
3545 __set_bit(msr, msr_bitmap + 0x800 / f);
3546
3547 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3548 msr &= 0x1fff;
3549 if (type & MSR_TYPE_R)
3550 /* read-high */
3551 __set_bit(msr, msr_bitmap + 0x400 / f);
3552
3553 if (type & MSR_TYPE_W)
3554 /* write-high */
3555 __set_bit(msr, msr_bitmap + 0xc00 / f);
3556
3557 }
3558}
3559
Yi Wang1e4329ee2018-11-08 11:22:21 +08003560static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003561 u32 msr, int type, bool value)
3562{
3563 if (value)
3564 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3565 else
3566 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3567}
3568
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003569static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003570{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003571 u8 mode = 0;
3572
3573 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003574 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003575 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3576 mode |= MSR_BITMAP_MODE_X2APIC;
3577 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3578 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3579 }
3580
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003581 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003582}
3583
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003584static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3585 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003586{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003587 int msr;
3588
3589 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3590 unsigned word = msr / BITS_PER_LONG;
3591 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3592 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003593 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003594
3595 if (mode & MSR_BITMAP_MODE_X2APIC) {
3596 /*
3597 * TPR reads and writes can be virtualized even if virtual interrupt
3598 * delivery is not in use.
3599 */
3600 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3601 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3602 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3603 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3604 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3605 }
3606 }
3607}
3608
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003609void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003610{
3611 struct vcpu_vmx *vmx = to_vmx(vcpu);
3612 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3613 u8 mode = vmx_msr_bitmap_mode(vcpu);
3614 u8 changed = mode ^ vmx->msr_bitmap_mode;
3615
3616 if (!changed)
3617 return;
3618
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003619 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3620 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3621
3622 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003623}
3624
Chao Pengb08c2892018-10-24 16:05:15 +08003625void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3626{
3627 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3628 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3629 u32 i;
3630
3631 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3632 MSR_TYPE_RW, flag);
3633 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3634 MSR_TYPE_RW, flag);
3635 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3636 MSR_TYPE_RW, flag);
3637 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3638 MSR_TYPE_RW, flag);
3639 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3640 vmx_set_intercept_for_msr(msr_bitmap,
3641 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3642 vmx_set_intercept_for_msr(msr_bitmap,
3643 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3644 }
3645}
3646
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003647static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003648{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003649 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003650}
3651
Liran Alone6c67d82018-09-04 10:56:52 +03003652static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3653{
3654 struct vcpu_vmx *vmx = to_vmx(vcpu);
3655 void *vapic_page;
3656 u32 vppr;
3657 int rvi;
3658
3659 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3660 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003661 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003662 return false;
3663
Paolo Bonzini7e712682018-10-03 13:44:26 +02003664 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003665
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003666 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003667 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003668
3669 return ((rvi & 0xf0) > (vppr & 0xf0));
3670}
3671
Wincy Van06a55242017-04-28 13:13:59 +08003672static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3673 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003674{
3675#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003676 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3677
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003678 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003679 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003680 * The vector of interrupt to be delivered to vcpu had
3681 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003682 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003683 * Following cases will be reached in this block, and
3684 * we always send a notification event in all cases as
3685 * explained below.
3686 *
3687 * Case 1: vcpu keeps in non-root mode. Sending a
3688 * notification event posts the interrupt to vcpu.
3689 *
3690 * Case 2: vcpu exits to root mode and is still
3691 * runnable. PIR will be synced to vIRR before the
3692 * next vcpu entry. Sending a notification event in
3693 * this case has no effect, as vcpu is not in root
3694 * mode.
3695 *
3696 * Case 3: vcpu exits to root mode and is blocked.
3697 * vcpu_block() has already synced PIR to vIRR and
3698 * never blocks vcpu if vIRR is not cleared. Therefore,
3699 * a blocked vcpu here does not wait for any requested
3700 * interrupts in PIR, and sending a notification event
3701 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003702 */
Feng Wu28b835d2015-09-18 22:29:54 +08003703
Wincy Van06a55242017-04-28 13:13:59 +08003704 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003705 return true;
3706 }
3707#endif
3708 return false;
3709}
3710
Wincy Van705699a2015-02-03 23:58:17 +08003711static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3712 int vector)
3713{
3714 struct vcpu_vmx *vmx = to_vmx(vcpu);
3715
3716 if (is_guest_mode(vcpu) &&
3717 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003718 /*
3719 * If a posted intr is not recognized by hardware,
3720 * we will accomplish it in the next vmentry.
3721 */
3722 vmx->nested.pi_pending = true;
3723 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003724 /* the PIR and ON have been set by L1. */
3725 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3726 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003727 return 0;
3728 }
3729 return -1;
3730}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003732 * Send interrupt to vcpu via posted interrupt way.
3733 * 1. If target vcpu is running(non-root mode), send posted interrupt
3734 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3735 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3736 * interrupt from PIR in next vmentry.
3737 */
3738static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3739{
3740 struct vcpu_vmx *vmx = to_vmx(vcpu);
3741 int r;
3742
Wincy Van705699a2015-02-03 23:58:17 +08003743 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3744 if (!r)
3745 return;
3746
Yang Zhanga20ed542013-04-11 19:25:15 +08003747 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3748 return;
3749
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003750 /* If a previous notification has sent the IPI, nothing to do. */
3751 if (pi_test_and_set_on(&vmx->pi_desc))
3752 return;
3753
Wincy Van06a55242017-04-28 13:13:59 +08003754 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003755 kvm_vcpu_kick(vcpu);
3756}
3757
Avi Kivity6aa8b732006-12-10 02:21:36 -08003758/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003759 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3760 * will not change in the lifetime of the guest.
3761 * Note that host-state that does change is set elsewhere. E.g., host-state
3762 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3763 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003764void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003765{
3766 u32 low32, high32;
3767 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003768 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003769
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003770 cr0 = read_cr0();
3771 WARN_ON(cr0 & X86_CR0_TS);
3772 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003773
3774 /*
3775 * Save the most likely value for this task's CR3 in the VMCS.
3776 * We can't use __get_current_cr3_fast() because we're not atomic.
3777 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003778 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003779 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003780 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003781
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003782 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003783 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003784 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003785 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003786
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003787 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003788#ifdef CONFIG_X86_64
3789 /*
3790 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003791 * vmx_prepare_switch_to_host(), in case userspace uses
3792 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003793 */
3794 vmcs_write16(HOST_DS_SELECTOR, 0);
3795 vmcs_write16(HOST_ES_SELECTOR, 0);
3796#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003797 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3798 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003799#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003800 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3801 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3802
Sean Christopherson23420802019-04-19 22:50:57 -07003803 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003804
Sean Christopherson453eafb2018-12-20 12:25:17 -08003805 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003806
3807 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3808 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3809 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3810 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3811
3812 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3813 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3814 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3815 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003816
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003817 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003818 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003819}
3820
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003821void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003822{
3823 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3824 if (enable_ept)
3825 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003826 if (is_guest_mode(&vmx->vcpu))
3827 vmx->vcpu.arch.cr4_guest_owned_bits &=
3828 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003829 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3830}
3831
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003832u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003833{
3834 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3835
Andrey Smetanind62caab2015-11-10 15:36:33 +03003836 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003837 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003838
3839 if (!enable_vnmi)
3840 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3841
Sean Christopherson804939e2019-05-07 12:18:05 -07003842 if (!enable_preemption_timer)
3843 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3844
Yang Zhang01e439b2013-04-11 19:25:12 +08003845 return pin_based_exec_ctrl;
3846}
3847
Andrey Smetanind62caab2015-11-10 15:36:33 +03003848static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3849{
3850 struct vcpu_vmx *vmx = to_vmx(vcpu);
3851
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003852 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003853 if (cpu_has_secondary_exec_ctrls()) {
3854 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003855 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003856 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3857 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3858 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003859 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003860 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3861 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3862 }
3863
3864 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003865 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003866}
3867
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003868u32 vmx_exec_control(struct vcpu_vmx *vmx)
3869{
3870 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3871
3872 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3873 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3874
3875 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3876 exec_control &= ~CPU_BASED_TPR_SHADOW;
3877#ifdef CONFIG_X86_64
3878 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3879 CPU_BASED_CR8_LOAD_EXITING;
3880#endif
3881 }
3882 if (!enable_ept)
3883 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3884 CPU_BASED_CR3_LOAD_EXITING |
3885 CPU_BASED_INVLPG_EXITING;
3886 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3887 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3888 CPU_BASED_MONITOR_EXITING);
3889 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3890 exec_control &= ~CPU_BASED_HLT_EXITING;
3891 return exec_control;
3892}
3893
3894
Paolo Bonzini80154d72017-08-24 13:55:35 +02003895static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003896{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003897 struct kvm_vcpu *vcpu = &vmx->vcpu;
3898
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003899 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003900
Chao Pengf99e3da2018-10-24 16:05:10 +08003901 if (pt_mode == PT_MODE_SYSTEM)
3902 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003903 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003904 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3905 if (vmx->vpid == 0)
3906 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3907 if (!enable_ept) {
3908 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3909 enable_unrestricted_guest = 0;
3910 }
3911 if (!enable_unrestricted_guest)
3912 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003913 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003914 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003915 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003916 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3917 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003918 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003919
3920 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
3921 * in vmx_set_cr4. */
3922 exec_control &= ~SECONDARY_EXEC_DESC;
3923
Abel Gordonabc4fc52013-04-18 14:35:25 +03003924 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
3925 (handle_vmptrld).
3926 We can NOT enable shadow_vmcs here because we don't have yet
3927 a current VMCS12
3928 */
3929 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08003930
3931 if (!enable_pml)
3932 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08003933
Paolo Bonzini3db13482017-08-24 14:48:03 +02003934 if (vmx_xsaves_supported()) {
3935 /* Exposing XSAVES only when XSAVE is exposed */
3936 bool xsaves_enabled =
3937 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3938 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
3939
3940 if (!xsaves_enabled)
3941 exec_control &= ~SECONDARY_EXEC_XSAVES;
3942
3943 if (nested) {
3944 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003945 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003946 SECONDARY_EXEC_XSAVES;
3947 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003948 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003949 ~SECONDARY_EXEC_XSAVES;
3950 }
3951 }
3952
Paolo Bonzini80154d72017-08-24 13:55:35 +02003953 if (vmx_rdtscp_supported()) {
3954 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
3955 if (!rdtscp_enabled)
3956 exec_control &= ~SECONDARY_EXEC_RDTSCP;
3957
3958 if (nested) {
3959 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003960 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003961 SECONDARY_EXEC_RDTSCP;
3962 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003963 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003964 ~SECONDARY_EXEC_RDTSCP;
3965 }
3966 }
3967
3968 if (vmx_invpcid_supported()) {
3969 /* Exposing INVPCID only when PCID is exposed */
3970 bool invpcid_enabled =
3971 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
3972 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
3973
3974 if (!invpcid_enabled) {
3975 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
3976 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
3977 }
3978
3979 if (nested) {
3980 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003981 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003982 SECONDARY_EXEC_ENABLE_INVPCID;
3983 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003984 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003985 ~SECONDARY_EXEC_ENABLE_INVPCID;
3986 }
3987 }
3988
Jim Mattson45ec3682017-08-23 16:32:04 -07003989 if (vmx_rdrand_supported()) {
3990 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
3991 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003992 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003993
3994 if (nested) {
3995 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003996 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003997 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003998 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003999 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004000 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004001 }
4002 }
4003
Jim Mattson75f4fc82017-08-23 16:32:03 -07004004 if (vmx_rdseed_supported()) {
4005 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4006 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004007 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004008
4009 if (nested) {
4010 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004011 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004012 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004013 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004014 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004015 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004016 }
4017 }
4018
Paolo Bonzini80154d72017-08-24 13:55:35 +02004019 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004020}
4021
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004022static void ept_set_mmio_spte_mask(void)
4023{
4024 /*
4025 * EPT Misconfigurations can be generated if the value of bits 2:0
4026 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004027 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004028 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4029 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004030}
4031
Wanpeng Lif53cd632014-12-02 19:14:58 +08004032#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033
Sean Christopherson944c3462018-12-03 13:53:09 -08004034/*
4035 * Sets up the vmcs for emulated real mode.
4036 */
4037static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4038{
4039 int i;
4040
4041 if (nested)
4042 nested_vmx_vcpu_setup();
4043
Sheng Yang25c5f222008-03-28 13:18:56 +08004044 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004045 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004046
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4048
Avi Kivity6aa8b732006-12-10 02:21:36 -08004049 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004050 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004051 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004052
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004053 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004054
Dan Williamsdfa169b2016-06-02 11:17:24 -07004055 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004056 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004057 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004058 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004059
Andrey Smetanind62caab2015-11-10 15:36:33 +03004060 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004061 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4062 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4063 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4064 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4065
4066 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004067
Li RongQing0bcf2612015-12-03 13:29:34 +08004068 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004069 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004070 }
4071
Wanpeng Lib31c1142018-03-12 04:53:04 -07004072 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004073 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004074 vmx->ple_window = ple_window;
4075 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004076 }
4077
Xiao Guangrongc3707952011-07-12 03:28:04 +08004078 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4079 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004080 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4081
Avi Kivity9581d442010-10-19 16:46:55 +02004082 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4083 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004084 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004085 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4086 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087
Bandan Das2a499e42017-08-03 15:54:41 -04004088 if (cpu_has_vmx_vmfunc())
4089 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4090
Eddie Dong2cc51562007-05-21 07:28:09 +03004091 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4092 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004093 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004094 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004095 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004096
Radim Krčmář74545702015-04-27 15:11:25 +02004097 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4098 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004099
Paolo Bonzini03916db2014-07-24 14:21:57 +02004100 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004101 u32 index = vmx_msr_index[i];
4102 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004103 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104
4105 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4106 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004107 if (wrmsr_safe(index, data_low, data_high) < 0)
4108 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004109 vmx->guest_msrs[j].index = i;
4110 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004111 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004112 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004113 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004114
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004115 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004116
4117 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004118 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004119
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004120 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4121 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4122
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004123 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004124
Wanpeng Lif53cd632014-12-02 19:14:58 +08004125 if (vmx_xsaves_supported())
4126 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4127
Peter Feiner4e595162016-07-07 14:49:58 -07004128 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004129 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4130 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4131 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004132
4133 if (cpu_has_vmx_encls_vmexit())
4134 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004135
4136 if (pt_mode == PT_MODE_HOST_GUEST) {
4137 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4138 /* Bit[6~0] are forced to 1, writes are ignored. */
4139 vmx->pt_desc.guest.output_mask = 0x7F;
4140 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4141 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004142}
4143
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004144static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004145{
4146 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004147 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004148 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004149
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004150 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004151 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004152
Wanpeng Li518e7b92018-02-28 14:03:31 +08004153 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004154 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004155 kvm_set_cr8(vcpu, 0);
4156
4157 if (!init_event) {
4158 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4159 MSR_IA32_APICBASE_ENABLE;
4160 if (kvm_vcpu_is_reset_bsp(vcpu))
4161 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4162 apic_base_msr.host_initiated = true;
4163 kvm_set_apic_base(vcpu, &apic_base_msr);
4164 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004165
Avi Kivity2fb92db2011-04-27 19:42:18 +03004166 vmx_segment_cache_clear(vmx);
4167
Avi Kivity5706be02008-08-20 15:07:31 +03004168 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004169 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004170 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004171
4172 seg_setup(VCPU_SREG_DS);
4173 seg_setup(VCPU_SREG_ES);
4174 seg_setup(VCPU_SREG_FS);
4175 seg_setup(VCPU_SREG_GS);
4176 seg_setup(VCPU_SREG_SS);
4177
4178 vmcs_write16(GUEST_TR_SELECTOR, 0);
4179 vmcs_writel(GUEST_TR_BASE, 0);
4180 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4181 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4182
4183 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4184 vmcs_writel(GUEST_LDTR_BASE, 0);
4185 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4186 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4187
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004188 if (!init_event) {
4189 vmcs_write32(GUEST_SYSENTER_CS, 0);
4190 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4191 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4192 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4193 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004194
Wanpeng Lic37c2872017-11-20 14:52:21 -08004195 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004196 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004197
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004198 vmcs_writel(GUEST_GDTR_BASE, 0);
4199 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4200
4201 vmcs_writel(GUEST_IDTR_BASE, 0);
4202 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4203
Anthony Liguori443381a2010-12-06 10:53:38 -06004204 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004205 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004206 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004207 if (kvm_mpx_supported())
4208 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004209
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004210 setup_msrs(vmx);
4211
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4213
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004214 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004215 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004216 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004217 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004218 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004219 vmcs_write32(TPR_THRESHOLD, 0);
4220 }
4221
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004222 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004223
Sheng Yang2384d2b2008-01-17 15:14:33 +08004224 if (vmx->vpid != 0)
4225 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4226
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004227 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004228 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004229 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004230 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004231 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004232
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004233 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004235 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004236 if (init_event)
4237 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004238}
4239
Jan Kiszkac9a79532014-03-07 20:03:15 +01004240static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004241{
Sean Christopherson2183f562019-05-07 12:17:56 -07004242 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004243}
4244
Jan Kiszkac9a79532014-03-07 20:03:15 +01004245static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004246{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004247 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004248 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004249 enable_irq_window(vcpu);
4250 return;
4251 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004252
Sean Christopherson2183f562019-05-07 12:17:56 -07004253 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004254}
4255
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004256static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004257{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004258 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004259 uint32_t intr;
4260 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004261
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004262 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004263
Avi Kivityfa89a812008-09-01 15:57:51 +03004264 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004265 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004266 int inc_eip = 0;
4267 if (vcpu->arch.interrupt.soft)
4268 inc_eip = vcpu->arch.event_exit_inst_len;
4269 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004270 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004271 return;
4272 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004273 intr = irq | INTR_INFO_VALID_MASK;
4274 if (vcpu->arch.interrupt.soft) {
4275 intr |= INTR_TYPE_SOFT_INTR;
4276 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4277 vmx->vcpu.arch.event_exit_inst_len);
4278 } else
4279 intr |= INTR_TYPE_EXT_INTR;
4280 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004281
4282 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004283}
4284
Sheng Yangf08864b2008-05-15 18:23:25 +08004285static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4286{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004287 struct vcpu_vmx *vmx = to_vmx(vcpu);
4288
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004289 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004290 /*
4291 * Tracking the NMI-blocked state in software is built upon
4292 * finding the next open IRQ window. This, in turn, depends on
4293 * well-behaving guests: They have to keep IRQs disabled at
4294 * least as long as the NMI handler runs. Otherwise we may
4295 * cause NMI nesting, maybe breaking the guest. But as this is
4296 * highly unlikely, we can live with the residual risk.
4297 */
4298 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4299 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4300 }
4301
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004302 ++vcpu->stat.nmi_injections;
4303 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004304
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004305 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004306 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004307 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004308 return;
4309 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004310
Sheng Yangf08864b2008-05-15 18:23:25 +08004311 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4312 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004313
4314 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004315}
4316
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004317bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004318{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004319 struct vcpu_vmx *vmx = to_vmx(vcpu);
4320 bool masked;
4321
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004322 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004323 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004324 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004325 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004326 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4327 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4328 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004329}
4330
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004331void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004332{
4333 struct vcpu_vmx *vmx = to_vmx(vcpu);
4334
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004335 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004336 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4337 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4338 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4339 }
4340 } else {
4341 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4342 if (masked)
4343 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4344 GUEST_INTR_STATE_NMI);
4345 else
4346 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4347 GUEST_INTR_STATE_NMI);
4348 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004349}
4350
Jan Kiszka2505dc92013-04-14 12:12:47 +02004351static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4352{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004353 if (to_vmx(vcpu)->nested.nested_run_pending)
4354 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004355
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004356 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004357 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4358 return 0;
4359
Jan Kiszka2505dc92013-04-14 12:12:47 +02004360 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4361 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4362 | GUEST_INTR_STATE_NMI));
4363}
4364
Gleb Natapov78646122009-03-23 12:12:11 +02004365static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4366{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004367 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4368 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004369 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4370 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004371}
4372
Izik Eiduscbc94022007-10-25 00:29:55 +02004373static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4374{
4375 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004376
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004377 if (enable_unrestricted_guest)
4378 return 0;
4379
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004380 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4381 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004382 if (ret)
4383 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004384 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004385 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004386}
4387
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004388static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4389{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004390 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004391 return 0;
4392}
4393
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004394static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004396 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004397 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004398 /*
4399 * Update instruction length as we may reinject the exception
4400 * from user space while in guest debugging mode.
4401 */
4402 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4403 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004404 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004405 return false;
4406 /* fall through */
4407 case DB_VECTOR:
4408 if (vcpu->guest_debug &
4409 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4410 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004411 /* fall through */
4412 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004413 case OF_VECTOR:
4414 case BR_VECTOR:
4415 case UD_VECTOR:
4416 case DF_VECTOR:
4417 case SS_VECTOR:
4418 case GP_VECTOR:
4419 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004420 return true;
4421 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004422 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004423 return false;
4424}
4425
4426static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4427 int vec, u32 err_code)
4428{
4429 /*
4430 * Instruction with address size override prefix opcode 0x67
4431 * Cause the #SS fault with 0 error code in VM86 mode.
4432 */
4433 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004434 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004435 if (vcpu->arch.halt_request) {
4436 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004437 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004438 }
4439 return 1;
4440 }
4441 return 0;
4442 }
4443
4444 /*
4445 * Forward all other exceptions that are valid in real mode.
4446 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4447 * the required debugging infrastructure rework.
4448 */
4449 kvm_queue_exception(vcpu, vec);
4450 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451}
4452
Andi Kleena0861c02009-06-08 17:37:09 +08004453/*
4454 * Trigger machine check on the host. We assume all the MSRs are already set up
4455 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4456 * We pass a fake environment to the machine check handler because we want
4457 * the guest to be always treated like user space, no matter what context
4458 * it used internally.
4459 */
4460static void kvm_machine_check(void)
4461{
4462#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4463 struct pt_regs regs = {
4464 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4465 .flags = X86_EFLAGS_IF,
4466 };
4467
4468 do_machine_check(&regs, 0);
4469#endif
4470}
4471
Avi Kivity851ba692009-08-24 11:10:17 +03004472static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004473{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004474 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004475 return 1;
4476}
4477
Sean Christopherson95b5a482019-04-19 22:50:59 -07004478static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004479{
Avi Kivity1155f762007-11-22 11:30:47 +02004480 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004481 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004482 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004483 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484 u32 vect_info;
4485 enum emulation_result er;
4486
Avi Kivity1155f762007-11-22 11:30:47 +02004487 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004488 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004489
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004490 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004491 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004492
Wanpeng Li082d06e2018-04-03 16:28:48 -07004493 if (is_invalid_opcode(intr_info))
4494 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004495
Avi Kivity6aa8b732006-12-10 02:21:36 -08004496 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004497 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004498 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004499
Liran Alon9e869482018-03-12 13:12:51 +02004500 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4501 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004502 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02004503 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
4504 if (er == EMULATE_USER_EXIT)
4505 return 0;
4506 else if (er != EMULATE_DONE)
4507 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4508 return 1;
4509 }
4510
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004511 /*
4512 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4513 * MMIO, it is better to report an internal error.
4514 * See the comments in vmx_handle_exit.
4515 */
4516 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4517 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4518 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4519 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004520 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004521 vcpu->run->internal.data[0] = vect_info;
4522 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004523 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004524 return 0;
4525 }
4526
Avi Kivity6aa8b732006-12-10 02:21:36 -08004527 if (is_page_fault(intr_info)) {
4528 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004529 /* EPT won't cause page fault directly */
4530 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004531 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004532 }
4533
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004534 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004535
4536 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4537 return handle_rmode_exception(vcpu, ex_no, error_code);
4538
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004539 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004540 case AC_VECTOR:
4541 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4542 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004543 case DB_VECTOR:
4544 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4545 if (!(vcpu->guest_debug &
4546 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004547 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004548 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004549 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01004550 skip_emulated_instruction(vcpu);
4551
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004552 kvm_queue_exception(vcpu, DB_VECTOR);
4553 return 1;
4554 }
4555 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4556 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4557 /* fall through */
4558 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004559 /*
4560 * Update instruction length as we may reinject #BP from
4561 * user space while in guest debugging mode. Reading it for
4562 * #DB as well causes no harm, it is not used in that case.
4563 */
4564 vmx->vcpu.arch.event_exit_inst_len =
4565 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004566 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004567 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004568 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4569 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004570 break;
4571 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004572 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4573 kvm_run->ex.exception = ex_no;
4574 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004575 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004576 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004577 return 0;
4578}
4579
Avi Kivity851ba692009-08-24 11:10:17 +03004580static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004581{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004582 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004583 return 1;
4584}
4585
Avi Kivity851ba692009-08-24 11:10:17 +03004586static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004587{
Avi Kivity851ba692009-08-24 11:10:17 +03004588 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004589 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004590 return 0;
4591}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004592
Avi Kivity851ba692009-08-24 11:10:17 +03004593static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004594{
He, Qingbfdaab02007-09-12 14:18:28 +08004595 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004596 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004597 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598
He, Qingbfdaab02007-09-12 14:18:28 +08004599 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004600 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004601
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004602 ++vcpu->stat.io_exits;
4603
Sean Christopherson432baf62018-03-08 08:57:26 -08004604 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004605 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004606
4607 port = exit_qualification >> 16;
4608 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004609 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004610
Sean Christophersondca7f122018-03-08 08:57:27 -08004611 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004612}
4613
Ingo Molnar102d8322007-02-19 14:37:47 +02004614static void
4615vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4616{
4617 /*
4618 * Patch in the VMCALL instruction:
4619 */
4620 hypercall[0] = 0x0f;
4621 hypercall[1] = 0x01;
4622 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004623}
4624
Guo Chao0fa06072012-06-28 15:16:19 +08004625/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004626static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4627{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004628 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004629 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4630 unsigned long orig_val = val;
4631
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004632 /*
4633 * We get here when L2 changed cr0 in a way that did not change
4634 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004635 * but did change L0 shadowed bits. So we first calculate the
4636 * effective cr0 value that L1 would like to write into the
4637 * hardware. It consists of the L2-owned bits from the new
4638 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004639 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004640 val = (val & ~vmcs12->cr0_guest_host_mask) |
4641 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4642
David Matlack38991522016-11-29 18:14:08 -08004643 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004644 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004645
4646 if (kvm_set_cr0(vcpu, val))
4647 return 1;
4648 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004649 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004650 } else {
4651 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004652 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004653 return 1;
David Matlack38991522016-11-29 18:14:08 -08004654
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004655 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004656 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004657}
4658
4659static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4660{
4661 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004662 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4663 unsigned long orig_val = val;
4664
4665 /* analogously to handle_set_cr0 */
4666 val = (val & ~vmcs12->cr4_guest_host_mask) |
4667 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4668 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004669 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004670 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004671 return 0;
4672 } else
4673 return kvm_set_cr4(vcpu, val);
4674}
4675
Paolo Bonzini0367f202016-07-12 10:44:55 +02004676static int handle_desc(struct kvm_vcpu *vcpu)
4677{
4678 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004679 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004680}
4681
Avi Kivity851ba692009-08-24 11:10:17 +03004682static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004683{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004684 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685 int cr;
4686 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004687 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004688 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004689
He, Qingbfdaab02007-09-12 14:18:28 +08004690 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004691 cr = exit_qualification & 15;
4692 reg = (exit_qualification >> 8) & 15;
4693 switch ((exit_qualification >> 4) & 3) {
4694 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004695 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004696 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004697 switch (cr) {
4698 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004699 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004700 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004701 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004702 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004703 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004704 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004706 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004707 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004708 case 8: {
4709 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004710 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004711 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004712 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004713 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004714 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004715 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004716 return ret;
4717 /*
4718 * TODO: we might be squashing a
4719 * KVM_GUESTDBG_SINGLESTEP-triggered
4720 * KVM_EXIT_DEBUG here.
4721 */
Avi Kivity851ba692009-08-24 11:10:17 +03004722 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004723 return 0;
4724 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004725 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004726 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004727 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004728 WARN_ONCE(1, "Guest should always own CR0.TS");
4729 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004730 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004731 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732 case 1: /*mov from cr*/
4733 switch (cr) {
4734 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004735 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004736 val = kvm_read_cr3(vcpu);
4737 kvm_register_write(vcpu, reg, val);
4738 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004739 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004740 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004741 val = kvm_get_cr8(vcpu);
4742 kvm_register_write(vcpu, reg, val);
4743 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004744 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745 }
4746 break;
4747 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004748 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004749 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004750 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004751
Kyle Huey6affcbe2016-11-29 12:40:40 -08004752 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004753 default:
4754 break;
4755 }
Avi Kivity851ba692009-08-24 11:10:17 +03004756 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004757 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004758 (int)(exit_qualification >> 4) & 3, cr);
4759 return 0;
4760}
4761
Avi Kivity851ba692009-08-24 11:10:17 +03004762static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004763{
He, Qingbfdaab02007-09-12 14:18:28 +08004764 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004765 int dr, dr7, reg;
4766
4767 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4768 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4769
4770 /* First, if DR does not exist, trigger UD */
4771 if (!kvm_require_dr(vcpu, dr))
4772 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773
Jan Kiszkaf2483412010-01-20 18:20:20 +01004774 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004775 if (!kvm_require_cpl(vcpu, 0))
4776 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004777 dr7 = vmcs_readl(GUEST_DR7);
4778 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004779 /*
4780 * As the vm-exit takes precedence over the debug trap, we
4781 * need to emulate the latter, either for the host or the
4782 * guest debugging itself.
4783 */
4784 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004785 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004786 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004787 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004788 vcpu->run->debug.arch.exception = DB_VECTOR;
4789 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004790 return 0;
4791 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004792 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004793 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004794 kvm_queue_exception(vcpu, DB_VECTOR);
4795 return 1;
4796 }
4797 }
4798
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004799 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004800 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004801
4802 /*
4803 * No more DR vmexits; force a reload of the debug registers
4804 * and reenter on this instruction. The next vmexit will
4805 * retrieve the full state of the debug registers.
4806 */
4807 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4808 return 1;
4809 }
4810
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004811 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4812 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004813 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004814
4815 if (kvm_get_dr(vcpu, dr, &val))
4816 return 1;
4817 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004818 } else
Nadav Amit57773922014-06-18 17:19:23 +03004819 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004820 return 1;
4821
Kyle Huey6affcbe2016-11-29 12:40:40 -08004822 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823}
4824
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004825static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4826{
4827 return vcpu->arch.dr6;
4828}
4829
4830static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4831{
4832}
4833
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004834static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4835{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004836 get_debugreg(vcpu->arch.db[0], 0);
4837 get_debugreg(vcpu->arch.db[1], 1);
4838 get_debugreg(vcpu->arch.db[2], 2);
4839 get_debugreg(vcpu->arch.db[3], 3);
4840 get_debugreg(vcpu->arch.dr6, 6);
4841 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4842
4843 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004844 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004845}
4846
Gleb Natapov020df072010-04-13 10:05:23 +03004847static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4848{
4849 vmcs_writel(GUEST_DR7, val);
4850}
4851
Avi Kivity851ba692009-08-24 11:10:17 +03004852static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853{
Kyle Huey6a908b62016-11-29 12:40:37 -08004854 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855}
4856
Avi Kivity851ba692009-08-24 11:10:17 +03004857static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004858{
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004859 u32 ecx = kvm_rcx_read(vcpu);
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004860 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004862 msr_info.index = ecx;
4863 msr_info.host_initiated = false;
4864 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02004865 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004866 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004867 return 1;
4868 }
4869
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004870 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004871
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004872 kvm_rax_write(vcpu, msr_info.data & -1u);
4873 kvm_rdx_write(vcpu, (msr_info.data >> 32) & -1u);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004874 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875}
4876
Avi Kivity851ba692009-08-24 11:10:17 +03004877static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004878{
Will Auld8fe8ab42012-11-29 12:42:12 -08004879 struct msr_data msr;
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004880 u32 ecx = kvm_rcx_read(vcpu);
4881 u64 data = kvm_read_edx_eax(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882
Will Auld8fe8ab42012-11-29 12:42:12 -08004883 msr.data = data;
4884 msr.index = ecx;
4885 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03004886 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004887 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004888 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004889 return 1;
4890 }
4891
Avi Kivity59200272010-01-25 19:47:02 +02004892 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004893 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894}
4895
Avi Kivity851ba692009-08-24 11:10:17 +03004896static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004897{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004898 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004899 return 1;
4900}
4901
Avi Kivity851ba692009-08-24 11:10:17 +03004902static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004903{
Sean Christopherson2183f562019-05-07 12:17:56 -07004904 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004905
Avi Kivity3842d132010-07-27 12:30:24 +03004906 kvm_make_request(KVM_REQ_EVENT, vcpu);
4907
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004908 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004909 return 1;
4910}
4911
Avi Kivity851ba692009-08-24 11:10:17 +03004912static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004913{
Avi Kivityd3bef152007-06-05 15:53:05 +03004914 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004915}
4916
Avi Kivity851ba692009-08-24 11:10:17 +03004917static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004918{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004919 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004920}
4921
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004922static int handle_invd(struct kvm_vcpu *vcpu)
4923{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004924 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004925}
4926
Avi Kivity851ba692009-08-24 11:10:17 +03004927static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004928{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004929 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004930
4931 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004932 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004933}
4934
Avi Kivityfee84b02011-11-10 14:57:25 +02004935static int handle_rdpmc(struct kvm_vcpu *vcpu)
4936{
4937 int err;
4938
4939 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004940 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004941}
4942
Avi Kivity851ba692009-08-24 11:10:17 +03004943static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004944{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004945 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004946}
4947
Dexuan Cui2acf9232010-06-10 11:27:12 +08004948static int handle_xsetbv(struct kvm_vcpu *vcpu)
4949{
4950 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004951 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004952
4953 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004954 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004955 return 1;
4956}
4957
Wanpeng Lif53cd632014-12-02 19:14:58 +08004958static int handle_xsaves(struct kvm_vcpu *vcpu)
4959{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004960 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004961 WARN(1, "this should never happen\n");
4962 return 1;
4963}
4964
4965static int handle_xrstors(struct kvm_vcpu *vcpu)
4966{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004967 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004968 WARN(1, "this should never happen\n");
4969 return 1;
4970}
4971
Avi Kivity851ba692009-08-24 11:10:17 +03004972static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004973{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004974 if (likely(fasteoi)) {
4975 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4976 int access_type, offset;
4977
4978 access_type = exit_qualification & APIC_ACCESS_TYPE;
4979 offset = exit_qualification & APIC_ACCESS_OFFSET;
4980 /*
4981 * Sane guest uses MOV to write EOI, with written value
4982 * not cared. So make a short-circuit here by avoiding
4983 * heavy instruction emulation.
4984 */
4985 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4986 (offset == APIC_EOI)) {
4987 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004988 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03004989 }
4990 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004991 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004992}
4993
Yang Zhangc7c9c562013-01-25 10:18:51 +08004994static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
4995{
4996 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4997 int vector = exit_qualification & 0xff;
4998
4999 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5000 kvm_apic_set_eoi_accelerated(vcpu, vector);
5001 return 1;
5002}
5003
Yang Zhang83d4c282013-01-25 10:18:49 +08005004static int handle_apic_write(struct kvm_vcpu *vcpu)
5005{
5006 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5007 u32 offset = exit_qualification & 0xfff;
5008
5009 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5010 kvm_apic_write_nodecode(vcpu, offset);
5011 return 1;
5012}
5013
Avi Kivity851ba692009-08-24 11:10:17 +03005014static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005015{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005016 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005017 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005018 bool has_error_code = false;
5019 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005020 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005021 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005022
5023 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005024 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005025 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005026
5027 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5028
5029 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005030 if (reason == TASK_SWITCH_GATE && idt_v) {
5031 switch (type) {
5032 case INTR_TYPE_NMI_INTR:
5033 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005034 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005035 break;
5036 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005037 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005038 kvm_clear_interrupt_queue(vcpu);
5039 break;
5040 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005041 if (vmx->idt_vectoring_info &
5042 VECTORING_INFO_DELIVER_CODE_MASK) {
5043 has_error_code = true;
5044 error_code =
5045 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5046 }
5047 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005048 case INTR_TYPE_SOFT_EXCEPTION:
5049 kvm_clear_exception_queue(vcpu);
5050 break;
5051 default:
5052 break;
5053 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005054 }
Izik Eidus37817f22008-03-24 23:14:53 +02005055 tss_selector = exit_qualification;
5056
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005057 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5058 type != INTR_TYPE_EXT_INTR &&
5059 type != INTR_TYPE_NMI_INTR))
5060 skip_emulated_instruction(vcpu);
5061
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005062 if (kvm_task_switch(vcpu, tss_selector,
5063 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5064 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005065 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5066 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5067 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005068 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005069 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005070
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005071 /*
5072 * TODO: What about debug traps on tss switch?
5073 * Are we supposed to inject them and update dr6?
5074 */
5075
5076 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005077}
5078
Avi Kivity851ba692009-08-24 11:10:17 +03005079static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005080{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005081 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005082 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005083 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005084
Sheng Yangf9c617f2009-03-25 10:08:52 +08005085 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005086
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005087 /*
5088 * EPT violation happened while executing iret from NMI,
5089 * "blocked by NMI" bit has to be set before next VM entry.
5090 * There are errata that may cause this bit to not be set:
5091 * AAK134, BY25.
5092 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005093 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005094 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005095 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005096 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5097
Sheng Yang14394422008-04-28 12:24:45 +08005098 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005099 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005100
Junaid Shahid27959a42016-12-06 16:46:10 -08005101 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005102 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005103 ? PFERR_USER_MASK : 0;
5104 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005105 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005106 ? PFERR_WRITE_MASK : 0;
5107 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005108 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005109 ? PFERR_FETCH_MASK : 0;
5110 /* ept page table entry is present? */
5111 error_code |= (exit_qualification &
5112 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5113 EPT_VIOLATION_EXECUTABLE))
5114 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005115
Paolo Bonzinieebed242016-11-28 14:39:58 +01005116 error_code |= (exit_qualification & 0x100) != 0 ?
5117 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005118
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005119 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005120 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005121}
5122
Avi Kivity851ba692009-08-24 11:10:17 +03005123static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005124{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005125 gpa_t gpa;
5126
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005127 /*
5128 * A nested guest cannot optimize MMIO vmexits, because we have an
5129 * nGPA here instead of the required GPA.
5130 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005131 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005132 if (!is_guest_mode(vcpu) &&
5133 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005134 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01005135 /*
5136 * Doing kvm_skip_emulated_instruction() depends on undefined
5137 * behavior: Intel's manual doesn't mandate
5138 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
5139 * occurs and while on real hardware it was observed to be set,
5140 * other hypervisors (namely Hyper-V) don't set it, we end up
5141 * advancing IP with some random value. Disable fast mmio when
5142 * running nested and keep it for real hardware in hope that
5143 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
5144 */
5145 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
5146 return kvm_skip_emulated_instruction(vcpu);
5147 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005148 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07005149 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005150 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005151
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005152 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005153}
5154
Avi Kivity851ba692009-08-24 11:10:17 +03005155static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005156{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005157 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005158 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005159 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005160 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005161
5162 return 1;
5163}
5164
Mohammed Gamal80ced182009-09-01 12:48:18 +02005165static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005166{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005167 struct vcpu_vmx *vmx = to_vmx(vcpu);
5168 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005169 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005170 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005171 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005172
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005173 /*
5174 * We should never reach the point where we are emulating L2
5175 * due to invalid guest state as that means we incorrectly
5176 * allowed a nested VMEntry with an invalid vmcs12.
5177 */
5178 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5179
Sean Christopherson2183f562019-05-07 12:17:56 -07005180 intr_window_requested = exec_controls_get(vmx) &
5181 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005182
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005183 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005184 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005185 return handle_interrupt_window(&vmx->vcpu);
5186
Radim Krčmář72875d82017-04-26 22:32:19 +02005187 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005188 return 1;
5189
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005190 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005191
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005192 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005193 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005194 ret = 0;
5195 goto out;
5196 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005197
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005198 if (err != EMULATE_DONE)
5199 goto emulation_error;
5200
5201 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5202 vcpu->arch.exception.pending)
5203 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005204
Gleb Natapov8d76c492013-05-08 18:38:44 +03005205 if (vcpu->arch.halt_request) {
5206 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005207 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005208 goto out;
5209 }
5210
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005211 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005212 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005213 if (need_resched())
5214 schedule();
5215 }
5216
Mohammed Gamal80ced182009-09-01 12:48:18 +02005217out:
5218 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005219
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005220emulation_error:
5221 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5222 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5223 vcpu->run->internal.ndata = 0;
5224 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005225}
5226
5227static void grow_ple_window(struct kvm_vcpu *vcpu)
5228{
5229 struct vcpu_vmx *vmx = to_vmx(vcpu);
5230 int old = vmx->ple_window;
5231
Babu Mogerc8e88712018-03-16 16:37:24 -04005232 vmx->ple_window = __grow_ple_window(old, ple_window,
5233 ple_window_grow,
5234 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005235
5236 if (vmx->ple_window != old)
5237 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005238
5239 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005240}
5241
5242static void shrink_ple_window(struct kvm_vcpu *vcpu)
5243{
5244 struct vcpu_vmx *vmx = to_vmx(vcpu);
5245 int old = vmx->ple_window;
5246
Babu Mogerc8e88712018-03-16 16:37:24 -04005247 vmx->ple_window = __shrink_ple_window(old, ple_window,
5248 ple_window_shrink,
5249 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005250
5251 if (vmx->ple_window != old)
5252 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005253
5254 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005255}
5256
5257/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005258 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5259 */
5260static void wakeup_handler(void)
5261{
5262 struct kvm_vcpu *vcpu;
5263 int cpu = smp_processor_id();
5264
5265 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5266 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5267 blocked_vcpu_list) {
5268 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5269
5270 if (pi_test_on(pi_desc) == 1)
5271 kvm_vcpu_kick(vcpu);
5272 }
5273 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5274}
5275
Peng Haoe01bca22018-04-07 05:47:32 +08005276static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005277{
5278 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5279 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5280 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5281 0ull, VMX_EPT_EXECUTABLE_MASK,
5282 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005283 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005284
5285 ept_set_mmio_spte_mask();
5286 kvm_enable_tdp();
5287}
5288
Avi Kivity6aa8b732006-12-10 02:21:36 -08005289/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005290 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5291 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5292 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005293static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005294{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005295 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005296 grow_ple_window(vcpu);
5297
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005298 /*
5299 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5300 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5301 * never set PAUSE_EXITING and just set PLE if supported,
5302 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5303 */
5304 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005305 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005306}
5307
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005308static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005309{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005310 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005311}
5312
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005313static int handle_mwait(struct kvm_vcpu *vcpu)
5314{
5315 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5316 return handle_nop(vcpu);
5317}
5318
Jim Mattson45ec3682017-08-23 16:32:04 -07005319static int handle_invalid_op(struct kvm_vcpu *vcpu)
5320{
5321 kvm_queue_exception(vcpu, UD_VECTOR);
5322 return 1;
5323}
5324
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005325static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5326{
5327 return 1;
5328}
5329
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005330static int handle_monitor(struct kvm_vcpu *vcpu)
5331{
5332 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5333 return handle_nop(vcpu);
5334}
5335
Junaid Shahideb4b2482018-06-27 14:59:14 -07005336static int handle_invpcid(struct kvm_vcpu *vcpu)
5337{
5338 u32 vmx_instruction_info;
5339 unsigned long type;
5340 bool pcid_enabled;
5341 gva_t gva;
5342 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005343 unsigned i;
5344 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005345 struct {
5346 u64 pcid;
5347 u64 gla;
5348 } operand;
5349
5350 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5351 kvm_queue_exception(vcpu, UD_VECTOR);
5352 return 1;
5353 }
5354
5355 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5356 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5357
5358 if (type > 3) {
5359 kvm_inject_gp(vcpu, 0);
5360 return 1;
5361 }
5362
5363 /* According to the Intel instruction reference, the memory operand
5364 * is read even if it isn't needed (e.g., for type==all)
5365 */
5366 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005367 vmx_instruction_info, false,
5368 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005369 return 1;
5370
5371 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5372 kvm_inject_page_fault(vcpu, &e);
5373 return 1;
5374 }
5375
5376 if (operand.pcid >> 12 != 0) {
5377 kvm_inject_gp(vcpu, 0);
5378 return 1;
5379 }
5380
5381 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5382
5383 switch (type) {
5384 case INVPCID_TYPE_INDIV_ADDR:
5385 if ((!pcid_enabled && (operand.pcid != 0)) ||
5386 is_noncanonical_address(operand.gla, vcpu)) {
5387 kvm_inject_gp(vcpu, 0);
5388 return 1;
5389 }
5390 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5391 return kvm_skip_emulated_instruction(vcpu);
5392
5393 case INVPCID_TYPE_SINGLE_CTXT:
5394 if (!pcid_enabled && (operand.pcid != 0)) {
5395 kvm_inject_gp(vcpu, 0);
5396 return 1;
5397 }
5398
5399 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5400 kvm_mmu_sync_roots(vcpu);
5401 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5402 }
5403
Junaid Shahidb94742c2018-06-27 14:59:20 -07005404 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005405 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005406 == operand.pcid)
5407 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005408
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005409 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005410 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005411 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005412 * given PCID, then nothing needs to be done here because a
5413 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005414 */
5415
5416 return kvm_skip_emulated_instruction(vcpu);
5417
5418 case INVPCID_TYPE_ALL_NON_GLOBAL:
5419 /*
5420 * Currently, KVM doesn't mark global entries in the shadow
5421 * page tables, so a non-global flush just degenerates to a
5422 * global flush. If needed, we could optimize this later by
5423 * keeping track of global entries in shadow page tables.
5424 */
5425
5426 /* fall-through */
5427 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5428 kvm_mmu_unload(vcpu);
5429 return kvm_skip_emulated_instruction(vcpu);
5430
5431 default:
5432 BUG(); /* We have already checked above that type <= 3 */
5433 }
5434}
5435
Kai Huang843e4332015-01-28 10:54:28 +08005436static int handle_pml_full(struct kvm_vcpu *vcpu)
5437{
5438 unsigned long exit_qualification;
5439
5440 trace_kvm_pml_full(vcpu->vcpu_id);
5441
5442 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5443
5444 /*
5445 * PML buffer FULL happened while executing iret from NMI,
5446 * "blocked by NMI" bit has to be set before next VM entry.
5447 */
5448 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005449 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005450 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5451 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5452 GUEST_INTR_STATE_NMI);
5453
5454 /*
5455 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5456 * here.., and there's no userspace involvement needed for PML.
5457 */
5458 return 1;
5459}
5460
Yunhong Jiang64672c92016-06-13 14:19:59 -07005461static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5462{
Sean Christopherson804939e2019-05-07 12:18:05 -07005463 struct vcpu_vmx *vmx = to_vmx(vcpu);
5464
5465 if (!vmx->req_immediate_exit &&
5466 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005467 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005468
Yunhong Jiang64672c92016-06-13 14:19:59 -07005469 return 1;
5470}
5471
Sean Christophersone4027cf2018-12-03 13:53:12 -08005472/*
5473 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5474 * are overwritten by nested_vmx_setup() when nested=1.
5475 */
5476static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5477{
5478 kvm_queue_exception(vcpu, UD_VECTOR);
5479 return 1;
5480}
5481
Sean Christopherson0b665d32018-08-14 09:33:34 -07005482static int handle_encls(struct kvm_vcpu *vcpu)
5483{
5484 /*
5485 * SGX virtualization is not yet supported. There is no software
5486 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5487 * to prevent the guest from executing ENCLS.
5488 */
5489 kvm_queue_exception(vcpu, UD_VECTOR);
5490 return 1;
5491}
5492
Nadav Har'El0140cae2011-05-25 23:06:28 +03005493/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005494 * The exit handlers return 1 if the exit was handled fully and guest execution
5495 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5496 * to be done to userspace and return 0.
5497 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005498static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005499 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005500 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005501 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005502 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005503 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005504 [EXIT_REASON_CR_ACCESS] = handle_cr,
5505 [EXIT_REASON_DR_ACCESS] = handle_dr,
5506 [EXIT_REASON_CPUID] = handle_cpuid,
5507 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5508 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5509 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5510 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005511 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005512 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005513 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005514 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005515 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5516 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5517 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5518 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5519 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5520 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5521 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5522 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5523 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005524 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5525 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005526 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005527 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005528 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005529 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005530 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005531 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005532 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5533 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005534 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5535 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005536 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005537 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005538 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005539 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005540 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5541 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005542 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005543 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08005544 [EXIT_REASON_XSAVES] = handle_xsaves,
5545 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08005546 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005547 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005548 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005549 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005550 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005551};
5552
5553static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005554 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005555
Avi Kivity586f9602010-11-18 13:09:54 +02005556static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5557{
5558 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5559 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5560}
5561
Kai Huanga3eaa862015-11-04 13:46:05 +08005562static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005563{
Kai Huanga3eaa862015-11-04 13:46:05 +08005564 if (vmx->pml_pg) {
5565 __free_page(vmx->pml_pg);
5566 vmx->pml_pg = NULL;
5567 }
Kai Huang843e4332015-01-28 10:54:28 +08005568}
5569
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005570static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005571{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005572 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005573 u64 *pml_buf;
5574 u16 pml_idx;
5575
5576 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5577
5578 /* Do nothing if PML buffer is empty */
5579 if (pml_idx == (PML_ENTITY_NUM - 1))
5580 return;
5581
5582 /* PML index always points to next available PML buffer entity */
5583 if (pml_idx >= PML_ENTITY_NUM)
5584 pml_idx = 0;
5585 else
5586 pml_idx++;
5587
5588 pml_buf = page_address(vmx->pml_pg);
5589 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5590 u64 gpa;
5591
5592 gpa = pml_buf[pml_idx];
5593 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005594 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005595 }
5596
5597 /* reset PML index */
5598 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5599}
5600
5601/*
5602 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5603 * Called before reporting dirty_bitmap to userspace.
5604 */
5605static void kvm_flush_pml_buffers(struct kvm *kvm)
5606{
5607 int i;
5608 struct kvm_vcpu *vcpu;
5609 /*
5610 * We only need to kick vcpu out of guest mode here, as PML buffer
5611 * is flushed at beginning of all VMEXITs, and it's obvious that only
5612 * vcpus running in guest are possible to have unflushed GPAs in PML
5613 * buffer.
5614 */
5615 kvm_for_each_vcpu(i, vcpu, kvm)
5616 kvm_vcpu_kick(vcpu);
5617}
5618
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005619static void vmx_dump_sel(char *name, uint32_t sel)
5620{
5621 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005622 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005623 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5624 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5625 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5626}
5627
5628static void vmx_dump_dtsel(char *name, uint32_t limit)
5629{
5630 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5631 name, vmcs_read32(limit),
5632 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5633}
5634
Paolo Bonzini69090812019-04-15 15:16:17 +02005635void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005636{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005637 u32 vmentry_ctl, vmexit_ctl;
5638 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5639 unsigned long cr4;
5640 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005641 int i, n;
5642
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005643 if (!dump_invalid_vmcs) {
5644 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5645 return;
5646 }
5647
5648 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5649 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5650 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5651 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5652 cr4 = vmcs_readl(GUEST_CR4);
5653 efer = vmcs_read64(GUEST_IA32_EFER);
5654 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005655 if (cpu_has_secondary_exec_ctrls())
5656 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5657
5658 pr_err("*** Guest State ***\n");
5659 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5660 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5661 vmcs_readl(CR0_GUEST_HOST_MASK));
5662 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5663 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5664 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5665 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5666 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5667 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005668 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5669 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5670 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5671 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005672 }
5673 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5674 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5675 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5676 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5677 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5678 vmcs_readl(GUEST_SYSENTER_ESP),
5679 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5680 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5681 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5682 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5683 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5684 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5685 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5686 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5687 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5688 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5689 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5690 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5691 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005692 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5693 efer, vmcs_read64(GUEST_IA32_PAT));
5694 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5695 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005696 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005697 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005698 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005699 pr_err("PerfGlobCtl = 0x%016llx\n",
5700 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005701 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005702 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005703 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5704 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5705 vmcs_read32(GUEST_ACTIVITY_STATE));
5706 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5707 pr_err("InterruptStatus = %04x\n",
5708 vmcs_read16(GUEST_INTR_STATUS));
5709
5710 pr_err("*** Host State ***\n");
5711 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5712 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5713 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5714 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5715 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5716 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5717 vmcs_read16(HOST_TR_SELECTOR));
5718 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5719 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5720 vmcs_readl(HOST_TR_BASE));
5721 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5722 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5723 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5724 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5725 vmcs_readl(HOST_CR4));
5726 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5727 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5728 vmcs_read32(HOST_IA32_SYSENTER_CS),
5729 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5730 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005731 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5732 vmcs_read64(HOST_IA32_EFER),
5733 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005734 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005735 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005736 pr_err("PerfGlobCtl = 0x%016llx\n",
5737 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005738
5739 pr_err("*** Control State ***\n");
5740 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5741 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5742 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5743 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5744 vmcs_read32(EXCEPTION_BITMAP),
5745 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5746 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5747 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5748 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5749 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5750 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5751 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5752 vmcs_read32(VM_EXIT_INTR_INFO),
5753 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5754 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5755 pr_err(" reason=%08x qualification=%016lx\n",
5756 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5757 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5758 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5759 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005760 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005761 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005762 pr_err("TSC Multiplier = 0x%016llx\n",
5763 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005764 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5765 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5766 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5767 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5768 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005769 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005770 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5771 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005772 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005773 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005774 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5775 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5776 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005777 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005778 n = vmcs_read32(CR3_TARGET_COUNT);
5779 for (i = 0; i + 1 < n; i += 4)
5780 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5781 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5782 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5783 if (i < n)
5784 pr_err("CR3 target%u=%016lx\n",
5785 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5786 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5787 pr_err("PLE Gap=%08x Window=%08x\n",
5788 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5789 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5790 pr_err("Virtual processor ID = 0x%04x\n",
5791 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5792}
5793
Avi Kivity6aa8b732006-12-10 02:21:36 -08005794/*
5795 * The guest has exited. See if we can fix it or if we need userspace
5796 * assistance.
5797 */
Avi Kivity851ba692009-08-24 11:10:17 +03005798static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005799{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005800 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005801 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005802 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005803
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005804 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5805
Kai Huang843e4332015-01-28 10:54:28 +08005806 /*
5807 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5808 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5809 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5810 * mode as if vcpus is in root mode, the PML buffer must has been
5811 * flushed already.
5812 */
5813 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005814 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005815
Mohammed Gamal80ced182009-09-01 12:48:18 +02005816 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005817 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005818 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005819
Paolo Bonzini7313c692017-07-27 10:31:25 +02005820 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5821 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005822
Mohammed Gamal51207022010-05-31 22:40:54 +03005823 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005824 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005825 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5826 vcpu->run->fail_entry.hardware_entry_failure_reason
5827 = exit_reason;
5828 return 0;
5829 }
5830
Avi Kivity29bd8a72007-09-10 17:27:03 +03005831 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005832 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5833 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005834 = vmcs_read32(VM_INSTRUCTION_ERROR);
5835 return 0;
5836 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005837
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005838 /*
5839 * Note:
5840 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5841 * delivery event since it indicates guest is accessing MMIO.
5842 * The vm-exit can be triggered again after return to guest that
5843 * will cause infinite loop.
5844 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005845 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005846 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005847 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005848 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005849 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5850 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5851 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005852 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005853 vcpu->run->internal.data[0] = vectoring_info;
5854 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005855 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5856 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5857 vcpu->run->internal.ndata++;
5858 vcpu->run->internal.data[3] =
5859 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5860 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005861 return 0;
5862 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005863
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005864 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005865 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5866 if (vmx_interrupt_allowed(vcpu)) {
5867 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5868 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5869 vcpu->arch.nmi_pending) {
5870 /*
5871 * This CPU don't support us in finding the end of an
5872 * NMI-blocked window if the guest runs with IRQs
5873 * disabled. So we pull the trigger after 1 s of
5874 * futile waiting, but inform the user about this.
5875 */
5876 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5877 "state on VCPU %d after 1 s timeout\n",
5878 __func__, vcpu->vcpu_id);
5879 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5880 }
5881 }
5882
Avi Kivity6aa8b732006-12-10 02:21:36 -08005883 if (exit_reason < kvm_vmx_max_exit_handlers
5884 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005885 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005886 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005887 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5888 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03005889 kvm_queue_exception(vcpu, UD_VECTOR);
5890 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005891 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005892}
5893
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005894/*
5895 * Software based L1D cache flush which is used when microcode providing
5896 * the cache control MSR is not loaded.
5897 *
5898 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5899 * flush it is required to read in 64 KiB because the replacement algorithm
5900 * is not exactly LRU. This could be sized at runtime via topology
5901 * information but as all relevant affected CPUs have 32KiB L1D cache size
5902 * there is no point in doing so.
5903 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005904static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005905{
5906 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005907
5908 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005909 * This code is only executed when the the flush mode is 'cond' or
5910 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005911 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005912 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005913 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005914
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005915 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005916 * Clear the per-vcpu flush bit, it gets set again
5917 * either from vcpu_run() or from one of the unsafe
5918 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005919 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005920 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005921 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005922
5923 /*
5924 * Clear the per-cpu flush bit, it gets set again from
5925 * the interrupt handlers.
5926 */
5927 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5928 kvm_clear_cpu_l1tf_flush_l1d();
5929
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005930 if (!flush_l1d)
5931 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005932 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005933
5934 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005935
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005936 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5937 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5938 return;
5939 }
5940
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005941 asm volatile(
5942 /* First ensure the pages are in the TLB */
5943 "xorl %%eax, %%eax\n"
5944 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005945 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005946 "addl $4096, %%eax\n\t"
5947 "cmpl %%eax, %[size]\n\t"
5948 "jne .Lpopulate_tlb\n\t"
5949 "xorl %%eax, %%eax\n\t"
5950 "cpuid\n\t"
5951 /* Now fill the cache */
5952 "xorl %%eax, %%eax\n"
5953 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005954 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005955 "addl $64, %%eax\n\t"
5956 "cmpl %%eax, %[size]\n\t"
5957 "jne .Lfill_cache\n\t"
5958 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005959 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005960 [size] "r" (size)
5961 : "eax", "ebx", "ecx", "edx");
5962}
5963
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005964static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005965{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005966 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5967
5968 if (is_guest_mode(vcpu) &&
5969 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5970 return;
5971
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005972 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005973 vmcs_write32(TPR_THRESHOLD, 0);
5974 return;
5975 }
5976
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005977 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005978}
5979
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005980void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005981{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005982 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08005983 u32 sec_exec_control;
5984
Jim Mattson8d860bb2018-05-09 16:56:05 -04005985 if (!lapic_in_kernel(vcpu))
5986 return;
5987
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07005988 if (!flexpriority_enabled &&
5989 !cpu_has_vmx_virtualize_x2apic_mode())
5990 return;
5991
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005992 /* Postpone execution until vmcs01 is the current VMCS. */
5993 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005994 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005995 return;
5996 }
5997
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005998 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04005999 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6000 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006001
Jim Mattson8d860bb2018-05-09 16:56:05 -04006002 switch (kvm_get_apic_mode(vcpu)) {
6003 case LAPIC_MODE_INVALID:
6004 WARN_ONCE(true, "Invalid local APIC state");
6005 case LAPIC_MODE_DISABLED:
6006 break;
6007 case LAPIC_MODE_XAPIC:
6008 if (flexpriority_enabled) {
6009 sec_exec_control |=
6010 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6011 vmx_flush_tlb(vcpu, true);
6012 }
6013 break;
6014 case LAPIC_MODE_X2APIC:
6015 if (cpu_has_vmx_virtualize_x2apic_mode())
6016 sec_exec_control |=
6017 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6018 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006019 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006020 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006021
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006022 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006023}
6024
Tang Chen38b99172014-09-24 15:57:54 +08006025static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6026{
Jim Mattsonab5df312018-05-09 17:02:03 -04006027 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006028 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006029 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006030 }
Tang Chen38b99172014-09-24 15:57:54 +08006031}
6032
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006033static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006034{
6035 u16 status;
6036 u8 old;
6037
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006038 if (max_isr == -1)
6039 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006040
6041 status = vmcs_read16(GUEST_INTR_STATUS);
6042 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006043 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006044 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006045 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006046 vmcs_write16(GUEST_INTR_STATUS, status);
6047 }
6048}
6049
6050static void vmx_set_rvi(int vector)
6051{
6052 u16 status;
6053 u8 old;
6054
Wei Wang4114c272014-11-05 10:53:43 +08006055 if (vector == -1)
6056 vector = 0;
6057
Yang Zhangc7c9c562013-01-25 10:18:51 +08006058 status = vmcs_read16(GUEST_INTR_STATUS);
6059 old = (u8)status & 0xff;
6060 if ((u8)vector != old) {
6061 status &= ~0xff;
6062 status |= (u8)vector;
6063 vmcs_write16(GUEST_INTR_STATUS, status);
6064 }
6065}
6066
6067static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6068{
Liran Alon851c1a182017-12-24 18:12:56 +02006069 /*
6070 * When running L2, updating RVI is only relevant when
6071 * vmcs12 virtual-interrupt-delivery enabled.
6072 * However, it can be enabled only when L1 also
6073 * intercepts external-interrupts and in that case
6074 * we should not update vmcs02 RVI but instead intercept
6075 * interrupt. Therefore, do nothing when running L2.
6076 */
6077 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006078 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006079}
6080
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006081static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006082{
6083 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006084 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006085 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006086
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006087 WARN_ON(!vcpu->arch.apicv_active);
6088 if (pi_test_on(&vmx->pi_desc)) {
6089 pi_clear_on(&vmx->pi_desc);
6090 /*
6091 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6092 * But on x86 this is just a compiler barrier anyway.
6093 */
6094 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006095 max_irr_updated =
6096 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6097
6098 /*
6099 * If we are running L2 and L1 has a new pending interrupt
6100 * which can be injected, we should re-evaluate
6101 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006102 * If L1 intercepts external-interrupts, we should
6103 * exit from L2 to L1. Otherwise, interrupt should be
6104 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006105 */
Liran Alon851c1a182017-12-24 18:12:56 +02006106 if (is_guest_mode(vcpu) && max_irr_updated) {
6107 if (nested_exit_on_intr(vcpu))
6108 kvm_vcpu_exiting_guest_mode(vcpu);
6109 else
6110 kvm_make_request(KVM_REQ_EVENT, vcpu);
6111 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006112 } else {
6113 max_irr = kvm_lapic_find_highest_irr(vcpu);
6114 }
6115 vmx_hwapic_irr_update(vcpu, max_irr);
6116 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006117}
6118
Andrey Smetanin63086302015-11-10 15:36:32 +03006119static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006120{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006121 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006122 return;
6123
Yang Zhangc7c9c562013-01-25 10:18:51 +08006124 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6125 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6126 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6127 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6128}
6129
Paolo Bonzini967235d2016-12-19 14:03:45 +01006130static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6131{
6132 struct vcpu_vmx *vmx = to_vmx(vcpu);
6133
6134 pi_clear_on(&vmx->pi_desc);
6135 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6136}
6137
Sean Christopherson95b5a482019-04-19 22:50:59 -07006138static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006139{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006140 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006141
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006142 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006143 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006144 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6145
Andi Kleena0861c02009-06-08 17:37:09 +08006146 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006147 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006148 kvm_machine_check();
6149
Gleb Natapov20f65982009-05-11 13:35:55 +03006150 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006151 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006152 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006153 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006154 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006155 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006156}
Gleb Natapov20f65982009-05-11 13:35:55 +03006157
Sean Christopherson95b5a482019-04-19 22:50:59 -07006158static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006159{
Sean Christopherson49def502019-04-19 22:50:56 -07006160 unsigned int vector;
6161 unsigned long entry;
6162#ifdef CONFIG_X86_64
6163 unsigned long tmp;
6164#endif
6165 gate_desc *desc;
6166 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006167
Sean Christopherson49def502019-04-19 22:50:56 -07006168 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6169 if (WARN_ONCE(!is_external_intr(intr_info),
6170 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6171 return;
6172
6173 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006174 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006175 entry = gate_offset(desc);
6176
Sean Christopherson165072b2019-04-19 22:50:58 -07006177 kvm_before_interrupt(vcpu);
6178
Sean Christopherson49def502019-04-19 22:50:56 -07006179 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006180#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006181 "mov %%" _ASM_SP ", %[sp]\n\t"
6182 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6183 "push $%c[ss]\n\t"
6184 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006185#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006186 "pushf\n\t"
6187 __ASM_SIZE(push) " $%c[cs]\n\t"
6188 CALL_NOSPEC
6189 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006190#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006191 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006192#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006193 ASM_CALL_CONSTRAINT
6194 :
6195 THUNK_TARGET(entry),
6196 [ss]"i"(__KERNEL_DS),
6197 [cs]"i"(__KERNEL_CS)
6198 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006199
6200 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006201}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006202STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6203
6204static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6205{
6206 struct vcpu_vmx *vmx = to_vmx(vcpu);
6207
6208 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6209 handle_external_interrupt_irqoff(vcpu);
6210 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6211 handle_exception_nmi_irqoff(vmx);
6212}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006213
Tom Lendackybc226f02018-05-10 22:06:39 +02006214static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006215{
Tom Lendackybc226f02018-05-10 22:06:39 +02006216 switch (index) {
6217 case MSR_IA32_SMBASE:
6218 /*
6219 * We cannot do SMM unless we can run the guest in big
6220 * real mode.
6221 */
6222 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006223 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6224 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006225 case MSR_AMD64_VIRT_SPEC_CTRL:
6226 /* This is AMD only. */
6227 return false;
6228 default:
6229 return true;
6230 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006231}
6232
Chao Peng86f52012018-10-24 16:05:11 +08006233static bool vmx_pt_supported(void)
6234{
6235 return pt_mode == PT_MODE_HOST_GUEST;
6236}
6237
Avi Kivity51aa01d2010-07-20 14:31:20 +03006238static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6239{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006240 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006241 bool unblock_nmi;
6242 u8 vector;
6243 bool idtv_info_valid;
6244
6245 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006246
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006247 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006248 if (vmx->loaded_vmcs->nmi_known_unmasked)
6249 return;
6250 /*
6251 * Can't use vmx->exit_intr_info since we're not sure what
6252 * the exit reason is.
6253 */
6254 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6255 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6256 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6257 /*
6258 * SDM 3: 27.7.1.2 (September 2008)
6259 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6260 * a guest IRET fault.
6261 * SDM 3: 23.2.2 (September 2008)
6262 * Bit 12 is undefined in any of the following cases:
6263 * If the VM exit sets the valid bit in the IDT-vectoring
6264 * information field.
6265 * If the VM exit is due to a double fault.
6266 */
6267 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6268 vector != DF_VECTOR && !idtv_info_valid)
6269 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6270 GUEST_INTR_STATE_NMI);
6271 else
6272 vmx->loaded_vmcs->nmi_known_unmasked =
6273 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6274 & GUEST_INTR_STATE_NMI);
6275 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6276 vmx->loaded_vmcs->vnmi_blocked_time +=
6277 ktime_to_ns(ktime_sub(ktime_get(),
6278 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006279}
6280
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006281static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006282 u32 idt_vectoring_info,
6283 int instr_len_field,
6284 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006285{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006286 u8 vector;
6287 int type;
6288 bool idtv_info_valid;
6289
6290 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006291
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006292 vcpu->arch.nmi_injected = false;
6293 kvm_clear_exception_queue(vcpu);
6294 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006295
6296 if (!idtv_info_valid)
6297 return;
6298
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006299 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006300
Avi Kivity668f6122008-07-02 09:28:55 +03006301 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6302 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006303
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006304 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006305 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006306 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006307 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006308 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006309 * Clear bit "block by NMI" before VM entry if a NMI
6310 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006311 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006312 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006313 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006314 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006315 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006316 /* fall through */
6317 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006318 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006319 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006320 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006321 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006322 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006323 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006324 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006325 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006326 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006327 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006328 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006329 break;
6330 default:
6331 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006332 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006333}
6334
Avi Kivity83422e12010-07-20 14:43:23 +03006335static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6336{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006337 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006338 VM_EXIT_INSTRUCTION_LEN,
6339 IDT_VECTORING_ERROR_CODE);
6340}
6341
Avi Kivityb463a6f2010-07-20 15:06:17 +03006342static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6343{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006344 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006345 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6346 VM_ENTRY_INSTRUCTION_LEN,
6347 VM_ENTRY_EXCEPTION_ERROR_CODE);
6348
6349 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6350}
6351
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006352static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6353{
6354 int i, nr_msrs;
6355 struct perf_guest_switch_msr *msrs;
6356
6357 msrs = perf_guest_get_msrs(&nr_msrs);
6358
6359 if (!msrs)
6360 return;
6361
6362 for (i = 0; i < nr_msrs; i++)
6363 if (msrs[i].host == msrs[i].guest)
6364 clear_atomic_switch_msr(vmx, msrs[i].msr);
6365 else
6366 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006367 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006368}
6369
Sean Christophersonf459a702018-08-27 15:21:11 -07006370static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006371{
6372 struct vcpu_vmx *vmx = to_vmx(vcpu);
6373 u64 tscl;
6374 u32 delta_tsc;
6375
Sean Christophersond264ee02018-08-27 15:21:12 -07006376 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006377 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6378 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6379 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006380 tscl = rdtsc();
6381 if (vmx->hv_deadline_tsc > tscl)
6382 /* set_hv_timer ensures the delta fits in 32-bits */
6383 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6384 cpu_preemption_timer_multi);
6385 else
6386 delta_tsc = 0;
6387
Sean Christopherson804939e2019-05-07 12:18:05 -07006388 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6389 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6390 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6391 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6392 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006393 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006394}
6395
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006396void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006397{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006398 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6399 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6400 vmcs_writel(HOST_RSP, host_rsp);
6401 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006402}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006403
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006404bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006405
6406static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6407{
6408 struct vcpu_vmx *vmx = to_vmx(vcpu);
6409 unsigned long cr3, cr4;
6410
6411 /* Record the guest's net vcpu time for enforced NMI injections. */
6412 if (unlikely(!enable_vnmi &&
6413 vmx->loaded_vmcs->soft_vnmi_blocked))
6414 vmx->loaded_vmcs->entry_time = ktime_get();
6415
6416 /* Don't enter VMX if guest state is invalid, let the exit handler
6417 start emulation until we arrive back to a valid state */
6418 if (vmx->emulation_required)
6419 return;
6420
6421 if (vmx->ple_window_dirty) {
6422 vmx->ple_window_dirty = false;
6423 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6424 }
6425
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006426 if (vmx->nested.need_vmcs12_to_shadow_sync)
6427 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006428
6429 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6430 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6431 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6432 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6433
6434 cr3 = __get_current_cr3_fast();
6435 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6436 vmcs_writel(HOST_CR3, cr3);
6437 vmx->loaded_vmcs->host_state.cr3 = cr3;
6438 }
6439
6440 cr4 = cr4_read_shadow();
6441 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6442 vmcs_writel(HOST_CR4, cr4);
6443 vmx->loaded_vmcs->host_state.cr4 = cr4;
6444 }
6445
6446 /* When single-stepping over STI and MOV SS, we must clear the
6447 * corresponding interruptibility bits in the guest state. Otherwise
6448 * vmentry fails as it then expects bit 14 (BS) in pending debug
6449 * exceptions being set, but that's not correct for the guest debugging
6450 * case. */
6451 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6452 vmx_set_interrupt_shadow(vcpu, 0);
6453
WANG Chao1811d972019-04-12 15:55:39 +08006454 kvm_load_guest_xcr0(vcpu);
6455
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006456 if (static_cpu_has(X86_FEATURE_PKU) &&
6457 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6458 vcpu->arch.pkru != vmx->host_pkru)
6459 __write_pkru(vcpu->arch.pkru);
6460
6461 pt_guest_enter(vmx);
6462
6463 atomic_switch_perf_msrs(vmx);
6464
Sean Christopherson804939e2019-05-07 12:18:05 -07006465 if (enable_preemption_timer)
6466 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006467
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006468 if (lapic_in_kernel(vcpu) &&
6469 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6470 kvm_wait_lapic_expire(vcpu);
6471
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006472 /*
6473 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6474 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6475 * is no need to worry about the conditional branch over the wrmsr
6476 * being speculatively taken.
6477 */
6478 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6479
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006480 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006481 if (static_branch_unlikely(&vmx_l1d_should_flush))
6482 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006483 else if (static_branch_unlikely(&mds_user_clear))
6484 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006485
6486 if (vcpu->arch.cr2 != read_cr2())
6487 write_cr2(vcpu->arch.cr2);
6488
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006489 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6490 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006491
6492 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006493
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006494 /*
6495 * We do not use IBRS in the kernel. If this vCPU has used the
6496 * SPEC_CTRL MSR it may have left it on; save the value and
6497 * turn it off. This is much more efficient than blindly adding
6498 * it to the atomic save/restore list. Especially as the former
6499 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6500 *
6501 * For non-nested case:
6502 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6503 * save it.
6504 *
6505 * For nested case:
6506 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6507 * save it.
6508 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006509 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006510 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006511
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006512 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006513
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006514 /* All fields are clean at this point */
6515 if (static_branch_unlikely(&enable_evmcs))
6516 current_evmcs->hv_clean_fields |=
6517 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6518
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006519 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006520 if (vmx->host_debugctlmsr)
6521 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006522
Avi Kivityaa67f602012-08-01 16:48:03 +03006523#ifndef CONFIG_X86_64
6524 /*
6525 * The sysexit path does not restore ds/es, so we must set them to
6526 * a reasonable value ourselves.
6527 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006528 * We can't defer this to vmx_prepare_switch_to_host() since that
6529 * function may be executed in interrupt context, which saves and
6530 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006531 */
6532 loadsegment(ds, __USER_DS);
6533 loadsegment(es, __USER_DS);
6534#endif
6535
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006536 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006537 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006538 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006539 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006540 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006541 vcpu->arch.regs_dirty = 0;
6542
Chao Peng2ef444f2018-10-24 16:05:12 +08006543 pt_guest_exit(vmx);
6544
Gleb Natapove0b890d2013-09-25 12:51:33 +03006545 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006546 * eager fpu is enabled if PKEY is supported and CR4 is switched
6547 * back on host, so it is safe to read guest PKRU from current
6548 * XSAVE.
6549 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006550 if (static_cpu_has(X86_FEATURE_PKU) &&
6551 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006552 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006553 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006554 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006555 }
6556
WANG Chao1811d972019-04-12 15:55:39 +08006557 kvm_put_guest_xcr0(vcpu);
6558
Gleb Natapove0b890d2013-09-25 12:51:33 +03006559 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006560 vmx->idt_vectoring_info = 0;
6561
6562 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006563 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6564 kvm_machine_check();
6565
Jim Mattsonb060ca32017-09-14 16:31:42 -07006566 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6567 return;
6568
6569 vmx->loaded_vmcs->launched = 1;
6570 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006571
Avi Kivity51aa01d2010-07-20 14:31:20 +03006572 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006573 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006574}
6575
Sean Christopherson434a1e92018-03-20 12:17:18 -07006576static struct kvm *vmx_vm_alloc(void)
6577{
Ben Gardon41836832019-02-11 11:02:52 -08006578 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6579 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6580 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006581 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006582}
6583
6584static void vmx_vm_free(struct kvm *kvm)
6585{
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006586 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006587}
6588
Avi Kivity6aa8b732006-12-10 02:21:36 -08006589static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6590{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006591 struct vcpu_vmx *vmx = to_vmx(vcpu);
6592
Kai Huang843e4332015-01-28 10:54:28 +08006593 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006594 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006595 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006596 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006597 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006598 kfree(vmx->guest_msrs);
6599 kvm_vcpu_uninit(vcpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006600 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006601 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006602}
6603
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006604static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006605{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006606 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006607 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006608 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006609 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006610
Ben Gardon41836832019-02-11 11:02:52 -08006611 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006612 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006613 return ERR_PTR(-ENOMEM);
6614
Ben Gardon41836832019-02-11 11:02:52 -08006615 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6616 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006617 if (!vmx->vcpu.arch.guest_fpu) {
6618 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6619 err = -ENOMEM;
6620 goto free_partial_vcpu;
6621 }
6622
Wanpeng Li991e7a02015-09-16 17:30:05 +08006623 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006624
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006625 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6626 if (err)
6627 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006628
Peter Feiner4e595162016-07-07 14:49:58 -07006629 err = -ENOMEM;
6630
6631 /*
6632 * If PML is turned on, failure on enabling PML just results in failure
6633 * of creating the vcpu, therefore we can simplify PML logic (by
6634 * avoiding dealing with cases, such as enabling PML partially on vcpus
6635 * for the guest, etc.
6636 */
6637 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006638 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006639 if (!vmx->pml_pg)
6640 goto uninit_vcpu;
6641 }
6642
Ben Gardon41836832019-02-11 11:02:52 -08006643 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006644 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6645 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006646
Peter Feiner4e595162016-07-07 14:49:58 -07006647 if (!vmx->guest_msrs)
6648 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006649
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006650 err = alloc_loaded_vmcs(&vmx->vmcs01);
6651 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006652 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006653
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006654 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006655 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006656 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6657 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6658 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6659 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6660 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6661 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006662 if (kvm_cstate_in_guest(kvm)) {
6663 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6664 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6665 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6666 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6667 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006668 vmx->msr_bitmap_mode = 0;
6669
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006670 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006671 cpu = get_cpu();
6672 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006673 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006674 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006675 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006676 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006677 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006678 err = alloc_apic_access_page(kvm);
6679 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006680 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006681 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006682
Sean Christophersone90008d2018-03-05 12:04:37 -08006683 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006684 err = init_rmode_identity_map(kvm);
6685 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006686 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006687 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006688
Roman Kagan63aff652018-07-19 21:59:07 +03006689 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006690 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006691 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006692 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006693 else
6694 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006695
Wincy Van705699a2015-02-03 23:58:17 +08006696 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006697 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006698
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006699 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6700
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006701 /*
6702 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6703 * or POSTED_INTR_WAKEUP_VECTOR.
6704 */
6705 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6706 vmx->pi_desc.sn = 1;
6707
Lan Tianyu53963a72018-12-06 15:34:36 +08006708 vmx->ept_pointer = INVALID_PAGE;
6709
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006710 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006711
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006712free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006713 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006714free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006715 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006716free_pml:
6717 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006718uninit_vcpu:
6719 kvm_vcpu_uninit(&vmx->vcpu);
6720free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006721 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006722 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
6723free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006724 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006725 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006726}
6727
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006728#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6729#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006730
Wanpeng Lib31c1142018-03-12 04:53:04 -07006731static int vmx_vm_init(struct kvm *kvm)
6732{
Tianyu Lan877ad952018-07-19 08:40:23 +00006733 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6734
Wanpeng Lib31c1142018-03-12 04:53:04 -07006735 if (!ple_gap)
6736 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006737
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006738 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6739 switch (l1tf_mitigation) {
6740 case L1TF_MITIGATION_OFF:
6741 case L1TF_MITIGATION_FLUSH_NOWARN:
6742 /* 'I explicitly don't care' is set */
6743 break;
6744 case L1TF_MITIGATION_FLUSH:
6745 case L1TF_MITIGATION_FLUSH_NOSMT:
6746 case L1TF_MITIGATION_FULL:
6747 /*
6748 * Warn upon starting the first VM in a potentially
6749 * insecure environment.
6750 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006751 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006752 pr_warn_once(L1TF_MSG_SMT);
6753 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6754 pr_warn_once(L1TF_MSG_L1D);
6755 break;
6756 case L1TF_MITIGATION_FULL_FORCE:
6757 /* Flush is enforced */
6758 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006759 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006760 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006761 return 0;
6762}
6763
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006764static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006765{
6766 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006767 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006768
Sean Christopherson7caaa712018-12-03 13:53:01 -08006769 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006770 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006771 if (nested)
6772 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6773 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006774 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6775 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6776 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006777 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006778 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006779 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006780}
6781
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006782static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006783{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006784 u8 cache;
6785 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006786
Sheng Yang522c68c2009-04-27 20:35:43 +08006787 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006788 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006789 * 2. EPT with VT-d:
6790 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006791 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006792 * b. VT-d with snooping control feature: snooping control feature of
6793 * VT-d engine can guarantee the cache correctness. Just set it
6794 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006795 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006796 * consistent with host MTRR
6797 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006798 if (is_mmio) {
6799 cache = MTRR_TYPE_UNCACHABLE;
6800 goto exit;
6801 }
6802
6803 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006804 ipat = VMX_EPT_IPAT_BIT;
6805 cache = MTRR_TYPE_WRBACK;
6806 goto exit;
6807 }
6808
6809 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6810 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006811 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006812 cache = MTRR_TYPE_WRBACK;
6813 else
6814 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006815 goto exit;
6816 }
6817
Xiao Guangrongff536042015-06-15 16:55:22 +08006818 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006819
6820exit:
6821 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006822}
6823
Sheng Yang17cc3932010-01-05 19:02:27 +08006824static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006825{
Sheng Yang878403b2010-01-05 19:02:29 +08006826 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6827 return PT_DIRECTORY_LEVEL;
6828 else
6829 /* For shadow and EPT supported 1GB page */
6830 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006831}
6832
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006833static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006834{
6835 /*
6836 * These bits in the secondary execution controls field
6837 * are dynamic, the others are mostly based on the hypervisor
6838 * architecture and the guest's CPUID. Do not touch the
6839 * dynamic bits.
6840 */
6841 u32 mask =
6842 SECONDARY_EXEC_SHADOW_VMCS |
6843 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006844 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6845 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006846
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006847 u32 new_ctl = vmx->secondary_exec_control;
6848 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006849
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006850 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006851}
6852
David Matlack8322ebb2016-11-29 18:14:09 -08006853/*
6854 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6855 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6856 */
6857static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6858{
6859 struct vcpu_vmx *vmx = to_vmx(vcpu);
6860 struct kvm_cpuid_entry2 *entry;
6861
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006862 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6863 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006864
6865#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6866 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006867 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006868} while (0)
6869
6870 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6871 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6872 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6873 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6874 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6875 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6876 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6877 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6878 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6879 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6880 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6881 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6882 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6883 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6884 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6885
6886 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6887 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6888 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6889 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6890 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006891 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006892
6893#undef cr4_fixed1_update
6894}
6895
Liran Alon5f76f6f2018-09-14 03:25:52 +03006896static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6897{
6898 struct vcpu_vmx *vmx = to_vmx(vcpu);
6899
6900 if (kvm_mpx_supported()) {
6901 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6902
6903 if (mpx_enabled) {
6904 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6905 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6906 } else {
6907 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6908 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6909 }
6910 }
6911}
6912
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006913static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6914{
6915 struct vcpu_vmx *vmx = to_vmx(vcpu);
6916 struct kvm_cpuid_entry2 *best = NULL;
6917 int i;
6918
6919 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6920 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6921 if (!best)
6922 return;
6923 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6924 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6925 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6926 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
6927 }
6928
6929 /* Get the number of configurable Address Ranges for filtering */
6930 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
6931 PT_CAP_num_address_ranges);
6932
6933 /* Initialize and clear the no dependency bits */
6934 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
6935 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
6936
6937 /*
6938 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
6939 * will inject an #GP
6940 */
6941 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
6942 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
6943
6944 /*
6945 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
6946 * PSBFreq can be set
6947 */
6948 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
6949 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
6950 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
6951
6952 /*
6953 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
6954 * MTCFreq can be set
6955 */
6956 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
6957 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
6958 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
6959
6960 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
6961 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
6962 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
6963 RTIT_CTL_PTW_EN);
6964
6965 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
6966 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
6967 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
6968
6969 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
6970 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
6971 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
6972
6973 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
6974 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
6975 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
6976
6977 /* unmask address range configure area */
6978 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06006979 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006980}
6981
Sheng Yang0e851882009-12-18 16:48:46 +08006982static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6983{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006984 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006985
Paolo Bonzini80154d72017-08-24 13:55:35 +02006986 if (cpu_has_secondary_exec_ctrls()) {
6987 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006988 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006989 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006990
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006991 if (nested_vmx_allowed(vcpu))
6992 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
6993 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
6994 else
6995 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
6996 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08006997
Liran Alon5f76f6f2018-09-14 03:25:52 +03006998 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08006999 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007000 nested_vmx_entry_exit_ctls_update(vcpu);
7001 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007002
7003 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7004 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7005 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007006}
7007
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007008static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7009{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007010 if (func == 1 && nested)
7011 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007012}
7013
Sean Christophersond264ee02018-08-27 15:21:12 -07007014static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7015{
7016 to_vmx(vcpu)->req_immediate_exit = true;
7017}
7018
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007019static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7020 struct x86_instruction_info *info,
7021 enum x86_intercept_stage stage)
7022{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007023 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7024 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7025
7026 /*
7027 * RDPID causes #UD if disabled through secondary execution controls.
7028 * Because it is marked as EmulateOnUD, we need to intercept it here.
7029 */
7030 if (info->intercept == x86_intercept_rdtscp &&
7031 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7032 ctxt->exception.vector = UD_VECTOR;
7033 ctxt->exception.error_code_valid = false;
7034 return X86EMUL_PROPAGATE_FAULT;
7035 }
7036
7037 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007038 return X86EMUL_CONTINUE;
7039}
7040
Yunhong Jiang64672c92016-06-13 14:19:59 -07007041#ifdef CONFIG_X86_64
7042/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7043static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7044 u64 divisor, u64 *result)
7045{
7046 u64 low = a << shift, high = a >> (64 - shift);
7047
7048 /* To avoid the overflow on divq */
7049 if (high >= divisor)
7050 return 1;
7051
7052 /* Low hold the result, high hold rem which is discarded */
7053 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7054 "rm" (divisor), "0" (low), "1" (high));
7055 *result = low;
7056
7057 return 0;
7058}
7059
Sean Christophersonf9927982019-04-16 13:32:46 -07007060static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7061 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007062{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007063 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007064 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007065 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007066
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007067 if (kvm_mwait_in_guest(vcpu->kvm) ||
7068 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007069 return -EOPNOTSUPP;
7070
7071 vmx = to_vmx(vcpu);
7072 tscl = rdtsc();
7073 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7074 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007075 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7076 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007077
7078 if (delta_tsc > lapic_timer_advance_cycles)
7079 delta_tsc -= lapic_timer_advance_cycles;
7080 else
7081 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007082
7083 /* Convert to host delta tsc if tsc scaling is enabled */
7084 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007085 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007086 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007087 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007088 return -ERANGE;
7089
7090 /*
7091 * If the delta tsc can't fit in the 32 bit after the multi shift,
7092 * we can't use the preemption timer.
7093 * It's possible that it fits on later vmentries, but checking
7094 * on every vmentry is costly so we just use an hrtimer.
7095 */
7096 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7097 return -ERANGE;
7098
7099 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007100 *expired = !delta_tsc;
7101 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007102}
7103
7104static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7105{
Sean Christophersonf459a702018-08-27 15:21:11 -07007106 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007107}
7108#endif
7109
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007110static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007111{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007112 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007113 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007114}
7115
Kai Huang843e4332015-01-28 10:54:28 +08007116static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7117 struct kvm_memory_slot *slot)
7118{
7119 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7120 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7121}
7122
7123static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7124 struct kvm_memory_slot *slot)
7125{
7126 kvm_mmu_slot_set_dirty(kvm, slot);
7127}
7128
7129static void vmx_flush_log_dirty(struct kvm *kvm)
7130{
7131 kvm_flush_pml_buffers(kvm);
7132}
7133
Bandan Dasc5f983f2017-05-05 15:25:14 -04007134static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7135{
7136 struct vmcs12 *vmcs12;
7137 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007138 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007139
7140 if (is_guest_mode(vcpu)) {
7141 WARN_ON_ONCE(vmx->nested.pml_full);
7142
7143 /*
7144 * Check if PML is enabled for the nested guest.
7145 * Whether eptp bit 6 is set is already checked
7146 * as part of A/D emulation.
7147 */
7148 vmcs12 = get_vmcs12(vcpu);
7149 if (!nested_cpu_has_pml(vmcs12))
7150 return 0;
7151
Dan Carpenter47698862017-05-10 22:43:17 +03007152 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007153 vmx->nested.pml_full = true;
7154 return 1;
7155 }
7156
7157 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007158 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007159
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007160 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7161 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007162 return 0;
7163
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007164 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007165 }
7166
7167 return 0;
7168}
7169
Kai Huang843e4332015-01-28 10:54:28 +08007170static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7171 struct kvm_memory_slot *memslot,
7172 gfn_t offset, unsigned long mask)
7173{
7174 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7175}
7176
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007177static void __pi_post_block(struct kvm_vcpu *vcpu)
7178{
7179 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7180 struct pi_desc old, new;
7181 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007182
7183 do {
7184 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007185 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7186 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007187
7188 dest = cpu_physical_id(vcpu->cpu);
7189
7190 if (x2apic_enabled())
7191 new.ndst = dest;
7192 else
7193 new.ndst = (dest << 8) & 0xFF00;
7194
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007195 /* set 'NV' to 'notification vector' */
7196 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007197 } while (cmpxchg64(&pi_desc->control, old.control,
7198 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007199
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007200 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7201 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007202 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007203 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007204 vcpu->pre_pcpu = -1;
7205 }
7206}
7207
Feng Wuefc64402015-09-18 22:29:51 +08007208/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007209 * This routine does the following things for vCPU which is going
7210 * to be blocked if VT-d PI is enabled.
7211 * - Store the vCPU to the wakeup list, so when interrupts happen
7212 * we can find the right vCPU to wake up.
7213 * - Change the Posted-interrupt descriptor as below:
7214 * 'NDST' <-- vcpu->pre_pcpu
7215 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7216 * - If 'ON' is set during this process, which means at least one
7217 * interrupt is posted for this vCPU, we cannot block it, in
7218 * this case, return 1, otherwise, return 0.
7219 *
7220 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007221static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007222{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007223 unsigned int dest;
7224 struct pi_desc old, new;
7225 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7226
7227 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007228 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7229 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007230 return 0;
7231
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007232 WARN_ON(irqs_disabled());
7233 local_irq_disable();
7234 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7235 vcpu->pre_pcpu = vcpu->cpu;
7236 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7237 list_add_tail(&vcpu->blocked_vcpu_list,
7238 &per_cpu(blocked_vcpu_on_cpu,
7239 vcpu->pre_pcpu));
7240 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7241 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007242
7243 do {
7244 old.control = new.control = pi_desc->control;
7245
Feng Wubf9f6ac2015-09-18 22:29:55 +08007246 WARN((pi_desc->sn == 1),
7247 "Warning: SN field of posted-interrupts "
7248 "is set before blocking\n");
7249
7250 /*
7251 * Since vCPU can be preempted during this process,
7252 * vcpu->cpu could be different with pre_pcpu, we
7253 * need to set pre_pcpu as the destination of wakeup
7254 * notification event, then we can find the right vCPU
7255 * to wakeup in wakeup handler if interrupts happen
7256 * when the vCPU is in blocked state.
7257 */
7258 dest = cpu_physical_id(vcpu->pre_pcpu);
7259
7260 if (x2apic_enabled())
7261 new.ndst = dest;
7262 else
7263 new.ndst = (dest << 8) & 0xFF00;
7264
7265 /* set 'NV' to 'wakeup vector' */
7266 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007267 } while (cmpxchg64(&pi_desc->control, old.control,
7268 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007269
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007270 /* We should not block the vCPU if an interrupt is posted for it. */
7271 if (pi_test_on(pi_desc) == 1)
7272 __pi_post_block(vcpu);
7273
7274 local_irq_enable();
7275 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007276}
7277
Yunhong Jiangbc225122016-06-13 14:19:58 -07007278static int vmx_pre_block(struct kvm_vcpu *vcpu)
7279{
7280 if (pi_pre_block(vcpu))
7281 return 1;
7282
Yunhong Jiang64672c92016-06-13 14:19:59 -07007283 if (kvm_lapic_hv_timer_in_use(vcpu))
7284 kvm_lapic_switch_to_sw_timer(vcpu);
7285
Yunhong Jiangbc225122016-06-13 14:19:58 -07007286 return 0;
7287}
7288
7289static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007290{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007291 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007292 return;
7293
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007294 WARN_ON(irqs_disabled());
7295 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007296 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007297 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007298}
7299
Yunhong Jiangbc225122016-06-13 14:19:58 -07007300static void vmx_post_block(struct kvm_vcpu *vcpu)
7301{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007302 if (kvm_x86_ops->set_hv_timer)
7303 kvm_lapic_switch_to_hv_timer(vcpu);
7304
Yunhong Jiangbc225122016-06-13 14:19:58 -07007305 pi_post_block(vcpu);
7306}
7307
Feng Wubf9f6ac2015-09-18 22:29:55 +08007308/*
Feng Wuefc64402015-09-18 22:29:51 +08007309 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7310 *
7311 * @kvm: kvm
7312 * @host_irq: host irq of the interrupt
7313 * @guest_irq: gsi of the interrupt
7314 * @set: set or unset PI
7315 * returns 0 on success, < 0 on failure
7316 */
7317static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7318 uint32_t guest_irq, bool set)
7319{
7320 struct kvm_kernel_irq_routing_entry *e;
7321 struct kvm_irq_routing_table *irq_rt;
7322 struct kvm_lapic_irq irq;
7323 struct kvm_vcpu *vcpu;
7324 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007325 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007326
7327 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007328 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7329 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007330 return 0;
7331
7332 idx = srcu_read_lock(&kvm->irq_srcu);
7333 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007334 if (guest_irq >= irq_rt->nr_rt_entries ||
7335 hlist_empty(&irq_rt->map[guest_irq])) {
7336 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7337 guest_irq, irq_rt->nr_rt_entries);
7338 goto out;
7339 }
Feng Wuefc64402015-09-18 22:29:51 +08007340
7341 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7342 if (e->type != KVM_IRQ_ROUTING_MSI)
7343 continue;
7344 /*
7345 * VT-d PI cannot support posting multicast/broadcast
7346 * interrupts to a vCPU, we still use interrupt remapping
7347 * for these kind of interrupts.
7348 *
7349 * For lowest-priority interrupts, we only support
7350 * those with single CPU as the destination, e.g. user
7351 * configures the interrupts via /proc/irq or uses
7352 * irqbalance to make the interrupts single-CPU.
7353 *
7354 * We will support full lowest-priority interrupt later.
7355 */
7356
Radim Krčmář371313132016-07-12 22:09:27 +02007357 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +08007358 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
7359 /*
7360 * Make sure the IRTE is in remapped mode if
7361 * we don't handle it in posted mode.
7362 */
7363 ret = irq_set_vcpu_affinity(host_irq, NULL);
7364 if (ret < 0) {
7365 printk(KERN_INFO
7366 "failed to back to remapped mode, irq: %u\n",
7367 host_irq);
7368 goto out;
7369 }
7370
Feng Wuefc64402015-09-18 22:29:51 +08007371 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007372 }
Feng Wuefc64402015-09-18 22:29:51 +08007373
7374 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7375 vcpu_info.vector = irq.vector;
7376
hu huajun2698d822018-04-11 15:16:40 +08007377 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007378 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7379
7380 if (set)
7381 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007382 else
Feng Wuefc64402015-09-18 22:29:51 +08007383 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007384
7385 if (ret < 0) {
7386 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7387 __func__);
7388 goto out;
7389 }
7390 }
7391
7392 ret = 0;
7393out:
7394 srcu_read_unlock(&kvm->irq_srcu, idx);
7395 return ret;
7396}
7397
Ashok Rajc45dcc72016-06-22 14:59:56 +08007398static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7399{
7400 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7401 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7402 FEATURE_CONTROL_LMCE;
7403 else
7404 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7405 ~FEATURE_CONTROL_LMCE;
7406}
7407
Ladi Prosek72d7b372017-10-11 16:54:41 +02007408static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7409{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007410 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7411 if (to_vmx(vcpu)->nested.nested_run_pending)
7412 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007413 return 1;
7414}
7415
Ladi Prosek0234bf82017-10-11 16:54:40 +02007416static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7417{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007418 struct vcpu_vmx *vmx = to_vmx(vcpu);
7419
7420 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7421 if (vmx->nested.smm.guest_mode)
7422 nested_vmx_vmexit(vcpu, -1, 0, 0);
7423
7424 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7425 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007426 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007427 return 0;
7428}
7429
Sean Christophersoned193212019-04-02 08:03:09 -07007430static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007431{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007432 struct vcpu_vmx *vmx = to_vmx(vcpu);
7433 int ret;
7434
7435 if (vmx->nested.smm.vmxon) {
7436 vmx->nested.vmxon = true;
7437 vmx->nested.smm.vmxon = false;
7438 }
7439
7440 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007441 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007442 if (ret)
7443 return ret;
7444
7445 vmx->nested.smm.guest_mode = false;
7446 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007447 return 0;
7448}
7449
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007450static int enable_smi_window(struct kvm_vcpu *vcpu)
7451{
7452 return 0;
7453}
7454
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007455static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7456{
Yi Wang9481b7f2019-07-15 12:35:17 +08007457 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007458}
7459
Sean Christophersona3203382018-12-03 13:53:11 -08007460static __init int hardware_setup(void)
7461{
7462 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007463 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007464 int r, i;
7465
7466 rdmsrl_safe(MSR_EFER, &host_efer);
7467
Sean Christopherson23420802019-04-19 22:50:57 -07007468 store_idt(&dt);
7469 host_idt_base = dt.address;
7470
Sean Christophersona3203382018-12-03 13:53:11 -08007471 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7472 kvm_define_shared_msr(i, vmx_msr_index[i]);
7473
7474 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7475 return -EIO;
7476
7477 if (boot_cpu_has(X86_FEATURE_NX))
7478 kvm_enable_efer_bits(EFER_NX);
7479
7480 if (boot_cpu_has(X86_FEATURE_MPX)) {
7481 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7482 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7483 }
7484
7485 if (boot_cpu_has(X86_FEATURE_XSAVES))
7486 rdmsrl(MSR_IA32_XSS, host_xss);
7487
7488 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7489 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7490 enable_vpid = 0;
7491
7492 if (!cpu_has_vmx_ept() ||
7493 !cpu_has_vmx_ept_4levels() ||
7494 !cpu_has_vmx_ept_mt_wb() ||
7495 !cpu_has_vmx_invept_global())
7496 enable_ept = 0;
7497
7498 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7499 enable_ept_ad_bits = 0;
7500
7501 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7502 enable_unrestricted_guest = 0;
7503
7504 if (!cpu_has_vmx_flexpriority())
7505 flexpriority_enabled = 0;
7506
7507 if (!cpu_has_virtual_nmis())
7508 enable_vnmi = 0;
7509
7510 /*
7511 * set_apic_access_page_addr() is used to reload apic access
7512 * page upon invalidation. No need to do anything if not
7513 * using the APIC_ACCESS_ADDR VMCS field.
7514 */
7515 if (!flexpriority_enabled)
7516 kvm_x86_ops->set_apic_access_page_addr = NULL;
7517
7518 if (!cpu_has_vmx_tpr_shadow())
7519 kvm_x86_ops->update_cr8_intercept = NULL;
7520
7521 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7522 kvm_disable_largepages();
7523
7524#if IS_ENABLED(CONFIG_HYPERV)
7525 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007526 && enable_ept) {
7527 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7528 kvm_x86_ops->tlb_remote_flush_with_range =
7529 hv_remote_flush_tlb_with_range;
7530 }
Sean Christophersona3203382018-12-03 13:53:11 -08007531#endif
7532
7533 if (!cpu_has_vmx_ple()) {
7534 ple_gap = 0;
7535 ple_window = 0;
7536 ple_window_grow = 0;
7537 ple_window_max = 0;
7538 ple_window_shrink = 0;
7539 }
7540
7541 if (!cpu_has_vmx_apicv()) {
7542 enable_apicv = 0;
7543 kvm_x86_ops->sync_pir_to_irr = NULL;
7544 }
7545
7546 if (cpu_has_vmx_tsc_scaling()) {
7547 kvm_has_tsc_control = true;
7548 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7549 kvm_tsc_scaling_ratio_frac_bits = 48;
7550 }
7551
7552 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7553
7554 if (enable_ept)
7555 vmx_enable_tdp();
7556 else
7557 kvm_disable_tdp();
7558
Sean Christophersona3203382018-12-03 13:53:11 -08007559 /*
7560 * Only enable PML when hardware supports PML feature, and both EPT
7561 * and EPT A/D bit features are enabled -- PML depends on them to work.
7562 */
7563 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7564 enable_pml = 0;
7565
7566 if (!enable_pml) {
7567 kvm_x86_ops->slot_enable_log_dirty = NULL;
7568 kvm_x86_ops->slot_disable_log_dirty = NULL;
7569 kvm_x86_ops->flush_log_dirty = NULL;
7570 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7571 }
7572
7573 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007574 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007575
Sean Christopherson804939e2019-05-07 12:18:05 -07007576 if (enable_preemption_timer) {
7577 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007578 u64 vmx_msr;
7579
7580 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7581 cpu_preemption_timer_multi =
7582 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007583
7584 if (tsc_khz)
7585 use_timer_freq = (u64)tsc_khz * 1000;
7586 use_timer_freq >>= cpu_preemption_timer_multi;
7587
7588 /*
7589 * KVM "disables" the preemption timer by setting it to its max
7590 * value. Don't use the timer if it might cause spurious exits
7591 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7592 */
7593 if (use_timer_freq > 0xffffffffu / 10)
7594 enable_preemption_timer = false;
7595 }
7596
7597 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007598 kvm_x86_ops->set_hv_timer = NULL;
7599 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007600 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007601 }
7602
Sean Christophersona3203382018-12-03 13:53:11 -08007603 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007604
7605 kvm_mce_cap_supported |= MCG_LMCE_P;
7606
Chao Pengf99e3da2018-10-24 16:05:10 +08007607 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7608 return -EINVAL;
7609 if (!enable_ept || !cpu_has_vmx_intel_pt())
7610 pt_mode = PT_MODE_SYSTEM;
7611
Sean Christophersona3203382018-12-03 13:53:11 -08007612 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007613 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7614 vmx_capability.ept, enable_apicv);
7615
Sean Christophersone4027cf2018-12-03 13:53:12 -08007616 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007617 if (r)
7618 return r;
7619 }
7620
7621 r = alloc_kvm_area();
7622 if (r)
7623 nested_vmx_hardware_unsetup();
7624 return r;
7625}
7626
7627static __exit void hardware_unsetup(void)
7628{
7629 if (nested)
7630 nested_vmx_hardware_unsetup();
7631
7632 free_kvm_area();
7633}
7634
Kees Cook404f6aa2016-08-08 16:29:06 -07007635static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007636 .cpu_has_kvm_support = cpu_has_kvm_support,
7637 .disabled_by_bios = vmx_disabled_by_bios,
7638 .hardware_setup = hardware_setup,
7639 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007640 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007641 .hardware_enable = hardware_enable,
7642 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007643 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007644 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007645
Wanpeng Lib31c1142018-03-12 04:53:04 -07007646 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007647 .vm_alloc = vmx_vm_alloc,
7648 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007649
Avi Kivity6aa8b732006-12-10 02:21:36 -08007650 .vcpu_create = vmx_create_vcpu,
7651 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007652 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007653
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007654 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007655 .vcpu_load = vmx_vcpu_load,
7656 .vcpu_put = vmx_vcpu_put,
7657
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007658 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007659 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007660 .get_msr = vmx_get_msr,
7661 .set_msr = vmx_set_msr,
7662 .get_segment_base = vmx_get_segment_base,
7663 .get_segment = vmx_get_segment,
7664 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007665 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007666 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007667 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007668 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007669 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007670 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007671 .set_cr3 = vmx_set_cr3,
7672 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007673 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007674 .get_idt = vmx_get_idt,
7675 .set_idt = vmx_set_idt,
7676 .get_gdt = vmx_get_gdt,
7677 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007678 .get_dr6 = vmx_get_dr6,
7679 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007680 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007681 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007682 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007683 .get_rflags = vmx_get_rflags,
7684 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007685
Avi Kivity6aa8b732006-12-10 02:21:36 -08007686 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007687 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007688
Avi Kivity6aa8b732006-12-10 02:21:36 -08007689 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007690 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007691 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007692 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7693 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007694 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007695 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007696 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007697 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007698 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007699 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007700 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007701 .get_nmi_mask = vmx_get_nmi_mask,
7702 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007703 .enable_nmi_window = enable_nmi_window,
7704 .enable_irq_window = enable_irq_window,
7705 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007706 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007707 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007708 .get_enable_apicv = vmx_get_enable_apicv,
7709 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007710 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007711 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007712 .hwapic_irr_update = vmx_hwapic_irr_update,
7713 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007714 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007715 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7716 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007717
Izik Eiduscbc94022007-10-25 00:29:55 +02007718 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007719 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007720 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007721 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007722
Avi Kivity586f9602010-11-18 13:09:54 +02007723 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007724
Sheng Yang17cc3932010-01-05 19:02:27 +08007725 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007726
7727 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007728
7729 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007730 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007731
7732 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007733
7734 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007735
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007736 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007737 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007738
7739 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007740
7741 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007742 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007743 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007744 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007745 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007746 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007747
Sean Christophersond264ee02018-08-27 15:21:12 -07007748 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007749
7750 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007751
7752 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7753 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7754 .flush_log_dirty = vmx_flush_log_dirty,
7755 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007756 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007757
Feng Wubf9f6ac2015-09-18 22:29:55 +08007758 .pre_block = vmx_pre_block,
7759 .post_block = vmx_post_block,
7760
Wei Huang25462f72015-06-19 15:45:05 +02007761 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007762
7763 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007764
7765#ifdef CONFIG_X86_64
7766 .set_hv_timer = vmx_set_hv_timer,
7767 .cancel_hv_timer = vmx_cancel_hv_timer,
7768#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007769
7770 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007771
Ladi Prosek72d7b372017-10-11 16:54:41 +02007772 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007773 .pre_enter_smm = vmx_pre_enter_smm,
7774 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007775 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007776
Sean Christophersone4027cf2018-12-03 13:53:12 -08007777 .check_nested_events = NULL,
7778 .get_nested_state = NULL,
7779 .set_nested_state = NULL,
7780 .get_vmcs12_pages = NULL,
7781 .nested_enable_evmcs = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007782 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007783};
7784
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007785static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007786{
7787 if (vmx_l1d_flush_pages) {
7788 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7789 vmx_l1d_flush_pages = NULL;
7790 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007791 /* Restore state so sysfs ignores VMX */
7792 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007793}
7794
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007795static void vmx_exit(void)
7796{
7797#ifdef CONFIG_KEXEC_CORE
7798 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7799 synchronize_rcu();
7800#endif
7801
7802 kvm_exit();
7803
7804#if IS_ENABLED(CONFIG_HYPERV)
7805 if (static_branch_unlikely(&enable_evmcs)) {
7806 int cpu;
7807 struct hv_vp_assist_page *vp_ap;
7808 /*
7809 * Reset everything to support using non-enlightened VMCS
7810 * access later (e.g. when we reload the module with
7811 * enlightened_vmcs=0)
7812 */
7813 for_each_online_cpu(cpu) {
7814 vp_ap = hv_get_vp_assist_page(cpu);
7815
7816 if (!vp_ap)
7817 continue;
7818
7819 vp_ap->current_nested_vmcs = 0;
7820 vp_ap->enlighten_vmentry = 0;
7821 }
7822
7823 static_branch_disable(&enable_evmcs);
7824 }
7825#endif
7826 vmx_cleanup_l1d_flush();
7827}
7828module_exit(vmx_exit);
7829
Avi Kivity6aa8b732006-12-10 02:21:36 -08007830static int __init vmx_init(void)
7831{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007832 int r;
7833
7834#if IS_ENABLED(CONFIG_HYPERV)
7835 /*
7836 * Enlightened VMCS usage should be recommended and the host needs
7837 * to support eVMCS v1 or above. We can also disable eVMCS support
7838 * with module parameter.
7839 */
7840 if (enlightened_vmcs &&
7841 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7842 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7843 KVM_EVMCS_VERSION) {
7844 int cpu;
7845
7846 /* Check that we have assist pages on all online CPUs */
7847 for_each_online_cpu(cpu) {
7848 if (!hv_get_vp_assist_page(cpu)) {
7849 enlightened_vmcs = false;
7850 break;
7851 }
7852 }
7853
7854 if (enlightened_vmcs) {
7855 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7856 static_branch_enable(&enable_evmcs);
7857 }
7858 } else {
7859 enlightened_vmcs = false;
7860 }
7861#endif
7862
7863 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007864 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007865 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007866 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007867
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007868 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007869 * Must be called after kvm_init() so enable_ept is properly set
7870 * up. Hand the parameter mitigation value in which was stored in
7871 * the pre module init parser. If no parameter was given, it will
7872 * contain 'auto' which will be turned into the default 'cond'
7873 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007874 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007875 if (boot_cpu_has(X86_BUG_L1TF)) {
7876 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7877 if (r) {
7878 vmx_exit();
7879 return r;
7880 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007881 }
7882
Dave Young2965faa2015-09-09 15:38:55 -07007883#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007884 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7885 crash_vmclear_local_loaded_vmcss);
7886#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007887 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007888
He, Qingfdef3ad2007-04-30 09:45:24 +03007889 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007890}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007891module_init(vmx_init);