blob: c1b9bd15815c9b27db5a6eb352f3a998bd6f202e [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Dan Williams085331d2018-01-31 17:47:03 -080037#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030039#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040040
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020041#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080042#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080043#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080044#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020045#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020046#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080047#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020048#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020049#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010050#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080051#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010052#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080053#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070054#include <asm/mmu_context.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020055#include <asm/spec-ctrl.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010056#include <asm/mshyperv.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080057
Marcelo Tosatti229456f2009-06-17 09:22:14 -030058#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010060#include "vmx_evmcs.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030061
Avi Kivity4ecac3f2008-05-13 13:23:38 +030062#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040063#define __ex_clear(x, reg) \
64 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030065
Avi Kivity6aa8b732006-12-10 02:21:36 -080066MODULE_AUTHOR("Qumranet");
67MODULE_LICENSE("GPL");
68
Josh Triplette9bda3b2012-03-20 23:33:51 -070069static const struct x86_cpu_id vmx_cpu_id[] = {
70 X86_FEATURE_MATCH(X86_FEATURE_VMX),
71 {}
72};
73MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
74
Rusty Russell476bc002012-01-13 09:32:18 +103075static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020076module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080077
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010078static bool __read_mostly enable_vnmi = 1;
79module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
80
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020082module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020085module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070088module_param_named(unrestricted_guest,
89 enable_unrestricted_guest, bool, S_IRUGO);
90
Xudong Hao83c3a332012-05-28 19:33:35 +080091static bool __read_mostly enable_ept_ad_bits = 1;
92module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
93
Avi Kivitya27685c2012-06-12 20:30:18 +030094static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020095module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030096
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030098module_param(fasteoi, bool, S_IRUGO);
99
Yang Zhang5a717852013-04-11 19:25:16 +0800100static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800101module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800102
Abel Gordonabc4fc52013-04-18 14:35:25 +0300103static bool __read_mostly enable_shadow_vmcs = 1;
104module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300105/*
106 * If nested=1, nested virtualization is supported, i.e., guests may use
107 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
108 * use VMX instructions.
109 */
Rusty Russell476bc002012-01-13 09:32:18 +1030110static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300111module_param(nested, bool, S_IRUGO);
112
Sean Christopherson52017602018-09-26 09:23:57 -0700113static bool __read_mostly nested_early_check = 0;
114module_param(nested_early_check, bool, S_IRUGO);
115
Wanpeng Li20300092014-12-02 19:14:59 +0800116static u64 __read_mostly host_xss;
117
Kai Huang843e4332015-01-28 10:54:28 +0800118static bool __read_mostly enable_pml = 1;
119module_param_named(pml, enable_pml, bool, S_IRUGO);
120
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121#define MSR_TYPE_R 1
122#define MSR_TYPE_W 2
123#define MSR_TYPE_RW 3
124
125#define MSR_BITMAP_MODE_X2APIC 1
126#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100127
Haozhong Zhang64903d62015-10-20 15:39:09 +0800128#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
129
Yunhong Jiang64672c92016-06-13 14:19:59 -0700130/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
131static int __read_mostly cpu_preemption_timer_multi;
132static bool __read_mostly enable_preemption_timer = 1;
133#ifdef CONFIG_X86_64
134module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
135#endif
136
Sean Christopherson3de63472018-07-13 08:42:30 -0700137#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800138#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
139#define KVM_VM_CR0_ALWAYS_ON \
140 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
141 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200142#define KVM_CR4_GUEST_OWNED_BITS \
143 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800144 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200145
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800146#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200147#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
148#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
149
Avi Kivity78ac8b42010-04-08 18:19:35 +0300150#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
151
Jan Kiszkaf41245002014-03-07 20:03:13 +0100152#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800154/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300155 * Hyper-V requires all of these, so mark them as supported even though
156 * they are just treated the same as all-context.
157 */
158#define VMX_VPID_EXTENT_SUPPORTED_MASK \
159 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
160 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
161 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
162 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
163
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800164/*
165 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
166 * ple_gap: upper bound on the amount of time between two successive
167 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500168 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800169 * ple_window: upper bound on the amount of time a guest is allowed to execute
170 * in a PAUSE loop. Tests indicate that most spinlocks are held for
171 * less than 2^12 cycles
172 * Time is measured based on a counter that runs at the same rate as the TSC,
173 * refer SDM volume 3b section 21.6.13 & 22.1.3.
174 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400175static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
Babu Moger7fbc85a2018-03-16 16:37:22 -0400177static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
178module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800179
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400181static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400182module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200183
184/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400185static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400186module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200187
188/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400189static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
190module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200191
Avi Kivity83287ea422012-09-16 15:10:57 +0300192extern const ulong vmx_return;
Sean Christopherson52017602018-09-26 09:23:57 -0700193extern const ulong vmx_early_consistency_check_return;
Avi Kivity83287ea422012-09-16 15:10:57 +0300194
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200196static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200197static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200198
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200199/* Storage for pre module init parameter parsing */
200static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200201
202static const struct {
203 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200204 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200205} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200206 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
207 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
208 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
209 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
210 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
211 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200212};
213
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200214#define L1D_CACHE_ORDER 4
215static void *vmx_l1d_flush_pages;
216
217static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
218{
219 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200220 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200221
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200222 if (!enable_ept) {
223 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
224 return 0;
225 }
226
Yi Wangd806afa2018-08-16 13:42:39 +0800227 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
228 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Yi Wangd806afa2018-08-16 13:42:39 +0800230 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
231 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
232 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
233 return 0;
234 }
235 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200236
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200237 /* If set to auto use the default l1tf mitigation method */
238 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
239 switch (l1tf_mitigation) {
240 case L1TF_MITIGATION_OFF:
241 l1tf = VMENTER_L1D_FLUSH_NEVER;
242 break;
243 case L1TF_MITIGATION_FLUSH_NOWARN:
244 case L1TF_MITIGATION_FLUSH:
245 case L1TF_MITIGATION_FLUSH_NOSMT:
246 l1tf = VMENTER_L1D_FLUSH_COND;
247 break;
248 case L1TF_MITIGATION_FULL:
249 case L1TF_MITIGATION_FULL_FORCE:
250 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
251 break;
252 }
253 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
254 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
255 }
256
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200257 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
258 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
259 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
260 if (!page)
261 return -ENOMEM;
262 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200263
264 /*
265 * Initialize each page with a different pattern in
266 * order to protect against KSM in the nested
267 * virtualization case.
268 */
269 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
270 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
271 PAGE_SIZE);
272 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200273 }
274
275 l1tf_vmx_mitigation = l1tf;
276
Thomas Gleixner895ae472018-07-13 16:23:22 +0200277 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
278 static_branch_enable(&vmx_l1d_should_flush);
279 else
280 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200281
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 if (l1tf == VMENTER_L1D_FLUSH_COND)
283 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200284 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200285 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200286 return 0;
287}
288
289static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200290{
291 unsigned int i;
292
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200293 if (s) {
294 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200295 if (vmentry_l1d_param[i].for_parse &&
296 sysfs_streq(s, vmentry_l1d_param[i].option))
297 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200298 }
299 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200300 return -EINVAL;
301}
302
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
304{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200305 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307 l1tf = vmentry_l1d_flush_parse(s);
308 if (l1tf < 0)
309 return l1tf;
310
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200311 if (!boot_cpu_has(X86_BUG_L1TF))
312 return 0;
313
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200314 /*
315 * Has vmx_init() run already? If not then this is the pre init
316 * parameter parsing. In that case just store the value and let
317 * vmx_init() do the proper setup after enable_ept has been
318 * established.
319 */
320 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
321 vmentry_l1d_flush_param = l1tf;
322 return 0;
323 }
324
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200325 mutex_lock(&vmx_l1d_flush_mutex);
326 ret = vmx_setup_l1d_flush(l1tf);
327 mutex_unlock(&vmx_l1d_flush_mutex);
328 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200329}
330
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200331static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
332{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200333 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
334 return sprintf(s, "???\n");
335
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200336 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200337}
338
339static const struct kernel_param_ops vmentry_l1d_flush_ops = {
340 .set = vmentry_l1d_flush_set,
341 .get = vmentry_l1d_flush_get,
342};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200343module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200344
Tianyu Lan877ad952018-07-19 08:40:23 +0000345enum ept_pointers_status {
346 EPT_POINTERS_CHECK = 0,
347 EPT_POINTERS_MATCH = 1,
348 EPT_POINTERS_MISMATCH = 2
349};
350
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700351struct kvm_vmx {
352 struct kvm kvm;
353
354 unsigned int tss_addr;
355 bool ept_identity_pagetable_done;
356 gpa_t ept_identity_map_addr;
Tianyu Lan877ad952018-07-19 08:40:23 +0000357
358 enum ept_pointers_status ept_pointers_match;
359 spinlock_t ept_pointer_lock;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700360};
361
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200362#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300363
Liran Alon392b2f22018-06-23 02:35:01 +0300364struct vmcs_hdr {
365 u32 revision_id:31;
366 u32 shadow_vmcs:1;
367};
368
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400369struct vmcs {
Liran Alon392b2f22018-06-23 02:35:01 +0300370 struct vmcs_hdr hdr;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400371 u32 abort;
372 char data[0];
373};
374
Nadav Har'Eld462b812011-05-24 15:26:10 +0300375/*
Sean Christophersond7ee0392018-07-23 12:32:47 -0700376 * vmcs_host_state tracks registers that are loaded from the VMCS on VMEXIT
377 * and whose values change infrequently, but are not constant. I.e. this is
378 * used as a write-through cache of the corresponding VMCS fields.
379 */
380struct vmcs_host_state {
381 unsigned long cr3; /* May not match real cr3 */
382 unsigned long cr4; /* May not match real cr4 */
Sean Christopherson5e079c72018-07-23 12:32:50 -0700383 unsigned long gs_base;
384 unsigned long fs_base;
Sean Christophersond7ee0392018-07-23 12:32:47 -0700385
386 u16 fs_sel, gs_sel, ldt_sel;
387#ifdef CONFIG_X86_64
388 u16 ds_sel, es_sel;
389#endif
390};
391
392/*
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
394 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
395 * loaded on this CPU (so we can clear them if the CPU goes down).
396 */
397struct loaded_vmcs {
398 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700399 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300400 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200401 bool launched;
402 bool nmi_known_unmasked;
Sean Christophersonf459a702018-08-27 15:21:11 -0700403 bool hv_timer_armed;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +0100404 /* Support for vnmi-less CPUs */
405 int soft_vnmi_blocked;
406 ktime_t entry_time;
407 s64 vnmi_blocked_time;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100408 unsigned long *msr_bitmap;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300409 struct list_head loaded_vmcss_on_cpu_link;
Sean Christophersond7ee0392018-07-23 12:32:47 -0700410 struct vmcs_host_state host_state;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300411};
412
Avi Kivity26bb0982009-09-07 11:14:12 +0300413struct shared_msr_entry {
414 unsigned index;
415 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200416 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300417};
418
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300419/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300420 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
421 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
422 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
423 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
424 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
425 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattsonde3a0022017-11-27 17:22:25 -0600426 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300427 * underlying hardware which will be used to run L2.
428 * This structure is packed to ensure that its layout is identical across
429 * machines (necessary for live migration).
Jim Mattsonb348e792018-05-01 15:40:27 -0700430 *
431 * IMPORTANT: Changing the layout of existing fields in this structure
432 * will break save/restore compatibility with older kvm releases. When
433 * adding new fields, either use space in the reserved padding* arrays
434 * or add the new fields to the end of the structure.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300435 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300436typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300437struct __packed vmcs12 {
438 /* According to the Intel spec, a VMCS region must start with the
439 * following two fields. Then follow implementation-specific data.
440 */
Liran Alon392b2f22018-06-23 02:35:01 +0300441 struct vmcs_hdr hdr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300442 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300443
Nadav Har'El27d6c862011-05-25 23:06:59 +0300444 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
445 u32 padding[7]; /* room for future expansion */
446
Nadav Har'El22bd0352011-05-25 23:05:57 +0300447 u64 io_bitmap_a;
448 u64 io_bitmap_b;
449 u64 msr_bitmap;
450 u64 vm_exit_msr_store_addr;
451 u64 vm_exit_msr_load_addr;
452 u64 vm_entry_msr_load_addr;
453 u64 tsc_offset;
454 u64 virtual_apic_page_addr;
455 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800456 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300457 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800458 u64 eoi_exit_bitmap0;
459 u64 eoi_exit_bitmap1;
460 u64 eoi_exit_bitmap2;
461 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800462 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300463 u64 guest_physical_address;
464 u64 vmcs_link_pointer;
465 u64 guest_ia32_debugctl;
466 u64 guest_ia32_pat;
467 u64 guest_ia32_efer;
468 u64 guest_ia32_perf_global_ctrl;
469 u64 guest_pdptr0;
470 u64 guest_pdptr1;
471 u64 guest_pdptr2;
472 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100473 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300474 u64 host_ia32_pat;
475 u64 host_ia32_efer;
476 u64 host_ia32_perf_global_ctrl;
Jim Mattsonb348e792018-05-01 15:40:27 -0700477 u64 vmread_bitmap;
478 u64 vmwrite_bitmap;
479 u64 vm_function_control;
480 u64 eptp_list_address;
481 u64 pml_address;
482 u64 padding64[3]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300483 /*
484 * To allow migration of L1 (complete with its L2 guests) between
485 * machines of different natural widths (32 or 64 bit), we cannot have
486 * unsigned long fields with no explict size. We use u64 (aliased
487 * natural_width) instead. Luckily, x86 is little-endian.
488 */
489 natural_width cr0_guest_host_mask;
490 natural_width cr4_guest_host_mask;
491 natural_width cr0_read_shadow;
492 natural_width cr4_read_shadow;
493 natural_width cr3_target_value0;
494 natural_width cr3_target_value1;
495 natural_width cr3_target_value2;
496 natural_width cr3_target_value3;
497 natural_width exit_qualification;
498 natural_width guest_linear_address;
499 natural_width guest_cr0;
500 natural_width guest_cr3;
501 natural_width guest_cr4;
502 natural_width guest_es_base;
503 natural_width guest_cs_base;
504 natural_width guest_ss_base;
505 natural_width guest_ds_base;
506 natural_width guest_fs_base;
507 natural_width guest_gs_base;
508 natural_width guest_ldtr_base;
509 natural_width guest_tr_base;
510 natural_width guest_gdtr_base;
511 natural_width guest_idtr_base;
512 natural_width guest_dr7;
513 natural_width guest_rsp;
514 natural_width guest_rip;
515 natural_width guest_rflags;
516 natural_width guest_pending_dbg_exceptions;
517 natural_width guest_sysenter_esp;
518 natural_width guest_sysenter_eip;
519 natural_width host_cr0;
520 natural_width host_cr3;
521 natural_width host_cr4;
522 natural_width host_fs_base;
523 natural_width host_gs_base;
524 natural_width host_tr_base;
525 natural_width host_gdtr_base;
526 natural_width host_idtr_base;
527 natural_width host_ia32_sysenter_esp;
528 natural_width host_ia32_sysenter_eip;
529 natural_width host_rsp;
530 natural_width host_rip;
531 natural_width paddingl[8]; /* room for future expansion */
532 u32 pin_based_vm_exec_control;
533 u32 cpu_based_vm_exec_control;
534 u32 exception_bitmap;
535 u32 page_fault_error_code_mask;
536 u32 page_fault_error_code_match;
537 u32 cr3_target_count;
538 u32 vm_exit_controls;
539 u32 vm_exit_msr_store_count;
540 u32 vm_exit_msr_load_count;
541 u32 vm_entry_controls;
542 u32 vm_entry_msr_load_count;
543 u32 vm_entry_intr_info_field;
544 u32 vm_entry_exception_error_code;
545 u32 vm_entry_instruction_len;
546 u32 tpr_threshold;
547 u32 secondary_vm_exec_control;
548 u32 vm_instruction_error;
549 u32 vm_exit_reason;
550 u32 vm_exit_intr_info;
551 u32 vm_exit_intr_error_code;
552 u32 idt_vectoring_info_field;
553 u32 idt_vectoring_error_code;
554 u32 vm_exit_instruction_len;
555 u32 vmx_instruction_info;
556 u32 guest_es_limit;
557 u32 guest_cs_limit;
558 u32 guest_ss_limit;
559 u32 guest_ds_limit;
560 u32 guest_fs_limit;
561 u32 guest_gs_limit;
562 u32 guest_ldtr_limit;
563 u32 guest_tr_limit;
564 u32 guest_gdtr_limit;
565 u32 guest_idtr_limit;
566 u32 guest_es_ar_bytes;
567 u32 guest_cs_ar_bytes;
568 u32 guest_ss_ar_bytes;
569 u32 guest_ds_ar_bytes;
570 u32 guest_fs_ar_bytes;
571 u32 guest_gs_ar_bytes;
572 u32 guest_ldtr_ar_bytes;
573 u32 guest_tr_ar_bytes;
574 u32 guest_interruptibility_info;
575 u32 guest_activity_state;
576 u32 guest_sysenter_cs;
577 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100578 u32 vmx_preemption_timer_value;
579 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300580 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800581 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300582 u16 guest_es_selector;
583 u16 guest_cs_selector;
584 u16 guest_ss_selector;
585 u16 guest_ds_selector;
586 u16 guest_fs_selector;
587 u16 guest_gs_selector;
588 u16 guest_ldtr_selector;
589 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800590 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300591 u16 host_es_selector;
592 u16 host_cs_selector;
593 u16 host_ss_selector;
594 u16 host_ds_selector;
595 u16 host_fs_selector;
596 u16 host_gs_selector;
597 u16 host_tr_selector;
Jim Mattsonb348e792018-05-01 15:40:27 -0700598 u16 guest_pml_index;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300599};
600
601/*
Jim Mattson21ebf532018-05-01 15:40:28 -0700602 * For save/restore compatibility, the vmcs12 field offsets must not change.
603 */
604#define CHECK_OFFSET(field, loc) \
605 BUILD_BUG_ON_MSG(offsetof(struct vmcs12, field) != (loc), \
606 "Offset of " #field " in struct vmcs12 has changed.")
607
608static inline void vmx_check_vmcs12_offsets(void) {
Liran Alon392b2f22018-06-23 02:35:01 +0300609 CHECK_OFFSET(hdr, 0);
Jim Mattson21ebf532018-05-01 15:40:28 -0700610 CHECK_OFFSET(abort, 4);
611 CHECK_OFFSET(launch_state, 8);
612 CHECK_OFFSET(io_bitmap_a, 40);
613 CHECK_OFFSET(io_bitmap_b, 48);
614 CHECK_OFFSET(msr_bitmap, 56);
615 CHECK_OFFSET(vm_exit_msr_store_addr, 64);
616 CHECK_OFFSET(vm_exit_msr_load_addr, 72);
617 CHECK_OFFSET(vm_entry_msr_load_addr, 80);
618 CHECK_OFFSET(tsc_offset, 88);
619 CHECK_OFFSET(virtual_apic_page_addr, 96);
620 CHECK_OFFSET(apic_access_addr, 104);
621 CHECK_OFFSET(posted_intr_desc_addr, 112);
622 CHECK_OFFSET(ept_pointer, 120);
623 CHECK_OFFSET(eoi_exit_bitmap0, 128);
624 CHECK_OFFSET(eoi_exit_bitmap1, 136);
625 CHECK_OFFSET(eoi_exit_bitmap2, 144);
626 CHECK_OFFSET(eoi_exit_bitmap3, 152);
627 CHECK_OFFSET(xss_exit_bitmap, 160);
628 CHECK_OFFSET(guest_physical_address, 168);
629 CHECK_OFFSET(vmcs_link_pointer, 176);
630 CHECK_OFFSET(guest_ia32_debugctl, 184);
631 CHECK_OFFSET(guest_ia32_pat, 192);
632 CHECK_OFFSET(guest_ia32_efer, 200);
633 CHECK_OFFSET(guest_ia32_perf_global_ctrl, 208);
634 CHECK_OFFSET(guest_pdptr0, 216);
635 CHECK_OFFSET(guest_pdptr1, 224);
636 CHECK_OFFSET(guest_pdptr2, 232);
637 CHECK_OFFSET(guest_pdptr3, 240);
638 CHECK_OFFSET(guest_bndcfgs, 248);
639 CHECK_OFFSET(host_ia32_pat, 256);
640 CHECK_OFFSET(host_ia32_efer, 264);
641 CHECK_OFFSET(host_ia32_perf_global_ctrl, 272);
642 CHECK_OFFSET(vmread_bitmap, 280);
643 CHECK_OFFSET(vmwrite_bitmap, 288);
644 CHECK_OFFSET(vm_function_control, 296);
645 CHECK_OFFSET(eptp_list_address, 304);
646 CHECK_OFFSET(pml_address, 312);
647 CHECK_OFFSET(cr0_guest_host_mask, 344);
648 CHECK_OFFSET(cr4_guest_host_mask, 352);
649 CHECK_OFFSET(cr0_read_shadow, 360);
650 CHECK_OFFSET(cr4_read_shadow, 368);
651 CHECK_OFFSET(cr3_target_value0, 376);
652 CHECK_OFFSET(cr3_target_value1, 384);
653 CHECK_OFFSET(cr3_target_value2, 392);
654 CHECK_OFFSET(cr3_target_value3, 400);
655 CHECK_OFFSET(exit_qualification, 408);
656 CHECK_OFFSET(guest_linear_address, 416);
657 CHECK_OFFSET(guest_cr0, 424);
658 CHECK_OFFSET(guest_cr3, 432);
659 CHECK_OFFSET(guest_cr4, 440);
660 CHECK_OFFSET(guest_es_base, 448);
661 CHECK_OFFSET(guest_cs_base, 456);
662 CHECK_OFFSET(guest_ss_base, 464);
663 CHECK_OFFSET(guest_ds_base, 472);
664 CHECK_OFFSET(guest_fs_base, 480);
665 CHECK_OFFSET(guest_gs_base, 488);
666 CHECK_OFFSET(guest_ldtr_base, 496);
667 CHECK_OFFSET(guest_tr_base, 504);
668 CHECK_OFFSET(guest_gdtr_base, 512);
669 CHECK_OFFSET(guest_idtr_base, 520);
670 CHECK_OFFSET(guest_dr7, 528);
671 CHECK_OFFSET(guest_rsp, 536);
672 CHECK_OFFSET(guest_rip, 544);
673 CHECK_OFFSET(guest_rflags, 552);
674 CHECK_OFFSET(guest_pending_dbg_exceptions, 560);
675 CHECK_OFFSET(guest_sysenter_esp, 568);
676 CHECK_OFFSET(guest_sysenter_eip, 576);
677 CHECK_OFFSET(host_cr0, 584);
678 CHECK_OFFSET(host_cr3, 592);
679 CHECK_OFFSET(host_cr4, 600);
680 CHECK_OFFSET(host_fs_base, 608);
681 CHECK_OFFSET(host_gs_base, 616);
682 CHECK_OFFSET(host_tr_base, 624);
683 CHECK_OFFSET(host_gdtr_base, 632);
684 CHECK_OFFSET(host_idtr_base, 640);
685 CHECK_OFFSET(host_ia32_sysenter_esp, 648);
686 CHECK_OFFSET(host_ia32_sysenter_eip, 656);
687 CHECK_OFFSET(host_rsp, 664);
688 CHECK_OFFSET(host_rip, 672);
689 CHECK_OFFSET(pin_based_vm_exec_control, 744);
690 CHECK_OFFSET(cpu_based_vm_exec_control, 748);
691 CHECK_OFFSET(exception_bitmap, 752);
692 CHECK_OFFSET(page_fault_error_code_mask, 756);
693 CHECK_OFFSET(page_fault_error_code_match, 760);
694 CHECK_OFFSET(cr3_target_count, 764);
695 CHECK_OFFSET(vm_exit_controls, 768);
696 CHECK_OFFSET(vm_exit_msr_store_count, 772);
697 CHECK_OFFSET(vm_exit_msr_load_count, 776);
698 CHECK_OFFSET(vm_entry_controls, 780);
699 CHECK_OFFSET(vm_entry_msr_load_count, 784);
700 CHECK_OFFSET(vm_entry_intr_info_field, 788);
701 CHECK_OFFSET(vm_entry_exception_error_code, 792);
702 CHECK_OFFSET(vm_entry_instruction_len, 796);
703 CHECK_OFFSET(tpr_threshold, 800);
704 CHECK_OFFSET(secondary_vm_exec_control, 804);
705 CHECK_OFFSET(vm_instruction_error, 808);
706 CHECK_OFFSET(vm_exit_reason, 812);
707 CHECK_OFFSET(vm_exit_intr_info, 816);
708 CHECK_OFFSET(vm_exit_intr_error_code, 820);
709 CHECK_OFFSET(idt_vectoring_info_field, 824);
710 CHECK_OFFSET(idt_vectoring_error_code, 828);
711 CHECK_OFFSET(vm_exit_instruction_len, 832);
712 CHECK_OFFSET(vmx_instruction_info, 836);
713 CHECK_OFFSET(guest_es_limit, 840);
714 CHECK_OFFSET(guest_cs_limit, 844);
715 CHECK_OFFSET(guest_ss_limit, 848);
716 CHECK_OFFSET(guest_ds_limit, 852);
717 CHECK_OFFSET(guest_fs_limit, 856);
718 CHECK_OFFSET(guest_gs_limit, 860);
719 CHECK_OFFSET(guest_ldtr_limit, 864);
720 CHECK_OFFSET(guest_tr_limit, 868);
721 CHECK_OFFSET(guest_gdtr_limit, 872);
722 CHECK_OFFSET(guest_idtr_limit, 876);
723 CHECK_OFFSET(guest_es_ar_bytes, 880);
724 CHECK_OFFSET(guest_cs_ar_bytes, 884);
725 CHECK_OFFSET(guest_ss_ar_bytes, 888);
726 CHECK_OFFSET(guest_ds_ar_bytes, 892);
727 CHECK_OFFSET(guest_fs_ar_bytes, 896);
728 CHECK_OFFSET(guest_gs_ar_bytes, 900);
729 CHECK_OFFSET(guest_ldtr_ar_bytes, 904);
730 CHECK_OFFSET(guest_tr_ar_bytes, 908);
731 CHECK_OFFSET(guest_interruptibility_info, 912);
732 CHECK_OFFSET(guest_activity_state, 916);
733 CHECK_OFFSET(guest_sysenter_cs, 920);
734 CHECK_OFFSET(host_ia32_sysenter_cs, 924);
735 CHECK_OFFSET(vmx_preemption_timer_value, 928);
736 CHECK_OFFSET(virtual_processor_id, 960);
737 CHECK_OFFSET(posted_intr_nv, 962);
738 CHECK_OFFSET(guest_es_selector, 964);
739 CHECK_OFFSET(guest_cs_selector, 966);
740 CHECK_OFFSET(guest_ss_selector, 968);
741 CHECK_OFFSET(guest_ds_selector, 970);
742 CHECK_OFFSET(guest_fs_selector, 972);
743 CHECK_OFFSET(guest_gs_selector, 974);
744 CHECK_OFFSET(guest_ldtr_selector, 976);
745 CHECK_OFFSET(guest_tr_selector, 978);
746 CHECK_OFFSET(guest_intr_status, 980);
747 CHECK_OFFSET(host_es_selector, 982);
748 CHECK_OFFSET(host_cs_selector, 984);
749 CHECK_OFFSET(host_ss_selector, 986);
750 CHECK_OFFSET(host_ds_selector, 988);
751 CHECK_OFFSET(host_fs_selector, 990);
752 CHECK_OFFSET(host_gs_selector, 992);
753 CHECK_OFFSET(host_tr_selector, 994);
754 CHECK_OFFSET(guest_pml_index, 996);
755}
756
757/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300758 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
759 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
760 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
Jim Mattsonb348e792018-05-01 15:40:27 -0700761 *
762 * IMPORTANT: Changing this value will break save/restore compatibility with
763 * older kvm releases.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300764 */
765#define VMCS12_REVISION 0x11e57ed0
766
767/*
768 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
769 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
770 * current implementation, 4K are reserved to avoid future complications.
771 */
772#define VMCS12_SIZE 0x1000
773
774/*
Jim Mattson5b157062017-12-22 12:11:12 -0800775 * VMCS12_MAX_FIELD_INDEX is the highest index value used in any
776 * supported VMCS12 field encoding.
777 */
778#define VMCS12_MAX_FIELD_INDEX 0x17
779
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100780struct nested_vmx_msrs {
781 /*
782 * We only store the "true" versions of the VMX capability MSRs. We
783 * generate the "non-true" versions by setting the must-be-1 bits
784 * according to the SDM.
785 */
786 u32 procbased_ctls_low;
787 u32 procbased_ctls_high;
788 u32 secondary_ctls_low;
789 u32 secondary_ctls_high;
790 u32 pinbased_ctls_low;
791 u32 pinbased_ctls_high;
792 u32 exit_ctls_low;
793 u32 exit_ctls_high;
794 u32 entry_ctls_low;
795 u32 entry_ctls_high;
796 u32 misc_low;
797 u32 misc_high;
798 u32 ept_caps;
799 u32 vpid_caps;
800 u64 basic;
801 u64 cr0_fixed0;
802 u64 cr0_fixed1;
803 u64 cr4_fixed0;
804 u64 cr4_fixed1;
805 u64 vmcs_enum;
806 u64 vmfunc_controls;
807};
808
Jim Mattson5b157062017-12-22 12:11:12 -0800809/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300810 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
811 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
812 */
813struct nested_vmx {
814 /* Has the level1 guest done vmxon? */
815 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400816 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400817 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300818
819 /* The guest-physical address of the current VMCS L1 keeps for L2 */
820 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700821 /*
822 * Cache of the guest's VMCS, existing outside of guest memory.
823 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700824 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700825 */
826 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300827 /*
Liran Alon61ada742018-06-23 02:35:08 +0300828 * Cache of the guest's shadow VMCS, existing outside of guest
829 * memory. Loaded from guest memory during VM entry. Flushed
830 * to guest memory during VM exit.
831 */
832 struct vmcs12 *cached_shadow_vmcs12;
833 /*
Abel Gordon012f83c2013-04-18 14:39:25 +0300834 * Indicates if the shadow vmcs must be updated with the
835 * data hold by vmcs12
836 */
837 bool sync_shadow_vmcs;
Paolo Bonzini74a497f2017-12-20 13:55:39 +0100838 bool dirty_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300839
Sean Christopherson9d6105b2018-09-26 09:23:51 -0700840 /*
841 * vmcs02 has been initialized, i.e. state that is constant for
842 * vmcs02 has been written to the backing VMCS. Initialization
843 * is delayed until L1 actually attempts to run a nested VM.
844 */
845 bool vmcs02_initialized;
846
Jim Mattson8d860bb2018-05-09 16:56:05 -0400847 bool change_vmcs01_virtual_apic_mode;
848
Nadav Har'El644d7112011-05-25 23:12:35 +0300849 /* L2 must run next, and mustn't decide to exit to L1. */
850 bool nested_run_pending;
Jim Mattsonde3a0022017-11-27 17:22:25 -0600851
852 struct loaded_vmcs vmcs02;
853
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300854 /*
Jim Mattsonde3a0022017-11-27 17:22:25 -0600855 * Guest pages referred to in the vmcs02 with host-physical
856 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300857 */
858 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800859 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800860 struct page *pi_desc_page;
861 struct pi_desc *pi_desc;
862 bool pi_pending;
863 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100864
865 struct hrtimer preemption_timer;
866 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200867
868 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
869 u64 vmcs01_debugctl;
Liran Alon62cf9bd812018-09-14 03:25:54 +0300870 u64 vmcs01_guest_bndcfgs;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800871
Wanpeng Li5c614b32015-10-13 09:18:36 -0700872 u16 vpid02;
873 u16 last_vpid;
874
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100875 struct nested_vmx_msrs msrs;
Ladi Prosek72e9cbd2017-10-11 16:54:43 +0200876
877 /* SMM related state */
878 struct {
879 /* in VMX operation on SMM entry? */
880 bool vmxon;
881 /* in guest mode on SMM entry? */
882 bool guest_mode;
883 } smm;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300884};
885
Yang Zhang01e439b2013-04-11 19:25:12 +0800886#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800887#define POSTED_INTR_SN 1
888
Yang Zhang01e439b2013-04-11 19:25:12 +0800889/* Posted-Interrupt Descriptor */
890struct pi_desc {
891 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800892 union {
893 struct {
894 /* bit 256 - Outstanding Notification */
895 u16 on : 1,
896 /* bit 257 - Suppress Notification */
897 sn : 1,
898 /* bit 271:258 - Reserved */
899 rsvd_1 : 14;
900 /* bit 279:272 - Notification Vector */
901 u8 nv;
902 /* bit 287:280 - Reserved */
903 u8 rsvd_2;
904 /* bit 319:288 - Notification Destination */
905 u32 ndst;
906 };
907 u64 control;
908 };
909 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800910} __aligned(64);
911
Yang Zhanga20ed542013-04-11 19:25:15 +0800912static bool pi_test_and_set_on(struct pi_desc *pi_desc)
913{
914 return test_and_set_bit(POSTED_INTR_ON,
915 (unsigned long *)&pi_desc->control);
916}
917
918static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
919{
920 return test_and_clear_bit(POSTED_INTR_ON,
921 (unsigned long *)&pi_desc->control);
922}
923
924static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
925{
926 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
927}
928
Feng Wuebbfc762015-09-18 22:29:46 +0800929static inline void pi_clear_sn(struct pi_desc *pi_desc)
930{
931 return clear_bit(POSTED_INTR_SN,
932 (unsigned long *)&pi_desc->control);
933}
934
935static inline void pi_set_sn(struct pi_desc *pi_desc)
936{
937 return set_bit(POSTED_INTR_SN,
938 (unsigned long *)&pi_desc->control);
939}
940
Paolo Bonziniad361092016-09-20 16:15:05 +0200941static inline void pi_clear_on(struct pi_desc *pi_desc)
942{
943 clear_bit(POSTED_INTR_ON,
944 (unsigned long *)&pi_desc->control);
945}
946
Feng Wuebbfc762015-09-18 22:29:46 +0800947static inline int pi_test_on(struct pi_desc *pi_desc)
948{
949 return test_bit(POSTED_INTR_ON,
950 (unsigned long *)&pi_desc->control);
951}
952
953static inline int pi_test_sn(struct pi_desc *pi_desc)
954{
955 return test_bit(POSTED_INTR_SN,
956 (unsigned long *)&pi_desc->control);
957}
958
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400959struct vmx_msrs {
960 unsigned int nr;
961 struct vmx_msr_entry val[NR_AUTOLOAD_MSRS];
962};
963
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400964struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000965 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300966 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300967 u8 fail;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100968 u8 msr_bitmap_mode;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300969 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200970 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200971 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300972 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400973 int nmsrs;
974 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800975 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400976#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300977 u64 msr_host_kernel_gs_base;
978 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400979#endif
Ashok Raj15d45072018-02-01 22:59:43 +0100980
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100981 u64 arch_capabilities;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100982 u64 spec_ctrl;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100983
Gleb Natapov2961e8762013-11-25 15:37:13 +0200984 u32 vm_entry_controls_shadow;
985 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200986 u32 secondary_exec_control;
987
Nadav Har'Eld462b812011-05-24 15:26:10 +0300988 /*
989 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
990 * non-nested (L1) guest, it always points to vmcs01. For a nested
Sean Christophersonbd9966d2018-07-23 12:32:42 -0700991 * guest (L2), it points to a different VMCS. loaded_cpu_state points
992 * to the VMCS whose state is loaded into the CPU registers that only
993 * need to be switched when transitioning to/from the kernel; a NULL
994 * value indicates that host state is loaded.
Nadav Har'Eld462b812011-05-24 15:26:10 +0300995 */
996 struct loaded_vmcs vmcs01;
997 struct loaded_vmcs *loaded_vmcs;
Sean Christophersonbd9966d2018-07-23 12:32:42 -0700998 struct loaded_vmcs *loaded_cpu_state;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300999 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +03001000 struct msr_autoload {
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04001001 struct vmx_msrs guest;
1002 struct vmx_msrs host;
Avi Kivity61d2ef22010-04-28 16:40:38 +03001003 } msr_autoload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001004
Avi Kivity9c8cba32007-11-22 11:42:59 +02001005 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001006 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001007 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03001008 struct kvm_segment segs[8];
1009 } rmode;
1010 struct {
1011 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001012 struct kvm_save_segment {
1013 u16 selector;
1014 unsigned long base;
1015 u32 limit;
1016 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03001017 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +03001018 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001019 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +03001020 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02001021
Andi Kleena0861c02009-06-08 17:37:09 +08001022 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001023
Yang Zhang01e439b2013-04-11 19:25:12 +08001024 /* Posted interrupt descriptor */
1025 struct pi_desc pi_desc;
1026
Nadav Har'Elec378ae2011-05-25 23:02:54 +03001027 /* Support for a guest hypervisor (nested VMX) */
1028 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +02001029
1030 /* Dynamic PLE window. */
1031 int ple_window;
1032 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +08001033
Sean Christophersond264ee02018-08-27 15:21:12 -07001034 bool req_immediate_exit;
1035
Kai Huang843e4332015-01-28 10:54:28 +08001036 /* Support for PML */
1037#define PML_ENTITY_NUM 512
1038 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001039
Yunhong Jiang64672c92016-06-13 14:19:59 -07001040 /* apic deadline value in host tsc */
1041 u64 hv_deadline_tsc;
1042
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001043 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001044
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001045 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001046
Wanpeng Li74c55932017-11-29 01:31:20 -08001047 unsigned long host_debugctlmsr;
1048
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001049 /*
1050 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
1051 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
1052 * in msr_ia32_feature_control_valid_bits.
1053 */
Haozhong Zhang3b840802016-06-22 14:59:54 +08001054 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001055 u64 msr_ia32_feature_control_valid_bits;
Tianyu Lan877ad952018-07-19 08:40:23 +00001056 u64 ept_pointer;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001057};
1058
Avi Kivity2fb92db2011-04-27 19:42:18 +03001059enum segment_cache_field {
1060 SEG_FIELD_SEL = 0,
1061 SEG_FIELD_BASE = 1,
1062 SEG_FIELD_LIMIT = 2,
1063 SEG_FIELD_AR = 3,
1064
1065 SEG_FIELD_NR = 4
1066};
1067
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07001068static inline struct kvm_vmx *to_kvm_vmx(struct kvm *kvm)
1069{
1070 return container_of(kvm, struct kvm_vmx, kvm);
1071}
1072
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001073static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
1074{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10001075 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001076}
1077
Feng Wuefc64402015-09-18 22:29:51 +08001078static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
1079{
1080 return &(to_vmx(vcpu)->pi_desc);
1081}
1082
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001083#define ROL16(val, n) ((u16)(((u16)(val) << (n)) | ((u16)(val) >> (16 - (n)))))
Nadav Har'El22bd0352011-05-25 23:05:57 +03001084#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001085#define FIELD(number, name) [ROL16(number, 6)] = VMCS12_OFFSET(name)
1086#define FIELD64(number, name) \
1087 FIELD(number, name), \
1088 [ROL16(number##_HIGH, 6)] = VMCS12_OFFSET(name) + sizeof(u32)
Nadav Har'El22bd0352011-05-25 23:05:57 +03001089
Abel Gordon4607c2d2013-04-18 14:35:55 +03001090
Paolo Bonzini44900ba2017-12-13 12:58:02 +01001091static u16 shadow_read_only_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +01001092#define SHADOW_FIELD_RO(x) x,
1093#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +03001094};
Bandan Dasfe2b2012014-04-21 15:20:14 -04001095static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +03001096 ARRAY_SIZE(shadow_read_only_fields);
1097
Paolo Bonzini44900ba2017-12-13 12:58:02 +01001098static u16 shadow_read_write_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +01001099#define SHADOW_FIELD_RW(x) x,
1100#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +03001101};
Bandan Dasfe2b2012014-04-21 15:20:14 -04001102static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +03001103 ARRAY_SIZE(shadow_read_write_fields);
1104
Mathias Krause772e0312012-08-30 01:30:19 +02001105static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +03001106 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +08001107 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001108 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
1109 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
1110 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
1111 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
1112 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
1113 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
1114 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
1115 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +08001116 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -04001117 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001118 FIELD(HOST_ES_SELECTOR, host_es_selector),
1119 FIELD(HOST_CS_SELECTOR, host_cs_selector),
1120 FIELD(HOST_SS_SELECTOR, host_ss_selector),
1121 FIELD(HOST_DS_SELECTOR, host_ds_selector),
1122 FIELD(HOST_FS_SELECTOR, host_fs_selector),
1123 FIELD(HOST_GS_SELECTOR, host_gs_selector),
1124 FIELD(HOST_TR_SELECTOR, host_tr_selector),
1125 FIELD64(IO_BITMAP_A, io_bitmap_a),
1126 FIELD64(IO_BITMAP_B, io_bitmap_b),
1127 FIELD64(MSR_BITMAP, msr_bitmap),
1128 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
1129 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
1130 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
Jim Mattsonb348e792018-05-01 15:40:27 -07001131 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001132 FIELD64(TSC_OFFSET, tsc_offset),
1133 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
1134 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +08001135 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -04001136 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001137 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +08001138 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
1139 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
1140 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
1141 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -04001142 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Jim Mattsonb348e792018-05-01 15:40:27 -07001143 FIELD64(VMREAD_BITMAP, vmread_bitmap),
1144 FIELD64(VMWRITE_BITMAP, vmwrite_bitmap),
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001145 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001146 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
1147 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
1148 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
1149 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
1150 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
1151 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
1152 FIELD64(GUEST_PDPTR0, guest_pdptr0),
1153 FIELD64(GUEST_PDPTR1, guest_pdptr1),
1154 FIELD64(GUEST_PDPTR2, guest_pdptr2),
1155 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +01001156 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001157 FIELD64(HOST_IA32_PAT, host_ia32_pat),
1158 FIELD64(HOST_IA32_EFER, host_ia32_efer),
1159 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
1160 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
1161 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
1162 FIELD(EXCEPTION_BITMAP, exception_bitmap),
1163 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
1164 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
1165 FIELD(CR3_TARGET_COUNT, cr3_target_count),
1166 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
1167 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
1168 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
1169 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
1170 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
1171 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
1172 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
1173 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
1174 FIELD(TPR_THRESHOLD, tpr_threshold),
1175 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
1176 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
1177 FIELD(VM_EXIT_REASON, vm_exit_reason),
1178 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
1179 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
1180 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
1181 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
1182 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
1183 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
1184 FIELD(GUEST_ES_LIMIT, guest_es_limit),
1185 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
1186 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
1187 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
1188 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
1189 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
1190 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
1191 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
1192 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
1193 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
1194 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
1195 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
1196 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
1197 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
1198 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
1199 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
1200 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
1201 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
1202 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
1203 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
1204 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
1205 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +01001206 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001207 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
1208 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
1209 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
1210 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
1211 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
1212 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
1213 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
1214 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
1215 FIELD(EXIT_QUALIFICATION, exit_qualification),
1216 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
1217 FIELD(GUEST_CR0, guest_cr0),
1218 FIELD(GUEST_CR3, guest_cr3),
1219 FIELD(GUEST_CR4, guest_cr4),
1220 FIELD(GUEST_ES_BASE, guest_es_base),
1221 FIELD(GUEST_CS_BASE, guest_cs_base),
1222 FIELD(GUEST_SS_BASE, guest_ss_base),
1223 FIELD(GUEST_DS_BASE, guest_ds_base),
1224 FIELD(GUEST_FS_BASE, guest_fs_base),
1225 FIELD(GUEST_GS_BASE, guest_gs_base),
1226 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
1227 FIELD(GUEST_TR_BASE, guest_tr_base),
1228 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
1229 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
1230 FIELD(GUEST_DR7, guest_dr7),
1231 FIELD(GUEST_RSP, guest_rsp),
1232 FIELD(GUEST_RIP, guest_rip),
1233 FIELD(GUEST_RFLAGS, guest_rflags),
1234 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
1235 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
1236 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
1237 FIELD(HOST_CR0, host_cr0),
1238 FIELD(HOST_CR3, host_cr3),
1239 FIELD(HOST_CR4, host_cr4),
1240 FIELD(HOST_FS_BASE, host_fs_base),
1241 FIELD(HOST_GS_BASE, host_gs_base),
1242 FIELD(HOST_TR_BASE, host_tr_base),
1243 FIELD(HOST_GDTR_BASE, host_gdtr_base),
1244 FIELD(HOST_IDTR_BASE, host_idtr_base),
1245 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
1246 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
1247 FIELD(HOST_RSP, host_rsp),
1248 FIELD(HOST_RIP, host_rip),
1249};
Nadav Har'El22bd0352011-05-25 23:05:57 +03001250
1251static inline short vmcs_field_to_offset(unsigned long field)
1252{
Dan Williams085331d2018-01-31 17:47:03 -08001253 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
1254 unsigned short offset;
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001255 unsigned index;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001256
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001257 if (field >> 15)
Andrew Honig75f139a2018-01-10 10:12:03 -08001258 return -ENOENT;
1259
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001260 index = ROL16(field, 6);
Linus Torvalds15303ba2018-02-10 13:16:35 -08001261 if (index >= size)
Andrew Honig75f139a2018-01-10 10:12:03 -08001262 return -ENOENT;
1263
Linus Torvalds15303ba2018-02-10 13:16:35 -08001264 index = array_index_nospec(index, size);
1265 offset = vmcs_field_to_offset_table[index];
Dan Williams085331d2018-01-31 17:47:03 -08001266 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001267 return -ENOENT;
Dan Williams085331d2018-01-31 17:47:03 -08001268 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +03001269}
1270
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001271static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
1272{
David Matlack4f2777b2016-07-13 17:16:37 -07001273 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001274}
1275
Liran Alon61ada742018-06-23 02:35:08 +03001276static inline struct vmcs12 *get_shadow_vmcs12(struct kvm_vcpu *vcpu)
1277{
1278 return to_vmx(vcpu)->nested.cached_shadow_vmcs12;
1279}
1280
Peter Feiner995f00a2017-06-30 17:26:32 -07001281static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03001282static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -07001283static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +08001284static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +03001285static void vmx_set_segment(struct kvm_vcpu *vcpu,
1286 struct kvm_segment *var, int seg);
1287static void vmx_get_segment(struct kvm_vcpu *vcpu,
1288 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +02001289static bool guest_state_valid(struct kvm_vcpu *vcpu);
1290static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +03001291static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +02001292static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
1293static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
1294static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
1295 u16 error_code);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001296static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +01001297static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
1298 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +03001299
Avi Kivity6aa8b732006-12-10 02:21:36 -08001300static DEFINE_PER_CPU(struct vmcs *, vmxarea);
1301static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001302/*
1303 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
1304 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
1305 */
1306static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307
Feng Wubf9f6ac2015-09-18 22:29:55 +08001308/*
1309 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
1310 * can find which vCPU should be waken up.
1311 */
1312static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
1313static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
1314
Radim Krčmář23611332016-09-29 22:41:33 +02001315enum {
Radim Krčmář23611332016-09-29 22:41:33 +02001316 VMX_VMREAD_BITMAP,
1317 VMX_VMWRITE_BITMAP,
1318 VMX_BITMAP_NR
1319};
1320
1321static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
1322
Radim Krčmář23611332016-09-29 22:41:33 +02001323#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
1324#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +03001325
Avi Kivity110312c2010-12-21 12:54:20 +02001326static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001327static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +02001328
Sheng Yang2384d2b2008-01-17 15:14:33 +08001329static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
1330static DEFINE_SPINLOCK(vmx_vpid_lock);
1331
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001332static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001333 int size;
1334 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001335 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001336 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001337 u32 pin_based_exec_ctrl;
1338 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001339 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001340 u32 vmexit_ctrl;
1341 u32 vmentry_ctrl;
Paolo Bonzini13893092018-02-26 13:40:09 +01001342 struct nested_vmx_msrs nested;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001343} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344
Hannes Ederefff9e52008-11-28 17:02:06 +01001345static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +08001346 u32 ept;
1347 u32 vpid;
1348} vmx_capability;
1349
Avi Kivity6aa8b732006-12-10 02:21:36 -08001350#define VMX_SEGMENT_FIELD(seg) \
1351 [VCPU_SREG_##seg] = { \
1352 .selector = GUEST_##seg##_SELECTOR, \
1353 .base = GUEST_##seg##_BASE, \
1354 .limit = GUEST_##seg##_LIMIT, \
1355 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1356 }
1357
Mathias Krause772e0312012-08-30 01:30:19 +02001358static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359 unsigned selector;
1360 unsigned base;
1361 unsigned limit;
1362 unsigned ar_bytes;
1363} kvm_vmx_segment_fields[] = {
1364 VMX_SEGMENT_FIELD(CS),
1365 VMX_SEGMENT_FIELD(DS),
1366 VMX_SEGMENT_FIELD(ES),
1367 VMX_SEGMENT_FIELD(FS),
1368 VMX_SEGMENT_FIELD(GS),
1369 VMX_SEGMENT_FIELD(SS),
1370 VMX_SEGMENT_FIELD(TR),
1371 VMX_SEGMENT_FIELD(LDTR),
1372};
1373
Avi Kivity26bb0982009-09-07 11:14:12 +03001374static u64 host_efer;
1375
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001376static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1377
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001378/*
Brian Gerst8c065852010-07-17 09:03:26 -04001379 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001380 * away by decrementing the array size.
1381 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001382static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001383#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001384 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001385#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001386 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001387};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001388
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001389DEFINE_STATIC_KEY_FALSE(enable_evmcs);
1390
1391#define current_evmcs ((struct hv_enlightened_vmcs *)this_cpu_read(current_vmcs))
1392
1393#define KVM_EVMCS_VERSION 1
1394
1395#if IS_ENABLED(CONFIG_HYPERV)
1396static bool __read_mostly enlightened_vmcs = true;
1397module_param(enlightened_vmcs, bool, 0444);
1398
1399static inline void evmcs_write64(unsigned long field, u64 value)
1400{
1401 u16 clean_field;
1402 int offset = get_evmcs_offset(field, &clean_field);
1403
1404 if (offset < 0)
1405 return;
1406
1407 *(u64 *)((char *)current_evmcs + offset) = value;
1408
1409 current_evmcs->hv_clean_fields &= ~clean_field;
1410}
1411
1412static inline void evmcs_write32(unsigned long field, u32 value)
1413{
1414 u16 clean_field;
1415 int offset = get_evmcs_offset(field, &clean_field);
1416
1417 if (offset < 0)
1418 return;
1419
1420 *(u32 *)((char *)current_evmcs + offset) = value;
1421 current_evmcs->hv_clean_fields &= ~clean_field;
1422}
1423
1424static inline void evmcs_write16(unsigned long field, u16 value)
1425{
1426 u16 clean_field;
1427 int offset = get_evmcs_offset(field, &clean_field);
1428
1429 if (offset < 0)
1430 return;
1431
1432 *(u16 *)((char *)current_evmcs + offset) = value;
1433 current_evmcs->hv_clean_fields &= ~clean_field;
1434}
1435
1436static inline u64 evmcs_read64(unsigned long field)
1437{
1438 int offset = get_evmcs_offset(field, NULL);
1439
1440 if (offset < 0)
1441 return 0;
1442
1443 return *(u64 *)((char *)current_evmcs + offset);
1444}
1445
1446static inline u32 evmcs_read32(unsigned long field)
1447{
1448 int offset = get_evmcs_offset(field, NULL);
1449
1450 if (offset < 0)
1451 return 0;
1452
1453 return *(u32 *)((char *)current_evmcs + offset);
1454}
1455
1456static inline u16 evmcs_read16(unsigned long field)
1457{
1458 int offset = get_evmcs_offset(field, NULL);
1459
1460 if (offset < 0)
1461 return 0;
1462
1463 return *(u16 *)((char *)current_evmcs + offset);
1464}
1465
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001466static inline void evmcs_touch_msr_bitmap(void)
1467{
1468 if (unlikely(!current_evmcs))
1469 return;
1470
1471 if (current_evmcs->hv_enlightenments_control.msr_bitmap)
1472 current_evmcs->hv_clean_fields &=
1473 ~HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP;
1474}
1475
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001476static void evmcs_load(u64 phys_addr)
1477{
1478 struct hv_vp_assist_page *vp_ap =
1479 hv_get_vp_assist_page(smp_processor_id());
1480
1481 vp_ap->current_nested_vmcs = phys_addr;
1482 vp_ap->enlighten_vmentry = 1;
1483}
1484
1485static void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf)
1486{
1487 /*
1488 * Enlightened VMCSv1 doesn't support these:
1489 *
1490 * POSTED_INTR_NV = 0x00000002,
1491 * GUEST_INTR_STATUS = 0x00000810,
1492 * APIC_ACCESS_ADDR = 0x00002014,
1493 * POSTED_INTR_DESC_ADDR = 0x00002016,
1494 * EOI_EXIT_BITMAP0 = 0x0000201c,
1495 * EOI_EXIT_BITMAP1 = 0x0000201e,
1496 * EOI_EXIT_BITMAP2 = 0x00002020,
1497 * EOI_EXIT_BITMAP3 = 0x00002022,
1498 */
1499 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
1500 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1501 ~SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1502 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1503 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1504 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1505 ~SECONDARY_EXEC_APIC_REGISTER_VIRT;
1506
1507 /*
1508 * GUEST_PML_INDEX = 0x00000812,
1509 * PML_ADDRESS = 0x0000200e,
1510 */
1511 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_PML;
1512
1513 /* VM_FUNCTION_CONTROL = 0x00002018, */
1514 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_VMFUNC;
1515
1516 /*
1517 * EPTP_LIST_ADDRESS = 0x00002024,
1518 * VMREAD_BITMAP = 0x00002026,
1519 * VMWRITE_BITMAP = 0x00002028,
1520 */
1521 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_SHADOW_VMCS;
1522
1523 /*
1524 * TSC_MULTIPLIER = 0x00002032,
1525 */
1526 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_TSC_SCALING;
1527
1528 /*
1529 * PLE_GAP = 0x00004020,
1530 * PLE_WINDOW = 0x00004022,
1531 */
1532 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1533
1534 /*
1535 * VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
1536 */
1537 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
1538
1539 /*
1540 * GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
1541 * HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
1542 */
1543 vmcs_conf->vmexit_ctrl &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
1544 vmcs_conf->vmentry_ctrl &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
1545
1546 /*
1547 * Currently unsupported in KVM:
1548 * GUEST_IA32_RTIT_CTL = 0x00002814,
1549 */
1550}
Tianyu Lan877ad952018-07-19 08:40:23 +00001551
1552/* check_ept_pointer() should be under protection of ept_pointer_lock. */
1553static void check_ept_pointer_match(struct kvm *kvm)
1554{
1555 struct kvm_vcpu *vcpu;
1556 u64 tmp_eptp = INVALID_PAGE;
1557 int i;
1558
1559 kvm_for_each_vcpu(i, vcpu, kvm) {
1560 if (!VALID_PAGE(tmp_eptp)) {
1561 tmp_eptp = to_vmx(vcpu)->ept_pointer;
1562 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
1563 to_kvm_vmx(kvm)->ept_pointers_match
1564 = EPT_POINTERS_MISMATCH;
1565 return;
1566 }
1567 }
1568
1569 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
1570}
1571
1572static int vmx_hv_remote_flush_tlb(struct kvm *kvm)
1573{
1574 int ret;
1575
1576 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
1577
1578 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
1579 check_ept_pointer_match(kvm);
1580
1581 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
1582 ret = -ENOTSUPP;
1583 goto out;
1584 }
1585
1586 ret = hyperv_flush_guest_mapping(
1587 to_vmx(kvm_get_vcpu(kvm, 0))->ept_pointer);
1588
1589out:
1590 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
1591 return ret;
1592}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001593#else /* !IS_ENABLED(CONFIG_HYPERV) */
1594static inline void evmcs_write64(unsigned long field, u64 value) {}
1595static inline void evmcs_write32(unsigned long field, u32 value) {}
1596static inline void evmcs_write16(unsigned long field, u16 value) {}
1597static inline u64 evmcs_read64(unsigned long field) { return 0; }
1598static inline u32 evmcs_read32(unsigned long field) { return 0; }
1599static inline u16 evmcs_read16(unsigned long field) { return 0; }
1600static inline void evmcs_load(u64 phys_addr) {}
1601static inline void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf) {}
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001602static inline void evmcs_touch_msr_bitmap(void) {}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001603#endif /* IS_ENABLED(CONFIG_HYPERV) */
1604
Jan Kiszka5bb16012016-02-09 20:14:21 +01001605static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606{
1607 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1608 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001609 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1610}
1611
Jan Kiszka6f054852016-02-09 20:15:18 +01001612static inline bool is_debug(u32 intr_info)
1613{
1614 return is_exception_n(intr_info, DB_VECTOR);
1615}
1616
1617static inline bool is_breakpoint(u32 intr_info)
1618{
1619 return is_exception_n(intr_info, BP_VECTOR);
1620}
1621
Jan Kiszka5bb16012016-02-09 20:14:21 +01001622static inline bool is_page_fault(u32 intr_info)
1623{
1624 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001625}
1626
Gui Jianfeng31299942010-03-15 17:29:09 +08001627static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001628{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001629 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001630}
1631
Liran Alon9e869482018-03-12 13:12:51 +02001632static inline bool is_gp_fault(u32 intr_info)
1633{
1634 return is_exception_n(intr_info, GP_VECTOR);
1635}
1636
Gui Jianfeng31299942010-03-15 17:29:09 +08001637static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001638{
1639 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1640 INTR_INFO_VALID_MASK)) ==
1641 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1642}
1643
Linus Torvalds32d43cd2018-03-20 12:16:59 -07001644/* Undocumented: icebp/int1 */
1645static inline bool is_icebp(u32 intr_info)
1646{
1647 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1648 == (INTR_TYPE_PRIV_SW_EXCEPTION | INTR_INFO_VALID_MASK);
1649}
1650
Gui Jianfeng31299942010-03-15 17:29:09 +08001651static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001652{
Sheng Yang04547152009-04-01 15:52:31 +08001653 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001654}
1655
Gui Jianfeng31299942010-03-15 17:29:09 +08001656static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001657{
Sheng Yang04547152009-04-01 15:52:31 +08001658 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001659}
1660
Paolo Bonzini35754c92015-07-29 12:05:37 +02001661static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001662{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001663 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001664}
1665
Gui Jianfeng31299942010-03-15 17:29:09 +08001666static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001667{
Sheng Yang04547152009-04-01 15:52:31 +08001668 return vmcs_config.cpu_based_exec_ctrl &
1669 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001670}
1671
Avi Kivity774ead32007-12-26 13:57:04 +02001672static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001673{
Sheng Yang04547152009-04-01 15:52:31 +08001674 return vmcs_config.cpu_based_2nd_exec_ctrl &
1675 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1676}
1677
Yang Zhang8d146952013-01-25 10:18:50 +08001678static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1679{
1680 return vmcs_config.cpu_based_2nd_exec_ctrl &
1681 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1682}
1683
Yang Zhang83d4c282013-01-25 10:18:49 +08001684static inline bool cpu_has_vmx_apic_register_virt(void)
1685{
1686 return vmcs_config.cpu_based_2nd_exec_ctrl &
1687 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1688}
1689
Yang Zhangc7c9c562013-01-25 10:18:51 +08001690static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1691{
1692 return vmcs_config.cpu_based_2nd_exec_ctrl &
1693 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1694}
1695
Sean Christopherson0b665d32018-08-14 09:33:34 -07001696static inline bool cpu_has_vmx_encls_vmexit(void)
1697{
1698 return vmcs_config.cpu_based_2nd_exec_ctrl &
1699 SECONDARY_EXEC_ENCLS_EXITING;
1700}
1701
Yunhong Jiang64672c92016-06-13 14:19:59 -07001702/*
1703 * Comment's format: document - errata name - stepping - processor name.
1704 * Refer from
1705 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1706 */
1707static u32 vmx_preemption_cpu_tfms[] = {
1708/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
17090x000206E6,
1710/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1711/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1712/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
17130x00020652,
1714/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
17150x00020655,
1716/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1717/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1718/*
1719 * 320767.pdf - AAP86 - B1 -
1720 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1721 */
17220x000106E5,
1723/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
17240x000106A0,
1725/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
17260x000106A1,
1727/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
17280x000106A4,
1729 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1730 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1731 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
17320x000106A5,
1733};
1734
1735static inline bool cpu_has_broken_vmx_preemption_timer(void)
1736{
1737 u32 eax = cpuid_eax(0x00000001), i;
1738
1739 /* Clear the reserved bits */
1740 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001741 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001742 if (eax == vmx_preemption_cpu_tfms[i])
1743 return true;
1744
1745 return false;
1746}
1747
1748static inline bool cpu_has_vmx_preemption_timer(void)
1749{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001750 return vmcs_config.pin_based_exec_ctrl &
1751 PIN_BASED_VMX_PREEMPTION_TIMER;
1752}
1753
Yang Zhang01e439b2013-04-11 19:25:12 +08001754static inline bool cpu_has_vmx_posted_intr(void)
1755{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001756 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1757 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001758}
1759
1760static inline bool cpu_has_vmx_apicv(void)
1761{
1762 return cpu_has_vmx_apic_register_virt() &&
1763 cpu_has_vmx_virtual_intr_delivery() &&
1764 cpu_has_vmx_posted_intr();
1765}
1766
Sheng Yang04547152009-04-01 15:52:31 +08001767static inline bool cpu_has_vmx_flexpriority(void)
1768{
1769 return cpu_has_vmx_tpr_shadow() &&
1770 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001771}
1772
Marcelo Tosattie7997942009-06-11 12:07:40 -03001773static inline bool cpu_has_vmx_ept_execute_only(void)
1774{
Gui Jianfeng31299942010-03-15 17:29:09 +08001775 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001776}
1777
Marcelo Tosattie7997942009-06-11 12:07:40 -03001778static inline bool cpu_has_vmx_ept_2m_page(void)
1779{
Gui Jianfeng31299942010-03-15 17:29:09 +08001780 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001781}
1782
Sheng Yang878403b2010-01-05 19:02:29 +08001783static inline bool cpu_has_vmx_ept_1g_page(void)
1784{
Gui Jianfeng31299942010-03-15 17:29:09 +08001785 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001786}
1787
Sheng Yang4bc9b982010-06-02 14:05:24 +08001788static inline bool cpu_has_vmx_ept_4levels(void)
1789{
1790 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1791}
1792
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001793static inline bool cpu_has_vmx_ept_mt_wb(void)
1794{
1795 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1796}
1797
Yu Zhang855feb62017-08-24 20:27:55 +08001798static inline bool cpu_has_vmx_ept_5levels(void)
1799{
1800 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1801}
1802
Xudong Hao83c3a332012-05-28 19:33:35 +08001803static inline bool cpu_has_vmx_ept_ad_bits(void)
1804{
1805 return vmx_capability.ept & VMX_EPT_AD_BIT;
1806}
1807
Gui Jianfeng31299942010-03-15 17:29:09 +08001808static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001809{
Gui Jianfeng31299942010-03-15 17:29:09 +08001810 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001811}
1812
Gui Jianfeng31299942010-03-15 17:29:09 +08001813static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001814{
Gui Jianfeng31299942010-03-15 17:29:09 +08001815 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001816}
1817
Liran Aloncd9a4912018-05-22 17:16:15 +03001818static inline bool cpu_has_vmx_invvpid_individual_addr(void)
1819{
1820 return vmx_capability.vpid & VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT;
1821}
1822
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001823static inline bool cpu_has_vmx_invvpid_single(void)
1824{
1825 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1826}
1827
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001828static inline bool cpu_has_vmx_invvpid_global(void)
1829{
1830 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1831}
1832
Wanpeng Li08d839c2017-03-23 05:30:08 -07001833static inline bool cpu_has_vmx_invvpid(void)
1834{
1835 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1836}
1837
Gui Jianfeng31299942010-03-15 17:29:09 +08001838static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001839{
Sheng Yang04547152009-04-01 15:52:31 +08001840 return vmcs_config.cpu_based_2nd_exec_ctrl &
1841 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001842}
1843
Gui Jianfeng31299942010-03-15 17:29:09 +08001844static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001845{
1846 return vmcs_config.cpu_based_2nd_exec_ctrl &
1847 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1848}
1849
Gui Jianfeng31299942010-03-15 17:29:09 +08001850static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001851{
1852 return vmcs_config.cpu_based_2nd_exec_ctrl &
1853 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1854}
1855
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001856static inline bool cpu_has_vmx_basic_inout(void)
1857{
1858 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1859}
1860
Paolo Bonzini35754c92015-07-29 12:05:37 +02001861static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001862{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001863 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001864}
1865
Gui Jianfeng31299942010-03-15 17:29:09 +08001866static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001867{
Sheng Yang04547152009-04-01 15:52:31 +08001868 return vmcs_config.cpu_based_2nd_exec_ctrl &
1869 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001870}
1871
Gui Jianfeng31299942010-03-15 17:29:09 +08001872static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001873{
1874 return vmcs_config.cpu_based_2nd_exec_ctrl &
1875 SECONDARY_EXEC_RDTSCP;
1876}
1877
Mao, Junjiead756a12012-07-02 01:18:48 +00001878static inline bool cpu_has_vmx_invpcid(void)
1879{
1880 return vmcs_config.cpu_based_2nd_exec_ctrl &
1881 SECONDARY_EXEC_ENABLE_INVPCID;
1882}
1883
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01001884static inline bool cpu_has_virtual_nmis(void)
1885{
1886 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1887}
1888
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001889static inline bool cpu_has_vmx_wbinvd_exit(void)
1890{
1891 return vmcs_config.cpu_based_2nd_exec_ctrl &
1892 SECONDARY_EXEC_WBINVD_EXITING;
1893}
1894
Abel Gordonabc4fc52013-04-18 14:35:25 +03001895static inline bool cpu_has_vmx_shadow_vmcs(void)
1896{
1897 u64 vmx_msr;
1898 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1899 /* check if the cpu supports writing r/o exit information fields */
1900 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1901 return false;
1902
1903 return vmcs_config.cpu_based_2nd_exec_ctrl &
1904 SECONDARY_EXEC_SHADOW_VMCS;
1905}
1906
Kai Huang843e4332015-01-28 10:54:28 +08001907static inline bool cpu_has_vmx_pml(void)
1908{
1909 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1910}
1911
Haozhong Zhang64903d62015-10-20 15:39:09 +08001912static inline bool cpu_has_vmx_tsc_scaling(void)
1913{
1914 return vmcs_config.cpu_based_2nd_exec_ctrl &
1915 SECONDARY_EXEC_TSC_SCALING;
1916}
1917
Bandan Das2a499e42017-08-03 15:54:41 -04001918static inline bool cpu_has_vmx_vmfunc(void)
1919{
1920 return vmcs_config.cpu_based_2nd_exec_ctrl &
1921 SECONDARY_EXEC_ENABLE_VMFUNC;
1922}
1923
Sean Christopherson64f7a112018-04-30 10:01:06 -07001924static bool vmx_umip_emulated(void)
1925{
1926 return vmcs_config.cpu_based_2nd_exec_ctrl &
1927 SECONDARY_EXEC_DESC;
1928}
1929
Sheng Yang04547152009-04-01 15:52:31 +08001930static inline bool report_flexpriority(void)
1931{
1932 return flexpriority_enabled;
1933}
1934
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001935static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1936{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001937 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.msrs.misc_low);
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001938}
1939
Jim Mattsonf4160e42018-05-29 09:11:33 -07001940/*
1941 * Do the virtual VMX capability MSRs specify that L1 can use VMWRITE
1942 * to modify any valid field of the VMCS, or are the VM-exit
1943 * information fields read-only?
1944 */
1945static inline bool nested_cpu_has_vmwrite_any_field(struct kvm_vcpu *vcpu)
1946{
1947 return to_vmx(vcpu)->nested.msrs.misc_low &
1948 MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS;
1949}
1950
Marc Orr04473782018-06-20 17:21:29 -07001951static inline bool nested_cpu_has_zero_length_injection(struct kvm_vcpu *vcpu)
1952{
1953 return to_vmx(vcpu)->nested.msrs.misc_low & VMX_MISC_ZERO_LEN_INS;
1954}
1955
1956static inline bool nested_cpu_supports_monitor_trap_flag(struct kvm_vcpu *vcpu)
1957{
1958 return to_vmx(vcpu)->nested.msrs.procbased_ctls_high &
1959 CPU_BASED_MONITOR_TRAP_FLAG;
1960}
1961
Liran Alonfa97d7d2018-07-18 14:07:59 +02001962static inline bool nested_cpu_has_vmx_shadow_vmcs(struct kvm_vcpu *vcpu)
1963{
1964 return to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
1965 SECONDARY_EXEC_SHADOW_VMCS;
1966}
1967
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001968static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1969{
1970 return vmcs12->cpu_based_vm_exec_control & bit;
1971}
1972
1973static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1974{
1975 return (vmcs12->cpu_based_vm_exec_control &
1976 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1977 (vmcs12->secondary_vm_exec_control & bit);
1978}
1979
Jan Kiszkaf41245002014-03-07 20:03:13 +01001980static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1981{
1982 return vmcs12->pin_based_vm_exec_control &
1983 PIN_BASED_VMX_PREEMPTION_TIMER;
1984}
1985
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05001986static inline bool nested_cpu_has_nmi_exiting(struct vmcs12 *vmcs12)
1987{
1988 return vmcs12->pin_based_vm_exec_control & PIN_BASED_NMI_EXITING;
1989}
1990
1991static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1992{
1993 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1994}
1995
Nadav Har'El155a97a2013-08-05 11:07:16 +03001996static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1997{
1998 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1999}
2000
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002001static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
2002{
Paolo Bonzini3db13482017-08-24 14:48:03 +02002003 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002004}
2005
Bandan Dasc5f983f2017-05-05 15:25:14 -04002006static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
2007{
2008 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
2009}
2010
Wincy Vanf2b93282015-02-03 23:56:03 +08002011static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
2012{
2013 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
2014}
2015
Wanpeng Li5c614b32015-10-13 09:18:36 -07002016static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
2017{
2018 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
2019}
2020
Wincy Van82f0dd42015-02-03 23:57:18 +08002021static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
2022{
2023 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
2024}
2025
Wincy Van608406e2015-02-03 23:57:51 +08002026static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
2027{
2028 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
2029}
2030
Wincy Van705699a2015-02-03 23:58:17 +08002031static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
2032{
2033 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
2034}
2035
Bandan Das27c42a12017-08-03 15:54:42 -04002036static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
2037{
2038 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
2039}
2040
Bandan Das41ab9372017-08-03 15:54:43 -04002041static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
2042{
2043 return nested_cpu_has_vmfunc(vmcs12) &&
2044 (vmcs12->vm_function_control &
2045 VMX_VMFUNC_EPTP_SWITCHING);
2046}
2047
Liran Alonf792d272018-06-23 02:35:05 +03002048static inline bool nested_cpu_has_shadow_vmcs(struct vmcs12 *vmcs12)
2049{
2050 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS);
2051}
2052
Jim Mattsonef85b672016-12-12 11:01:37 -08002053static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03002054{
2055 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08002056 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03002057}
2058
Jan Kiszka533558b2014-01-04 18:47:20 +01002059static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
2060 u32 exit_intr_info,
2061 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03002062
Rusty Russell8b9cf982007-07-30 16:31:43 +10002063static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08002064{
2065 int i;
2066
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002067 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03002068 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03002069 return i;
2070 return -1;
2071}
2072
Uros Bizjak5ebb2722018-10-11 19:40:43 +02002073static inline void __invvpid(unsigned long ext, u16 vpid, gva_t gva)
Sheng Yang2384d2b2008-01-17 15:14:33 +08002074{
2075 struct {
2076 u64 vpid : 16;
2077 u64 rsvd : 48;
2078 u64 gva;
2079 } operand = { vpid, 0, gva };
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002080 bool error;
Sheng Yang2384d2b2008-01-17 15:14:33 +08002081
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002082 asm volatile (__ex("invvpid %2, %1") CC_SET(na)
2083 : CC_OUT(na) (error) : "r"(ext), "m"(operand));
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002084 BUG_ON(error);
Sheng Yang2384d2b2008-01-17 15:14:33 +08002085}
2086
Uros Bizjak5ebb2722018-10-11 19:40:43 +02002087static inline void __invept(unsigned long ext, u64 eptp, gpa_t gpa)
Sheng Yang14394422008-04-28 12:24:45 +08002088{
2089 struct {
2090 u64 eptp, gpa;
2091 } operand = {eptp, gpa};
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002092 bool error;
Sheng Yang14394422008-04-28 12:24:45 +08002093
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002094 asm volatile (__ex("invept %2, %1") CC_SET(na)
2095 : CC_OUT(na) (error) : "r"(ext), "m"(operand));
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002096 BUG_ON(error);
Sheng Yang14394422008-04-28 12:24:45 +08002097}
2098
Avi Kivity26bb0982009-09-07 11:14:12 +03002099static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03002100{
2101 int i;
2102
Rusty Russell8b9cf982007-07-30 16:31:43 +10002103 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03002104 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002105 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00002106 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08002107}
2108
Avi Kivity6aa8b732006-12-10 02:21:36 -08002109static void vmcs_clear(struct vmcs *vmcs)
2110{
2111 u64 phys_addr = __pa(vmcs);
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002112 bool error;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002113
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002114 asm volatile (__ex("vmclear %1") CC_SET(na)
2115 : CC_OUT(na) (error) : "m"(phys_addr));
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002116 if (unlikely(error))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002117 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
2118 vmcs, phys_addr);
2119}
2120
Nadav Har'Eld462b812011-05-24 15:26:10 +03002121static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
2122{
2123 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002124 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
2125 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002126 loaded_vmcs->cpu = -1;
2127 loaded_vmcs->launched = 0;
2128}
2129
Dongxiao Xu7725b892010-05-11 18:29:38 +08002130static void vmcs_load(struct vmcs *vmcs)
2131{
2132 u64 phys_addr = __pa(vmcs);
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002133 bool error;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002134
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002135 if (static_branch_unlikely(&enable_evmcs))
2136 return evmcs_load(phys_addr);
2137
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002138 asm volatile (__ex("vmptrld %1") CC_SET(na)
2139 : CC_OUT(na) (error) : "m"(phys_addr));
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002140 if (unlikely(error))
Nadav Har'El2844d842011-05-25 23:16:40 +03002141 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08002142 vmcs, phys_addr);
2143}
2144
Dave Young2965faa2015-09-09 15:38:55 -07002145#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002146/*
2147 * This bitmap is used to indicate whether the vmclear
2148 * operation is enabled on all cpus. All disabled by
2149 * default.
2150 */
2151static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
2152
2153static inline void crash_enable_local_vmclear(int cpu)
2154{
2155 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
2156}
2157
2158static inline void crash_disable_local_vmclear(int cpu)
2159{
2160 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
2161}
2162
2163static inline int crash_local_vmclear_enabled(int cpu)
2164{
2165 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
2166}
2167
2168static void crash_vmclear_local_loaded_vmcss(void)
2169{
2170 int cpu = raw_smp_processor_id();
2171 struct loaded_vmcs *v;
2172
2173 if (!crash_local_vmclear_enabled(cpu))
2174 return;
2175
2176 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
2177 loaded_vmcss_on_cpu_link)
2178 vmcs_clear(v->vmcs);
2179}
2180#else
2181static inline void crash_enable_local_vmclear(int cpu) { }
2182static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07002183#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002184
Nadav Har'Eld462b812011-05-24 15:26:10 +03002185static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186{
Nadav Har'Eld462b812011-05-24 15:26:10 +03002187 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08002188 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002189
Nadav Har'Eld462b812011-05-24 15:26:10 +03002190 if (loaded_vmcs->cpu != cpu)
2191 return; /* vcpu migration can race with cpu offline */
2192 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002194 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002195 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002196
2197 /*
2198 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
2199 * is before setting loaded_vmcs->vcpu to -1 which is done in
2200 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
2201 * then adds the vmcs into percpu list before it is deleted.
2202 */
2203 smp_wmb();
2204
Nadav Har'Eld462b812011-05-24 15:26:10 +03002205 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002206 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207}
2208
Nadav Har'Eld462b812011-05-24 15:26:10 +03002209static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08002210{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08002211 int cpu = loaded_vmcs->cpu;
2212
2213 if (cpu != -1)
2214 smp_call_function_single(cpu,
2215 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08002216}
2217
Junaid Shahidfaff8752018-06-29 13:10:05 -07002218static inline bool vpid_sync_vcpu_addr(int vpid, gva_t addr)
2219{
2220 if (vpid == 0)
2221 return true;
2222
2223 if (cpu_has_vmx_invvpid_individual_addr()) {
2224 __invvpid(VMX_VPID_EXTENT_INDIVIDUAL_ADDR, vpid, addr);
2225 return true;
2226 }
2227
2228 return false;
2229}
2230
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002231static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08002232{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002233 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08002234 return;
2235
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08002236 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002237 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08002238}
2239
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002240static inline void vpid_sync_vcpu_global(void)
2241{
2242 if (cpu_has_vmx_invvpid_global())
2243 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
2244}
2245
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002246static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002247{
2248 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08002249 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002250 else
2251 vpid_sync_vcpu_global();
2252}
2253
Sheng Yang14394422008-04-28 12:24:45 +08002254static inline void ept_sync_global(void)
2255{
David Hildenbrandf5f51582017-08-24 20:51:30 +02002256 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08002257}
2258
2259static inline void ept_sync_context(u64 eptp)
2260{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02002261 if (cpu_has_vmx_invept_context())
2262 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
2263 else
2264 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08002265}
2266
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002267static __always_inline void vmcs_check16(unsigned long field)
2268{
2269 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
2270 "16-bit accessor invalid for 64-bit field");
2271 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2272 "16-bit accessor invalid for 64-bit high field");
2273 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2274 "16-bit accessor invalid for 32-bit high field");
2275 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2276 "16-bit accessor invalid for natural width field");
2277}
2278
2279static __always_inline void vmcs_check32(unsigned long field)
2280{
2281 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2282 "32-bit accessor invalid for 16-bit field");
2283 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2284 "32-bit accessor invalid for natural width field");
2285}
2286
2287static __always_inline void vmcs_check64(unsigned long field)
2288{
2289 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2290 "64-bit accessor invalid for 16-bit field");
2291 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2292 "64-bit accessor invalid for 64-bit high field");
2293 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2294 "64-bit accessor invalid for 32-bit field");
2295 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2296 "64-bit accessor invalid for natural width field");
2297}
2298
2299static __always_inline void vmcs_checkl(unsigned long field)
2300{
2301 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2302 "Natural width accessor invalid for 16-bit field");
2303 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
2304 "Natural width accessor invalid for 64-bit field");
2305 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2306 "Natural width accessor invalid for 64-bit high field");
2307 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2308 "Natural width accessor invalid for 32-bit field");
2309}
2310
2311static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002312{
Avi Kivity5e520e62011-05-15 10:13:12 -04002313 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002314
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002315 asm volatile (__ex_clear("vmread %1, %0", "%0")
2316 : "=r"(value) : "r"(field));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002317 return value;
2318}
2319
Avi Kivity96304212011-05-15 10:13:13 -04002320static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002322 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002323 if (static_branch_unlikely(&enable_evmcs))
2324 return evmcs_read16(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002325 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326}
2327
Avi Kivity96304212011-05-15 10:13:13 -04002328static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002329{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002330 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002331 if (static_branch_unlikely(&enable_evmcs))
2332 return evmcs_read32(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002333 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334}
2335
Avi Kivity96304212011-05-15 10:13:13 -04002336static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002337{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002338 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002339 if (static_branch_unlikely(&enable_evmcs))
2340 return evmcs_read64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002341#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002342 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002343#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002344 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345#endif
2346}
2347
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002348static __always_inline unsigned long vmcs_readl(unsigned long field)
2349{
2350 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002351 if (static_branch_unlikely(&enable_evmcs))
2352 return evmcs_read64(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002353 return __vmcs_readl(field);
2354}
2355
Avi Kivitye52de1b2007-01-05 16:36:56 -08002356static noinline void vmwrite_error(unsigned long field, unsigned long value)
2357{
2358 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
2359 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
2360 dump_stack();
2361}
2362
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002363static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002364{
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +02002365 bool error;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002366
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002367 asm volatile (__ex("vmwrite %2, %1") CC_SET(na)
2368 : CC_OUT(na) (error) : "r"(field), "rm"(value));
Avi Kivitye52de1b2007-01-05 16:36:56 -08002369 if (unlikely(error))
2370 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002371}
2372
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002373static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002374{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002375 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002376 if (static_branch_unlikely(&enable_evmcs))
2377 return evmcs_write16(field, value);
2378
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002379 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002380}
2381
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002382static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002383{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002384 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002385 if (static_branch_unlikely(&enable_evmcs))
2386 return evmcs_write32(field, value);
2387
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002388 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002389}
2390
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002391static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002393 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002394 if (static_branch_unlikely(&enable_evmcs))
2395 return evmcs_write64(field, value);
2396
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002397 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03002398#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002399 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002400 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002401#endif
2402}
2403
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002404static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002405{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002406 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002407 if (static_branch_unlikely(&enable_evmcs))
2408 return evmcs_write64(field, value);
2409
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002410 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002411}
2412
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002413static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002414{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002415 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2416 "vmcs_clear_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002417 if (static_branch_unlikely(&enable_evmcs))
2418 return evmcs_write32(field, evmcs_read32(field) & ~mask);
2419
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002420 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
2421}
2422
2423static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
2424{
2425 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2426 "vmcs_set_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002427 if (static_branch_unlikely(&enable_evmcs))
2428 return evmcs_write32(field, evmcs_read32(field) | mask);
2429
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002430 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002431}
2432
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002433static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
2434{
2435 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
2436}
2437
Gleb Natapov2961e8762013-11-25 15:37:13 +02002438static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
2439{
2440 vmcs_write32(VM_ENTRY_CONTROLS, val);
2441 vmx->vm_entry_controls_shadow = val;
2442}
2443
2444static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
2445{
2446 if (vmx->vm_entry_controls_shadow != val)
2447 vm_entry_controls_init(vmx, val);
2448}
2449
2450static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
2451{
2452 return vmx->vm_entry_controls_shadow;
2453}
2454
2455
2456static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2457{
2458 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
2459}
2460
2461static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2462{
2463 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
2464}
2465
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002466static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
2467{
2468 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
2469}
2470
Gleb Natapov2961e8762013-11-25 15:37:13 +02002471static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
2472{
2473 vmcs_write32(VM_EXIT_CONTROLS, val);
2474 vmx->vm_exit_controls_shadow = val;
2475}
2476
2477static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
2478{
2479 if (vmx->vm_exit_controls_shadow != val)
2480 vm_exit_controls_init(vmx, val);
2481}
2482
2483static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
2484{
2485 return vmx->vm_exit_controls_shadow;
2486}
2487
2488
2489static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2490{
2491 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
2492}
2493
2494static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2495{
2496 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
2497}
2498
Avi Kivity2fb92db2011-04-27 19:42:18 +03002499static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
2500{
2501 vmx->segment_cache.bitmask = 0;
2502}
2503
2504static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
2505 unsigned field)
2506{
2507 bool ret;
2508 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
2509
2510 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
2511 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
2512 vmx->segment_cache.bitmask = 0;
2513 }
2514 ret = vmx->segment_cache.bitmask & mask;
2515 vmx->segment_cache.bitmask |= mask;
2516 return ret;
2517}
2518
2519static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
2520{
2521 u16 *p = &vmx->segment_cache.seg[seg].selector;
2522
2523 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
2524 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
2525 return *p;
2526}
2527
2528static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
2529{
2530 ulong *p = &vmx->segment_cache.seg[seg].base;
2531
2532 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
2533 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
2534 return *p;
2535}
2536
2537static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
2538{
2539 u32 *p = &vmx->segment_cache.seg[seg].limit;
2540
2541 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
2542 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
2543 return *p;
2544}
2545
2546static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
2547{
2548 u32 *p = &vmx->segment_cache.seg[seg].ar;
2549
2550 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
2551 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
2552 return *p;
2553}
2554
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002555static void update_exception_bitmap(struct kvm_vcpu *vcpu)
2556{
2557 u32 eb;
2558
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002559 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08002560 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +02002561 /*
2562 * Guest access to VMware backdoor ports could legitimately
2563 * trigger #GP because of TSS I/O permission bitmap.
2564 * We intercept those #GP and allow access to them anyway
2565 * as VMware does.
2566 */
2567 if (enable_vmware_backdoor)
2568 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002569 if ((vcpu->guest_debug &
2570 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
2571 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
2572 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002573 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002574 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02002575 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002576 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002577
2578 /* When we are running a nested L2 guest and L1 specified for it a
2579 * certain exception bitmap, we must trap the same exceptions and pass
2580 * them to L1. When running L2, we will only handle the exceptions
2581 * specified above if L1 did not want them.
2582 */
2583 if (is_guest_mode(vcpu))
2584 eb |= get_vmcs12(vcpu)->exception_bitmap;
2585
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002586 vmcs_write32(EXCEPTION_BITMAP, eb);
2587}
2588
Ashok Raj15d45072018-02-01 22:59:43 +01002589/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002590 * Check if MSR is intercepted for currently loaded MSR bitmap.
2591 */
2592static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
2593{
2594 unsigned long *msr_bitmap;
2595 int f = sizeof(unsigned long);
2596
2597 if (!cpu_has_vmx_msr_bitmap())
2598 return true;
2599
2600 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
2601
2602 if (msr <= 0x1fff) {
2603 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2604 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2605 msr &= 0x1fff;
2606 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2607 }
2608
2609 return true;
2610}
2611
2612/*
Ashok Raj15d45072018-02-01 22:59:43 +01002613 * Check if MSR is intercepted for L01 MSR bitmap.
2614 */
2615static bool msr_write_intercepted_l01(struct kvm_vcpu *vcpu, u32 msr)
2616{
2617 unsigned long *msr_bitmap;
2618 int f = sizeof(unsigned long);
2619
2620 if (!cpu_has_vmx_msr_bitmap())
2621 return true;
2622
2623 msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
2624
2625 if (msr <= 0x1fff) {
2626 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2627 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2628 msr &= 0x1fff;
2629 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2630 }
2631
2632 return true;
2633}
2634
Gleb Natapov2961e8762013-11-25 15:37:13 +02002635static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2636 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002637{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002638 vm_entry_controls_clearbit(vmx, entry);
2639 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002640}
2641
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002642static int find_msr(struct vmx_msrs *m, unsigned int msr)
2643{
2644 unsigned int i;
2645
2646 for (i = 0; i < m->nr; ++i) {
2647 if (m->val[i].index == msr)
2648 return i;
2649 }
2650 return -ENOENT;
2651}
2652
Avi Kivity61d2ef22010-04-28 16:40:38 +03002653static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
2654{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002655 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002656 struct msr_autoload *m = &vmx->msr_autoload;
2657
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002658 switch (msr) {
2659 case MSR_EFER:
2660 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002661 clear_atomic_switch_msr_special(vmx,
2662 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002663 VM_EXIT_LOAD_IA32_EFER);
2664 return;
2665 }
2666 break;
2667 case MSR_CORE_PERF_GLOBAL_CTRL:
2668 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002669 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002670 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2671 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2672 return;
2673 }
2674 break;
Avi Kivity110312c2010-12-21 12:54:20 +02002675 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002676 i = find_msr(&m->guest, msr);
2677 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002678 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002679 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002680 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002681 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +02002682
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002683skip_guest:
2684 i = find_msr(&m->host, msr);
2685 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +03002686 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002687
2688 --m->host.nr;
2689 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002690 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03002691}
2692
Gleb Natapov2961e8762013-11-25 15:37:13 +02002693static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2694 unsigned long entry, unsigned long exit,
2695 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
2696 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002697{
2698 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07002699 if (host_val_vmcs != HOST_IA32_EFER)
2700 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02002701 vm_entry_controls_setbit(vmx, entry);
2702 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002703}
2704
Avi Kivity61d2ef22010-04-28 16:40:38 +03002705static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002706 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +03002707{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002708 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002709 struct msr_autoload *m = &vmx->msr_autoload;
2710
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002711 switch (msr) {
2712 case MSR_EFER:
2713 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002714 add_atomic_switch_msr_special(vmx,
2715 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002716 VM_EXIT_LOAD_IA32_EFER,
2717 GUEST_IA32_EFER,
2718 HOST_IA32_EFER,
2719 guest_val, host_val);
2720 return;
2721 }
2722 break;
2723 case MSR_CORE_PERF_GLOBAL_CTRL:
2724 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002725 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002726 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2727 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
2728 GUEST_IA32_PERF_GLOBAL_CTRL,
2729 HOST_IA32_PERF_GLOBAL_CTRL,
2730 guest_val, host_val);
2731 return;
2732 }
2733 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01002734 case MSR_IA32_PEBS_ENABLE:
2735 /* PEBS needs a quiescent period after being disabled (to write
2736 * a record). Disabling PEBS through VMX MSR swapping doesn't
2737 * provide that period, so a CPU could write host's record into
2738 * guest's memory.
2739 */
2740 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02002741 }
2742
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002743 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002744 if (!entry_only)
2745 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03002746
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002747 if (i == NR_AUTOLOAD_MSRS || j == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002748 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002749 "Can't add msr %x\n", msr);
2750 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002751 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002752 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04002753 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002754 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002755 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002756 m->guest.val[i].index = msr;
2757 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002758
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002759 if (entry_only)
2760 return;
2761
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002762 if (j < 0) {
2763 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04002764 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03002765 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04002766 m->host.val[j].index = msr;
2767 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +03002768}
2769
Avi Kivity92c0d902009-10-29 11:00:16 +02002770static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002771{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002772 u64 guest_efer = vmx->vcpu.arch.efer;
2773 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002774
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002775 if (!enable_ept) {
2776 /*
2777 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2778 * host CPUID is more efficient than testing guest CPUID
2779 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2780 */
2781 if (boot_cpu_has(X86_FEATURE_SMEP))
2782 guest_efer |= EFER_NX;
2783 else if (!(guest_efer & EFER_NX))
2784 ignore_bits |= EFER_NX;
2785 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002786
Avi Kivity51c6cf62007-08-29 03:48:05 +03002787 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002788 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002789 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002790 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002791#ifdef CONFIG_X86_64
2792 ignore_bits |= EFER_LMA | EFER_LME;
2793 /* SCE is meaningful only in long mode on Intel */
2794 if (guest_efer & EFER_LMA)
2795 ignore_bits &= ~(u64)EFER_SCE;
2796#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002797
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002798 /*
2799 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2800 * On CPUs that support "load IA32_EFER", always switch EFER
2801 * atomically, since it's faster than switching it manually.
2802 */
2803 if (cpu_has_load_ia32_efer ||
2804 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002805 if (!(guest_efer & EFER_LMA))
2806 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002807 if (guest_efer != host_efer)
2808 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002809 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07002810 else
2811 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002812 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002813 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07002814 clear_atomic_switch_msr(vmx, MSR_EFER);
2815
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002816 guest_efer &= ~ignore_bits;
2817 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002818
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002819 vmx->guest_msrs[efer_offset].data = guest_efer;
2820 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2821
2822 return true;
2823 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002824}
2825
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002826#ifdef CONFIG_X86_32
2827/*
2828 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2829 * VMCS rather than the segment table. KVM uses this helper to figure
2830 * out the current bases to poke them into the VMCS before entry.
2831 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002832static unsigned long segment_base(u16 selector)
2833{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002834 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002835 unsigned long v;
2836
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002837 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002838 return 0;
2839
Thomas Garnier45fc8752017-03-14 10:05:08 -07002840 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002841
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002842 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002843 u16 ldt_selector = kvm_read_ldt();
2844
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002845 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002846 return 0;
2847
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002848 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002849 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002850 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002851 return v;
2852}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002853#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002854
Sean Christopherson6d6095b2018-07-23 12:32:44 -07002855static void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002856{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002857 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07002858 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002859#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002860 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002861#endif
Sean Christophersone368b872018-07-23 12:32:41 -07002862 unsigned long fs_base, gs_base;
2863 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03002864 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002865
Sean Christophersond264ee02018-08-27 15:21:12 -07002866 vmx->req_immediate_exit = false;
2867
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002868 if (vmx->loaded_cpu_state)
Avi Kivity33ed6322007-05-02 16:54:03 +03002869 return;
2870
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002871 vmx->loaded_cpu_state = vmx->loaded_vmcs;
Sean Christophersond7ee0392018-07-23 12:32:47 -07002872 host_state = &vmx->loaded_cpu_state->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002873
Avi Kivity33ed6322007-05-02 16:54:03 +03002874 /*
2875 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2876 * allow segment selectors with cpl > 0 or ti == 1.
2877 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07002878 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002879
2880#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07002881 savesegment(ds, host_state->ds_sel);
2882 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07002883
2884 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002885 if (likely(is_64bit_mm(current->mm))) {
2886 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07002887 fs_sel = current->thread.fsindex;
2888 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002889 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07002890 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002891 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07002892 savesegment(fs, fs_sel);
2893 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002894 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07002895 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03002896 }
2897
Paolo Bonzini4679b612018-09-24 17:23:01 +02002898 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03002899#else
Sean Christophersone368b872018-07-23 12:32:41 -07002900 savesegment(fs, fs_sel);
2901 savesegment(gs, gs_sel);
2902 fs_base = segment_base(fs_sel);
2903 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002904#endif
Sean Christophersone368b872018-07-23 12:32:41 -07002905
Sean Christopherson8f21a0b2018-07-23 12:32:49 -07002906 if (unlikely(fs_sel != host_state->fs_sel)) {
2907 if (!(fs_sel & 7))
2908 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
2909 else
2910 vmcs_write16(HOST_FS_SELECTOR, 0);
2911 host_state->fs_sel = fs_sel;
2912 }
2913 if (unlikely(gs_sel != host_state->gs_sel)) {
2914 if (!(gs_sel & 7))
2915 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
2916 else
2917 vmcs_write16(HOST_GS_SELECTOR, 0);
2918 host_state->gs_sel = gs_sel;
2919 }
Sean Christopherson5e079c72018-07-23 12:32:50 -07002920 if (unlikely(fs_base != host_state->fs_base)) {
2921 vmcs_writel(HOST_FS_BASE, fs_base);
2922 host_state->fs_base = fs_base;
2923 }
2924 if (unlikely(gs_base != host_state->gs_base)) {
2925 vmcs_writel(HOST_GS_BASE, gs_base);
2926 host_state->gs_base = gs_base;
2927 }
Avi Kivity33ed6322007-05-02 16:54:03 +03002928
Avi Kivity26bb0982009-09-07 11:14:12 +03002929 for (i = 0; i < vmx->save_nmsrs; ++i)
2930 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002931 vmx->guest_msrs[i].data,
2932 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002933}
2934
Sean Christopherson6d6095b2018-07-23 12:32:44 -07002935static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002936{
Sean Christophersond7ee0392018-07-23 12:32:47 -07002937 struct vmcs_host_state *host_state;
2938
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002939 if (!vmx->loaded_cpu_state)
Avi Kivity33ed6322007-05-02 16:54:03 +03002940 return;
2941
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002942 WARN_ON_ONCE(vmx->loaded_cpu_state != vmx->loaded_vmcs);
Sean Christophersond7ee0392018-07-23 12:32:47 -07002943 host_state = &vmx->loaded_cpu_state->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002944
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002945 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07002946 vmx->loaded_cpu_state = NULL;
2947
Avi Kivityc8770e72010-11-11 12:37:26 +02002948#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02002949 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02002950#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07002951 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
2952 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002953#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07002954 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002955#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07002956 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002957#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002958 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002959 if (host_state->fs_sel & 7)
2960 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002961#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07002962 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
2963 loadsegment(ds, host_state->ds_sel);
2964 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002965 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002966#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002967 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002968#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002969 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002970#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07002971 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002972}
2973
Sean Christopherson678e3152018-07-23 12:32:43 -07002974#ifdef CONFIG_X86_64
2975static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03002976{
Paolo Bonzini4679b612018-09-24 17:23:01 +02002977 preempt_disable();
2978 if (vmx->loaded_cpu_state)
2979 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2980 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07002981 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03002982}
2983
Sean Christopherson678e3152018-07-23 12:32:43 -07002984static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
2985{
Paolo Bonzini4679b612018-09-24 17:23:01 +02002986 preempt_disable();
2987 if (vmx->loaded_cpu_state)
2988 wrmsrl(MSR_KERNEL_GS_BASE, data);
2989 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07002990 vmx->msr_guest_kernel_gs_base = data;
2991}
2992#endif
2993
Feng Wu28b835d2015-09-18 22:29:54 +08002994static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2995{
2996 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2997 struct pi_desc old, new;
2998 unsigned int dest;
2999
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003000 /*
3001 * In case of hot-plug or hot-unplug, we may have to undo
3002 * vmx_vcpu_pi_put even if there is no assigned device. And we
3003 * always keep PI.NDST up to date for simplicity: it makes the
3004 * code easier, and CPU migration is not a fast path.
3005 */
3006 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08003007 return;
3008
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003009 /*
3010 * First handle the simple case where no cmpxchg is necessary; just
3011 * allow posting non-urgent interrupts.
3012 *
3013 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
3014 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
3015 * expects the VCPU to be on the blocked_vcpu_list that matches
3016 * PI.NDST.
3017 */
3018 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
3019 vcpu->cpu == cpu) {
3020 pi_clear_sn(pi_desc);
3021 return;
3022 }
3023
3024 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08003025 do {
3026 old.control = new.control = pi_desc->control;
3027
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003028 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08003029
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02003030 if (x2apic_enabled())
3031 new.ndst = dest;
3032 else
3033 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08003034
Feng Wu28b835d2015-09-18 22:29:54 +08003035 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02003036 } while (cmpxchg64(&pi_desc->control, old.control,
3037 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08003038}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08003039
Peter Feinerc95ba922016-08-17 09:36:47 -07003040static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
3041{
3042 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
3043 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
3044}
3045
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046/*
3047 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
3048 * vcpu mutex is already taken.
3049 */
Avi Kivity15ad7142007-07-11 18:17:21 +03003050static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003053 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003055 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003056 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08003057 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003058 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08003059
3060 /*
3061 * Read loaded_vmcs->cpu should be before fetching
3062 * loaded_vmcs->loaded_vmcss_on_cpu_link.
3063 * See the comments in __loaded_vmcs_clear().
3064 */
3065 smp_rmb();
3066
Nadav Har'Eld462b812011-05-24 15:26:10 +03003067 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
3068 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003069 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08003070 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003071 }
3072
3073 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
3074 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
3075 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01003076 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003077 }
3078
3079 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07003080 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07003081 unsigned long sysenter_esp;
3082
3083 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08003084
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085 /*
3086 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08003087 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08003089 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01003090 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07003091 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08003093 /*
3094 * VM exits change the host TR limit to 0x67 after a VM
3095 * exit. This is okay, since 0x67 covers everything except
3096 * the IO bitmap and have have code to handle the IO bitmap
3097 * being lost after a VM exit.
3098 */
3099 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
3100
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
3102 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08003103
Nadav Har'Eld462b812011-05-24 15:26:10 +03003104 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105 }
Feng Wu28b835d2015-09-18 22:29:54 +08003106
Owen Hofmann2680d6d2016-03-01 13:36:13 -08003107 /* Setup TSC multiplier */
3108 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07003109 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
3110 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08003111
Feng Wu28b835d2015-09-18 22:29:54 +08003112 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08003113 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08003114 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08003115}
3116
3117static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
3118{
3119 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
3120
3121 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08003122 !irq_remapping_cap(IRQ_POSTING_CAP) ||
3123 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08003124 return;
3125
3126 /* Set SN when the vCPU is preempted */
3127 if (vcpu->preempted)
3128 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129}
3130
3131static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
3132{
Feng Wu28b835d2015-09-18 22:29:54 +08003133 vmx_vcpu_pi_put(vcpu);
3134
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003135 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Wanpeng Lif244dee2017-07-20 01:11:54 -07003138static bool emulation_required(struct kvm_vcpu *vcpu)
3139{
3140 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3141}
3142
Avi Kivityedcafe32009-12-30 18:07:40 +02003143static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
3144
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003145/*
3146 * Return the cr0 value that a nested guest would read. This is a combination
3147 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
3148 * its hypervisor (cr0_read_shadow).
3149 */
3150static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
3151{
3152 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
3153 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
3154}
3155static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
3156{
3157 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
3158 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
3159}
3160
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
3162{
Avi Kivity78ac8b42010-04-08 18:19:35 +03003163 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03003164
Avi Kivity6de12732011-03-07 12:51:22 +02003165 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
3166 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
3167 rflags = vmcs_readl(GUEST_RFLAGS);
3168 if (to_vmx(vcpu)->rmode.vm86_active) {
3169 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3170 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
3171 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
3172 }
3173 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03003174 }
Avi Kivity6de12732011-03-07 12:51:22 +02003175 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176}
3177
3178static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
3179{
Wanpeng Lif244dee2017-07-20 01:11:54 -07003180 unsigned long old_rflags = vmx_get_rflags(vcpu);
3181
Avi Kivity6de12732011-03-07 12:51:22 +02003182 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
3183 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03003184 if (to_vmx(vcpu)->rmode.vm86_active) {
3185 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003186 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03003187 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07003189
3190 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
3191 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192}
3193
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02003194static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04003195{
3196 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
3197 int ret = 0;
3198
3199 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01003200 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04003201 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01003202 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04003203
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02003204 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04003205}
3206
3207static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
3208{
3209 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
3210 u32 interruptibility = interruptibility_old;
3211
3212 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
3213
Jan Kiszka48005f62010-02-19 19:38:07 +01003214 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04003215 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01003216 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04003217 interruptibility |= GUEST_INTR_STATE_STI;
3218
3219 if ((interruptibility != interruptibility_old))
3220 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
3221}
3222
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
3224{
3225 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003227 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003229 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230
Glauber Costa2809f5d2009-05-12 16:21:05 -04003231 /* skipping an emulated instruction also counts */
3232 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233}
3234
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003235static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
3236 unsigned long exit_qual)
3237{
3238 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
3239 unsigned int nr = vcpu->arch.exception.nr;
3240 u32 intr_info = nr | INTR_INFO_VALID_MASK;
3241
3242 if (vcpu->arch.exception.has_error_code) {
3243 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
3244 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
3245 }
3246
3247 if (kvm_exception_is_soft(nr))
3248 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3249 else
3250 intr_info |= INTR_TYPE_HARD_EXCEPTION;
3251
3252 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
3253 vmx_get_nmi_mask(vcpu))
3254 intr_info |= INTR_INFO_UNBLOCK_NMI;
3255
3256 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
3257}
3258
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003259/*
3260 * KVM wants to inject page-faults which it got to the guest. This function
3261 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003262 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003263static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003264{
3265 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07003266 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003267
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003268 if (nr == PF_VECTOR) {
3269 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003270 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003271 return 1;
3272 }
3273 /*
3274 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
3275 * The fix is to add the ancillary datum (CR2 or DR6) to structs
3276 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
3277 * can be written only when inject_pending_event runs. This should be
3278 * conditional on a new capability---if the capability is disabled,
3279 * kvm_multiple_exception would write the ancillary information to
3280 * CR2 or DR6, for backwards ABI-compatibility.
3281 */
3282 if (nested_vmx_is_page_fault_vmexit(vmcs12,
3283 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003284 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003285 return 1;
3286 }
3287 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003288 if (vmcs12->exception_bitmap & (1u << nr)) {
Jim Mattsoncfb634f2018-09-21 10:36:17 -07003289 if (nr == DB_VECTOR) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003290 *exit_qual = vcpu->arch.dr6;
Jim Mattsoncfb634f2018-09-21 10:36:17 -07003291 *exit_qual &= ~(DR6_FIXED_1 | DR6_BT);
3292 *exit_qual ^= DR6_RTM;
3293 } else {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07003294 *exit_qual = 0;
Jim Mattsoncfb634f2018-09-21 10:36:17 -07003295 }
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003296 return 1;
3297 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07003298 }
3299
Paolo Bonzinib96fb432017-07-27 12:29:32 +02003300 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03003301}
3302
Wanpeng Licaa057a2018-03-12 04:53:03 -07003303static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
3304{
3305 /*
3306 * Ensure that we clear the HLT state in the VMCS. We don't need to
3307 * explicitly skip the instruction because if the HLT state is set,
3308 * then the instruction is already executing and RIP has already been
3309 * advanced.
3310 */
3311 if (kvm_hlt_in_guest(vcpu->kvm) &&
3312 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
3313 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
3314}
3315
Wanpeng Licfcd20e2017-07-13 18:30:39 -07003316static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02003317{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003318 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07003319 unsigned nr = vcpu->arch.exception.nr;
3320 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07003321 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003322 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003323
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003324 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003325 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003326 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
3327 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003328
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003329 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05003330 int inc_eip = 0;
3331 if (kvm_exception_is_soft(nr))
3332 inc_eip = vcpu->arch.event_exit_inst_len;
3333 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02003334 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003335 return;
3336 }
3337
Sean Christophersonadd5ff72018-03-23 09:34:00 -07003338 WARN_ON_ONCE(vmx->emulation_required);
3339
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003340 if (kvm_exception_is_soft(nr)) {
3341 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
3342 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003343 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3344 } else
3345 intr_info |= INTR_TYPE_HARD_EXCEPTION;
3346
3347 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07003348
3349 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02003350}
3351
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003352static bool vmx_rdtscp_supported(void)
3353{
3354 return cpu_has_vmx_rdtscp();
3355}
3356
Mao, Junjiead756a12012-07-02 01:18:48 +00003357static bool vmx_invpcid_supported(void)
3358{
Junaid Shahideb4b2482018-06-27 14:59:14 -07003359 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00003360}
3361
Avi Kivity6aa8b732006-12-10 02:21:36 -08003362/*
Eddie Donga75beee2007-05-17 18:55:15 +03003363 * Swap MSR entry in host/guest MSR entry array.
3364 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003365static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03003366{
Avi Kivity26bb0982009-09-07 11:14:12 +03003367 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003368
3369 tmp = vmx->guest_msrs[to];
3370 vmx->guest_msrs[to] = vmx->guest_msrs[from];
3371 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03003372}
3373
3374/*
Avi Kivitye38aea32007-04-19 13:22:48 +03003375 * Set up the vmcs to automatically save and restore system
3376 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
3377 * mode, as fiddling with msrs is very expensive.
3378 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003379static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03003380{
Avi Kivity26bb0982009-09-07 11:14:12 +03003381 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03003382
Eddie Donga75beee2007-05-17 18:55:15 +03003383 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003384#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10003385 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10003386 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03003387 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003388 move_msr_up(vmx, index, save_nmsrs++);
3389 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003390 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003391 move_msr_up(vmx, index, save_nmsrs++);
3392 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003393 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003394 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003395 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02003396 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003397 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03003398 /*
Brian Gerst8c065852010-07-17 09:03:26 -04003399 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03003400 * if efer.sce is enabled.
3401 */
Brian Gerst8c065852010-07-17 09:03:26 -04003402 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02003403 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10003404 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003405 }
Eddie Donga75beee2007-05-17 18:55:15 +03003406#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02003407 index = __find_msr_index(vmx, MSR_EFER);
3408 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03003409 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003410
Avi Kivity26bb0982009-09-07 11:14:12 +03003411 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02003412
Yang Zhang8d146952013-01-25 10:18:50 +08003413 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003414 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03003415}
3416
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003417static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003419 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003421 if (is_guest_mode(vcpu) &&
3422 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
3423 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
3424
3425 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426}
3427
3428/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10003429 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10003431static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003433 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03003434 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003435 * We're here if L1 chose not to trap WRMSR to TSC. According
3436 * to the spec, this should set L1's TSC; The offset that L1
3437 * set for L2 remains unchanged, and still needs to be added
3438 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03003439 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003440 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003441 /* recalculate vmcs02.TSC_OFFSET: */
3442 vmcs12 = get_vmcs12(vcpu);
3443 vmcs_write64(TSC_OFFSET, offset +
3444 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
3445 vmcs12->tsc_offset : 0));
3446 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09003447 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
3448 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003449 vmcs_write64(TSC_OFFSET, offset);
3450 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451}
3452
Nadav Har'El801d3422011-05-25 23:02:23 +03003453/*
3454 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
3455 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
3456 * all guests if the "nested" module option is off, and can also be disabled
3457 * for a single guest by disabling its VMX cpuid bit.
3458 */
3459static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
3460{
Radim Krčmářd6321d42017-08-05 00:12:49 +02003461 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03003462}
3463
Avi Kivity6aa8b732006-12-10 02:21:36 -08003464/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003465 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
3466 * returned for the various VMX controls MSRs when nested VMX is enabled.
3467 * The same values should also be used to verify that vmcs12 control fields are
3468 * valid during nested entry from L1 to L2.
3469 * Each of these control msrs has a low and high 32-bit half: A low bit is on
3470 * if the corresponding bit in the (32-bit) control field *must* be on, and a
3471 * bit in the high half is on if the corresponding bit in the control field
3472 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003473 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003474static void nested_vmx_setup_ctls_msrs(struct nested_vmx_msrs *msrs, bool apicv)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003475{
Paolo Bonzini13893092018-02-26 13:40:09 +01003476 if (!nested) {
3477 memset(msrs, 0, sizeof(*msrs));
3478 return;
3479 }
3480
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003481 /*
3482 * Note that as a general rule, the high half of the MSRs (bits in
3483 * the control fields which may be 1) should be initialized by the
3484 * intersection of the underlying hardware's MSR (i.e., features which
3485 * can be supported) and the list of features we want to expose -
3486 * because they are known to be properly supported in our code.
3487 * Also, usually, the low half of the MSRs (bits which must be 1) can
3488 * be set to 0, meaning that L1 may turn off any of these bits. The
3489 * reason is that if one of these bits is necessary, it will appear
3490 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
3491 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02003492 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003493 * These rules have exceptions below.
3494 */
3495
3496 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01003497 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003498 msrs->pinbased_ctls_low,
3499 msrs->pinbased_ctls_high);
3500 msrs->pinbased_ctls_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003501 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003502 msrs->pinbased_ctls_high &=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003503 PIN_BASED_EXT_INTR_MASK |
3504 PIN_BASED_NMI_EXITING |
Paolo Bonzini13893092018-02-26 13:40:09 +01003505 PIN_BASED_VIRTUAL_NMIS |
3506 (apicv ? PIN_BASED_POSTED_INTR : 0);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003507 msrs->pinbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003508 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01003509 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003510
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02003511 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003512 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003513 msrs->exit_ctls_low,
3514 msrs->exit_ctls_high);
3515 msrs->exit_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003516 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04003517
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003518 msrs->exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003519#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003520 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003521#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01003522 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003523 msrs->exit_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003524 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01003525 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04003526 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
3527
Jan Kiszka2996fca2014-06-16 13:59:43 +02003528 /* We support free control of debug control saving. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003529 msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003530
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003531 /* entry controls */
3532 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003533 msrs->entry_ctls_low,
3534 msrs->entry_ctls_high);
3535 msrs->entry_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003536 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003537 msrs->entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02003538#ifdef CONFIG_X86_64
3539 VM_ENTRY_IA32E_MODE |
3540#endif
3541 VM_ENTRY_LOAD_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003542 msrs->entry_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003543 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Jan Kiszka57435342013-08-06 10:39:56 +02003544
Jan Kiszka2996fca2014-06-16 13:59:43 +02003545 /* We support free control of debug control loading. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003546 msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003547
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003548 /* cpu-based controls */
3549 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003550 msrs->procbased_ctls_low,
3551 msrs->procbased_ctls_high);
3552 msrs->procbased_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003553 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003554 msrs->procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01003555 CPU_BASED_VIRTUAL_INTR_PENDING |
3556 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003557 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
3558 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
3559 CPU_BASED_CR3_STORE_EXITING |
3560#ifdef CONFIG_X86_64
3561 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
3562#endif
3563 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03003564 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
3565 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
3566 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
3567 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003568 /*
3569 * We can allow some features even when not supported by the
3570 * hardware. For example, L1 can specify an MSR bitmap - and we
3571 * can use it to avoid exits to L1 - even when L0 runs L2
3572 * without MSR bitmaps.
3573 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003574 msrs->procbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003575 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02003576 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003577
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003578 /* We support free control of CR3 access interception. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003579 msrs->procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003580 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
3581
Paolo Bonzini80154d72017-08-24 13:55:35 +02003582 /*
3583 * secondary cpu-based controls. Do not include those that
3584 * depend on CPUID bits, they are added later by vmx_cpuid_update.
3585 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003586 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003587 msrs->secondary_ctls_low,
3588 msrs->secondary_ctls_high);
3589 msrs->secondary_ctls_low = 0;
3590 msrs->secondary_ctls_high &=
Paolo Bonzini1b073042016-10-25 16:06:30 +02003591 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08003592 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08003593 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08003594 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02003595 SECONDARY_EXEC_WBINVD_EXITING;
Paolo Bonzini2cf7ea92018-10-03 10:34:00 +02003596
Liran Alon32c7acf2018-06-23 02:35:11 +03003597 /*
3598 * We can emulate "VMCS shadowing," even if the hardware
3599 * doesn't support it.
3600 */
3601 msrs->secondary_ctls_high |=
3602 SECONDARY_EXEC_SHADOW_VMCS;
Jan Kiszkac18911a2013-03-13 16:06:41 +01003603
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02003604 if (enable_ept) {
3605 /* nested EPT: emulate EPT also to L1 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003606 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003607 SECONDARY_EXEC_ENABLE_EPT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003608 msrs->ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003609 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04003610 if (cpu_has_vmx_ept_execute_only())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003611 msrs->ept_caps |=
Bandan Das02120c42016-07-12 18:18:52 -04003612 VMX_EPT_EXECUTE_ONLY_BIT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003613 msrs->ept_caps &= vmx_capability.ept;
3614 msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003615 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
3616 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003617 if (enable_ept_ad_bits) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003618 msrs->secondary_ctls_high |=
Bandan Das03efce62017-05-05 15:25:15 -04003619 SECONDARY_EXEC_ENABLE_PML;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003620 msrs->ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003621 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003622 }
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02003623
Bandan Das27c42a12017-08-03 15:54:42 -04003624 if (cpu_has_vmx_vmfunc()) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003625 msrs->secondary_ctls_high |=
Bandan Das27c42a12017-08-03 15:54:42 -04003626 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04003627 /*
3628 * Advertise EPTP switching unconditionally
3629 * since we emulate it
3630 */
Wanpeng Li575b3a22017-10-19 07:00:34 +08003631 if (enable_ept)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003632 msrs->vmfunc_controls =
Wanpeng Li575b3a22017-10-19 07:00:34 +08003633 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04003634 }
3635
Paolo Bonzinief697a72016-03-18 16:58:38 +01003636 /*
3637 * Old versions of KVM use the single-context version without
3638 * checking for support, so declare that it is supported even
3639 * though it is treated as global context. The alternative is
3640 * not failing the single-context invvpid, and it is worse.
3641 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003642 if (enable_vpid) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003643 msrs->secondary_ctls_high |=
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003644 SECONDARY_EXEC_ENABLE_VPID;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003645 msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03003646 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003647 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07003648
Radim Krčmář0790ec12015-03-17 14:02:32 +01003649 if (enable_unrestricted_guest)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003650 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003651 SECONDARY_EXEC_UNRESTRICTED_GUEST;
3652
Paolo Bonzini2cf7ea92018-10-03 10:34:00 +02003653 if (flexpriority_enabled)
3654 msrs->secondary_ctls_high |=
3655 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3656
Jan Kiszkac18911a2013-03-13 16:06:41 +01003657 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08003658 rdmsr(MSR_IA32_VMX_MISC,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003659 msrs->misc_low,
3660 msrs->misc_high);
3661 msrs->misc_low &= VMX_MISC_SAVE_EFER_LMA;
3662 msrs->misc_low |=
Jim Mattsonf4160e42018-05-29 09:11:33 -07003663 MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS |
Wincy Vanb9c237b2015-02-03 23:56:30 +08003664 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01003665 VMX_MISC_ACTIVITY_HLT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003666 msrs->misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003667
3668 /*
3669 * This MSR reports some information about VMX support. We
3670 * should return information about the VMX we emulate for the
3671 * guest, and the VMCS structure we give it - not about the
3672 * VMX support of the underlying hardware.
3673 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003674 msrs->basic =
David Matlack62cc6b9d2016-11-29 18:14:07 -08003675 VMCS12_REVISION |
3676 VMX_BASIC_TRUE_CTLS |
3677 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
3678 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
3679
3680 if (cpu_has_vmx_basic_inout())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003681 msrs->basic |= VMX_BASIC_INOUT;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003682
3683 /*
David Matlack8322ebb2016-11-29 18:14:09 -08003684 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08003685 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
3686 * We picked the standard core2 setting.
3687 */
3688#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
3689#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003690 msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
3691 msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08003692
3693 /* These MSRs specify bits which the guest must keep fixed off. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003694 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
3695 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003696
3697 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003698 msrs->vmcs_enum = VMCS12_MAX_FIELD_INDEX << 1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003699}
3700
David Matlack38991522016-11-29 18:14:08 -08003701/*
3702 * if fixed0[i] == 1: val[i] must be 1
3703 * if fixed1[i] == 0: val[i] must be 0
3704 */
3705static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
3706{
3707 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003708}
3709
3710static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
3711{
David Matlack38991522016-11-29 18:14:08 -08003712 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003713}
3714
3715static inline u64 vmx_control_msr(u32 low, u32 high)
3716{
3717 return low | ((u64)high << 32);
3718}
3719
David Matlack62cc6b9d2016-11-29 18:14:07 -08003720static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
3721{
3722 superset &= mask;
3723 subset &= mask;
3724
3725 return (superset | subset) == superset;
3726}
3727
3728static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
3729{
3730 const u64 feature_and_reserved =
3731 /* feature (except bit 48; see below) */
3732 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
3733 /* reserved */
3734 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003735 u64 vmx_basic = vmx->nested.msrs.basic;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003736
3737 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
3738 return -EINVAL;
3739
3740 /*
3741 * KVM does not emulate a version of VMX that constrains physical
3742 * addresses of VMX structures (e.g. VMCS) to 32-bits.
3743 */
3744 if (data & BIT_ULL(48))
3745 return -EINVAL;
3746
3747 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
3748 vmx_basic_vmcs_revision_id(data))
3749 return -EINVAL;
3750
3751 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
3752 return -EINVAL;
3753
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003754 vmx->nested.msrs.basic = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003755 return 0;
3756}
3757
3758static int
3759vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3760{
3761 u64 supported;
3762 u32 *lowp, *highp;
3763
3764 switch (msr_index) {
3765 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003766 lowp = &vmx->nested.msrs.pinbased_ctls_low;
3767 highp = &vmx->nested.msrs.pinbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003768 break;
3769 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003770 lowp = &vmx->nested.msrs.procbased_ctls_low;
3771 highp = &vmx->nested.msrs.procbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003772 break;
3773 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003774 lowp = &vmx->nested.msrs.exit_ctls_low;
3775 highp = &vmx->nested.msrs.exit_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003776 break;
3777 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003778 lowp = &vmx->nested.msrs.entry_ctls_low;
3779 highp = &vmx->nested.msrs.entry_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003780 break;
3781 case MSR_IA32_VMX_PROCBASED_CTLS2:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003782 lowp = &vmx->nested.msrs.secondary_ctls_low;
3783 highp = &vmx->nested.msrs.secondary_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003784 break;
3785 default:
3786 BUG();
3787 }
3788
3789 supported = vmx_control_msr(*lowp, *highp);
3790
3791 /* Check must-be-1 bits are still 1. */
3792 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3793 return -EINVAL;
3794
3795 /* Check must-be-0 bits are still 0. */
3796 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3797 return -EINVAL;
3798
3799 *lowp = data;
3800 *highp = data >> 32;
3801 return 0;
3802}
3803
3804static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3805{
3806 const u64 feature_and_reserved_bits =
3807 /* feature */
3808 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3809 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3810 /* reserved */
3811 GENMASK_ULL(13, 9) | BIT_ULL(31);
3812 u64 vmx_misc;
3813
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003814 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
3815 vmx->nested.msrs.misc_high);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003816
3817 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3818 return -EINVAL;
3819
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003820 if ((vmx->nested.msrs.pinbased_ctls_high &
David Matlack62cc6b9d2016-11-29 18:14:07 -08003821 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3822 vmx_misc_preemption_timer_rate(data) !=
3823 vmx_misc_preemption_timer_rate(vmx_misc))
3824 return -EINVAL;
3825
3826 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3827 return -EINVAL;
3828
3829 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3830 return -EINVAL;
3831
3832 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3833 return -EINVAL;
3834
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003835 vmx->nested.msrs.misc_low = data;
3836 vmx->nested.msrs.misc_high = data >> 32;
Jim Mattsonf4160e42018-05-29 09:11:33 -07003837
3838 /*
3839 * If L1 has read-only VM-exit information fields, use the
3840 * less permissive vmx_vmwrite_bitmap to specify write
3841 * permissions for the shadow VMCS.
3842 */
3843 if (enable_shadow_vmcs && !nested_cpu_has_vmwrite_any_field(&vmx->vcpu))
3844 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
3845
David Matlack62cc6b9d2016-11-29 18:14:07 -08003846 return 0;
3847}
3848
3849static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3850{
3851 u64 vmx_ept_vpid_cap;
3852
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003853 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.msrs.ept_caps,
3854 vmx->nested.msrs.vpid_caps);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003855
3856 /* Every bit is either reserved or a feature bit. */
3857 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3858 return -EINVAL;
3859
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003860 vmx->nested.msrs.ept_caps = data;
3861 vmx->nested.msrs.vpid_caps = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003862 return 0;
3863}
3864
3865static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3866{
3867 u64 *msr;
3868
3869 switch (msr_index) {
3870 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003871 msr = &vmx->nested.msrs.cr0_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003872 break;
3873 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003874 msr = &vmx->nested.msrs.cr4_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003875 break;
3876 default:
3877 BUG();
3878 }
3879
3880 /*
3881 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3882 * must be 1 in the restored value.
3883 */
3884 if (!is_bitwise_subset(data, *msr, -1ULL))
3885 return -EINVAL;
3886
3887 *msr = data;
3888 return 0;
3889}
3890
3891/*
3892 * Called when userspace is restoring VMX MSRs.
3893 *
3894 * Returns 0 on success, non-0 otherwise.
3895 */
3896static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3897{
3898 struct vcpu_vmx *vmx = to_vmx(vcpu);
3899
Jim Mattsona943ac52018-05-29 09:11:32 -07003900 /*
3901 * Don't allow changes to the VMX capability MSRs while the vCPU
3902 * is in VMX operation.
3903 */
3904 if (vmx->nested.vmxon)
3905 return -EBUSY;
3906
David Matlack62cc6b9d2016-11-29 18:14:07 -08003907 switch (msr_index) {
3908 case MSR_IA32_VMX_BASIC:
3909 return vmx_restore_vmx_basic(vmx, data);
3910 case MSR_IA32_VMX_PINBASED_CTLS:
3911 case MSR_IA32_VMX_PROCBASED_CTLS:
3912 case MSR_IA32_VMX_EXIT_CTLS:
3913 case MSR_IA32_VMX_ENTRY_CTLS:
3914 /*
3915 * The "non-true" VMX capability MSRs are generated from the
3916 * "true" MSRs, so we do not support restoring them directly.
3917 *
3918 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3919 * should restore the "true" MSRs with the must-be-1 bits
3920 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3921 * DEFAULT SETTINGS".
3922 */
3923 return -EINVAL;
3924 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3925 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3926 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3927 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3928 case MSR_IA32_VMX_PROCBASED_CTLS2:
3929 return vmx_restore_control_msr(vmx, msr_index, data);
3930 case MSR_IA32_VMX_MISC:
3931 return vmx_restore_vmx_misc(vmx, data);
3932 case MSR_IA32_VMX_CR0_FIXED0:
3933 case MSR_IA32_VMX_CR4_FIXED0:
3934 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3935 case MSR_IA32_VMX_CR0_FIXED1:
3936 case MSR_IA32_VMX_CR4_FIXED1:
3937 /*
3938 * These MSRs are generated based on the vCPU's CPUID, so we
3939 * do not support restoring them directly.
3940 */
3941 return -EINVAL;
3942 case MSR_IA32_VMX_EPT_VPID_CAP:
3943 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3944 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003945 vmx->nested.msrs.vmcs_enum = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003946 return 0;
3947 default:
3948 /*
3949 * The rest of the VMX capability MSRs do not support restore.
3950 */
3951 return -EINVAL;
3952 }
3953}
3954
Jan Kiszkacae50132014-01-04 18:47:22 +01003955/* Returns 0 on success, non-0 otherwise. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003956static int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003957{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003958 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003959 case MSR_IA32_VMX_BASIC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003960 *pdata = msrs->basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003961 break;
3962 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3963 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003964 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003965 msrs->pinbased_ctls_low,
3966 msrs->pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003967 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3968 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003969 break;
3970 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3971 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003972 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003973 msrs->procbased_ctls_low,
3974 msrs->procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003975 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3976 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003977 break;
3978 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3979 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003980 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003981 msrs->exit_ctls_low,
3982 msrs->exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003983 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3984 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003985 break;
3986 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3987 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003988 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003989 msrs->entry_ctls_low,
3990 msrs->entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003991 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3992 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003993 break;
3994 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003995 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003996 msrs->misc_low,
3997 msrs->misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003998 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003999 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004000 *pdata = msrs->cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004001 break;
4002 case MSR_IA32_VMX_CR0_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004003 *pdata = msrs->cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004004 break;
4005 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004006 *pdata = msrs->cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004007 break;
4008 case MSR_IA32_VMX_CR4_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004009 *pdata = msrs->cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004010 break;
4011 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004012 *pdata = msrs->vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004013 break;
4014 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08004015 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004016 msrs->secondary_ctls_low,
4017 msrs->secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004018 break;
4019 case MSR_IA32_VMX_EPT_VPID_CAP:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004020 *pdata = msrs->ept_caps |
4021 ((u64)msrs->vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004022 break;
Bandan Das27c42a12017-08-03 15:54:42 -04004023 case MSR_IA32_VMX_VMFUNC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004024 *pdata = msrs->vmfunc_controls;
Bandan Das27c42a12017-08-03 15:54:42 -04004025 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004026 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004027 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08004028 }
4029
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004030 return 0;
4031}
4032
Haozhong Zhang37e4c992016-06-22 14:59:55 +08004033static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
4034 uint64_t val)
4035{
4036 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
4037
4038 return !(val & ~valid_bits);
4039}
4040
Tom Lendacky801e4592018-02-21 13:39:51 -06004041static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
4042{
Paolo Bonzini13893092018-02-26 13:40:09 +01004043 switch (msr->index) {
4044 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4045 if (!nested)
4046 return 1;
4047 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
4048 default:
4049 return 1;
4050 }
4051
4052 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06004053}
4054
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03004055/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056 * Reads an msr value (of 'msr_index') into 'pdata'.
4057 * Returns 0 on success, non-0 otherwise.
4058 * Assumes vcpu_load() was already called.
4059 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004060static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004061{
Borislav Petkova6cb0992017-12-20 12:50:28 +01004062 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004063 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004064
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004065 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004066#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004067 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004068 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004069 break;
4070 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004071 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004072 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03004073 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07004074 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03004075 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03004076#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004077 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004078 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004079 case MSR_IA32_SPEC_CTRL:
4080 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004081 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
4082 return 1;
4083
4084 msr_info->data = to_vmx(vcpu)->spec_ctrl;
4085 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01004086 case MSR_IA32_ARCH_CAPABILITIES:
4087 if (!msr_info->host_initiated &&
4088 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
4089 return 1;
4090 msr_info->data = to_vmx(vcpu)->arch_capabilities;
4091 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004093 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094 break;
4095 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004096 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097 break;
4098 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004099 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004100 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00004101 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08004102 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02004103 (!msr_info->host_initiated &&
4104 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01004105 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004106 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00004107 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08004108 case MSR_IA32_MCG_EXT_CTL:
4109 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01004110 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08004111 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01004112 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08004113 msr_info->data = vcpu->arch.mcg_ext_ctl;
4114 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01004115 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01004116 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01004117 break;
4118 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4119 if (!nested_vmx_allowed(vcpu))
4120 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004121 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
4122 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08004123 case MSR_IA32_XSS:
4124 if (!vmx_xsaves_supported())
4125 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004126 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08004127 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004128 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02004129 if (!msr_info->host_initiated &&
4130 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004131 return 1;
4132 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004133 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01004134 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08004135 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004136 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08004137 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004138 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004139 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140 }
4141
Avi Kivity6aa8b732006-12-10 02:21:36 -08004142 return 0;
4143}
4144
Jan Kiszkacae50132014-01-04 18:47:22 +01004145static void vmx_leave_nested(struct kvm_vcpu *vcpu);
4146
Avi Kivity6aa8b732006-12-10 02:21:36 -08004147/*
4148 * Writes msr value into into the appropriate "register".
4149 * Returns 0 on success, non-0 otherwise.
4150 * Assumes vcpu_load() was already called.
4151 */
Will Auld8fe8ab42012-11-29 12:42:12 -08004152static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004153{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004155 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03004156 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08004157 u32 msr_index = msr_info->index;
4158 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03004159
Avi Kivity6aa8b732006-12-10 02:21:36 -08004160 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08004161 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08004162 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03004163 break;
Avi Kivity16175a72009-03-23 22:13:44 +02004164#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03004166 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004167 vmcs_writel(GUEST_FS_BASE, data);
4168 break;
4169 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03004170 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004171 vmcs_writel(GUEST_GS_BASE, data);
4172 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03004173 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07004174 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03004175 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004176#endif
4177 case MSR_IA32_SYSENTER_CS:
4178 vmcs_write32(GUEST_SYSENTER_CS, data);
4179 break;
4180 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02004181 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182 break;
4183 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02004184 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00004186 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08004187 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02004188 (!msr_info->host_initiated &&
4189 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01004190 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08004191 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07004192 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004193 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08004194 vmcs_write64(GUEST_BNDCFGS, data);
4195 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004196 case MSR_IA32_SPEC_CTRL:
4197 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004198 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
4199 return 1;
4200
4201 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02004202 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004203 return 1;
4204
4205 vmx->spec_ctrl = data;
4206
4207 if (!data)
4208 break;
4209
4210 /*
4211 * For non-nested:
4212 * When it's written (to non-zero) for the first time, pass
4213 * it through.
4214 *
4215 * For nested:
4216 * The handling of the MSR bitmap for L2 guests is done in
4217 * nested_vmx_merge_msr_bitmap. We should not touch the
4218 * vmcs02.msr_bitmap here since it gets completely overwritten
4219 * in the merging. We update the vmcs01 here for L1 as well
4220 * since it will end up touching the MSR anyway now.
4221 */
4222 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
4223 MSR_IA32_SPEC_CTRL,
4224 MSR_TYPE_RW);
4225 break;
Ashok Raj15d45072018-02-01 22:59:43 +01004226 case MSR_IA32_PRED_CMD:
4227 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01004228 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
4229 return 1;
4230
4231 if (data & ~PRED_CMD_IBPB)
4232 return 1;
4233
4234 if (!data)
4235 break;
4236
4237 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
4238
4239 /*
4240 * For non-nested:
4241 * When it's written (to non-zero) for the first time, pass
4242 * it through.
4243 *
4244 * For nested:
4245 * The handling of the MSR bitmap for L2 guests is done in
4246 * nested_vmx_merge_msr_bitmap. We should not touch the
4247 * vmcs02.msr_bitmap here since it gets completely overwritten
4248 * in the merging.
4249 */
4250 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
4251 MSR_TYPE_W);
4252 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01004253 case MSR_IA32_ARCH_CAPABILITIES:
4254 if (!msr_info->host_initiated)
4255 return 1;
4256 vmx->arch_capabilities = data;
4257 break;
Sheng Yang468d4722008-10-09 16:01:55 +08004258 case MSR_IA32_CR_PAT:
4259 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03004260 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
4261 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08004262 vmcs_write64(GUEST_IA32_PAT, data);
4263 vcpu->arch.pat = data;
4264 break;
4265 }
Will Auld8fe8ab42012-11-29 12:42:12 -08004266 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004267 break;
Will Auldba904632012-11-29 12:42:50 -08004268 case MSR_IA32_TSC_ADJUST:
4269 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004270 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08004271 case MSR_IA32_MCG_EXT_CTL:
4272 if ((!msr_info->host_initiated &&
4273 !(to_vmx(vcpu)->msr_ia32_feature_control &
4274 FEATURE_CONTROL_LMCE)) ||
4275 (data & ~MCG_EXT_CTL_LMCE_EN))
4276 return 1;
4277 vcpu->arch.mcg_ext_ctl = data;
4278 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01004279 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08004280 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08004281 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01004282 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
4283 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08004284 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01004285 if (msr_info->host_initiated && data == 0)
4286 vmx_leave_nested(vcpu);
4287 break;
4288 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08004289 if (!msr_info->host_initiated)
4290 return 1; /* they are read-only */
4291 if (!nested_vmx_allowed(vcpu))
4292 return 1;
4293 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08004294 case MSR_IA32_XSS:
4295 if (!vmx_xsaves_supported())
4296 return 1;
4297 /*
4298 * The only supported bit as of Skylake is bit 8, but
4299 * it is not supported on KVM.
4300 */
4301 if (data != 0)
4302 return 1;
4303 vcpu->arch.ia32_xss = data;
4304 if (vcpu->arch.ia32_xss != host_xss)
4305 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04004306 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08004307 else
4308 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
4309 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004310 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02004311 if (!msr_info->host_initiated &&
4312 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004313 return 1;
4314 /* Check reserved bit, higher 32 bits should be zero */
4315 if ((data >> 32) != 0)
4316 return 1;
4317 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10004319 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08004320 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07004321 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08004322 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03004323 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
4324 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07004325 ret = kvm_set_shared_msr(msr->index, msr->data,
4326 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03004327 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07004328 if (ret)
4329 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03004330 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08004331 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332 }
Will Auld8fe8ab42012-11-29 12:42:12 -08004333 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004334 }
4335
Eddie Dong2cc51562007-05-21 07:28:09 +03004336 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337}
4338
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004339static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004340{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004341 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
4342 switch (reg) {
4343 case VCPU_REGS_RSP:
4344 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
4345 break;
4346 case VCPU_REGS_RIP:
4347 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
4348 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004349 case VCPU_EXREG_PDPTR:
4350 if (enable_ept)
4351 ept_save_pdptrs(vcpu);
4352 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004353 default:
4354 break;
4355 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356}
4357
Avi Kivity6aa8b732006-12-10 02:21:36 -08004358static __init int cpu_has_kvm_support(void)
4359{
Eduardo Habkost6210e372008-11-17 19:03:16 -02004360 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004361}
4362
4363static __init int vmx_disabled_by_bios(void)
4364{
4365 u64 msr;
4366
4367 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04004368 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08004369 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04004370 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
4371 && tboot_enabled())
4372 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08004373 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04004374 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08004375 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08004376 && !tboot_enabled()) {
4377 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08004378 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04004379 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08004380 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08004381 /* launched w/o TXT and VMX disabled */
4382 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
4383 && !tboot_enabled())
4384 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04004385 }
4386
4387 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388}
4389
Dongxiao Xu7725b892010-05-11 18:29:38 +08004390static void kvm_cpu_vmxon(u64 addr)
4391{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004392 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004393 intel_pt_handle_vmx(1);
4394
Uros Bizjak4b1e5472018-10-11 19:40:44 +02004395 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08004396}
4397
Radim Krčmář13a34e02014-08-28 15:13:03 +02004398static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004399{
4400 int cpu = raw_smp_processor_id();
4401 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04004402 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004403
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004404 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02004405 return -EBUSY;
4406
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004407 /*
4408 * This can happen if we hot-added a CPU but failed to allocate
4409 * VP assist page for it.
4410 */
4411 if (static_branch_unlikely(&enable_evmcs) &&
4412 !hv_get_vp_assist_page(cpu))
4413 return -EFAULT;
4414
Nadav Har'Eld462b812011-05-24 15:26:10 +03004415 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08004416 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
4417 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08004418
4419 /*
4420 * Now we can enable the vmclear operation in kdump
4421 * since the loaded_vmcss_on_cpu list on this cpu
4422 * has been initialized.
4423 *
4424 * Though the cpu is not in VMX operation now, there
4425 * is no problem to enable the vmclear operation
4426 * for the loaded_vmcss_on_cpu list is empty!
4427 */
4428 crash_enable_local_vmclear(cpu);
4429
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04004431
4432 test_bits = FEATURE_CONTROL_LOCKED;
4433 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
4434 if (tboot_enabled())
4435 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
4436
4437 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004438 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04004439 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
4440 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004441 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02004442 if (enable_ept)
4443 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02004444
4445 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004446}
4447
Nadav Har'Eld462b812011-05-24 15:26:10 +03004448static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03004449{
4450 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03004451 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03004452
Nadav Har'Eld462b812011-05-24 15:26:10 +03004453 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
4454 loaded_vmcss_on_cpu_link)
4455 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03004456}
4457
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004458
4459/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
4460 * tricks.
4461 */
4462static void kvm_cpu_vmxoff(void)
4463{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02004464 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004465
4466 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004467 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004468}
4469
Radim Krčmář13a34e02014-08-28 15:13:03 +02004470static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004471{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004472 vmclear_local_loaded_vmcss();
4473 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004474}
4475
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004476static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04004477 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004478{
4479 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004480 u32 ctl = ctl_min | ctl_opt;
4481
4482 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4483
4484 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
4485 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
4486
4487 /* Ensure minimum (required) set of control bits are supported. */
4488 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004489 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004490
4491 *result = ctl;
4492 return 0;
4493}
4494
Avi Kivity110312c2010-12-21 12:54:20 +02004495static __init bool allow_1_setting(u32 msr, u32 ctl)
4496{
4497 u32 vmx_msr_low, vmx_msr_high;
4498
4499 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4500 return vmx_msr_high & ctl;
4501}
4502
Yang, Sheng002c7f72007-07-31 14:23:01 +03004503static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004504{
4505 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08004506 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004507 u32 _pin_based_exec_control = 0;
4508 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004509 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004510 u32 _vmexit_control = 0;
4511 u32 _vmentry_control = 0;
4512
Paolo Bonzini13893092018-02-26 13:40:09 +01004513 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05304514 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004515#ifdef CONFIG_X86_64
4516 CPU_BASED_CR8_LOAD_EXITING |
4517 CPU_BASED_CR8_STORE_EXITING |
4518#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08004519 CPU_BASED_CR3_LOAD_EXITING |
4520 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08004521 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004522 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03004523 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07004524 CPU_BASED_MWAIT_EXITING |
4525 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02004526 CPU_BASED_INVLPG_EXITING |
4527 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06004528
Sheng Yangf78e0e22007-10-29 09:40:42 +08004529 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08004530 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08004531 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004532 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
4533 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004534 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004535#ifdef CONFIG_X86_64
4536 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4537 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
4538 ~CPU_BASED_CR8_STORE_EXITING;
4539#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08004540 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08004541 min2 = 0;
4542 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08004543 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08004544 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08004545 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004546 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004547 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004548 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02004549 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00004550 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08004551 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004552 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03004553 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08004554 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08004555 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02004556 SECONDARY_EXEC_RDSEED_EXITING |
4557 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004558 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04004559 SECONDARY_EXEC_TSC_SCALING |
Sean Christopherson0b665d32018-08-14 09:33:34 -07004560 SECONDARY_EXEC_ENABLE_VMFUNC |
4561 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08004562 if (adjust_vmx_controls(min2, opt2,
4563 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08004564 &_cpu_based_2nd_exec_control) < 0)
4565 return -EIO;
4566 }
4567#ifndef CONFIG_X86_64
4568 if (!(_cpu_based_2nd_exec_control &
4569 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
4570 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
4571#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08004572
4573 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4574 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08004575 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004576 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
4577 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08004578
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004579 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
4580 &vmx_capability.ept, &vmx_capability.vpid);
4581
Sheng Yangd56f5462008-04-25 10:13:16 +08004582 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03004583 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
4584 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03004585 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
4586 CPU_BASED_CR3_STORE_EXITING |
4587 CPU_BASED_INVLPG_EXITING);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004588 } else if (vmx_capability.ept) {
4589 vmx_capability.ept = 0;
4590 pr_warn_once("EPT CAP should not exist if not support "
4591 "1-setting enable EPT VM-execution control\n");
4592 }
4593 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
4594 vmx_capability.vpid) {
4595 vmx_capability.vpid = 0;
4596 pr_warn_once("VPID CAP should not exist if not support "
4597 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08004598 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004599
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004600 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004601#ifdef CONFIG_X86_64
4602 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
4603#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08004604 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004605 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004606 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
4607 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004608 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004609
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004610 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
4611 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
4612 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004613 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
4614 &_pin_based_exec_control) < 0)
4615 return -EIO;
4616
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02004617 if (cpu_has_broken_vmx_preemption_timer())
4618 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004619 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004620 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08004621 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
4622
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01004623 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00004624 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004625 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
4626 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004627 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004628
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004629 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004630
4631 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
4632 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004633 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004634
4635#ifdef CONFIG_X86_64
4636 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
4637 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03004638 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004639#endif
4640
4641 /* Require Write-Back (WB) memory type for VMCS accesses. */
4642 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004643 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004644
Yang, Sheng002c7f72007-07-31 14:23:01 +03004645 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02004646 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03004647 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004648
Liran Alon2307af12018-06-29 22:59:04 +03004649 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004650
Yang, Sheng002c7f72007-07-31 14:23:01 +03004651 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
4652 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004653 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03004654 vmcs_conf->vmexit_ctrl = _vmexit_control;
4655 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004656
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004657 if (static_branch_unlikely(&enable_evmcs))
4658 evmcs_sanitize_exec_ctrls(vmcs_conf);
4659
Avi Kivity110312c2010-12-21 12:54:20 +02004660 cpu_has_load_ia32_efer =
4661 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4662 VM_ENTRY_LOAD_IA32_EFER)
4663 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4664 VM_EXIT_LOAD_IA32_EFER);
4665
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004666 cpu_has_load_perf_global_ctrl =
4667 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4668 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
4669 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4670 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
4671
4672 /*
4673 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02004674 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004675 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
4676 *
4677 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
4678 *
4679 * AAK155 (model 26)
4680 * AAP115 (model 30)
4681 * AAT100 (model 37)
4682 * BC86,AAY89,BD102 (model 44)
4683 * BA97 (model 46)
4684 *
4685 */
4686 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
4687 switch (boot_cpu_data.x86_model) {
4688 case 26:
4689 case 30:
4690 case 37:
4691 case 44:
4692 case 46:
4693 cpu_has_load_perf_global_ctrl = false;
4694 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
4695 "does not work properly. Using workaround\n");
4696 break;
4697 default:
4698 break;
4699 }
4700 }
4701
Borislav Petkov782511b2016-04-04 22:25:03 +02004702 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08004703 rdmsrl(MSR_IA32_XSS, host_xss);
4704
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004705 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004706}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004707
Liran Alon491a6032018-06-23 02:35:12 +03004708static struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709{
4710 int node = cpu_to_node(cpu);
4711 struct page *pages;
4712 struct vmcs *vmcs;
4713
Vlastimil Babka96db8002015-09-08 15:03:50 -07004714 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715 if (!pages)
4716 return NULL;
4717 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004718 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03004719
4720 /* KVM supports Enlightened VMCS v1 only */
4721 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03004722 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03004723 else
Liran Alon392b2f22018-06-23 02:35:01 +03004724 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03004725
Liran Alon491a6032018-06-23 02:35:12 +03004726 if (shadow)
4727 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728 return vmcs;
4729}
4730
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731static void free_vmcs(struct vmcs *vmcs)
4732{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004733 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004734}
4735
Nadav Har'Eld462b812011-05-24 15:26:10 +03004736/*
4737 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
4738 */
4739static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4740{
4741 if (!loaded_vmcs->vmcs)
4742 return;
4743 loaded_vmcs_clear(loaded_vmcs);
4744 free_vmcs(loaded_vmcs->vmcs);
4745 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004746 if (loaded_vmcs->msr_bitmap)
4747 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07004748 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03004749}
4750
Liran Alon491a6032018-06-23 02:35:12 +03004751static struct vmcs *alloc_vmcs(bool shadow)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004752{
Liran Alon491a6032018-06-23 02:35:12 +03004753 return alloc_vmcs_cpu(shadow, raw_smp_processor_id());
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004754}
4755
4756static int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4757{
Liran Alon491a6032018-06-23 02:35:12 +03004758 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004759 if (!loaded_vmcs->vmcs)
4760 return -ENOMEM;
4761
4762 loaded_vmcs->shadow_vmcs = NULL;
4763 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004764
4765 if (cpu_has_vmx_msr_bitmap()) {
4766 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
4767 if (!loaded_vmcs->msr_bitmap)
4768 goto out_vmcs;
4769 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004770
Arnd Bergmann1f008e12018-05-25 17:36:17 +02004771 if (IS_ENABLED(CONFIG_HYPERV) &&
4772 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004773 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
4774 struct hv_enlightened_vmcs *evmcs =
4775 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
4776
4777 evmcs->hv_enlightenments_control.msr_bitmap = 1;
4778 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004779 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07004780
4781 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
4782
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004783 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004784
4785out_vmcs:
4786 free_loaded_vmcs(loaded_vmcs);
4787 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004788}
4789
Sam Ravnborg39959582007-06-01 00:47:13 -07004790static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004791{
4792 int cpu;
4793
Zachary Amsden3230bb42009-09-29 11:38:37 -10004794 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004795 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10004796 per_cpu(vmxarea, cpu) = NULL;
4797 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004798}
4799
Jim Mattsond37f4262017-12-22 12:12:16 -08004800enum vmcs_field_width {
4801 VMCS_FIELD_WIDTH_U16 = 0,
4802 VMCS_FIELD_WIDTH_U64 = 1,
4803 VMCS_FIELD_WIDTH_U32 = 2,
4804 VMCS_FIELD_WIDTH_NATURAL_WIDTH = 3
Jim Mattson85fd5142017-07-07 12:51:41 -07004805};
4806
Jim Mattsond37f4262017-12-22 12:12:16 -08004807static inline int vmcs_field_width(unsigned long field)
Jim Mattson85fd5142017-07-07 12:51:41 -07004808{
4809 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
Jim Mattsond37f4262017-12-22 12:12:16 -08004810 return VMCS_FIELD_WIDTH_U32;
Jim Mattson85fd5142017-07-07 12:51:41 -07004811 return (field >> 13) & 0x3 ;
4812}
4813
4814static inline int vmcs_field_readonly(unsigned long field)
4815{
4816 return (((field >> 10) & 0x3) == 1);
4817}
4818
Bandan Dasfe2b2012014-04-21 15:20:14 -04004819static void init_vmcs_shadow_fields(void)
4820{
4821 int i, j;
4822
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004823 for (i = j = 0; i < max_shadow_read_only_fields; i++) {
4824 u16 field = shadow_read_only_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004825 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004826 (i + 1 == max_shadow_read_only_fields ||
4827 shadow_read_only_fields[i + 1] != field + 1))
4828 pr_err("Missing field from shadow_read_only_field %x\n",
4829 field + 1);
4830
4831 clear_bit(field, vmx_vmread_bitmap);
4832#ifdef CONFIG_X86_64
4833 if (field & 1)
4834 continue;
4835#endif
4836 if (j < i)
4837 shadow_read_only_fields[j] = field;
4838 j++;
4839 }
4840 max_shadow_read_only_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004841
4842 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004843 u16 field = shadow_read_write_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004844 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004845 (i + 1 == max_shadow_read_write_fields ||
4846 shadow_read_write_fields[i + 1] != field + 1))
4847 pr_err("Missing field from shadow_read_write_field %x\n",
4848 field + 1);
4849
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004850 /*
4851 * PML and the preemption timer can be emulated, but the
4852 * processor cannot vmwrite to fields that don't exist
4853 * on bare metal.
4854 */
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004855 switch (field) {
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004856 case GUEST_PML_INDEX:
4857 if (!cpu_has_vmx_pml())
4858 continue;
4859 break;
4860 case VMX_PREEMPTION_TIMER_VALUE:
4861 if (!cpu_has_vmx_preemption_timer())
4862 continue;
4863 break;
4864 case GUEST_INTR_STATUS:
4865 if (!cpu_has_vmx_apicv())
Bandan Dasfe2b2012014-04-21 15:20:14 -04004866 continue;
4867 break;
4868 default:
4869 break;
4870 }
4871
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004872 clear_bit(field, vmx_vmwrite_bitmap);
4873 clear_bit(field, vmx_vmread_bitmap);
4874#ifdef CONFIG_X86_64
4875 if (field & 1)
4876 continue;
4877#endif
Bandan Dasfe2b2012014-04-21 15:20:14 -04004878 if (j < i)
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004879 shadow_read_write_fields[j] = field;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004880 j++;
4881 }
4882 max_shadow_read_write_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004883}
4884
Avi Kivity6aa8b732006-12-10 02:21:36 -08004885static __init int alloc_kvm_area(void)
4886{
4887 int cpu;
4888
Zachary Amsden3230bb42009-09-29 11:38:37 -10004889 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004890 struct vmcs *vmcs;
4891
Liran Alon491a6032018-06-23 02:35:12 +03004892 vmcs = alloc_vmcs_cpu(false, cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004893 if (!vmcs) {
4894 free_kvm_area();
4895 return -ENOMEM;
4896 }
4897
Liran Alon2307af12018-06-29 22:59:04 +03004898 /*
4899 * When eVMCS is enabled, alloc_vmcs_cpu() sets
4900 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
4901 * revision_id reported by MSR_IA32_VMX_BASIC.
4902 *
4903 * However, even though not explictly documented by
4904 * TLFS, VMXArea passed as VMXON argument should
4905 * still be marked with revision_id reported by
4906 * physical CPU.
4907 */
4908 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03004909 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03004910
Avi Kivity6aa8b732006-12-10 02:21:36 -08004911 per_cpu(vmxarea, cpu) = vmcs;
4912 }
4913 return 0;
4914}
4915
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004916static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02004917 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004918{
Gleb Natapovd99e4152012-12-20 16:57:45 +02004919 if (!emulate_invalid_guest_state) {
4920 /*
4921 * CS and SS RPL should be equal during guest entry according
4922 * to VMX spec, but in reality it is not always so. Since vcpu
4923 * is in the middle of the transition from real mode to
4924 * protected mode it is safe to assume that RPL 0 is a good
4925 * default value.
4926 */
4927 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03004928 save->selector &= ~SEGMENT_RPL_MASK;
4929 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02004930 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004931 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02004932 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004933}
4934
4935static void enter_pmode(struct kvm_vcpu *vcpu)
4936{
4937 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004938 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004939
Gleb Natapovd99e4152012-12-20 16:57:45 +02004940 /*
4941 * Update real mode segment cache. It may be not up-to-date if sement
4942 * register was written while vcpu was in a guest mode.
4943 */
4944 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4945 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4946 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4947 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
4948 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4949 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
4950
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004951 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004952
Avi Kivity2fb92db2011-04-27 19:42:18 +03004953 vmx_segment_cache_clear(vmx);
4954
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004955 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004956
4957 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004958 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
4959 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004960 vmcs_writel(GUEST_RFLAGS, flags);
4961
Rusty Russell66aee912007-07-17 23:34:16 +10004962 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
4963 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004964
4965 update_exception_bitmap(vcpu);
4966
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004967 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4968 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4969 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4970 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4971 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4972 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004973}
4974
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004975static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004976{
Mathias Krause772e0312012-08-30 01:30:19 +02004977 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02004978 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979
Gleb Natapovd99e4152012-12-20 16:57:45 +02004980 var.dpl = 0x3;
4981 if (seg == VCPU_SREG_CS)
4982 var.type = 0x3;
4983
4984 if (!emulate_invalid_guest_state) {
4985 var.selector = var.base >> 4;
4986 var.base = var.base & 0xffff0;
4987 var.limit = 0xffff;
4988 var.g = 0;
4989 var.db = 0;
4990 var.present = 1;
4991 var.s = 1;
4992 var.l = 0;
4993 var.unusable = 0;
4994 var.type = 0x3;
4995 var.avl = 0;
4996 if (save->base & 0xf)
4997 printk_once(KERN_WARNING "kvm: segment base is not "
4998 "paragraph aligned when entering "
4999 "protected mode (seg=%d)", seg);
5000 }
5001
5002 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05005003 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02005004 vmcs_write32(sf->limit, var.limit);
5005 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005006}
5007
5008static void enter_rmode(struct kvm_vcpu *vcpu)
5009{
5010 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03005011 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005012 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005013
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005014 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
5015 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
5016 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
5017 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
5018 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02005019 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
5020 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005021
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005022 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005023
Gleb Natapov776e58e2011-03-13 12:34:27 +02005024 /*
5025 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01005026 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02005027 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005028 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02005029 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
5030 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02005031
Avi Kivity2fb92db2011-04-27 19:42:18 +03005032 vmx_segment_cache_clear(vmx);
5033
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005034 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005035 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005036 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5037
5038 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03005039 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01005041 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042
5043 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10005044 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045 update_exception_bitmap(vcpu);
5046
Gleb Natapovd99e4152012-12-20 16:57:45 +02005047 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
5048 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
5049 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
5050 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
5051 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
5052 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03005053
Eddie Dong8668a3c2007-10-10 14:26:45 +08005054 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005055}
5056
Amit Shah401d10d2009-02-20 22:53:37 +05305057static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
5058{
5059 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03005060 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
5061
5062 if (!msr)
5063 return;
Amit Shah401d10d2009-02-20 22:53:37 +05305064
Avi Kivityf6801df2010-01-21 15:31:50 +02005065 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05305066 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02005067 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05305068 msr->data = efer;
5069 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02005070 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05305071
5072 msr->data = efer & ~EFER_LME;
5073 }
5074 setup_msrs(vmx);
5075}
5076
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005077#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005078
5079static void enter_lmode(struct kvm_vcpu *vcpu)
5080{
5081 u32 guest_tr_ar;
5082
Avi Kivity2fb92db2011-04-27 19:42:18 +03005083 vmx_segment_cache_clear(to_vmx(vcpu));
5084
Avi Kivity6aa8b732006-12-10 02:21:36 -08005085 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005086 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005087 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
5088 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005089 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005090 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
5091 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092 }
Avi Kivityda38f432010-07-06 11:30:49 +03005093 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005094}
5095
5096static void exit_lmode(struct kvm_vcpu *vcpu)
5097{
Gleb Natapov2961e8762013-11-25 15:37:13 +02005098 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03005099 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005100}
5101
5102#endif
5103
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005104static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid,
5105 bool invalidate_gpa)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005106{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005107 if (enable_ept && (invalidate_gpa || !enable_vpid)) {
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005108 if (!VALID_PAGE(vcpu->arch.mmu->root_hpa))
Xiao Guangrongdd180b32010-07-03 16:02:42 +08005109 return;
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005110 ept_sync_context(construct_eptp(vcpu,
5111 vcpu->arch.mmu->root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07005112 } else {
5113 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08005114 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08005115}
5116
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005117static void vmx_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005118{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08005119 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid, invalidate_gpa);
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005120}
5121
Junaid Shahidfaff8752018-06-29 13:10:05 -07005122static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
5123{
5124 int vpid = to_vmx(vcpu)->vpid;
5125
5126 if (!vpid_sync_vcpu_addr(vpid, addr))
5127 vpid_sync_context(vpid);
5128
5129 /*
5130 * If VPIDs are not supported or enabled, then the above is a no-op.
5131 * But we don't really need a TLB flush in that case anyway, because
5132 * each VM entry/exit includes an implicit flush when VPID is 0.
5133 */
5134}
5135
Avi Kivitye8467fd2009-12-29 18:43:06 +02005136static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
5137{
5138 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
5139
5140 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
5141 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
5142}
5143
Avi Kivityaff48ba2010-12-05 18:56:11 +02005144static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
5145{
Sean Christophersonb4d18512018-03-05 12:04:40 -08005146 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02005147 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
5148 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
5149}
5150
Anthony Liguori25c4c272007-04-27 09:29:21 +03005151static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08005152{
Avi Kivityfc78f512009-12-07 12:16:48 +02005153 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
5154
5155 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
5156 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08005157}
5158
Sheng Yang14394422008-04-28 12:24:45 +08005159static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
5160{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005161 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
5162
Avi Kivity6de4f3a2009-05-31 22:58:47 +03005163 if (!test_bit(VCPU_EXREG_PDPTR,
5164 (unsigned long *)&vcpu->arch.regs_dirty))
5165 return;
5166
Sheng Yang14394422008-04-28 12:24:45 +08005167 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005168 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
5169 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
5170 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
5171 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08005172 }
5173}
5174
Avi Kivity8f5d5492009-05-31 18:41:29 +03005175static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
5176{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005177 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
5178
Avi Kivity8f5d5492009-05-31 18:41:29 +03005179 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03005180 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
5181 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
5182 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
5183 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03005184 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03005185
5186 __set_bit(VCPU_EXREG_PDPTR,
5187 (unsigned long *)&vcpu->arch.regs_avail);
5188 __set_bit(VCPU_EXREG_PDPTR,
5189 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03005190}
5191
David Matlack38991522016-11-29 18:14:08 -08005192static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
5193{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005194 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
5195 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08005196 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5197
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005198 if (to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
David Matlack38991522016-11-29 18:14:08 -08005199 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5200 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5201 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
5202
5203 return fixed_bits_valid(val, fixed0, fixed1);
5204}
5205
5206static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
5207{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005208 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
5209 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08005210
5211 return fixed_bits_valid(val, fixed0, fixed1);
5212}
5213
5214static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
5215{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005216 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr4_fixed0;
5217 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr4_fixed1;
David Matlack38991522016-11-29 18:14:08 -08005218
5219 return fixed_bits_valid(val, fixed0, fixed1);
5220}
5221
5222/* No difference in the restrictions on guest and host CR4 in VMX operation. */
5223#define nested_guest_cr4_valid nested_cr4_valid
5224#define nested_host_cr4_valid nested_cr4_valid
5225
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005226static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08005227
5228static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
5229 unsigned long cr0,
5230 struct kvm_vcpu *vcpu)
5231{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03005232 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
5233 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005234 if (!(cr0 & X86_CR0_PG)) {
5235 /* From paging/starting to nonpaging */
5236 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08005237 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08005238 (CPU_BASED_CR3_LOAD_EXITING |
5239 CPU_BASED_CR3_STORE_EXITING));
5240 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02005241 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08005242 } else if (!is_paging(vcpu)) {
5243 /* From nonpaging to paging */
5244 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08005245 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08005246 ~(CPU_BASED_CR3_LOAD_EXITING |
5247 CPU_BASED_CR3_STORE_EXITING));
5248 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02005249 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08005250 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08005251
5252 if (!(cr0 & X86_CR0_WP))
5253 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08005254}
5255
Avi Kivity6aa8b732006-12-10 02:21:36 -08005256static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
5257{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005258 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005259 unsigned long hw_cr0;
5260
Sean Christopherson3de63472018-07-13 08:42:30 -07005261 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005262 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02005263 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02005264 else {
Gleb Natapov50378782013-02-04 16:00:28 +02005265 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08005266
Gleb Natapov218e7632013-01-21 15:36:45 +02005267 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
5268 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005269
Gleb Natapov218e7632013-01-21 15:36:45 +02005270 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
5271 enter_rmode(vcpu);
5272 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005273
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005274#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02005275 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10005276 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08005277 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10005278 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08005279 exit_lmode(vcpu);
5280 }
5281#endif
5282
Sean Christophersonb4d18512018-03-05 12:04:40 -08005283 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08005284 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
5285
Avi Kivity6aa8b732006-12-10 02:21:36 -08005286 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08005287 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005288 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02005289
5290 /* depends on vcpu->arch.cr0 to be set to a new value */
5291 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005292}
5293
Yu Zhang855feb62017-08-24 20:27:55 +08005294static int get_ept_level(struct kvm_vcpu *vcpu)
5295{
5296 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
5297 return 5;
5298 return 4;
5299}
5300
Peter Feiner995f00a2017-06-30 17:26:32 -07005301static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08005302{
Yu Zhang855feb62017-08-24 20:27:55 +08005303 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08005304
Yu Zhang855feb62017-08-24 20:27:55 +08005305 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08005306
Peter Feiner995f00a2017-06-30 17:26:32 -07005307 if (enable_ept_ad_bits &&
5308 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02005309 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08005310 eptp |= (root_hpa & PAGE_MASK);
5311
5312 return eptp;
5313}
5314
Avi Kivity6aa8b732006-12-10 02:21:36 -08005315static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
5316{
Tianyu Lan877ad952018-07-19 08:40:23 +00005317 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08005318 unsigned long guest_cr3;
5319 u64 eptp;
5320
5321 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02005322 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07005323 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08005324 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00005325
5326 if (kvm_x86_ops->tlb_remote_flush) {
5327 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
5328 to_vmx(vcpu)->ept_pointer = eptp;
5329 to_kvm_vmx(kvm)->ept_pointers_match
5330 = EPT_POINTERS_CHECK;
5331 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
5332 }
5333
Sean Christophersone90008d2018-03-05 12:04:37 -08005334 if (enable_unrestricted_guest || is_paging(vcpu) ||
5335 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02005336 guest_cr3 = kvm_read_cr3(vcpu);
5337 else
Tianyu Lan877ad952018-07-19 08:40:23 +00005338 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02005339 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005340 }
5341
Sheng Yang14394422008-04-28 12:24:45 +08005342 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005343}
5344
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005345static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005346{
Ben Serebrin085e68e2015-04-16 11:58:05 -07005347 /*
5348 * Pass through host's Machine Check Enable value to hw_cr4, which
5349 * is in force while we are in guest mode. Do not let guests control
5350 * this bit, even if host CR4.MCE == 0.
5351 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005352 unsigned long hw_cr4;
5353
5354 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
5355 if (enable_unrestricted_guest)
5356 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
5357 else if (to_vmx(vcpu)->rmode.vm86_active)
5358 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
5359 else
5360 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08005361
Sean Christopherson64f7a112018-04-30 10:01:06 -07005362 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
5363 if (cr4 & X86_CR4_UMIP) {
5364 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005365 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07005366 hw_cr4 &= ~X86_CR4_UMIP;
5367 } else if (!is_guest_mode(vcpu) ||
5368 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
5369 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5370 SECONDARY_EXEC_DESC);
5371 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02005372
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005373 if (cr4 & X86_CR4_VMXE) {
5374 /*
5375 * To use VMXON (and later other VMX instructions), a guest
5376 * must first be able to turn on cr4.VMXE (see handle_vmon()).
5377 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02005378 * is here. We operate under the default treatment of SMM,
5379 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005380 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02005381 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005382 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005383 }
David Matlack38991522016-11-29 18:14:08 -08005384
5385 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005386 return 1;
5387
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005388 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08005389
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005390 if (!enable_unrestricted_guest) {
5391 if (enable_ept) {
5392 if (!is_paging(vcpu)) {
5393 hw_cr4 &= ~X86_CR4_PAE;
5394 hw_cr4 |= X86_CR4_PSE;
5395 } else if (!(cr4 & X86_CR4_PAE)) {
5396 hw_cr4 &= ~X86_CR4_PAE;
5397 }
5398 }
5399
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005400 /*
Huaitong Handdba2622016-03-22 16:51:15 +08005401 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
5402 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
5403 * to be manually disabled when guest switches to non-paging
5404 * mode.
5405 *
5406 * If !enable_unrestricted_guest, the CPU is always running
5407 * with CR0.PG=1 and CR4 needs to be modified.
5408 * If enable_unrestricted_guest, the CPU automatically
5409 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005410 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005411 if (!is_paging(vcpu))
5412 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
5413 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005414
Sheng Yang14394422008-04-28 12:24:45 +08005415 vmcs_writel(CR4_READ_SHADOW, cr4);
5416 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005417 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005418}
5419
Avi Kivity6aa8b732006-12-10 02:21:36 -08005420static void vmx_get_segment(struct kvm_vcpu *vcpu,
5421 struct kvm_segment *var, int seg)
5422{
Avi Kivitya9179492011-01-03 14:28:52 +02005423 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005424 u32 ar;
5425
Gleb Natapovc6ad11532012-12-12 19:10:51 +02005426 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005427 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02005428 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03005429 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005430 return;
Avi Kivity1390a282012-08-21 17:07:08 +03005431 var->base = vmx_read_guest_seg_base(vmx, seg);
5432 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5433 return;
Avi Kivitya9179492011-01-03 14:28:52 +02005434 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005435 var->base = vmx_read_guest_seg_base(vmx, seg);
5436 var->limit = vmx_read_guest_seg_limit(vmx, seg);
5437 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5438 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03005439 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005440 var->type = ar & 15;
5441 var->s = (ar >> 4) & 1;
5442 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03005443 /*
5444 * Some userspaces do not preserve unusable property. Since usable
5445 * segment has to be present according to VMX spec we can use present
5446 * property to amend userspace bug by making unusable segment always
5447 * nonpresent. vmx_segment_access_rights() already marks nonpresent
5448 * segment as unusable.
5449 */
5450 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005451 var->avl = (ar >> 12) & 1;
5452 var->l = (ar >> 13) & 1;
5453 var->db = (ar >> 14) & 1;
5454 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005455}
5456
Avi Kivitya9179492011-01-03 14:28:52 +02005457static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
5458{
Avi Kivitya9179492011-01-03 14:28:52 +02005459 struct kvm_segment s;
5460
5461 if (to_vmx(vcpu)->rmode.vm86_active) {
5462 vmx_get_segment(vcpu, &s, seg);
5463 return s.base;
5464 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005465 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02005466}
5467
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005468static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02005469{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005470 struct vcpu_vmx *vmx = to_vmx(vcpu);
5471
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005472 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02005473 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005474 else {
5475 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005476 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02005477 }
Avi Kivity69c73022011-03-07 15:26:44 +02005478}
5479
Avi Kivity653e3102007-05-07 10:55:37 +03005480static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481{
Avi Kivity6aa8b732006-12-10 02:21:36 -08005482 u32 ar;
5483
Avi Kivityf0495f92012-06-07 17:06:10 +03005484 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005485 ar = 1 << 16;
5486 else {
5487 ar = var->type & 15;
5488 ar |= (var->s & 1) << 4;
5489 ar |= (var->dpl & 3) << 5;
5490 ar |= (var->present & 1) << 7;
5491 ar |= (var->avl & 1) << 12;
5492 ar |= (var->l & 1) << 13;
5493 ar |= (var->db & 1) << 14;
5494 ar |= (var->g & 1) << 15;
5495 }
Avi Kivity653e3102007-05-07 10:55:37 +03005496
5497 return ar;
5498}
5499
5500static void vmx_set_segment(struct kvm_vcpu *vcpu,
5501 struct kvm_segment *var, int seg)
5502{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005503 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02005504 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03005505
Avi Kivity2fb92db2011-04-27 19:42:18 +03005506 vmx_segment_cache_clear(vmx);
5507
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005508 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
5509 vmx->rmode.segs[seg] = *var;
5510 if (seg == VCPU_SREG_TR)
5511 vmcs_write16(sf->selector, var->selector);
5512 else if (var->s)
5513 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02005514 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03005515 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005516
Avi Kivity653e3102007-05-07 10:55:37 +03005517 vmcs_writel(sf->base, var->base);
5518 vmcs_write32(sf->limit, var->limit);
5519 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005520
5521 /*
5522 * Fix the "Accessed" bit in AR field of segment registers for older
5523 * qemu binaries.
5524 * IA32 arch specifies that at the time of processor reset the
5525 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08005526 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005527 * state vmexit when "unrestricted guest" mode is turned on.
5528 * Fix for this setup issue in cpu_reset is being pushed in the qemu
5529 * tree. Newer qemu binaries with that qemu fix would not need this
5530 * kvm hack.
5531 */
5532 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02005533 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005534
Gleb Natapovf924d662012-12-12 19:10:55 +02005535 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02005536
5537out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005538 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539}
5540
Avi Kivity6aa8b732006-12-10 02:21:36 -08005541static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
5542{
Avi Kivity2fb92db2011-04-27 19:42:18 +03005543 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005544
5545 *db = (ar >> 14) & 1;
5546 *l = (ar >> 13) & 1;
5547}
5548
Gleb Natapov89a27f42010-02-16 10:51:48 +02005549static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005551 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
5552 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005553}
5554
Gleb Natapov89a27f42010-02-16 10:51:48 +02005555static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005556{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005557 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
5558 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005559}
5560
Gleb Natapov89a27f42010-02-16 10:51:48 +02005561static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005562{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005563 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
5564 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005565}
5566
Gleb Natapov89a27f42010-02-16 10:51:48 +02005567static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005568{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005569 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
5570 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005571}
5572
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005573static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
5574{
5575 struct kvm_segment var;
5576 u32 ar;
5577
5578 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02005579 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02005580 if (seg == VCPU_SREG_CS)
5581 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005582 ar = vmx_segment_access_rights(&var);
5583
5584 if (var.base != (var.selector << 4))
5585 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02005586 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005587 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02005588 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005589 return false;
5590
5591 return true;
5592}
5593
5594static bool code_segment_valid(struct kvm_vcpu *vcpu)
5595{
5596 struct kvm_segment cs;
5597 unsigned int cs_rpl;
5598
5599 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005600 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005601
Avi Kivity1872a3f2009-01-04 23:26:52 +02005602 if (cs.unusable)
5603 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005604 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005605 return false;
5606 if (!cs.s)
5607 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005608 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005609 if (cs.dpl > cs_rpl)
5610 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005611 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005612 if (cs.dpl != cs_rpl)
5613 return false;
5614 }
5615 if (!cs.present)
5616 return false;
5617
5618 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
5619 return true;
5620}
5621
5622static bool stack_segment_valid(struct kvm_vcpu *vcpu)
5623{
5624 struct kvm_segment ss;
5625 unsigned int ss_rpl;
5626
5627 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005628 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005629
Avi Kivity1872a3f2009-01-04 23:26:52 +02005630 if (ss.unusable)
5631 return true;
5632 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005633 return false;
5634 if (!ss.s)
5635 return false;
5636 if (ss.dpl != ss_rpl) /* DPL != RPL */
5637 return false;
5638 if (!ss.present)
5639 return false;
5640
5641 return true;
5642}
5643
5644static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
5645{
5646 struct kvm_segment var;
5647 unsigned int rpl;
5648
5649 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03005650 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005651
Avi Kivity1872a3f2009-01-04 23:26:52 +02005652 if (var.unusable)
5653 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005654 if (!var.s)
5655 return false;
5656 if (!var.present)
5657 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005658 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005659 if (var.dpl < rpl) /* DPL < RPL */
5660 return false;
5661 }
5662
5663 /* TODO: Add other members to kvm_segment_field to allow checking for other access
5664 * rights flags
5665 */
5666 return true;
5667}
5668
5669static bool tr_valid(struct kvm_vcpu *vcpu)
5670{
5671 struct kvm_segment tr;
5672
5673 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
5674
Avi Kivity1872a3f2009-01-04 23:26:52 +02005675 if (tr.unusable)
5676 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03005677 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005678 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005679 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005680 return false;
5681 if (!tr.present)
5682 return false;
5683
5684 return true;
5685}
5686
5687static bool ldtr_valid(struct kvm_vcpu *vcpu)
5688{
5689 struct kvm_segment ldtr;
5690
5691 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
5692
Avi Kivity1872a3f2009-01-04 23:26:52 +02005693 if (ldtr.unusable)
5694 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03005695 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005696 return false;
5697 if (ldtr.type != 2)
5698 return false;
5699 if (!ldtr.present)
5700 return false;
5701
5702 return true;
5703}
5704
5705static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
5706{
5707 struct kvm_segment cs, ss;
5708
5709 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5710 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
5711
Nadav Amitb32a9912015-03-29 16:33:04 +03005712 return ((cs.selector & SEGMENT_RPL_MASK) ==
5713 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005714}
5715
5716/*
5717 * Check if guest state is valid. Returns true if valid, false if
5718 * not.
5719 * We assume that registers are always usable
5720 */
5721static bool guest_state_valid(struct kvm_vcpu *vcpu)
5722{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02005723 if (enable_unrestricted_guest)
5724 return true;
5725
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005726 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03005727 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005728 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
5729 return false;
5730 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
5731 return false;
5732 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
5733 return false;
5734 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
5735 return false;
5736 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
5737 return false;
5738 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
5739 return false;
5740 } else {
5741 /* protected mode guest state checks */
5742 if (!cs_ss_rpl_check(vcpu))
5743 return false;
5744 if (!code_segment_valid(vcpu))
5745 return false;
5746 if (!stack_segment_valid(vcpu))
5747 return false;
5748 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
5749 return false;
5750 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
5751 return false;
5752 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
5753 return false;
5754 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
5755 return false;
5756 if (!tr_valid(vcpu))
5757 return false;
5758 if (!ldtr_valid(vcpu))
5759 return false;
5760 }
5761 /* TODO:
5762 * - Add checks on RIP
5763 * - Add checks on RFLAGS
5764 */
5765
5766 return true;
5767}
5768
Jim Mattson5fa99cb2017-07-06 16:33:07 -07005769static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
5770{
5771 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
5772}
5773
Mike Dayd77c26f2007-10-08 09:02:08 -04005774static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005775{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005776 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02005777 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005778 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005780 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005781 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02005782 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5783 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005784 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005785 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08005786 r = kvm_write_guest_page(kvm, fn++, &data,
5787 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02005788 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005789 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005790 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
5791 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005792 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005793 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5794 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005795 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005796 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005797 r = kvm_write_guest_page(kvm, fn, &data,
5798 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
5799 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005800out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005801 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005802 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005803}
5804
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005805static int init_rmode_identity_map(struct kvm *kvm)
5806{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005807 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08005808 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08005809 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005810 u32 tmp;
5811
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005812 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08005813 mutex_lock(&kvm->slots_lock);
5814
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005815 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08005816 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08005817
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005818 if (!kvm_vmx->ept_identity_map_addr)
5819 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
5820 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08005821
David Hildenbrandd8a6e362017-08-24 20:51:34 +02005822 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005823 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08005824 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08005825 goto out2;
5826
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005827 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005828 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
5829 if (r < 0)
5830 goto out;
5831 /* Set up identity-mapping pagetable for EPT in real mode */
5832 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
5833 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
5834 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
5835 r = kvm_write_guest_page(kvm, identity_map_pfn,
5836 &tmp, i * sizeof(tmp), sizeof(tmp));
5837 if (r < 0)
5838 goto out;
5839 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005840 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08005841
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005842out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005843 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08005844
5845out2:
5846 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08005847 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005848}
5849
Avi Kivity6aa8b732006-12-10 02:21:36 -08005850static void seg_setup(int seg)
5851{
Mathias Krause772e0312012-08-30 01:30:19 +02005852 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005853 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005854
5855 vmcs_write16(sf->selector, 0);
5856 vmcs_writel(sf->base, 0);
5857 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02005858 ar = 0x93;
5859 if (seg == VCPU_SREG_CS)
5860 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005861
5862 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005863}
5864
Sheng Yangf78e0e22007-10-29 09:40:42 +08005865static int alloc_apic_access_page(struct kvm *kvm)
5866{
Xiao Guangrong44841412012-09-07 14:14:20 +08005867 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005868 int r = 0;
5869
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005870 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08005871 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005872 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005873 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
5874 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005875 if (r)
5876 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02005877
Tang Chen73a6d942014-09-11 13:38:00 +08005878 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08005879 if (is_error_page(page)) {
5880 r = -EFAULT;
5881 goto out;
5882 }
5883
Tang Chenc24ae0d2014-09-24 15:57:58 +08005884 /*
5885 * Do not pin the page in memory, so that memory hot-unplug
5886 * is able to migrate it.
5887 */
5888 put_page(page);
5889 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005890out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005891 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005892 return r;
5893}
5894
Wanpeng Li991e7a02015-09-16 17:30:05 +08005895static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005896{
5897 int vpid;
5898
Avi Kivity919818a2009-03-23 18:01:29 +02005899 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08005900 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005901 spin_lock(&vmx_vpid_lock);
5902 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005903 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005904 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005905 else
5906 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005907 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005908 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005909}
5910
Wanpeng Li991e7a02015-09-16 17:30:05 +08005911static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005912{
Wanpeng Li991e7a02015-09-16 17:30:05 +08005913 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005914 return;
5915 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005916 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005917 spin_unlock(&vmx_vpid_lock);
5918}
5919
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005920static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
5921 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08005922{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005923 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08005924
5925 if (!cpu_has_vmx_msr_bitmap())
5926 return;
5927
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005928 if (static_branch_unlikely(&enable_evmcs))
5929 evmcs_touch_msr_bitmap();
5930
Sheng Yang25c5f222008-03-28 13:18:56 +08005931 /*
5932 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5933 * have the write-low and read-high bitmap offsets the wrong way round.
5934 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5935 */
Sheng Yang25c5f222008-03-28 13:18:56 +08005936 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08005937 if (type & MSR_TYPE_R)
5938 /* read-low */
5939 __clear_bit(msr, msr_bitmap + 0x000 / f);
5940
5941 if (type & MSR_TYPE_W)
5942 /* write-low */
5943 __clear_bit(msr, msr_bitmap + 0x800 / f);
5944
Sheng Yang25c5f222008-03-28 13:18:56 +08005945 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5946 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08005947 if (type & MSR_TYPE_R)
5948 /* read-high */
5949 __clear_bit(msr, msr_bitmap + 0x400 / f);
5950
5951 if (type & MSR_TYPE_W)
5952 /* write-high */
5953 __clear_bit(msr, msr_bitmap + 0xc00 / f);
5954
5955 }
5956}
5957
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005958static void __always_inline vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
5959 u32 msr, int type)
5960{
5961 int f = sizeof(unsigned long);
5962
5963 if (!cpu_has_vmx_msr_bitmap())
5964 return;
5965
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005966 if (static_branch_unlikely(&enable_evmcs))
5967 evmcs_touch_msr_bitmap();
5968
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005969 /*
5970 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5971 * have the write-low and read-high bitmap offsets the wrong way round.
5972 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5973 */
5974 if (msr <= 0x1fff) {
5975 if (type & MSR_TYPE_R)
5976 /* read-low */
5977 __set_bit(msr, msr_bitmap + 0x000 / f);
5978
5979 if (type & MSR_TYPE_W)
5980 /* write-low */
5981 __set_bit(msr, msr_bitmap + 0x800 / f);
5982
5983 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5984 msr &= 0x1fff;
5985 if (type & MSR_TYPE_R)
5986 /* read-high */
5987 __set_bit(msr, msr_bitmap + 0x400 / f);
5988
5989 if (type & MSR_TYPE_W)
5990 /* write-high */
5991 __set_bit(msr, msr_bitmap + 0xc00 / f);
5992
5993 }
5994}
5995
5996static void __always_inline vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
5997 u32 msr, int type, bool value)
5998{
5999 if (value)
6000 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
6001 else
6002 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
6003}
6004
Wincy Vanf2b93282015-02-03 23:56:03 +08006005/*
6006 * If a msr is allowed by L0, we should check whether it is allowed by L1.
6007 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
6008 */
6009static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
6010 unsigned long *msr_bitmap_nested,
6011 u32 msr, int type)
6012{
6013 int f = sizeof(unsigned long);
6014
Wincy Vanf2b93282015-02-03 23:56:03 +08006015 /*
6016 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
6017 * have the write-low and read-high bitmap offsets the wrong way round.
6018 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
6019 */
6020 if (msr <= 0x1fff) {
6021 if (type & MSR_TYPE_R &&
6022 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
6023 /* read-low */
6024 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
6025
6026 if (type & MSR_TYPE_W &&
6027 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
6028 /* write-low */
6029 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
6030
6031 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
6032 msr &= 0x1fff;
6033 if (type & MSR_TYPE_R &&
6034 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
6035 /* read-high */
6036 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
6037
6038 if (type & MSR_TYPE_W &&
6039 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
6040 /* write-high */
6041 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
6042
6043 }
6044}
6045
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006046static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02006047{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006048 u8 mode = 0;
6049
6050 if (cpu_has_secondary_exec_ctrls() &&
6051 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
6052 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
6053 mode |= MSR_BITMAP_MODE_X2APIC;
6054 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
6055 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
6056 }
6057
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006058 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08006059}
6060
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006061#define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
6062
6063static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
6064 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08006065{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006066 int msr;
6067
6068 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
6069 unsigned word = msr / BITS_PER_LONG;
6070 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
6071 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006072 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006073
6074 if (mode & MSR_BITMAP_MODE_X2APIC) {
6075 /*
6076 * TPR reads and writes can be virtualized even if virtual interrupt
6077 * delivery is not in use.
6078 */
6079 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
6080 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
6081 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
6082 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
6083 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
6084 }
6085 }
6086}
6087
6088static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
6089{
6090 struct vcpu_vmx *vmx = to_vmx(vcpu);
6091 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
6092 u8 mode = vmx_msr_bitmap_mode(vcpu);
6093 u8 changed = mode ^ vmx->msr_bitmap_mode;
6094
6095 if (!changed)
6096 return;
6097
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006098 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
6099 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
6100
6101 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02006102}
6103
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05006104static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02006105{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006106 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02006107}
6108
David Matlackc9f04402017-08-01 14:00:40 -07006109static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
6110{
6111 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6112 gfn_t gfn;
6113
6114 /*
6115 * Don't need to mark the APIC access page dirty; it is never
6116 * written to by the CPU during APIC virtualization.
6117 */
6118
6119 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
6120 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
6121 kvm_vcpu_mark_page_dirty(vcpu, gfn);
6122 }
6123
6124 if (nested_cpu_has_posted_intr(vmcs12)) {
6125 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
6126 kvm_vcpu_mark_page_dirty(vcpu, gfn);
6127 }
6128}
6129
6130
David Hildenbrand6342c502017-01-25 11:58:58 +01006131static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08006132{
6133 struct vcpu_vmx *vmx = to_vmx(vcpu);
6134 int max_irr;
6135 void *vapic_page;
6136 u16 status;
6137
David Matlackc9f04402017-08-01 14:00:40 -07006138 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
6139 return;
Wincy Van705699a2015-02-03 23:58:17 +08006140
David Matlackc9f04402017-08-01 14:00:40 -07006141 vmx->nested.pi_pending = false;
6142 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
6143 return;
Wincy Van705699a2015-02-03 23:58:17 +08006144
David Matlackc9f04402017-08-01 14:00:40 -07006145 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
6146 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08006147 vapic_page = kmap(vmx->nested.virtual_apic_page);
Liran Alone7387b02017-12-24 18:12:54 +02006148 __kvm_apic_update_irr(vmx->nested.pi_desc->pir,
6149 vapic_page, &max_irr);
Wincy Van705699a2015-02-03 23:58:17 +08006150 kunmap(vmx->nested.virtual_apic_page);
6151
6152 status = vmcs_read16(GUEST_INTR_STATUS);
6153 if ((u8)max_irr > ((u8)status & 0xff)) {
6154 status &= ~0xff;
6155 status |= (u8)max_irr;
6156 vmcs_write16(GUEST_INTR_STATUS, status);
6157 }
6158 }
David Matlackc9f04402017-08-01 14:00:40 -07006159
6160 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08006161}
6162
Paolo Bonzini7e712682018-10-03 13:44:26 +02006163static u8 vmx_get_rvi(void)
6164{
6165 return vmcs_read16(GUEST_INTR_STATUS) & 0xff;
6166}
6167
Liran Alone6c67d82018-09-04 10:56:52 +03006168static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
6169{
6170 struct vcpu_vmx *vmx = to_vmx(vcpu);
6171 void *vapic_page;
6172 u32 vppr;
6173 int rvi;
6174
6175 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
6176 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
6177 WARN_ON_ONCE(!vmx->nested.virtual_apic_page))
6178 return false;
6179
Paolo Bonzini7e712682018-10-03 13:44:26 +02006180 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03006181
6182 vapic_page = kmap(vmx->nested.virtual_apic_page);
6183 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
6184 kunmap(vmx->nested.virtual_apic_page);
6185
6186 return ((rvi & 0xf0) > (vppr & 0xf0));
6187}
6188
Wincy Van06a55242017-04-28 13:13:59 +08006189static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
6190 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01006191{
6192#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08006193 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
6194
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01006195 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08006196 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08006197 * The vector of interrupt to be delivered to vcpu had
6198 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08006199 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08006200 * Following cases will be reached in this block, and
6201 * we always send a notification event in all cases as
6202 * explained below.
6203 *
6204 * Case 1: vcpu keeps in non-root mode. Sending a
6205 * notification event posts the interrupt to vcpu.
6206 *
6207 * Case 2: vcpu exits to root mode and is still
6208 * runnable. PIR will be synced to vIRR before the
6209 * next vcpu entry. Sending a notification event in
6210 * this case has no effect, as vcpu is not in root
6211 * mode.
6212 *
6213 * Case 3: vcpu exits to root mode and is blocked.
6214 * vcpu_block() has already synced PIR to vIRR and
6215 * never blocks vcpu if vIRR is not cleared. Therefore,
6216 * a blocked vcpu here does not wait for any requested
6217 * interrupts in PIR, and sending a notification event
6218 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08006219 */
Feng Wu28b835d2015-09-18 22:29:54 +08006220
Wincy Van06a55242017-04-28 13:13:59 +08006221 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01006222 return true;
6223 }
6224#endif
6225 return false;
6226}
6227
Wincy Van705699a2015-02-03 23:58:17 +08006228static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
6229 int vector)
6230{
6231 struct vcpu_vmx *vmx = to_vmx(vcpu);
6232
6233 if (is_guest_mode(vcpu) &&
6234 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08006235 /*
6236 * If a posted intr is not recognized by hardware,
6237 * we will accomplish it in the next vmentry.
6238 */
6239 vmx->nested.pi_pending = true;
6240 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02006241 /* the PIR and ON have been set by L1. */
6242 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
6243 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08006244 return 0;
6245 }
6246 return -1;
6247}
Avi Kivity6aa8b732006-12-10 02:21:36 -08006248/*
Yang Zhanga20ed542013-04-11 19:25:15 +08006249 * Send interrupt to vcpu via posted interrupt way.
6250 * 1. If target vcpu is running(non-root mode), send posted interrupt
6251 * notification to vcpu and hardware will sync PIR to vIRR atomically.
6252 * 2. If target vcpu isn't running(root mode), kick it to pick up the
6253 * interrupt from PIR in next vmentry.
6254 */
6255static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
6256{
6257 struct vcpu_vmx *vmx = to_vmx(vcpu);
6258 int r;
6259
Wincy Van705699a2015-02-03 23:58:17 +08006260 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
6261 if (!r)
6262 return;
6263
Yang Zhanga20ed542013-04-11 19:25:15 +08006264 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
6265 return;
6266
Paolo Bonzinib95234c2016-12-19 13:57:33 +01006267 /* If a previous notification has sent the IPI, nothing to do. */
6268 if (pi_test_and_set_on(&vmx->pi_desc))
6269 return;
6270
Wincy Van06a55242017-04-28 13:13:59 +08006271 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08006272 kvm_vcpu_kick(vcpu);
6273}
6274
Avi Kivity6aa8b732006-12-10 02:21:36 -08006275/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006276 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
6277 * will not change in the lifetime of the guest.
6278 * Note that host-state that does change is set elsewhere. E.g., host-state
6279 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
6280 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006281static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006282{
6283 u32 low32, high32;
6284 unsigned long tmpl;
6285 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07006286 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006287
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07006288 cr0 = read_cr0();
6289 WARN_ON(cr0 & X86_CR0_TS);
6290 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07006291
6292 /*
6293 * Save the most likely value for this task's CR3 in the VMCS.
6294 * We can't use __get_current_cr3_fast() because we're not atomic.
6295 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07006296 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07006297 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07006298 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006299
Andy Lutomirskid974baa2014-10-08 09:02:13 -07006300 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07006301 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07006302 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07006303 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07006304
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006305 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03006306#ifdef CONFIG_X86_64
6307 /*
6308 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006309 * vmx_prepare_switch_to_host(), in case userspace uses
6310 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03006311 */
6312 vmcs_write16(HOST_DS_SELECTOR, 0);
6313 vmcs_write16(HOST_ES_SELECTOR, 0);
6314#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006315 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
6316 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03006317#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006318 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
6319 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
6320
Juergen Gross87930012017-09-04 12:25:27 +02006321 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006322 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006323 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006324
Avi Kivity83287ea422012-09-16 15:10:57 +03006325 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006326
6327 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
6328 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
6329 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
6330 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
6331
6332 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
6333 rdmsr(MSR_IA32_CR_PAT, low32, high32);
6334 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
6335 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07006336
6337 if (cpu_has_load_ia32_efer)
6338 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006339}
6340
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006341static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
6342{
6343 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
6344 if (enable_ept)
6345 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006346 if (is_guest_mode(&vmx->vcpu))
6347 vmx->vcpu.arch.cr4_guest_owned_bits &=
6348 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006349 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
6350}
6351
Yang Zhang01e439b2013-04-11 19:25:12 +08006352static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
6353{
6354 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
6355
Andrey Smetanind62caab2015-11-10 15:36:33 +03006356 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08006357 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006358
6359 if (!enable_vnmi)
6360 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
6361
Yunhong Jiang64672c92016-06-13 14:19:59 -07006362 /* Enable the preemption timer dynamically */
6363 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08006364 return pin_based_exec_ctrl;
6365}
6366
Andrey Smetanind62caab2015-11-10 15:36:33 +03006367static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
6368{
6369 struct vcpu_vmx *vmx = to_vmx(vcpu);
6370
6371 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03006372 if (cpu_has_secondary_exec_ctrls()) {
6373 if (kvm_vcpu_apicv_active(vcpu))
6374 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
6375 SECONDARY_EXEC_APIC_REGISTER_VIRT |
6376 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
6377 else
6378 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6379 SECONDARY_EXEC_APIC_REGISTER_VIRT |
6380 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
6381 }
6382
6383 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006384 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03006385}
6386
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006387static u32 vmx_exec_control(struct vcpu_vmx *vmx)
6388{
6389 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01006390
6391 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
6392 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
6393
Paolo Bonzini35754c92015-07-29 12:05:37 +02006394 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006395 exec_control &= ~CPU_BASED_TPR_SHADOW;
6396#ifdef CONFIG_X86_64
6397 exec_control |= CPU_BASED_CR8_STORE_EXITING |
6398 CPU_BASED_CR8_LOAD_EXITING;
6399#endif
6400 }
6401 if (!enable_ept)
6402 exec_control |= CPU_BASED_CR3_STORE_EXITING |
6403 CPU_BASED_CR3_LOAD_EXITING |
6404 CPU_BASED_INVLPG_EXITING;
Wanpeng Li4d5422c2018-03-12 04:53:02 -07006405 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
6406 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
6407 CPU_BASED_MONITOR_EXITING);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006408 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
6409 exec_control &= ~CPU_BASED_HLT_EXITING;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006410 return exec_control;
6411}
6412
Jim Mattson45ec3682017-08-23 16:32:04 -07006413static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006414{
Jim Mattson45ec3682017-08-23 16:32:04 -07006415 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02006416 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006417}
6418
Jim Mattson75f4fc82017-08-23 16:32:03 -07006419static bool vmx_rdseed_supported(void)
6420{
6421 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02006422 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006423}
6424
Paolo Bonzini80154d72017-08-24 13:55:35 +02006425static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006426{
Paolo Bonzini80154d72017-08-24 13:55:35 +02006427 struct kvm_vcpu *vcpu = &vmx->vcpu;
6428
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006429 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006430
Paolo Bonzini80154d72017-08-24 13:55:35 +02006431 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006432 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6433 if (vmx->vpid == 0)
6434 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
6435 if (!enable_ept) {
6436 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
6437 enable_unrestricted_guest = 0;
6438 }
6439 if (!enable_unrestricted_guest)
6440 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07006441 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006442 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02006443 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08006444 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
6445 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08006446 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006447
6448 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
6449 * in vmx_set_cr4. */
6450 exec_control &= ~SECONDARY_EXEC_DESC;
6451
Abel Gordonabc4fc52013-04-18 14:35:25 +03006452 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
6453 (handle_vmptrld).
6454 We can NOT enable shadow_vmcs here because we don't have yet
6455 a current VMCS12
6456 */
6457 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08006458
6459 if (!enable_pml)
6460 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08006461
Paolo Bonzini3db13482017-08-24 14:48:03 +02006462 if (vmx_xsaves_supported()) {
6463 /* Exposing XSAVES only when XSAVE is exposed */
6464 bool xsaves_enabled =
6465 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
6466 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
6467
6468 if (!xsaves_enabled)
6469 exec_control &= ~SECONDARY_EXEC_XSAVES;
6470
6471 if (nested) {
6472 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006473 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006474 SECONDARY_EXEC_XSAVES;
6475 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006476 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006477 ~SECONDARY_EXEC_XSAVES;
6478 }
6479 }
6480
Paolo Bonzini80154d72017-08-24 13:55:35 +02006481 if (vmx_rdtscp_supported()) {
6482 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
6483 if (!rdtscp_enabled)
6484 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6485
6486 if (nested) {
6487 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006488 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006489 SECONDARY_EXEC_RDTSCP;
6490 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006491 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006492 ~SECONDARY_EXEC_RDTSCP;
6493 }
6494 }
6495
6496 if (vmx_invpcid_supported()) {
6497 /* Exposing INVPCID only when PCID is exposed */
6498 bool invpcid_enabled =
6499 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
6500 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
6501
6502 if (!invpcid_enabled) {
6503 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6504 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
6505 }
6506
6507 if (nested) {
6508 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006509 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006510 SECONDARY_EXEC_ENABLE_INVPCID;
6511 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006512 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006513 ~SECONDARY_EXEC_ENABLE_INVPCID;
6514 }
6515 }
6516
Jim Mattson45ec3682017-08-23 16:32:04 -07006517 if (vmx_rdrand_supported()) {
6518 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
6519 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006520 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006521
6522 if (nested) {
6523 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006524 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006525 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006526 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006527 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006528 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006529 }
6530 }
6531
Jim Mattson75f4fc82017-08-23 16:32:03 -07006532 if (vmx_rdseed_supported()) {
6533 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
6534 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006535 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006536
6537 if (nested) {
6538 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006539 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006540 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006541 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006542 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006543 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006544 }
6545 }
6546
Paolo Bonzini80154d72017-08-24 13:55:35 +02006547 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006548}
6549
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006550static void ept_set_mmio_spte_mask(void)
6551{
6552 /*
6553 * EPT Misconfigurations can be generated if the value of bits 2:0
6554 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006555 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07006556 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
6557 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006558}
6559
Wanpeng Lif53cd632014-12-02 19:14:58 +08006560#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006561/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006562 * Sets up the vmcs for emulated real mode.
6563 */
David Hildenbrand12d79912017-08-24 20:51:26 +02006564static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006565{
Avi Kivity6aa8b732006-12-10 02:21:36 -08006566 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006567
Abel Gordon4607c2d2013-04-18 14:35:55 +03006568 if (enable_shadow_vmcs) {
Jim Mattsonf4160e42018-05-29 09:11:33 -07006569 /*
6570 * At vCPU creation, "VMWRITE to any supported field
6571 * in the VMCS" is supported, so use the more
6572 * permissive vmx_vmread_bitmap to specify both read
6573 * and write permissions for the shadow VMCS.
6574 */
Abel Gordon4607c2d2013-04-18 14:35:55 +03006575 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
Jim Mattsonf4160e42018-05-29 09:11:33 -07006576 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmread_bitmap));
Abel Gordon4607c2d2013-04-18 14:35:55 +03006577 }
Sheng Yang25c5f222008-03-28 13:18:56 +08006578 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006579 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08006580
Avi Kivity6aa8b732006-12-10 02:21:36 -08006581 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
6582
Avi Kivity6aa8b732006-12-10 02:21:36 -08006583 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08006584 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07006585 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006586
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006587 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006588
Dan Williamsdfa169b2016-06-02 11:17:24 -07006589 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02006590 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006591 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02006592 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07006593 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08006594
Andrey Smetanind62caab2015-11-10 15:36:33 +03006595 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006596 vmcs_write64(EOI_EXIT_BITMAP0, 0);
6597 vmcs_write64(EOI_EXIT_BITMAP1, 0);
6598 vmcs_write64(EOI_EXIT_BITMAP2, 0);
6599 vmcs_write64(EOI_EXIT_BITMAP3, 0);
6600
6601 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08006602
Li RongQing0bcf2612015-12-03 13:29:34 +08006603 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08006604 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08006605 }
6606
Wanpeng Lib31c1142018-03-12 04:53:04 -07006607 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006608 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02006609 vmx->ple_window = ple_window;
6610 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006611 }
6612
Xiao Guangrongc3707952011-07-12 03:28:04 +08006613 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
6614 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006615 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
6616
Avi Kivity9581d442010-10-19 16:46:55 +02006617 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
6618 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006619 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006620 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
6621 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08006622
Bandan Das2a499e42017-08-03 15:54:41 -04006623 if (cpu_has_vmx_vmfunc())
6624 vmcs_write64(VM_FUNCTION_CONTROL, 0);
6625
Eddie Dong2cc51562007-05-21 07:28:09 +03006626 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
6627 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04006628 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03006629 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04006630 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006631
Radim Krčmář74545702015-04-27 15:11:25 +02006632 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6633 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08006634
Paolo Bonzini03916db2014-07-24 14:21:57 +02006635 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006636 u32 index = vmx_msr_index[i];
6637 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006638 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006639
6640 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6641 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08006642 if (wrmsr_safe(index, data_low, data_high) < 0)
6643 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03006644 vmx->guest_msrs[j].index = i;
6645 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02006646 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006647 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006648 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006649
Paolo Bonzini5b76a3c2018-08-05 16:07:47 +02006650 vmx->arch_capabilities = kvm_get_arch_capabilities();
Gleb Natapov2961e8762013-11-25 15:37:13 +02006651
6652 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006653
6654 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02006655 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03006656
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006657 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
6658 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
6659
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006660 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006661
Wanpeng Lif53cd632014-12-02 19:14:58 +08006662 if (vmx_xsaves_supported())
6663 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
6664
Peter Feiner4e595162016-07-07 14:49:58 -07006665 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07006666 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
6667 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
6668 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07006669
6670 if (cpu_has_vmx_encls_vmexit())
6671 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006672}
6673
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006674static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006675{
6676 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01006677 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006678 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006679
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006680 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006681 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006682
Wanpeng Li518e7b92018-02-28 14:03:31 +08006683 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006684 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006685 kvm_set_cr8(vcpu, 0);
6686
6687 if (!init_event) {
6688 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
6689 MSR_IA32_APICBASE_ENABLE;
6690 if (kvm_vcpu_is_reset_bsp(vcpu))
6691 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
6692 apic_base_msr.host_initiated = true;
6693 kvm_set_apic_base(vcpu, &apic_base_msr);
6694 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006695
Avi Kivity2fb92db2011-04-27 19:42:18 +03006696 vmx_segment_cache_clear(vmx);
6697
Avi Kivity5706be02008-08-20 15:07:31 +03006698 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01006699 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006700 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006701
6702 seg_setup(VCPU_SREG_DS);
6703 seg_setup(VCPU_SREG_ES);
6704 seg_setup(VCPU_SREG_FS);
6705 seg_setup(VCPU_SREG_GS);
6706 seg_setup(VCPU_SREG_SS);
6707
6708 vmcs_write16(GUEST_TR_SELECTOR, 0);
6709 vmcs_writel(GUEST_TR_BASE, 0);
6710 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
6711 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
6712
6713 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
6714 vmcs_writel(GUEST_LDTR_BASE, 0);
6715 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
6716 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
6717
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006718 if (!init_event) {
6719 vmcs_write32(GUEST_SYSENTER_CS, 0);
6720 vmcs_writel(GUEST_SYSENTER_ESP, 0);
6721 vmcs_writel(GUEST_SYSENTER_EIP, 0);
6722 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
6723 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006724
Wanpeng Lic37c2872017-11-20 14:52:21 -08006725 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01006726 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006727
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006728 vmcs_writel(GUEST_GDTR_BASE, 0);
6729 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
6730
6731 vmcs_writel(GUEST_IDTR_BASE, 0);
6732 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
6733
Anthony Liguori443381a2010-12-06 10:53:38 -06006734 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006735 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006736 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07006737 if (kvm_mpx_supported())
6738 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006739
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006740 setup_msrs(vmx);
6741
Avi Kivity6aa8b732006-12-10 02:21:36 -08006742 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
6743
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006744 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08006745 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006746 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08006747 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006748 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08006749 vmcs_write32(TPR_THRESHOLD, 0);
6750 }
6751
Paolo Bonzinia73896c2014-11-02 07:54:30 +01006752 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006753
Sheng Yang2384d2b2008-01-17 15:14:33 +08006754 if (vmx->vpid != 0)
6755 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6756
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006757 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006758 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06006759 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006760 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02006761 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006762
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006763 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006764
Wanpeng Lidd5f5342015-09-23 18:26:57 +08006765 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006766 if (init_event)
6767 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006768}
6769
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006770/*
6771 * In nested virtualization, check if L1 asked to exit on external interrupts.
6772 * For most existing hypervisors, this will always return true.
6773 */
6774static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
6775{
6776 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
6777 PIN_BASED_EXT_INTR_MASK;
6778}
6779
Bandan Das77b0f5d2014-04-19 18:17:45 -04006780/*
6781 * In nested virtualization, check if L1 has set
6782 * VM_EXIT_ACK_INTR_ON_EXIT
6783 */
6784static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
6785{
6786 return get_vmcs12(vcpu)->vm_exit_controls &
6787 VM_EXIT_ACK_INTR_ON_EXIT;
6788}
6789
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006790static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
6791{
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05006792 return nested_cpu_has_nmi_exiting(get_vmcs12(vcpu));
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006793}
6794
Jan Kiszkac9a79532014-03-07 20:03:15 +01006795static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006796{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006797 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6798 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006799}
6800
Jan Kiszkac9a79532014-03-07 20:03:15 +01006801static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006802{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006803 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006804 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01006805 enable_irq_window(vcpu);
6806 return;
6807 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02006808
Paolo Bonzini47c01522016-12-19 11:44:07 +01006809 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6810 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006811}
6812
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006813static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03006814{
Avi Kivity9c8cba32007-11-22 11:42:59 +02006815 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006816 uint32_t intr;
6817 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02006818
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006819 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006820
Avi Kivityfa89a812008-09-01 15:57:51 +03006821 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006822 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006823 int inc_eip = 0;
6824 if (vcpu->arch.interrupt.soft)
6825 inc_eip = vcpu->arch.event_exit_inst_len;
6826 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006827 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006828 return;
6829 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006830 intr = irq | INTR_INFO_VALID_MASK;
6831 if (vcpu->arch.interrupt.soft) {
6832 intr |= INTR_TYPE_SOFT_INTR;
6833 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6834 vmx->vcpu.arch.event_exit_inst_len);
6835 } else
6836 intr |= INTR_TYPE_EXT_INTR;
6837 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006838
6839 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006840}
6841
Sheng Yangf08864b2008-05-15 18:23:25 +08006842static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
6843{
Jan Kiszka66a5a342008-09-26 09:30:51 +02006844 struct vcpu_vmx *vmx = to_vmx(vcpu);
6845
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006846 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006847 /*
6848 * Tracking the NMI-blocked state in software is built upon
6849 * finding the next open IRQ window. This, in turn, depends on
6850 * well-behaving guests: They have to keep IRQs disabled at
6851 * least as long as the NMI handler runs. Otherwise we may
6852 * cause NMI nesting, maybe breaking the guest. But as this is
6853 * highly unlikely, we can live with the residual risk.
6854 */
6855 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
6856 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6857 }
6858
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006859 ++vcpu->stat.nmi_injections;
6860 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006861
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006862 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006863 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006864 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02006865 return;
6866 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08006867
Sheng Yangf08864b2008-05-15 18:23:25 +08006868 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6869 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006870
6871 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006872}
6873
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006874static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
6875{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006876 struct vcpu_vmx *vmx = to_vmx(vcpu);
6877 bool masked;
6878
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006879 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006880 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006881 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02006882 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006883 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
6884 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6885 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006886}
6887
6888static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
6889{
6890 struct vcpu_vmx *vmx = to_vmx(vcpu);
6891
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006892 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006893 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
6894 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
6895 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6896 }
6897 } else {
6898 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6899 if (masked)
6900 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6901 GUEST_INTR_STATE_NMI);
6902 else
6903 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
6904 GUEST_INTR_STATE_NMI);
6905 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006906}
6907
Jan Kiszka2505dc92013-04-14 12:12:47 +02006908static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
6909{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006910 if (to_vmx(vcpu)->nested.nested_run_pending)
6911 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006912
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006913 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006914 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
6915 return 0;
6916
Jan Kiszka2505dc92013-04-14 12:12:47 +02006917 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6918 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
6919 | GUEST_INTR_STATE_NMI));
6920}
6921
Gleb Natapov78646122009-03-23 12:12:11 +02006922static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
6923{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006924 return (!to_vmx(vcpu)->nested.nested_run_pending &&
6925 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03006926 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6927 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02006928}
6929
Izik Eiduscbc94022007-10-25 00:29:55 +02006930static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
6931{
6932 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02006933
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08006934 if (enable_unrestricted_guest)
6935 return 0;
6936
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02006937 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
6938 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02006939 if (ret)
6940 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006941 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02006942 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02006943}
6944
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006945static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
6946{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006947 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006948 return 0;
6949}
6950
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006951static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006952{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006953 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006954 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01006955 /*
6956 * Update instruction length as we may reinject the exception
6957 * from user space while in guest debugging mode.
6958 */
6959 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
6960 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006961 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006962 return false;
6963 /* fall through */
6964 case DB_VECTOR:
6965 if (vcpu->guest_debug &
6966 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6967 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006968 /* fall through */
6969 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006970 case OF_VECTOR:
6971 case BR_VECTOR:
6972 case UD_VECTOR:
6973 case DF_VECTOR:
6974 case SS_VECTOR:
6975 case GP_VECTOR:
6976 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006977 return true;
6978 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006979 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006980 return false;
6981}
6982
6983static int handle_rmode_exception(struct kvm_vcpu *vcpu,
6984 int vec, u32 err_code)
6985{
6986 /*
6987 * Instruction with address size override prefix opcode 0x67
6988 * Cause the #SS fault with 0 error code in VM86 mode.
6989 */
6990 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07006991 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006992 if (vcpu->arch.halt_request) {
6993 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006994 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006995 }
6996 return 1;
6997 }
6998 return 0;
6999 }
7000
7001 /*
7002 * Forward all other exceptions that are valid in real mode.
7003 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
7004 * the required debugging infrastructure rework.
7005 */
7006 kvm_queue_exception(vcpu, vec);
7007 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007008}
7009
Andi Kleena0861c02009-06-08 17:37:09 +08007010/*
7011 * Trigger machine check on the host. We assume all the MSRs are already set up
7012 * by the CPU and that we still run on the same CPU as the MCE occurred on.
7013 * We pass a fake environment to the machine check handler because we want
7014 * the guest to be always treated like user space, no matter what context
7015 * it used internally.
7016 */
7017static void kvm_machine_check(void)
7018{
7019#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
7020 struct pt_regs regs = {
7021 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
7022 .flags = X86_EFLAGS_IF,
7023 };
7024
7025 do_machine_check(&regs, 0);
7026#endif
7027}
7028
Avi Kivity851ba692009-08-24 11:10:17 +03007029static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08007030{
7031 /* already handled by vcpu_run */
7032 return 1;
7033}
7034
Avi Kivity851ba692009-08-24 11:10:17 +03007035static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007036{
Avi Kivity1155f762007-11-22 11:30:47 +02007037 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03007038 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007039 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007040 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007041 u32 vect_info;
7042 enum emulation_result er;
7043
Avi Kivity1155f762007-11-22 11:30:47 +02007044 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02007045 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007046
Andi Kleena0861c02009-06-08 17:37:09 +08007047 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03007048 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007049
Jim Mattsonef85b672016-12-12 11:01:37 -08007050 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02007051 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03007052
Wanpeng Li082d06e2018-04-03 16:28:48 -07007053 if (is_invalid_opcode(intr_info))
7054 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05007055
Avi Kivity6aa8b732006-12-10 02:21:36 -08007056 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06007057 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007058 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007059
Liran Alon9e869482018-03-12 13:12:51 +02007060 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
7061 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007062 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02007063 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
7064 if (er == EMULATE_USER_EXIT)
7065 return 0;
7066 else if (er != EMULATE_DONE)
7067 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
7068 return 1;
7069 }
7070
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007071 /*
7072 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
7073 * MMIO, it is better to report an internal error.
7074 * See the comments in vmx_handle_exit.
7075 */
7076 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
7077 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
7078 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7079 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02007080 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007081 vcpu->run->internal.data[0] = vect_info;
7082 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02007083 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08007084 return 0;
7085 }
7086
Avi Kivity6aa8b732006-12-10 02:21:36 -08007087 if (is_page_fault(intr_info)) {
7088 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07007089 /* EPT won't cause page fault directly */
7090 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02007091 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007092 }
7093
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007094 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02007095
7096 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
7097 return handle_rmode_exception(vcpu, ex_no, error_code);
7098
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007099 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01007100 case AC_VECTOR:
7101 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
7102 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007103 case DB_VECTOR:
7104 dr6 = vmcs_readl(EXIT_QUALIFICATION);
7105 if (!(vcpu->guest_debug &
7106 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01007107 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03007108 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07007109 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01007110 skip_emulated_instruction(vcpu);
7111
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007112 kvm_queue_exception(vcpu, DB_VECTOR);
7113 return 1;
7114 }
7115 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
7116 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
7117 /* fall through */
7118 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01007119 /*
7120 * Update instruction length as we may reinject #BP from
7121 * user space while in guest debugging mode. Reading it for
7122 * #DB as well causes no harm, it is not used in that case.
7123 */
7124 vmx->vcpu.arch.event_exit_inst_len =
7125 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007126 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03007127 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007128 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
7129 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007130 break;
7131 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01007132 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
7133 kvm_run->ex.exception = ex_no;
7134 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007135 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007136 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007137 return 0;
7138}
7139
Avi Kivity851ba692009-08-24 11:10:17 +03007140static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007141{
Avi Kivity1165f5f2007-04-19 17:27:43 +03007142 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007143 return 1;
7144}
7145
Avi Kivity851ba692009-08-24 11:10:17 +03007146static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08007147{
Avi Kivity851ba692009-08-24 11:10:17 +03007148 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07007149 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08007150 return 0;
7151}
Avi Kivity6aa8b732006-12-10 02:21:36 -08007152
Avi Kivity851ba692009-08-24 11:10:17 +03007153static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007154{
He, Qingbfdaab02007-09-12 14:18:28 +08007155 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08007156 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02007157 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007158
He, Qingbfdaab02007-09-12 14:18:28 +08007159 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02007160 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03007161
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02007162 ++vcpu->stat.io_exits;
7163
Sean Christopherson432baf62018-03-08 08:57:26 -08007164 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007165 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02007166
7167 port = exit_qualification >> 16;
7168 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08007169 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02007170
Sean Christophersondca7f122018-03-08 08:57:27 -08007171 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007172}
7173
Ingo Molnar102d8322007-02-19 14:37:47 +02007174static void
7175vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
7176{
7177 /*
7178 * Patch in the VMCALL instruction:
7179 */
7180 hypercall[0] = 0x0f;
7181 hypercall[1] = 0x01;
7182 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02007183}
7184
Guo Chao0fa06072012-06-28 15:16:19 +08007185/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007186static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
7187{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007188 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007189 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7190 unsigned long orig_val = val;
7191
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007192 /*
7193 * We get here when L2 changed cr0 in a way that did not change
7194 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007195 * but did change L0 shadowed bits. So we first calculate the
7196 * effective cr0 value that L1 would like to write into the
7197 * hardware. It consists of the L2-owned bits from the new
7198 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007199 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007200 val = (val & ~vmcs12->cr0_guest_host_mask) |
7201 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
7202
David Matlack38991522016-11-29 18:14:08 -08007203 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007204 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007205
7206 if (kvm_set_cr0(vcpu, val))
7207 return 1;
7208 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007209 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007210 } else {
7211 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08007212 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007213 return 1;
David Matlack38991522016-11-29 18:14:08 -08007214
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007215 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007216 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007217}
7218
7219static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
7220{
7221 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007222 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7223 unsigned long orig_val = val;
7224
7225 /* analogously to handle_set_cr0 */
7226 val = (val & ~vmcs12->cr4_guest_host_mask) |
7227 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
7228 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007229 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01007230 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007231 return 0;
7232 } else
7233 return kvm_set_cr4(vcpu, val);
7234}
7235
Paolo Bonzini0367f202016-07-12 10:44:55 +02007236static int handle_desc(struct kvm_vcpu *vcpu)
7237{
7238 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007239 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02007240}
7241
Avi Kivity851ba692009-08-24 11:10:17 +03007242static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007243{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007244 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007245 int cr;
7246 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03007247 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08007248 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007249
He, Qingbfdaab02007-09-12 14:18:28 +08007250 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007251 cr = exit_qualification & 15;
7252 reg = (exit_qualification >> 8) & 15;
7253 switch ((exit_qualification >> 4) & 3) {
7254 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03007255 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007256 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007257 switch (cr) {
7258 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007259 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007260 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007261 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08007262 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03007263 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007264 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007265 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03007266 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007267 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03007268 case 8: {
7269 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03007270 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01007271 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007272 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02007273 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08007274 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03007275 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08007276 return ret;
7277 /*
7278 * TODO: we might be squashing a
7279 * KVM_GUESTDBG_SINGLESTEP-triggered
7280 * KVM_EXIT_DEBUG here.
7281 */
Avi Kivity851ba692009-08-24 11:10:17 +03007282 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03007283 return 0;
7284 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02007285 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007286 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03007287 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08007288 WARN_ONCE(1, "Guest should always own CR0.TS");
7289 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02007290 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08007291 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007292 case 1: /*mov from cr*/
7293 switch (cr) {
7294 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08007295 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02007296 val = kvm_read_cr3(vcpu);
7297 kvm_register_write(vcpu, reg, val);
7298 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007299 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007300 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007301 val = kvm_get_cr8(vcpu);
7302 kvm_register_write(vcpu, reg, val);
7303 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007304 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007305 }
7306 break;
7307 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02007308 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02007309 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02007310 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007311
Kyle Huey6affcbe2016-11-29 12:40:40 -08007312 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007313 default:
7314 break;
7315 }
Avi Kivity851ba692009-08-24 11:10:17 +03007316 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03007317 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08007318 (int)(exit_qualification >> 4) & 3, cr);
7319 return 0;
7320}
7321
Avi Kivity851ba692009-08-24 11:10:17 +03007322static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007323{
He, Qingbfdaab02007-09-12 14:18:28 +08007324 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03007325 int dr, dr7, reg;
7326
7327 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7328 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
7329
7330 /* First, if DR does not exist, trigger UD */
7331 if (!kvm_require_dr(vcpu, dr))
7332 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007333
Jan Kiszkaf2483412010-01-20 18:20:20 +01007334 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03007335 if (!kvm_require_cpl(vcpu, 0))
7336 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03007337 dr7 = vmcs_readl(GUEST_DR7);
7338 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007339 /*
7340 * As the vm-exit takes precedence over the debug trap, we
7341 * need to emulate the latter, either for the host or the
7342 * guest debugging itself.
7343 */
7344 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03007345 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03007346 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02007347 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03007348 vcpu->run->debug.arch.exception = DB_VECTOR;
7349 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007350 return 0;
7351 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02007352 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03007353 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007354 kvm_queue_exception(vcpu, DB_VECTOR);
7355 return 1;
7356 }
7357 }
7358
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007359 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01007360 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7361 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007362
7363 /*
7364 * No more DR vmexits; force a reload of the debug registers
7365 * and reenter on this instruction. The next vmexit will
7366 * retrieve the full state of the debug registers.
7367 */
7368 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
7369 return 1;
7370 }
7371
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007372 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
7373 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03007374 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01007375
7376 if (kvm_get_dr(vcpu, dr, &val))
7377 return 1;
7378 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03007379 } else
Nadav Amit57773922014-06-18 17:19:23 +03007380 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01007381 return 1;
7382
Kyle Huey6affcbe2016-11-29 12:40:40 -08007383 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007384}
7385
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007386static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
7387{
7388 return vcpu->arch.dr6;
7389}
7390
7391static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
7392{
7393}
7394
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007395static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
7396{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007397 get_debugreg(vcpu->arch.db[0], 0);
7398 get_debugreg(vcpu->arch.db[1], 1);
7399 get_debugreg(vcpu->arch.db[2], 2);
7400 get_debugreg(vcpu->arch.db[3], 3);
7401 get_debugreg(vcpu->arch.dr6, 6);
7402 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
7403
7404 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01007405 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007406}
7407
Gleb Natapov020df072010-04-13 10:05:23 +03007408static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
7409{
7410 vmcs_writel(GUEST_DR7, val);
7411}
7412
Avi Kivity851ba692009-08-24 11:10:17 +03007413static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007414{
Kyle Huey6a908b62016-11-29 12:40:37 -08007415 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007416}
7417
Avi Kivity851ba692009-08-24 11:10:17 +03007418static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007419{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007420 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007421 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007422
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007423 msr_info.index = ecx;
7424 msr_info.host_initiated = false;
7425 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02007426 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007427 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007428 return 1;
7429 }
7430
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007431 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007432
Avi Kivity6aa8b732006-12-10 02:21:36 -08007433 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007434 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
7435 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08007436 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007437}
7438
Avi Kivity851ba692009-08-24 11:10:17 +03007439static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007440{
Will Auld8fe8ab42012-11-29 12:42:12 -08007441 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007442 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
7443 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
7444 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007445
Will Auld8fe8ab42012-11-29 12:42:12 -08007446 msr.data = data;
7447 msr.index = ecx;
7448 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03007449 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02007450 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007451 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007452 return 1;
7453 }
7454
Avi Kivity59200272010-01-25 19:47:02 +02007455 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007456 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007457}
7458
Avi Kivity851ba692009-08-24 11:10:17 +03007459static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007460{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01007461 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007462 return 1;
7463}
7464
Avi Kivity851ba692009-08-24 11:10:17 +03007465static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007466{
Paolo Bonzini47c01522016-12-19 11:44:07 +01007467 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7468 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007469
Avi Kivity3842d132010-07-27 12:30:24 +03007470 kvm_make_request(KVM_REQ_EVENT, vcpu);
7471
Jan Kiszkaa26bf122008-09-26 09:30:45 +02007472 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007473 return 1;
7474}
7475
Avi Kivity851ba692009-08-24 11:10:17 +03007476static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007477{
Avi Kivityd3bef152007-06-05 15:53:05 +03007478 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007479}
7480
Avi Kivity851ba692009-08-24 11:10:17 +03007481static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02007482{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03007483 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02007484}
7485
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007486static int handle_invd(struct kvm_vcpu *vcpu)
7487{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007488 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007489}
7490
Avi Kivity851ba692009-08-24 11:10:17 +03007491static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03007492{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007493 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007494
7495 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007496 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007497}
7498
Avi Kivityfee84b02011-11-10 14:57:25 +02007499static int handle_rdpmc(struct kvm_vcpu *vcpu)
7500{
7501 int err;
7502
7503 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007504 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02007505}
7506
Avi Kivity851ba692009-08-24 11:10:17 +03007507static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02007508{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007509 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02007510}
7511
Dexuan Cui2acf9232010-06-10 11:27:12 +08007512static int handle_xsetbv(struct kvm_vcpu *vcpu)
7513{
7514 u64 new_bv = kvm_read_edx_eax(vcpu);
7515 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
7516
7517 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08007518 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08007519 return 1;
7520}
7521
Wanpeng Lif53cd632014-12-02 19:14:58 +08007522static int handle_xsaves(struct kvm_vcpu *vcpu)
7523{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007524 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007525 WARN(1, "this should never happen\n");
7526 return 1;
7527}
7528
7529static int handle_xrstors(struct kvm_vcpu *vcpu)
7530{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007531 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007532 WARN(1, "this should never happen\n");
7533 return 1;
7534}
7535
Avi Kivity851ba692009-08-24 11:10:17 +03007536static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08007537{
Kevin Tian58fbbf22011-08-30 13:56:17 +03007538 if (likely(fasteoi)) {
7539 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7540 int access_type, offset;
7541
7542 access_type = exit_qualification & APIC_ACCESS_TYPE;
7543 offset = exit_qualification & APIC_ACCESS_OFFSET;
7544 /*
7545 * Sane guest uses MOV to write EOI, with written value
7546 * not cared. So make a short-circuit here by avoiding
7547 * heavy instruction emulation.
7548 */
7549 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
7550 (offset == APIC_EOI)) {
7551 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007552 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03007553 }
7554 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007555 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08007556}
7557
Yang Zhangc7c9c562013-01-25 10:18:51 +08007558static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
7559{
7560 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7561 int vector = exit_qualification & 0xff;
7562
7563 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
7564 kvm_apic_set_eoi_accelerated(vcpu, vector);
7565 return 1;
7566}
7567
Yang Zhang83d4c282013-01-25 10:18:49 +08007568static int handle_apic_write(struct kvm_vcpu *vcpu)
7569{
7570 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7571 u32 offset = exit_qualification & 0xfff;
7572
7573 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
7574 kvm_apic_write_nodecode(vcpu, offset);
7575 return 1;
7576}
7577
Avi Kivity851ba692009-08-24 11:10:17 +03007578static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02007579{
Jan Kiszka60637aa2008-09-26 09:30:47 +02007580 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02007581 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02007582 bool has_error_code = false;
7583 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02007584 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007585 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007586
7587 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007588 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007589 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02007590
7591 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7592
7593 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007594 if (reason == TASK_SWITCH_GATE && idt_v) {
7595 switch (type) {
7596 case INTR_TYPE_NMI_INTR:
7597 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02007598 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007599 break;
7600 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007601 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007602 kvm_clear_interrupt_queue(vcpu);
7603 break;
7604 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02007605 if (vmx->idt_vectoring_info &
7606 VECTORING_INFO_DELIVER_CODE_MASK) {
7607 has_error_code = true;
7608 error_code =
7609 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7610 }
7611 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007612 case INTR_TYPE_SOFT_EXCEPTION:
7613 kvm_clear_exception_queue(vcpu);
7614 break;
7615 default:
7616 break;
7617 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02007618 }
Izik Eidus37817f22008-03-24 23:14:53 +02007619 tss_selector = exit_qualification;
7620
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007621 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
7622 type != INTR_TYPE_EXT_INTR &&
7623 type != INTR_TYPE_NMI_INTR))
7624 skip_emulated_instruction(vcpu);
7625
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007626 if (kvm_task_switch(vcpu, tss_selector,
7627 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
7628 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03007629 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7630 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7631 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007632 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03007633 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007634
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007635 /*
7636 * TODO: What about debug traps on tss switch?
7637 * Are we supposed to inject them and update dr6?
7638 */
7639
7640 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02007641}
7642
Avi Kivity851ba692009-08-24 11:10:17 +03007643static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08007644{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007645 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08007646 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01007647 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08007648
Sheng Yangf9c617f2009-03-25 10:08:52 +08007649 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08007650
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007651 /*
7652 * EPT violation happened while executing iret from NMI,
7653 * "blocked by NMI" bit has to be set before next VM entry.
7654 * There are errata that may cause this bit to not be set:
7655 * AAK134, BY25.
7656 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007657 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007658 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007659 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007660 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
7661
Sheng Yang14394422008-04-28 12:24:45 +08007662 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007663 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007664
Junaid Shahid27959a42016-12-06 16:46:10 -08007665 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007666 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08007667 ? PFERR_USER_MASK : 0;
7668 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007669 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08007670 ? PFERR_WRITE_MASK : 0;
7671 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007672 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08007673 ? PFERR_FETCH_MASK : 0;
7674 /* ept page table entry is present? */
7675 error_code |= (exit_qualification &
7676 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
7677 EPT_VIOLATION_EXECUTABLE))
7678 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007679
Paolo Bonzinieebed242016-11-28 14:39:58 +01007680 error_code |= (exit_qualification & 0x100) != 0 ?
7681 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03007682
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007683 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007684 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08007685}
7686
Avi Kivity851ba692009-08-24 11:10:17 +03007687static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007688{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007689 gpa_t gpa;
7690
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007691 /*
7692 * A nested guest cannot optimize MMIO vmexits, because we have an
7693 * nGPA here instead of the required GPA.
7694 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007695 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007696 if (!is_guest_mode(vcpu) &&
7697 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08007698 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01007699 /*
7700 * Doing kvm_skip_emulated_instruction() depends on undefined
7701 * behavior: Intel's manual doesn't mandate
7702 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
7703 * occurs and while on real hardware it was observed to be set,
7704 * other hypervisors (namely Hyper-V) don't set it, we end up
7705 * advancing IP with some random value. Disable fast mmio when
7706 * running nested and keep it for real hardware in hope that
7707 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
7708 */
7709 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
7710 return kvm_skip_emulated_instruction(vcpu);
7711 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007712 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07007713 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03007714 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007715
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07007716 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007717}
7718
Avi Kivity851ba692009-08-24 11:10:17 +03007719static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08007720{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007721 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01007722 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7723 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08007724 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03007725 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08007726
7727 return 1;
7728}
7729
Mohammed Gamal80ced182009-09-01 12:48:18 +02007730static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007731{
Avi Kivity8b3079a2009-01-05 12:10:54 +02007732 struct vcpu_vmx *vmx = to_vmx(vcpu);
7733 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007734 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02007735 u32 cpu_exec_ctrl;
7736 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03007737 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02007738
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07007739 /*
7740 * We should never reach the point where we are emulating L2
7741 * due to invalid guest state as that means we incorrectly
7742 * allowed a nested VMEntry with an invalid vmcs12.
7743 */
7744 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
7745
Avi Kivity49e9d552010-09-19 14:34:08 +02007746 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7747 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007748
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01007749 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03007750 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02007751 return handle_interrupt_window(&vmx->vcpu);
7752
Radim Krčmář72875d82017-04-26 22:32:19 +02007753 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03007754 return 1;
7755
Sean Christopherson0ce97a22018-08-23 13:56:52 -07007756 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007757
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02007758 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02007759 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007760 ret = 0;
7761 goto out;
7762 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007763
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007764 if (err != EMULATE_DONE)
7765 goto emulation_error;
7766
7767 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
7768 vcpu->arch.exception.pending)
7769 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007770
Gleb Natapov8d76c492013-05-08 18:38:44 +03007771 if (vcpu->arch.halt_request) {
7772 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06007773 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03007774 goto out;
7775 }
7776
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007777 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02007778 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007779 if (need_resched())
7780 schedule();
7781 }
7782
Mohammed Gamal80ced182009-09-01 12:48:18 +02007783out:
7784 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007785
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007786emulation_error:
7787 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7788 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7789 vcpu->run->internal.ndata = 0;
7790 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007791}
7792
7793static void grow_ple_window(struct kvm_vcpu *vcpu)
7794{
7795 struct vcpu_vmx *vmx = to_vmx(vcpu);
7796 int old = vmx->ple_window;
7797
Babu Mogerc8e88712018-03-16 16:37:24 -04007798 vmx->ple_window = __grow_ple_window(old, ple_window,
7799 ple_window_grow,
7800 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007801
7802 if (vmx->ple_window != old)
7803 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007804
7805 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007806}
7807
7808static void shrink_ple_window(struct kvm_vcpu *vcpu)
7809{
7810 struct vcpu_vmx *vmx = to_vmx(vcpu);
7811 int old = vmx->ple_window;
7812
Babu Mogerc8e88712018-03-16 16:37:24 -04007813 vmx->ple_window = __shrink_ple_window(old, ple_window,
7814 ple_window_shrink,
7815 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007816
7817 if (vmx->ple_window != old)
7818 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007819
7820 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007821}
7822
7823/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007824 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
7825 */
7826static void wakeup_handler(void)
7827{
7828 struct kvm_vcpu *vcpu;
7829 int cpu = smp_processor_id();
7830
7831 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7832 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
7833 blocked_vcpu_list) {
7834 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7835
7836 if (pi_test_on(pi_desc) == 1)
7837 kvm_vcpu_kick(vcpu);
7838 }
7839 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7840}
7841
Peng Haoe01bca22018-04-07 05:47:32 +08007842static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007843{
7844 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
7845 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
7846 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
7847 0ull, VMX_EPT_EXECUTABLE_MASK,
7848 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05007849 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007850
7851 ept_set_mmio_spte_mask();
7852 kvm_enable_tdp();
7853}
7854
Tiejun Chenf2c76482014-10-28 10:14:47 +08007855static __init int hardware_setup(void)
7856{
Sean Christophersoncf81a7e2018-07-11 09:54:30 -07007857 unsigned long host_bndcfgs;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01007858 int r = -ENOMEM, i;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007859
7860 rdmsrl_safe(MSR_EFER, &host_efer);
7861
7862 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7863 kvm_define_shared_msr(i, vmx_msr_index[i]);
7864
Radim Krčmář23611332016-09-29 22:41:33 +02007865 for (i = 0; i < VMX_BITMAP_NR; i++) {
7866 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
7867 if (!vmx_bitmap[i])
7868 goto out;
7869 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007870
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007871 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
7872 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
7873
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007874 if (setup_vmcs_config(&vmcs_config) < 0) {
7875 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02007876 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08007877 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007878
7879 if (boot_cpu_has(X86_FEATURE_NX))
7880 kvm_enable_efer_bits(EFER_NX);
7881
Sean Christophersoncf81a7e2018-07-11 09:54:30 -07007882 if (boot_cpu_has(X86_FEATURE_MPX)) {
7883 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7884 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7885 }
7886
Wanpeng Li08d839c2017-03-23 05:30:08 -07007887 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7888 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08007889 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07007890
Tiejun Chenf2c76482014-10-28 10:14:47 +08007891 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02007892 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02007893 !cpu_has_vmx_ept_mt_wb() ||
Wanpeng Li8ad81822017-10-09 15:51:53 -07007894 !cpu_has_vmx_invept_global())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007895 enable_ept = 0;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007896
Wanpeng Lifce6ac42017-05-11 02:58:56 -07007897 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007898 enable_ept_ad_bits = 0;
7899
Wanpeng Li8ad81822017-10-09 15:51:53 -07007900 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007901 enable_unrestricted_guest = 0;
7902
Paolo Bonziniad15a292015-01-30 16:18:49 +01007903 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007904 flexpriority_enabled = 0;
7905
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007906 if (!cpu_has_virtual_nmis())
7907 enable_vnmi = 0;
7908
Paolo Bonziniad15a292015-01-30 16:18:49 +01007909 /*
7910 * set_apic_access_page_addr() is used to reload apic access
7911 * page upon invalidation. No need to do anything if not
7912 * using the APIC_ACCESS_ADDR VMCS field.
7913 */
7914 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007915 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007916
7917 if (!cpu_has_vmx_tpr_shadow())
7918 kvm_x86_ops->update_cr8_intercept = NULL;
7919
7920 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7921 kvm_disable_largepages();
7922
Tianyu Lan877ad952018-07-19 08:40:23 +00007923#if IS_ENABLED(CONFIG_HYPERV)
7924 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7925 && enable_ept)
7926 kvm_x86_ops->tlb_remote_flush = vmx_hv_remote_flush_tlb;
7927#endif
7928
Wanpeng Li0f107682017-09-28 18:06:24 -07007929 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007930 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07007931 ple_window = 0;
7932 ple_window_grow = 0;
7933 ple_window_max = 0;
7934 ple_window_shrink = 0;
7935 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007936
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007937 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007938 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007939 kvm_x86_ops->sync_pir_to_irr = NULL;
7940 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007941
Haozhong Zhang64903d62015-10-20 15:39:09 +08007942 if (cpu_has_vmx_tsc_scaling()) {
7943 kvm_has_tsc_control = true;
7944 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7945 kvm_tsc_scaling_ratio_frac_bits = 48;
7946 }
7947
Wanpeng Li04bb92e2015-09-16 19:31:11 +08007948 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7949
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007950 if (enable_ept)
7951 vmx_enable_tdp();
7952 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08007953 kvm_disable_tdp();
7954
Jim Mattson8fcc4b52018-07-10 11:27:20 +02007955 if (!nested) {
7956 kvm_x86_ops->get_nested_state = NULL;
7957 kvm_x86_ops->set_nested_state = NULL;
7958 }
7959
Kai Huang843e4332015-01-28 10:54:28 +08007960 /*
7961 * Only enable PML when hardware supports PML feature, and both EPT
7962 * and EPT A/D bit features are enabled -- PML depends on them to work.
7963 */
7964 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7965 enable_pml = 0;
7966
7967 if (!enable_pml) {
7968 kvm_x86_ops->slot_enable_log_dirty = NULL;
7969 kvm_x86_ops->slot_disable_log_dirty = NULL;
7970 kvm_x86_ops->flush_log_dirty = NULL;
7971 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7972 }
7973
Sean Christophersond264ee02018-08-27 15:21:12 -07007974 if (!cpu_has_vmx_preemption_timer())
7975 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7976
Yunhong Jiang64672c92016-06-13 14:19:59 -07007977 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7978 u64 vmx_msr;
7979
7980 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7981 cpu_preemption_timer_multi =
7982 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7983 } else {
7984 kvm_x86_ops->set_hv_timer = NULL;
7985 kvm_x86_ops->cancel_hv_timer = NULL;
7986 }
7987
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01007988 if (!cpu_has_vmx_shadow_vmcs())
7989 enable_shadow_vmcs = 0;
7990 if (enable_shadow_vmcs)
7991 init_vmcs_shadow_fields();
7992
Feng Wubf9f6ac2015-09-18 22:29:55 +08007993 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Paolo Bonzini13893092018-02-26 13:40:09 +01007994 nested_vmx_setup_ctls_msrs(&vmcs_config.nested, enable_apicv);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007995
Ashok Rajc45dcc72016-06-22 14:59:56 +08007996 kvm_mce_cap_supported |= MCG_LMCE_P;
7997
Tiejun Chenf2c76482014-10-28 10:14:47 +08007998 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007999
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008000out:
Radim Krčmář23611332016-09-29 22:41:33 +02008001 for (i = 0; i < VMX_BITMAP_NR; i++)
8002 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008003
8004 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08008005}
8006
8007static __exit void hardware_unsetup(void)
8008{
Radim Krčmář23611332016-09-29 22:41:33 +02008009 int i;
8010
8011 for (i = 0; i < VMX_BITMAP_NR; i++)
8012 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008013
Tiejun Chenf2c76482014-10-28 10:14:47 +08008014 free_kvm_area();
8015}
8016
Avi Kivity6aa8b732006-12-10 02:21:36 -08008017/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008018 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
8019 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
8020 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03008021static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008022{
Wanpeng Lib31c1142018-03-12 04:53:04 -07008023 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02008024 grow_ple_window(vcpu);
8025
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08008026 /*
8027 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
8028 * VM-execution control is ignored if CPL > 0. OTOH, KVM
8029 * never set PAUSE_EXITING and just set PLE if supported,
8030 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
8031 */
8032 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008033 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008034}
8035
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008036static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08008037{
Kyle Huey6affcbe2016-11-29 12:40:40 -08008038 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08008039}
8040
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008041static int handle_mwait(struct kvm_vcpu *vcpu)
8042{
8043 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
8044 return handle_nop(vcpu);
8045}
8046
Jim Mattson45ec3682017-08-23 16:32:04 -07008047static int handle_invalid_op(struct kvm_vcpu *vcpu)
8048{
8049 kvm_queue_exception(vcpu, UD_VECTOR);
8050 return 1;
8051}
8052
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008053static int handle_monitor_trap(struct kvm_vcpu *vcpu)
8054{
8055 return 1;
8056}
8057
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008058static int handle_monitor(struct kvm_vcpu *vcpu)
8059{
8060 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
8061 return handle_nop(vcpu);
8062}
8063
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008064/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008065 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008066 * set the success or error code of an emulated VMX instruction (as specified
8067 * by Vol 2B, VMX Instruction Reference, "Conventions"), and skip the emulated
8068 * instruction.
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008069 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008070static int nested_vmx_succeed(struct kvm_vcpu *vcpu)
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008071{
8072 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
8073 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
8074 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008075 return kvm_skip_emulated_instruction(vcpu);
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008076}
8077
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008078static int nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008079{
8080 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
8081 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
8082 X86_EFLAGS_SF | X86_EFLAGS_OF))
8083 | X86_EFLAGS_CF);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008084 return kvm_skip_emulated_instruction(vcpu);
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008085}
8086
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008087static int nested_vmx_failValid(struct kvm_vcpu *vcpu,
8088 u32 vm_instruction_error)
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008089{
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008090 /*
8091 * failValid writes the error number to the current VMCS, which
8092 * can't be done if there isn't a current VMCS.
8093 */
8094 if (to_vmx(vcpu)->nested.current_vmptr == -1ull)
8095 return nested_vmx_failInvalid(vcpu);
8096
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008097 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
8098 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
8099 X86_EFLAGS_SF | X86_EFLAGS_OF))
8100 | X86_EFLAGS_ZF);
8101 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
8102 /*
8103 * We don't need to force a shadow sync because
8104 * VM_INSTRUCTION_ERROR is not shadowed
8105 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008106 return kvm_skip_emulated_instruction(vcpu);
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08008107}
Abel Gordon145c28d2013-04-18 14:36:55 +03008108
Wincy Vanff651cb2014-12-11 08:52:58 +03008109static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
8110{
8111 /* TODO: not to reset guest simply here. */
8112 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02008113 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03008114}
8115
Jan Kiszkaf41245002014-03-07 20:03:13 +01008116static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
8117{
8118 struct vcpu_vmx *vmx =
8119 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
8120
8121 vmx->nested.preemption_timer_expired = true;
8122 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
8123 kvm_vcpu_kick(&vmx->vcpu);
8124
8125 return HRTIMER_NORESTART;
8126}
8127
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03008128/*
Bandan Das19677e32014-05-06 02:19:15 -04008129 * Decode the memory-address operand of a vmx instruction, as recorded on an
8130 * exit caused by such an instruction (run by a guest hypervisor).
8131 * On success, returns 0. When the operand is invalid, returns 1 and throws
8132 * #UD or #GP.
8133 */
8134static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
8135 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008136 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04008137{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008138 gva_t off;
8139 bool exn;
8140 struct kvm_segment s;
8141
Bandan Das19677e32014-05-06 02:19:15 -04008142 /*
8143 * According to Vol. 3B, "Information for VM Exits Due to Instruction
8144 * Execution", on an exit, vmx_instruction_info holds most of the
8145 * addressing components of the operand. Only the displacement part
8146 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
8147 * For how an actual address is calculated from all these components,
8148 * refer to Vol. 1, "Operand Addressing".
8149 */
8150 int scaling = vmx_instruction_info & 3;
8151 int addr_size = (vmx_instruction_info >> 7) & 7;
8152 bool is_reg = vmx_instruction_info & (1u << 10);
8153 int seg_reg = (vmx_instruction_info >> 15) & 7;
8154 int index_reg = (vmx_instruction_info >> 18) & 0xf;
8155 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
8156 int base_reg = (vmx_instruction_info >> 23) & 0xf;
8157 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
8158
8159 if (is_reg) {
8160 kvm_queue_exception(vcpu, UD_VECTOR);
8161 return 1;
8162 }
8163
8164 /* Addr = segment_base + offset */
8165 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008166 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04008167 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008168 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04008169 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008170 off += kvm_register_read(vcpu, index_reg)<<scaling;
8171 vmx_get_segment(vcpu, &s, seg_reg);
8172 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04008173
8174 if (addr_size == 1) /* 32 bit */
8175 *ret &= 0xffffffff;
8176
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008177 /* Checks for #GP/#SS exceptions. */
8178 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02008179 if (is_long_mode(vcpu)) {
8180 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
8181 * non-canonical form. This is the only check on the memory
8182 * destination for long mode!
8183 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08008184 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02008185 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008186 /* Protected mode: apply checks for segment validity in the
8187 * following order:
8188 * - segment type check (#GP(0) may be thrown)
8189 * - usability check (#GP(0)/#SS(0))
8190 * - limit check (#GP(0)/#SS(0))
8191 */
8192 if (wr)
8193 /* #GP(0) if the destination operand is located in a
8194 * read-only data segment or any code segment.
8195 */
8196 exn = ((s.type & 0xa) == 0 || (s.type & 8));
8197 else
8198 /* #GP(0) if the source operand is located in an
8199 * execute-only code segment
8200 */
8201 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02008202 if (exn) {
8203 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
8204 return 1;
8205 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008206 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
8207 */
8208 exn = (s.unusable != 0);
8209 /* Protected mode: #GP(0)/#SS(0) if the memory
8210 * operand is outside the segment limit.
8211 */
8212 exn = exn || (off + sizeof(u64) > s.limit);
8213 }
8214 if (exn) {
8215 kvm_queue_exception_e(vcpu,
8216 seg_reg == VCPU_SREG_SS ?
8217 SS_VECTOR : GP_VECTOR,
8218 0);
8219 return 1;
8220 }
8221
Bandan Das19677e32014-05-06 02:19:15 -04008222 return 0;
8223}
8224
Radim Krčmářcbf71272017-05-19 15:48:51 +02008225static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04008226{
8227 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04008228 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04008229
8230 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008231 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04008232 return 1;
8233
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008234 if (kvm_read_guest_virt(vcpu, gva, vmpointer, sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04008235 kvm_inject_page_fault(vcpu, &e);
8236 return 1;
8237 }
8238
Bandan Das3573e222014-05-06 02:19:16 -04008239 return 0;
8240}
8241
Liran Alonabfc52c2018-06-23 02:35:13 +03008242/*
8243 * Allocate a shadow VMCS and associate it with the currently loaded
8244 * VMCS, unless such a shadow VMCS already exists. The newly allocated
8245 * VMCS is also VMCLEARed, so that it is ready for use.
8246 */
8247static struct vmcs *alloc_shadow_vmcs(struct kvm_vcpu *vcpu)
8248{
8249 struct vcpu_vmx *vmx = to_vmx(vcpu);
8250 struct loaded_vmcs *loaded_vmcs = vmx->loaded_vmcs;
8251
8252 /*
8253 * We should allocate a shadow vmcs for vmcs01 only when L1
8254 * executes VMXON and free it when L1 executes VMXOFF.
8255 * As it is invalid to execute VMXON twice, we shouldn't reach
8256 * here when vmcs01 already have an allocated shadow vmcs.
8257 */
8258 WARN_ON(loaded_vmcs == &vmx->vmcs01 && loaded_vmcs->shadow_vmcs);
8259
8260 if (!loaded_vmcs->shadow_vmcs) {
8261 loaded_vmcs->shadow_vmcs = alloc_vmcs(true);
8262 if (loaded_vmcs->shadow_vmcs)
8263 vmcs_clear(loaded_vmcs->shadow_vmcs);
8264 }
8265 return loaded_vmcs->shadow_vmcs;
8266}
8267
Jim Mattsone29acc52016-11-30 12:03:43 -08008268static int enter_vmx_operation(struct kvm_vcpu *vcpu)
8269{
8270 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01008271 int r;
Jim Mattsone29acc52016-11-30 12:03:43 -08008272
Paolo Bonzinif21f1652018-01-11 12:16:15 +01008273 r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
8274 if (r < 0)
Jim Mattsonde3a0022017-11-27 17:22:25 -06008275 goto out_vmcs02;
Jim Mattsone29acc52016-11-30 12:03:43 -08008276
8277 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
8278 if (!vmx->nested.cached_vmcs12)
8279 goto out_cached_vmcs12;
8280
Liran Alon61ada742018-06-23 02:35:08 +03008281 vmx->nested.cached_shadow_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
8282 if (!vmx->nested.cached_shadow_vmcs12)
8283 goto out_cached_shadow_vmcs12;
8284
Liran Alonabfc52c2018-06-23 02:35:13 +03008285 if (enable_shadow_vmcs && !alloc_shadow_vmcs(vcpu))
8286 goto out_shadow_vmcs;
Jim Mattsone29acc52016-11-30 12:03:43 -08008287
Jim Mattsone29acc52016-11-30 12:03:43 -08008288 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
8289 HRTIMER_MODE_REL_PINNED);
8290 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
8291
Roman Kagan63aff652018-07-19 21:59:07 +03008292 vmx->nested.vpid02 = allocate_vpid();
8293
Sean Christopherson9d6105b2018-09-26 09:23:51 -07008294 vmx->nested.vmcs02_initialized = false;
Jim Mattsone29acc52016-11-30 12:03:43 -08008295 vmx->nested.vmxon = true;
8296 return 0;
8297
8298out_shadow_vmcs:
Liran Alon61ada742018-06-23 02:35:08 +03008299 kfree(vmx->nested.cached_shadow_vmcs12);
8300
8301out_cached_shadow_vmcs12:
Jim Mattsone29acc52016-11-30 12:03:43 -08008302 kfree(vmx->nested.cached_vmcs12);
8303
8304out_cached_vmcs12:
Jim Mattsonde3a0022017-11-27 17:22:25 -06008305 free_loaded_vmcs(&vmx->nested.vmcs02);
Jim Mattsone29acc52016-11-30 12:03:43 -08008306
Jim Mattsonde3a0022017-11-27 17:22:25 -06008307out_vmcs02:
Jim Mattsone29acc52016-11-30 12:03:43 -08008308 return -ENOMEM;
8309}
8310
Bandan Das3573e222014-05-06 02:19:16 -04008311/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008312 * Emulate the VMXON instruction.
8313 * Currently, we just remember that VMX is active, and do not save or even
8314 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
8315 * do not currently need to store anything in that guest-allocated memory
8316 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
8317 * argument is different from the VMXON pointer (which the spec says they do).
8318 */
8319static int handle_vmon(struct kvm_vcpu *vcpu)
8320{
Jim Mattsone29acc52016-11-30 12:03:43 -08008321 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02008322 gpa_t vmptr;
8323 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008324 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08008325 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
8326 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008327
Jim Mattson70f3aac2017-04-26 08:53:46 -07008328 /*
8329 * The Intel VMX Instruction Reference lists a bunch of bits that are
8330 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
8331 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
8332 * Otherwise, we should fail with #UD. But most faulting conditions
8333 * have already been checked by hardware, prior to the VM-exit for
8334 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
8335 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008336 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07008337 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008338 kvm_queue_exception(vcpu, UD_VECTOR);
8339 return 1;
8340 }
8341
Felix Wilhelm727ba742018-06-11 09:43:44 +02008342 /* CPL=0 must be checked manually. */
8343 if (vmx_get_cpl(vcpu)) {
Jim Mattson36090bf2018-07-27 09:18:50 -07008344 kvm_inject_gp(vcpu, 0);
Felix Wilhelm727ba742018-06-11 09:43:44 +02008345 return 1;
8346 }
8347
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008348 if (vmx->nested.vmxon)
8349 return nested_vmx_failValid(vcpu,
8350 VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08008351
Haozhong Zhang3b840802016-06-22 14:59:54 +08008352 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08008353 != VMXON_NEEDED_FEATURES) {
8354 kvm_inject_gp(vcpu, 0);
8355 return 1;
8356 }
8357
Radim Krčmářcbf71272017-05-19 15:48:51 +02008358 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08008359 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02008360
8361 /*
8362 * SDM 3: 24.11.5
8363 * The first 4 bytes of VMXON region contain the supported
8364 * VMCS revision identifier
8365 *
8366 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
8367 * which replaces physical address width with 32
8368 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008369 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu)))
8370 return nested_vmx_failInvalid(vcpu);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008371
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008372 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008373 if (is_error_page(page))
8374 return nested_vmx_failInvalid(vcpu);
8375
Radim Krčmářcbf71272017-05-19 15:48:51 +02008376 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
8377 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008378 kvm_release_page_clean(page);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008379 return nested_vmx_failInvalid(vcpu);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008380 }
8381 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008382 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008383
8384 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08008385 ret = enter_vmx_operation(vcpu);
8386 if (ret)
8387 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008388
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008389 return nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008390}
8391
8392/*
8393 * Intel's VMX Instruction Reference specifies a common set of prerequisites
8394 * for running VMX instructions (except VMXON, whose prerequisites are
8395 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07008396 * Note that many of these exceptions have priority over VM exits, so they
8397 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008398 */
8399static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
8400{
Jim Mattson70f3aac2017-04-26 08:53:46 -07008401 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008402 kvm_queue_exception(vcpu, UD_VECTOR);
8403 return 0;
8404 }
Jim Mattsone49fcb82018-07-27 13:44:45 -07008405
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008406 if (vmx_get_cpl(vcpu)) {
Jim Mattson36090bf2018-07-27 09:18:50 -07008407 kvm_inject_gp(vcpu, 0);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008408 return 0;
8409 }
8410
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008411 return 1;
8412}
8413
David Matlack8ca44e82017-08-01 14:00:39 -07008414static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
8415{
8416 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
8417 vmcs_write64(VMCS_LINK_POINTER, -1ull);
8418}
8419
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008420static inline void nested_release_vmcs12(struct kvm_vcpu *vcpu)
Abel Gordone7953d72013-04-18 14:37:55 +03008421{
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008422 struct vcpu_vmx *vmx = to_vmx(vcpu);
8423
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008424 if (vmx->nested.current_vmptr == -1ull)
8425 return;
8426
Abel Gordon012f83c2013-04-18 14:39:25 +03008427 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008428 /* copy to memory all shadowed fields in case
8429 they were modified */
8430 copy_shadow_to_vmcs12(vmx);
8431 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07008432 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03008433 }
Wincy Van705699a2015-02-03 23:58:17 +08008434 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07008435
8436 /* Flush VMCS12 to guest memory */
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008437 kvm_vcpu_write_guest_page(vcpu,
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008438 vmx->nested.current_vmptr >> PAGE_SHIFT,
8439 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07008440
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008441 kvm_mmu_free_roots(vcpu, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
8442
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008443 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03008444}
8445
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008446/*
8447 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
8448 * just stops using VMX.
8449 */
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008450static void free_nested(struct kvm_vcpu *vcpu)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008451{
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008452 struct vcpu_vmx *vmx = to_vmx(vcpu);
8453
Wanpeng Lib7455822017-11-22 14:04:00 -08008454 if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008455 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008456
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008457 vmx->nested.vmxon = false;
Wanpeng Lib7455822017-11-22 14:04:00 -08008458 vmx->nested.smm.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07008459 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07008460 vmx->nested.posted_intr_nv = -1;
8461 vmx->nested.current_vmptr = -1ull;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008462 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07008463 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07008464 vmcs_clear(vmx->vmcs01.shadow_vmcs);
8465 free_vmcs(vmx->vmcs01.shadow_vmcs);
8466 vmx->vmcs01.shadow_vmcs = NULL;
8467 }
David Matlack4f2777b2016-07-13 17:16:37 -07008468 kfree(vmx->nested.cached_vmcs12);
Liran Alon61ada742018-06-23 02:35:08 +03008469 kfree(vmx->nested.cached_shadow_vmcs12);
Jim Mattsonde3a0022017-11-27 17:22:25 -06008470 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008471 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02008472 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008473 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008474 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008475 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02008476 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008477 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008478 }
Wincy Van705699a2015-02-03 23:58:17 +08008479 if (vmx->nested.pi_desc_page) {
8480 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008481 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08008482 vmx->nested.pi_desc_page = NULL;
8483 vmx->nested.pi_desc = NULL;
8484 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03008485
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008486 kvm_mmu_free_roots(vcpu, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
8487
Jim Mattsonde3a0022017-11-27 17:22:25 -06008488 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008489}
8490
8491/* Emulate the VMXOFF instruction */
8492static int handle_vmoff(struct kvm_vcpu *vcpu)
8493{
8494 if (!nested_vmx_check_permission(vcpu))
8495 return 1;
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008496 free_nested(vcpu);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008497 return nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008498}
8499
Nadav Har'El27d6c862011-05-25 23:06:59 +03008500/* Emulate the VMCLEAR instruction */
8501static int handle_vmclear(struct kvm_vcpu *vcpu)
8502{
8503 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08008504 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008505 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008506
8507 if (!nested_vmx_check_permission(vcpu))
8508 return 1;
8509
Radim Krčmářcbf71272017-05-19 15:48:51 +02008510 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03008511 return 1;
8512
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008513 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu)))
8514 return nested_vmx_failValid(vcpu,
8515 VMXERR_VMCLEAR_INVALID_ADDRESS);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008516
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008517 if (vmptr == vmx->nested.vmxon_ptr)
8518 return nested_vmx_failValid(vcpu,
8519 VMXERR_VMCLEAR_VMXON_POINTER);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008520
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008521 if (vmptr == vmx->nested.current_vmptr)
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008522 nested_release_vmcs12(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008523
Jim Mattson587d7e722017-03-02 12:41:48 -08008524 kvm_vcpu_write_guest(vcpu,
8525 vmptr + offsetof(struct vmcs12, launch_state),
8526 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03008527
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008528 return nested_vmx_succeed(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008529}
8530
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008531static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
8532
8533/* Emulate the VMLAUNCH instruction */
8534static int handle_vmlaunch(struct kvm_vcpu *vcpu)
8535{
8536 return nested_vmx_run(vcpu, true);
8537}
8538
8539/* Emulate the VMRESUME instruction */
8540static int handle_vmresume(struct kvm_vcpu *vcpu)
8541{
8542
8543 return nested_vmx_run(vcpu, false);
8544}
8545
Nadav Har'El49f705c2011-05-25 23:08:30 +03008546/*
8547 * Read a vmcs12 field. Since these can have varying lengths and we return
8548 * one type, we chose the biggest type (u64) and zero-extend the return value
8549 * to that size. Note that the caller, handle_vmread, might need to use only
8550 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
8551 * 64-bit fields are to be returned).
8552 */
Liran Alone2536742018-06-23 02:35:02 +03008553static inline int vmcs12_read_any(struct vmcs12 *vmcs12,
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008554 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03008555{
8556 short offset = vmcs_field_to_offset(field);
8557 char *p;
8558
8559 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008560 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008561
Liran Alone2536742018-06-23 02:35:02 +03008562 p = (char *)vmcs12 + offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008563
Jim Mattsond37f4262017-12-22 12:12:16 -08008564 switch (vmcs_field_width(field)) {
8565 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008566 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008567 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008568 case VMCS_FIELD_WIDTH_U16:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008569 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008570 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008571 case VMCS_FIELD_WIDTH_U32:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008572 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008573 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008574 case VMCS_FIELD_WIDTH_U64:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008575 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008576 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008577 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008578 WARN_ON(1);
8579 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008580 }
8581}
8582
Abel Gordon20b97fe2013-04-18 14:36:25 +03008583
Liran Alone2536742018-06-23 02:35:02 +03008584static inline int vmcs12_write_any(struct vmcs12 *vmcs12,
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008585 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03008586 short offset = vmcs_field_to_offset(field);
Liran Alone2536742018-06-23 02:35:02 +03008587 char *p = (char *)vmcs12 + offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008588 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008589 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008590
Jim Mattsond37f4262017-12-22 12:12:16 -08008591 switch (vmcs_field_width(field)) {
8592 case VMCS_FIELD_WIDTH_U16:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008593 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008594 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008595 case VMCS_FIELD_WIDTH_U32:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008596 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008597 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008598 case VMCS_FIELD_WIDTH_U64:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008599 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008600 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008601 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008602 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008603 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008604 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008605 WARN_ON(1);
8606 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008607 }
8608
8609}
8610
Jim Mattsonf4160e42018-05-29 09:11:33 -07008611/*
8612 * Copy the writable VMCS shadow fields back to the VMCS12, in case
8613 * they have been modified by the L1 guest. Note that the "read-only"
8614 * VM-exit information fields are actually writable if the vCPU is
8615 * configured to support "VMWRITE to any supported field in the VMCS."
8616 */
Abel Gordon16f5b902013-04-18 14:38:25 +03008617static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
8618{
Jim Mattsonf4160e42018-05-29 09:11:33 -07008619 const u16 *fields[] = {
8620 shadow_read_write_fields,
8621 shadow_read_only_fields
8622 };
8623 const int max_fields[] = {
8624 max_shadow_read_write_fields,
8625 max_shadow_read_only_fields
8626 };
8627 int i, q;
Abel Gordon16f5b902013-04-18 14:38:25 +03008628 unsigned long field;
8629 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008630 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordon16f5b902013-04-18 14:38:25 +03008631
Jan Kiszka282da872014-10-08 18:05:39 +02008632 preempt_disable();
8633
Abel Gordon16f5b902013-04-18 14:38:25 +03008634 vmcs_load(shadow_vmcs);
8635
Jim Mattsonf4160e42018-05-29 09:11:33 -07008636 for (q = 0; q < ARRAY_SIZE(fields); q++) {
8637 for (i = 0; i < max_fields[q]; i++) {
8638 field = fields[q][i];
8639 field_value = __vmcs_readl(field);
Liran Alone2536742018-06-23 02:35:02 +03008640 vmcs12_write_any(get_vmcs12(&vmx->vcpu), field, field_value);
Jim Mattsonf4160e42018-05-29 09:11:33 -07008641 }
8642 /*
8643 * Skip the VM-exit information fields if they are read-only.
8644 */
8645 if (!nested_cpu_has_vmwrite_any_field(&vmx->vcpu))
8646 break;
Abel Gordon16f5b902013-04-18 14:38:25 +03008647 }
8648
8649 vmcs_clear(shadow_vmcs);
8650 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02008651
8652 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03008653}
8654
Abel Gordonc3114422013-04-18 14:38:55 +03008655static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
8656{
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008657 const u16 *fields[] = {
Mathias Krausec2bae892013-06-26 20:36:21 +02008658 shadow_read_write_fields,
8659 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03008660 };
Mathias Krausec2bae892013-06-26 20:36:21 +02008661 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03008662 max_shadow_read_write_fields,
8663 max_shadow_read_only_fields
8664 };
8665 int i, q;
8666 unsigned long field;
8667 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008668 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03008669
8670 vmcs_load(shadow_vmcs);
8671
Mathias Krausec2bae892013-06-26 20:36:21 +02008672 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03008673 for (i = 0; i < max_fields[q]; i++) {
8674 field = fields[q][i];
Liran Alone2536742018-06-23 02:35:02 +03008675 vmcs12_read_any(get_vmcs12(&vmx->vcpu), field, &field_value);
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008676 __vmcs_writel(field, field_value);
Abel Gordonc3114422013-04-18 14:38:55 +03008677 }
8678 }
8679
8680 vmcs_clear(shadow_vmcs);
8681 vmcs_load(vmx->loaded_vmcs->vmcs);
8682}
8683
Nadav Har'El49f705c2011-05-25 23:08:30 +03008684static int handle_vmread(struct kvm_vcpu *vcpu)
8685{
8686 unsigned long field;
8687 u64 field_value;
8688 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8689 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8690 gva_t gva = 0;
Liran Alon6d894f42018-06-23 02:35:09 +03008691 struct vmcs12 *vmcs12;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008692
Kyle Hueyeb277562016-11-29 12:40:39 -08008693 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008694 return 1;
8695
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008696 if (to_vmx(vcpu)->nested.current_vmptr == -1ull)
8697 return nested_vmx_failInvalid(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008698
Liran Alon6d894f42018-06-23 02:35:09 +03008699 if (!is_guest_mode(vcpu))
8700 vmcs12 = get_vmcs12(vcpu);
8701 else {
8702 /*
8703 * When vmcs->vmcs_link_pointer is -1ull, any VMREAD
8704 * to shadowed-field sets the ALU flags for VMfailInvalid.
8705 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008706 if (get_vmcs12(vcpu)->vmcs_link_pointer == -1ull)
8707 return nested_vmx_failInvalid(vcpu);
Liran Alon6d894f42018-06-23 02:35:09 +03008708 vmcs12 = get_shadow_vmcs12(vcpu);
8709 }
8710
Nadav Har'El49f705c2011-05-25 23:08:30 +03008711 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03008712 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008713 /* Read the field, zero-extended to a u64 field_value */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008714 if (vmcs12_read_any(vmcs12, field, &field_value) < 0)
8715 return nested_vmx_failValid(vcpu,
8716 VMXERR_UNSUPPORTED_VMCS_COMPONENT);
8717
Nadav Har'El49f705c2011-05-25 23:08:30 +03008718 /*
8719 * Now copy part of this value to register or memory, as requested.
8720 * Note that the number of bits actually copied is 32 or 64 depending
8721 * on the guest's mode (32 or 64 bit), not on the given field's length.
8722 */
8723 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03008724 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03008725 field_value);
8726 } else {
8727 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008728 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008729 return 1;
Felix Wilhelm727ba742018-06-11 09:43:44 +02008730 /* _system ok, nested_vmx_check_permission has verified cpl=0 */
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008731 kvm_write_guest_virt_system(vcpu, gva, &field_value,
8732 (is_long_mode(vcpu) ? 8 : 4), NULL);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008733 }
8734
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008735 return nested_vmx_succeed(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008736}
8737
8738
8739static int handle_vmwrite(struct kvm_vcpu *vcpu)
8740{
8741 unsigned long field;
8742 gva_t gva;
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008743 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008744 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8745 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008746
Nadav Har'El49f705c2011-05-25 23:08:30 +03008747 /* The value to write might be 32 or 64 bits, depending on L1's long
8748 * mode, and eventually we need to write that into a field of several
8749 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08008750 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03008751 * bits into the vmcs12 field.
8752 */
8753 u64 field_value = 0;
8754 struct x86_exception e;
Liran Alon6d894f42018-06-23 02:35:09 +03008755 struct vmcs12 *vmcs12;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008756
Kyle Hueyeb277562016-11-29 12:40:39 -08008757 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008758 return 1;
8759
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008760 if (vmx->nested.current_vmptr == -1ull)
8761 return nested_vmx_failInvalid(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008762
Nadav Har'El49f705c2011-05-25 23:08:30 +03008763 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03008764 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008765 (((vmx_instruction_info) >> 3) & 0xf));
8766 else {
8767 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008768 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008769 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008770 if (kvm_read_guest_virt(vcpu, gva, &field_value,
8771 (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008772 kvm_inject_page_fault(vcpu, &e);
8773 return 1;
8774 }
8775 }
8776
8777
Nadav Amit27e6fb52014-06-18 17:19:26 +03008778 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Jim Mattsonf4160e42018-05-29 09:11:33 -07008779 /*
8780 * If the vCPU supports "VMWRITE to any supported field in the
8781 * VMCS," then the "read-only" fields are actually read/write.
8782 */
8783 if (vmcs_field_readonly(field) &&
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008784 !nested_cpu_has_vmwrite_any_field(vcpu))
8785 return nested_vmx_failValid(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008786 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008787
Liran Alon6d894f42018-06-23 02:35:09 +03008788 if (!is_guest_mode(vcpu))
8789 vmcs12 = get_vmcs12(vcpu);
8790 else {
8791 /*
8792 * When vmcs->vmcs_link_pointer is -1ull, any VMWRITE
8793 * to shadowed-field sets the ALU flags for VMfailInvalid.
8794 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008795 if (get_vmcs12(vcpu)->vmcs_link_pointer == -1ull)
8796 return nested_vmx_failInvalid(vcpu);
Liran Alon6d894f42018-06-23 02:35:09 +03008797 vmcs12 = get_shadow_vmcs12(vcpu);
Liran Alon6d894f42018-06-23 02:35:09 +03008798 }
8799
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008800 if (vmcs12_write_any(vmcs12, field, field_value) < 0)
8801 return nested_vmx_failValid(vcpu,
8802 VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008803
Liran Alon6d894f42018-06-23 02:35:09 +03008804 /*
8805 * Do not track vmcs12 dirty-state if in guest-mode
8806 * as we actually dirty shadow vmcs12 instead of vmcs12.
8807 */
8808 if (!is_guest_mode(vcpu)) {
8809 switch (field) {
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008810#define SHADOW_FIELD_RW(x) case x:
8811#include "vmx_shadow_fields.h"
Liran Alon6d894f42018-06-23 02:35:09 +03008812 /*
8813 * The fields that can be updated by L1 without a vmexit are
8814 * always updated in the vmcs02, the others go down the slow
8815 * path of prepare_vmcs02.
8816 */
8817 break;
8818 default:
8819 vmx->nested.dirty_vmcs12 = true;
8820 break;
8821 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008822 }
8823
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008824 return nested_vmx_succeed(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008825}
8826
Jim Mattsona8bc2842016-11-30 12:03:44 -08008827static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
8828{
8829 vmx->nested.current_vmptr = vmptr;
8830 if (enable_shadow_vmcs) {
8831 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
8832 SECONDARY_EXEC_SHADOW_VMCS);
8833 vmcs_write64(VMCS_LINK_POINTER,
8834 __pa(vmx->vmcs01.shadow_vmcs));
8835 vmx->nested.sync_shadow_vmcs = true;
8836 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008837 vmx->nested.dirty_vmcs12 = true;
Jim Mattsona8bc2842016-11-30 12:03:44 -08008838}
8839
Nadav Har'El63846662011-05-25 23:07:29 +03008840/* Emulate the VMPTRLD instruction */
8841static int handle_vmptrld(struct kvm_vcpu *vcpu)
8842{
8843 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008844 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03008845
8846 if (!nested_vmx_check_permission(vcpu))
8847 return 1;
8848
Radim Krčmářcbf71272017-05-19 15:48:51 +02008849 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03008850 return 1;
8851
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008852 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu)))
8853 return nested_vmx_failValid(vcpu,
8854 VMXERR_VMPTRLD_INVALID_ADDRESS);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008855
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008856 if (vmptr == vmx->nested.vmxon_ptr)
8857 return nested_vmx_failValid(vcpu,
8858 VMXERR_VMPTRLD_VMXON_POINTER);
Radim Krčmářcbf71272017-05-19 15:48:51 +02008859
Nadav Har'El63846662011-05-25 23:07:29 +03008860 if (vmx->nested.current_vmptr != vmptr) {
8861 struct vmcs12 *new_vmcs12;
8862 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008863 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008864 if (is_error_page(page))
8865 return nested_vmx_failInvalid(vcpu);
8866
Nadav Har'El63846662011-05-25 23:07:29 +03008867 new_vmcs12 = kmap(page);
Liran Alon392b2f22018-06-23 02:35:01 +03008868 if (new_vmcs12->hdr.revision_id != VMCS12_REVISION ||
Liran Alonfa97d7d2018-07-18 14:07:59 +02008869 (new_vmcs12->hdr.shadow_vmcs &&
8870 !nested_cpu_has_vmx_shadow_vmcs(vcpu))) {
Nadav Har'El63846662011-05-25 23:07:29 +03008871 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008872 kvm_release_page_clean(page);
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008873 return nested_vmx_failValid(vcpu,
Nadav Har'El63846662011-05-25 23:07:29 +03008874 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Nadav Har'El63846662011-05-25 23:07:29 +03008875 }
Nadav Har'El63846662011-05-25 23:07:29 +03008876
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +02008877 nested_release_vmcs12(vcpu);
8878
David Matlack4f2777b2016-07-13 17:16:37 -07008879 /*
8880 * Load VMCS12 from guest memory since it is not already
8881 * cached.
8882 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008883 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
8884 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008885 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008886
Jim Mattsona8bc2842016-11-30 12:03:44 -08008887 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03008888 }
8889
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008890 return nested_vmx_succeed(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008891}
8892
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008893/* Emulate the VMPTRST instruction */
8894static int handle_vmptrst(struct kvm_vcpu *vcpu)
8895{
Sean Christopherson0a06d422018-07-19 10:31:00 -07008896 unsigned long exit_qual = vmcs_readl(EXIT_QUALIFICATION);
8897 u32 instr_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8898 gpa_t current_vmptr = to_vmx(vcpu)->nested.current_vmptr;
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008899 struct x86_exception e;
Sean Christopherson0a06d422018-07-19 10:31:00 -07008900 gva_t gva;
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008901
8902 if (!nested_vmx_check_permission(vcpu))
8903 return 1;
8904
Sean Christopherson0a06d422018-07-19 10:31:00 -07008905 if (get_vmx_mem_address(vcpu, exit_qual, instr_info, true, &gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008906 return 1;
Felix Wilhelm727ba742018-06-11 09:43:44 +02008907 /* *_system ok, nested_vmx_check_permission has verified cpl=0 */
Sean Christopherson0a06d422018-07-19 10:31:00 -07008908 if (kvm_write_guest_virt_system(vcpu, gva, (void *)&current_vmptr,
8909 sizeof(gpa_t), &e)) {
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008910 kvm_inject_page_fault(vcpu, &e);
8911 return 1;
8912 }
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008913 return nested_vmx_succeed(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008914}
8915
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008916/* Emulate the INVEPT instruction */
8917static int handle_invept(struct kvm_vcpu *vcpu)
8918{
Wincy Vanb9c237b2015-02-03 23:56:30 +08008919 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008920 u32 vmx_instruction_info, types;
8921 unsigned long type;
8922 gva_t gva;
8923 struct x86_exception e;
8924 struct {
8925 u64 eptp, gpa;
8926 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008927
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008928 if (!(vmx->nested.msrs.secondary_ctls_high &
Wincy Vanb9c237b2015-02-03 23:56:30 +08008929 SECONDARY_EXEC_ENABLE_EPT) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008930 !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008931 kvm_queue_exception(vcpu, UD_VECTOR);
8932 return 1;
8933 }
8934
8935 if (!nested_vmx_check_permission(vcpu))
8936 return 1;
8937
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008938 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03008939 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008940
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008941 types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008942
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008943 if (type >= 32 || !(types & (1 << type)))
8944 return nested_vmx_failValid(vcpu,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008945 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008946
8947 /* According to the Intel VMX instruction reference, the memory
8948 * operand is read even if it isn't needed (e.g., for type==global)
8949 */
8950 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008951 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008952 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008953 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008954 kvm_inject_page_fault(vcpu, &e);
8955 return 1;
8956 }
8957
8958 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008959 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04008960 /*
8961 * TODO: track mappings and invalidate
8962 * single context requests appropriately
8963 */
8964 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008965 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04008966 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008967 break;
8968 default:
8969 BUG_ON(1);
8970 break;
8971 }
8972
Sean Christopherson09abb5e2018-09-26 09:23:55 -07008973 return nested_vmx_succeed(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008974}
8975
Liran Alon3d5bdae2018-10-08 23:42:18 +03008976static u16 nested_get_vpid02(struct kvm_vcpu *vcpu)
8977{
8978 struct vcpu_vmx *vmx = to_vmx(vcpu);
8979
8980 return vmx->nested.vpid02 ? vmx->nested.vpid02 : vmx->vpid;
8981}
8982
Petr Matouseka642fc32014-09-23 20:22:30 +02008983static int handle_invvpid(struct kvm_vcpu *vcpu)
8984{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008985 struct vcpu_vmx *vmx = to_vmx(vcpu);
8986 u32 vmx_instruction_info;
8987 unsigned long type, types;
8988 gva_t gva;
8989 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07008990 struct {
8991 u64 vpid;
8992 u64 gla;
8993 } operand;
Liran Alon3d5bdae2018-10-08 23:42:18 +03008994 u16 vpid02;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008995
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008996 if (!(vmx->nested.msrs.secondary_ctls_high &
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008997 SECONDARY_EXEC_ENABLE_VPID) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008998 !(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008999 kvm_queue_exception(vcpu, UD_VECTOR);
9000 return 1;
9001 }
9002
9003 if (!nested_vmx_check_permission(vcpu))
9004 return 1;
9005
9006 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9007 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
9008
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009009 types = (vmx->nested.msrs.vpid_caps &
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009010 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009011
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009012 if (type >= 32 || !(types & (1 << type)))
9013 return nested_vmx_failValid(vcpu,
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009014 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009015
9016 /* according to the intel vmx instruction reference, the memory
9017 * operand is read even if it isn't needed (e.g., for type==global)
9018 */
9019 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
9020 vmx_instruction_info, false, &gva))
9021 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02009022 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009023 kvm_inject_page_fault(vcpu, &e);
9024 return 1;
9025 }
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009026 if (operand.vpid >> 16)
9027 return nested_vmx_failValid(vcpu,
Jim Mattson40352602017-06-28 09:37:37 -07009028 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009029
Liran Alon3d5bdae2018-10-08 23:42:18 +03009030 vpid02 = nested_get_vpid02(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009031 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009032 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Liran Aloncd9a4912018-05-22 17:16:15 +03009033 if (!operand.vpid ||
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009034 is_noncanonical_address(operand.gla, vcpu))
9035 return nested_vmx_failValid(vcpu,
Jim Mattson40352602017-06-28 09:37:37 -07009036 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Liran Alon3d5bdae2018-10-08 23:42:18 +03009037 if (cpu_has_vmx_invvpid_individual_addr()) {
Liran Aloncd9a4912018-05-22 17:16:15 +03009038 __invvpid(VMX_VPID_EXTENT_INDIVIDUAL_ADDR,
Liran Alon3d5bdae2018-10-08 23:42:18 +03009039 vpid02, operand.gla);
Liran Aloncd9a4912018-05-22 17:16:15 +03009040 } else
Liran Alon327c0722018-10-08 23:42:19 +03009041 __vmx_flush_tlb(vcpu, vpid02, false);
Liran Aloncd9a4912018-05-22 17:16:15 +03009042 break;
Paolo Bonzinief697a72016-03-18 16:58:38 +01009043 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009044 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009045 if (!operand.vpid)
9046 return nested_vmx_failValid(vcpu,
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009047 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Liran Alon327c0722018-10-08 23:42:19 +03009048 __vmx_flush_tlb(vcpu, vpid02, false);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009049 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009050 case VMX_VPID_EXTENT_ALL_CONTEXT:
Liran Alon327c0722018-10-08 23:42:19 +03009051 __vmx_flush_tlb(vcpu, vpid02, false);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009052 break;
9053 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03009054 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08009055 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07009056 }
9057
Sean Christopherson09abb5e2018-09-26 09:23:55 -07009058 return nested_vmx_succeed(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02009059}
9060
Junaid Shahideb4b2482018-06-27 14:59:14 -07009061static int handle_invpcid(struct kvm_vcpu *vcpu)
9062{
9063 u32 vmx_instruction_info;
9064 unsigned long type;
9065 bool pcid_enabled;
9066 gva_t gva;
9067 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07009068 unsigned i;
9069 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07009070 struct {
9071 u64 pcid;
9072 u64 gla;
9073 } operand;
9074
9075 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
9076 kvm_queue_exception(vcpu, UD_VECTOR);
9077 return 1;
9078 }
9079
9080 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9081 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
9082
9083 if (type > 3) {
9084 kvm_inject_gp(vcpu, 0);
9085 return 1;
9086 }
9087
9088 /* According to the Intel instruction reference, the memory operand
9089 * is read even if it isn't needed (e.g., for type==all)
9090 */
9091 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
9092 vmx_instruction_info, false, &gva))
9093 return 1;
9094
9095 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
9096 kvm_inject_page_fault(vcpu, &e);
9097 return 1;
9098 }
9099
9100 if (operand.pcid >> 12 != 0) {
9101 kvm_inject_gp(vcpu, 0);
9102 return 1;
9103 }
9104
9105 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
9106
9107 switch (type) {
9108 case INVPCID_TYPE_INDIV_ADDR:
9109 if ((!pcid_enabled && (operand.pcid != 0)) ||
9110 is_noncanonical_address(operand.gla, vcpu)) {
9111 kvm_inject_gp(vcpu, 0);
9112 return 1;
9113 }
9114 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
9115 return kvm_skip_emulated_instruction(vcpu);
9116
9117 case INVPCID_TYPE_SINGLE_CTXT:
9118 if (!pcid_enabled && (operand.pcid != 0)) {
9119 kvm_inject_gp(vcpu, 0);
9120 return 1;
9121 }
9122
9123 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
9124 kvm_mmu_sync_roots(vcpu);
9125 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
9126 }
9127
Junaid Shahidb94742c2018-06-27 14:59:20 -07009128 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02009129 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07009130 == operand.pcid)
9131 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07009132
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02009133 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07009134 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07009135 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07009136 * given PCID, then nothing needs to be done here because a
9137 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07009138 */
9139
9140 return kvm_skip_emulated_instruction(vcpu);
9141
9142 case INVPCID_TYPE_ALL_NON_GLOBAL:
9143 /*
9144 * Currently, KVM doesn't mark global entries in the shadow
9145 * page tables, so a non-global flush just degenerates to a
9146 * global flush. If needed, we could optimize this later by
9147 * keeping track of global entries in shadow page tables.
9148 */
9149
9150 /* fall-through */
9151 case INVPCID_TYPE_ALL_INCL_GLOBAL:
9152 kvm_mmu_unload(vcpu);
9153 return kvm_skip_emulated_instruction(vcpu);
9154
9155 default:
9156 BUG(); /* We have already checked above that type <= 3 */
9157 }
9158}
9159
Kai Huang843e4332015-01-28 10:54:28 +08009160static int handle_pml_full(struct kvm_vcpu *vcpu)
9161{
9162 unsigned long exit_qualification;
9163
9164 trace_kvm_pml_full(vcpu->vcpu_id);
9165
9166 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
9167
9168 /*
9169 * PML buffer FULL happened while executing iret from NMI,
9170 * "blocked by NMI" bit has to be set before next VM entry.
9171 */
9172 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009173 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08009174 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
9175 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9176 GUEST_INTR_STATE_NMI);
9177
9178 /*
9179 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
9180 * here.., and there's no userspace involvement needed for PML.
9181 */
9182 return 1;
9183}
9184
Yunhong Jiang64672c92016-06-13 14:19:59 -07009185static int handle_preemption_timer(struct kvm_vcpu *vcpu)
9186{
Sean Christophersond264ee02018-08-27 15:21:12 -07009187 if (!to_vmx(vcpu)->req_immediate_exit)
9188 kvm_lapic_expired_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07009189 return 1;
9190}
9191
Bandan Das41ab9372017-08-03 15:54:43 -04009192static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
9193{
9194 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04009195 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9196
9197 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02009198 switch (address & VMX_EPTP_MT_MASK) {
9199 case VMX_EPTP_MT_UC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009200 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04009201 return false;
9202 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02009203 case VMX_EPTP_MT_WB:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009204 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04009205 return false;
9206 break;
9207 default:
9208 return false;
9209 }
9210
David Hildenbrandbb97a012017-08-10 23:15:28 +02009211 /* only 4 levels page-walk length are valid */
9212 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04009213 return false;
9214
9215 /* Reserved bits should not be set */
9216 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
9217 return false;
9218
9219 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02009220 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01009221 if (!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04009222 return false;
9223 }
9224
9225 return true;
9226}
9227
9228static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
9229 struct vmcs12 *vmcs12)
9230{
9231 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
9232 u64 address;
9233 bool accessed_dirty;
9234 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
9235
9236 if (!nested_cpu_has_eptp_switching(vmcs12) ||
9237 !nested_cpu_has_ept(vmcs12))
9238 return 1;
9239
9240 if (index >= VMFUNC_EPTP_ENTRIES)
9241 return 1;
9242
9243
9244 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
9245 &address, index * 8, 8))
9246 return 1;
9247
David Hildenbrandbb97a012017-08-10 23:15:28 +02009248 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04009249
9250 /*
9251 * If the (L2) guest does a vmfunc to the currently
9252 * active ept pointer, we don't have to do anything else
9253 */
9254 if (vmcs12->ept_pointer != address) {
9255 if (!valid_ept_address(vcpu, address))
9256 return 1;
9257
9258 kvm_mmu_unload(vcpu);
9259 mmu->ept_ad = accessed_dirty;
Vitaly Kuznetsov36d9594d2018-10-08 21:28:10 +02009260 mmu->mmu_role.base.ad_disabled = !accessed_dirty;
Bandan Das41ab9372017-08-03 15:54:43 -04009261 vmcs12->ept_pointer = address;
9262 /*
9263 * TODO: Check what's the correct approach in case
9264 * mmu reload fails. Currently, we just let the next
9265 * reload potentially fail
9266 */
9267 kvm_mmu_reload(vcpu);
9268 }
9269
9270 return 0;
9271}
9272
Bandan Das2a499e42017-08-03 15:54:41 -04009273static int handle_vmfunc(struct kvm_vcpu *vcpu)
9274{
Bandan Das27c42a12017-08-03 15:54:42 -04009275 struct vcpu_vmx *vmx = to_vmx(vcpu);
9276 struct vmcs12 *vmcs12;
9277 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
9278
9279 /*
9280 * VMFUNC is only supported for nested guests, but we always enable the
9281 * secondary control for simplicity; for non-nested mode, fake that we
9282 * didn't by injecting #UD.
9283 */
9284 if (!is_guest_mode(vcpu)) {
9285 kvm_queue_exception(vcpu, UD_VECTOR);
9286 return 1;
9287 }
9288
9289 vmcs12 = get_vmcs12(vcpu);
9290 if ((vmcs12->vm_function_control & (1 << function)) == 0)
9291 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04009292
9293 switch (function) {
9294 case 0:
9295 if (nested_vmx_eptp_switching(vcpu, vmcs12))
9296 goto fail;
9297 break;
9298 default:
9299 goto fail;
9300 }
9301 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04009302
9303fail:
9304 nested_vmx_vmexit(vcpu, vmx->exit_reason,
9305 vmcs_read32(VM_EXIT_INTR_INFO),
9306 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04009307 return 1;
9308}
9309
Sean Christopherson0b665d32018-08-14 09:33:34 -07009310static int handle_encls(struct kvm_vcpu *vcpu)
9311{
9312 /*
9313 * SGX virtualization is not yet supported. There is no software
9314 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
9315 * to prevent the guest from executing ENCLS.
9316 */
9317 kvm_queue_exception(vcpu, UD_VECTOR);
9318 return 1;
9319}
9320
Nadav Har'El0140cae2011-05-25 23:06:28 +03009321/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08009322 * The exit handlers return 1 if the exit was handled fully and guest execution
9323 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
9324 * to be done to userspace and return 0.
9325 */
Mathias Krause772e0312012-08-30 01:30:19 +02009326static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08009327 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
9328 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08009329 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08009330 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009331 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009332 [EXIT_REASON_CR_ACCESS] = handle_cr,
9333 [EXIT_REASON_DR_ACCESS] = handle_dr,
9334 [EXIT_REASON_CPUID] = handle_cpuid,
9335 [EXIT_REASON_MSR_READ] = handle_rdmsr,
9336 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
9337 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
9338 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02009339 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03009340 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02009341 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02009342 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03009343 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009344 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03009345 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03009346 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03009347 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009348 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03009349 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03009350 [EXIT_REASON_VMOFF] = handle_vmoff,
9351 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08009352 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
9353 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08009354 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08009355 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02009356 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08009357 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02009358 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08009359 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02009360 [EXIT_REASON_GDTR_IDTR] = handle_desc,
9361 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03009362 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
9363 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08009364 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04009365 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03009366 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04009367 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03009368 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02009369 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07009370 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07009371 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08009372 [EXIT_REASON_XSAVES] = handle_xsaves,
9373 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08009374 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07009375 [EXIT_REASON_INVPCID] = handle_invpcid,
Bandan Das2a499e42017-08-03 15:54:41 -04009376 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07009377 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07009378 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009379};
9380
9381static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04009382 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009383
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009384static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
9385 struct vmcs12 *vmcs12)
9386{
9387 unsigned long exit_qualification;
9388 gpa_t bitmap, last_bitmap;
9389 unsigned int port;
9390 int size;
9391 u8 b;
9392
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009393 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05009394 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009395
9396 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
9397
9398 port = exit_qualification >> 16;
9399 size = (exit_qualification & 7) + 1;
9400
9401 last_bitmap = (gpa_t)-1;
9402 b = -1;
9403
9404 while (size > 0) {
9405 if (port < 0x8000)
9406 bitmap = vmcs12->io_bitmap_a;
9407 else if (port < 0x10000)
9408 bitmap = vmcs12->io_bitmap_b;
9409 else
Joe Perches1d804d02015-03-30 16:46:09 -07009410 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009411 bitmap += (port & 0x7fff) / 8;
9412
9413 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009414 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07009415 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009416 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07009417 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009418
9419 port++;
9420 size--;
9421 last_bitmap = bitmap;
9422 }
9423
Joe Perches1d804d02015-03-30 16:46:09 -07009424 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009425}
9426
Nadav Har'El644d7112011-05-25 23:12:35 +03009427/*
9428 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
9429 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
9430 * disinterest in the current event (read or write a specific MSR) by using an
9431 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
9432 */
9433static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
9434 struct vmcs12 *vmcs12, u32 exit_reason)
9435{
9436 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
9437 gpa_t bitmap;
9438
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01009439 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07009440 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009441
9442 /*
9443 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
9444 * for the four combinations of read/write and low/high MSR numbers.
9445 * First we need to figure out which of the four to use:
9446 */
9447 bitmap = vmcs12->msr_bitmap;
9448 if (exit_reason == EXIT_REASON_MSR_WRITE)
9449 bitmap += 2048;
9450 if (msr_index >= 0xc0000000) {
9451 msr_index -= 0xc0000000;
9452 bitmap += 1024;
9453 }
9454
9455 /* Then read the msr_index'th bit from this bitmap: */
9456 if (msr_index < 1024*8) {
9457 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009458 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07009459 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009460 return 1 & (b >> (msr_index & 7));
9461 } else
Joe Perches1d804d02015-03-30 16:46:09 -07009462 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03009463}
9464
9465/*
9466 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
9467 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
9468 * intercept (via guest_host_mask etc.) the current event.
9469 */
9470static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
9471 struct vmcs12 *vmcs12)
9472{
9473 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
9474 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02009475 int reg;
9476 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03009477
9478 switch ((exit_qualification >> 4) & 3) {
9479 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02009480 reg = (exit_qualification >> 8) & 15;
9481 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03009482 switch (cr) {
9483 case 0:
9484 if (vmcs12->cr0_guest_host_mask &
9485 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07009486 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009487 break;
9488 case 3:
9489 if ((vmcs12->cr3_target_count >= 1 &&
9490 vmcs12->cr3_target_value0 == val) ||
9491 (vmcs12->cr3_target_count >= 2 &&
9492 vmcs12->cr3_target_value1 == val) ||
9493 (vmcs12->cr3_target_count >= 3 &&
9494 vmcs12->cr3_target_value2 == val) ||
9495 (vmcs12->cr3_target_count >= 4 &&
9496 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07009497 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009498 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07009499 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009500 break;
9501 case 4:
9502 if (vmcs12->cr4_guest_host_mask &
9503 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07009504 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009505 break;
9506 case 8:
9507 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07009508 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009509 break;
9510 }
9511 break;
9512 case 2: /* clts */
9513 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
9514 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07009515 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009516 break;
9517 case 1: /* mov from cr */
9518 switch (cr) {
9519 case 3:
9520 if (vmcs12->cpu_based_vm_exec_control &
9521 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07009522 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009523 break;
9524 case 8:
9525 if (vmcs12->cpu_based_vm_exec_control &
9526 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07009527 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009528 break;
9529 }
9530 break;
9531 case 3: /* lmsw */
9532 /*
9533 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
9534 * cr0. Other attempted changes are ignored, with no exit.
9535 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02009536 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03009537 if (vmcs12->cr0_guest_host_mask & 0xe &
9538 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07009539 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009540 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
9541 !(vmcs12->cr0_read_shadow & 0x1) &&
9542 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07009543 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009544 break;
9545 }
Joe Perches1d804d02015-03-30 16:46:09 -07009546 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009547}
9548
Liran Alona7cde482018-06-23 02:35:10 +03009549static bool nested_vmx_exit_handled_vmcs_access(struct kvm_vcpu *vcpu,
9550 struct vmcs12 *vmcs12, gpa_t bitmap)
9551{
9552 u32 vmx_instruction_info;
9553 unsigned long field;
9554 u8 b;
9555
9556 if (!nested_cpu_has_shadow_vmcs(vmcs12))
9557 return true;
9558
9559 /* Decode instruction info and find the field to access */
9560 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9561 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
9562
9563 /* Out-of-range fields always cause a VM exit from L2 to L1 */
9564 if (field >> 15)
9565 return true;
9566
9567 if (kvm_vcpu_read_guest(vcpu, bitmap + field/8, &b, 1))
9568 return true;
9569
9570 return 1 & (b >> (field & 7));
9571}
9572
Nadav Har'El644d7112011-05-25 23:12:35 +03009573/*
9574 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
9575 * should handle it ourselves in L0 (and then continue L2). Only call this
9576 * when in is_guest_mode (L2).
9577 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02009578static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03009579{
Nadav Har'El644d7112011-05-25 23:12:35 +03009580 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9581 struct vcpu_vmx *vmx = to_vmx(vcpu);
9582 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9583
Jim Mattson4f350c62017-09-14 16:31:44 -07009584 if (vmx->nested.nested_run_pending)
9585 return false;
9586
9587 if (unlikely(vmx->fail)) {
9588 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
9589 vmcs_read32(VM_INSTRUCTION_ERROR));
9590 return true;
9591 }
Jan Kiszka542060e2014-01-04 18:47:21 +01009592
David Matlackc9f04402017-08-01 14:00:40 -07009593 /*
9594 * The host physical addresses of some pages of guest memory
Jim Mattsonde3a0022017-11-27 17:22:25 -06009595 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
9596 * Page). The CPU may write to these pages via their host
9597 * physical address while L2 is running, bypassing any
9598 * address-translation-based dirty tracking (e.g. EPT write
9599 * protection).
David Matlackc9f04402017-08-01 14:00:40 -07009600 *
9601 * Mark them dirty on every exit from L2 to prevent them from
9602 * getting out of sync with dirty tracking.
9603 */
9604 nested_mark_vmcs12_pages_dirty(vcpu);
9605
Jim Mattson4f350c62017-09-14 16:31:44 -07009606 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
9607 vmcs_readl(EXIT_QUALIFICATION),
9608 vmx->idt_vectoring_info,
9609 intr_info,
9610 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9611 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03009612
9613 switch (exit_reason) {
9614 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08009615 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07009616 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009617 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07009618 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Jan Kiszka6f054852016-02-09 20:15:18 +01009619 else if (is_debug(intr_info) &&
9620 vcpu->guest_debug &
9621 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
9622 return false;
9623 else if (is_breakpoint(intr_info) &&
9624 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
9625 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009626 return vmcs12->exception_bitmap &
9627 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
9628 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07009629 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009630 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07009631 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009632 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02009633 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009634 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02009635 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009636 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07009637 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009638 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07009639 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009640 case EXIT_REASON_HLT:
9641 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
9642 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07009643 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009644 case EXIT_REASON_INVLPG:
9645 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
9646 case EXIT_REASON_RDPMC:
9647 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009648 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009649 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009650 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009651 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009652 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03009653 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
Liran Alona7cde482018-06-23 02:35:10 +03009654 case EXIT_REASON_VMREAD:
9655 return nested_vmx_exit_handled_vmcs_access(vcpu, vmcs12,
9656 vmcs12->vmread_bitmap);
9657 case EXIT_REASON_VMWRITE:
9658 return nested_vmx_exit_handled_vmcs_access(vcpu, vmcs12,
9659 vmcs12->vmwrite_bitmap);
Nadav Har'El644d7112011-05-25 23:12:35 +03009660 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
9661 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
Liran Alona7cde482018-06-23 02:35:10 +03009662 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMRESUME:
Nadav Har'El644d7112011-05-25 23:12:35 +03009663 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02009664 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03009665 /*
9666 * VMX instructions trap unconditionally. This allows L1 to
9667 * emulate them for its L2 guest, i.e., allows 3-level nesting!
9668 */
Joe Perches1d804d02015-03-30 16:46:09 -07009669 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009670 case EXIT_REASON_CR_ACCESS:
9671 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
9672 case EXIT_REASON_DR_ACCESS:
9673 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
9674 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009675 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02009676 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
9677 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03009678 case EXIT_REASON_MSR_READ:
9679 case EXIT_REASON_MSR_WRITE:
9680 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
9681 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07009682 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009683 case EXIT_REASON_MWAIT_INSTRUCTION:
9684 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03009685 case EXIT_REASON_MONITOR_TRAP_FLAG:
9686 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03009687 case EXIT_REASON_MONITOR_INSTRUCTION:
9688 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
9689 case EXIT_REASON_PAUSE_INSTRUCTION:
9690 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
9691 nested_cpu_has2(vmcs12,
9692 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
9693 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07009694 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009695 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009696 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03009697 case EXIT_REASON_APIC_ACCESS:
Wincy Van82f0dd42015-02-03 23:57:18 +08009698 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08009699 case EXIT_REASON_EOI_INDUCED:
Jim Mattsonab5df312018-05-09 17:02:03 -04009700 /*
9701 * The controls for "virtualize APIC accesses," "APIC-
9702 * register virtualization," and "virtual-interrupt
9703 * delivery" only come from vmcs12.
9704 */
Joe Perches1d804d02015-03-30 16:46:09 -07009705 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009706 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009707 /*
9708 * L0 always deals with the EPT violation. If nested EPT is
9709 * used, and the nested mmu code discovers that the address is
9710 * missing in the guest EPT table (EPT12), the EPT violation
9711 * will be injected with nested_ept_inject_page_fault()
9712 */
Joe Perches1d804d02015-03-30 16:46:09 -07009713 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009714 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009715 /*
9716 * L2 never uses directly L1's EPT, but rather L0's own EPT
9717 * table (shadow on EPT) or a merged EPT table that L0 built
9718 * (EPT on EPT). So any problems with the structure of the
9719 * table is L0's fault.
9720 */
Joe Perches1d804d02015-03-30 16:46:09 -07009721 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009722 case EXIT_REASON_INVPCID:
9723 return
9724 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
9725 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009726 case EXIT_REASON_WBINVD:
9727 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
9728 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07009729 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009730 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
9731 /*
9732 * This should never happen, since it is not possible to
9733 * set XSS to a non-zero value---neither in L1 nor in L2.
9734 * If if it were, XSS would have to be checked against
9735 * the XSS exit bitmap in vmcs12.
9736 */
9737 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08009738 case EXIT_REASON_PREEMPTION_TIMER:
9739 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02009740 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04009741 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02009742 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04009743 case EXIT_REASON_VMFUNC:
9744 /* VM functions are emulated through L2->L0 vmexits. */
9745 return false;
Sean Christopherson0b665d32018-08-14 09:33:34 -07009746 case EXIT_REASON_ENCLS:
9747 /* SGX is never exposed to L1 */
9748 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009749 default:
Joe Perches1d804d02015-03-30 16:46:09 -07009750 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009751 }
9752}
9753
Paolo Bonzini7313c692017-07-27 10:31:25 +02009754static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
9755{
9756 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9757
9758 /*
9759 * At this point, the exit interruption info in exit_intr_info
9760 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
9761 * we need to query the in-kernel LAPIC.
9762 */
9763 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
9764 if ((exit_intr_info &
9765 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9766 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
9767 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9768 vmcs12->vm_exit_intr_error_code =
9769 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
9770 }
9771
9772 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
9773 vmcs_readl(EXIT_QUALIFICATION));
9774 return 1;
9775}
9776
Avi Kivity586f9602010-11-18 13:09:54 +02009777static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
9778{
9779 *info1 = vmcs_readl(EXIT_QUALIFICATION);
9780 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
9781}
9782
Kai Huanga3eaa862015-11-04 13:46:05 +08009783static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08009784{
Kai Huanga3eaa862015-11-04 13:46:05 +08009785 if (vmx->pml_pg) {
9786 __free_page(vmx->pml_pg);
9787 vmx->pml_pg = NULL;
9788 }
Kai Huang843e4332015-01-28 10:54:28 +08009789}
9790
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009791static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08009792{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009794 u64 *pml_buf;
9795 u16 pml_idx;
9796
9797 pml_idx = vmcs_read16(GUEST_PML_INDEX);
9798
9799 /* Do nothing if PML buffer is empty */
9800 if (pml_idx == (PML_ENTITY_NUM - 1))
9801 return;
9802
9803 /* PML index always points to next available PML buffer entity */
9804 if (pml_idx >= PML_ENTITY_NUM)
9805 pml_idx = 0;
9806 else
9807 pml_idx++;
9808
9809 pml_buf = page_address(vmx->pml_pg);
9810 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
9811 u64 gpa;
9812
9813 gpa = pml_buf[pml_idx];
9814 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009815 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08009816 }
9817
9818 /* reset PML index */
9819 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
9820}
9821
9822/*
9823 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
9824 * Called before reporting dirty_bitmap to userspace.
9825 */
9826static void kvm_flush_pml_buffers(struct kvm *kvm)
9827{
9828 int i;
9829 struct kvm_vcpu *vcpu;
9830 /*
9831 * We only need to kick vcpu out of guest mode here, as PML buffer
9832 * is flushed at beginning of all VMEXITs, and it's obvious that only
9833 * vcpus running in guest are possible to have unflushed GPAs in PML
9834 * buffer.
9835 */
9836 kvm_for_each_vcpu(i, vcpu, kvm)
9837 kvm_vcpu_kick(vcpu);
9838}
9839
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009840static void vmx_dump_sel(char *name, uint32_t sel)
9841{
9842 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05009843 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009844 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
9845 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
9846 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
9847}
9848
9849static void vmx_dump_dtsel(char *name, uint32_t limit)
9850{
9851 pr_err("%s limit=0x%08x, base=0x%016lx\n",
9852 name, vmcs_read32(limit),
9853 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
9854}
9855
9856static void dump_vmcs(void)
9857{
9858 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
9859 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
9860 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
9861 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
9862 u32 secondary_exec_control = 0;
9863 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01009864 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009865 int i, n;
9866
9867 if (cpu_has_secondary_exec_ctrls())
9868 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9869
9870 pr_err("*** Guest State ***\n");
9871 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9872 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
9873 vmcs_readl(CR0_GUEST_HOST_MASK));
9874 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9875 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
9876 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
9877 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
9878 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
9879 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009880 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
9881 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
9882 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
9883 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009884 }
9885 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
9886 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
9887 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
9888 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
9889 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9890 vmcs_readl(GUEST_SYSENTER_ESP),
9891 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
9892 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
9893 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
9894 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
9895 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
9896 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
9897 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
9898 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
9899 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
9900 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
9901 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
9902 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
9903 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009904 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9905 efer, vmcs_read64(GUEST_IA32_PAT));
9906 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
9907 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009908 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009909 if (cpu_has_load_perf_global_ctrl &&
9910 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009911 pr_err("PerfGlobCtl = 0x%016llx\n",
9912 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009913 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009914 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009915 pr_err("Interruptibility = %08x ActivityState = %08x\n",
9916 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
9917 vmcs_read32(GUEST_ACTIVITY_STATE));
9918 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
9919 pr_err("InterruptStatus = %04x\n",
9920 vmcs_read16(GUEST_INTR_STATUS));
9921
9922 pr_err("*** Host State ***\n");
9923 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
9924 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
9925 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
9926 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
9927 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
9928 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
9929 vmcs_read16(HOST_TR_SELECTOR));
9930 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
9931 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
9932 vmcs_readl(HOST_TR_BASE));
9933 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
9934 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
9935 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
9936 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
9937 vmcs_readl(HOST_CR4));
9938 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9939 vmcs_readl(HOST_IA32_SYSENTER_ESP),
9940 vmcs_read32(HOST_IA32_SYSENTER_CS),
9941 vmcs_readl(HOST_IA32_SYSENTER_EIP));
9942 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009943 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9944 vmcs_read64(HOST_IA32_EFER),
9945 vmcs_read64(HOST_IA32_PAT));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009946 if (cpu_has_load_perf_global_ctrl &&
9947 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009948 pr_err("PerfGlobCtl = 0x%016llx\n",
9949 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009950
9951 pr_err("*** Control State ***\n");
9952 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
9953 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
9954 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
9955 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
9956 vmcs_read32(EXCEPTION_BITMAP),
9957 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
9958 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
9959 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
9960 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9961 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
9962 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
9963 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
9964 vmcs_read32(VM_EXIT_INTR_INFO),
9965 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9966 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
9967 pr_err(" reason=%08x qualification=%016lx\n",
9968 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
9969 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
9970 vmcs_read32(IDT_VECTORING_INFO_FIELD),
9971 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009972 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08009973 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009974 pr_err("TSC Multiplier = 0x%016llx\n",
9975 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009976 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
9977 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
9978 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
9979 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
9980 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009981 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009982 n = vmcs_read32(CR3_TARGET_COUNT);
9983 for (i = 0; i + 1 < n; i += 4)
9984 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
9985 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
9986 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
9987 if (i < n)
9988 pr_err("CR3 target%u=%016lx\n",
9989 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
9990 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
9991 pr_err("PLE Gap=%08x Window=%08x\n",
9992 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
9993 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
9994 pr_err("Virtual processor ID = 0x%04x\n",
9995 vmcs_read16(VIRTUAL_PROCESSOR_ID));
9996}
9997
Avi Kivity6aa8b732006-12-10 02:21:36 -08009998/*
9999 * The guest has exited. See if we can fix it or if we need userspace
10000 * assistance.
10001 */
Avi Kivity851ba692009-08-24 11:10:17 +030010002static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010003{
Avi Kivity29bd8a72007-09-10 17:27:03 +030010004 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +080010005 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +020010006 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +030010007
Paolo Bonzini8b89fe12015-12-10 18:37:32 +010010008 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
10009
Kai Huang843e4332015-01-28 10:54:28 +080010010 /*
10011 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
10012 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
10013 * querying dirty_bitmap, we only need to kick all vcpus out of guest
10014 * mode as if vcpus is in root mode, the PML buffer must has been
10015 * flushed already.
10016 */
10017 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010018 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +080010019
Mohammed Gamal80ced182009-09-01 12:48:18 +020010020 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +020010021 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +020010022 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +010010023
Paolo Bonzini7313c692017-07-27 10:31:25 +020010024 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
10025 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +030010026
Mohammed Gamal51207022010-05-31 22:40:54 +030010027 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +020010028 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +030010029 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
10030 vcpu->run->fail_entry.hardware_entry_failure_reason
10031 = exit_reason;
10032 return 0;
10033 }
10034
Avi Kivity29bd8a72007-09-10 17:27:03 +030010035 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +030010036 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
10037 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +030010038 = vmcs_read32(VM_INSTRUCTION_ERROR);
10039 return 0;
10040 }
Avi Kivity6aa8b732006-12-10 02:21:36 -080010041
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010042 /*
10043 * Note:
10044 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
10045 * delivery event since it indicates guest is accessing MMIO.
10046 * The vm-exit can be triggered again after return to guest that
10047 * will cause infinite loop.
10048 */
Mike Dayd77c26f2007-10-08 09:02:08 -040010049 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +080010050 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +020010051 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +000010052 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010053 exit_reason != EXIT_REASON_TASK_SWITCH)) {
10054 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
10055 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +020010056 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010057 vcpu->run->internal.data[0] = vectoring_info;
10058 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +020010059 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
10060 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
10061 vcpu->run->internal.ndata++;
10062 vcpu->run->internal.data[3] =
10063 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
10064 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +080010065 return 0;
10066 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +020010067
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010010068 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010069 vmx->loaded_vmcs->soft_vnmi_blocked)) {
10070 if (vmx_interrupt_allowed(vcpu)) {
10071 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
10072 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
10073 vcpu->arch.nmi_pending) {
10074 /*
10075 * This CPU don't support us in finding the end of an
10076 * NMI-blocked window if the guest runs with IRQs
10077 * disabled. So we pull the trigger after 1 s of
10078 * futile waiting, but inform the user about this.
10079 */
10080 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
10081 "state on VCPU %d after 1 s timeout\n",
10082 __func__, vcpu->vcpu_id);
10083 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
10084 }
10085 }
10086
Avi Kivity6aa8b732006-12-10 02:21:36 -080010087 if (exit_reason < kvm_vmx_max_exit_handlers
10088 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +030010089 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010090 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +010010091 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
10092 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +030010093 kvm_queue_exception(vcpu, UD_VECTOR);
10094 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010095 }
Avi Kivity6aa8b732006-12-10 02:21:36 -080010096}
10097
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010098/*
10099 * Software based L1D cache flush which is used when microcode providing
10100 * the cache control MSR is not loaded.
10101 *
10102 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
10103 * flush it is required to read in 64 KiB because the replacement algorithm
10104 * is not exactly LRU. This could be sized at runtime via topology
10105 * information but as all relevant affected CPUs have 32KiB L1D cache size
10106 * there is no point in doing so.
10107 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010108static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010109{
10110 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010111
10112 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +020010113 * This code is only executed when the the flush mode is 'cond' or
10114 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010115 */
Nicolai Stange427362a2018-07-21 22:25:00 +020010116 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +020010117 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +020010118
Nicolai Stange379fd0c2018-07-21 22:16:56 +020010119 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +020010120 * Clear the per-vcpu flush bit, it gets set again
10121 * either from vcpu_run() or from one of the unsafe
10122 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +020010123 */
Nicolai Stange45b575c2018-07-27 13:22:16 +020010124 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +020010125 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +020010126
10127 /*
10128 * Clear the per-cpu flush bit, it gets set again from
10129 * the interrupt handlers.
10130 */
10131 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
10132 kvm_clear_cpu_l1tf_flush_l1d();
10133
Nicolai Stange5b6ccc62018-07-21 22:35:28 +020010134 if (!flush_l1d)
10135 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +020010136 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010137
10138 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010139
Paolo Bonzini3fa045b2018-07-02 13:03:48 +020010140 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
10141 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
10142 return;
10143 }
10144
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010145 asm volatile(
10146 /* First ensure the pages are in the TLB */
10147 "xorl %%eax, %%eax\n"
10148 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +020010149 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010150 "addl $4096, %%eax\n\t"
10151 "cmpl %%eax, %[size]\n\t"
10152 "jne .Lpopulate_tlb\n\t"
10153 "xorl %%eax, %%eax\n\t"
10154 "cpuid\n\t"
10155 /* Now fill the cache */
10156 "xorl %%eax, %%eax\n"
10157 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +020010158 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010159 "addl $64, %%eax\n\t"
10160 "cmpl %%eax, %[size]\n\t"
10161 "jne .Lfill_cache\n\t"
10162 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +020010163 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020010164 [size] "r" (size)
10165 : "eax", "ebx", "ecx", "edx");
10166}
10167
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010168static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +080010169{
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010170 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10171
10172 if (is_guest_mode(vcpu) &&
10173 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10174 return;
10175
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010176 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +080010177 vmcs_write32(TPR_THRESHOLD, 0);
10178 return;
10179 }
10180
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010181 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +080010182}
10183
Jim Mattson8d860bb2018-05-09 16:56:05 -040010184static void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +080010185{
10186 u32 sec_exec_control;
10187
Jim Mattson8d860bb2018-05-09 16:56:05 -040010188 if (!lapic_in_kernel(vcpu))
10189 return;
10190
Sean Christophersonfd6b6d92018-10-01 14:25:34 -070010191 if (!flexpriority_enabled &&
10192 !cpu_has_vmx_virtualize_x2apic_mode())
10193 return;
10194
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010195 /* Postpone execution until vmcs01 is the current VMCS. */
10196 if (is_guest_mode(vcpu)) {
Jim Mattson8d860bb2018-05-09 16:56:05 -040010197 to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010198 return;
10199 }
10200
Yang Zhang8d146952013-01-25 10:18:50 +080010201 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Jim Mattson8d860bb2018-05-09 16:56:05 -040010202 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
10203 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +080010204
Jim Mattson8d860bb2018-05-09 16:56:05 -040010205 switch (kvm_get_apic_mode(vcpu)) {
10206 case LAPIC_MODE_INVALID:
10207 WARN_ONCE(true, "Invalid local APIC state");
10208 case LAPIC_MODE_DISABLED:
10209 break;
10210 case LAPIC_MODE_XAPIC:
10211 if (flexpriority_enabled) {
10212 sec_exec_control |=
10213 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
10214 vmx_flush_tlb(vcpu, true);
10215 }
10216 break;
10217 case LAPIC_MODE_X2APIC:
10218 if (cpu_has_vmx_virtualize_x2apic_mode())
10219 sec_exec_control |=
10220 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
10221 break;
Yang Zhang8d146952013-01-25 10:18:50 +080010222 }
10223 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
10224
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010225 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +080010226}
10227
Tang Chen38b99172014-09-24 15:57:54 +080010228static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
10229{
Jim Mattsonab5df312018-05-09 17:02:03 -040010230 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +080010231 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -070010232 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010233 }
Tang Chen38b99172014-09-24 15:57:54 +080010234}
10235
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010236static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +080010237{
10238 u16 status;
10239 u8 old;
10240
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010241 if (max_isr == -1)
10242 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +080010243
10244 status = vmcs_read16(GUEST_INTR_STATUS);
10245 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010246 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +080010247 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +020010248 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +080010249 vmcs_write16(GUEST_INTR_STATUS, status);
10250 }
10251}
10252
10253static void vmx_set_rvi(int vector)
10254{
10255 u16 status;
10256 u8 old;
10257
Wei Wang4114c272014-11-05 10:53:43 +080010258 if (vector == -1)
10259 vector = 0;
10260
Yang Zhangc7c9c562013-01-25 10:18:51 +080010261 status = vmcs_read16(GUEST_INTR_STATUS);
10262 old = (u8)status & 0xff;
10263 if ((u8)vector != old) {
10264 status &= ~0xff;
10265 status |= (u8)vector;
10266 vmcs_write16(GUEST_INTR_STATUS, status);
10267 }
10268}
10269
10270static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
10271{
Liran Alon851c1a182017-12-24 18:12:56 +020010272 /*
10273 * When running L2, updating RVI is only relevant when
10274 * vmcs12 virtual-interrupt-delivery enabled.
10275 * However, it can be enabled only when L1 also
10276 * intercepts external-interrupts and in that case
10277 * we should not update vmcs02 RVI but instead intercept
10278 * interrupt. Therefore, do nothing when running L2.
10279 */
10280 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +080010281 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +080010282}
10283
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010284static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +010010285{
10286 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010287 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +020010288 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +010010289
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010290 WARN_ON(!vcpu->arch.apicv_active);
10291 if (pi_test_on(&vmx->pi_desc)) {
10292 pi_clear_on(&vmx->pi_desc);
10293 /*
10294 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
10295 * But on x86 this is just a compiler barrier anyway.
10296 */
10297 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +020010298 max_irr_updated =
10299 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
10300
10301 /*
10302 * If we are running L2 and L1 has a new pending interrupt
10303 * which can be injected, we should re-evaluate
10304 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +020010305 * If L1 intercepts external-interrupts, we should
10306 * exit from L2 to L1. Otherwise, interrupt should be
10307 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +020010308 */
Liran Alon851c1a182017-12-24 18:12:56 +020010309 if (is_guest_mode(vcpu) && max_irr_updated) {
10310 if (nested_exit_on_intr(vcpu))
10311 kvm_vcpu_exiting_guest_mode(vcpu);
10312 else
10313 kvm_make_request(KVM_REQ_EVENT, vcpu);
10314 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +010010315 } else {
10316 max_irr = kvm_lapic_find_highest_irr(vcpu);
10317 }
10318 vmx_hwapic_irr_update(vcpu, max_irr);
10319 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +010010320}
10321
Paolo Bonzini7e712682018-10-03 13:44:26 +020010322static u8 vmx_has_apicv_interrupt(struct kvm_vcpu *vcpu)
10323{
10324 u8 rvi = vmx_get_rvi();
10325 u8 vppr = kvm_lapic_get_reg(vcpu->arch.apic, APIC_PROCPRI);
10326
10327 return ((rvi & 0xf0) > (vppr & 0xf0));
10328}
10329
Andrey Smetanin63086302015-11-10 15:36:32 +030010330static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +080010331{
Andrey Smetanind62caab2015-11-10 15:36:33 +030010332 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +080010333 return;
10334
Yang Zhangc7c9c562013-01-25 10:18:51 +080010335 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
10336 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
10337 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
10338 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
10339}
10340
Paolo Bonzini967235d2016-12-19 14:03:45 +010010341static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
10342{
10343 struct vcpu_vmx *vmx = to_vmx(vcpu);
10344
10345 pi_clear_on(&vmx->pi_desc);
10346 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
10347}
10348
Avi Kivity51aa01d2010-07-20 14:31:20 +030010349static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +030010350{
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010351 u32 exit_intr_info = 0;
10352 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +020010353
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010354 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
10355 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +020010356 return;
10357
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010358 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
10359 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
10360 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +080010361
Wanpeng Li1261bfa2017-07-13 18:30:40 -070010362 /* if exit due to PF check for async PF */
10363 if (is_page_fault(exit_intr_info))
10364 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
10365
Andi Kleena0861c02009-06-08 17:37:09 +080010366 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -070010367 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
10368 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +080010369 kvm_machine_check();
10370
Gleb Natapov20f65982009-05-11 13:35:55 +030010371 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -080010372 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -070010373 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +030010374 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -070010375 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +080010376 }
Avi Kivity51aa01d2010-07-20 14:31:20 +030010377}
Gleb Natapov20f65982009-05-11 13:35:55 +030010378
Yang Zhanga547c6d2013-04-11 19:25:10 +080010379static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
10380{
10381 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
10382
Yang Zhanga547c6d2013-04-11 19:25:10 +080010383 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
10384 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
10385 unsigned int vector;
10386 unsigned long entry;
10387 gate_desc *desc;
10388 struct vcpu_vmx *vmx = to_vmx(vcpu);
10389#ifdef CONFIG_X86_64
10390 unsigned long tmp;
10391#endif
10392
10393 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
10394 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +020010395 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +080010396 asm volatile(
10397#ifdef CONFIG_X86_64
10398 "mov %%" _ASM_SP ", %[sp]\n\t"
10399 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
10400 "push $%c[ss]\n\t"
10401 "push %[sp]\n\t"
10402#endif
10403 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +080010404 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +010010405 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +080010406 :
10407#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -060010408 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +080010409#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -050010410 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +080010411 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +010010412 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +080010413 [ss]"i"(__KERNEL_DS),
10414 [cs]"i"(__KERNEL_CS)
10415 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +020010416 }
Yang Zhanga547c6d2013-04-11 19:25:10 +080010417}
Josh Poimboeufc207aee2017-06-28 10:11:06 -050010418STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +080010419
Tom Lendackybc226f02018-05-10 22:06:39 +020010420static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010421{
Tom Lendackybc226f02018-05-10 22:06:39 +020010422 switch (index) {
10423 case MSR_IA32_SMBASE:
10424 /*
10425 * We cannot do SMM unless we can run the guest in big
10426 * real mode.
10427 */
10428 return enable_unrestricted_guest || emulate_invalid_guest_state;
10429 case MSR_AMD64_VIRT_SPEC_CTRL:
10430 /* This is AMD only. */
10431 return false;
10432 default:
10433 return true;
10434 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010435}
10436
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010437static bool vmx_mpx_supported(void)
10438{
10439 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
10440 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
10441}
10442
Wanpeng Li55412b22014-12-02 19:21:30 +080010443static bool vmx_xsaves_supported(void)
10444{
10445 return vmcs_config.cpu_based_2nd_exec_ctrl &
10446 SECONDARY_EXEC_XSAVES;
10447}
10448
Avi Kivity51aa01d2010-07-20 14:31:20 +030010449static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
10450{
Avi Kivityc5ca8e52011-03-07 17:37:37 +020010451 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +030010452 bool unblock_nmi;
10453 u8 vector;
10454 bool idtv_info_valid;
10455
10456 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +030010457
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010010458 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010459 if (vmx->loaded_vmcs->nmi_known_unmasked)
10460 return;
10461 /*
10462 * Can't use vmx->exit_intr_info since we're not sure what
10463 * the exit reason is.
10464 */
10465 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
10466 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
10467 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
10468 /*
10469 * SDM 3: 27.7.1.2 (September 2008)
10470 * Re-set bit "block by NMI" before VM entry if vmexit caused by
10471 * a guest IRET fault.
10472 * SDM 3: 23.2.2 (September 2008)
10473 * Bit 12 is undefined in any of the following cases:
10474 * If the VM exit sets the valid bit in the IDT-vectoring
10475 * information field.
10476 * If the VM exit is due to a double fault.
10477 */
10478 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
10479 vector != DF_VECTOR && !idtv_info_valid)
10480 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
10481 GUEST_INTR_STATE_NMI);
10482 else
10483 vmx->loaded_vmcs->nmi_known_unmasked =
10484 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
10485 & GUEST_INTR_STATE_NMI);
10486 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
10487 vmx->loaded_vmcs->vnmi_blocked_time +=
10488 ktime_to_ns(ktime_sub(ktime_get(),
10489 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +030010490}
10491
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010492static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +030010493 u32 idt_vectoring_info,
10494 int instr_len_field,
10495 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +030010496{
Avi Kivity51aa01d2010-07-20 14:31:20 +030010497 u8 vector;
10498 int type;
10499 bool idtv_info_valid;
10500
10501 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +030010502
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010503 vcpu->arch.nmi_injected = false;
10504 kvm_clear_exception_queue(vcpu);
10505 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010506
10507 if (!idtv_info_valid)
10508 return;
10509
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010510 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +030010511
Avi Kivity668f6122008-07-02 09:28:55 +030010512 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
10513 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +030010514
Gleb Natapov64a7ec02009-03-30 16:03:29 +030010515 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +030010516 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010517 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +030010518 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +030010519 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +030010520 * Clear bit "block by NMI" before VM entry if a NMI
10521 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +030010522 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010523 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010524 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +030010525 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010526 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +030010527 /* fall through */
10528 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +030010529 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +030010530 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +030010531 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +030010532 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +030010533 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010534 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +030010535 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010536 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +030010537 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +030010538 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010539 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +030010540 break;
10541 default:
10542 break;
Avi Kivityf7d92382008-07-03 16:14:28 +030010543 }
Avi Kivitycf393f72008-07-01 16:20:21 +030010544}
10545
Avi Kivity83422e12010-07-20 14:43:23 +030010546static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
10547{
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010548 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +030010549 VM_EXIT_INSTRUCTION_LEN,
10550 IDT_VECTORING_ERROR_CODE);
10551}
10552
Avi Kivityb463a6f2010-07-20 15:06:17 +030010553static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
10554{
Jan Kiszka3ab66e82013-02-20 14:03:24 +010010555 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010556 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
10557 VM_ENTRY_INSTRUCTION_LEN,
10558 VM_ENTRY_EXCEPTION_ERROR_CODE);
10559
10560 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10561}
10562
Gleb Natapovd7cd9792011-10-05 14:01:23 +020010563static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
10564{
10565 int i, nr_msrs;
10566 struct perf_guest_switch_msr *msrs;
10567
10568 msrs = perf_guest_get_msrs(&nr_msrs);
10569
10570 if (!msrs)
10571 return;
10572
10573 for (i = 0; i < nr_msrs; i++)
10574 if (msrs[i].host == msrs[i].guest)
10575 clear_atomic_switch_msr(vmx, msrs[i].msr);
10576 else
10577 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -040010578 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +020010579}
10580
Sean Christophersonf459a702018-08-27 15:21:11 -070010581static void vmx_arm_hv_timer(struct vcpu_vmx *vmx, u32 val)
10582{
10583 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, val);
10584 if (!vmx->loaded_vmcs->hv_timer_armed)
10585 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10586 PIN_BASED_VMX_PREEMPTION_TIMER);
10587 vmx->loaded_vmcs->hv_timer_armed = true;
10588}
10589
10590static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -070010591{
10592 struct vcpu_vmx *vmx = to_vmx(vcpu);
10593 u64 tscl;
10594 u32 delta_tsc;
10595
Sean Christophersond264ee02018-08-27 15:21:12 -070010596 if (vmx->req_immediate_exit) {
10597 vmx_arm_hv_timer(vmx, 0);
10598 return;
10599 }
10600
Sean Christophersonf459a702018-08-27 15:21:11 -070010601 if (vmx->hv_deadline_tsc != -1) {
10602 tscl = rdtsc();
10603 if (vmx->hv_deadline_tsc > tscl)
10604 /* set_hv_timer ensures the delta fits in 32-bits */
10605 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
10606 cpu_preemption_timer_multi);
10607 else
10608 delta_tsc = 0;
10609
10610 vmx_arm_hv_timer(vmx, delta_tsc);
Yunhong Jiang64672c92016-06-13 14:19:59 -070010611 return;
Sean Christophersonf459a702018-08-27 15:21:11 -070010612 }
Yunhong Jiang64672c92016-06-13 14:19:59 -070010613
Sean Christophersonf459a702018-08-27 15:21:11 -070010614 if (vmx->loaded_vmcs->hv_timer_armed)
10615 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10616 PIN_BASED_VMX_PREEMPTION_TIMER);
10617 vmx->loaded_vmcs->hv_timer_armed = false;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010618}
10619
Lai Jiangshana3b5ba42011-02-11 14:29:40 +080010620static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010621{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010622 struct vcpu_vmx *vmx = to_vmx(vcpu);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010623 unsigned long cr3, cr4, evmcs_rsp;
Avi Kivity104f2262010-11-18 13:12:52 +020010624
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010625 /* Record the guest's net vcpu time for enforced NMI injections. */
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010010626 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +010010627 vmx->loaded_vmcs->soft_vnmi_blocked))
10628 vmx->loaded_vmcs->entry_time = ktime_get();
10629
Avi Kivity104f2262010-11-18 13:12:52 +020010630 /* Don't enter VMX if guest state is invalid, let the exit handler
10631 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +020010632 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +020010633 return;
10634
Radim Krčmářa7653ec2014-08-21 18:08:07 +020010635 if (vmx->ple_window_dirty) {
10636 vmx->ple_window_dirty = false;
10637 vmcs_write32(PLE_WINDOW, vmx->ple_window);
10638 }
10639
Abel Gordon012f83c2013-04-18 14:39:25 +030010640 if (vmx->nested.sync_shadow_vmcs) {
10641 copy_vmcs12_to_shadow(vmx);
10642 vmx->nested.sync_shadow_vmcs = false;
10643 }
10644
Avi Kivity104f2262010-11-18 13:12:52 +020010645 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
10646 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
10647 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
10648 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
10649
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070010650 cr3 = __get_current_cr3_fast();
Sean Christophersond7ee0392018-07-23 12:32:47 -070010651 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070010652 vmcs_writel(HOST_CR3, cr3);
Sean Christophersond7ee0392018-07-23 12:32:47 -070010653 vmx->loaded_vmcs->host_state.cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070010654 }
10655
Andy Lutomirski1e02ce42014-10-24 15:58:08 -070010656 cr4 = cr4_read_shadow();
Sean Christophersond7ee0392018-07-23 12:32:47 -070010657 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -070010658 vmcs_writel(HOST_CR4, cr4);
Sean Christophersond7ee0392018-07-23 12:32:47 -070010659 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -070010660 }
10661
Avi Kivity104f2262010-11-18 13:12:52 +020010662 /* When single-stepping over STI and MOV SS, we must clear the
10663 * corresponding interruptibility bits in the guest state. Otherwise
10664 * vmentry fails as it then expects bit 14 (BS) in pending debug
10665 * exceptions being set, but that's not correct for the guest debugging
10666 * case. */
10667 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
10668 vmx_set_interrupt_shadow(vcpu, 0);
10669
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +020010670 if (static_cpu_has(X86_FEATURE_PKU) &&
10671 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
10672 vcpu->arch.pkru != vmx->host_pkru)
10673 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010674
Gleb Natapovd7cd9792011-10-05 14:01:23 +020010675 atomic_switch_perf_msrs(vmx);
10676
Sean Christophersonf459a702018-08-27 15:21:11 -070010677 vmx_update_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -070010678
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010679 /*
10680 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
10681 * it's non-zero. Since vmentry is serialising on affected CPUs, there
10682 * is no need to worry about the conditional branch over the wrmsr
10683 * being speculatively taken.
10684 */
Thomas Gleixnerccbcd262018-05-09 23:01:01 +020010685 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010686
Nadav Har'Eld462b812011-05-24 15:26:10 +030010687 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010688
10689 evmcs_rsp = static_branch_unlikely(&enable_evmcs) ?
10690 (unsigned long)&current_evmcs->host_rsp : 0;
10691
Nicolai Stange5b6ccc62018-07-21 22:35:28 +020010692 if (static_branch_unlikely(&vmx_l1d_should_flush))
10693 vmx_l1d_flush(vcpu);
Paolo Bonzinic595cee2018-07-02 13:07:14 +020010694
Avi Kivity104f2262010-11-18 13:12:52 +020010695 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -080010696 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010697 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
10698 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
10699 "push %%" _ASM_CX " \n\t"
10700 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +030010701 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010702 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010703 /* Avoid VMWRITE when Enlightened VMCS is in use */
10704 "test %%" _ASM_SI ", %%" _ASM_SI " \n\t"
10705 "jz 2f \n\t"
10706 "mov %%" _ASM_SP ", (%%" _ASM_SI ") \n\t"
10707 "jmp 1f \n\t"
10708 "2: \n\t"
Uros Bizjak4b1e5472018-10-11 19:40:44 +020010709 __ex("vmwrite %%" _ASM_SP ", %%" _ASM_DX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +030010710 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +030010711 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010712 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
10713 "mov %%cr2, %%" _ASM_DX " \n\t"
10714 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010715 "je 3f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010716 "mov %%" _ASM_AX", %%cr2 \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010717 "3: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010718 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +020010719 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010720 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010721 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
10722 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
10723 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
10724 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
10725 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
10726 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010727#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +020010728 "mov %c[r8](%0), %%r8 \n\t"
10729 "mov %c[r9](%0), %%r9 \n\t"
10730 "mov %c[r10](%0), %%r10 \n\t"
10731 "mov %c[r11](%0), %%r11 \n\t"
10732 "mov %c[r12](%0), %%r12 \n\t"
10733 "mov %c[r13](%0), %%r13 \n\t"
10734 "mov %c[r14](%0), %%r14 \n\t"
10735 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010736#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010737 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +030010738
Avi Kivity6aa8b732006-12-10 02:21:36 -080010739 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +030010740 "jne 1f \n\t"
Uros Bizjak4b1e5472018-10-11 19:40:44 +020010741 __ex("vmlaunch") "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010742 "jmp 2f \n\t"
Uros Bizjak4b1e5472018-10-11 19:40:44 +020010743 "1: " __ex("vmresume") "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010744 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -080010745 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010746 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +020010747 "pop %0 \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010748 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010749 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
10750 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
10751 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
10752 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
10753 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
10754 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
10755 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010756#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +020010757 "mov %%r8, %c[r8](%0) \n\t"
10758 "mov %%r9, %c[r9](%0) \n\t"
10759 "mov %%r10, %c[r10](%0) \n\t"
10760 "mov %%r11, %c[r11](%0) \n\t"
10761 "mov %%r12, %c[r12](%0) \n\t"
10762 "mov %%r13, %c[r13](%0) \n\t"
10763 "mov %%r14, %c[r14](%0) \n\t"
10764 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010765 "xor %%r8d, %%r8d \n\t"
10766 "xor %%r9d, %%r9d \n\t"
10767 "xor %%r10d, %%r10d \n\t"
10768 "xor %%r11d, %%r11d \n\t"
10769 "xor %%r12d, %%r12d \n\t"
10770 "xor %%r13d, %%r13d \n\t"
10771 "xor %%r14d, %%r14d \n\t"
10772 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010773#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010774 "mov %%cr2, %%" _ASM_AX " \n\t"
10775 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +030010776
Jim Mattson0cb5b302018-01-03 14:31:38 -080010777 "xor %%eax, %%eax \n\t"
10778 "xor %%ebx, %%ebx \n\t"
10779 "xor %%esi, %%esi \n\t"
10780 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010781 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010782 ".pushsection .rodata \n\t"
10783 ".global vmx_return \n\t"
10784 "vmx_return: " _ASM_PTR " 2b \n\t"
10785 ".popsection"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010786 : : "c"(vmx), "d"((unsigned long)HOST_RSP), "S"(evmcs_rsp),
Nadav Har'Eld462b812011-05-24 15:26:10 +030010787 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +020010788 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +030010789 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010790 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
10791 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
10792 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
10793 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
10794 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
10795 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
10796 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010797#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010798 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
10799 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
10800 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
10801 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
10802 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
10803 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
10804 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
10805 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -080010806#endif
Avi Kivity40712fa2011-01-06 18:09:12 +020010807 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
10808 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +020010809 : "cc", "memory"
10810#ifdef CONFIG_X86_64
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010811 , "rax", "rbx", "rdi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010812 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010813#else
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010814 , "eax", "ebx", "edi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010815#endif
10816 );
Avi Kivity6aa8b732006-12-10 02:21:36 -080010817
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010818 /*
10819 * We do not use IBRS in the kernel. If this vCPU has used the
10820 * SPEC_CTRL MSR it may have left it on; save the value and
10821 * turn it off. This is much more efficient than blindly adding
10822 * it to the atomic save/restore list. Especially as the former
10823 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
10824 *
10825 * For non-nested case:
10826 * If the L01 MSR bitmap does not intercept the MSR, then we need to
10827 * save it.
10828 *
10829 * For nested case:
10830 * If the L02 MSR bitmap does not intercept the MSR, then we need to
10831 * save it.
10832 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +010010833 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +010010834 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010835
Thomas Gleixnerccbcd262018-05-09 23:01:01 +020010836 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010837
David Woodhouse117cc7a2018-01-12 11:11:27 +000010838 /* Eliminate branch target predictions from guest mode */
10839 vmexit_fill_RSB();
10840
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010841 /* All fields are clean at this point */
10842 if (static_branch_unlikely(&enable_evmcs))
10843 current_evmcs->hv_clean_fields |=
10844 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
10845
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010846 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -080010847 if (vmx->host_debugctlmsr)
10848 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010849
Avi Kivityaa67f602012-08-01 16:48:03 +030010850#ifndef CONFIG_X86_64
10851 /*
10852 * The sysexit path does not restore ds/es, so we must set them to
10853 * a reasonable value ourselves.
10854 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -070010855 * We can't defer this to vmx_prepare_switch_to_host() since that
10856 * function may be executed in interrupt context, which saves and
10857 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +030010858 */
10859 loadsegment(ds, __USER_DS);
10860 loadsegment(es, __USER_DS);
10861#endif
10862
Avi Kivity6de4f3a2009-05-31 22:58:47 +030010863 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +020010864 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010865 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +030010866 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010867 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010868 vcpu->arch.regs_dirty = 0;
10869
Gleb Natapove0b890d2013-09-25 12:51:33 +030010870 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010871 * eager fpu is enabled if PKEY is supported and CR4 is switched
10872 * back on host, so it is safe to read guest PKRU from current
10873 * XSAVE.
10874 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +020010875 if (static_cpu_has(X86_FEATURE_PKU) &&
10876 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
10877 vcpu->arch.pkru = __read_pkru();
10878 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010879 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010880 }
10881
Gleb Natapove0b890d2013-09-25 12:51:33 +030010882 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -070010883 vmx->idt_vectoring_info = 0;
10884
10885 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
10886 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
10887 return;
10888
10889 vmx->loaded_vmcs->launched = 1;
10890 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +030010891
Avi Kivity51aa01d2010-07-20 14:31:20 +030010892 vmx_complete_atomic_exit(vmx);
10893 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +030010894 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010895}
Josh Poimboeufc207aee2017-06-28 10:11:06 -050010896STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010897
Sean Christopherson434a1e92018-03-20 12:17:18 -070010898static struct kvm *vmx_vm_alloc(void)
10899{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010900 struct kvm_vmx *kvm_vmx = vzalloc(sizeof(struct kvm_vmx));
Sean Christopherson40bbb9d2018-03-20 12:17:20 -070010901 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -070010902}
10903
10904static void vmx_vm_free(struct kvm *kvm)
10905{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010906 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -070010907}
10908
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010909static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010910{
10911 struct vcpu_vmx *vmx = to_vmx(vcpu);
10912 int cpu;
10913
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010914 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010915 return;
10916
10917 cpu = get_cpu();
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010918 vmx_vcpu_put(vcpu);
Sean Christophersonbd9966d2018-07-23 12:32:42 -070010919 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010920 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010921 put_cpu();
Sean Christophersonb7031fd2018-09-26 09:23:42 -070010922
10923 vm_entry_controls_reset_shadow(vmx);
10924 vm_exit_controls_reset_shadow(vmx);
10925 vmx_segment_cache_clear(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010926}
10927
Jim Mattson2f1fe812016-07-08 15:36:06 -070010928/*
10929 * Ensure that the current vmcs of the logical processor is the
10930 * vmcs01 of the vcpu before calling free_nested().
10931 */
10932static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
10933{
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +020010934 vcpu_load(vcpu);
10935 vmx_switch_vmcs(vcpu, &to_vmx(vcpu)->vmcs01);
10936 free_nested(vcpu);
10937 vcpu_put(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010938}
10939
Avi Kivity6aa8b732006-12-10 02:21:36 -080010940static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
10941{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010942 struct vcpu_vmx *vmx = to_vmx(vcpu);
10943
Kai Huang843e4332015-01-28 10:54:28 +080010944 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +080010945 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +080010946 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010947 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010948 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010949 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010950 kfree(vmx->guest_msrs);
10951 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +100010952 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010953}
10954
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010955static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010956{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010957 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +100010958 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010959 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +030010960 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010961
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010962 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010963 return ERR_PTR(-ENOMEM);
10964
Wanpeng Li991e7a02015-09-16 17:30:05 +080010965 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +080010966
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010967 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
10968 if (err)
10969 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010970
Peter Feiner4e595162016-07-07 14:49:58 -070010971 err = -ENOMEM;
10972
10973 /*
10974 * If PML is turned on, failure on enabling PML just results in failure
10975 * of creating the vcpu, therefore we can simplify PML logic (by
10976 * avoiding dealing with cases, such as enabling PML partially on vcpus
10977 * for the guest, etc.
10978 */
10979 if (enable_pml) {
10980 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
10981 if (!vmx->pml_pg)
10982 goto uninit_vcpu;
10983 }
10984
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010985 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +020010986 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
10987 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +030010988
Peter Feiner4e595162016-07-07 14:49:58 -070010989 if (!vmx->guest_msrs)
10990 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010991
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010992 err = alloc_loaded_vmcs(&vmx->vmcs01);
10993 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010994 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010995
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010996 msr_bitmap = vmx->vmcs01.msr_bitmap;
10997 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
10998 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
10999 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
11000 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
11001 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
11002 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
11003 vmx->msr_bitmap_mode = 0;
11004
Paolo Bonzinif21f1652018-01-11 12:16:15 +010011005 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +030011006 cpu = get_cpu();
11007 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -100011008 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +020011009 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011010 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +030011011 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +020011012 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +020011013 err = alloc_apic_access_page(kvm);
11014 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -020011015 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +020011016 }
Ingo Molnar965b58a2007-01-05 16:36:23 -080011017
Sean Christophersone90008d2018-03-05 12:04:37 -080011018 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +080011019 err = init_rmode_identity_map(kvm);
11020 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +020011021 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +080011022 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +080011023
Roman Kagan63aff652018-07-19 21:59:07 +030011024 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011025 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
11026 kvm_vcpu_apicv_active(&vmx->vcpu));
Wincy Vanb9c237b2015-02-03 23:56:30 +080011027
Wincy Van705699a2015-02-03 23:58:17 +080011028 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030011029 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030011030
Haozhong Zhang37e4c992016-06-22 14:59:55 +080011031 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
11032
Paolo Bonzini31afb2e2017-06-06 12:57:06 +020011033 /*
11034 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
11035 * or POSTED_INTR_WAKEUP_VECTOR.
11036 */
11037 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
11038 vmx->pi_desc.sn = 1;
11039
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011040 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080011041
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011042free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +080011043 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011044free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011045 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -070011046free_pml:
11047 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011048uninit_vcpu:
11049 kvm_vcpu_uninit(&vmx->vcpu);
11050free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +080011051 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +100011052 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100011053 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -080011054}
11055
Jiri Kosinad90a7a02018-07-13 16:23:25 +020011056#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/l1tf.html for details.\n"
11057#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011058
Wanpeng Lib31c1142018-03-12 04:53:04 -070011059static int vmx_vm_init(struct kvm *kvm)
11060{
Tianyu Lan877ad952018-07-19 08:40:23 +000011061 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
11062
Wanpeng Lib31c1142018-03-12 04:53:04 -070011063 if (!ple_gap)
11064 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011065
Jiri Kosinad90a7a02018-07-13 16:23:25 +020011066 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
11067 switch (l1tf_mitigation) {
11068 case L1TF_MITIGATION_OFF:
11069 case L1TF_MITIGATION_FLUSH_NOWARN:
11070 /* 'I explicitly don't care' is set */
11071 break;
11072 case L1TF_MITIGATION_FLUSH:
11073 case L1TF_MITIGATION_FLUSH_NOSMT:
11074 case L1TF_MITIGATION_FULL:
11075 /*
11076 * Warn upon starting the first VM in a potentially
11077 * insecure environment.
11078 */
11079 if (cpu_smt_control == CPU_SMT_ENABLED)
11080 pr_warn_once(L1TF_MSG_SMT);
11081 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
11082 pr_warn_once(L1TF_MSG_L1D);
11083 break;
11084 case L1TF_MITIGATION_FULL_FORCE:
11085 /* Flush is enforced */
11086 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011087 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -040011088 }
Wanpeng Lib31c1142018-03-12 04:53:04 -070011089 return 0;
11090}
11091
Yang, Sheng002c7f72007-07-31 14:23:01 +030011092static void __init vmx_check_processor_compat(void *rtn)
11093{
11094 struct vmcs_config vmcs_conf;
11095
11096 *(int *)rtn = 0;
11097 if (setup_vmcs_config(&vmcs_conf) < 0)
11098 *(int *)rtn = -EIO;
Paolo Bonzini13893092018-02-26 13:40:09 +010011099 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +030011100 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
11101 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
11102 smp_processor_id());
11103 *(int *)rtn = -EIO;
11104 }
11105}
11106
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011107static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +080011108{
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011109 u8 cache;
11110 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011111
Sheng Yang522c68c2009-04-27 20:35:43 +080011112 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +020011113 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +080011114 * 2. EPT with VT-d:
11115 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +020011116 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +080011117 * b. VT-d with snooping control feature: snooping control feature of
11118 * VT-d engine can guarantee the cache correctness. Just set it
11119 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +080011120 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +080011121 * consistent with host MTRR
11122 */
Paolo Bonzini606decd2015-10-01 13:12:47 +020011123 if (is_mmio) {
11124 cache = MTRR_TYPE_UNCACHABLE;
11125 goto exit;
11126 }
11127
11128 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011129 ipat = VMX_EPT_IPAT_BIT;
11130 cache = MTRR_TYPE_WRBACK;
11131 goto exit;
11132 }
11133
11134 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
11135 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +020011136 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +080011137 cache = MTRR_TYPE_WRBACK;
11138 else
11139 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011140 goto exit;
11141 }
11142
Xiao Guangrongff536042015-06-15 16:55:22 +080011143 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +080011144
11145exit:
11146 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +080011147}
11148
Sheng Yang17cc3932010-01-05 19:02:27 +080011149static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +020011150{
Sheng Yang878403b2010-01-05 19:02:29 +080011151 if (enable_ept && !cpu_has_vmx_ept_1g_page())
11152 return PT_DIRECTORY_LEVEL;
11153 else
11154 /* For shadow and EPT supported 1GB page */
11155 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +020011156}
11157
Xiao Guangrongfeda8052015-09-09 14:05:55 +080011158static void vmcs_set_secondary_exec_control(u32 new_ctl)
11159{
11160 /*
11161 * These bits in the secondary execution controls field
11162 * are dynamic, the others are mostly based on the hypervisor
11163 * architecture and the guest's CPUID. Do not touch the
11164 * dynamic bits.
11165 */
11166 u32 mask =
11167 SECONDARY_EXEC_SHADOW_VMCS |
11168 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +020011169 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
11170 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +080011171
11172 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
11173
11174 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
11175 (new_ctl & ~mask) | (cur_ctl & mask));
11176}
11177
David Matlack8322ebb2016-11-29 18:14:09 -080011178/*
11179 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
11180 * (indicating "allowed-1") if they are supported in the guest's CPUID.
11181 */
11182static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
11183{
11184 struct vcpu_vmx *vmx = to_vmx(vcpu);
11185 struct kvm_cpuid_entry2 *entry;
11186
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011187 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
11188 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -080011189
11190#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
11191 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011192 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -080011193} while (0)
11194
11195 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
11196 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
11197 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
11198 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
11199 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
11200 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
11201 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
11202 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
11203 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
11204 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
11205 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
11206 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
11207 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
11208 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
11209 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
11210
11211 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
11212 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
11213 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
11214 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
11215 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +010011216 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -080011217
11218#undef cr4_fixed1_update
11219}
11220
Liran Alon5f76f6f2018-09-14 03:25:52 +030011221static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
11222{
11223 struct vcpu_vmx *vmx = to_vmx(vcpu);
11224
11225 if (kvm_mpx_supported()) {
11226 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
11227
11228 if (mpx_enabled) {
11229 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
11230 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
11231 } else {
11232 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
11233 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
11234 }
11235 }
11236}
11237
Sheng Yang0e851882009-12-18 16:48:46 +080011238static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
11239{
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011240 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011241
Paolo Bonzini80154d72017-08-24 13:55:35 +020011242 if (cpu_has_secondary_exec_ctrls()) {
11243 vmx_compute_secondary_exec_control(vmx);
11244 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011245 }
Mao, Junjiead756a12012-07-02 01:18:48 +000011246
Haozhong Zhang37e4c992016-06-22 14:59:55 +080011247 if (nested_vmx_allowed(vcpu))
11248 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11249 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
11250 else
11251 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11252 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -080011253
Liran Alon5f76f6f2018-09-14 03:25:52 +030011254 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -080011255 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +030011256 nested_vmx_entry_exit_ctls_update(vcpu);
11257 }
Sheng Yang0e851882009-12-18 16:48:46 +080011258}
11259
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011260static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
11261{
Nadav Har'El7b8050f2011-05-25 23:16:10 +030011262 if (func == 1 && nested)
11263 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011264}
11265
Yang Zhang25d92082013-08-06 12:00:32 +030011266static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
11267 struct x86_exception *fault)
11268{
Jan Kiszka533558b2014-01-04 18:47:20 +010011269 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011270 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011271 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011272 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +030011273
Bandan Dasc5f983f2017-05-05 15:25:14 -040011274 if (vmx->nested.pml_full) {
11275 exit_reason = EXIT_REASON_PML_FULL;
11276 vmx->nested.pml_full = false;
11277 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
11278 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +010011279 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +030011280 else
Jan Kiszka533558b2014-01-04 18:47:20 +010011281 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011282
11283 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +030011284 vmcs12->guest_physical_address = fault->address;
11285}
11286
Peter Feiner995f00a2017-06-30 17:26:32 -070011287static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
11288{
David Hildenbrandbb97a012017-08-10 23:15:28 +020011289 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -070011290}
11291
Nadav Har'El155a97a2013-08-05 11:07:16 +030011292/* Callbacks for nested_ept_init_mmu_context: */
11293
11294static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
11295{
11296 /* return the page table to be shadowed - in our case, EPT12 */
11297 return get_vmcs12(vcpu)->ept_pointer;
11298}
11299
Sean Christopherson5b8ba412018-09-26 09:23:40 -070011300static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +030011301{
Paolo Bonziniad896af2013-10-02 16:56:14 +020011302 WARN_ON(mmu_is_nested(vcpu));
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011303
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +020011304 vcpu->arch.mmu = &vcpu->arch.guest_mmu;
Paolo Bonziniad896af2013-10-02 16:56:14 +020011305 kvm_init_shadow_ept_mmu(vcpu,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011306 to_vmx(vcpu)->nested.msrs.ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011307 VMX_EPT_EXECUTE_ONLY_BIT,
Junaid Shahid50c28f22018-06-27 14:59:11 -070011308 nested_ept_ad_enabled(vcpu),
11309 nested_ept_get_cr3(vcpu));
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +020011310 vcpu->arch.mmu->set_cr3 = vmx_set_cr3;
11311 vcpu->arch.mmu->get_cr3 = nested_ept_get_cr3;
11312 vcpu->arch.mmu->inject_page_fault = nested_ept_inject_page_fault;
Vitaly Kuznetsov3dc773e2018-10-08 21:28:06 +020011313 vcpu->arch.mmu->get_pdptr = kvm_pdptr_read;
Nadav Har'El155a97a2013-08-05 11:07:16 +030011314
11315 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +030011316}
11317
11318static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
11319{
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +020011320 vcpu->arch.mmu = &vcpu->arch.root_mmu;
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +020011321 vcpu->arch.walk_mmu = &vcpu->arch.root_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +030011322}
11323
Eugene Korenevsky19d5f102014-12-16 22:35:53 +030011324static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
11325 u16 error_code)
11326{
11327 bool inequality, bit;
11328
11329 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
11330 inequality =
11331 (error_code & vmcs12->page_fault_error_code_mask) !=
11332 vmcs12->page_fault_error_code_match;
11333 return inequality ^ bit;
11334}
11335
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011336static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
11337 struct x86_exception *fault)
11338{
11339 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11340
11341 WARN_ON(!is_guest_mode(vcpu));
11342
Wanpeng Li305d0ab2017-09-28 18:16:44 -070011343 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
11344 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +020011345 vmcs12->vm_exit_intr_error_code = fault->error_code;
11346 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11347 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
11348 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
11349 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +020011350 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011351 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +020011352 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011353}
11354
Paolo Bonzinic9923842017-12-13 14:16:30 +010011355static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
11356 struct vmcs12 *vmcs12);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011357
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020011358static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu)
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011359{
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020011360 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011361 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011362 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011363 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011364
11365 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011366 /*
11367 * Translate L1 physical address to host physical
11368 * address for vmcs02. Keep the page pinned, so this
11369 * physical address remains valid. We keep a reference
11370 * to it so we can release it later.
11371 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011372 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020011373 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011374 vmx->nested.apic_access_page = NULL;
11375 }
11376 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011377 /*
11378 * If translation failed, no matter: This feature asks
11379 * to exit when accessing the given address, and if it
11380 * can never be accessed, this feature won't do
11381 * anything anyway.
11382 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011383 if (!is_error_page(page)) {
11384 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011385 hpa = page_to_phys(vmx->nested.apic_access_page);
11386 vmcs_write64(APIC_ACCESS_ADDR, hpa);
11387 } else {
11388 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
11389 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
11390 }
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011391 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011392
11393 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011394 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020011395 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011396 vmx->nested.virtual_apic_page = NULL;
11397 }
11398 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011399
11400 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011401 * If translation failed, VM entry will fail because
11402 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
11403 * Failing the vm entry is _not_ what the processor
11404 * does but it's basically the only possibility we
11405 * have. We could still enter the guest if CR8 load
11406 * exits are enabled, CR8 store exits are enabled, and
11407 * virtualize APIC access is disabled; in this case
11408 * the processor would never use the TPR shadow and we
11409 * could simply clear the bit from the execution
11410 * control. But such a configuration is useless, so
11411 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011412 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011413 if (!is_error_page(page)) {
11414 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011415 hpa = page_to_phys(vmx->nested.virtual_apic_page);
11416 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
11417 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011418 }
11419
Wincy Van705699a2015-02-03 23:58:17 +080011420 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080011421 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
11422 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011423 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011424 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +080011425 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011426 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
11427 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011428 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011429 vmx->nested.pi_desc_page = page;
11430 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011431 vmx->nested.pi_desc =
11432 (struct pi_desc *)((void *)vmx->nested.pi_desc +
11433 (unsigned long)(vmcs12->posted_intr_desc_addr &
11434 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011435 vmcs_write64(POSTED_INTR_DESC_ADDR,
11436 page_to_phys(vmx->nested.pi_desc_page) +
11437 (unsigned long)(vmcs12->posted_intr_desc_addr &
11438 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +080011439 }
Linus Torvaldsd4667ca2018-02-14 17:02:15 -080011440 if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
KarimAllah Ahmed3712caeb2018-02-10 23:39:26 +000011441 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
11442 CPU_BASED_USE_MSR_BITMAPS);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011443 else
11444 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
11445 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080011446}
11447
Jan Kiszkaf41245002014-03-07 20:03:13 +010011448static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
11449{
11450 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
11451 struct vcpu_vmx *vmx = to_vmx(vcpu);
11452
Sean Christopherson4c008122018-08-27 15:21:10 -070011453 /*
11454 * A timer value of zero is architecturally guaranteed to cause
11455 * a VMExit prior to executing any instructions in the guest.
11456 */
11457 if (preemption_timeout == 0) {
Jan Kiszkaf41245002014-03-07 20:03:13 +010011458 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
11459 return;
11460 }
11461
Sean Christopherson4c008122018-08-27 15:21:10 -070011462 if (vcpu->arch.virtual_tsc_khz == 0)
11463 return;
11464
Jan Kiszkaf41245002014-03-07 20:03:13 +010011465 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11466 preemption_timeout *= 1000000;
11467 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
11468 hrtimer_start(&vmx->nested.preemption_timer,
11469 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
11470}
11471
Jim Mattson56a20512017-07-06 16:33:06 -070011472static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
11473 struct vmcs12 *vmcs12)
11474{
11475 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
11476 return 0;
11477
11478 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
11479 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
11480 return -EINVAL;
11481
11482 return 0;
11483}
11484
Wincy Van3af18d92015-02-03 23:49:31 +080011485static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
11486 struct vmcs12 *vmcs12)
11487{
Wincy Van3af18d92015-02-03 23:49:31 +080011488 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
11489 return 0;
11490
Jim Mattson5fa99cb2017-07-06 16:33:07 -070011491 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +080011492 return -EINVAL;
11493
11494 return 0;
11495}
11496
Jim Mattson712b12d2017-08-24 13:24:47 -070011497static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
11498 struct vmcs12 *vmcs12)
11499{
11500 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
11501 return 0;
11502
11503 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
11504 return -EINVAL;
11505
11506 return 0;
11507}
11508
Wincy Van3af18d92015-02-03 23:49:31 +080011509/*
11510 * Merge L0's and L1's MSR bitmap, return false to indicate that
11511 * we do not use the hardware.
11512 */
Paolo Bonzinic9923842017-12-13 14:16:30 +010011513static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
11514 struct vmcs12 *vmcs12)
Wincy Van3af18d92015-02-03 23:49:31 +080011515{
Wincy Van82f0dd42015-02-03 23:57:18 +080011516 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080011517 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020011518 unsigned long *msr_bitmap_l1;
Paolo Bonzini904e14f2018-01-16 16:51:18 +010011519 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.vmcs02.msr_bitmap;
Ashok Raj15d45072018-02-01 22:59:43 +010011520 /*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010011521 * pred_cmd & spec_ctrl are trying to verify two things:
Ashok Raj15d45072018-02-01 22:59:43 +010011522 *
11523 * 1. L0 gave a permission to L1 to actually passthrough the MSR. This
11524 * ensures that we do not accidentally generate an L02 MSR bitmap
11525 * from the L12 MSR bitmap that is too permissive.
11526 * 2. That L1 or L2s have actually used the MSR. This avoids
11527 * unnecessarily merging of the bitmap if the MSR is unused. This
11528 * works properly because we only update the L01 MSR bitmap lazily.
11529 * So even if L0 should pass L1 these MSRs, the L01 bitmap is only
11530 * updated to reflect this when L1 (or its L2s) actually write to
11531 * the MSR.
11532 */
KarimAllah Ahmed206587a2018-02-10 23:39:25 +000011533 bool pred_cmd = !msr_write_intercepted_l01(vcpu, MSR_IA32_PRED_CMD);
11534 bool spec_ctrl = !msr_write_intercepted_l01(vcpu, MSR_IA32_SPEC_CTRL);
Wincy Vanf2b93282015-02-03 23:56:03 +080011535
Paolo Bonzinic9923842017-12-13 14:16:30 +010011536 /* Nothing to do if the MSR bitmap is not in use. */
11537 if (!cpu_has_vmx_msr_bitmap() ||
11538 !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
11539 return false;
11540
Ashok Raj15d45072018-02-01 22:59:43 +010011541 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010011542 !pred_cmd && !spec_ctrl)
Wincy Vanf2b93282015-02-03 23:56:03 +080011543 return false;
11544
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011545 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
11546 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080011547 return false;
Paolo Bonzinic9923842017-12-13 14:16:30 +010011548
Radim Krčmářd048c092016-08-08 20:16:22 +020011549 msr_bitmap_l1 = (unsigned long *)kmap(page);
Paolo Bonzinic9923842017-12-13 14:16:30 +010011550 if (nested_cpu_has_apic_reg_virt(vmcs12)) {
11551 /*
11552 * L0 need not intercept reads for MSRs between 0x800 and 0x8ff, it
11553 * just lets the processor take the value from the virtual-APIC page;
11554 * take those 256 bits directly from the L1 bitmap.
11555 */
11556 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
11557 unsigned word = msr / BITS_PER_LONG;
11558 msr_bitmap_l0[word] = msr_bitmap_l1[word];
11559 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
Wincy Van608406e2015-02-03 23:57:51 +080011560 }
Paolo Bonzinic9923842017-12-13 14:16:30 +010011561 } else {
11562 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
11563 unsigned word = msr / BITS_PER_LONG;
11564 msr_bitmap_l0[word] = ~0;
11565 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
11566 }
11567 }
11568
11569 nested_vmx_disable_intercept_for_msr(
11570 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010011571 X2APIC_MSR(APIC_TASKPRI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010011572 MSR_TYPE_W);
11573
11574 if (nested_cpu_has_vid(vmcs12)) {
11575 nested_vmx_disable_intercept_for_msr(
11576 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010011577 X2APIC_MSR(APIC_EOI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010011578 MSR_TYPE_W);
11579 nested_vmx_disable_intercept_for_msr(
11580 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010011581 X2APIC_MSR(APIC_SELF_IPI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010011582 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +080011583 }
Ashok Raj15d45072018-02-01 22:59:43 +010011584
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010011585 if (spec_ctrl)
11586 nested_vmx_disable_intercept_for_msr(
11587 msr_bitmap_l1, msr_bitmap_l0,
11588 MSR_IA32_SPEC_CTRL,
11589 MSR_TYPE_R | MSR_TYPE_W);
11590
Ashok Raj15d45072018-02-01 22:59:43 +010011591 if (pred_cmd)
11592 nested_vmx_disable_intercept_for_msr(
11593 msr_bitmap_l1, msr_bitmap_l0,
11594 MSR_IA32_PRED_CMD,
11595 MSR_TYPE_W);
11596
Wincy Vanf2b93282015-02-03 23:56:03 +080011597 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011598 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080011599
11600 return true;
11601}
11602
Liran Alon61ada742018-06-23 02:35:08 +030011603static void nested_cache_shadow_vmcs12(struct kvm_vcpu *vcpu,
11604 struct vmcs12 *vmcs12)
11605{
11606 struct vmcs12 *shadow;
11607 struct page *page;
11608
11609 if (!nested_cpu_has_shadow_vmcs(vmcs12) ||
11610 vmcs12->vmcs_link_pointer == -1ull)
11611 return;
11612
11613 shadow = get_shadow_vmcs12(vcpu);
11614 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->vmcs_link_pointer);
11615
11616 memcpy(shadow, kmap(page), VMCS12_SIZE);
11617
11618 kunmap(page);
11619 kvm_release_page_clean(page);
11620}
11621
11622static void nested_flush_cached_shadow_vmcs12(struct kvm_vcpu *vcpu,
11623 struct vmcs12 *vmcs12)
11624{
11625 struct vcpu_vmx *vmx = to_vmx(vcpu);
11626
11627 if (!nested_cpu_has_shadow_vmcs(vmcs12) ||
11628 vmcs12->vmcs_link_pointer == -1ull)
11629 return;
11630
11631 kvm_write_guest(vmx->vcpu.kvm, vmcs12->vmcs_link_pointer,
11632 get_shadow_vmcs12(vcpu), VMCS12_SIZE);
11633}
11634
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040011635static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
11636 struct vmcs12 *vmcs12)
11637{
11638 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
11639 !page_address_valid(vcpu, vmcs12->apic_access_addr))
11640 return -EINVAL;
11641 else
11642 return 0;
11643}
11644
Wincy Vanf2b93282015-02-03 23:56:03 +080011645static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
11646 struct vmcs12 *vmcs12)
11647{
Wincy Van82f0dd42015-02-03 23:57:18 +080011648 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080011649 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080011650 !nested_cpu_has_vid(vmcs12) &&
11651 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080011652 return 0;
11653
11654 /*
11655 * If virtualize x2apic mode is enabled,
11656 * virtualize apic access must be disabled.
11657 */
Wincy Van82f0dd42015-02-03 23:57:18 +080011658 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
11659 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080011660 return -EINVAL;
11661
Wincy Van608406e2015-02-03 23:57:51 +080011662 /*
11663 * If virtual interrupt delivery is enabled,
11664 * we must exit on external interrupts.
11665 */
11666 if (nested_cpu_has_vid(vmcs12) &&
11667 !nested_exit_on_intr(vcpu))
11668 return -EINVAL;
11669
Wincy Van705699a2015-02-03 23:58:17 +080011670 /*
11671 * bits 15:8 should be zero in posted_intr_nv,
11672 * the descriptor address has been already checked
11673 * in nested_get_vmcs12_pages.
Krish Sadhukhan6de84e52018-08-23 20:03:03 -040011674 *
11675 * bits 5:0 of posted_intr_desc_addr should be zero.
Wincy Van705699a2015-02-03 23:58:17 +080011676 */
11677 if (nested_cpu_has_posted_intr(vmcs12) &&
11678 (!nested_cpu_has_vid(vmcs12) ||
11679 !nested_exit_intr_ack_set(vcpu) ||
Krish Sadhukhan6de84e52018-08-23 20:03:03 -040011680 (vmcs12->posted_intr_nv & 0xff00) ||
11681 (vmcs12->posted_intr_desc_addr & 0x3f) ||
11682 (!page_address_valid(vcpu, vmcs12->posted_intr_desc_addr))))
Wincy Van705699a2015-02-03 23:58:17 +080011683 return -EINVAL;
11684
Wincy Vanf2b93282015-02-03 23:56:03 +080011685 /* tpr shadow is needed by all apicv features. */
11686 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
11687 return -EINVAL;
11688
11689 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080011690}
11691
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011692static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
11693 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011694 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030011695{
Liran Alone2536742018-06-23 02:35:02 +030011696 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011697 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011698 u64 count, addr;
11699
Liran Alone2536742018-06-23 02:35:02 +030011700 if (vmcs12_read_any(vmcs12, count_field, &count) ||
11701 vmcs12_read_any(vmcs12, addr_field, &addr)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011702 WARN_ON(1);
11703 return -EINVAL;
11704 }
11705 if (count == 0)
11706 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011707 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011708 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
11709 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011710 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011711 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
11712 addr_field, maxphyaddr, count, addr);
11713 return -EINVAL;
11714 }
11715 return 0;
11716}
11717
11718static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
11719 struct vmcs12 *vmcs12)
11720{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011721 if (vmcs12->vm_exit_msr_load_count == 0 &&
11722 vmcs12->vm_exit_msr_store_count == 0 &&
11723 vmcs12->vm_entry_msr_load_count == 0)
11724 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011725 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011726 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011727 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011728 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011729 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030011730 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030011731 return -EINVAL;
11732 return 0;
11733}
11734
Bandan Dasc5f983f2017-05-05 15:25:14 -040011735static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
11736 struct vmcs12 *vmcs12)
11737{
Krish Sadhukhan55c1dcd2018-09-27 14:33:27 -040011738 if (!nested_cpu_has_pml(vmcs12))
11739 return 0;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011740
Krish Sadhukhan55c1dcd2018-09-27 14:33:27 -040011741 if (!nested_cpu_has_ept(vmcs12) ||
11742 !page_address_valid(vcpu, vmcs12->pml_address))
11743 return -EINVAL;
Bandan Dasc5f983f2017-05-05 15:25:14 -040011744
11745 return 0;
11746}
11747
Liran Alona8a7c022018-06-23 02:35:06 +030011748static int nested_vmx_check_shadow_vmcs_controls(struct kvm_vcpu *vcpu,
11749 struct vmcs12 *vmcs12)
11750{
11751 if (!nested_cpu_has_shadow_vmcs(vmcs12))
11752 return 0;
11753
11754 if (!page_address_valid(vcpu, vmcs12->vmread_bitmap) ||
11755 !page_address_valid(vcpu, vmcs12->vmwrite_bitmap))
11756 return -EINVAL;
11757
11758 return 0;
11759}
11760
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011761static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
11762 struct vmx_msr_entry *e)
11763{
11764 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020011765 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011766 return -EINVAL;
11767 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
11768 e->index == MSR_IA32_UCODE_REV)
11769 return -EINVAL;
11770 if (e->reserved != 0)
11771 return -EINVAL;
11772 return 0;
11773}
11774
11775static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
11776 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030011777{
11778 if (e->index == MSR_FS_BASE ||
11779 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011780 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
11781 nested_vmx_msr_check_common(vcpu, e))
11782 return -EINVAL;
11783 return 0;
11784}
11785
11786static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
11787 struct vmx_msr_entry *e)
11788{
11789 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
11790 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030011791 return -EINVAL;
11792 return 0;
11793}
11794
11795/*
11796 * Load guest's/host's msr at nested entry/exit.
11797 * return 0 for success, entry index for failure.
11798 */
11799static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
11800{
11801 u32 i;
11802 struct vmx_msr_entry e;
11803 struct msr_data msr;
11804
11805 msr.host_initiated = false;
11806 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011807 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
11808 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011809 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011810 "%s cannot read MSR entry (%u, 0x%08llx)\n",
11811 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030011812 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011813 }
11814 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011815 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011816 "%s check failed (%u, 0x%x, 0x%x)\n",
11817 __func__, i, e.index, e.reserved);
11818 goto fail;
11819 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011820 msr.index = e.index;
11821 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011822 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011823 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011824 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
11825 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030011826 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011827 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011828 }
11829 return 0;
11830fail:
11831 return i + 1;
11832}
11833
11834static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
11835{
11836 u32 i;
11837 struct vmx_msr_entry e;
11838
11839 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011840 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011841 if (kvm_vcpu_read_guest(vcpu,
11842 gpa + i * sizeof(e),
11843 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011844 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011845 "%s cannot read MSR entry (%u, 0x%08llx)\n",
11846 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030011847 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011848 }
11849 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011850 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011851 "%s check failed (%u, 0x%x, 0x%x)\n",
11852 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030011853 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011854 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011855 msr_info.host_initiated = false;
11856 msr_info.index = e.index;
11857 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011858 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011859 "%s cannot read MSR (%u, 0x%x)\n",
11860 __func__, i, e.index);
11861 return -EINVAL;
11862 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011863 if (kvm_vcpu_write_guest(vcpu,
11864 gpa + i * sizeof(e) +
11865 offsetof(struct vmx_msr_entry, value),
11866 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011867 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011868 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011869 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011870 return -EINVAL;
11871 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011872 }
11873 return 0;
11874}
11875
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011876static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
11877{
11878 unsigned long invalid_mask;
11879
11880 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
11881 return (val & invalid_mask) == 0;
11882}
11883
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011884/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011885 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
11886 * emulating VM entry into a guest with EPT enabled.
11887 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11888 * is assigned to entry_failure_code on failure.
11889 */
11890static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080011891 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011892{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011893 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011894 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011895 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11896 return 1;
11897 }
11898
11899 /*
11900 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
11901 * must not be dereferenced.
11902 */
11903 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
11904 !nested_ept) {
11905 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
11906 *entry_failure_code = ENTRY_FAIL_PDPTE;
11907 return 1;
11908 }
11909 }
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011910 }
11911
Junaid Shahid50c28f22018-06-27 14:59:11 -070011912 if (!nested_ept)
Junaid Shahidade61e22018-06-27 14:59:15 -070011913 kvm_mmu_new_cr3(vcpu, cr3, false);
Junaid Shahid50c28f22018-06-27 14:59:11 -070011914
11915 vcpu->arch.cr3 = cr3;
11916 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
11917
11918 kvm_init_mmu(vcpu, false);
11919
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011920 return 0;
11921}
11922
Liran Alonefebf0a2018-10-08 23:42:20 +030011923/*
11924 * Returns if KVM is able to config CPU to tag TLB entries
11925 * populated by L2 differently than TLB entries populated
11926 * by L1.
11927 *
11928 * If L1 uses EPT, then TLB entries are tagged with different EPTP.
11929 *
11930 * If L1 uses VPID and we allocated a vpid02, TLB entries are tagged
11931 * with different VPID (L1 entries are tagged with vmx->vpid
11932 * while L2 entries are tagged with vmx->nested.vpid02).
11933 */
11934static bool nested_has_guest_tlb_tag(struct kvm_vcpu *vcpu)
11935{
11936 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11937
11938 return nested_cpu_has_ept(vmcs12) ||
11939 (nested_cpu_has_vpid(vmcs12) && to_vmx(vcpu)->nested.vpid02);
11940}
11941
Sean Christopherson3df5c372018-09-26 09:23:44 -070011942static u64 nested_vmx_calc_efer(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
11943{
11944 if (vmx->nested.nested_run_pending &&
11945 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
11946 return vmcs12->guest_ia32_efer;
11947 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
11948 return vmx->vcpu.arch.efer | (EFER_LMA | EFER_LME);
11949 else
11950 return vmx->vcpu.arch.efer & ~(EFER_LMA | EFER_LME);
11951}
11952
Sean Christopherson09abe322018-09-26 09:23:50 -070011953static void prepare_vmcs02_constant_state(struct vcpu_vmx *vmx)
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011954{
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011955 /*
Sean Christopherson9d6105b2018-09-26 09:23:51 -070011956 * If vmcs02 hasn't been initialized, set the constant vmcs02 state
Sean Christopherson09abe322018-09-26 09:23:50 -070011957 * according to L0's settings (vmcs12 is irrelevant here). Host
11958 * fields that come from L0 and are not constant, e.g. HOST_CR3,
11959 * will be set as needed prior to VMLAUNCH/VMRESUME.
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011960 */
Sean Christopherson9d6105b2018-09-26 09:23:51 -070011961 if (vmx->nested.vmcs02_initialized)
Sean Christopherson09abe322018-09-26 09:23:50 -070011962 return;
Sean Christopherson9d6105b2018-09-26 09:23:51 -070011963 vmx->nested.vmcs02_initialized = true;
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011964
Sean Christopherson52017602018-09-26 09:23:57 -070011965 /*
11966 * We don't care what the EPTP value is we just need to guarantee
11967 * it's valid so we don't get a false positive when doing early
11968 * consistency checks.
11969 */
11970 if (enable_ept && nested_early_check)
11971 vmcs_write64(EPT_POINTER, construct_eptp(&vmx->vcpu, 0));
11972
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011973 /* All VMFUNCs are currently emulated through L0 vmexits. */
11974 if (cpu_has_vmx_vmfunc())
11975 vmcs_write64(VM_FUNCTION_CONTROL, 0);
11976
Sean Christopherson09abe322018-09-26 09:23:50 -070011977 if (cpu_has_vmx_posted_intr())
11978 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
11979
11980 if (cpu_has_vmx_msr_bitmap())
11981 vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
11982
11983 if (enable_pml)
11984 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011985
11986 /*
Sean Christopherson09abe322018-09-26 09:23:50 -070011987 * Set the MSR load/store lists to match L0's settings. Only the
11988 * addresses are constant (for vmcs02), the counts can change based
11989 * on L2's behavior, e.g. switching to/from long mode.
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011990 */
11991 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -040011992 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -040011993 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011994
Sean Christopherson09abe322018-09-26 09:23:50 -070011995 vmx_set_constant_host_state(vmx);
11996}
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011997
Sean Christopherson09abe322018-09-26 09:23:50 -070011998static void prepare_vmcs02_early_full(struct vcpu_vmx *vmx,
11999 struct vmcs12 *vmcs12)
12000{
12001 prepare_vmcs02_constant_state(vmx);
12002
12003 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010012004
12005 if (enable_vpid) {
12006 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
12007 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
12008 else
12009 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
12010 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +010012011}
12012
Sean Christopherson09abe322018-09-26 09:23:50 -070012013static void prepare_vmcs02_early(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012014{
Bandan Das03efce62017-05-05 15:25:15 -040012015 u32 exec_control, vmcs12_exec_ctrl;
Sean Christopherson09abe322018-09-26 09:23:50 -070012016 u64 guest_efer = nested_vmx_calc_efer(vmx, vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012017
Sean Christopherson09abe322018-09-26 09:23:50 -070012018 if (vmx->nested.dirty_vmcs12)
12019 prepare_vmcs02_early_full(vmx, vmcs12);
Sean Christopherson9d1887e2018-03-05 09:33:27 -080012020
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010012021 /*
Sean Christopherson09abe322018-09-26 09:23:50 -070012022 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
12023 * entry, but only if the current (host) sp changed from the value
12024 * we wrote last (vmx->host_rsp). This cache is no longer relevant
12025 * if we switch vmcs, and rather than hold a separate cache per vmcs,
Sean Christopherson52017602018-09-26 09:23:57 -070012026 * here we just force the write to happen on entry. host_rsp will
12027 * also be written unconditionally by nested_vmx_check_vmentry_hw()
12028 * if we are doing early consistency checks via hardware.
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010012029 */
Sean Christopherson09abe322018-09-26 09:23:50 -070012030 vmx->host_rsp = 0;
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010012031
Sean Christopherson09abe322018-09-26 09:23:50 -070012032 /*
12033 * PIN CONTROLS
12034 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010012035 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080012036
Sean Christophersonf459a702018-08-27 15:21:11 -070012037 /* Preemption timer setting is computed directly in vmx_vcpu_run. */
Paolo Bonzini9314006db2016-07-06 13:23:51 +020012038 exec_control |= vmcs_config.pin_based_exec_ctrl;
Sean Christophersonf459a702018-08-27 15:21:11 -070012039 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
12040 vmx->loaded_vmcs->hv_timer_armed = false;
Paolo Bonzini9314006db2016-07-06 13:23:51 +020012041
12042 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080012043 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080012044 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
12045 vmx->nested.pi_pending = false;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080012046 } else {
Wincy Van705699a2015-02-03 23:58:17 +080012047 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080012048 }
Jan Kiszkaf41245002014-03-07 20:03:13 +010012049 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012050
Sean Christopherson09abe322018-09-26 09:23:50 -070012051 /*
12052 * EXEC CONTROLS
12053 */
12054 exec_control = vmx_exec_control(vmx); /* L0's desires */
12055 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
12056 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
12057 exec_control &= ~CPU_BASED_TPR_SHADOW;
12058 exec_control |= vmcs12->cpu_based_vm_exec_control;
Jan Kiszka0238ea92013-03-13 11:31:24 +010012059
Sean Christopherson09abe322018-09-26 09:23:50 -070012060 /*
12061 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
12062 * nested_get_vmcs12_pages can't fix it up, the illegal value
12063 * will result in a VM entry failure.
12064 */
12065 if (exec_control & CPU_BASED_TPR_SHADOW) {
12066 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
12067 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
12068 } else {
12069#ifdef CONFIG_X86_64
12070 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
12071 CPU_BASED_CR8_STORE_EXITING;
12072#endif
12073 }
12074
12075 /*
12076 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
12077 * for I/O port accesses.
12078 */
12079 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
12080 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
12081 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
12082
12083 /*
12084 * SECONDARY EXEC CONTROLS
12085 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012086 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020012087 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080012088
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012089 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020012090 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020012091 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010012092 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020012093 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020012094 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040012095 SECONDARY_EXEC_APIC_REGISTER_VIRT |
12096 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012097 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040012098 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
12099 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
12100 ~SECONDARY_EXEC_ENABLE_PML;
12101 exec_control |= vmcs12_exec_ctrl;
12102 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012103
Liran Alon32c7acf2018-06-23 02:35:11 +030012104 /* VMCS shadowing for L2 is emulated for now */
12105 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
12106
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010012107 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
Wincy Van608406e2015-02-03 23:57:51 +080012108 vmcs_write16(GUEST_INTR_STATUS,
12109 vmcs12->guest_intr_status);
Wincy Van608406e2015-02-03 23:57:51 +080012110
Jim Mattson6beb7bd2016-11-30 12:03:45 -080012111 /*
12112 * Write an illegal value to APIC_ACCESS_ADDR. Later,
12113 * nested_get_vmcs12_pages will either fix it up or
12114 * remove the VM execution control.
12115 */
12116 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
12117 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
12118
Sean Christopherson0b665d32018-08-14 09:33:34 -070012119 if (exec_control & SECONDARY_EXEC_ENCLS_EXITING)
12120 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
12121
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012122 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
12123 }
12124
Jim Mattson83bafef2016-10-04 10:48:38 -070012125 /*
Sean Christopherson09abe322018-09-26 09:23:50 -070012126 * ENTRY CONTROLS
12127 *
Sean Christopherson3df5c372018-09-26 09:23:44 -070012128 * vmcs12's VM_{ENTRY,EXIT}_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE
Sean Christopherson09abe322018-09-26 09:23:50 -070012129 * are emulated by vmx_set_efer() in prepare_vmcs02(), but speculate
12130 * on the related bits (if supported by the CPU) in the hope that
12131 * we can avoid VMWrites during vmx_set_efer().
Sean Christopherson3df5c372018-09-26 09:23:44 -070012132 */
Sean Christopherson3df5c372018-09-26 09:23:44 -070012133 exec_control = (vmcs12->vm_entry_controls | vmcs_config.vmentry_ctrl) &
12134 ~VM_ENTRY_IA32E_MODE & ~VM_ENTRY_LOAD_IA32_EFER;
12135 if (cpu_has_load_ia32_efer) {
12136 if (guest_efer & EFER_LMA)
12137 exec_control |= VM_ENTRY_IA32E_MODE;
12138 if (guest_efer != host_efer)
12139 exec_control |= VM_ENTRY_LOAD_IA32_EFER;
12140 }
12141 vm_entry_controls_init(vmx, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012142
Sean Christopherson09abe322018-09-26 09:23:50 -070012143 /*
12144 * EXIT CONTROLS
12145 *
12146 * L2->L1 exit controls are emulated - the hardware exit is to L0 so
12147 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
12148 * bits may be modified by vmx_set_efer() in prepare_vmcs02().
12149 */
12150 exec_control = vmcs_config.vmexit_ctrl;
12151 if (cpu_has_load_ia32_efer && guest_efer != host_efer)
12152 exec_control |= VM_EXIT_LOAD_IA32_EFER;
12153 vm_exit_controls_init(vmx, exec_control);
12154
12155 /*
12156 * Conceptually we want to copy the PML address and index from
12157 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
12158 * since we always flush the log on each vmexit and never change
12159 * the PML address (once set), this happens to be equivalent to
12160 * simply resetting the index in vmcs02.
12161 */
12162 if (enable_pml)
12163 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
12164
12165 /*
12166 * Interrupt/Exception Fields
12167 */
12168 if (vmx->nested.nested_run_pending) {
12169 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
12170 vmcs12->vm_entry_intr_info_field);
12171 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
12172 vmcs12->vm_entry_exception_error_code);
12173 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
12174 vmcs12->vm_entry_instruction_len);
12175 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
12176 vmcs12->guest_interruptibility_info);
12177 vmx->loaded_vmcs->nmi_known_unmasked =
12178 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
12179 } else {
12180 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
12181 }
12182}
12183
12184static void prepare_vmcs02_full(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
12185{
12186 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
12187 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
12188 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
12189 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
12190 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
12191 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
12192 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
12193 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
12194 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
12195 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
12196 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
12197 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
12198 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
12199 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
12200 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
12201 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
12202 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
12203 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
12204 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
12205 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
12206 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
12207 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
12208 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
12209 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
12210 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
12211 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
12212 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
12213 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
12214 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
12215 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
12216 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
12217
12218 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
12219 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
12220 vmcs12->guest_pending_dbg_exceptions);
12221 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
12222 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
12223
12224 if (nested_cpu_has_xsaves(vmcs12))
12225 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
12226
12227 /*
12228 * Whether page-faults are trapped is determined by a combination of
12229 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
12230 * If enable_ept, L0 doesn't care about page faults and we should
12231 * set all of these to L1's desires. However, if !enable_ept, L0 does
12232 * care about (at least some) page faults, and because it is not easy
12233 * (if at all possible?) to merge L0 and L1's desires, we simply ask
12234 * to exit on each and every L2 page fault. This is done by setting
12235 * MASK=MATCH=0 and (see below) EB.PF=1.
12236 * Note that below we don't need special code to set EB.PF beyond the
12237 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
12238 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
12239 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
12240 */
12241 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
12242 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
12243 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
12244 enable_ept ? vmcs12->page_fault_error_code_match : 0);
12245
12246 if (cpu_has_vmx_apicv()) {
12247 vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
12248 vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
12249 vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
12250 vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
12251 }
12252
12253 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
12254 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
12255
12256 set_cr4_guest_host_mask(vmx);
12257
12258 if (kvm_mpx_supported()) {
12259 if (vmx->nested.nested_run_pending &&
12260 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS))
12261 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
12262 else
12263 vmcs_write64(GUEST_BNDCFGS, vmx->nested.vmcs01_guest_bndcfgs);
12264 }
12265
12266 /*
12267 * L1 may access the L2's PDPTR, so save them to construct vmcs12
12268 */
12269 if (enable_ept) {
12270 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
12271 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
12272 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
12273 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
12274 }
12275}
12276
12277/*
12278 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
12279 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
12280 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
12281 * guest in a way that will both be appropriate to L1's requests, and our
12282 * needs. In addition to modifying the active vmcs (which is vmcs02), this
12283 * function also has additional necessary side-effects, like setting various
12284 * vcpu->arch fields.
12285 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
12286 * is assigned to entry_failure_code on failure.
12287 */
12288static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
12289 u32 *entry_failure_code)
12290{
12291 struct vcpu_vmx *vmx = to_vmx(vcpu);
12292
12293 if (vmx->nested.dirty_vmcs12) {
12294 prepare_vmcs02_full(vmx, vmcs12);
12295 vmx->nested.dirty_vmcs12 = false;
12296 }
12297
12298 /*
12299 * First, the fields that are shadowed. This must be kept in sync
12300 * with vmx_shadow_fields.h.
12301 */
12302
12303 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
12304 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
12305 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
12306 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
12307 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
12308
12309 if (vmx->nested.nested_run_pending &&
12310 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
12311 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
12312 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
12313 } else {
12314 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
12315 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
12316 }
12317 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
12318
12319 vmx->nested.preemption_timer_expired = false;
12320 if (nested_cpu_has_preemption_timer(vmcs12))
12321 vmx_start_preemption_timer(vcpu);
12322
12323 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
12324 * bitwise-or of what L1 wants to trap for L2, and what we want to
12325 * trap. Note that CR0.TS also needs updating - we do this later.
12326 */
12327 update_exception_bitmap(vcpu);
12328 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
12329 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
12330
Jim Mattson6514dc32018-04-26 16:09:12 -070012331 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012332 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012333 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020012334 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012335 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012336 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012337 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012338
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012339 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
12340
Peter Feinerc95ba922016-08-17 09:36:47 -070012341 if (kvm_has_tsc_control)
12342 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012343
12344 if (enable_vpid) {
12345 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070012346 * There is no direct mapping between vpid02 and vpid12, the
12347 * vpid02 is per-vCPU for L0 and reused while the value of
12348 * vpid12 is changed w/ one invvpid during nested vmentry.
12349 * The vpid12 is allocated by L1 for L2, so it will not
12350 * influence global bitmap(for vpid01 and vpid02 allocation)
12351 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012352 */
Liran Alonefebf0a2018-10-08 23:42:20 +030012353 if (nested_cpu_has_vpid(vmcs12) && nested_has_guest_tlb_tag(vcpu)) {
Wanpeng Li5c614b32015-10-13 09:18:36 -070012354 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
12355 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
Liran Alonefebf0a2018-10-08 23:42:20 +030012356 __vmx_flush_tlb(vcpu, nested_get_vpid02(vcpu), false);
Wanpeng Li5c614b32015-10-13 09:18:36 -070012357 }
12358 } else {
Liran Alon14389212018-10-08 23:42:17 +030012359 /*
12360 * If L1 use EPT, then L0 needs to execute INVEPT on
12361 * EPTP02 instead of EPTP01. Therefore, delay TLB
12362 * flush until vmcs02->eptp is fully updated by
12363 * KVM_REQ_LOAD_CR3. Note that this assumes
12364 * KVM_REQ_TLB_FLUSH is evaluated after
12365 * KVM_REQ_LOAD_CR3 in vcpu_enter_guest().
12366 */
12367 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Wanpeng Li5c614b32015-10-13 09:18:36 -070012368 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012369 }
12370
Sean Christopherson5b8ba412018-09-26 09:23:40 -070012371 if (nested_cpu_has_ept(vmcs12))
12372 nested_ept_init_mmu_context(vcpu);
12373 else if (nested_cpu_has2(vmcs12,
12374 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Junaid Shahida468f2d2018-04-26 13:09:50 -070012375 vmx_flush_tlb(vcpu, true);
Nadav Har'El155a97a2013-08-05 11:07:16 +030012376
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012377 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012378 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
12379 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012380 * The CR0_READ_SHADOW is what L2 should have expected to read given
12381 * the specifications by L1; It's not enough to take
12382 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
12383 * have more bits than L1 expected.
12384 */
12385 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
12386 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
12387
12388 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
12389 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
12390
Sean Christopherson09abe322018-09-26 09:23:50 -070012391 vcpu->arch.efer = nested_vmx_calc_efer(vmx, vmcs12);
Sean Christopherson3df5c372018-09-26 09:23:44 -070012392 /* Note: may modify VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
David Matlack5a6a9742016-11-29 18:14:10 -080012393 vmx_set_efer(vcpu, vcpu->arch.efer);
12394
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070012395 /*
12396 * Guest state is invalid and unrestricted guest is disabled,
12397 * which means L1 attempted VMEntry to L2 with invalid state.
12398 * Fail the VMEntry.
12399 */
Paolo Bonzini3184a992018-03-21 14:20:18 +010012400 if (vmx->emulation_required) {
12401 *entry_failure_code = ENTRY_FAIL_DEFAULT;
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070012402 return 1;
Paolo Bonzini3184a992018-03-21 14:20:18 +010012403 }
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070012404
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010012405 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010012406 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010012407 entry_failure_code))
12408 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010012409
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030012410 if (!enable_ept)
12411 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
12412
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012413 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
12414 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010012415 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030012416}
12417
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050012418static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
12419{
12420 if (!nested_cpu_has_nmi_exiting(vmcs12) &&
12421 nested_cpu_has_virtual_nmis(vmcs12))
12422 return -EINVAL;
12423
12424 if (!nested_cpu_has_virtual_nmis(vmcs12) &&
12425 nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING))
12426 return -EINVAL;
12427
12428 return 0;
12429}
12430
Jim Mattsonca0bde22016-11-30 12:03:46 -080012431static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
12432{
12433 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson64a919f2018-09-26 09:23:39 -070012434 bool ia32e;
Jim Mattsonca0bde22016-11-30 12:03:46 -080012435
12436 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
12437 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
12438 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12439
Krish Sadhukhanba8e23d2018-09-04 14:42:58 -040012440 if (nested_cpu_has_vpid(vmcs12) && !vmcs12->virtual_processor_id)
12441 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12442
Jim Mattson56a20512017-07-06 16:33:06 -070012443 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
12444 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12445
Jim Mattsonca0bde22016-11-30 12:03:46 -080012446 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
12447 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12448
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040012449 if (nested_vmx_check_apic_access_controls(vcpu, vmcs12))
12450 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12451
Jim Mattson712b12d2017-08-24 13:24:47 -070012452 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
12453 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12454
Jim Mattsonca0bde22016-11-30 12:03:46 -080012455 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
12456 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12457
12458 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
12459 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12460
Bandan Dasc5f983f2017-05-05 15:25:14 -040012461 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
12462 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12463
Liran Alona8a7c022018-06-23 02:35:06 +030012464 if (nested_vmx_check_shadow_vmcs_controls(vcpu, vmcs12))
12465 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12466
Jim Mattsonca0bde22016-11-30 12:03:46 -080012467 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012468 vmx->nested.msrs.procbased_ctls_low,
12469 vmx->nested.msrs.procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070012470 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
12471 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012472 vmx->nested.msrs.secondary_ctls_low,
12473 vmx->nested.msrs.secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080012474 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012475 vmx->nested.msrs.pinbased_ctls_low,
12476 vmx->nested.msrs.pinbased_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080012477 !vmx_control_verify(vmcs12->vm_exit_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012478 vmx->nested.msrs.exit_ctls_low,
12479 vmx->nested.msrs.exit_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080012480 !vmx_control_verify(vmcs12->vm_entry_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012481 vmx->nested.msrs.entry_ctls_low,
12482 vmx->nested.msrs.entry_ctls_high))
Jim Mattsonca0bde22016-11-30 12:03:46 -080012483 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12484
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050012485 if (nested_vmx_check_nmi_controls(vmcs12))
Jim Mattsonca0bde22016-11-30 12:03:46 -080012486 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12487
Bandan Das41ab9372017-08-03 15:54:43 -040012488 if (nested_cpu_has_vmfunc(vmcs12)) {
12489 if (vmcs12->vm_function_control &
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010012490 ~vmx->nested.msrs.vmfunc_controls)
Bandan Das41ab9372017-08-03 15:54:43 -040012491 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12492
12493 if (nested_cpu_has_eptp_switching(vmcs12)) {
12494 if (!nested_cpu_has_ept(vmcs12) ||
12495 !page_address_valid(vcpu, vmcs12->eptp_list_address))
12496 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12497 }
12498 }
Bandan Das27c42a12017-08-03 15:54:42 -040012499
Jim Mattsonc7c2c7092017-05-05 11:28:09 -070012500 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
12501 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12502
Jim Mattsonca0bde22016-11-30 12:03:46 -080012503 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
12504 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
12505 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
12506 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
12507
Marc Orr04473782018-06-20 17:21:29 -070012508 /*
Sean Christopherson64a919f2018-09-26 09:23:39 -070012509 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
12510 * IA32_EFER MSR must be 0 in the field for that register. In addition,
12511 * the values of the LMA and LME bits in the field must each be that of
12512 * the host address-space size VM-exit control.
12513 */
12514 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
12515 ia32e = (vmcs12->vm_exit_controls &
12516 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
12517 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
12518 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
12519 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
12520 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
12521 }
12522
12523 /*
Marc Orr04473782018-06-20 17:21:29 -070012524 * From the Intel SDM, volume 3:
12525 * Fields relevant to VM-entry event injection must be set properly.
12526 * These fields are the VM-entry interruption-information field, the
12527 * VM-entry exception error code, and the VM-entry instruction length.
12528 */
12529 if (vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK) {
12530 u32 intr_info = vmcs12->vm_entry_intr_info_field;
12531 u8 vector = intr_info & INTR_INFO_VECTOR_MASK;
12532 u32 intr_type = intr_info & INTR_INFO_INTR_TYPE_MASK;
12533 bool has_error_code = intr_info & INTR_INFO_DELIVER_CODE_MASK;
12534 bool should_have_error_code;
12535 bool urg = nested_cpu_has2(vmcs12,
12536 SECONDARY_EXEC_UNRESTRICTED_GUEST);
12537 bool prot_mode = !urg || vmcs12->guest_cr0 & X86_CR0_PE;
12538
12539 /* VM-entry interruption-info field: interruption type */
12540 if (intr_type == INTR_TYPE_RESERVED ||
12541 (intr_type == INTR_TYPE_OTHER_EVENT &&
12542 !nested_cpu_supports_monitor_trap_flag(vcpu)))
12543 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12544
12545 /* VM-entry interruption-info field: vector */
12546 if ((intr_type == INTR_TYPE_NMI_INTR && vector != NMI_VECTOR) ||
12547 (intr_type == INTR_TYPE_HARD_EXCEPTION && vector > 31) ||
12548 (intr_type == INTR_TYPE_OTHER_EVENT && vector != 0))
12549 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12550
12551 /* VM-entry interruption-info field: deliver error code */
12552 should_have_error_code =
12553 intr_type == INTR_TYPE_HARD_EXCEPTION && prot_mode &&
12554 x86_exception_has_error_code(vector);
12555 if (has_error_code != should_have_error_code)
12556 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12557
12558 /* VM-entry exception error code */
12559 if (has_error_code &&
12560 vmcs12->vm_entry_exception_error_code & GENMASK(31, 15))
12561 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12562
12563 /* VM-entry interruption-info field: reserved bits */
12564 if (intr_info & INTR_INFO_RESVD_BITS_MASK)
12565 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12566
12567 /* VM-entry instruction length */
12568 switch (intr_type) {
12569 case INTR_TYPE_SOFT_EXCEPTION:
12570 case INTR_TYPE_SOFT_INTR:
12571 case INTR_TYPE_PRIV_SW_EXCEPTION:
12572 if ((vmcs12->vm_entry_instruction_len > 15) ||
12573 (vmcs12->vm_entry_instruction_len == 0 &&
12574 !nested_cpu_has_zero_length_injection(vcpu)))
12575 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12576 }
12577 }
12578
Sean Christopherson5b8ba412018-09-26 09:23:40 -070012579 if (nested_cpu_has_ept(vmcs12) &&
12580 !valid_ept_address(vcpu, vmcs12->ept_pointer))
12581 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
12582
Jim Mattsonca0bde22016-11-30 12:03:46 -080012583 return 0;
12584}
12585
Liran Alonf145d902018-06-23 02:35:07 +030012586static int nested_vmx_check_vmcs_link_ptr(struct kvm_vcpu *vcpu,
12587 struct vmcs12 *vmcs12)
12588{
12589 int r;
12590 struct page *page;
12591 struct vmcs12 *shadow;
12592
12593 if (vmcs12->vmcs_link_pointer == -1ull)
12594 return 0;
12595
12596 if (!page_address_valid(vcpu, vmcs12->vmcs_link_pointer))
12597 return -EINVAL;
12598
12599 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->vmcs_link_pointer);
12600 if (is_error_page(page))
12601 return -EINVAL;
12602
12603 r = 0;
12604 shadow = kmap(page);
12605 if (shadow->hdr.revision_id != VMCS12_REVISION ||
12606 shadow->hdr.shadow_vmcs != nested_cpu_has_shadow_vmcs(vmcs12))
12607 r = -EINVAL;
12608 kunmap(page);
12609 kvm_release_page_clean(page);
12610 return r;
12611}
12612
Jim Mattsonca0bde22016-11-30 12:03:46 -080012613static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
12614 u32 *exit_qual)
12615{
12616 bool ia32e;
12617
12618 *exit_qual = ENTRY_FAIL_DEFAULT;
12619
12620 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
12621 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
12622 return 1;
12623
Liran Alonf145d902018-06-23 02:35:07 +030012624 if (nested_vmx_check_vmcs_link_ptr(vcpu, vmcs12)) {
Jim Mattsonca0bde22016-11-30 12:03:46 -080012625 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
12626 return 1;
12627 }
12628
12629 /*
12630 * If the load IA32_EFER VM-entry control is 1, the following checks
12631 * are performed on the field for the IA32_EFER MSR:
12632 * - Bits reserved in the IA32_EFER MSR must be 0.
12633 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
12634 * the IA-32e mode guest VM-exit control. It must also be identical
12635 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
12636 * CR0.PG) is 1.
12637 */
12638 if (to_vmx(vcpu)->nested.nested_run_pending &&
12639 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
12640 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
12641 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
12642 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
12643 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
12644 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
12645 return 1;
12646 }
12647
Wanpeng Lif1b026a2017-11-05 16:54:48 -080012648 if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
12649 (is_noncanonical_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu) ||
12650 (vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD)))
12651 return 1;
12652
Jim Mattsonca0bde22016-11-30 12:03:46 -080012653 return 0;
12654}
12655
Sean Christopherson52017602018-09-26 09:23:57 -070012656static int __noclone nested_vmx_check_vmentry_hw(struct kvm_vcpu *vcpu)
12657{
12658 struct vcpu_vmx *vmx = to_vmx(vcpu);
12659 unsigned long cr3, cr4;
12660
12661 if (!nested_early_check)
12662 return 0;
12663
12664 if (vmx->msr_autoload.host.nr)
12665 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
12666 if (vmx->msr_autoload.guest.nr)
12667 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
12668
12669 preempt_disable();
12670
12671 vmx_prepare_switch_to_guest(vcpu);
12672
12673 /*
12674 * Induce a consistency check VMExit by clearing bit 1 in GUEST_RFLAGS,
12675 * which is reserved to '1' by hardware. GUEST_RFLAGS is guaranteed to
12676 * be written (by preparve_vmcs02()) before the "real" VMEnter, i.e.
12677 * there is no need to preserve other bits or save/restore the field.
12678 */
12679 vmcs_writel(GUEST_RFLAGS, 0);
12680
12681 vmcs_writel(HOST_RIP, vmx_early_consistency_check_return);
12682
12683 cr3 = __get_current_cr3_fast();
12684 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
12685 vmcs_writel(HOST_CR3, cr3);
12686 vmx->loaded_vmcs->host_state.cr3 = cr3;
12687 }
12688
12689 cr4 = cr4_read_shadow();
12690 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
12691 vmcs_writel(HOST_CR4, cr4);
12692 vmx->loaded_vmcs->host_state.cr4 = cr4;
12693 }
12694
12695 vmx->__launched = vmx->loaded_vmcs->launched;
12696
12697 asm(
12698 /* Set HOST_RSP */
Uros Bizjak4b1e5472018-10-11 19:40:44 +020012699 __ex("vmwrite %%" _ASM_SP ", %%" _ASM_DX) "\n\t"
Sean Christopherson52017602018-09-26 09:23:57 -070012700 "mov %%" _ASM_SP ", %c[host_rsp](%0)\n\t"
12701
12702 /* Check if vmlaunch of vmresume is needed */
12703 "cmpl $0, %c[launched](%0)\n\t"
12704 "je 1f\n\t"
Uros Bizjak4b1e5472018-10-11 19:40:44 +020012705 __ex("vmresume") "\n\t"
Sean Christopherson52017602018-09-26 09:23:57 -070012706 "jmp 2f\n\t"
Uros Bizjak4b1e5472018-10-11 19:40:44 +020012707 "1: " __ex("vmlaunch") "\n\t"
Sean Christopherson52017602018-09-26 09:23:57 -070012708 "jmp 2f\n\t"
12709 "2: "
12710
12711 /* Set vmx->fail accordingly */
12712 "setbe %c[fail](%0)\n\t"
12713
12714 ".pushsection .rodata\n\t"
12715 ".global vmx_early_consistency_check_return\n\t"
12716 "vmx_early_consistency_check_return: " _ASM_PTR " 2b\n\t"
12717 ".popsection"
12718 :
12719 : "c"(vmx), "d"((unsigned long)HOST_RSP),
12720 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
12721 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
12722 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp))
12723 : "rax", "cc", "memory"
12724 );
12725
12726 vmcs_writel(HOST_RIP, vmx_return);
12727
12728 preempt_enable();
12729
12730 if (vmx->msr_autoload.host.nr)
12731 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
12732 if (vmx->msr_autoload.guest.nr)
12733 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
12734
12735 if (vmx->fail) {
12736 WARN_ON_ONCE(vmcs_read32(VM_INSTRUCTION_ERROR) !=
12737 VMXERR_ENTRY_INVALID_CONTROL_FIELD);
12738 vmx->fail = 0;
12739 return 1;
12740 }
12741
12742 /*
12743 * VMExit clears RFLAGS.IF and DR7, even on a consistency check.
12744 */
12745 local_irq_enable();
12746 if (hw_breakpoint_active())
12747 set_debugreg(__this_cpu_read(cpu_dr7), 7);
12748
12749 /*
12750 * A non-failing VMEntry means we somehow entered guest mode with
12751 * an illegal RIP, and that's just the tip of the iceberg. There
12752 * is no telling what memory has been modified or what state has
12753 * been exposed to unknown code. Hitting this all but guarantees
12754 * a (very critical) hardware issue.
12755 */
12756 WARN_ON(!(vmcs_read32(VM_EXIT_REASON) &
12757 VMX_EXIT_REASONS_FAILED_VMENTRY));
12758
12759 return 0;
12760}
12761STACK_FRAME_NON_STANDARD(nested_vmx_check_vmentry_hw);
12762
Sean Christophersona633e412018-09-26 09:23:47 -070012763static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
12764 struct vmcs12 *vmcs12);
12765
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012766/*
Sean Christophersona633e412018-09-26 09:23:47 -070012767 * If from_vmentry is false, this is being called from state restore (either RSM
Jim Mattson8fcc4b52018-07-10 11:27:20 +020012768 * or KVM_SET_NESTED_STATE). Otherwise it's called from vmlaunch/vmresume.
Sean Christopherson52017602018-09-26 09:23:57 -070012769+ *
12770+ * Returns:
12771+ * 0 - success, i.e. proceed with actual VMEnter
12772+ * 1 - consistency check VMExit
12773+ * -1 - consistency check VMFail
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012774 */
Sean Christophersona633e412018-09-26 09:23:47 -070012775static int nested_vmx_enter_non_root_mode(struct kvm_vcpu *vcpu,
12776 bool from_vmentry)
Jim Mattson858e25c2016-11-30 12:03:47 -080012777{
12778 struct vcpu_vmx *vmx = to_vmx(vcpu);
12779 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzini7e712682018-10-03 13:44:26 +020012780 bool evaluate_pending_interrupts;
Sean Christophersona633e412018-09-26 09:23:47 -070012781 u32 exit_reason = EXIT_REASON_INVALID_STATE;
12782 u32 exit_qual;
Jim Mattson858e25c2016-11-30 12:03:47 -080012783
Paolo Bonzini7e712682018-10-03 13:44:26 +020012784 evaluate_pending_interrupts = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
12785 (CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_VIRTUAL_NMI_PENDING);
12786 if (likely(!evaluate_pending_interrupts) && kvm_vcpu_apicv_active(vcpu))
12787 evaluate_pending_interrupts |= vmx_has_apicv_interrupt(vcpu);
Liran Alonb5861e52018-09-03 15:20:22 +030012788
Jim Mattson858e25c2016-11-30 12:03:47 -080012789 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
12790 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Liran Alon62cf9bd812018-09-14 03:25:54 +030012791 if (kvm_mpx_supported() &&
12792 !(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS))
12793 vmx->nested.vmcs01_guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattson858e25c2016-11-30 12:03:47 -080012794
Jim Mattsonde3a0022017-11-27 17:22:25 -060012795 vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080012796
Sean Christopherson16fb9a42018-09-26 09:23:52 -070012797 prepare_vmcs02_early(vmx, vmcs12);
12798
12799 if (from_vmentry) {
12800 nested_get_vmcs12_pages(vcpu);
12801
Sean Christopherson52017602018-09-26 09:23:57 -070012802 if (nested_vmx_check_vmentry_hw(vcpu)) {
12803 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
12804 return -1;
12805 }
12806
Sean Christopherson16fb9a42018-09-26 09:23:52 -070012807 if (check_vmentry_postreqs(vcpu, vmcs12, &exit_qual))
12808 goto vmentry_fail_vmexit;
12809 }
12810
12811 enter_guest_mode(vcpu);
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012812 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12813 vcpu->arch.tsc_offset += vmcs12->tsc_offset;
12814
Sean Christophersona633e412018-09-26 09:23:47 -070012815 if (prepare_vmcs02(vcpu, vmcs12, &exit_qual))
Sean Christopherson39f9c382018-09-26 09:23:48 -070012816 goto vmentry_fail_vmexit_guest_mode;
Jim Mattson858e25c2016-11-30 12:03:47 -080012817
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012818 if (from_vmentry) {
Sean Christophersona633e412018-09-26 09:23:47 -070012819 exit_reason = EXIT_REASON_MSR_LOAD_FAIL;
12820 exit_qual = nested_vmx_load_msr(vcpu,
12821 vmcs12->vm_entry_msr_load_addr,
12822 vmcs12->vm_entry_msr_load_count);
12823 if (exit_qual)
Sean Christopherson39f9c382018-09-26 09:23:48 -070012824 goto vmentry_fail_vmexit_guest_mode;
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012825 } else {
12826 /*
12827 * The MMU is not initialized to point at the right entities yet and
12828 * "get pages" would need to read data from the guest (i.e. we will
12829 * need to perform gpa to hpa translation). Request a call
12830 * to nested_get_vmcs12_pages before the next VM-entry. The MSRs
12831 * have already been set at vmentry time and should not be reset.
12832 */
12833 kvm_make_request(KVM_REQ_GET_VMCS12_PAGES, vcpu);
12834 }
Jim Mattson858e25c2016-11-30 12:03:47 -080012835
Jim Mattson858e25c2016-11-30 12:03:47 -080012836 /*
Liran Alonb5861e52018-09-03 15:20:22 +030012837 * If L1 had a pending IRQ/NMI until it executed
12838 * VMLAUNCH/VMRESUME which wasn't delivered because it was
12839 * disallowed (e.g. interrupts disabled), L0 needs to
12840 * evaluate if this pending event should cause an exit from L2
12841 * to L1 or delivered directly to L2 (e.g. In case L1 don't
12842 * intercept EXTERNAL_INTERRUPT).
12843 *
Paolo Bonzini7e712682018-10-03 13:44:26 +020012844 * Usually this would be handled by the processor noticing an
12845 * IRQ/NMI window request, or checking RVI during evaluation of
12846 * pending virtual interrupts. However, this setting was done
12847 * on VMCS01 and now VMCS02 is active instead. Thus, we force L0
12848 * to perform pending event evaluation by requesting a KVM_REQ_EVENT.
Liran Alonb5861e52018-09-03 15:20:22 +030012849 */
Paolo Bonzini7e712682018-10-03 13:44:26 +020012850 if (unlikely(evaluate_pending_interrupts))
Liran Alonb5861e52018-09-03 15:20:22 +030012851 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alonb5861e52018-09-03 15:20:22 +030012852
12853 /*
Jim Mattson858e25c2016-11-30 12:03:47 -080012854 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
12855 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
12856 * returned as far as L1 is concerned. It will only return (and set
12857 * the success flag) when L2 exits (see nested_vmx_vmexit()).
12858 */
12859 return 0;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012860
Sean Christophersona633e412018-09-26 09:23:47 -070012861 /*
12862 * A failed consistency check that leads to a VMExit during L1's
12863 * VMEnter to L2 is a variation of a normal VMexit, as explained in
12864 * 26.7 "VM-entry failures during or after loading guest state".
12865 */
Sean Christopherson39f9c382018-09-26 09:23:48 -070012866vmentry_fail_vmexit_guest_mode:
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012867 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12868 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
12869 leave_guest_mode(vcpu);
Sean Christopherson16fb9a42018-09-26 09:23:52 -070012870
12871vmentry_fail_vmexit:
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012872 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Sean Christophersona633e412018-09-26 09:23:47 -070012873
12874 if (!from_vmentry)
12875 return 1;
12876
Sean Christophersona633e412018-09-26 09:23:47 -070012877 load_vmcs12_host_state(vcpu, vmcs12);
12878 vmcs12->vm_exit_reason = exit_reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
12879 vmcs12->exit_qualification = exit_qual;
Sean Christophersona633e412018-09-26 09:23:47 -070012880 if (enable_shadow_vmcs)
12881 vmx->nested.sync_shadow_vmcs = true;
12882 return 1;
Jim Mattson858e25c2016-11-30 12:03:47 -080012883}
12884
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012885/*
12886 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
12887 * for running an L2 nested guest.
12888 */
12889static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
12890{
12891 struct vmcs12 *vmcs12;
12892 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070012893 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080012894 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012895
Kyle Hueyeb277562016-11-29 12:40:39 -080012896 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012897 return 1;
12898
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012899 if (vmx->nested.current_vmptr == -1ull)
12900 return nested_vmx_failInvalid(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -080012901
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012902 vmcs12 = get_vmcs12(vcpu);
12903
Liran Alona6192d42018-06-23 02:35:04 +030012904 /*
12905 * Can't VMLAUNCH or VMRESUME a shadow VMCS. Despite the fact
12906 * that there *is* a valid VMCS pointer, RFLAGS.CF is set
12907 * rather than RFLAGS.ZF, and no error number is stored to the
12908 * VM-instruction error field.
12909 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012910 if (vmcs12->hdr.shadow_vmcs)
12911 return nested_vmx_failInvalid(vcpu);
Liran Alona6192d42018-06-23 02:35:04 +030012912
Abel Gordon012f83c2013-04-18 14:39:25 +030012913 if (enable_shadow_vmcs)
12914 copy_shadow_to_vmcs12(vmx);
12915
Nadav Har'El7c177932011-05-25 23:12:04 +030012916 /*
12917 * The nested entry process starts with enforcing various prerequisites
12918 * on vmcs12 as required by the Intel SDM, and act appropriately when
12919 * they fail: As the SDM explains, some conditions should cause the
12920 * instruction to fail, while others will cause the instruction to seem
12921 * to succeed, but return an EXIT_REASON_INVALID_STATE.
12922 * To speed up the normal (success) code path, we should avoid checking
12923 * for misconfigurations which will anyway be caught by the processor
12924 * when using the merged vmcs02.
12925 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012926 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS)
12927 return nested_vmx_failValid(vcpu,
12928 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070012929
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012930 if (vmcs12->launch_state == launch)
12931 return nested_vmx_failValid(vcpu,
Nadav Har'El7c177932011-05-25 23:12:04 +030012932 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
12933 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Nadav Har'El7c177932011-05-25 23:12:04 +030012934
Jim Mattsonca0bde22016-11-30 12:03:46 -080012935 ret = check_vmentry_prereqs(vcpu, vmcs12);
Sean Christopherson09abb5e2018-09-26 09:23:55 -070012936 if (ret)
12937 return nested_vmx_failValid(vcpu, ret);
Paolo Bonzini26539bd2013-04-15 15:00:27 +020012938
Nadav Har'El7c177932011-05-25 23:12:04 +030012939 /*
12940 * We're finally done with prerequisite checking, and can start with
12941 * the nested entry.
12942 */
Jim Mattson6514dc32018-04-26 16:09:12 -070012943 vmx->nested.nested_run_pending = 1;
Sean Christophersona633e412018-09-26 09:23:47 -070012944 ret = nested_vmx_enter_non_root_mode(vcpu, true);
Sean Christopherson52017602018-09-26 09:23:57 -070012945 vmx->nested.nested_run_pending = !ret;
12946 if (ret > 0)
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020012947 return 1;
Sean Christopherson52017602018-09-26 09:23:57 -070012948 else if (ret)
12949 return nested_vmx_failValid(vcpu,
12950 VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Wincy Vanff651cb2014-12-11 08:52:58 +030012951
Paolo Bonzinic595cee2018-07-02 13:07:14 +020012952 /* Hide L1D cache contents from the nested guest. */
12953 vmx->vcpu.arch.l1tf_flush_l1d = true;
12954
Chao Gao135a06c2018-02-11 10:06:30 +080012955 /*
Sean Christophersond63907d2018-09-26 09:23:45 -070012956 * Must happen outside of nested_vmx_enter_non_root_mode() as it will
Liran Alon61ada742018-06-23 02:35:08 +030012957 * also be used as part of restoring nVMX state for
12958 * snapshot restore (migration).
12959 *
12960 * In this flow, it is assumed that vmcs12 cache was
12961 * trasferred as part of captured nVMX state and should
12962 * therefore not be read from guest memory (which may not
12963 * exist on destination host yet).
12964 */
12965 nested_cache_shadow_vmcs12(vcpu, vmcs12);
12966
12967 /*
Chao Gao135a06c2018-02-11 10:06:30 +080012968 * If we're entering a halted L2 vcpu and the L2 vcpu won't be woken
12969 * by event injection, halt vcpu.
12970 */
12971 if ((vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT) &&
Jim Mattson6514dc32018-04-26 16:09:12 -070012972 !(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK)) {
12973 vmx->nested.nested_run_pending = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -060012974 return kvm_vcpu_halt(vcpu);
Jim Mattson6514dc32018-04-26 16:09:12 -070012975 }
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030012976 return 1;
12977}
12978
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012979/*
12980 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
12981 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
12982 * This function returns the new value we should put in vmcs12.guest_cr0.
12983 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
12984 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
12985 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
12986 * didn't trap the bit, because if L1 did, so would L0).
12987 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
12988 * been modified by L2, and L1 knows it. So just leave the old value of
12989 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
12990 * isn't relevant, because if L0 traps this bit it can set it to anything.
12991 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
12992 * changed these bits, and therefore they need to be updated, but L0
12993 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
12994 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
12995 */
12996static inline unsigned long
12997vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
12998{
12999 return
13000 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
13001 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
13002 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
13003 vcpu->arch.cr0_guest_owned_bits));
13004}
13005
13006static inline unsigned long
13007vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
13008{
13009 return
13010 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
13011 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
13012 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
13013 vcpu->arch.cr4_guest_owned_bits));
13014}
13015
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013016static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
13017 struct vmcs12 *vmcs12)
13018{
13019 u32 idt_vectoring;
13020 unsigned int nr;
13021
Wanpeng Li664f8e22017-08-24 03:35:09 -070013022 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013023 nr = vcpu->arch.exception.nr;
13024 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
13025
13026 if (kvm_exception_is_soft(nr)) {
13027 vmcs12->vm_exit_instruction_len =
13028 vcpu->arch.event_exit_inst_len;
13029 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
13030 } else
13031 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
13032
13033 if (vcpu->arch.exception.has_error_code) {
13034 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
13035 vmcs12->idt_vectoring_error_code =
13036 vcpu->arch.exception.error_code;
13037 }
13038
13039 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010013040 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013041 vmcs12->idt_vectoring_info_field =
13042 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
Liran Alon04140b42018-03-23 03:01:31 +030013043 } else if (vcpu->arch.interrupt.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013044 nr = vcpu->arch.interrupt.nr;
13045 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
13046
13047 if (vcpu->arch.interrupt.soft) {
13048 idt_vectoring |= INTR_TYPE_SOFT_INTR;
13049 vmcs12->vm_entry_instruction_len =
13050 vcpu->arch.event_exit_inst_len;
13051 } else
13052 idt_vectoring |= INTR_TYPE_EXT_INTR;
13053
13054 vmcs12->idt_vectoring_info_field = idt_vectoring;
13055 }
13056}
13057
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013058static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
13059{
13060 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070013061 unsigned long exit_qual;
Liran Alon917dc602017-11-05 16:07:43 +020013062 bool block_nested_events =
13063 vmx->nested.nested_run_pending || kvm_event_needs_reinjection(vcpu);
Wanpeng Liacc9ab62017-02-27 04:24:39 -080013064
Wanpeng Libfcf83b2017-08-24 03:35:11 -070013065 if (vcpu->arch.exception.pending &&
13066 nested_vmx_check_exception(vcpu, &exit_qual)) {
Liran Alon917dc602017-11-05 16:07:43 +020013067 if (block_nested_events)
Wanpeng Libfcf83b2017-08-24 03:35:11 -070013068 return -EBUSY;
13069 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070013070 return 0;
13071 }
13072
Jan Kiszkaf41245002014-03-07 20:03:13 +010013073 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
13074 vmx->nested.preemption_timer_expired) {
Liran Alon917dc602017-11-05 16:07:43 +020013075 if (block_nested_events)
Jan Kiszkaf41245002014-03-07 20:03:13 +010013076 return -EBUSY;
13077 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
13078 return 0;
13079 }
13080
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013081 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020013082 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013083 return -EBUSY;
13084 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
13085 NMI_VECTOR | INTR_TYPE_NMI_INTR |
13086 INTR_INFO_VALID_MASK, 0);
13087 /*
13088 * The NMI-triggered VM exit counts as injection:
13089 * clear this one and block further NMIs.
13090 */
13091 vcpu->arch.nmi_pending = 0;
13092 vmx_set_nmi_mask(vcpu, true);
13093 return 0;
13094 }
13095
13096 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
13097 nested_exit_on_intr(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020013098 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013099 return -EBUSY;
13100 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080013101 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013102 }
13103
David Hildenbrand6342c502017-01-25 11:58:58 +010013104 vmx_complete_nested_posted_interrupt(vcpu);
13105 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013106}
13107
Sean Christophersond264ee02018-08-27 15:21:12 -070013108static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
13109{
13110 to_vmx(vcpu)->req_immediate_exit = true;
13111}
13112
Jan Kiszkaf41245002014-03-07 20:03:13 +010013113static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
13114{
13115 ktime_t remaining =
13116 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
13117 u64 value;
13118
13119 if (ktime_to_ns(remaining) <= 0)
13120 return 0;
13121
13122 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
13123 do_div(value, 1000000);
13124 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
13125}
13126
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013127/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080013128 * Update the guest state fields of vmcs12 to reflect changes that
13129 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
13130 * VM-entry controls is also updated, since this is really a guest
13131 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013132 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080013133static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013134{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013135 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
13136 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
13137
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013138 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
13139 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
13140 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
13141
13142 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
13143 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
13144 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
13145 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
13146 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
13147 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
13148 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
13149 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
13150 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
13151 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
13152 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
13153 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
13154 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
13155 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
13156 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
13157 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
13158 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
13159 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
13160 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
13161 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
13162 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
13163 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
13164 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
13165 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
13166 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
13167 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
13168 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
13169 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
13170 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
13171 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
13172 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
13173 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
13174 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
13175 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
13176 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
13177 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
13178
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013179 vmcs12->guest_interruptibility_info =
13180 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
13181 vmcs12->guest_pending_dbg_exceptions =
13182 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010013183 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
13184 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
13185 else
13186 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013187
Jan Kiszkaf41245002014-03-07 20:03:13 +010013188 if (nested_cpu_has_preemption_timer(vmcs12)) {
13189 if (vmcs12->vm_exit_controls &
13190 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
13191 vmcs12->vmx_preemption_timer_value =
13192 vmx_get_preemption_timer_value(vcpu);
13193 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
13194 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080013195
Nadav Har'El3633cfc2013-08-05 11:07:07 +030013196 /*
13197 * In some cases (usually, nested EPT), L2 is allowed to change its
13198 * own CR3 without exiting. If it has changed it, we must keep it.
13199 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
13200 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
13201 *
13202 * Additionally, restore L2's PDPTR to vmcs12.
13203 */
13204 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010013205 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030013206 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
13207 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
13208 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
13209 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
13210 }
13211
Jim Mattsond281e132017-06-01 12:44:46 -070013212 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030013213
Wincy Van608406e2015-02-03 23:57:51 +080013214 if (nested_cpu_has_vid(vmcs12))
13215 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
13216
Jan Kiszkac18911a2013-03-13 16:06:41 +010013217 vmcs12->vm_entry_controls =
13218 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020013219 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010013220
Jan Kiszka2996fca2014-06-16 13:59:43 +020013221 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
13222 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
13223 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
13224 }
13225
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013226 /* TODO: These cannot have changed unless we have MSR bitmaps and
13227 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020013228 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013229 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020013230 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
13231 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013232 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
13233 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
13234 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010013235 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010013236 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080013237}
13238
13239/*
13240 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
13241 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
13242 * and this function updates it to reflect the changes to the guest state while
13243 * L2 was running (and perhaps made some exits which were handled directly by L0
13244 * without going back to L1), and to reflect the exit reason.
13245 * Note that we do not have to copy here all VMCS fields, just those that
13246 * could have changed by the L2 guest or the exit - i.e., the guest-state and
13247 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
13248 * which already writes to vmcs12 directly.
13249 */
13250static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
13251 u32 exit_reason, u32 exit_intr_info,
13252 unsigned long exit_qualification)
13253{
13254 /* update guest state fields: */
13255 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013256
13257 /* update exit information fields: */
13258
Jan Kiszka533558b2014-01-04 18:47:20 +010013259 vmcs12->vm_exit_reason = exit_reason;
13260 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010013261 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020013262
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013263 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013264 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
13265 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
13266
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013267 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070013268 vmcs12->launch_state = 1;
13269
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013270 /* vm_entry_intr_info_field is cleared on exit. Emulate this
13271 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013272 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013273
13274 /*
13275 * Transfer the event that L0 or L1 may wanted to inject into
13276 * L2 to IDT_VECTORING_INFO_FIELD.
13277 */
13278 vmcs12_save_pending_event(vcpu, vmcs12);
13279 }
13280
13281 /*
13282 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
13283 * preserved above and would only end up incorrectly in L1.
13284 */
13285 vcpu->arch.nmi_injected = false;
13286 kvm_clear_exception_queue(vcpu);
13287 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013288}
13289
13290/*
13291 * A part of what we need to when the nested L2 guest exits and we want to
13292 * run its L1 parent, is to reset L1's guest state to the host state specified
13293 * in vmcs12.
13294 * This function is to be called not only on normal nested exit, but also on
13295 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
13296 * Failures During or After Loading Guest State").
13297 * This function should be called when the active VMCS is L1's (vmcs01).
13298 */
Jan Kiszka733568f2013-02-23 15:07:47 +010013299static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
13300 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013301{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013302 struct kvm_segment seg;
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013303 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013304
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013305 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
13306 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020013307 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013308 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
13309 else
13310 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
13311 vmx_set_efer(vcpu, vcpu->arch.efer);
13312
13313 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
13314 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070013315 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Sean Christophersoncb61de22018-09-26 09:23:53 -070013316 vmx_set_interrupt_shadow(vcpu, 0);
13317
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013318 /*
13319 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080013320 * actually changed, because vmx_set_cr0 refers to efer set above.
13321 *
13322 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
13323 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013324 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080013325 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020013326 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013327
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080013328 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013329 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080013330 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013331
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013332 nested_ept_uninit_mmu_context(vcpu);
13333
13334 /*
13335 * Only PDPTE load can fail as the value of cr3 was checked on entry and
13336 * couldn't have changed.
13337 */
13338 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
13339 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
13340
13341 if (!enable_ept)
13342 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030013343
Liran Alon6f1e03b2018-05-22 17:16:14 +030013344 /*
Liran Alonefebf0a2018-10-08 23:42:20 +030013345 * If vmcs01 doesn't use VPID, CPU flushes TLB on every
Liran Alon6f1e03b2018-05-22 17:16:14 +030013346 * VMEntry/VMExit. Thus, no need to flush TLB.
13347 *
Liran Alonefebf0a2018-10-08 23:42:20 +030013348 * If vmcs12 doesn't use VPID, L1 expects TLB to be
13349 * flushed on every VMEntry/VMExit.
Liran Alon6f1e03b2018-05-22 17:16:14 +030013350 *
Liran Alonefebf0a2018-10-08 23:42:20 +030013351 * Otherwise, we can preserve TLB entries as long as we are
13352 * able to tag L1 TLB entries differently than L2 TLB entries.
Liran Alon14389212018-10-08 23:42:17 +030013353 *
13354 * If vmcs12 uses EPT, we need to execute this flush on EPTP01
13355 * and therefore we request the TLB flush to happen only after VMCS EPTP
13356 * has been set by KVM_REQ_LOAD_CR3.
Liran Alon6f1e03b2018-05-22 17:16:14 +030013357 */
13358 if (enable_vpid &&
Liran Alonefebf0a2018-10-08 23:42:20 +030013359 (!nested_cpu_has_vpid(vmcs12) || !nested_has_guest_tlb_tag(vcpu))) {
Liran Alon14389212018-10-08 23:42:17 +030013360 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013361 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013362
13363 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
13364 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
13365 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
13366 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
13367 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek21f2d552017-10-11 16:54:42 +020013368 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
13369 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013370
Paolo Bonzini36be0b92014-02-24 12:30:04 +010013371 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
13372 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
13373 vmcs_write64(GUEST_BNDCFGS, 0);
13374
Jan Kiszka44811c02013-08-04 17:17:27 +020013375 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013376 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020013377 vcpu->arch.pat = vmcs12->host_ia32_pat;
13378 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013379 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
13380 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
13381 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010013382
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013383 /* Set L1 segment info according to Intel SDM
13384 27.5.2 Loading Host Segment and Descriptor-Table Registers */
13385 seg = (struct kvm_segment) {
13386 .base = 0,
13387 .limit = 0xFFFFFFFF,
13388 .selector = vmcs12->host_cs_selector,
13389 .type = 11,
13390 .present = 1,
13391 .s = 1,
13392 .g = 1
13393 };
13394 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
13395 seg.l = 1;
13396 else
13397 seg.db = 1;
13398 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
13399 seg = (struct kvm_segment) {
13400 .base = 0,
13401 .limit = 0xFFFFFFFF,
13402 .type = 3,
13403 .present = 1,
13404 .s = 1,
13405 .db = 1,
13406 .g = 1
13407 };
13408 seg.selector = vmcs12->host_ds_selector;
13409 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
13410 seg.selector = vmcs12->host_es_selector;
13411 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
13412 seg.selector = vmcs12->host_ss_selector;
13413 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
13414 seg.selector = vmcs12->host_fs_selector;
13415 seg.base = vmcs12->host_fs_base;
13416 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
13417 seg.selector = vmcs12->host_gs_selector;
13418 seg.base = vmcs12->host_gs_base;
13419 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
13420 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030013421 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080013422 .limit = 0x67,
13423 .selector = vmcs12->host_tr_selector,
13424 .type = 11,
13425 .present = 1
13426 };
13427 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
13428
Jan Kiszka503cd0c2013-03-03 13:05:44 +010013429 kvm_set_dr(vcpu, 7, 0x400);
13430 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030013431
Wincy Van3af18d92015-02-03 23:49:31 +080013432 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +010013433 vmx_update_msr_bitmap(vcpu);
Wincy Van3af18d92015-02-03 23:49:31 +080013434
Wincy Vanff651cb2014-12-11 08:52:58 +030013435 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
13436 vmcs12->vm_exit_msr_load_count))
13437 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013438}
13439
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013440static inline u64 nested_vmx_get_vmcs01_guest_efer(struct vcpu_vmx *vmx)
13441{
13442 struct shared_msr_entry *efer_msr;
13443 unsigned int i;
13444
13445 if (vm_entry_controls_get(vmx) & VM_ENTRY_LOAD_IA32_EFER)
13446 return vmcs_read64(GUEST_IA32_EFER);
13447
13448 if (cpu_has_load_ia32_efer)
13449 return host_efer;
13450
13451 for (i = 0; i < vmx->msr_autoload.guest.nr; ++i) {
13452 if (vmx->msr_autoload.guest.val[i].index == MSR_EFER)
13453 return vmx->msr_autoload.guest.val[i].value;
13454 }
13455
13456 efer_msr = find_msr_entry(vmx, MSR_EFER);
13457 if (efer_msr)
13458 return efer_msr->data;
13459
13460 return host_efer;
13461}
13462
13463static void nested_vmx_restore_host_state(struct kvm_vcpu *vcpu)
13464{
13465 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
13466 struct vcpu_vmx *vmx = to_vmx(vcpu);
13467 struct vmx_msr_entry g, h;
13468 struct msr_data msr;
13469 gpa_t gpa;
13470 u32 i, j;
13471
13472 vcpu->arch.pat = vmcs_read64(GUEST_IA32_PAT);
13473
13474 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
13475 /*
13476 * L1's host DR7 is lost if KVM_GUESTDBG_USE_HW_BP is set
13477 * as vmcs01.GUEST_DR7 contains a userspace defined value
13478 * and vcpu->arch.dr7 is not squirreled away before the
13479 * nested VMENTER (not worth adding a variable in nested_vmx).
13480 */
13481 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
13482 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
13483 else
13484 WARN_ON(kvm_set_dr(vcpu, 7, vmcs_readl(GUEST_DR7)));
13485 }
13486
13487 /*
13488 * Note that calling vmx_set_{efer,cr0,cr4} is important as they
13489 * handle a variety of side effects to KVM's software model.
13490 */
13491 vmx_set_efer(vcpu, nested_vmx_get_vmcs01_guest_efer(vmx));
13492
13493 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
13494 vmx_set_cr0(vcpu, vmcs_readl(CR0_READ_SHADOW));
13495
13496 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
13497 vmx_set_cr4(vcpu, vmcs_readl(CR4_READ_SHADOW));
13498
13499 nested_ept_uninit_mmu_context(vcpu);
13500 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
13501 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
13502
13503 /*
13504 * Use ept_save_pdptrs(vcpu) to load the MMU's cached PDPTRs
13505 * from vmcs01 (if necessary). The PDPTRs are not loaded on
13506 * VMFail, like everything else we just need to ensure our
13507 * software model is up-to-date.
13508 */
13509 ept_save_pdptrs(vcpu);
13510
13511 kvm_mmu_reset_context(vcpu);
13512
13513 if (cpu_has_vmx_msr_bitmap())
13514 vmx_update_msr_bitmap(vcpu);
13515
13516 /*
13517 * This nasty bit of open coding is a compromise between blindly
13518 * loading L1's MSRs using the exit load lists (incorrect emulation
13519 * of VMFail), leaving the nested VM's MSRs in the software model
13520 * (incorrect behavior) and snapshotting the modified MSRs (too
13521 * expensive since the lists are unbound by hardware). For each
13522 * MSR that was (prematurely) loaded from the nested VMEntry load
13523 * list, reload it from the exit load list if it exists and differs
13524 * from the guest value. The intent is to stuff host state as
13525 * silently as possible, not to fully process the exit load list.
13526 */
13527 msr.host_initiated = false;
13528 for (i = 0; i < vmcs12->vm_entry_msr_load_count; i++) {
13529 gpa = vmcs12->vm_entry_msr_load_addr + (i * sizeof(g));
13530 if (kvm_vcpu_read_guest(vcpu, gpa, &g, sizeof(g))) {
13531 pr_debug_ratelimited(
13532 "%s read MSR index failed (%u, 0x%08llx)\n",
13533 __func__, i, gpa);
13534 goto vmabort;
13535 }
13536
13537 for (j = 0; j < vmcs12->vm_exit_msr_load_count; j++) {
13538 gpa = vmcs12->vm_exit_msr_load_addr + (j * sizeof(h));
13539 if (kvm_vcpu_read_guest(vcpu, gpa, &h, sizeof(h))) {
13540 pr_debug_ratelimited(
13541 "%s read MSR failed (%u, 0x%08llx)\n",
13542 __func__, j, gpa);
13543 goto vmabort;
13544 }
13545 if (h.index != g.index)
13546 continue;
13547 if (h.value == g.value)
13548 break;
13549
13550 if (nested_vmx_load_msr_check(vcpu, &h)) {
13551 pr_debug_ratelimited(
13552 "%s check failed (%u, 0x%x, 0x%x)\n",
13553 __func__, j, h.index, h.reserved);
13554 goto vmabort;
13555 }
13556
13557 msr.index = h.index;
13558 msr.data = h.value;
13559 if (kvm_set_msr(vcpu, &msr)) {
13560 pr_debug_ratelimited(
13561 "%s WRMSR failed (%u, 0x%x, 0x%llx)\n",
13562 __func__, j, h.index, h.value);
13563 goto vmabort;
13564 }
13565 }
13566 }
13567
13568 return;
13569
13570vmabort:
13571 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
13572}
13573
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013574/*
13575 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
13576 * and modify vmcs12 to make it see what it would expect to see there if
13577 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
13578 */
Jan Kiszka533558b2014-01-04 18:47:20 +010013579static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
13580 u32 exit_intr_info,
13581 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013582{
13583 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013584 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
13585
Jan Kiszka5f3d5792013-04-14 12:12:46 +020013586 /* trying to cancel vmlaunch/vmresume is a bug */
13587 WARN_ON_ONCE(vmx->nested.nested_run_pending);
13588
Jim Mattson4f350c62017-09-14 16:31:44 -070013589 leave_guest_mode(vcpu);
13590
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020013591 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
13592 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
13593
Jim Mattson4f350c62017-09-14 16:31:44 -070013594 if (likely(!vmx->fail)) {
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013595 if (exit_reason == -1)
13596 sync_vmcs12(vcpu, vmcs12);
13597 else
13598 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
13599 exit_qualification);
Jim Mattson4f350c62017-09-14 16:31:44 -070013600
Liran Alon61ada742018-06-23 02:35:08 +030013601 /*
13602 * Must happen outside of sync_vmcs12() as it will
13603 * also be used to capture vmcs12 cache as part of
13604 * capturing nVMX state for snapshot (migration).
13605 *
13606 * Otherwise, this flush will dirty guest memory at a
13607 * point it is already assumed by user-space to be
13608 * immutable.
13609 */
13610 nested_flush_cached_shadow_vmcs12(vcpu, vmcs12);
13611
Jim Mattson4f350c62017-09-14 16:31:44 -070013612 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
13613 vmcs12->vm_exit_msr_store_count))
13614 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Sean Christopherson2768c0c2018-09-26 09:23:58 -070013615 } else {
13616 /*
13617 * The only expected VM-instruction error is "VM entry with
13618 * invalid control field(s)." Anything else indicates a
13619 * problem with L0. And we should never get here with a
13620 * VMFail of any type if early consistency checks are enabled.
13621 */
13622 WARN_ON_ONCE(vmcs_read32(VM_INSTRUCTION_ERROR) !=
13623 VMXERR_ENTRY_INVALID_CONTROL_FIELD);
13624 WARN_ON_ONCE(nested_early_check);
Bandan Das77b0f5d2014-04-19 18:17:45 -040013625 }
13626
Jim Mattson4f350c62017-09-14 16:31:44 -070013627 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010013628
Paolo Bonzini9314006db2016-07-06 13:23:51 +020013629 /* Update any VMCS fields that might have changed while L2 ran */
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -040013630 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
13631 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010013632 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Sean Christophersonf459a702018-08-27 15:21:11 -070013633
Peter Feinerc95ba922016-08-17 09:36:47 -070013634 if (kvm_has_tsc_control)
13635 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013636
Jim Mattson8d860bb2018-05-09 16:56:05 -040013637 if (vmx->nested.change_vmcs01_virtual_apic_mode) {
13638 vmx->nested.change_vmcs01_virtual_apic_mode = false;
13639 vmx_set_virtual_apic_mode(vcpu);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070013640 } else if (!nested_cpu_has_ept(vmcs12) &&
13641 nested_cpu_has2(vmcs12,
13642 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070013643 vmx_flush_tlb(vcpu, true);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020013644 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013645
13646 /* This is needed for same reason as it was needed in prepare_vmcs02 */
13647 vmx->host_rsp = 0;
13648
13649 /* Unpin physical memory we referred to in vmcs02 */
13650 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020013651 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020013652 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013653 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080013654 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020013655 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020013656 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080013657 }
Wincy Van705699a2015-02-03 23:58:17 +080013658 if (vmx->nested.pi_desc_page) {
13659 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020013660 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080013661 vmx->nested.pi_desc_page = NULL;
13662 vmx->nested.pi_desc = NULL;
13663 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013664
13665 /*
Tang Chen38b99172014-09-24 15:57:54 +080013666 * We are now running in L2, mmu_notifier will force to reload the
13667 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
13668 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080013669 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080013670
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013671 if (enable_shadow_vmcs && exit_reason != -1)
Abel Gordon012f83c2013-04-18 14:39:25 +030013672 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013673
13674 /* in case we halted in L2 */
13675 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070013676
13677 if (likely(!vmx->fail)) {
13678 /*
13679 * TODO: SDM says that with acknowledge interrupt on
13680 * exit, bit 31 of the VM-exit interrupt information
13681 * (valid interrupt) is always set to 1 on
13682 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
13683 * need kvm_cpu_has_interrupt(). See the commit
13684 * message for details.
13685 */
13686 if (nested_exit_intr_ack_set(vcpu) &&
13687 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
13688 kvm_cpu_has_interrupt(vcpu)) {
13689 int irq = kvm_cpu_get_interrupt(vcpu);
13690 WARN_ON(irq < 0);
13691 vmcs12->vm_exit_intr_info = irq |
13692 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
13693 }
13694
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020013695 if (exit_reason != -1)
13696 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
13697 vmcs12->exit_qualification,
13698 vmcs12->idt_vectoring_info_field,
13699 vmcs12->vm_exit_intr_info,
13700 vmcs12->vm_exit_intr_error_code,
13701 KVM_ISA_VMX);
Jim Mattson4f350c62017-09-14 16:31:44 -070013702
13703 load_vmcs12_host_state(vcpu, vmcs12);
13704
13705 return;
13706 }
Sean Christopherson09abb5e2018-09-26 09:23:55 -070013707
Jim Mattson4f350c62017-09-14 16:31:44 -070013708 /*
13709 * After an early L2 VM-entry failure, we're now back
13710 * in L1 which thinks it just finished a VMLAUNCH or
13711 * VMRESUME instruction, so we need to set the failure
13712 * flag and the VM-instruction error field of the VMCS
Sean Christophersoncb61de22018-09-26 09:23:53 -070013713 * accordingly, and skip the emulated instruction.
Jim Mattson4f350c62017-09-14 16:31:44 -070013714 */
Sean Christopherson09abb5e2018-09-26 09:23:55 -070013715 (void)nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Sean Christophersoncb61de22018-09-26 09:23:53 -070013716
Sean Christophersonbd18bff2018-08-22 14:57:07 -070013717 /*
13718 * Restore L1's host state to KVM's software model. We're here
13719 * because a consistency check was caught by hardware, which
13720 * means some amount of guest state has been propagated to KVM's
13721 * model and needs to be unwound to the host's state.
13722 */
13723 nested_vmx_restore_host_state(vcpu);
Wanpeng Li5af41572017-11-05 16:54:49 -080013724
Jim Mattson4f350c62017-09-14 16:31:44 -070013725 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030013726}
13727
Nadav Har'El7c177932011-05-25 23:12:04 +030013728/*
Jan Kiszka42124922014-01-04 18:47:19 +010013729 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
13730 */
13731static void vmx_leave_nested(struct kvm_vcpu *vcpu)
13732{
Wanpeng Li2f707d92017-03-06 04:03:28 -080013733 if (is_guest_mode(vcpu)) {
13734 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010013735 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080013736 }
Vitaly Kuznetsov14c07ad2018-10-08 21:28:08 +020013737 free_nested(vcpu);
Jan Kiszka42124922014-01-04 18:47:19 +010013738}
13739
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020013740static int vmx_check_intercept(struct kvm_vcpu *vcpu,
13741 struct x86_instruction_info *info,
13742 enum x86_intercept_stage stage)
13743{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +020013744 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
13745 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
13746
13747 /*
13748 * RDPID causes #UD if disabled through secondary execution controls.
13749 * Because it is marked as EmulateOnUD, we need to intercept it here.
13750 */
13751 if (info->intercept == x86_intercept_rdtscp &&
13752 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
13753 ctxt->exception.vector = UD_VECTOR;
13754 ctxt->exception.error_code_valid = false;
13755 return X86EMUL_PROPAGATE_FAULT;
13756 }
13757
13758 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020013759 return X86EMUL_CONTINUE;
13760}
13761
Yunhong Jiang64672c92016-06-13 14:19:59 -070013762#ifdef CONFIG_X86_64
13763/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
13764static inline int u64_shl_div_u64(u64 a, unsigned int shift,
13765 u64 divisor, u64 *result)
13766{
13767 u64 low = a << shift, high = a >> (64 - shift);
13768
13769 /* To avoid the overflow on divq */
13770 if (high >= divisor)
13771 return 1;
13772
13773 /* Low hold the result, high hold rem which is discarded */
13774 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
13775 "rm" (divisor), "0" (low), "1" (high));
13776 *result = low;
13777
13778 return 0;
13779}
13780
13781static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
13782{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020013783 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +080013784 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020013785
13786 if (kvm_mwait_in_guest(vcpu->kvm))
13787 return -EOPNOTSUPP;
13788
13789 vmx = to_vmx(vcpu);
13790 tscl = rdtsc();
13791 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
13792 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Wanpeng Lic5ce8232018-05-29 14:53:17 +080013793 lapic_timer_advance_cycles = nsec_to_cycles(vcpu, lapic_timer_advance_ns);
13794
13795 if (delta_tsc > lapic_timer_advance_cycles)
13796 delta_tsc -= lapic_timer_advance_cycles;
13797 else
13798 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070013799
13800 /* Convert to host delta tsc if tsc scaling is enabled */
13801 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
13802 u64_shl_div_u64(delta_tsc,
13803 kvm_tsc_scaling_ratio_frac_bits,
13804 vcpu->arch.tsc_scaling_ratio,
13805 &delta_tsc))
13806 return -ERANGE;
13807
13808 /*
13809 * If the delta tsc can't fit in the 32 bit after the multi shift,
13810 * we can't use the preemption timer.
13811 * It's possible that it fits on later vmentries, but checking
13812 * on every vmentry is costly so we just use an hrtimer.
13813 */
13814 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
13815 return -ERANGE;
13816
13817 vmx->hv_deadline_tsc = tscl + delta_tsc;
Wanpeng Lic8533542017-06-29 06:28:09 -070013818 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070013819}
13820
13821static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
13822{
Sean Christophersonf459a702018-08-27 15:21:11 -070013823 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -070013824}
13825#endif
13826
Paolo Bonzini48d89b92014-08-26 13:27:46 +020013827static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020013828{
Wanpeng Lib31c1142018-03-12 04:53:04 -070013829 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +020013830 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020013831}
13832
Kai Huang843e4332015-01-28 10:54:28 +080013833static void vmx_slot_enable_log_dirty(struct kvm *kvm,
13834 struct kvm_memory_slot *slot)
13835{
13836 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
13837 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
13838}
13839
13840static void vmx_slot_disable_log_dirty(struct kvm *kvm,
13841 struct kvm_memory_slot *slot)
13842{
13843 kvm_mmu_slot_set_dirty(kvm, slot);
13844}
13845
13846static void vmx_flush_log_dirty(struct kvm *kvm)
13847{
13848 kvm_flush_pml_buffers(kvm);
13849}
13850
Bandan Dasc5f983f2017-05-05 15:25:14 -040013851static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
13852{
13853 struct vmcs12 *vmcs12;
13854 struct vcpu_vmx *vmx = to_vmx(vcpu);
13855 gpa_t gpa;
13856 struct page *page = NULL;
13857 u64 *pml_address;
13858
13859 if (is_guest_mode(vcpu)) {
13860 WARN_ON_ONCE(vmx->nested.pml_full);
13861
13862 /*
13863 * Check if PML is enabled for the nested guest.
13864 * Whether eptp bit 6 is set is already checked
13865 * as part of A/D emulation.
13866 */
13867 vmcs12 = get_vmcs12(vcpu);
13868 if (!nested_cpu_has_pml(vmcs12))
13869 return 0;
13870
Dan Carpenter47698862017-05-10 22:43:17 +030013871 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040013872 vmx->nested.pml_full = true;
13873 return 1;
13874 }
13875
13876 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
13877
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020013878 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
13879 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040013880 return 0;
13881
13882 pml_address = kmap(page);
13883 pml_address[vmcs12->guest_pml_index--] = gpa;
13884 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020013885 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040013886 }
13887
13888 return 0;
13889}
13890
Kai Huang843e4332015-01-28 10:54:28 +080013891static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
13892 struct kvm_memory_slot *memslot,
13893 gfn_t offset, unsigned long mask)
13894{
13895 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
13896}
13897
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013898static void __pi_post_block(struct kvm_vcpu *vcpu)
13899{
13900 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
13901 struct pi_desc old, new;
13902 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013903
13904 do {
13905 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013906 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
13907 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013908
13909 dest = cpu_physical_id(vcpu->cpu);
13910
13911 if (x2apic_enabled())
13912 new.ndst = dest;
13913 else
13914 new.ndst = (dest << 8) & 0xFF00;
13915
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013916 /* set 'NV' to 'notification vector' */
13917 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020013918 } while (cmpxchg64(&pi_desc->control, old.control,
13919 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013920
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013921 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
13922 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013923 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013924 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020013925 vcpu->pre_pcpu = -1;
13926 }
13927}
13928
Feng Wuefc64402015-09-18 22:29:51 +080013929/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080013930 * This routine does the following things for vCPU which is going
13931 * to be blocked if VT-d PI is enabled.
13932 * - Store the vCPU to the wakeup list, so when interrupts happen
13933 * we can find the right vCPU to wake up.
13934 * - Change the Posted-interrupt descriptor as below:
13935 * 'NDST' <-- vcpu->pre_pcpu
13936 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
13937 * - If 'ON' is set during this process, which means at least one
13938 * interrupt is posted for this vCPU, we cannot block it, in
13939 * this case, return 1, otherwise, return 0.
13940 *
13941 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070013942static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080013943{
Feng Wubf9f6ac2015-09-18 22:29:55 +080013944 unsigned int dest;
13945 struct pi_desc old, new;
13946 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
13947
13948 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080013949 !irq_remapping_cap(IRQ_POSTING_CAP) ||
13950 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080013951 return 0;
13952
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013953 WARN_ON(irqs_disabled());
13954 local_irq_disable();
13955 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
13956 vcpu->pre_pcpu = vcpu->cpu;
13957 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
13958 list_add_tail(&vcpu->blocked_vcpu_list,
13959 &per_cpu(blocked_vcpu_on_cpu,
13960 vcpu->pre_pcpu));
13961 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
13962 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080013963
13964 do {
13965 old.control = new.control = pi_desc->control;
13966
Feng Wubf9f6ac2015-09-18 22:29:55 +080013967 WARN((pi_desc->sn == 1),
13968 "Warning: SN field of posted-interrupts "
13969 "is set before blocking\n");
13970
13971 /*
13972 * Since vCPU can be preempted during this process,
13973 * vcpu->cpu could be different with pre_pcpu, we
13974 * need to set pre_pcpu as the destination of wakeup
13975 * notification event, then we can find the right vCPU
13976 * to wakeup in wakeup handler if interrupts happen
13977 * when the vCPU is in blocked state.
13978 */
13979 dest = cpu_physical_id(vcpu->pre_pcpu);
13980
13981 if (x2apic_enabled())
13982 new.ndst = dest;
13983 else
13984 new.ndst = (dest << 8) & 0xFF00;
13985
13986 /* set 'NV' to 'wakeup vector' */
13987 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020013988 } while (cmpxchg64(&pi_desc->control, old.control,
13989 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080013990
Paolo Bonzini8b306e22017-06-06 12:57:05 +020013991 /* We should not block the vCPU if an interrupt is posted for it. */
13992 if (pi_test_on(pi_desc) == 1)
13993 __pi_post_block(vcpu);
13994
13995 local_irq_enable();
13996 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080013997}
13998
Yunhong Jiangbc225122016-06-13 14:19:58 -070013999static int vmx_pre_block(struct kvm_vcpu *vcpu)
14000{
14001 if (pi_pre_block(vcpu))
14002 return 1;
14003
Yunhong Jiang64672c92016-06-13 14:19:59 -070014004 if (kvm_lapic_hv_timer_in_use(vcpu))
14005 kvm_lapic_switch_to_sw_timer(vcpu);
14006
Yunhong Jiangbc225122016-06-13 14:19:58 -070014007 return 0;
14008}
14009
14010static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080014011{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020014012 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080014013 return;
14014
Paolo Bonzini8b306e22017-06-06 12:57:05 +020014015 WARN_ON(irqs_disabled());
14016 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020014017 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020014018 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080014019}
14020
Yunhong Jiangbc225122016-06-13 14:19:58 -070014021static void vmx_post_block(struct kvm_vcpu *vcpu)
14022{
Yunhong Jiang64672c92016-06-13 14:19:59 -070014023 if (kvm_x86_ops->set_hv_timer)
14024 kvm_lapic_switch_to_hv_timer(vcpu);
14025
Yunhong Jiangbc225122016-06-13 14:19:58 -070014026 pi_post_block(vcpu);
14027}
14028
Feng Wubf9f6ac2015-09-18 22:29:55 +080014029/*
Feng Wuefc64402015-09-18 22:29:51 +080014030 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
14031 *
14032 * @kvm: kvm
14033 * @host_irq: host irq of the interrupt
14034 * @guest_irq: gsi of the interrupt
14035 * @set: set or unset PI
14036 * returns 0 on success, < 0 on failure
14037 */
14038static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
14039 uint32_t guest_irq, bool set)
14040{
14041 struct kvm_kernel_irq_routing_entry *e;
14042 struct kvm_irq_routing_table *irq_rt;
14043 struct kvm_lapic_irq irq;
14044 struct kvm_vcpu *vcpu;
14045 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010014046 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080014047
14048 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080014049 !irq_remapping_cap(IRQ_POSTING_CAP) ||
14050 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080014051 return 0;
14052
14053 idx = srcu_read_lock(&kvm->irq_srcu);
14054 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010014055 if (guest_irq >= irq_rt->nr_rt_entries ||
14056 hlist_empty(&irq_rt->map[guest_irq])) {
14057 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
14058 guest_irq, irq_rt->nr_rt_entries);
14059 goto out;
14060 }
Feng Wuefc64402015-09-18 22:29:51 +080014061
14062 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
14063 if (e->type != KVM_IRQ_ROUTING_MSI)
14064 continue;
14065 /*
14066 * VT-d PI cannot support posting multicast/broadcast
14067 * interrupts to a vCPU, we still use interrupt remapping
14068 * for these kind of interrupts.
14069 *
14070 * For lowest-priority interrupts, we only support
14071 * those with single CPU as the destination, e.g. user
14072 * configures the interrupts via /proc/irq or uses
14073 * irqbalance to make the interrupts single-CPU.
14074 *
14075 * We will support full lowest-priority interrupt later.
14076 */
14077
Radim Krčmář371313132016-07-12 22:09:27 +020014078 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080014079 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
14080 /*
14081 * Make sure the IRTE is in remapped mode if
14082 * we don't handle it in posted mode.
14083 */
14084 ret = irq_set_vcpu_affinity(host_irq, NULL);
14085 if (ret < 0) {
14086 printk(KERN_INFO
14087 "failed to back to remapped mode, irq: %u\n",
14088 host_irq);
14089 goto out;
14090 }
14091
Feng Wuefc64402015-09-18 22:29:51 +080014092 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080014093 }
Feng Wuefc64402015-09-18 22:29:51 +080014094
14095 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
14096 vcpu_info.vector = irq.vector;
14097
hu huajun2698d822018-04-11 15:16:40 +080014098 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080014099 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
14100
14101 if (set)
14102 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080014103 else
Feng Wuefc64402015-09-18 22:29:51 +080014104 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080014105
14106 if (ret < 0) {
14107 printk(KERN_INFO "%s: failed to update PI IRTE\n",
14108 __func__);
14109 goto out;
14110 }
14111 }
14112
14113 ret = 0;
14114out:
14115 srcu_read_unlock(&kvm->irq_srcu, idx);
14116 return ret;
14117}
14118
Ashok Rajc45dcc72016-06-22 14:59:56 +080014119static void vmx_setup_mce(struct kvm_vcpu *vcpu)
14120{
14121 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
14122 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
14123 FEATURE_CONTROL_LMCE;
14124 else
14125 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
14126 ~FEATURE_CONTROL_LMCE;
14127}
14128
Ladi Prosek72d7b372017-10-11 16:54:41 +020014129static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
14130{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014131 /* we need a nested vmexit to enter SMM, postpone if run is pending */
14132 if (to_vmx(vcpu)->nested.nested_run_pending)
14133 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +020014134 return 1;
14135}
14136
Ladi Prosek0234bf82017-10-11 16:54:40 +020014137static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
14138{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014139 struct vcpu_vmx *vmx = to_vmx(vcpu);
14140
14141 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
14142 if (vmx->nested.smm.guest_mode)
14143 nested_vmx_vmexit(vcpu, -1, 0, 0);
14144
14145 vmx->nested.smm.vmxon = vmx->nested.vmxon;
14146 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -070014147 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +020014148 return 0;
14149}
14150
14151static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
14152{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014153 struct vcpu_vmx *vmx = to_vmx(vcpu);
14154 int ret;
14155
14156 if (vmx->nested.smm.vmxon) {
14157 vmx->nested.vmxon = true;
14158 vmx->nested.smm.vmxon = false;
14159 }
14160
14161 if (vmx->nested.smm.guest_mode) {
14162 vcpu->arch.hflags &= ~HF_SMM_MASK;
Sean Christophersona633e412018-09-26 09:23:47 -070014163 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020014164 vcpu->arch.hflags |= HF_SMM_MASK;
14165 if (ret)
14166 return ret;
14167
14168 vmx->nested.smm.guest_mode = false;
14169 }
Ladi Prosek0234bf82017-10-11 16:54:40 +020014170 return 0;
14171}
14172
Ladi Prosekcc3d9672017-10-17 16:02:39 +020014173static int enable_smi_window(struct kvm_vcpu *vcpu)
14174{
14175 return 0;
14176}
14177
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014178static int vmx_get_nested_state(struct kvm_vcpu *vcpu,
14179 struct kvm_nested_state __user *user_kvm_nested_state,
14180 u32 user_data_size)
14181{
14182 struct vcpu_vmx *vmx;
14183 struct vmcs12 *vmcs12;
14184 struct kvm_nested_state kvm_state = {
14185 .flags = 0,
14186 .format = 0,
14187 .size = sizeof(kvm_state),
14188 .vmx.vmxon_pa = -1ull,
14189 .vmx.vmcs_pa = -1ull,
14190 };
14191
14192 if (!vcpu)
14193 return kvm_state.size + 2 * VMCS12_SIZE;
14194
14195 vmx = to_vmx(vcpu);
14196 vmcs12 = get_vmcs12(vcpu);
14197 if (nested_vmx_allowed(vcpu) &&
14198 (vmx->nested.vmxon || vmx->nested.smm.vmxon)) {
14199 kvm_state.vmx.vmxon_pa = vmx->nested.vmxon_ptr;
14200 kvm_state.vmx.vmcs_pa = vmx->nested.current_vmptr;
14201
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014202 if (vmx->nested.current_vmptr != -1ull) {
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014203 kvm_state.size += VMCS12_SIZE;
14204
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014205 if (is_guest_mode(vcpu) &&
14206 nested_cpu_has_shadow_vmcs(vmcs12) &&
14207 vmcs12->vmcs_link_pointer != -1ull)
14208 kvm_state.size += VMCS12_SIZE;
14209 }
14210
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014211 if (vmx->nested.smm.vmxon)
14212 kvm_state.vmx.smm.flags |= KVM_STATE_NESTED_SMM_VMXON;
14213
14214 if (vmx->nested.smm.guest_mode)
14215 kvm_state.vmx.smm.flags |= KVM_STATE_NESTED_SMM_GUEST_MODE;
14216
14217 if (is_guest_mode(vcpu)) {
14218 kvm_state.flags |= KVM_STATE_NESTED_GUEST_MODE;
14219
14220 if (vmx->nested.nested_run_pending)
14221 kvm_state.flags |= KVM_STATE_NESTED_RUN_PENDING;
14222 }
14223 }
14224
14225 if (user_data_size < kvm_state.size)
14226 goto out;
14227
14228 if (copy_to_user(user_kvm_nested_state, &kvm_state, sizeof(kvm_state)))
14229 return -EFAULT;
14230
14231 if (vmx->nested.current_vmptr == -1ull)
14232 goto out;
14233
14234 /*
14235 * When running L2, the authoritative vmcs12 state is in the
14236 * vmcs02. When running L1, the authoritative vmcs12 state is
14237 * in the shadow vmcs linked to vmcs01, unless
14238 * sync_shadow_vmcs is set, in which case, the authoritative
14239 * vmcs12 state is in the vmcs12 already.
14240 */
14241 if (is_guest_mode(vcpu))
14242 sync_vmcs12(vcpu, vmcs12);
14243 else if (enable_shadow_vmcs && !vmx->nested.sync_shadow_vmcs)
14244 copy_shadow_to_vmcs12(vmx);
14245
14246 if (copy_to_user(user_kvm_nested_state->data, vmcs12, sizeof(*vmcs12)))
14247 return -EFAULT;
14248
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014249 if (nested_cpu_has_shadow_vmcs(vmcs12) &&
14250 vmcs12->vmcs_link_pointer != -1ull) {
14251 if (copy_to_user(user_kvm_nested_state->data + VMCS12_SIZE,
14252 get_shadow_vmcs12(vcpu), sizeof(*vmcs12)))
14253 return -EFAULT;
14254 }
14255
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014256out:
14257 return kvm_state.size;
14258}
14259
14260static int vmx_set_nested_state(struct kvm_vcpu *vcpu,
14261 struct kvm_nested_state __user *user_kvm_nested_state,
14262 struct kvm_nested_state *kvm_state)
14263{
14264 struct vcpu_vmx *vmx = to_vmx(vcpu);
14265 struct vmcs12 *vmcs12;
14266 u32 exit_qual;
14267 int ret;
14268
14269 if (kvm_state->format != 0)
14270 return -EINVAL;
14271
14272 if (!nested_vmx_allowed(vcpu))
14273 return kvm_state->vmx.vmxon_pa == -1ull ? 0 : -EINVAL;
14274
14275 if (kvm_state->vmx.vmxon_pa == -1ull) {
14276 if (kvm_state->vmx.smm.flags)
14277 return -EINVAL;
14278
14279 if (kvm_state->vmx.vmcs_pa != -1ull)
14280 return -EINVAL;
14281
14282 vmx_leave_nested(vcpu);
14283 return 0;
14284 }
14285
14286 if (!page_address_valid(vcpu, kvm_state->vmx.vmxon_pa))
14287 return -EINVAL;
14288
14289 if (kvm_state->size < sizeof(kvm_state) + sizeof(*vmcs12))
14290 return -EINVAL;
14291
14292 if (kvm_state->vmx.vmcs_pa == kvm_state->vmx.vmxon_pa ||
14293 !page_address_valid(vcpu, kvm_state->vmx.vmcs_pa))
14294 return -EINVAL;
14295
14296 if ((kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE) &&
14297 (kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE))
14298 return -EINVAL;
14299
14300 if (kvm_state->vmx.smm.flags &
14301 ~(KVM_STATE_NESTED_SMM_GUEST_MODE | KVM_STATE_NESTED_SMM_VMXON))
14302 return -EINVAL;
14303
Paolo Bonzini5bea5122018-09-18 15:19:17 +020014304 /*
14305 * SMM temporarily disables VMX, so we cannot be in guest mode,
14306 * nor can VMLAUNCH/VMRESUME be pending. Outside SMM, SMM flags
14307 * must be zero.
14308 */
14309 if (is_smm(vcpu) ? kvm_state->flags : kvm_state->vmx.smm.flags)
14310 return -EINVAL;
14311
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014312 if ((kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE) &&
14313 !(kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_VMXON))
14314 return -EINVAL;
14315
14316 vmx_leave_nested(vcpu);
14317 if (kvm_state->vmx.vmxon_pa == -1ull)
14318 return 0;
14319
14320 vmx->nested.vmxon_ptr = kvm_state->vmx.vmxon_pa;
14321 ret = enter_vmx_operation(vcpu);
14322 if (ret)
14323 return ret;
14324
14325 set_current_vmptr(vmx, kvm_state->vmx.vmcs_pa);
14326
14327 if (kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_VMXON) {
14328 vmx->nested.smm.vmxon = true;
14329 vmx->nested.vmxon = false;
14330
14331 if (kvm_state->vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE)
14332 vmx->nested.smm.guest_mode = true;
14333 }
14334
14335 vmcs12 = get_vmcs12(vcpu);
14336 if (copy_from_user(vmcs12, user_kvm_nested_state->data, sizeof(*vmcs12)))
14337 return -EFAULT;
14338
Liran Alon392b2f22018-06-23 02:35:01 +030014339 if (vmcs12->hdr.revision_id != VMCS12_REVISION)
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014340 return -EINVAL;
14341
14342 if (!(kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE))
14343 return 0;
14344
14345 vmx->nested.nested_run_pending =
14346 !!(kvm_state->flags & KVM_STATE_NESTED_RUN_PENDING);
14347
Paolo Bonzinifa58a9f2018-07-18 19:45:51 +020014348 if (nested_cpu_has_shadow_vmcs(vmcs12) &&
14349 vmcs12->vmcs_link_pointer != -1ull) {
14350 struct vmcs12 *shadow_vmcs12 = get_shadow_vmcs12(vcpu);
14351 if (kvm_state->size < sizeof(kvm_state) + 2 * sizeof(*vmcs12))
14352 return -EINVAL;
14353
14354 if (copy_from_user(shadow_vmcs12,
14355 user_kvm_nested_state->data + VMCS12_SIZE,
14356 sizeof(*vmcs12)))
14357 return -EFAULT;
14358
14359 if (shadow_vmcs12->hdr.revision_id != VMCS12_REVISION ||
14360 !shadow_vmcs12->hdr.shadow_vmcs)
14361 return -EINVAL;
14362 }
14363
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014364 if (check_vmentry_prereqs(vcpu, vmcs12) ||
14365 check_vmentry_postreqs(vcpu, vmcs12, &exit_qual))
14366 return -EINVAL;
14367
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014368 vmx->nested.dirty_vmcs12 = true;
Sean Christophersona633e412018-09-26 09:23:47 -070014369 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014370 if (ret)
14371 return -EINVAL;
14372
14373 return 0;
14374}
14375
Kees Cook404f6aa2016-08-08 16:29:06 -070014376static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080014377 .cpu_has_kvm_support = cpu_has_kvm_support,
14378 .disabled_by_bios = vmx_disabled_by_bios,
14379 .hardware_setup = hardware_setup,
14380 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030014381 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014382 .hardware_enable = hardware_enable,
14383 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080014384 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +020014385 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014386
Wanpeng Lib31c1142018-03-12 04:53:04 -070014387 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -070014388 .vm_alloc = vmx_vm_alloc,
14389 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -070014390
Avi Kivity6aa8b732006-12-10 02:21:36 -080014391 .vcpu_create = vmx_create_vcpu,
14392 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030014393 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014394
Sean Christopherson6d6095b2018-07-23 12:32:44 -070014395 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014396 .vcpu_load = vmx_vcpu_load,
14397 .vcpu_put = vmx_vcpu_put,
14398
Paolo Bonzinia96036b2015-11-10 11:55:36 +010014399 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -060014400 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014401 .get_msr = vmx_get_msr,
14402 .set_msr = vmx_set_msr,
14403 .get_segment_base = vmx_get_segment_base,
14404 .get_segment = vmx_get_segment,
14405 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020014406 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014407 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020014408 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020014409 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030014410 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014411 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014412 .set_cr3 = vmx_set_cr3,
14413 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014414 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014415 .get_idt = vmx_get_idt,
14416 .set_idt = vmx_set_idt,
14417 .get_gdt = vmx_get_gdt,
14418 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010014419 .get_dr6 = vmx_get_dr6,
14420 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030014421 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010014422 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030014423 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014424 .get_rflags = vmx_get_rflags,
14425 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080014426
Avi Kivity6aa8b732006-12-10 02:21:36 -080014427 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -070014428 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014429
Avi Kivity6aa8b732006-12-10 02:21:36 -080014430 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020014431 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014432 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040014433 .set_interrupt_shadow = vmx_set_interrupt_shadow,
14434 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020014435 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030014436 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014437 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020014438 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030014439 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020014440 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014441 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010014442 .get_nmi_mask = vmx_get_nmi_mask,
14443 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014444 .enable_nmi_window = enable_nmi_window,
14445 .enable_irq_window = enable_irq_window,
14446 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -040014447 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080014448 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030014449 .get_enable_apicv = vmx_get_enable_apicv,
14450 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080014451 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010014452 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080014453 .hwapic_irr_update = vmx_hwapic_irr_update,
14454 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +030014455 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +080014456 .sync_pir_to_irr = vmx_sync_pir_to_irr,
14457 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030014458
Izik Eiduscbc94022007-10-25 00:29:55 +020014459 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -070014460 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080014461 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080014462 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030014463
Avi Kivity586f9602010-11-18 13:09:54 +020014464 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020014465
Sheng Yang17cc3932010-01-05 19:02:27 +080014466 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080014467
14468 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080014469
14470 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000014471 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020014472
14473 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080014474
14475 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100014476
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020014477 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100014478 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020014479
14480 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020014481
14482 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080014483 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000014484 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080014485 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +020014486 .umip_emulated = vmx_umip_emulated,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010014487
14488 .check_nested_events = vmx_check_nested_events,
Sean Christophersond264ee02018-08-27 15:21:12 -070014489 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020014490
14491 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080014492
14493 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
14494 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
14495 .flush_log_dirty = vmx_flush_log_dirty,
14496 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040014497 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020014498
Feng Wubf9f6ac2015-09-18 22:29:55 +080014499 .pre_block = vmx_pre_block,
14500 .post_block = vmx_post_block,
14501
Wei Huang25462f72015-06-19 15:45:05 +020014502 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080014503
14504 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070014505
14506#ifdef CONFIG_X86_64
14507 .set_hv_timer = vmx_set_hv_timer,
14508 .cancel_hv_timer = vmx_cancel_hv_timer,
14509#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080014510
14511 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +020014512
Jim Mattson8fcc4b52018-07-10 11:27:20 +020014513 .get_nested_state = vmx_get_nested_state,
14514 .set_nested_state = vmx_set_nested_state,
Paolo Bonzini7f7f1ba2018-07-18 18:49:01 +020014515 .get_vmcs12_pages = nested_get_vmcs12_pages,
14516
Ladi Prosek72d7b372017-10-11 16:54:41 +020014517 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +020014518 .pre_enter_smm = vmx_pre_enter_smm,
14519 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +020014520 .enable_smi_window = enable_smi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -080014521};
14522
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +020014523static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020014524{
14525 if (vmx_l1d_flush_pages) {
14526 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
14527 vmx_l1d_flush_pages = NULL;
14528 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +020014529 /* Restore state so sysfs ignores VMX */
14530 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +020014531}
14532
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014533static void vmx_exit(void)
14534{
14535#ifdef CONFIG_KEXEC_CORE
14536 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
14537 synchronize_rcu();
14538#endif
14539
14540 kvm_exit();
14541
14542#if IS_ENABLED(CONFIG_HYPERV)
14543 if (static_branch_unlikely(&enable_evmcs)) {
14544 int cpu;
14545 struct hv_vp_assist_page *vp_ap;
14546 /*
14547 * Reset everything to support using non-enlightened VMCS
14548 * access later (e.g. when we reload the module with
14549 * enlightened_vmcs=0)
14550 */
14551 for_each_online_cpu(cpu) {
14552 vp_ap = hv_get_vp_assist_page(cpu);
14553
14554 if (!vp_ap)
14555 continue;
14556
14557 vp_ap->current_nested_vmcs = 0;
14558 vp_ap->enlighten_vmentry = 0;
14559 }
14560
14561 static_branch_disable(&enable_evmcs);
14562 }
14563#endif
14564 vmx_cleanup_l1d_flush();
14565}
14566module_exit(vmx_exit);
14567
Avi Kivity6aa8b732006-12-10 02:21:36 -080014568static int __init vmx_init(void)
14569{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010014570 int r;
14571
14572#if IS_ENABLED(CONFIG_HYPERV)
14573 /*
14574 * Enlightened VMCS usage should be recommended and the host needs
14575 * to support eVMCS v1 or above. We can also disable eVMCS support
14576 * with module parameter.
14577 */
14578 if (enlightened_vmcs &&
14579 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
14580 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
14581 KVM_EVMCS_VERSION) {
14582 int cpu;
14583
14584 /* Check that we have assist pages on all online CPUs */
14585 for_each_online_cpu(cpu) {
14586 if (!hv_get_vp_assist_page(cpu)) {
14587 enlightened_vmcs = false;
14588 break;
14589 }
14590 }
14591
14592 if (enlightened_vmcs) {
14593 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
14594 static_branch_enable(&enable_evmcs);
14595 }
14596 } else {
14597 enlightened_vmcs = false;
14598 }
14599#endif
14600
14601 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014602 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030014603 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080014604 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080014605
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014606 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +020014607 * Must be called after kvm_init() so enable_ept is properly set
14608 * up. Hand the parameter mitigation value in which was stored in
14609 * the pre module init parser. If no parameter was given, it will
14610 * contain 'auto' which will be turned into the default 'cond'
14611 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014612 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +020014613 if (boot_cpu_has(X86_BUG_L1TF)) {
14614 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
14615 if (r) {
14616 vmx_exit();
14617 return r;
14618 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +020014619 }
14620
Dave Young2965faa2015-09-09 15:38:55 -070014621#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080014622 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
14623 crash_vmclear_local_loaded_vmcss);
14624#endif
Jim Mattson21ebf532018-05-01 15:40:28 -070014625 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +080014626
He, Qingfdef3ad2007-04-30 09:45:24 +030014627 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080014628}
Thomas Gleixnera7b90202018-07-13 16:23:18 +020014629module_init(vmx_init);