blob: f494af358874a17256b8177f9032e2ccf1ceae28 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300389/**
390 * intel_set_memory_cxsr - Configure CxSR state
391 * @dev_priv: i915 device
392 * @enable: Allow vs. disallow CxSR
393 *
394 * Allow or disallow the system to enter a special CxSR
395 * (C-state self refresh) state. What typically happens in CxSR mode
396 * is that several display FIFOs may get combined into a single larger
397 * FIFO for a particular plane (so called max FIFO mode) to allow the
398 * system to defer memory fetches longer, and the memory will enter
399 * self refresh.
400 *
401 * Note that enabling CxSR does not guarantee that the system enter
402 * this special mode, nor does it guarantee that the system stays
403 * in that mode once entered. So this just allows/disallows the system
404 * to autonomously utilize the CxSR mode. Other factors such as core
405 * C-states will affect when/if the system actually enters/exits the
406 * CxSR mode.
407 *
408 * Note that on VLV/CHV this actually only controls the max FIFO mode,
409 * and the system is free to enter/exit memory self refresh at any time
410 * even when the use of CxSR has been disallowed.
411 *
412 * While the system is actually in the CxSR/max FIFO mode, some plane
413 * control registers will not get latched on vblank. Thus in order to
414 * guarantee the system will respond to changes in the plane registers
415 * we must always disallow CxSR prior to making changes to those registers.
416 * Unfortunately the system will re-evaluate the CxSR conditions at
417 * frame start which happens after vblank start (which is when the plane
418 * registers would get latched), so we can't proceed with the plane update
419 * during the same frame where we disallowed CxSR.
420 *
421 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
422 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
423 * the hardware w.r.t. HPLL SR when writing to plane registers.
424 * Disallowing just CxSR is sufficient.
425 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200426bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200427{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200428 bool ret;
429
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200430 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200431 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300432 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
433 dev_priv->wm.vlv.cxsr = enable;
434 else if (IS_G4X(dev_priv))
435 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200436 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200437
438 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200439}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200440
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441/*
442 * Latency for FIFO fetches is dependent on several factors:
443 * - memory configuration (speed, channels)
444 * - chipset
445 * - current MCH state
446 * It can be fairly high in some situations, so here we assume a fairly
447 * pessimal value. It's a tradeoff between extra memory fetches (if we
448 * set this value too high, the FIFO will fetch frequently to stay full)
449 * and power consumption (set it too low to save power and we might see
450 * FIFO underruns and display "flicker").
451 *
452 * A value of 5us seems to be a good balance; safe for very low end
453 * platforms but not overly aggressive on lower latency configs.
454 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100455static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300456
Ville Syrjäläb5004722015-03-05 21:19:47 +0200457#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
458 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
459
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200460static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200461{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200462 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200463 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200464 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200465 enum pipe pipe = crtc->pipe;
466 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200467
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200468 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200469 uint32_t dsparb, dsparb2, dsparb3;
470 case PIPE_A:
471 dsparb = I915_READ(DSPARB);
472 dsparb2 = I915_READ(DSPARB2);
473 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
474 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
475 break;
476 case PIPE_B:
477 dsparb = I915_READ(DSPARB);
478 dsparb2 = I915_READ(DSPARB2);
479 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
480 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
481 break;
482 case PIPE_C:
483 dsparb2 = I915_READ(DSPARB2);
484 dsparb3 = I915_READ(DSPARB3);
485 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
486 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
487 break;
488 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200489 MISSING_CASE(pipe);
490 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200491 }
492
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
494 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
495 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
496 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200497}
498
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200499static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501 uint32_t dsparb = I915_READ(DSPARB);
502 int size;
503
504 size = dsparb & 0x7f;
505 if (plane)
506 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
507
508 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
509 plane ? "B" : "A", size);
510
511 return size;
512}
513
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200514static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x1ff;
520 if (plane)
521 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
522 size >>= 1; /* Convert to cachelines */
523
524 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
525 plane ? "B" : "A", size);
526
527 return size;
528}
529
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200530static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x7f;
536 size >>= 2; /* Convert to cachelines */
537
538 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
539 plane ? "B" : "A",
540 size);
541
542 return size;
543}
544
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545/* Pineview has different values for various configs */
546static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300547 .fifo_size = PINEVIEW_DISPLAY_FIFO,
548 .max_wm = PINEVIEW_MAX_WM,
549 .default_wm = PINEVIEW_DFT_WM,
550 .guard_size = PINEVIEW_GUARD_WM,
551 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552};
553static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300554 .fifo_size = PINEVIEW_DISPLAY_FIFO,
555 .max_wm = PINEVIEW_MAX_WM,
556 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
557 .guard_size = PINEVIEW_GUARD_WM,
558 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559};
560static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300561 .fifo_size = PINEVIEW_CURSOR_FIFO,
562 .max_wm = PINEVIEW_CURSOR_MAX_WM,
563 .default_wm = PINEVIEW_CURSOR_DFT_WM,
564 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
565 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566};
567static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300568 .fifo_size = PINEVIEW_CURSOR_FIFO,
569 .max_wm = PINEVIEW_CURSOR_MAX_WM,
570 .default_wm = PINEVIEW_CURSOR_DFT_WM,
571 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
572 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300573};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300575 .fifo_size = I965_CURSOR_FIFO,
576 .max_wm = I965_CURSOR_MAX_WM,
577 .default_wm = I965_CURSOR_DFT_WM,
578 .guard_size = 2,
579 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300580};
581static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300582 .fifo_size = I945_FIFO_SIZE,
583 .max_wm = I915_MAX_WM,
584 .default_wm = 1,
585 .guard_size = 2,
586 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300587};
588static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300589 .fifo_size = I915_FIFO_SIZE,
590 .max_wm = I915_MAX_WM,
591 .default_wm = 1,
592 .guard_size = 2,
593 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300594};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300595static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300596 .fifo_size = I855GM_FIFO_SIZE,
597 .max_wm = I915_MAX_WM,
598 .default_wm = 1,
599 .guard_size = 2,
600 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300601};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300602static const struct intel_watermark_params i830_bc_wm_info = {
603 .fifo_size = I855GM_FIFO_SIZE,
604 .max_wm = I915_MAX_WM/2,
605 .default_wm = 1,
606 .guard_size = 2,
607 .cacheline_size = I830_FIFO_LINE_SIZE,
608};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200609static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300610 .fifo_size = I830_FIFO_SIZE,
611 .max_wm = I915_MAX_WM,
612 .default_wm = 1,
613 .guard_size = 2,
614 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300615};
616
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300618 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
619 * @pixel_rate: Pipe pixel rate in kHz
620 * @cpp: Plane bytes per pixel
621 * @latency: Memory wakeup latency in 0.1us units
622 *
623 * Compute the watermark using the method 1 or "small buffer"
624 * formula. The caller may additonally add extra cachelines
625 * to account for TLB misses and clock crossings.
626 *
627 * This method is concerned with the short term drain rate
628 * of the FIFO, ie. it does not account for blanking periods
629 * which would effectively reduce the average drain rate across
630 * a longer period. The name "small" refers to the fact the
631 * FIFO is relatively small compared to the amount of data
632 * fetched.
633 *
634 * The FIFO level vs. time graph might look something like:
635 *
636 * |\ |\
637 * | \ | \
638 * __---__---__ (- plane active, _ blanking)
639 * -> time
640 *
641 * or perhaps like this:
642 *
643 * |\|\ |\|\
644 * __----__----__ (- plane active, _ blanking)
645 * -> time
646 *
647 * Returns:
648 * The watermark in bytes
649 */
650static unsigned int intel_wm_method1(unsigned int pixel_rate,
651 unsigned int cpp,
652 unsigned int latency)
653{
654 uint64_t ret;
655
656 ret = (uint64_t) pixel_rate * cpp * latency;
657 ret = DIV_ROUND_UP_ULL(ret, 10000);
658
659 return ret;
660}
661
662/**
663 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
664 * @pixel_rate: Pipe pixel rate in kHz
665 * @htotal: Pipe horizontal total
666 * @width: Plane width in pixels
667 * @cpp: Plane bytes per pixel
668 * @latency: Memory wakeup latency in 0.1us units
669 *
670 * Compute the watermark using the method 2 or "large buffer"
671 * formula. The caller may additonally add extra cachelines
672 * to account for TLB misses and clock crossings.
673 *
674 * This method is concerned with the long term drain rate
675 * of the FIFO, ie. it does account for blanking periods
676 * which effectively reduce the average drain rate across
677 * a longer period. The name "large" refers to the fact the
678 * FIFO is relatively large compared to the amount of data
679 * fetched.
680 *
681 * The FIFO level vs. time graph might look something like:
682 *
683 * |\___ |\___
684 * | \___ | \___
685 * | \ | \
686 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
687 * -> time
688 *
689 * Returns:
690 * The watermark in bytes
691 */
692static unsigned int intel_wm_method2(unsigned int pixel_rate,
693 unsigned int htotal,
694 unsigned int width,
695 unsigned int cpp,
696 unsigned int latency)
697{
698 unsigned int ret;
699
700 /*
701 * FIXME remove once all users are computing
702 * watermarks in the correct place.
703 */
704 if (WARN_ON_ONCE(htotal == 0))
705 htotal = 1;
706
707 ret = (latency * pixel_rate) / (htotal * 10000);
708 ret = (ret + 1) * width * cpp;
709
710 return ret;
711}
712
713/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300714 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300715 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200717 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300718 * @latency_ns: memory latency for the platform
719 *
720 * Calculate the watermark level (the level at which the display plane will
721 * start fetching from memory again). Each chip has a different display
722 * FIFO size and allocation, so the caller needs to figure that out and pass
723 * in the correct intel_watermark_params structure.
724 *
725 * As the pixel clock runs, the FIFO will be drained at a rate that depends
726 * on the pixel size. When it reaches the watermark level, it'll start
727 * fetching FIFO line sized based chunks from memory until the FIFO fills
728 * past the watermark point. If the FIFO drains completely, a FIFO underrun
729 * will occur, and a display engine hang could result.
730 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731static unsigned int intel_calculate_wm(int pixel_rate,
732 const struct intel_watermark_params *wm,
733 int fifo_size, int cpp,
734 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300736 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300737
738 /*
739 * Note: we need to make sure we don't overflow for various clock &
740 * latency values.
741 * clocks go from a few thousand to several hundred thousand.
742 * latency is usually a few thousand
743 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300744 entries = intel_wm_method1(pixel_rate, cpp,
745 latency_ns / 100);
746 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
747 wm->guard_size;
748 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300749
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300750 wm_size = fifo_size - entries;
751 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752
753 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 wm_size = wm->max_wm;
756 if (wm_size <= 0)
757 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300758
759 /*
760 * Bspec seems to indicate that the value shouldn't be lower than
761 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
762 * Lets go for 8 which is the burst size since certain platforms
763 * already use a hardcoded 8 (which is what the spec says should be
764 * done).
765 */
766 if (wm_size <= 8)
767 wm_size = 8;
768
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 return wm_size;
770}
771
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300772static bool is_disabling(int old, int new, int threshold)
773{
774 return old >= threshold && new < threshold;
775}
776
777static bool is_enabling(int old, int new, int threshold)
778{
779 return old < threshold && new >= threshold;
780}
781
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300782static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
783{
784 return dev_priv->wm.max_level + 1;
785}
786
Ville Syrjälä24304d812017-03-14 17:10:49 +0200787static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
788 const struct intel_plane_state *plane_state)
789{
790 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
791
792 /* FIXME check the 'enable' instead */
793 if (!crtc_state->base.active)
794 return false;
795
796 /*
797 * Treat cursor with fb as always visible since cursor updates
798 * can happen faster than the vrefresh rate, and the current
799 * watermark code doesn't handle that correctly. Cursor updates
800 * which set/clear the fb or change the cursor size are going
801 * to get throttled by intel_legacy_cursor_update() to work
802 * around this problem with the watermark code.
803 */
804 if (plane->id == PLANE_CURSOR)
805 return plane_state->base.fb != NULL;
806 else
807 return plane_state->base.visible;
808}
809
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200810static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300811{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200812 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300813
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200814 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200815 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 if (enabled)
817 return NULL;
818 enabled = crtc;
819 }
820 }
821
822 return enabled;
823}
824
Ville Syrjälä432081b2016-10-31 22:37:03 +0200825static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829 const struct cxsr_latency *latency;
830 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300831 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100833 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
834 dev_priv->is_ddr3,
835 dev_priv->fsb_freq,
836 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837 if (!latency) {
838 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300839 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300840 return;
841 }
842
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300844 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 const struct drm_display_mode *adjusted_mode =
846 &crtc->config->base.adjusted_mode;
847 const struct drm_framebuffer *fb =
848 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200849 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300850 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851
852 /* Display SR */
853 wm = intel_calculate_wm(clock, &pineview_display_wm,
854 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200855 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 reg = I915_READ(DSPFW1);
857 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200858 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859 I915_WRITE(DSPFW1, reg);
860 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
861
862 /* cursor SR */
863 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
864 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300865 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 reg = I915_READ(DSPFW3);
867 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200868 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300869 I915_WRITE(DSPFW3, reg);
870
871 /* Display HPLL off SR */
872 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
873 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200874 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 reg = I915_READ(DSPFW3);
876 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200877 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878 I915_WRITE(DSPFW3, reg);
879
880 /* cursor HPLL off SR */
881 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
882 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300883 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300884 reg = I915_READ(DSPFW3);
885 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200886 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300887 I915_WRITE(DSPFW3, reg);
888 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
889
Imre Deak5209b1f2014-07-01 12:36:17 +0300890 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300892 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300893 }
894}
895
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300896/*
897 * Documentation says:
898 * "If the line size is small, the TLB fetches can get in the way of the
899 * data fetches, causing some lag in the pixel data return which is not
900 * accounted for in the above formulas. The following adjustment only
901 * needs to be applied if eight whole lines fit in the buffer at once.
902 * The WM is adjusted upwards by the difference between the FIFO size
903 * and the size of 8 whole lines. This adjustment is always performed
904 * in the actual pixel depth regardless of whether FBC is enabled or not."
905 */
906static int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
907{
908 int tlb_miss = fifo_size * 64 - width * cpp * 8;
909
910 return max(0, tlb_miss);
911}
912
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300913static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
914 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300915{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300916 enum pipe pipe;
917
918 for_each_pipe(dev_priv, pipe)
919 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
920
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300921 I915_WRITE(DSPFW1,
922 FW_WM(wm->sr.plane, SR) |
923 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
924 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
925 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
926 I915_WRITE(DSPFW2,
927 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
928 FW_WM(wm->sr.fbc, FBC_SR) |
929 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
930 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
931 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
932 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
933 I915_WRITE(DSPFW3,
934 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
935 FW_WM(wm->sr.cursor, CURSOR_SR) |
936 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
937 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300939 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940}
941
Ville Syrjälä15665972015-03-10 16:16:28 +0200942#define FW_WM_VLV(value, plane) \
943 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
944
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200945static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200946 const struct vlv_wm_values *wm)
947{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200948 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200949
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200950 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200951 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
952
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200953 I915_WRITE(VLV_DDL(pipe),
954 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
955 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
956 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
957 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
958 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200959
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200960 /*
961 * Zero the (unused) WM1 watermarks, and also clear all the
962 * high order bits so that there are no out of bounds values
963 * present in the registers during the reprogramming.
964 */
965 I915_WRITE(DSPHOWM, 0);
966 I915_WRITE(DSPHOWM1, 0);
967 I915_WRITE(DSPFW4, 0);
968 I915_WRITE(DSPFW5, 0);
969 I915_WRITE(DSPFW6, 0);
970
Ville Syrjäläae801522015-03-05 21:19:49 +0200971 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200972 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200973 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
974 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
975 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200976 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200977 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
978 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
979 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200980 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200981 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200982
983 if (IS_CHERRYVIEW(dev_priv)) {
984 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200985 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
986 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200988 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
989 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200990 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200991 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
992 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200994 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200995 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
996 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
997 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
998 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
999 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1000 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1001 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1002 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1003 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 } else {
1005 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001006 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1007 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001008 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001009 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001010 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1011 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1012 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1013 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1014 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1015 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001016 }
1017
1018 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001019}
1020
Ville Syrjälä15665972015-03-10 16:16:28 +02001021#undef FW_WM_VLV
1022
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001023static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1024{
1025 /* all latencies in usec */
1026 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1027 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001028 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001029
Ville Syrjälä79d94302017-04-21 21:14:30 +03001030 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001031}
1032
1033static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1034{
1035 /*
1036 * DSPCNTR[13] supposedly controls whether the
1037 * primary plane can use the FIFO space otherwise
1038 * reserved for the sprite plane. It's not 100% clear
1039 * what the actual FIFO size is, but it looks like we
1040 * can happily set both primary and sprite watermarks
1041 * up to 127 cachelines. So that would seem to mean
1042 * that either DSPCNTR[13] doesn't do anything, or that
1043 * the total FIFO is >= 256 cachelines in size. Either
1044 * way, we don't seem to have to worry about this
1045 * repartitioning as the maximum watermark value the
1046 * register can hold for each plane is lower than the
1047 * minimum FIFO size.
1048 */
1049 switch (plane_id) {
1050 case PLANE_CURSOR:
1051 return 63;
1052 case PLANE_PRIMARY:
1053 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1054 case PLANE_SPRITE0:
1055 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1056 default:
1057 MISSING_CASE(plane_id);
1058 return 0;
1059 }
1060}
1061
1062static int g4x_fbc_fifo_size(int level)
1063{
1064 switch (level) {
1065 case G4X_WM_LEVEL_SR:
1066 return 7;
1067 case G4X_WM_LEVEL_HPLL:
1068 return 15;
1069 default:
1070 MISSING_CASE(level);
1071 return 0;
1072 }
1073}
1074
1075static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1076 const struct intel_plane_state *plane_state,
1077 int level)
1078{
1079 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1080 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1081 const struct drm_display_mode *adjusted_mode =
1082 &crtc_state->base.adjusted_mode;
1083 int clock, htotal, cpp, width, wm;
1084 int latency = dev_priv->wm.pri_latency[level] * 10;
1085
1086 if (latency == 0)
1087 return USHRT_MAX;
1088
1089 if (!intel_wm_plane_visible(crtc_state, plane_state))
1090 return 0;
1091
1092 /*
1093 * Not 100% sure which way ELK should go here as the
1094 * spec only says CL/CTG should assume 32bpp and BW
1095 * doesn't need to. But as these things followed the
1096 * mobile vs. desktop lines on gen3 as well, let's
1097 * assume ELK doesn't need this.
1098 *
1099 * The spec also fails to list such a restriction for
1100 * the HPLL watermark, which seems a little strange.
1101 * Let's use 32bpp for the HPLL watermark as well.
1102 */
1103 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1104 level != G4X_WM_LEVEL_NORMAL)
1105 cpp = 4;
1106 else
1107 cpp = plane_state->base.fb->format->cpp[0];
1108
1109 clock = adjusted_mode->crtc_clock;
1110 htotal = adjusted_mode->crtc_htotal;
1111
1112 if (plane->id == PLANE_CURSOR)
1113 width = plane_state->base.crtc_w;
1114 else
1115 width = drm_rect_width(&plane_state->base.dst);
1116
1117 if (plane->id == PLANE_CURSOR) {
1118 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1119 } else if (plane->id == PLANE_PRIMARY &&
1120 level == G4X_WM_LEVEL_NORMAL) {
1121 wm = intel_wm_method1(clock, cpp, latency);
1122 } else {
1123 int small, large;
1124
1125 small = intel_wm_method1(clock, cpp, latency);
1126 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1127
1128 wm = min(small, large);
1129 }
1130
1131 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1132 width, cpp);
1133
1134 wm = DIV_ROUND_UP(wm, 64) + 2;
1135
1136 return min_t(int, wm, USHRT_MAX);
1137}
1138
1139static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1140 int level, enum plane_id plane_id, u16 value)
1141{
1142 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1143 bool dirty = false;
1144
1145 for (; level < intel_wm_num_levels(dev_priv); level++) {
1146 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1147
1148 dirty |= raw->plane[plane_id] != value;
1149 raw->plane[plane_id] = value;
1150 }
1151
1152 return dirty;
1153}
1154
1155static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 /* NORMAL level doesn't have an FBC watermark */
1162 level = max(level, G4X_WM_LEVEL_SR);
1163
1164 for (; level < intel_wm_num_levels(dev_priv); level++) {
1165 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1166
1167 dirty |= raw->fbc != value;
1168 raw->fbc = value;
1169 }
1170
1171 return dirty;
1172}
1173
1174static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1175 const struct intel_plane_state *pstate,
1176 uint32_t pri_val);
1177
1178static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1179 const struct intel_plane_state *plane_state)
1180{
1181 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1182 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1183 enum plane_id plane_id = plane->id;
1184 bool dirty = false;
1185 int level;
1186
1187 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1188 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1189 if (plane_id == PLANE_PRIMARY)
1190 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1191 goto out;
1192 }
1193
1194 for (level = 0; level < num_levels; level++) {
1195 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1196 int wm, max_wm;
1197
1198 wm = g4x_compute_wm(crtc_state, plane_state, level);
1199 max_wm = g4x_plane_fifo_size(plane_id, level);
1200
1201 if (wm > max_wm)
1202 break;
1203
1204 dirty |= raw->plane[plane_id] != wm;
1205 raw->plane[plane_id] = wm;
1206
1207 if (plane_id != PLANE_PRIMARY ||
1208 level == G4X_WM_LEVEL_NORMAL)
1209 continue;
1210
1211 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1212 raw->plane[plane_id]);
1213 max_wm = g4x_fbc_fifo_size(level);
1214
1215 /*
1216 * FBC wm is not mandatory as we
1217 * can always just disable its use.
1218 */
1219 if (wm > max_wm)
1220 wm = USHRT_MAX;
1221
1222 dirty |= raw->fbc != wm;
1223 raw->fbc = wm;
1224 }
1225
1226 /* mark watermarks as invalid */
1227 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1228
1229 if (plane_id == PLANE_PRIMARY)
1230 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1231
1232 out:
1233 if (dirty) {
1234 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1235 plane->base.name,
1236 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1237 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1238 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1239
1240 if (plane_id == PLANE_PRIMARY)
1241 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1242 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1243 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1244 }
1245
1246 return dirty;
1247}
1248
1249static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1250 enum plane_id plane_id, int level)
1251{
1252 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1253
1254 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1255}
1256
1257static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1258 int level)
1259{
1260 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1261
1262 if (level > dev_priv->wm.max_level)
1263 return false;
1264
1265 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1266 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1267 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1268}
1269
1270/* mark all levels starting from 'level' as invalid */
1271static void g4x_invalidate_wms(struct intel_crtc *crtc,
1272 struct g4x_wm_state *wm_state, int level)
1273{
1274 if (level <= G4X_WM_LEVEL_NORMAL) {
1275 enum plane_id plane_id;
1276
1277 for_each_plane_id_on_crtc(crtc, plane_id)
1278 wm_state->wm.plane[plane_id] = USHRT_MAX;
1279 }
1280
1281 if (level <= G4X_WM_LEVEL_SR) {
1282 wm_state->cxsr = false;
1283 wm_state->sr.cursor = USHRT_MAX;
1284 wm_state->sr.plane = USHRT_MAX;
1285 wm_state->sr.fbc = USHRT_MAX;
1286 }
1287
1288 if (level <= G4X_WM_LEVEL_HPLL) {
1289 wm_state->hpll_en = false;
1290 wm_state->hpll.cursor = USHRT_MAX;
1291 wm_state->hpll.plane = USHRT_MAX;
1292 wm_state->hpll.fbc = USHRT_MAX;
1293 }
1294}
1295
1296static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1297{
1298 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1299 struct intel_atomic_state *state =
1300 to_intel_atomic_state(crtc_state->base.state);
1301 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1302 int num_active_planes = hweight32(crtc_state->active_planes &
1303 ~BIT(PLANE_CURSOR));
1304 const struct g4x_pipe_wm *raw;
1305 struct intel_plane_state *plane_state;
1306 struct intel_plane *plane;
1307 enum plane_id plane_id;
1308 int i, level;
1309 unsigned int dirty = 0;
1310
1311 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1312 const struct intel_plane_state *old_plane_state =
1313 to_intel_plane_state(plane->base.state);
1314
1315 if (plane_state->base.crtc != &crtc->base &&
1316 old_plane_state->base.crtc != &crtc->base)
1317 continue;
1318
1319 if (g4x_raw_plane_wm_compute(crtc_state, plane_state))
1320 dirty |= BIT(plane->id);
1321 }
1322
1323 if (!dirty)
1324 return 0;
1325
1326 level = G4X_WM_LEVEL_NORMAL;
1327 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1328 goto out;
1329
1330 raw = &crtc_state->wm.g4x.raw[level];
1331 for_each_plane_id_on_crtc(crtc, plane_id)
1332 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1333
1334 level = G4X_WM_LEVEL_SR;
1335
1336 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1337 goto out;
1338
1339 raw = &crtc_state->wm.g4x.raw[level];
1340 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1341 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1342 wm_state->sr.fbc = raw->fbc;
1343
1344 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1345
1346 level = G4X_WM_LEVEL_HPLL;
1347
1348 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1349 goto out;
1350
1351 raw = &crtc_state->wm.g4x.raw[level];
1352 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1353 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1354 wm_state->hpll.fbc = raw->fbc;
1355
1356 wm_state->hpll_en = wm_state->cxsr;
1357
1358 level++;
1359
1360 out:
1361 if (level == G4X_WM_LEVEL_NORMAL)
1362 return -EINVAL;
1363
1364 /* invalidate the higher levels */
1365 g4x_invalidate_wms(crtc, wm_state, level);
1366
1367 /*
1368 * Determine if the FBC watermark(s) can be used. IF
1369 * this isn't the case we prefer to disable the FBC
1370 ( watermark(s) rather than disable the SR/HPLL
1371 * level(s) entirely.
1372 */
1373 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1374
1375 if (level >= G4X_WM_LEVEL_SR &&
1376 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1377 wm_state->fbc_en = false;
1378 else if (level >= G4X_WM_LEVEL_HPLL &&
1379 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1380 wm_state->fbc_en = false;
1381
1382 return 0;
1383}
1384
1385static int g4x_compute_intermediate_wm(struct drm_device *dev,
1386 struct intel_crtc *crtc,
1387 struct intel_crtc_state *crtc_state)
1388{
1389 struct g4x_wm_state *intermediate = &crtc_state->wm.g4x.intermediate;
1390 const struct g4x_wm_state *optimal = &crtc_state->wm.g4x.optimal;
1391 const struct g4x_wm_state *active = &crtc->wm.active.g4x;
1392 enum plane_id plane_id;
1393
1394 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1395 !crtc_state->disable_cxsr;
1396 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
1397 !crtc_state->disable_cxsr;
1398 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1399
1400 for_each_plane_id_on_crtc(crtc, plane_id) {
1401 intermediate->wm.plane[plane_id] =
1402 max(optimal->wm.plane[plane_id],
1403 active->wm.plane[plane_id]);
1404
1405 WARN_ON(intermediate->wm.plane[plane_id] >
1406 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1407 }
1408
1409 intermediate->sr.plane = max(optimal->sr.plane,
1410 active->sr.plane);
1411 intermediate->sr.cursor = max(optimal->sr.cursor,
1412 active->sr.cursor);
1413 intermediate->sr.fbc = max(optimal->sr.fbc,
1414 active->sr.fbc);
1415
1416 intermediate->hpll.plane = max(optimal->hpll.plane,
1417 active->hpll.plane);
1418 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1419 active->hpll.cursor);
1420 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1421 active->hpll.fbc);
1422
1423 WARN_ON((intermediate->sr.plane >
1424 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1425 intermediate->sr.cursor >
1426 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1427 intermediate->cxsr);
1428 WARN_ON((intermediate->sr.plane >
1429 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1430 intermediate->sr.cursor >
1431 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1432 intermediate->hpll_en);
1433
1434 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1435 intermediate->fbc_en && intermediate->cxsr);
1436 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1437 intermediate->fbc_en && intermediate->hpll_en);
1438
1439 /*
1440 * If our intermediate WM are identical to the final WM, then we can
1441 * omit the post-vblank programming; only update if it's different.
1442 */
1443 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1444 crtc_state->wm.need_postvbl_update = true;
1445
1446 return 0;
1447}
1448
1449static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1450 struct g4x_wm_values *wm)
1451{
1452 struct intel_crtc *crtc;
1453 int num_active_crtcs = 0;
1454
1455 wm->cxsr = true;
1456 wm->hpll_en = true;
1457 wm->fbc_en = true;
1458
1459 for_each_intel_crtc(&dev_priv->drm, crtc) {
1460 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1461
1462 if (!crtc->active)
1463 continue;
1464
1465 if (!wm_state->cxsr)
1466 wm->cxsr = false;
1467 if (!wm_state->hpll_en)
1468 wm->hpll_en = false;
1469 if (!wm_state->fbc_en)
1470 wm->fbc_en = false;
1471
1472 num_active_crtcs++;
1473 }
1474
1475 if (num_active_crtcs != 1) {
1476 wm->cxsr = false;
1477 wm->hpll_en = false;
1478 wm->fbc_en = false;
1479 }
1480
1481 for_each_intel_crtc(&dev_priv->drm, crtc) {
1482 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1483 enum pipe pipe = crtc->pipe;
1484
1485 wm->pipe[pipe] = wm_state->wm;
1486 if (crtc->active && wm->cxsr)
1487 wm->sr = wm_state->sr;
1488 if (crtc->active && wm->hpll_en)
1489 wm->hpll = wm_state->hpll;
1490 }
1491}
1492
1493static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1494{
1495 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1496 struct g4x_wm_values new_wm = {};
1497
1498 g4x_merge_wm(dev_priv, &new_wm);
1499
1500 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1501 return;
1502
1503 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1504 _intel_set_memory_cxsr(dev_priv, false);
1505
1506 g4x_write_wm_values(dev_priv, &new_wm);
1507
1508 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1509 _intel_set_memory_cxsr(dev_priv, true);
1510
1511 *old_wm = new_wm;
1512}
1513
1514static void g4x_initial_watermarks(struct intel_atomic_state *state,
1515 struct intel_crtc_state *crtc_state)
1516{
1517 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1518 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1519
1520 mutex_lock(&dev_priv->wm.wm_mutex);
1521 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1522 g4x_program_watermarks(dev_priv);
1523 mutex_unlock(&dev_priv->wm.wm_mutex);
1524}
1525
1526static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1527 struct intel_crtc_state *crtc_state)
1528{
1529 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1531
1532 if (!crtc_state->wm.need_postvbl_update)
1533 return;
1534
1535 mutex_lock(&dev_priv->wm.wm_mutex);
1536 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1537 g4x_program_watermarks(dev_priv);
1538 mutex_unlock(&dev_priv->wm.wm_mutex);
1539}
1540
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001541/* latency must be in 0.1us units. */
1542static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001543 unsigned int htotal,
1544 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001545 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001546 unsigned int latency)
1547{
1548 unsigned int ret;
1549
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001550 ret = intel_wm_method2(pixel_rate, htotal,
1551 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001552 ret = DIV_ROUND_UP(ret, 64);
1553
1554 return ret;
1555}
1556
Ville Syrjäläbb726512016-10-31 22:37:24 +02001557static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001558{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001559 /* all latencies in usec */
1560 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1561
Ville Syrjälä58590c12015-09-08 21:05:12 +03001562 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1563
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001564 if (IS_CHERRYVIEW(dev_priv)) {
1565 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1566 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001567
1568 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001569 }
1570}
1571
Ville Syrjäläe339d672016-11-28 19:37:17 +02001572static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1573 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001574 int level)
1575{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001576 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001577 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001578 const struct drm_display_mode *adjusted_mode =
1579 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001580 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581
1582 if (dev_priv->wm.pri_latency[level] == 0)
1583 return USHRT_MAX;
1584
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001585 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001586 return 0;
1587
Daniel Vetteref426c12017-01-04 11:41:10 +01001588 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001589 clock = adjusted_mode->crtc_clock;
1590 htotal = adjusted_mode->crtc_htotal;
1591 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001592
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001593 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 /*
1595 * FIXME the formula gives values that are
1596 * too big for the cursor FIFO, and hence we
1597 * would never be able to use cursors. For
1598 * now just hardcode the watermark.
1599 */
1600 wm = 63;
1601 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001602 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 dev_priv->wm.pri_latency[level] * 10);
1604 }
1605
1606 return min_t(int, wm, USHRT_MAX);
1607}
1608
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001609static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1610{
1611 return (active_planes & (BIT(PLANE_SPRITE0) |
1612 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1613}
1614
Ville Syrjälä5012e602017-03-02 19:14:56 +02001615static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001616{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001617 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001618 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001619 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001620 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001621 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1622 int num_active_planes = hweight32(active_planes);
1623 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001624 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001625 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001626 unsigned int total_rate;
1627 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001628
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001629 /*
1630 * When enabling sprite0 after sprite1 has already been enabled
1631 * we tend to get an underrun unless sprite0 already has some
1632 * FIFO space allcoated. Hence we always allocate at least one
1633 * cacheline for sprite0 whenever sprite1 is enabled.
1634 *
1635 * All other plane enable sequences appear immune to this problem.
1636 */
1637 if (vlv_need_sprite0_fifo_workaround(active_planes))
1638 sprite0_fifo_extra = 1;
1639
Ville Syrjälä5012e602017-03-02 19:14:56 +02001640 total_rate = raw->plane[PLANE_PRIMARY] +
1641 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001642 raw->plane[PLANE_SPRITE1] +
1643 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001644
Ville Syrjälä5012e602017-03-02 19:14:56 +02001645 if (total_rate > fifo_size)
1646 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001647
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 if (total_rate == 0)
1649 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001650
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001652 unsigned int rate;
1653
Ville Syrjälä5012e602017-03-02 19:14:56 +02001654 if ((active_planes & BIT(plane_id)) == 0) {
1655 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001656 continue;
1657 }
1658
Ville Syrjälä5012e602017-03-02 19:14:56 +02001659 rate = raw->plane[plane_id];
1660 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1661 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001662 }
1663
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001664 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1665 fifo_left -= sprite0_fifo_extra;
1666
Ville Syrjälä5012e602017-03-02 19:14:56 +02001667 fifo_state->plane[PLANE_CURSOR] = 63;
1668
1669 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001670
1671 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001672 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673 int plane_extra;
1674
1675 if (fifo_left == 0)
1676 break;
1677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679 continue;
1680
1681 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001682 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001683 fifo_left -= plane_extra;
1684 }
1685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 WARN_ON(active_planes != 0 && fifo_left != 0);
1687
1688 /* give it all to the first plane if none are active */
1689 if (active_planes == 0) {
1690 WARN_ON(fifo_left != fifo_size);
1691 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1692 }
1693
1694 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001695}
1696
Ville Syrjäläff32c542017-03-02 19:14:57 +02001697/* mark all levels starting from 'level' as invalid */
1698static void vlv_invalidate_wms(struct intel_crtc *crtc,
1699 struct vlv_wm_state *wm_state, int level)
1700{
1701 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1702
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001703 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001704 enum plane_id plane_id;
1705
1706 for_each_plane_id_on_crtc(crtc, plane_id)
1707 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1708
1709 wm_state->sr[level].cursor = USHRT_MAX;
1710 wm_state->sr[level].plane = USHRT_MAX;
1711 }
1712}
1713
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001714static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1715{
1716 if (wm > fifo_size)
1717 return USHRT_MAX;
1718 else
1719 return fifo_size - wm;
1720}
1721
Ville Syrjäläff32c542017-03-02 19:14:57 +02001722/*
1723 * Starting from 'level' set all higher
1724 * levels to 'value' in the "raw" watermarks.
1725 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001726static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001727 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001728{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001729 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001730 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001731 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001732
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001734 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001735
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001736 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001737 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001738 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001739
1740 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001741}
1742
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001743static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1744 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001745{
1746 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1747 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001748 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001749 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001750 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001752 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001753 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1754 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001755 }
1756
1757 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001758 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1760 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 if (wm > max_wm)
1763 break;
1764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = wm;
1767 }
1768
1769 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001770 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001771
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001772out:
1773 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001774 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001775 plane->base.name,
1776 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1777 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1778 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1779
1780 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781}
1782
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001783static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1784 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001786 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 &crtc_state->wm.vlv.raw[level];
1788 const struct vlv_fifo_state *fifo_state =
1789 &crtc_state->wm.vlv.fifo_state;
1790
1791 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1792}
1793
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001794static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001796 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1797 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1798 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1799 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800}
1801
1802static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001803{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001804 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001805 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001806 struct intel_atomic_state *state =
1807 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001808 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001809 const struct vlv_fifo_state *fifo_state =
1810 &crtc_state->wm.vlv.fifo_state;
1811 int num_active_planes = hweight32(crtc_state->active_planes &
1812 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001813 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001815 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 enum plane_id plane_id;
1817 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001818 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001819
Ville Syrjäläff32c542017-03-02 19:14:57 +02001820 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1821 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001822 to_intel_plane_state(plane->base.state);
1823
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824 if (plane_state->base.crtc != &crtc->base &&
1825 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001826 continue;
1827
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001828 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001829 dirty |= BIT(plane->id);
1830 }
1831
1832 /*
1833 * DSPARB registers may have been reset due to the
1834 * power well being turned off. Make sure we restore
1835 * them to a consistent state even if no primary/sprite
1836 * planes are initially active.
1837 */
1838 if (needs_modeset)
1839 crtc_state->fifo_changed = true;
1840
1841 if (!dirty)
1842 return 0;
1843
1844 /* cursor changes don't warrant a FIFO recompute */
1845 if (dirty & ~BIT(PLANE_CURSOR)) {
1846 const struct intel_crtc_state *old_crtc_state =
1847 to_intel_crtc_state(crtc->base.state);
1848 const struct vlv_fifo_state *old_fifo_state =
1849 &old_crtc_state->wm.vlv.fifo_state;
1850
1851 ret = vlv_compute_fifo(crtc_state);
1852 if (ret)
1853 return ret;
1854
1855 if (needs_modeset ||
1856 memcmp(old_fifo_state, fifo_state,
1857 sizeof(*fifo_state)) != 0)
1858 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001859 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001860
Ville Syrjäläff32c542017-03-02 19:14:57 +02001861 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001862 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001863 /*
1864 * Note that enabling cxsr with no primary/sprite planes
1865 * enabled can wedge the pipe. Hence we only allow cxsr
1866 * with exactly one enabled primary/sprite plane.
1867 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001868 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001869
Ville Syrjälä5012e602017-03-02 19:14:56 +02001870 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001871 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001872 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001873
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001874 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001875 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001876
Ville Syrjäläff32c542017-03-02 19:14:57 +02001877 for_each_plane_id_on_crtc(crtc, plane_id) {
1878 wm_state->wm[level].plane[plane_id] =
1879 vlv_invert_wm_value(raw->plane[plane_id],
1880 fifo_state->plane[plane_id]);
1881 }
1882
1883 wm_state->sr[level].plane =
1884 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001885 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001886 raw->plane[PLANE_SPRITE1]),
1887 sr_fifo_size);
1888
1889 wm_state->sr[level].cursor =
1890 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1891 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001892 }
1893
Ville Syrjäläff32c542017-03-02 19:14:57 +02001894 if (level == 0)
1895 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001896
Ville Syrjäläff32c542017-03-02 19:14:57 +02001897 /* limit to only levels we can actually handle */
1898 wm_state->num_levels = level;
1899
1900 /* invalidate the higher levels */
1901 vlv_invalidate_wms(crtc, wm_state, level);
1902
1903 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001904}
1905
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001906#define VLV_FIFO(plane, value) \
1907 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1908
Ville Syrjäläff32c542017-03-02 19:14:57 +02001909static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1910 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001911{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001913 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001914 const struct vlv_fifo_state *fifo_state =
1915 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001916 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001917
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001918 if (!crtc_state->fifo_changed)
1919 return;
1920
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001921 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1922 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1923 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001924
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001925 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1926 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001927
Ville Syrjäläc137d662017-03-02 19:15:06 +02001928 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1929
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001930 /*
1931 * uncore.lock serves a double purpose here. It allows us to
1932 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1933 * it protects the DSPARB registers from getting clobbered by
1934 * parallel updates from multiple pipes.
1935 *
1936 * intel_pipe_update_start() has already disabled interrupts
1937 * for us, so a plain spin_lock() is sufficient here.
1938 */
1939 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001940
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941 switch (crtc->pipe) {
1942 uint32_t dsparb, dsparb2, dsparb3;
1943 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001944 dsparb = I915_READ_FW(DSPARB);
1945 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
1947 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1948 VLV_FIFO(SPRITEB, 0xff));
1949 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1950 VLV_FIFO(SPRITEB, sprite1_start));
1951
1952 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1953 VLV_FIFO(SPRITEB_HI, 0x1));
1954 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1955 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1956
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001957 I915_WRITE_FW(DSPARB, dsparb);
1958 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959 break;
1960 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001961 dsparb = I915_READ_FW(DSPARB);
1962 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001963
1964 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1965 VLV_FIFO(SPRITED, 0xff));
1966 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1967 VLV_FIFO(SPRITED, sprite1_start));
1968
1969 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1970 VLV_FIFO(SPRITED_HI, 0xff));
1971 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1972 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1973
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001974 I915_WRITE_FW(DSPARB, dsparb);
1975 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976 break;
1977 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001978 dsparb3 = I915_READ_FW(DSPARB3);
1979 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001980
1981 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1982 VLV_FIFO(SPRITEF, 0xff));
1983 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1984 VLV_FIFO(SPRITEF, sprite1_start));
1985
1986 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1987 VLV_FIFO(SPRITEF_HI, 0xff));
1988 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1989 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1990
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001991 I915_WRITE_FW(DSPARB3, dsparb3);
1992 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993 break;
1994 default:
1995 break;
1996 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001997
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001998 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001999
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002000 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002001}
2002
2003#undef VLV_FIFO
2004
Ville Syrjälä4841da52017-03-02 19:14:59 +02002005static int vlv_compute_intermediate_wm(struct drm_device *dev,
2006 struct intel_crtc *crtc,
2007 struct intel_crtc_state *crtc_state)
2008{
2009 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
2010 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
2011 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
2012 int level;
2013
2014 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002015 intermediate->cxsr = optimal->cxsr && active->cxsr &&
2016 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002017
2018 for (level = 0; level < intermediate->num_levels; level++) {
2019 enum plane_id plane_id;
2020
2021 for_each_plane_id_on_crtc(crtc, plane_id) {
2022 intermediate->wm[level].plane[plane_id] =
2023 min(optimal->wm[level].plane[plane_id],
2024 active->wm[level].plane[plane_id]);
2025 }
2026
2027 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2028 active->sr[level].plane);
2029 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2030 active->sr[level].cursor);
2031 }
2032
2033 vlv_invalidate_wms(crtc, intermediate, level);
2034
2035 /*
2036 * If our intermediate WM are identical to the final WM, then we can
2037 * omit the post-vblank programming; only update if it's different.
2038 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002039 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
2040 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002041
2042 return 0;
2043}
2044
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002045static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002046 struct vlv_wm_values *wm)
2047{
2048 struct intel_crtc *crtc;
2049 int num_active_crtcs = 0;
2050
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002051 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002052 wm->cxsr = true;
2053
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002054 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002055 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002056
2057 if (!crtc->active)
2058 continue;
2059
2060 if (!wm_state->cxsr)
2061 wm->cxsr = false;
2062
2063 num_active_crtcs++;
2064 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2065 }
2066
2067 if (num_active_crtcs != 1)
2068 wm->cxsr = false;
2069
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002070 if (num_active_crtcs > 1)
2071 wm->level = VLV_WM_LEVEL_PM2;
2072
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002073 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002074 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002075 enum pipe pipe = crtc->pipe;
2076
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002077 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002078 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002079 wm->sr = wm_state->sr[wm->level];
2080
Ville Syrjälä1b313892016-11-28 19:37:08 +02002081 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2082 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2083 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2084 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002085 }
2086}
2087
Ville Syrjäläff32c542017-03-02 19:14:57 +02002088static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002089{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002090 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2091 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002093 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002094
Ville Syrjäläff32c542017-03-02 19:14:57 +02002095 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002096 return;
2097
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002098 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002099 chv_set_memory_dvfs(dev_priv, false);
2100
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002101 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002102 chv_set_memory_pm5(dev_priv, false);
2103
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002104 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002105 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002106
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002107 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002108
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002109 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002110 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002111
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002112 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002113 chv_set_memory_pm5(dev_priv, true);
2114
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002115 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 chv_set_memory_dvfs(dev_priv, true);
2117
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002118 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002119}
2120
Ville Syrjäläff32c542017-03-02 19:14:57 +02002121static void vlv_initial_watermarks(struct intel_atomic_state *state,
2122 struct intel_crtc_state *crtc_state)
2123{
2124 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2125 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2126
2127 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002128 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2129 vlv_program_watermarks(dev_priv);
2130 mutex_unlock(&dev_priv->wm.wm_mutex);
2131}
2132
2133static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2134 struct intel_crtc_state *crtc_state)
2135{
2136 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2138
2139 if (!crtc_state->wm.need_postvbl_update)
2140 return;
2141
2142 mutex_lock(&dev_priv->wm.wm_mutex);
2143 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002144 vlv_program_watermarks(dev_priv);
2145 mutex_unlock(&dev_priv->wm.wm_mutex);
2146}
2147
Ville Syrjälä432081b2016-10-31 22:37:03 +02002148static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002149{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002150 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002151 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002152 int srwm = 1;
2153 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002154 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002155
2156 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002157 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002158 if (crtc) {
2159 /* self-refresh has much higher latency */
2160 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002161 const struct drm_display_mode *adjusted_mode =
2162 &crtc->config->base.adjusted_mode;
2163 const struct drm_framebuffer *fb =
2164 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002165 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002166 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002167 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002168 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002169 int entries;
2170
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002171 entries = intel_wm_method2(clock, htotal,
2172 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002173 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2174 srwm = I965_FIFO_SIZE - entries;
2175 if (srwm < 0)
2176 srwm = 1;
2177 srwm &= 0x1ff;
2178 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2179 entries, srwm);
2180
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002181 entries = intel_wm_method2(clock, htotal,
2182 crtc->base.cursor->state->crtc_w, 4,
2183 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002184 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002185 i965_cursor_wm_info.cacheline_size) +
2186 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002187
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002188 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002189 if (cursor_sr > i965_cursor_wm_info.max_wm)
2190 cursor_sr = i965_cursor_wm_info.max_wm;
2191
2192 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2193 "cursor %d\n", srwm, cursor_sr);
2194
Imre Deak98584252014-06-13 14:54:20 +03002195 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196 } else {
Imre Deak98584252014-06-13 14:54:20 +03002197 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002199 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002200 }
2201
2202 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2203 srwm);
2204
2205 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002206 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2207 FW_WM(8, CURSORB) |
2208 FW_WM(8, PLANEB) |
2209 FW_WM(8, PLANEA));
2210 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2211 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002212 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002213 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002214
2215 if (cxsr_enabled)
2216 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002217}
2218
Ville Syrjäläf4998962015-03-10 17:02:21 +02002219#undef FW_WM
2220
Ville Syrjälä432081b2016-10-31 22:37:03 +02002221static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002222{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002223 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002224 const struct intel_watermark_params *wm_info;
2225 uint32_t fwater_lo;
2226 uint32_t fwater_hi;
2227 int cwm, srwm = 1;
2228 int fifo_size;
2229 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002230 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002232 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002233 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002234 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002235 wm_info = &i915_wm_info;
2236 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002237 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002239 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02002240 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002241 if (intel_crtc_active(crtc)) {
2242 const struct drm_display_mode *adjusted_mode =
2243 &crtc->config->base.adjusted_mode;
2244 const struct drm_framebuffer *fb =
2245 crtc->base.primary->state->fb;
2246 int cpp;
2247
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002248 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002249 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002250 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002251 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002252
Damien Lespiau241bfc32013-09-25 16:45:37 +01002253 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002254 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002255 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002256 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002257 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002259 if (planea_wm > (long)wm_info->max_wm)
2260 planea_wm = wm_info->max_wm;
2261 }
2262
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002263 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002264 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002266 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02002267 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002268 if (intel_crtc_active(crtc)) {
2269 const struct drm_display_mode *adjusted_mode =
2270 &crtc->config->base.adjusted_mode;
2271 const struct drm_framebuffer *fb =
2272 crtc->base.primary->state->fb;
2273 int cpp;
2274
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002276 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002277 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002278 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002279
Damien Lespiau241bfc32013-09-25 16:45:37 +01002280 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002281 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002282 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002283 if (enabled == NULL)
2284 enabled = crtc;
2285 else
2286 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002287 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002289 if (planeb_wm > (long)wm_info->max_wm)
2290 planeb_wm = wm_info->max_wm;
2291 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002292
2293 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2294
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002295 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002296 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002297
Ville Syrjäläefc26112016-10-31 22:37:04 +02002298 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002299
2300 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002301 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002302 enabled = NULL;
2303 }
2304
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305 /*
2306 * Overlay gets an aggressive default since video jitter is bad.
2307 */
2308 cwm = 2;
2309
2310 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002311 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002312
2313 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002314 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002315 /* self-refresh has much higher latency */
2316 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002317 const struct drm_display_mode *adjusted_mode =
2318 &enabled->config->base.adjusted_mode;
2319 const struct drm_framebuffer *fb =
2320 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002322 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002323 int hdisplay = enabled->config->pipe_src_w;
2324 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 int entries;
2326
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002327 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002328 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002329 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002330 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002331
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002332 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2333 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2335 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2336 srwm = wm_info->fifo_size - entries;
2337 if (srwm < 0)
2338 srwm = 1;
2339
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002340 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002341 I915_WRITE(FW_BLC_SELF,
2342 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002343 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002344 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2345 }
2346
2347 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2348 planea_wm, planeb_wm, cwm, srwm);
2349
2350 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2351 fwater_hi = (cwm & 0x1f);
2352
2353 /* Set request length to 8 cachelines per fetch */
2354 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2355 fwater_hi = fwater_hi | (1 << 8);
2356
2357 I915_WRITE(FW_BLC, fwater_lo);
2358 I915_WRITE(FW_BLC2, fwater_hi);
2359
Imre Deak5209b1f2014-07-01 12:36:17 +03002360 if (enabled)
2361 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002362}
2363
Ville Syrjälä432081b2016-10-31 22:37:03 +02002364static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002366 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002367 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002368 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002369 uint32_t fwater_lo;
2370 int planea_wm;
2371
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002372 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002373 if (crtc == NULL)
2374 return;
2375
Ville Syrjäläefc26112016-10-31 22:37:04 +02002376 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002377 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002378 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002379 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01002380 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002381 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2382 fwater_lo |= (3<<8) | planea_wm;
2383
2384 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2385
2386 I915_WRITE(FW_BLC, fwater_lo);
2387}
2388
Ville Syrjälä37126462013-08-01 16:18:55 +03002389/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002390static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2391 unsigned int cpp,
2392 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002393{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002394 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002395
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002396 ret = intel_wm_method1(pixel_rate, cpp, latency);
2397 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002398
2399 return ret;
2400}
2401
Ville Syrjälä37126462013-08-01 16:18:55 +03002402/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002403static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2404 unsigned int htotal,
2405 unsigned int width,
2406 unsigned int cpp,
2407 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002408{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002409 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002410
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002411 ret = intel_wm_method2(pixel_rate, htotal,
2412 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002413 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002414
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002415 return ret;
2416}
2417
Ville Syrjälä23297042013-07-05 11:57:17 +03002418static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002419 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002420{
Matt Roper15126882015-12-03 11:37:40 -08002421 /*
2422 * Neither of these should be possible since this function shouldn't be
2423 * called if the CRTC is off or the plane is invisible. But let's be
2424 * extra paranoid to avoid a potential divide-by-zero if we screw up
2425 * elsewhere in the driver.
2426 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002427 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002428 return 0;
2429 if (WARN_ON(!horiz_pixels))
2430 return 0;
2431
Ville Syrjäläac484962016-01-20 21:05:26 +02002432 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002433}
2434
Imre Deak820c1982013-12-17 14:46:36 +02002435struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002436 uint16_t pri;
2437 uint16_t spr;
2438 uint16_t cur;
2439 uint16_t fbc;
2440};
2441
Ville Syrjälä37126462013-08-01 16:18:55 +03002442/*
2443 * For both WM_PIPE and WM_LP.
2444 * mem_value must be in 0.1us units.
2445 */
Matt Roper7221fc32015-09-24 15:53:08 -07002446static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002447 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002448 uint32_t mem_value,
2449 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002451 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002452 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002453
Ville Syrjälä24304d812017-03-14 17:10:49 +02002454 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 return 0;
2456
Ville Syrjälä353c8592016-12-14 23:30:57 +02002457 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002458
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002459 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002460
2461 if (!is_lp)
2462 return method1;
2463
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002464 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002465 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002466 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002467 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002468
2469 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002470}
2471
Ville Syrjälä37126462013-08-01 16:18:55 +03002472/*
2473 * For both WM_PIPE and WM_LP.
2474 * mem_value must be in 0.1us units.
2475 */
Matt Roper7221fc32015-09-24 15:53:08 -07002476static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002477 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002478 uint32_t mem_value)
2479{
2480 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002481 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002482
Ville Syrjälä24304d812017-03-14 17:10:49 +02002483 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002484 return 0;
2485
Ville Syrjälä353c8592016-12-14 23:30:57 +02002486 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002487
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002488 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2489 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002490 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002491 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002492 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002493 return min(method1, method2);
2494}
2495
Ville Syrjälä37126462013-08-01 16:18:55 +03002496/*
2497 * For both WM_PIPE and WM_LP.
2498 * mem_value must be in 0.1us units.
2499 */
Matt Roper7221fc32015-09-24 15:53:08 -07002500static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002501 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002502 uint32_t mem_value)
2503{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002504 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002505
Ville Syrjälä24304d812017-03-14 17:10:49 +02002506 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002507 return 0;
2508
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002509 cpp = pstate->base.fb->format->cpp[0];
2510
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002511 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002512 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002513 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002514}
2515
Paulo Zanonicca32e92013-05-31 11:45:06 -03002516/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002519 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002520{
Ville Syrjälä83054942016-11-18 21:53:00 +02002521 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002522
Ville Syrjälä24304d812017-03-14 17:10:49 +02002523 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002524 return 0;
2525
Ville Syrjälä353c8592016-12-14 23:30:57 +02002526 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002527
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002528 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002529}
2530
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002531static unsigned int
2532ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002533{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002534 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002535 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002536 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002537 return 768;
2538 else
2539 return 512;
2540}
2541
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002542static unsigned int
2543ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2544 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002545{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002546 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002547 /* BDW primary/sprite plane watermarks */
2548 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002549 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002550 /* IVB/HSW primary/sprite plane watermarks */
2551 return level == 0 ? 127 : 1023;
2552 else if (!is_sprite)
2553 /* ILK/SNB primary plane watermarks */
2554 return level == 0 ? 127 : 511;
2555 else
2556 /* ILK/SNB sprite plane watermarks */
2557 return level == 0 ? 63 : 255;
2558}
2559
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002560static unsigned int
2561ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002562{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002563 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002564 return level == 0 ? 63 : 255;
2565 else
2566 return level == 0 ? 31 : 63;
2567}
2568
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002569static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002570{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002571 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002572 return 31;
2573 else
2574 return 15;
2575}
2576
Ville Syrjälä158ae642013-08-07 13:28:19 +03002577/* Calculate the maximum primary/sprite plane watermark */
2578static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2579 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002580 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002581 enum intel_ddb_partitioning ddb_partitioning,
2582 bool is_sprite)
2583{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584 struct drm_i915_private *dev_priv = to_i915(dev);
2585 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002586
2587 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002588 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002589 return 0;
2590
2591 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002592 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002593 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002594
2595 /*
2596 * For some reason the non self refresh
2597 * FIFO size is only half of the self
2598 * refresh FIFO size on ILK/SNB.
2599 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002601 fifo_size /= 2;
2602 }
2603
Ville Syrjälä240264f2013-08-07 13:29:12 +03002604 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002605 /* level 0 is always calculated with 1:1 split */
2606 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2607 if (is_sprite)
2608 fifo_size *= 5;
2609 fifo_size /= 6;
2610 } else {
2611 fifo_size /= 2;
2612 }
2613 }
2614
2615 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002616 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002617}
2618
2619/* Calculate the maximum cursor plane watermark */
2620static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 int level,
2622 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002623{
2624 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002625 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002626 return 64;
2627
2628 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002629 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630}
2631
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002632static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002633 int level,
2634 const struct intel_wm_config *config,
2635 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002636 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002637{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002638 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2639 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2640 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642}
2643
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002644static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002645 int level,
2646 struct ilk_wm_maximums *max)
2647{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2649 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2650 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2651 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002652}
2653
Ville Syrjäläd9395652013-10-09 19:18:10 +03002654static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002655 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002656 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002657{
2658 bool ret;
2659
2660 /* already determined to be invalid? */
2661 if (!result->enable)
2662 return false;
2663
2664 result->enable = result->pri_val <= max->pri &&
2665 result->spr_val <= max->spr &&
2666 result->cur_val <= max->cur;
2667
2668 ret = result->enable;
2669
2670 /*
2671 * HACK until we can pre-compute everything,
2672 * and thus fail gracefully if LP0 watermarks
2673 * are exceeded...
2674 */
2675 if (level == 0 && !result->enable) {
2676 if (result->pri_val > max->pri)
2677 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2678 level, result->pri_val, max->pri);
2679 if (result->spr_val > max->spr)
2680 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2681 level, result->spr_val, max->spr);
2682 if (result->cur_val > max->cur)
2683 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2684 level, result->cur_val, max->cur);
2685
2686 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2687 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2688 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2689 result->enable = true;
2690 }
2691
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002692 return ret;
2693}
2694
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002695static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002696 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002697 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002698 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002699 struct intel_plane_state *pristate,
2700 struct intel_plane_state *sprstate,
2701 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002702 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002703{
2704 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2705 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2706 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2707
2708 /* WM1+ latency values stored in 0.5us units */
2709 if (level > 0) {
2710 pri_latency *= 5;
2711 spr_latency *= 5;
2712 cur_latency *= 5;
2713 }
2714
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002715 if (pristate) {
2716 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2717 pri_latency, level);
2718 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2719 }
2720
2721 if (sprstate)
2722 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2723
2724 if (curstate)
2725 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2726
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002727 result->enable = true;
2728}
2729
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002730static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002731hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002732{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002733 const struct intel_atomic_state *intel_state =
2734 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002735 const struct drm_display_mode *adjusted_mode =
2736 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002737 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002738
Matt Roperee91a152015-12-03 11:37:39 -08002739 if (!cstate->base.active)
2740 return 0;
2741 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2742 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002743 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002744 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002745
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002746 /* The WM are computed with base on how long it takes to fill a single
2747 * row at the given clock rate, multiplied by 8.
2748 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002749 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2750 adjusted_mode->crtc_clock);
2751 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002752 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002753
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002754 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2755 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002756}
2757
Ville Syrjäläbb726512016-10-31 22:37:24 +02002758static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2759 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002760{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002761 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002762 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002763 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002764 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002765
2766 /* read the first set of memory latencies[0:3] */
2767 val = 0; /* data0 to be programmed to 0 for first set */
2768 mutex_lock(&dev_priv->rps.hw_lock);
2769 ret = sandybridge_pcode_read(dev_priv,
2770 GEN9_PCODE_READ_MEM_LATENCY,
2771 &val);
2772 mutex_unlock(&dev_priv->rps.hw_lock);
2773
2774 if (ret) {
2775 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2776 return;
2777 }
2778
2779 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2780 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2781 GEN9_MEM_LATENCY_LEVEL_MASK;
2782 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2783 GEN9_MEM_LATENCY_LEVEL_MASK;
2784 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2785 GEN9_MEM_LATENCY_LEVEL_MASK;
2786
2787 /* read the second set of memory latencies[4:7] */
2788 val = 1; /* data0 to be programmed to 1 for second set */
2789 mutex_lock(&dev_priv->rps.hw_lock);
2790 ret = sandybridge_pcode_read(dev_priv,
2791 GEN9_PCODE_READ_MEM_LATENCY,
2792 &val);
2793 mutex_unlock(&dev_priv->rps.hw_lock);
2794 if (ret) {
2795 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2796 return;
2797 }
2798
2799 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2800 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2801 GEN9_MEM_LATENCY_LEVEL_MASK;
2802 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2803 GEN9_MEM_LATENCY_LEVEL_MASK;
2804 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2805 GEN9_MEM_LATENCY_LEVEL_MASK;
2806
Vandana Kannan367294b2014-11-04 17:06:46 +00002807 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002808 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2809 * need to be disabled. We make sure to sanitize the values out
2810 * of the punit to satisfy this requirement.
2811 */
2812 for (level = 1; level <= max_level; level++) {
2813 if (wm[level] == 0) {
2814 for (i = level + 1; i <= max_level; i++)
2815 wm[i] = 0;
2816 break;
2817 }
2818 }
2819
2820 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002821 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002822 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002823 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002824 * to add 2us to the various latency levels we retrieve from the
2825 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002826 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002827 if (wm[0] == 0) {
2828 wm[0] += 2;
2829 for (level = 1; level <= max_level; level++) {
2830 if (wm[level] == 0)
2831 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002832 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002833 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002834 }
2835
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002836 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002837 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2838
2839 wm[0] = (sskpd >> 56) & 0xFF;
2840 if (wm[0] == 0)
2841 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002842 wm[1] = (sskpd >> 4) & 0xFF;
2843 wm[2] = (sskpd >> 12) & 0xFF;
2844 wm[3] = (sskpd >> 20) & 0x1FF;
2845 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002846 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002847 uint32_t sskpd = I915_READ(MCH_SSKPD);
2848
2849 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2850 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2851 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2852 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002853 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002854 uint32_t mltr = I915_READ(MLTR_ILK);
2855
2856 /* ILK primary LP0 latency is 700 ns */
2857 wm[0] = 7;
2858 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2859 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002860 }
2861}
2862
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002863static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2864 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002865{
2866 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002867 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002868 wm[0] = 13;
2869}
2870
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002871static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2872 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002873{
2874 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002875 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002876 wm[0] = 13;
2877
2878 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002879 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002880 wm[3] *= 2;
2881}
2882
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002883int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002884{
2885 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002886 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002887 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002888 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002889 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002890 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002891 return 3;
2892 else
2893 return 2;
2894}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002895
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002896static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002897 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002898 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002899{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002900 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002901
2902 for (level = 0; level <= max_level; level++) {
2903 unsigned int latency = wm[level];
2904
2905 if (latency == 0) {
2906 DRM_ERROR("%s WM%d latency not provided\n",
2907 name, level);
2908 continue;
2909 }
2910
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002911 /*
2912 * - latencies are in us on gen9.
2913 * - before then, WM1+ latency values are in 0.5us units
2914 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002915 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002916 latency *= 10;
2917 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002918 latency *= 5;
2919
2920 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2921 name, level, wm[level],
2922 latency / 10, latency % 10);
2923 }
2924}
2925
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002926static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2927 uint16_t wm[5], uint16_t min)
2928{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002929 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002930
2931 if (wm[0] >= min)
2932 return false;
2933
2934 wm[0] = max(wm[0], min);
2935 for (level = 1; level <= max_level; level++)
2936 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2937
2938 return true;
2939}
2940
Ville Syrjäläbb726512016-10-31 22:37:24 +02002941static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002942{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002943 bool changed;
2944
2945 /*
2946 * The BIOS provided WM memory latency values are often
2947 * inadequate for high resolution displays. Adjust them.
2948 */
2949 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2950 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2951 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2952
2953 if (!changed)
2954 return;
2955
2956 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002957 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2958 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2959 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002960}
2961
Ville Syrjäläbb726512016-10-31 22:37:24 +02002962static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002963{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002964 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002965
2966 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2967 sizeof(dev_priv->wm.pri_latency));
2968 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2969 sizeof(dev_priv->wm.pri_latency));
2970
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002971 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002972 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002973
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002974 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2975 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2976 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002977
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002978 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002979 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002980}
2981
Ville Syrjäläbb726512016-10-31 22:37:24 +02002982static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002983{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002984 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002985 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002986}
2987
Matt Ropered4a6a72016-02-23 17:20:13 -08002988static bool ilk_validate_pipe_wm(struct drm_device *dev,
2989 struct intel_pipe_wm *pipe_wm)
2990{
2991 /* LP0 watermark maximums depend on this pipe alone */
2992 const struct intel_wm_config config = {
2993 .num_pipes_active = 1,
2994 .sprites_enabled = pipe_wm->sprites_enabled,
2995 .sprites_scaled = pipe_wm->sprites_scaled,
2996 };
2997 struct ilk_wm_maximums max;
2998
2999 /* LP0 watermarks always use 1/2 DDB partitioning */
3000 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3001
3002 /* At least LP0 must be valid */
3003 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3004 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3005 return false;
3006 }
3007
3008 return true;
3009}
3010
Matt Roper261a27d2015-10-08 15:28:25 -07003011/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003012static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003013{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003014 struct drm_atomic_state *state = cstate->base.state;
3015 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003016 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003017 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003018 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07003019 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003020 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07003021 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003022 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003023 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003024 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003025
Matt Ropere8f1f022016-05-12 07:05:55 -07003026 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003027
Matt Roper43d59ed2015-09-24 15:53:07 -07003028 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003029 struct intel_plane_state *ps;
3030
3031 ps = intel_atomic_get_existing_plane_state(state,
3032 intel_plane);
3033 if (!ps)
3034 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003035
3036 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003037 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003038 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003039 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003040 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003041 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003042 }
3043
Matt Ropered4a6a72016-02-23 17:20:13 -08003044 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003045 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003046 pipe_wm->sprites_enabled = sprstate->base.visible;
3047 pipe_wm->sprites_scaled = sprstate->base.visible &&
3048 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3049 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003050 }
3051
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003052 usable_level = max_level;
3053
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003054 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003055 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003056 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003057
3058 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003059 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003060 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003061
Matt Roper86c8bbb2015-09-24 15:53:16 -07003062 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003063 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
3064
3065 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
3066 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003067
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003068 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003069 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003070
Matt Ropered4a6a72016-02-23 17:20:13 -08003071 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003072 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003073
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003074 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003075
3076 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003077 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003078
Matt Roper86c8bbb2015-09-24 15:53:16 -07003079 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003080 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003081
3082 /*
3083 * Disable any watermark level that exceeds the
3084 * register maximums since such watermarks are
3085 * always invalid.
3086 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003087 if (level > usable_level)
3088 continue;
3089
3090 if (ilk_validate_wm_level(level, &max, wm))
3091 pipe_wm->wm[level] = *wm;
3092 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003093 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003094 }
3095
Matt Roper86c8bbb2015-09-24 15:53:16 -07003096 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003097}
3098
3099/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003100 * Build a set of 'intermediate' watermark values that satisfy both the old
3101 * state and the new state. These can be programmed to the hardware
3102 * immediately.
3103 */
3104static int ilk_compute_intermediate_wm(struct drm_device *dev,
3105 struct intel_crtc *intel_crtc,
3106 struct intel_crtc_state *newstate)
3107{
Matt Ropere8f1f022016-05-12 07:05:55 -07003108 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08003109 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003110 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003111
3112 /*
3113 * Start with the final, target watermarks, then combine with the
3114 * currently active watermarks to get values that are safe both before
3115 * and after the vblank.
3116 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003117 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08003118 a->pipe_enabled |= b->pipe_enabled;
3119 a->sprites_enabled |= b->sprites_enabled;
3120 a->sprites_scaled |= b->sprites_scaled;
3121
3122 for (level = 0; level <= max_level; level++) {
3123 struct intel_wm_level *a_wm = &a->wm[level];
3124 const struct intel_wm_level *b_wm = &b->wm[level];
3125
3126 a_wm->enable &= b_wm->enable;
3127 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3128 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3129 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3130 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3131 }
3132
3133 /*
3134 * We need to make sure that these merged watermark values are
3135 * actually a valid configuration themselves. If they're not,
3136 * there's no safe way to transition from the old state to
3137 * the new state, so we need to fail the atomic transaction.
3138 */
3139 if (!ilk_validate_pipe_wm(dev, a))
3140 return -EINVAL;
3141
3142 /*
3143 * If our intermediate WM are identical to the final WM, then we can
3144 * omit the post-vblank programming; only update if it's different.
3145 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003146 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3147 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003148
3149 return 0;
3150}
3151
3152/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003153 * Merge the watermarks from all active pipes for a specific level.
3154 */
3155static void ilk_merge_wm_level(struct drm_device *dev,
3156 int level,
3157 struct intel_wm_level *ret_wm)
3158{
3159 const struct intel_crtc *intel_crtc;
3160
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003161 ret_wm->enable = true;
3162
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003163 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003164 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003165 const struct intel_wm_level *wm = &active->wm[level];
3166
3167 if (!active->pipe_enabled)
3168 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003169
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003170 /*
3171 * The watermark values may have been used in the past,
3172 * so we must maintain them in the registers for some
3173 * time even if the level is now disabled.
3174 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003175 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003176 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003177
3178 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3179 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3180 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3181 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3182 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003183}
3184
3185/*
3186 * Merge all low power watermarks for all active pipes.
3187 */
3188static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003189 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003190 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003191 struct intel_pipe_wm *merged)
3192{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003193 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003194 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003195 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003196
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003197 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003198 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003199 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003200 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003201
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003202 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003203 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003204
3205 /* merge each WM1+ level */
3206 for (level = 1; level <= max_level; level++) {
3207 struct intel_wm_level *wm = &merged->wm[level];
3208
3209 ilk_merge_wm_level(dev, level, wm);
3210
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003211 if (level > last_enabled_level)
3212 wm->enable = false;
3213 else if (!ilk_validate_wm_level(level, max, wm))
3214 /* make sure all following levels get disabled */
3215 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003216
3217 /*
3218 * The spec says it is preferred to disable
3219 * FBC WMs instead of disabling a WM level.
3220 */
3221 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003222 if (wm->enable)
3223 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003224 wm->fbc_val = 0;
3225 }
3226 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003227
3228 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3229 /*
3230 * FIXME this is racy. FBC might get enabled later.
3231 * What we should check here is whether FBC can be
3232 * enabled sometime later.
3233 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003234 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003235 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003236 for (level = 2; level <= max_level; level++) {
3237 struct intel_wm_level *wm = &merged->wm[level];
3238
3239 wm->enable = false;
3240 }
3241 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003242}
3243
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003244static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3245{
3246 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3247 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3248}
3249
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003250/* The value we need to program into the WM_LPx latency field */
3251static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003253 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003254
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003255 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003256 return 2 * level;
3257 else
3258 return dev_priv->wm.pri_latency[level];
3259}
3260
Imre Deak820c1982013-12-17 14:46:36 +02003261static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003262 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003263 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003264 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003265{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003266 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003267 struct intel_crtc *intel_crtc;
3268 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003269
Ville Syrjälä0362c782013-10-09 19:17:57 +03003270 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003271 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003272
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003273 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003274 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003275 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003276
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003277 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003278
Ville Syrjälä0362c782013-10-09 19:17:57 +03003279 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003280
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003281 /*
3282 * Maintain the watermark values even if the level is
3283 * disabled. Doing otherwise could cause underruns.
3284 */
3285 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003286 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003287 (r->pri_val << WM1_LP_SR_SHIFT) |
3288 r->cur_val;
3289
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003290 if (r->enable)
3291 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3292
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003293 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003294 results->wm_lp[wm_lp - 1] |=
3295 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3296 else
3297 results->wm_lp[wm_lp - 1] |=
3298 r->fbc_val << WM1_LP_FBC_SHIFT;
3299
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003300 /*
3301 * Always set WM1S_LP_EN when spr_val != 0, even if the
3302 * level is disabled. Doing otherwise could cause underruns.
3303 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003304 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003305 WARN_ON(wm_lp != 1);
3306 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3307 } else
3308 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003310
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003312 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003313 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003314 const struct intel_wm_level *r =
3315 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003316
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003317 if (WARN_ON(!r->enable))
3318 continue;
3319
Matt Ropered4a6a72016-02-23 17:20:13 -08003320 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003321
3322 results->wm_pipe[pipe] =
3323 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3324 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3325 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003326 }
3327}
3328
Paulo Zanoni861f3382013-05-31 10:19:21 -03003329/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3330 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003331static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003332 struct intel_pipe_wm *r1,
3333 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003334{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003335 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003336 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003337
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003338 for (level = 1; level <= max_level; level++) {
3339 if (r1->wm[level].enable)
3340 level1 = level;
3341 if (r2->wm[level].enable)
3342 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003343 }
3344
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003345 if (level1 == level2) {
3346 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003347 return r2;
3348 else
3349 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003350 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003351 return r1;
3352 } else {
3353 return r2;
3354 }
3355}
3356
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003357/* dirty bits used to track which watermarks need changes */
3358#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3359#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3360#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3361#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3362#define WM_DIRTY_FBC (1 << 24)
3363#define WM_DIRTY_DDB (1 << 25)
3364
Damien Lespiau055e3932014-08-18 13:49:10 +01003365static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003366 const struct ilk_wm_values *old,
3367 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003368{
3369 unsigned int dirty = 0;
3370 enum pipe pipe;
3371 int wm_lp;
3372
Damien Lespiau055e3932014-08-18 13:49:10 +01003373 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003374 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3375 dirty |= WM_DIRTY_LINETIME(pipe);
3376 /* Must disable LP1+ watermarks too */
3377 dirty |= WM_DIRTY_LP_ALL;
3378 }
3379
3380 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3381 dirty |= WM_DIRTY_PIPE(pipe);
3382 /* Must disable LP1+ watermarks too */
3383 dirty |= WM_DIRTY_LP_ALL;
3384 }
3385 }
3386
3387 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3388 dirty |= WM_DIRTY_FBC;
3389 /* Must disable LP1+ watermarks too */
3390 dirty |= WM_DIRTY_LP_ALL;
3391 }
3392
3393 if (old->partitioning != new->partitioning) {
3394 dirty |= WM_DIRTY_DDB;
3395 /* Must disable LP1+ watermarks too */
3396 dirty |= WM_DIRTY_LP_ALL;
3397 }
3398
3399 /* LP1+ watermarks already deemed dirty, no need to continue */
3400 if (dirty & WM_DIRTY_LP_ALL)
3401 return dirty;
3402
3403 /* Find the lowest numbered LP1+ watermark in need of an update... */
3404 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3405 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3406 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3407 break;
3408 }
3409
3410 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3411 for (; wm_lp <= 3; wm_lp++)
3412 dirty |= WM_DIRTY_LP(wm_lp);
3413
3414 return dirty;
3415}
3416
Ville Syrjälä8553c182013-12-05 15:51:39 +02003417static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3418 unsigned int dirty)
3419{
Imre Deak820c1982013-12-17 14:46:36 +02003420 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003421 bool changed = false;
3422
3423 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3424 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3425 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3426 changed = true;
3427 }
3428 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3429 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3430 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3431 changed = true;
3432 }
3433 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3434 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3435 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3436 changed = true;
3437 }
3438
3439 /*
3440 * Don't touch WM1S_LP_EN here.
3441 * Doing so could cause underruns.
3442 */
3443
3444 return changed;
3445}
3446
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003447/*
3448 * The spec says we shouldn't write when we don't need, because every write
3449 * causes WMs to be re-evaluated, expending some power.
3450 */
Imre Deak820c1982013-12-17 14:46:36 +02003451static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3452 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003453{
Imre Deak820c1982013-12-17 14:46:36 +02003454 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003455 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003456 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003457
Damien Lespiau055e3932014-08-18 13:49:10 +01003458 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003459 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003460 return;
3461
Ville Syrjälä8553c182013-12-05 15:51:39 +02003462 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003463
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003464 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003465 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003466 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003467 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003468 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003469 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3470
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003471 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003472 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003473 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003474 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003475 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003476 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3477
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003478 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003479 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003480 val = I915_READ(WM_MISC);
3481 if (results->partitioning == INTEL_DDB_PART_1_2)
3482 val &= ~WM_MISC_DATA_PARTITION_5_6;
3483 else
3484 val |= WM_MISC_DATA_PARTITION_5_6;
3485 I915_WRITE(WM_MISC, val);
3486 } else {
3487 val = I915_READ(DISP_ARB_CTL2);
3488 if (results->partitioning == INTEL_DDB_PART_1_2)
3489 val &= ~DISP_DATA_PARTITION_5_6;
3490 else
3491 val |= DISP_DATA_PARTITION_5_6;
3492 I915_WRITE(DISP_ARB_CTL2, val);
3493 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003494 }
3495
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003497 val = I915_READ(DISP_ARB_CTL);
3498 if (results->enable_fbc_wm)
3499 val &= ~DISP_FBC_WM_DIS;
3500 else
3501 val |= DISP_FBC_WM_DIS;
3502 I915_WRITE(DISP_ARB_CTL, val);
3503 }
3504
Imre Deak954911e2013-12-17 14:46:34 +02003505 if (dirty & WM_DIRTY_LP(1) &&
3506 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3507 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3508
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003509 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003510 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3511 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3512 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3513 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3514 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003515
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003516 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003517 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003518 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003519 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003520 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003521 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003522
3523 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003524}
3525
Matt Ropered4a6a72016-02-23 17:20:13 -08003526bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003527{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003528 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003529
3530 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3531}
3532
Lyude656d1b82016-08-17 15:55:54 -04003533#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003534
Matt Roper024c9042015-09-24 15:53:11 -07003535/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003536 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3537 * so assume we'll always need it in order to avoid underruns.
3538 */
3539static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3540{
3541 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3542
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003543 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003544 return true;
3545
3546 return false;
3547}
3548
Paulo Zanoni56feca92016-09-22 18:00:28 -03003549static bool
3550intel_has_sagv(struct drm_i915_private *dev_priv)
3551{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003552 if (IS_KABYLAKE(dev_priv))
3553 return true;
3554
3555 if (IS_SKYLAKE(dev_priv) &&
3556 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3557 return true;
3558
3559 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003560}
3561
Lyude656d1b82016-08-17 15:55:54 -04003562/*
3563 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3564 * depending on power and performance requirements. The display engine access
3565 * to system memory is blocked during the adjustment time. Because of the
3566 * blocking time, having this enabled can cause full system hangs and/or pipe
3567 * underruns if we don't meet all of the following requirements:
3568 *
3569 * - <= 1 pipe enabled
3570 * - All planes can enable watermarks for latencies >= SAGV engine block time
3571 * - We're not using an interlaced display configuration
3572 */
3573int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003574intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003575{
3576 int ret;
3577
Paulo Zanoni56feca92016-09-22 18:00:28 -03003578 if (!intel_has_sagv(dev_priv))
3579 return 0;
3580
3581 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003582 return 0;
3583
3584 DRM_DEBUG_KMS("Enabling the SAGV\n");
3585 mutex_lock(&dev_priv->rps.hw_lock);
3586
3587 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3588 GEN9_SAGV_ENABLE);
3589
3590 /* We don't need to wait for the SAGV when enabling */
3591 mutex_unlock(&dev_priv->rps.hw_lock);
3592
3593 /*
3594 * Some skl systems, pre-release machines in particular,
3595 * don't actually have an SAGV.
3596 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003597 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003598 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003599 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003600 return 0;
3601 } else if (ret < 0) {
3602 DRM_ERROR("Failed to enable the SAGV\n");
3603 return ret;
3604 }
3605
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003606 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003607 return 0;
3608}
3609
Lyude656d1b82016-08-17 15:55:54 -04003610int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003611intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003612{
Imre Deakb3b8e992016-12-05 18:27:38 +02003613 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003614
Paulo Zanoni56feca92016-09-22 18:00:28 -03003615 if (!intel_has_sagv(dev_priv))
3616 return 0;
3617
3618 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003619 return 0;
3620
3621 DRM_DEBUG_KMS("Disabling the SAGV\n");
3622 mutex_lock(&dev_priv->rps.hw_lock);
3623
3624 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003625 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3626 GEN9_SAGV_DISABLE,
3627 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3628 1);
Lyude656d1b82016-08-17 15:55:54 -04003629 mutex_unlock(&dev_priv->rps.hw_lock);
3630
Lyude656d1b82016-08-17 15:55:54 -04003631 /*
3632 * Some skl systems, pre-release machines in particular,
3633 * don't actually have an SAGV.
3634 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003635 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003636 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003637 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003638 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003639 } else if (ret < 0) {
3640 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3641 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003642 }
3643
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003644 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003645 return 0;
3646}
3647
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003648bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003649{
3650 struct drm_device *dev = state->dev;
3651 struct drm_i915_private *dev_priv = to_i915(dev);
3652 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003653 struct intel_crtc *crtc;
3654 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003655 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003656 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003657 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003658
Paulo Zanoni56feca92016-09-22 18:00:28 -03003659 if (!intel_has_sagv(dev_priv))
3660 return false;
3661
Lyude656d1b82016-08-17 15:55:54 -04003662 /*
3663 * SKL workaround: bspec recommends we disable the SAGV when we have
3664 * more then one pipe enabled
3665 *
3666 * If there are no active CRTCs, no additional checks need be performed
3667 */
3668 if (hweight32(intel_state->active_crtcs) == 0)
3669 return true;
3670 else if (hweight32(intel_state->active_crtcs) > 1)
3671 return false;
3672
3673 /* Since we're now guaranteed to only have one active CRTC... */
3674 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003675 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003676 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003677
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003678 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003679 return false;
3680
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003681 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003682 struct skl_plane_wm *wm =
3683 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003684
Lyude656d1b82016-08-17 15:55:54 -04003685 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003686 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003687 continue;
3688
3689 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003690 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003691 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003692 { }
3693
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003694 latency = dev_priv->wm.skl_latency[level];
3695
3696 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003697 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003698 I915_FORMAT_MOD_X_TILED)
3699 latency += 15;
3700
Lyude656d1b82016-08-17 15:55:54 -04003701 /*
3702 * If any of the planes on this pipe don't enable wm levels
3703 * that incur memory latencies higher then 30µs we can't enable
3704 * the SAGV
3705 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003706 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003707 return false;
3708 }
3709
3710 return true;
3711}
3712
Damien Lespiaub9cec072014-11-04 17:06:43 +00003713static void
3714skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003715 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003716 struct skl_ddb_entry *alloc, /* out */
3717 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003718{
Matt Roperc107acf2016-05-12 07:06:01 -07003719 struct drm_atomic_state *state = cstate->base.state;
3720 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3721 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003722 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003723 unsigned int pipe_size, ddb_size;
3724 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003725
Matt Ropera6d3460e2016-05-12 07:06:04 -07003726 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003727 alloc->start = 0;
3728 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003729 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003730 return;
3731 }
3732
Matt Ropera6d3460e2016-05-12 07:06:04 -07003733 if (intel_state->active_pipe_changes)
3734 *num_active = hweight32(intel_state->active_crtcs);
3735 else
3736 *num_active = hweight32(dev_priv->active_crtcs);
3737
Deepak M6f3fff62016-09-15 15:01:10 +05303738 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3739 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003740
3741 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3742
Matt Roperc107acf2016-05-12 07:06:01 -07003743 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003744 * If the state doesn't change the active CRTC's, then there's
3745 * no need to recalculate; the existing pipe allocation limits
3746 * should remain unchanged. Note that we're safe from racing
3747 * commits since any racing commit that changes the active CRTC
3748 * list would need to grab _all_ crtc locks, including the one
3749 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003750 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003751 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003752 /*
3753 * alloc may be cleared by clear_intel_crtc_state,
3754 * copy from old state to be sure
3755 */
3756 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003757 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003758 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003759
3760 nth_active_pipe = hweight32(intel_state->active_crtcs &
3761 (drm_crtc_mask(for_crtc) - 1));
3762 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3763 alloc->start = nth_active_pipe * ddb_size / *num_active;
3764 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003765}
3766
Matt Roperc107acf2016-05-12 07:06:01 -07003767static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003768{
Matt Roperc107acf2016-05-12 07:06:01 -07003769 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003770 return 32;
3771
3772 return 8;
3773}
3774
Damien Lespiaua269c582014-11-04 17:06:49 +00003775static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3776{
3777 entry->start = reg & 0x3ff;
3778 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003779 if (entry->end)
3780 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003781}
3782
Damien Lespiau08db6652014-11-04 17:06:52 +00003783void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3784 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003785{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003786 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003787
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003788 memset(ddb, 0, sizeof(*ddb));
3789
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003790 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003791 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003792 enum plane_id plane_id;
3793 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003794
3795 power_domain = POWER_DOMAIN_PIPE(pipe);
3796 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003797 continue;
3798
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003799 for_each_plane_id_on_crtc(crtc, plane_id) {
3800 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003801
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003802 if (plane_id != PLANE_CURSOR)
3803 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3804 else
3805 val = I915_READ(CUR_BUF_CFG(pipe));
3806
3807 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3808 }
Imre Deak4d800032016-02-17 16:31:29 +02003809
3810 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003811 }
3812}
3813
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003814/*
3815 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3816 * The bspec defines downscale amount as:
3817 *
3818 * """
3819 * Horizontal down scale amount = maximum[1, Horizontal source size /
3820 * Horizontal destination size]
3821 * Vertical down scale amount = maximum[1, Vertical source size /
3822 * Vertical destination size]
3823 * Total down scale amount = Horizontal down scale amount *
3824 * Vertical down scale amount
3825 * """
3826 *
3827 * Return value is provided in 16.16 fixed point form to retain fractional part.
3828 * Caller should take care of dividing & rounding off the value.
3829 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303830static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003831skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3832 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003833{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003834 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003835 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303836 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3837 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003838
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003839 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303840 return u32_to_fixed_16_16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003841
3842 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003843 if (plane->id == PLANE_CURSOR) {
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303844 src_w = pstate->base.src_w >> 16;
3845 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003846 dst_w = pstate->base.crtc_w;
3847 dst_h = pstate->base.crtc_h;
3848 } else {
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303849 src_w = drm_rect_width(&pstate->base.src) >> 16;
3850 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003851 dst_w = drm_rect_width(&pstate->base.dst);
3852 dst_h = drm_rect_height(&pstate->base.dst);
3853 }
3854
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003855 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003856 swap(dst_w, dst_h);
3857
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303858 fp_w_ratio = fixed_16_16_div(src_w, dst_w);
3859 fp_h_ratio = fixed_16_16_div(src_h, dst_h);
3860 downscale_w = max_fixed_16_16(fp_w_ratio, u32_to_fixed_16_16(1));
3861 downscale_h = max_fixed_16_16(fp_h_ratio, u32_to_fixed_16_16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003862
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303863 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003864}
3865
Damien Lespiaub9cec072014-11-04 17:06:43 +00003866static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003867skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3868 const struct drm_plane_state *pstate,
3869 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003870{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003871 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003872 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303873 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003874 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003875 struct drm_framebuffer *fb;
3876 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303877 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07003878
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003879 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003880 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003881
3882 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003883 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003884
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003885 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07003886 return 0;
3887 if (y && format != DRM_FORMAT_NV12)
3888 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003889
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003890 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3891 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003892
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003893 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003894 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003895
3896 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003897 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003898 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003899 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003900 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003901 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003902 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003903 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003904 } else {
3905 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003906 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003907 }
3908
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003909 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003910
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303911 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003912}
3913
3914/*
3915 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3916 * a 8192x4096@32bpp framebuffer:
3917 * 3 * 4096 * 8192 * 4 < 2^32
3918 */
3919static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003920skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3921 unsigned *plane_data_rate,
3922 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003923{
Matt Roper9c74d822016-05-12 07:05:58 -07003924 struct drm_crtc_state *cstate = &intel_cstate->base;
3925 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003926 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003927 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003928 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003929
3930 if (WARN_ON(!state))
3931 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003932
Matt Ropera1de91e2016-05-12 07:05:57 -07003933 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003934 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003935 enum plane_id plane_id = to_intel_plane(plane)->id;
3936 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003937
Matt Ropera6d3460e2016-05-12 07:06:04 -07003938 /* packed/uv */
3939 rate = skl_plane_relative_data_rate(intel_cstate,
3940 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003941 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003942
3943 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003944
Matt Ropera6d3460e2016-05-12 07:06:04 -07003945 /* y-plane */
3946 rate = skl_plane_relative_data_rate(intel_cstate,
3947 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003948 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003949
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003950 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003951 }
3952
3953 return total_data_rate;
3954}
3955
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003956static uint16_t
3957skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3958 const int y)
3959{
3960 struct drm_framebuffer *fb = pstate->fb;
3961 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3962 uint32_t src_w, src_h;
3963 uint32_t min_scanlines = 8;
3964 uint8_t plane_bpp;
3965
3966 if (WARN_ON(!fb))
3967 return 0;
3968
3969 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003970 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003971 return 0;
3972
3973 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003974 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3975 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003976 return 8;
3977
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003978 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3979 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003980
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003981 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003982 swap(src_w, src_h);
3983
3984 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003985 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003986 src_w /= 2;
3987 src_h /= 2;
3988 }
3989
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003990 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003991 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003992 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003993 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003994
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003995 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003996 switch (plane_bpp) {
3997 case 1:
3998 min_scanlines = 32;
3999 break;
4000 case 2:
4001 min_scanlines = 16;
4002 break;
4003 case 4:
4004 min_scanlines = 8;
4005 break;
4006 case 8:
4007 min_scanlines = 4;
4008 break;
4009 default:
4010 WARN(1, "Unsupported pixel depth %u for rotation",
4011 plane_bpp);
4012 min_scanlines = 32;
4013 }
4014 }
4015
4016 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4017}
4018
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004019static void
4020skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
4021 uint16_t *minimum, uint16_t *y_minimum)
4022{
4023 const struct drm_plane_state *pstate;
4024 struct drm_plane *plane;
4025
4026 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004027 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004028
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004029 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004030 continue;
4031
4032 if (!pstate->visible)
4033 continue;
4034
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004035 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4036 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004037 }
4038
4039 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4040}
4041
Matt Roperc107acf2016-05-12 07:06:01 -07004042static int
Matt Roper024c9042015-09-24 15:53:11 -07004043skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004044 struct skl_ddb_allocation *ddb /* out */)
4045{
Matt Roperc107acf2016-05-12 07:06:01 -07004046 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004047 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004048 struct drm_device *dev = crtc->dev;
4049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4050 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004051 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004052 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004053 uint16_t minimum[I915_MAX_PLANES] = {};
4054 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004055 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004056 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004057 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004058 unsigned plane_data_rate[I915_MAX_PLANES] = {};
4059 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004060
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004061 /* Clear the partitioning for disabled planes. */
4062 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
4063 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
4064
Matt Ropera6d3460e2016-05-12 07:06:04 -07004065 if (WARN_ON(!state))
4066 return 0;
4067
Matt Roperc107acf2016-05-12 07:06:01 -07004068 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004069 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004070 return 0;
4071 }
4072
Matt Ropera6d3460e2016-05-12 07:06:04 -07004073 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004074 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004075 if (alloc_size == 0) {
4076 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07004077 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004078 }
4079
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004080 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004081
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004082 /*
4083 * 1. Allocate the mininum required blocks for each active plane
4084 * and allocate the cursor, it doesn't require extra allocation
4085 * proportional to the data rate.
4086 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004087
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004088 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4089 alloc_size -= minimum[plane_id];
4090 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004091 }
4092
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004093 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
4094 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4095
Damien Lespiaub9cec072014-11-04 17:06:43 +00004096 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004097 * 2. Distribute the remaining space in proportion to the amount of
4098 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004099 *
4100 * FIXME: we may not allocate every single block here.
4101 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004102 total_data_rate = skl_get_total_relative_data_rate(cstate,
4103 plane_data_rate,
4104 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004105 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004106 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004107
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004108 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004109 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004110 unsigned int data_rate, y_data_rate;
4111 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004112
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004113 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004114 continue;
4115
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004116 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004117
4118 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004119 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004120 * promote the expression to 64 bits to avoid overflowing, the
4121 * result is < available as data_rate / total_data_rate < 1
4122 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004123 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004124 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4125 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004126
Matt Roperc107acf2016-05-12 07:06:01 -07004127 /* Leave disabled planes at (0,0) */
4128 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004129 ddb->plane[pipe][plane_id].start = start;
4130 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004131 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004132
4133 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004134
4135 /*
4136 * allocation for y_plane part of planar format:
4137 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004138 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004139
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004140 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07004141 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
4142 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004143
Matt Roperc107acf2016-05-12 07:06:01 -07004144 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004145 ddb->y_plane[pipe][plane_id].start = start;
4146 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004147 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004148
Matt Ropera1de91e2016-05-12 07:05:57 -07004149 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004150 }
4151
Matt Roperc107acf2016-05-12 07:06:01 -07004152 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004153}
4154
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004155/*
4156 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004157 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004158 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4159 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4160*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304161static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
4162 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004163{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304164 uint32_t wm_intermediate_val;
4165 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004166
4167 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304168 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004169
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304170 wm_intermediate_val = latency * pixel_rate * cpp;
Kumar, Maheshafbc95c2017-05-17 17:28:20 +05304171 ret = fixed_16_16_div_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004172 return ret;
4173}
4174
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304175static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4176 uint32_t pipe_htotal,
4177 uint32_t latency,
4178 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004179{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004180 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304181 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004182
4183 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304184 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004185
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004186 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304187 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4188 pipe_htotal * 1000);
4189 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004190 return ret;
4191}
4192
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004193static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4194 struct intel_plane_state *pstate)
4195{
4196 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304197 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004198
4199 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004200 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004201 return 0;
4202
4203 /*
4204 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4205 * with additional adjustments for plane-specific scaling.
4206 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004207 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004208 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004209
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304210 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4211 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004212}
4213
Matt Roper55994c22016-05-12 07:06:08 -07004214static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4215 struct intel_crtc_state *cstate,
4216 struct intel_plane_state *intel_pstate,
4217 uint16_t ddb_allocation,
4218 int level,
4219 uint16_t *out_blocks, /* out */
4220 uint8_t *out_lines, /* out */
4221 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004222{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004223 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Matt Roper33815fa2016-05-12 07:06:05 -07004224 struct drm_plane_state *pstate = &intel_pstate->base;
4225 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004226 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304227 uint_fixed_16_16_t method1, method2;
4228 uint_fixed_16_16_t plane_blocks_per_line;
4229 uint_fixed_16_16_t selected_result;
4230 uint32_t interm_pbpl;
4231 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004232 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02004233 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004234 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004235 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304236 uint_fixed_16_16_t y_tile_minimum;
4237 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004238 struct intel_atomic_state *state =
4239 to_intel_atomic_state(cstate->base.state);
4240 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304241 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004242
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004243 if (latency == 0 ||
4244 !intel_wm_plane_visible(cstate, intel_pstate)) {
Matt Roper55994c22016-05-12 07:06:08 -07004245 *enabled = false;
4246 return 0;
4247 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004248
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304249 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4250 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
4251 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4252
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304253 /* Display WA #1141: kbl. */
4254 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
4255 latency += 4;
4256
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304257 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004258 latency += 15;
4259
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004260 if (plane->id == PLANE_CURSOR) {
4261 width = intel_pstate->base.crtc_w;
4262 height = intel_pstate->base.crtc_h;
4263 } else {
4264 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4265 height = drm_rect_height(&intel_pstate->base.src) >> 16;
4266 }
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004267
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004268 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004269 swap(width, height);
4270
Ville Syrjälä353c8592016-12-14 23:30:57 +02004271 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004272 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
4273
Dave Airlie61d0a042016-10-25 16:35:20 +10004274 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004275 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02004276 fb->format->cpp[1] :
4277 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004278
4279 switch (cpp) {
4280 case 1:
4281 y_min_scanlines = 16;
4282 break;
4283 case 2:
4284 y_min_scanlines = 8;
4285 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004286 case 4:
4287 y_min_scanlines = 4;
4288 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03004289 default:
4290 MISSING_CASE(cpp);
4291 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004292 }
4293 } else {
4294 y_min_scanlines = 4;
4295 }
4296
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02004297 if (apply_memory_bw_wa)
4298 y_min_scanlines *= 2;
4299
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03004300 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304301 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304302 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
4303 y_min_scanlines, 512);
Kumar, Maheshafbc95c2017-05-17 17:28:20 +05304304 plane_blocks_per_line = fixed_16_16_div(interm_pbpl,
4305 y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304306 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304307 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
4308 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304309 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304310 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
4311 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03004312 }
4313
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004314 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
4315 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004316 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004317 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03004318 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004319
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304320 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
4321 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004322
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304323 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304324 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004325 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004326 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
4327 (plane_bytes_per_line / 512 < 1))
4328 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304329 else if ((ddb_allocation /
4330 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
4331 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004332 else
4333 selected_result = method1;
4334 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004335
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304336 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304337 res_lines = div_round_up_fixed16(selected_result,
4338 plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004339
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004340 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05304341 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304342 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004343 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004344 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004345 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004346 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004347 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004348
Matt Roper55994c22016-05-12 07:06:08 -07004349 if (res_blocks >= ddb_allocation || res_lines > 31) {
4350 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004351
4352 /*
4353 * If there are no valid level 0 watermarks, then we can't
4354 * support this display configuration.
4355 */
4356 if (level) {
4357 return 0;
4358 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004359 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07004360
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004361 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4362 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4363 plane->base.id, plane->name,
4364 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07004365 return -EINVAL;
4366 }
Matt Roper55994c22016-05-12 07:06:08 -07004367 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004368
4369 *out_blocks = res_blocks;
4370 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07004371 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004372
Matt Roper55994c22016-05-12 07:06:08 -07004373 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004374}
4375
Matt Roperf4a96752016-05-12 07:06:06 -07004376static int
4377skl_compute_wm_level(const struct drm_i915_private *dev_priv,
4378 struct skl_ddb_allocation *ddb,
4379 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04004380 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07004381 int level,
4382 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004383{
Matt Roperf4a96752016-05-12 07:06:06 -07004384 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004385 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04004386 struct drm_plane *plane = &intel_plane->base;
4387 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004388 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07004389 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07004390 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004391
4392 if (state)
4393 intel_pstate =
4394 intel_atomic_get_existing_plane_state(state,
4395 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004396
Matt Roperf4a96752016-05-12 07:06:06 -07004397 /*
Lyudea62163e2016-10-04 14:28:20 -04004398 * Note: If we start supporting multiple pending atomic commits against
4399 * the same planes/CRTC's in the future, plane->state will no longer be
4400 * the correct pre-state to use for the calculations here and we'll
4401 * need to change where we get the 'unchanged' plane data from.
4402 *
4403 * For now this is fine because we only allow one queued commit against
4404 * a CRTC. Even if the plane isn't modified by this transaction and we
4405 * don't have a plane lock, we still have the CRTC's lock, so we know
4406 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07004407 */
Lyudea62163e2016-10-04 14:28:20 -04004408 if (!intel_pstate)
4409 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07004410
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304411 if (WARN_ON(!intel_pstate->base.fb))
4412 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004413
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004414 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07004415
Lyudea62163e2016-10-04 14:28:20 -04004416 ret = skl_compute_plane_wm(dev_priv,
4417 cstate,
4418 intel_pstate,
4419 ddb_blocks,
4420 level,
4421 &result->plane_res_b,
4422 &result->plane_res_l,
4423 &result->plane_en);
4424 if (ret)
4425 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07004426
4427 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004428}
4429
Damien Lespiau407b50f2014-11-04 17:06:57 +00004430static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004431skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004432{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304433 struct drm_atomic_state *state = cstate->base.state;
4434 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004435 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304436 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004437
Matt Roper024c9042015-09-24 15:53:11 -07004438 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004439 return 0;
4440
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004441 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004442
4443 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03004444 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004445
Mahesh Kumara3a89862016-12-01 21:19:34 +05304446 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
4447 1000, pixel_rate);
4448
4449 /* Display WA #1135: bxt. */
4450 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
4451 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
4452
4453 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004454}
4455
Matt Roper024c9042015-09-24 15:53:11 -07004456static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00004457 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004458{
Matt Roper024c9042015-09-24 15:53:11 -07004459 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004460 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00004461
4462 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04004463 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004464}
4465
Matt Roper55994c22016-05-12 07:06:08 -07004466static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4467 struct skl_ddb_allocation *ddb,
4468 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004469{
Matt Roper024c9042015-09-24 15:53:11 -07004470 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004471 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04004472 struct intel_plane *intel_plane;
4473 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004474 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004475 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004476
Lyudea62163e2016-10-04 14:28:20 -04004477 /*
4478 * We'll only calculate watermarks for planes that are actually
4479 * enabled, so make sure all other planes are set as disabled.
4480 */
4481 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4482
4483 for_each_intel_plane_mask(&dev_priv->drm,
4484 intel_plane,
4485 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004486 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04004487
4488 for (level = 0; level <= max_level; level++) {
4489 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
4490 intel_plane, level,
4491 &wm->wm[level]);
4492 if (ret)
4493 return ret;
4494 }
4495 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004496 }
Matt Roper024c9042015-09-24 15:53:11 -07004497 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004498
Matt Roper55994c22016-05-12 07:06:08 -07004499 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004500}
4501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004502static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4503 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004504 const struct skl_ddb_entry *entry)
4505{
4506 if (entry->end)
4507 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4508 else
4509 I915_WRITE(reg, 0);
4510}
4511
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004512static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4513 i915_reg_t reg,
4514 const struct skl_wm_level *level)
4515{
4516 uint32_t val = 0;
4517
4518 if (level->plane_en) {
4519 val |= PLANE_WM_EN;
4520 val |= level->plane_res_b;
4521 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4522 }
4523
4524 I915_WRITE(reg, val);
4525}
4526
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004527static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4528 const struct skl_plane_wm *wm,
4529 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004530 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004531{
4532 struct drm_crtc *crtc = &intel_crtc->base;
4533 struct drm_device *dev = crtc->dev;
4534 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004535 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004536 enum pipe pipe = intel_crtc->pipe;
4537
4538 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004539 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004540 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004541 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004542 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004543 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004544
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004545 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4546 &ddb->plane[pipe][plane_id]);
4547 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4548 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004549}
4550
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004551static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4552 const struct skl_plane_wm *wm,
4553 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004554{
4555 struct drm_crtc *crtc = &intel_crtc->base;
4556 struct drm_device *dev = crtc->dev;
4557 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004558 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004559 enum pipe pipe = intel_crtc->pipe;
4560
4561 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004562 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4563 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004564 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004565 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004566
4567 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004568 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004569}
4570
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004571bool skl_wm_level_equals(const struct skl_wm_level *l1,
4572 const struct skl_wm_level *l2)
4573{
4574 if (l1->plane_en != l2->plane_en)
4575 return false;
4576
4577 /* If both planes aren't enabled, the rest shouldn't matter */
4578 if (!l1->plane_en)
4579 return true;
4580
4581 return (l1->plane_res_l == l2->plane_res_l &&
4582 l1->plane_res_b == l2->plane_res_b);
4583}
4584
Lyude27082492016-08-24 07:48:10 +02004585static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4586 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004587{
Lyude27082492016-08-24 07:48:10 +02004588 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004589}
4590
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004591bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4592 const struct skl_ddb_entry *ddb,
4593 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004594{
Lyudece0ba282016-09-15 10:46:35 -04004595 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004596
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004597 for (i = 0; i < I915_MAX_PIPES; i++)
4598 if (i != ignore && entries[i] &&
4599 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004600 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004601
Lyude27082492016-08-24 07:48:10 +02004602 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004603}
4604
Matt Roper55994c22016-05-12 07:06:08 -07004605static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004606 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004607 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004608 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004609 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004610{
Matt Roperf4a96752016-05-12 07:06:06 -07004611 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004612 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004613
Matt Roper55994c22016-05-12 07:06:08 -07004614 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4615 if (ret)
4616 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004617
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004618 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004619 *changed = false;
4620 else
4621 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004622
Matt Roper55994c22016-05-12 07:06:08 -07004623 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004624}
4625
Matt Roper9b613022016-06-27 16:42:44 -07004626static uint32_t
4627pipes_modified(struct drm_atomic_state *state)
4628{
4629 struct drm_crtc *crtc;
4630 struct drm_crtc_state *cstate;
4631 uint32_t i, ret = 0;
4632
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004633 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004634 ret |= drm_crtc_mask(crtc);
4635
4636 return ret;
4637}
4638
Jani Nikulabb7791b2016-10-04 12:29:17 +03004639static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004640skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4641{
4642 struct drm_atomic_state *state = cstate->base.state;
4643 struct drm_device *dev = state->dev;
4644 struct drm_crtc *crtc = cstate->base.crtc;
4645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4646 struct drm_i915_private *dev_priv = to_i915(dev);
4647 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4648 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4649 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4650 struct drm_plane_state *plane_state;
4651 struct drm_plane *plane;
4652 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004653
4654 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4655
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004656 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004657 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004658
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004659 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4660 &new_ddb->plane[pipe][plane_id]) &&
4661 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4662 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004663 continue;
4664
4665 plane_state = drm_atomic_get_plane_state(state, plane);
4666 if (IS_ERR(plane_state))
4667 return PTR_ERR(plane_state);
4668 }
4669
4670 return 0;
4671}
4672
Matt Roper98d39492016-05-12 07:06:03 -07004673static int
4674skl_compute_ddb(struct drm_atomic_state *state)
4675{
4676 struct drm_device *dev = state->dev;
4677 struct drm_i915_private *dev_priv = to_i915(dev);
4678 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4679 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004680 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004681 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004682 int ret;
4683
4684 /*
4685 * If this is our first atomic update following hardware readout,
4686 * we can't trust the DDB that the BIOS programmed for us. Let's
4687 * pretend that all pipes switched active status so that we'll
4688 * ensure a full DDB recompute.
4689 */
Matt Roper1b54a882016-06-17 13:42:18 -07004690 if (dev_priv->wm.distrust_bios_wm) {
4691 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4692 state->acquire_ctx);
4693 if (ret)
4694 return ret;
4695
Matt Roper98d39492016-05-12 07:06:03 -07004696 intel_state->active_pipe_changes = ~0;
4697
Matt Roper1b54a882016-06-17 13:42:18 -07004698 /*
4699 * We usually only initialize intel_state->active_crtcs if we
4700 * we're doing a modeset; make sure this field is always
4701 * initialized during the sanitization process that happens
4702 * on the first commit too.
4703 */
4704 if (!intel_state->modeset)
4705 intel_state->active_crtcs = dev_priv->active_crtcs;
4706 }
4707
Matt Roper98d39492016-05-12 07:06:03 -07004708 /*
4709 * If the modeset changes which CRTC's are active, we need to
4710 * recompute the DDB allocation for *all* active pipes, even
4711 * those that weren't otherwise being modified in any way by this
4712 * atomic commit. Due to the shrinking of the per-pipe allocations
4713 * when new active CRTC's are added, it's possible for a pipe that
4714 * we were already using and aren't changing at all here to suddenly
4715 * become invalid if its DDB needs exceeds its new allocation.
4716 *
4717 * Note that if we wind up doing a full DDB recompute, we can't let
4718 * any other display updates race with this transaction, so we need
4719 * to grab the lock on *all* CRTC's.
4720 */
Matt Roper734fa012016-05-12 15:11:40 -07004721 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004722 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004723 intel_state->wm_results.dirty_pipes = ~0;
4724 }
Matt Roper98d39492016-05-12 07:06:03 -07004725
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004726 /*
4727 * We're not recomputing for the pipes not included in the commit, so
4728 * make sure we start with the current state.
4729 */
4730 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4731
Matt Roper98d39492016-05-12 07:06:03 -07004732 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4733 struct intel_crtc_state *cstate;
4734
4735 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4736 if (IS_ERR(cstate))
4737 return PTR_ERR(cstate);
4738
Matt Roper734fa012016-05-12 15:11:40 -07004739 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004740 if (ret)
4741 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004742
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004743 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004744 if (ret)
4745 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004746 }
4747
4748 return 0;
4749}
4750
Matt Roper2722efb2016-08-17 15:55:55 -04004751static void
4752skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4753 struct skl_wm_values *src,
4754 enum pipe pipe)
4755{
Matt Roper2722efb2016-08-17 15:55:55 -04004756 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4757 sizeof(dst->ddb.y_plane[pipe]));
4758 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4759 sizeof(dst->ddb.plane[pipe]));
4760}
4761
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004762static void
4763skl_print_wm_changes(const struct drm_atomic_state *state)
4764{
4765 const struct drm_device *dev = state->dev;
4766 const struct drm_i915_private *dev_priv = to_i915(dev);
4767 const struct intel_atomic_state *intel_state =
4768 to_intel_atomic_state(state);
4769 const struct drm_crtc *crtc;
4770 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004771 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004772 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4773 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004774 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004775
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004776 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004777 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4778 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004779
Maarten Lankhorst75704982016-11-01 12:04:10 +01004780 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004781 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004782 const struct skl_ddb_entry *old, *new;
4783
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004784 old = &old_ddb->plane[pipe][plane_id];
4785 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004786
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004787 if (skl_ddb_entry_equal(old, new))
4788 continue;
4789
Maarten Lankhorst75704982016-11-01 12:04:10 +01004790 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4791 intel_plane->base.base.id,
4792 intel_plane->base.name,
4793 old->start, old->end,
4794 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004795 }
4796 }
4797}
4798
Matt Roper98d39492016-05-12 07:06:03 -07004799static int
4800skl_compute_wm(struct drm_atomic_state *state)
4801{
4802 struct drm_crtc *crtc;
4803 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004804 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4805 struct skl_wm_values *results = &intel_state->wm_results;
4806 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004807 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004808 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004809
4810 /*
4811 * If this transaction isn't actually touching any CRTC's, don't
4812 * bother with watermark calculation. Note that if we pass this
4813 * test, we're guaranteed to hold at least one CRTC state mutex,
4814 * which means we can safely use values like dev_priv->active_crtcs
4815 * since any racing commits that want to update them would need to
4816 * hold _all_ CRTC state mutexes.
4817 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004818 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004819 changed = true;
4820 if (!changed)
4821 return 0;
4822
Matt Roper734fa012016-05-12 15:11:40 -07004823 /* Clear all dirty flags */
4824 results->dirty_pipes = 0;
4825
Matt Roper98d39492016-05-12 07:06:03 -07004826 ret = skl_compute_ddb(state);
4827 if (ret)
4828 return ret;
4829
Matt Roper734fa012016-05-12 15:11:40 -07004830 /*
4831 * Calculate WM's for all pipes that are part of this transaction.
4832 * Note that the DDB allocation above may have added more CRTC's that
4833 * weren't otherwise being modified (and set bits in dirty_pipes) if
4834 * pipe allocations had to change.
4835 *
4836 * FIXME: Now that we're doing this in the atomic check phase, we
4837 * should allow skl_update_pipe_wm() to return failure in cases where
4838 * no suitable watermark values can be found.
4839 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004840 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004841 struct intel_crtc_state *intel_cstate =
4842 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004843 const struct skl_pipe_wm *old_pipe_wm =
4844 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004845
4846 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004847 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4848 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004849 if (ret)
4850 return ret;
4851
4852 if (changed)
4853 results->dirty_pipes |= drm_crtc_mask(crtc);
4854
4855 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4856 /* This pipe's WM's did not change */
4857 continue;
4858
4859 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004860 }
4861
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004862 skl_print_wm_changes(state);
4863
Matt Roper98d39492016-05-12 07:06:03 -07004864 return 0;
4865}
4866
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004867static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4868 struct intel_crtc_state *cstate)
4869{
4870 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4871 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4872 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004873 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004874 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004875 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004876
4877 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4878 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004879
4880 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004881
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004882 for_each_plane_id_on_crtc(crtc, plane_id) {
4883 if (plane_id != PLANE_CURSOR)
4884 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4885 ddb, plane_id);
4886 else
4887 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4888 ddb);
4889 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004890}
4891
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004892static void skl_initial_wm(struct intel_atomic_state *state,
4893 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004894{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004895 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004896 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004897 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004898 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004899 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004900 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004901
Ville Syrjälä432081b2016-10-31 22:37:03 +02004902 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004903 return;
4904
Matt Roper734fa012016-05-12 15:11:40 -07004905 mutex_lock(&dev_priv->wm.wm_mutex);
4906
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004907 if (cstate->base.active_changed)
4908 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004909
4910 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004911
4912 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004913}
4914
Ville Syrjäläd8905652016-01-14 14:53:35 +02004915static void ilk_compute_wm_config(struct drm_device *dev,
4916 struct intel_wm_config *config)
4917{
4918 struct intel_crtc *crtc;
4919
4920 /* Compute the currently _active_ config */
4921 for_each_intel_crtc(dev, crtc) {
4922 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4923
4924 if (!wm->pipe_enabled)
4925 continue;
4926
4927 config->sprites_enabled |= wm->sprites_enabled;
4928 config->sprites_scaled |= wm->sprites_scaled;
4929 config->num_pipes_active++;
4930 }
4931}
4932
Matt Ropered4a6a72016-02-23 17:20:13 -08004933static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004934{
Chris Wilson91c8a322016-07-05 10:40:23 +01004935 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004936 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004937 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004938 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004939 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004940 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004941
Ville Syrjäläd8905652016-01-14 14:53:35 +02004942 ilk_compute_wm_config(dev, &config);
4943
4944 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4945 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004946
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004947 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004948 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004949 config.num_pipes_active == 1 && config.sprites_enabled) {
4950 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4951 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004952
Imre Deak820c1982013-12-17 14:46:36 +02004953 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004954 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004955 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004956 }
4957
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004958 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004959 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004960
Imre Deak820c1982013-12-17 14:46:36 +02004961 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004962
Imre Deak820c1982013-12-17 14:46:36 +02004963 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004964}
4965
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004966static void ilk_initial_watermarks(struct intel_atomic_state *state,
4967 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004968{
Matt Ropered4a6a72016-02-23 17:20:13 -08004969 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4970 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004971
Matt Ropered4a6a72016-02-23 17:20:13 -08004972 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004973 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004974 ilk_program_watermarks(dev_priv);
4975 mutex_unlock(&dev_priv->wm.wm_mutex);
4976}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004977
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004978static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4979 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004980{
4981 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4982 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4983
4984 mutex_lock(&dev_priv->wm.wm_mutex);
4985 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004986 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004987 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004988 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004989 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004990}
4991
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004992static inline void skl_wm_level_from_reg_val(uint32_t val,
4993 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004994{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004995 level->plane_en = val & PLANE_WM_EN;
4996 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4997 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4998 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004999}
5000
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005001void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5002 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005003{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005004 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005006 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005007 int level, max_level;
5008 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005009 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005010
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005011 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005012
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005013 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5014 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005015
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005016 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005017 if (plane_id != PLANE_CURSOR)
5018 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005019 else
5020 val = I915_READ(CUR_WM(pipe, level));
5021
5022 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5023 }
5024
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005025 if (plane_id != PLANE_CURSOR)
5026 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005027 else
5028 val = I915_READ(CUR_WM_TRANS(pipe));
5029
5030 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5031 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005032
Matt Roper3ef00282015-03-09 10:19:24 -07005033 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005034 return;
5035
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005036 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005037}
5038
5039void skl_wm_get_hw_state(struct drm_device *dev)
5040{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005041 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005042 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005043 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005044 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005045 struct intel_crtc *intel_crtc;
5046 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005047
Damien Lespiaua269c582014-11-04 17:06:49 +00005048 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005049 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5050 intel_crtc = to_intel_crtc(crtc);
5051 cstate = to_intel_crtc_state(crtc->state);
5052
5053 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5054
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005055 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005056 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005057 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005058
Matt Roper279e99d2016-05-12 07:06:02 -07005059 if (dev_priv->active_crtcs) {
5060 /* Fully recompute DDB on first atomic commit */
5061 dev_priv->wm.distrust_bios_wm = true;
5062 } else {
5063 /* Easy/common case; just sanitize DDB now if everything off */
5064 memset(ddb, 0, sizeof(*ddb));
5065 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005066}
5067
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005068static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5069{
5070 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005071 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005072 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005074 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005075 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005076 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005077 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005078 [PIPE_A] = WM0_PIPEA_ILK,
5079 [PIPE_B] = WM0_PIPEB_ILK,
5080 [PIPE_C] = WM0_PIPEC_IVB,
5081 };
5082
5083 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005084 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005085 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005086
Ville Syrjälä15606532016-05-13 17:55:17 +03005087 memset(active, 0, sizeof(*active));
5088
Matt Roper3ef00282015-03-09 10:19:24 -07005089 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005090
5091 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005092 u32 tmp = hw->wm_pipe[pipe];
5093
5094 /*
5095 * For active pipes LP0 watermark is marked as
5096 * enabled, and LP1+ watermaks as disabled since
5097 * we can't really reverse compute them in case
5098 * multiple pipes are active.
5099 */
5100 active->wm[0].enable = true;
5101 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5102 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5103 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5104 active->linetime = hw->wm_linetime[pipe];
5105 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005106 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005107
5108 /*
5109 * For inactive pipes, all watermark levels
5110 * should be marked as enabled but zeroed,
5111 * which is what we'd compute them to.
5112 */
5113 for (level = 0; level <= max_level; level++)
5114 active->wm[level].enable = true;
5115 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005116
5117 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005118}
5119
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005120#define _FW_WM(value, plane) \
5121 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5122#define _FW_WM_VLV(value, plane) \
5123 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5124
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005125static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5126 struct g4x_wm_values *wm)
5127{
5128 uint32_t tmp;
5129
5130 tmp = I915_READ(DSPFW1);
5131 wm->sr.plane = _FW_WM(tmp, SR);
5132 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5133 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5134 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5135
5136 tmp = I915_READ(DSPFW2);
5137 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5138 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5139 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5140 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5141 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5142 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5143
5144 tmp = I915_READ(DSPFW3);
5145 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5146 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5147 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5148 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5149}
5150
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005151static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5152 struct vlv_wm_values *wm)
5153{
5154 enum pipe pipe;
5155 uint32_t tmp;
5156
5157 for_each_pipe(dev_priv, pipe) {
5158 tmp = I915_READ(VLV_DDL(pipe));
5159
Ville Syrjälä1b313892016-11-28 19:37:08 +02005160 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005161 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005162 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005163 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005164 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005165 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005166 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005167 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5168 }
5169
5170 tmp = I915_READ(DSPFW1);
5171 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005172 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5173 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5174 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005175
5176 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005177 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5178 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5179 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005180
5181 tmp = I915_READ(DSPFW3);
5182 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5183
5184 if (IS_CHERRYVIEW(dev_priv)) {
5185 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005186 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5187 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005188
5189 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005190 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5191 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005192
5193 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005194 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5195 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005196
5197 tmp = I915_READ(DSPHOWM);
5198 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005199 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5200 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5201 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5202 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5203 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5204 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5205 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5206 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5207 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005208 } else {
5209 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005210 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5211 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005212
5213 tmp = I915_READ(DSPHOWM);
5214 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005215 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5216 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5217 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5218 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5219 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5220 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005221 }
5222}
5223
5224#undef _FW_WM
5225#undef _FW_WM_VLV
5226
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005227void g4x_wm_get_hw_state(struct drm_device *dev)
5228{
5229 struct drm_i915_private *dev_priv = to_i915(dev);
5230 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5231 struct intel_crtc *crtc;
5232
5233 g4x_read_wm_values(dev_priv, wm);
5234
5235 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5236
5237 for_each_intel_crtc(dev, crtc) {
5238 struct intel_crtc_state *crtc_state =
5239 to_intel_crtc_state(crtc->base.state);
5240 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5241 struct g4x_pipe_wm *raw;
5242 enum pipe pipe = crtc->pipe;
5243 enum plane_id plane_id;
5244 int level, max_level;
5245
5246 active->cxsr = wm->cxsr;
5247 active->hpll_en = wm->hpll_en;
5248 active->fbc_en = wm->fbc_en;
5249
5250 active->sr = wm->sr;
5251 active->hpll = wm->hpll;
5252
5253 for_each_plane_id_on_crtc(crtc, plane_id) {
5254 active->wm.plane[plane_id] =
5255 wm->pipe[pipe].plane[plane_id];
5256 }
5257
5258 if (wm->cxsr && wm->hpll_en)
5259 max_level = G4X_WM_LEVEL_HPLL;
5260 else if (wm->cxsr)
5261 max_level = G4X_WM_LEVEL_SR;
5262 else
5263 max_level = G4X_WM_LEVEL_NORMAL;
5264
5265 level = G4X_WM_LEVEL_NORMAL;
5266 raw = &crtc_state->wm.g4x.raw[level];
5267 for_each_plane_id_on_crtc(crtc, plane_id)
5268 raw->plane[plane_id] = active->wm.plane[plane_id];
5269
5270 if (++level > max_level)
5271 goto out;
5272
5273 raw = &crtc_state->wm.g4x.raw[level];
5274 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5275 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5276 raw->plane[PLANE_SPRITE0] = 0;
5277 raw->fbc = active->sr.fbc;
5278
5279 if (++level > max_level)
5280 goto out;
5281
5282 raw = &crtc_state->wm.g4x.raw[level];
5283 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5284 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5285 raw->plane[PLANE_SPRITE0] = 0;
5286 raw->fbc = active->hpll.fbc;
5287
5288 out:
5289 for_each_plane_id_on_crtc(crtc, plane_id)
5290 g4x_raw_plane_wm_set(crtc_state, level,
5291 plane_id, USHRT_MAX);
5292 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5293
5294 crtc_state->wm.g4x.optimal = *active;
5295 crtc_state->wm.g4x.intermediate = *active;
5296
5297 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5298 pipe_name(pipe),
5299 wm->pipe[pipe].plane[PLANE_PRIMARY],
5300 wm->pipe[pipe].plane[PLANE_CURSOR],
5301 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5302 }
5303
5304 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5305 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5306 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5307 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5308 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5309 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5310}
5311
5312void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5313{
5314 struct intel_plane *plane;
5315 struct intel_crtc *crtc;
5316
5317 mutex_lock(&dev_priv->wm.wm_mutex);
5318
5319 for_each_intel_plane(&dev_priv->drm, plane) {
5320 struct intel_crtc *crtc =
5321 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5322 struct intel_crtc_state *crtc_state =
5323 to_intel_crtc_state(crtc->base.state);
5324 struct intel_plane_state *plane_state =
5325 to_intel_plane_state(plane->base.state);
5326 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5327 enum plane_id plane_id = plane->id;
5328 int level;
5329
5330 if (plane_state->base.visible)
5331 continue;
5332
5333 for (level = 0; level < 3; level++) {
5334 struct g4x_pipe_wm *raw =
5335 &crtc_state->wm.g4x.raw[level];
5336
5337 raw->plane[plane_id] = 0;
5338 wm_state->wm.plane[plane_id] = 0;
5339 }
5340
5341 if (plane_id == PLANE_PRIMARY) {
5342 for (level = 0; level < 3; level++) {
5343 struct g4x_pipe_wm *raw =
5344 &crtc_state->wm.g4x.raw[level];
5345 raw->fbc = 0;
5346 }
5347
5348 wm_state->sr.fbc = 0;
5349 wm_state->hpll.fbc = 0;
5350 wm_state->fbc_en = false;
5351 }
5352 }
5353
5354 for_each_intel_crtc(&dev_priv->drm, crtc) {
5355 struct intel_crtc_state *crtc_state =
5356 to_intel_crtc_state(crtc->base.state);
5357
5358 crtc_state->wm.g4x.intermediate =
5359 crtc_state->wm.g4x.optimal;
5360 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5361 }
5362
5363 g4x_program_watermarks(dev_priv);
5364
5365 mutex_unlock(&dev_priv->wm.wm_mutex);
5366}
5367
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005368void vlv_wm_get_hw_state(struct drm_device *dev)
5369{
5370 struct drm_i915_private *dev_priv = to_i915(dev);
5371 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005372 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005373 u32 val;
5374
5375 vlv_read_wm_values(dev_priv, wm);
5376
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005377 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5378 wm->level = VLV_WM_LEVEL_PM2;
5379
5380 if (IS_CHERRYVIEW(dev_priv)) {
5381 mutex_lock(&dev_priv->rps.hw_lock);
5382
5383 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5384 if (val & DSP_MAXFIFO_PM5_ENABLE)
5385 wm->level = VLV_WM_LEVEL_PM5;
5386
Ville Syrjälä58590c12015-09-08 21:05:12 +03005387 /*
5388 * If DDR DVFS is disabled in the BIOS, Punit
5389 * will never ack the request. So if that happens
5390 * assume we don't have to enable/disable DDR DVFS
5391 * dynamically. To test that just set the REQ_ACK
5392 * bit to poke the Punit, but don't change the
5393 * HIGH/LOW bits so that we don't actually change
5394 * the current state.
5395 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005396 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005397 val |= FORCE_DDR_FREQ_REQ_ACK;
5398 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5399
5400 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5401 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5402 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5403 "assuming DDR DVFS is disabled\n");
5404 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5405 } else {
5406 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5407 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5408 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5409 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005410
5411 mutex_unlock(&dev_priv->rps.hw_lock);
5412 }
5413
Ville Syrjäläff32c542017-03-02 19:14:57 +02005414 for_each_intel_crtc(dev, crtc) {
5415 struct intel_crtc_state *crtc_state =
5416 to_intel_crtc_state(crtc->base.state);
5417 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5418 const struct vlv_fifo_state *fifo_state =
5419 &crtc_state->wm.vlv.fifo_state;
5420 enum pipe pipe = crtc->pipe;
5421 enum plane_id plane_id;
5422 int level;
5423
5424 vlv_get_fifo_size(crtc_state);
5425
5426 active->num_levels = wm->level + 1;
5427 active->cxsr = wm->cxsr;
5428
Ville Syrjäläff32c542017-03-02 19:14:57 +02005429 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005430 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005431 &crtc_state->wm.vlv.raw[level];
5432
5433 active->sr[level].plane = wm->sr.plane;
5434 active->sr[level].cursor = wm->sr.cursor;
5435
5436 for_each_plane_id_on_crtc(crtc, plane_id) {
5437 active->wm[level].plane[plane_id] =
5438 wm->pipe[pipe].plane[plane_id];
5439
5440 raw->plane[plane_id] =
5441 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5442 fifo_state->plane[plane_id]);
5443 }
5444 }
5445
5446 for_each_plane_id_on_crtc(crtc, plane_id)
5447 vlv_raw_plane_wm_set(crtc_state, level,
5448 plane_id, USHRT_MAX);
5449 vlv_invalidate_wms(crtc, active, level);
5450
5451 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005452 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005453
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005454 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005455 pipe_name(pipe),
5456 wm->pipe[pipe].plane[PLANE_PRIMARY],
5457 wm->pipe[pipe].plane[PLANE_CURSOR],
5458 wm->pipe[pipe].plane[PLANE_SPRITE0],
5459 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005460 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005461
5462 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5463 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5464}
5465
Ville Syrjälä602ae832017-03-02 19:15:02 +02005466void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5467{
5468 struct intel_plane *plane;
5469 struct intel_crtc *crtc;
5470
5471 mutex_lock(&dev_priv->wm.wm_mutex);
5472
5473 for_each_intel_plane(&dev_priv->drm, plane) {
5474 struct intel_crtc *crtc =
5475 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5476 struct intel_crtc_state *crtc_state =
5477 to_intel_crtc_state(crtc->base.state);
5478 struct intel_plane_state *plane_state =
5479 to_intel_plane_state(plane->base.state);
5480 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5481 const struct vlv_fifo_state *fifo_state =
5482 &crtc_state->wm.vlv.fifo_state;
5483 enum plane_id plane_id = plane->id;
5484 int level;
5485
5486 if (plane_state->base.visible)
5487 continue;
5488
5489 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005490 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005491 &crtc_state->wm.vlv.raw[level];
5492
5493 raw->plane[plane_id] = 0;
5494
5495 wm_state->wm[level].plane[plane_id] =
5496 vlv_invert_wm_value(raw->plane[plane_id],
5497 fifo_state->plane[plane_id]);
5498 }
5499 }
5500
5501 for_each_intel_crtc(&dev_priv->drm, crtc) {
5502 struct intel_crtc_state *crtc_state =
5503 to_intel_crtc_state(crtc->base.state);
5504
5505 crtc_state->wm.vlv.intermediate =
5506 crtc_state->wm.vlv.optimal;
5507 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5508 }
5509
5510 vlv_program_watermarks(dev_priv);
5511
5512 mutex_unlock(&dev_priv->wm.wm_mutex);
5513}
5514
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005515void ilk_wm_get_hw_state(struct drm_device *dev)
5516{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005517 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005518 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005519 struct drm_crtc *crtc;
5520
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005521 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005522 ilk_pipe_wm_get_hw_state(crtc);
5523
5524 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5525 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5526 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5527
5528 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005529 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005530 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5531 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5532 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005533
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005534 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005535 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5536 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005537 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005538 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5539 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005540
5541 hw->enable_fbc_wm =
5542 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5543}
5544
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005545/**
5546 * intel_update_watermarks - update FIFO watermark values based on current modes
5547 *
5548 * Calculate watermark values for the various WM regs based on current mode
5549 * and plane configuration.
5550 *
5551 * There are several cases to deal with here:
5552 * - normal (i.e. non-self-refresh)
5553 * - self-refresh (SR) mode
5554 * - lines are large relative to FIFO size (buffer can hold up to 2)
5555 * - lines are small relative to FIFO size (buffer can hold more than 2
5556 * lines), so need to account for TLB latency
5557 *
5558 * The normal calculation is:
5559 * watermark = dotclock * bytes per pixel * latency
5560 * where latency is platform & configuration dependent (we assume pessimal
5561 * values here).
5562 *
5563 * The SR calculation is:
5564 * watermark = (trunc(latency/line time)+1) * surface width *
5565 * bytes per pixel
5566 * where
5567 * line time = htotal / dotclock
5568 * surface width = hdisplay for normal plane and 64 for cursor
5569 * and latency is assumed to be high, as above.
5570 *
5571 * The final value programmed to the register should always be rounded up,
5572 * and include an extra 2 entries to account for clock crossings.
5573 *
5574 * We don't use the sprite, so we can ignore that. And on Crestline we have
5575 * to set the non-SR watermarks to 8.
5576 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005577void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005578{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005579 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005580
5581 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005582 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005583}
5584
Jani Nikulae2828912016-01-18 09:19:47 +02005585/*
Daniel Vetter92703882012-08-09 16:46:01 +02005586 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02005587 */
5588DEFINE_SPINLOCK(mchdev_lock);
5589
5590/* Global for IPS driver to get at the current i915 device. Protected by
5591 * mchdev_lock. */
5592static struct drm_i915_private *i915_mch_dev;
5593
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005594bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005595{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005596 u16 rgvswctl;
5597
Chris Wilson67520412017-03-02 13:28:01 +00005598 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005599
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005600 rgvswctl = I915_READ16(MEMSWCTL);
5601 if (rgvswctl & MEMCTL_CMD_STS) {
5602 DRM_DEBUG("gpu busy, RCS change rejected\n");
5603 return false; /* still busy with another command */
5604 }
5605
5606 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5607 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5608 I915_WRITE16(MEMSWCTL, rgvswctl);
5609 POSTING_READ16(MEMSWCTL);
5610
5611 rgvswctl |= MEMCTL_CMD_STS;
5612 I915_WRITE16(MEMSWCTL, rgvswctl);
5613
5614 return true;
5615}
5616
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005617static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005618{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005619 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005620 u8 fmax, fmin, fstart, vstart;
5621
Daniel Vetter92703882012-08-09 16:46:01 +02005622 spin_lock_irq(&mchdev_lock);
5623
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005624 rgvmodectl = I915_READ(MEMMODECTL);
5625
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005626 /* Enable temp reporting */
5627 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5628 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5629
5630 /* 100ms RC evaluation intervals */
5631 I915_WRITE(RCUPEI, 100000);
5632 I915_WRITE(RCDNEI, 100000);
5633
5634 /* Set max/min thresholds to 90ms and 80ms respectively */
5635 I915_WRITE(RCBMAXAVG, 90000);
5636 I915_WRITE(RCBMINAVG, 80000);
5637
5638 I915_WRITE(MEMIHYST, 1);
5639
5640 /* Set up min, max, and cur for interrupt handling */
5641 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5642 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5643 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5644 MEMMODE_FSTART_SHIFT;
5645
Ville Syrjälä616847e2015-09-18 20:03:19 +03005646 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005647 PXVFREQ_PX_SHIFT;
5648
Daniel Vetter20e4d402012-08-08 23:35:39 +02005649 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5650 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005651
Daniel Vetter20e4d402012-08-08 23:35:39 +02005652 dev_priv->ips.max_delay = fstart;
5653 dev_priv->ips.min_delay = fmin;
5654 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005655
5656 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5657 fmax, fmin, fstart);
5658
5659 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5660
5661 /*
5662 * Interrupts will be enabled in ironlake_irq_postinstall
5663 */
5664
5665 I915_WRITE(VIDSTART, vstart);
5666 POSTING_READ(VIDSTART);
5667
5668 rgvmodectl |= MEMMODE_SWMODE_EN;
5669 I915_WRITE(MEMMODECTL, rgvmodectl);
5670
Daniel Vetter92703882012-08-09 16:46:01 +02005671 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005672 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005673 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005674
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005675 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005676
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005677 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5678 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005679 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005680 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005681 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005682
5683 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005684}
5685
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005686static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005687{
Daniel Vetter92703882012-08-09 16:46:01 +02005688 u16 rgvswctl;
5689
5690 spin_lock_irq(&mchdev_lock);
5691
5692 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005693
5694 /* Ack interrupts, disable EFC interrupt */
5695 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5696 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5697 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5698 I915_WRITE(DEIIR, DE_PCU_EVENT);
5699 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5700
5701 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005702 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005703 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005704 rgvswctl |= MEMCTL_CMD_STS;
5705 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005706 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005707
Daniel Vetter92703882012-08-09 16:46:01 +02005708 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005709}
5710
Daniel Vetteracbe9472012-07-26 11:50:05 +02005711/* There's a funny hw issue where the hw returns all 0 when reading from
5712 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5713 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5714 * all limits and the gpu stuck at whatever frequency it is at atm).
5715 */
Akash Goel74ef1172015-03-06 11:07:19 +05305716static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005717{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005718 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005719
Daniel Vetter20b46e52012-07-26 11:16:14 +02005720 /* Only set the down limit when we've reached the lowest level to avoid
5721 * getting more interrupts, otherwise leave this clear. This prevents a
5722 * race in the hw when coming out of rc6: There's a tiny window where
5723 * the hw runs at the minimal clock before selecting the desired
5724 * frequency, if the down threshold expires in that window we will not
5725 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03005726 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05305727 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5728 if (val <= dev_priv->rps.min_freq_softlimit)
5729 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5730 } else {
5731 limits = dev_priv->rps.max_freq_softlimit << 24;
5732 if (val <= dev_priv->rps.min_freq_softlimit)
5733 limits |= dev_priv->rps.min_freq_softlimit << 16;
5734 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005735
5736 return limits;
5737}
5738
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005739static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5740{
5741 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305742 u32 threshold_up = 0, threshold_down = 0; /* in % */
5743 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005744
5745 new_power = dev_priv->rps.power;
5746 switch (dev_priv->rps.power) {
5747 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005748 if (val > dev_priv->rps.efficient_freq + 1 &&
5749 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005750 new_power = BETWEEN;
5751 break;
5752
5753 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005754 if (val <= dev_priv->rps.efficient_freq &&
5755 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005756 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005757 else if (val >= dev_priv->rps.rp0_freq &&
5758 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005759 new_power = HIGH_POWER;
5760 break;
5761
5762 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005763 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5764 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005765 new_power = BETWEEN;
5766 break;
5767 }
5768 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005769 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005770 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005771 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005772 new_power = HIGH_POWER;
5773 if (new_power == dev_priv->rps.power)
5774 return;
5775
5776 /* Note the units here are not exactly 1us, but 1280ns. */
5777 switch (new_power) {
5778 case LOW_POWER:
5779 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305780 ei_up = 16000;
5781 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005782
5783 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305784 ei_down = 32000;
5785 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005786 break;
5787
5788 case BETWEEN:
5789 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305790 ei_up = 13000;
5791 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005792
5793 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305794 ei_down = 32000;
5795 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005796 break;
5797
5798 case HIGH_POWER:
5799 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305800 ei_up = 10000;
5801 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005802
5803 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305804 ei_down = 32000;
5805 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005806 break;
5807 }
5808
Mika Kuoppala6067a272017-02-15 15:52:59 +02005809 /* When byt can survive without system hang with dynamic
5810 * sw freq adjustments, this restriction can be lifted.
5811 */
5812 if (IS_VALLEYVIEW(dev_priv))
5813 goto skip_hw_write;
5814
Akash Goel8a586432015-03-06 11:07:18 +05305815 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005816 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305817 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005818 GT_INTERVAL_FROM_US(dev_priv,
5819 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305820
5821 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005822 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305823 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005824 GT_INTERVAL_FROM_US(dev_priv,
5825 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305826
Chris Wilsona72b5622016-07-02 15:35:59 +01005827 I915_WRITE(GEN6_RP_CONTROL,
5828 GEN6_RP_MEDIA_TURBO |
5829 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5830 GEN6_RP_MEDIA_IS_GFX |
5831 GEN6_RP_ENABLE |
5832 GEN6_RP_UP_BUSY_AVG |
5833 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305834
Mika Kuoppala6067a272017-02-15 15:52:59 +02005835skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005836 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005837 dev_priv->rps.up_threshold = threshold_up;
5838 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005839 dev_priv->rps.last_adj = 0;
5840}
5841
Chris Wilson2876ce72014-03-28 08:03:34 +00005842static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5843{
5844 u32 mask = 0;
5845
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005846 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005847 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005848 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005849 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005850 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005851
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005852 mask &= dev_priv->pm_rps_events;
5853
Imre Deak59d02a12014-12-19 19:33:26 +02005854 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005855}
5856
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005857/* gen6_set_rps is called to update the frequency request, but should also be
5858 * called when the range (min_delay and max_delay) is modified so that we can
5859 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005860static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005861{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005862 /* min/max delay may still have been modified so be sure to
5863 * write the limits value.
5864 */
5865 if (val != dev_priv->rps.cur_freq) {
5866 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005867
Chris Wilsondc979972016-05-10 14:10:04 +01005868 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305869 I915_WRITE(GEN6_RPNSWREQ,
5870 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005871 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005872 I915_WRITE(GEN6_RPNSWREQ,
5873 HSW_FREQUENCY(val));
5874 else
5875 I915_WRITE(GEN6_RPNSWREQ,
5876 GEN6_FREQUENCY(val) |
5877 GEN6_OFFSET(0) |
5878 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005879 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005880
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005881 /* Make sure we continue to get interrupts
5882 * until we hit the minimum or maximum frequencies.
5883 */
Akash Goel74ef1172015-03-06 11:07:19 +05305884 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005885 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005886
Ben Widawskyb39fb292014-03-19 18:31:11 -07005887 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005888 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005889
5890 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005891}
5892
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005893static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005894{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005895 int err;
5896
Chris Wilsondc979972016-05-10 14:10:04 +01005897 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005898 "Odd GPU freq value\n"))
5899 val &= ~1;
5900
Deepak Scd25dd52015-07-10 18:31:40 +05305901 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5902
Chris Wilson8fb55192015-04-07 16:20:28 +01005903 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005904 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5905 if (err)
5906 return err;
5907
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005908 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005909 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005910
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005911 dev_priv->rps.cur_freq = val;
5912 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005913
5914 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005915}
5916
Deepak Sa7f6e232015-05-09 18:04:44 +05305917/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305918 *
5919 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305920 * 1. Forcewake Media well.
5921 * 2. Request idle freq.
5922 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305923*/
5924static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5925{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005926 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005927 int err;
Deepak S5549d252014-06-28 11:26:11 +05305928
Chris Wilsonaed242f2015-03-18 09:48:21 +00005929 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305930 return;
5931
Chris Wilsonc9efef72017-01-02 15:28:45 +00005932 /* The punit delays the write of the frequency and voltage until it
5933 * determines the GPU is awake. During normal usage we don't want to
5934 * waste power changing the frequency if the GPU is sleeping (rc6).
5935 * However, the GPU and driver is now idle and we do not want to delay
5936 * switching to minimum voltage (reducing power whilst idle) as we do
5937 * not expect to be woken in the near future and so must flush the
5938 * change by waking the device.
5939 *
5940 * We choose to take the media powerwell (either would do to trick the
5941 * punit into committing the voltage change) as that takes a lot less
5942 * power than the render powerwell.
5943 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305944 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005945 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305946 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005947
5948 if (err)
5949 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305950}
5951
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005952void gen6_rps_busy(struct drm_i915_private *dev_priv)
5953{
5954 mutex_lock(&dev_priv->rps.hw_lock);
5955 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005956 u8 freq;
5957
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005958 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005959 gen6_rps_reset_ei(dev_priv);
5960 I915_WRITE(GEN6_PMINTRMSK,
5961 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005962
Chris Wilsonc33d2472016-07-04 08:08:36 +01005963 gen6_enable_rps_interrupts(dev_priv);
5964
Chris Wilsonbd648182017-02-10 15:03:48 +00005965 /* Use the user's desired frequency as a guide, but for better
5966 * performance, jump directly to RPe as our starting frequency.
5967 */
5968 freq = max(dev_priv->rps.cur_freq,
5969 dev_priv->rps.efficient_freq);
5970
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005971 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005972 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005973 dev_priv->rps.min_freq_softlimit,
5974 dev_priv->rps.max_freq_softlimit)))
5975 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005976 }
5977 mutex_unlock(&dev_priv->rps.hw_lock);
5978}
5979
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005980void gen6_rps_idle(struct drm_i915_private *dev_priv)
5981{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005982 /* Flush our bottom-half so that it does not race with us
5983 * setting the idle frequency and so that it is bounded by
5984 * our rpm wakeref. And then disable the interrupts to stop any
5985 * futher RPS reclocking whilst we are asleep.
5986 */
5987 gen6_disable_rps_interrupts(dev_priv);
5988
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005989 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005990 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005991 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305992 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005993 else
Chris Wilsondc979972016-05-10 14:10:04 +01005994 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005995 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005996 I915_WRITE(GEN6_PMINTRMSK,
5997 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005998 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005999 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01006000
Chris Wilson8d3afd72015-05-21 21:01:47 +01006001 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01006002 while (!list_empty(&dev_priv->rps.clients))
6003 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01006004 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006005}
6006
Chris Wilson1854d5c2015-04-07 16:20:32 +01006007void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01006008 struct intel_rps_client *rps,
6009 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006010{
Chris Wilson8d3afd72015-05-21 21:01:47 +01006011 /* This is intentionally racy! We peek at the state here, then
6012 * validate inside the RPS worker.
6013 */
Chris Wilson67d97da2016-07-04 08:08:31 +01006014 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01006015 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006016 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01006017 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006018
Chris Wilsone61b9952015-04-27 13:41:24 +01006019 /* Force a RPS boost (and don't count it against the client) if
6020 * the GPU is severely congested.
6021 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01006022 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01006023 rps = NULL;
6024
Chris Wilson8d3afd72015-05-21 21:01:47 +01006025 spin_lock(&dev_priv->rps.client_lock);
6026 if (rps == NULL || list_empty(&rps->link)) {
6027 spin_lock_irq(&dev_priv->irq_lock);
6028 if (dev_priv->rps.interrupts_enabled) {
6029 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01006030 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01006031 }
6032 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01006033
Chris Wilson2e1b8732015-04-27 13:41:22 +01006034 if (rps != NULL) {
6035 list_add(&rps->link, &dev_priv->rps.clients);
6036 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01006037 } else
6038 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006039 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01006040 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006041}
6042
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006043int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006044{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006045 int err;
6046
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006047 lockdep_assert_held(&dev_priv->rps.hw_lock);
6048 GEM_BUG_ON(val > dev_priv->rps.max_freq);
6049 GEM_BUG_ON(val < dev_priv->rps.min_freq);
6050
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006051 if (!dev_priv->rps.enabled) {
6052 dev_priv->rps.cur_freq = val;
6053 return 0;
6054 }
6055
Chris Wilsondc979972016-05-10 14:10:04 +01006056 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006057 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006058 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006059 err = gen6_set_rps(dev_priv, val);
6060
6061 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006062}
6063
Chris Wilsondc979972016-05-10 14:10:04 +01006064static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006065{
Zhe Wang20e49362014-11-04 17:07:05 +00006066 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006067 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006068}
6069
Chris Wilsondc979972016-05-10 14:10:04 +01006070static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306071{
Akash Goel2030d682016-04-23 00:05:45 +05306072 I915_WRITE(GEN6_RP_CONTROL, 0);
6073}
6074
Chris Wilsondc979972016-05-10 14:10:04 +01006075static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006076{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006077 I915_WRITE(GEN6_RC_CONTROL, 0);
6078 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306079 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006080}
6081
Chris Wilsondc979972016-05-10 14:10:04 +01006082static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306083{
Deepak S38807742014-05-23 21:00:15 +05306084 I915_WRITE(GEN6_RC_CONTROL, 0);
6085}
6086
Chris Wilsondc979972016-05-10 14:10:04 +01006087static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006088{
Deepak S98a2e5f2014-08-18 10:35:27 -07006089 /* we're doing forcewake before Disabling RC6,
6090 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006091 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006092
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006093 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006094
Mika Kuoppala59bad942015-01-16 11:34:40 +02006095 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006096}
6097
Chris Wilsondc979972016-05-10 14:10:04 +01006098static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07006099{
Chris Wilsondc979972016-05-10 14:10:04 +01006100 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03006101 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
6102 mode = GEN6_RC_CTL_RC6_ENABLE;
6103 else
6104 mode = 0;
6105 }
Chris Wilsondc979972016-05-10 14:10:04 +01006106 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03006107 DRM_DEBUG_DRIVER("Enabling RC6 states: "
6108 "RC6 %s RC6p %s RC6pp %s\n",
6109 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
6110 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
6111 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07006112
6113 else
Imre Deakb99d49c2016-06-29 19:13:54 +03006114 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
6115 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07006116}
6117
Chris Wilsondc979972016-05-10 14:10:04 +01006118static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306119{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006120 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306121 bool enable_rc6 = true;
6122 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006123 u32 rc_ctl;
6124 int rc_sw_target;
6125
6126 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6127 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6128 RC_SW_TARGET_STATE_SHIFT;
6129 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6130 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6131 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6132 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6133 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306134
6135 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006136 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306137 enable_rc6 = false;
6138 }
6139
6140 /*
6141 * The exact context size is not known for BXT, so assume a page size
6142 * for this check.
6143 */
6144 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006145 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
6146 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
6147 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006148 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306149 enable_rc6 = false;
6150 }
6151
6152 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6153 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6154 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6155 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006156 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306157 enable_rc6 = false;
6158 }
6159
Imre Deakfc619842016-06-29 19:13:55 +03006160 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6161 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6162 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6163 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6164 enable_rc6 = false;
6165 }
6166
6167 if (!I915_READ(GEN6_GFXPAUSE)) {
6168 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6169 enable_rc6 = false;
6170 }
6171
6172 if (!I915_READ(GEN8_MISC_CTRL0)) {
6173 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306174 enable_rc6 = false;
6175 }
6176
6177 return enable_rc6;
6178}
6179
Chris Wilsondc979972016-05-10 14:10:04 +01006180int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006181{
Daniel Vettere7d66d82015-06-15 23:23:54 +02006182 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01006183 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03006184 return 0;
6185
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306186 if (!enable_rc6)
6187 return 0;
6188
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006189 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306190 DRM_INFO("RC6 disabled by BIOS\n");
6191 return 0;
6192 }
6193
Daniel Vetter456470e2012-08-08 23:35:40 +02006194 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03006195 if (enable_rc6 >= 0) {
6196 int mask;
6197
Chris Wilsondc979972016-05-10 14:10:04 +01006198 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03006199 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
6200 INTEL_RC6pp_ENABLE;
6201 else
6202 mask = INTEL_RC6_ENABLE;
6203
6204 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03006205 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
6206 "(requested %d, valid %d)\n",
6207 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03006208
6209 return enable_rc6 & mask;
6210 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006211
Chris Wilsondc979972016-05-10 14:10:04 +01006212 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08006213 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08006214
6215 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006216}
6217
Chris Wilsondc979972016-05-10 14:10:04 +01006218static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006219{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006220 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006221
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006222 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006223 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006224 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07006225 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
6226 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6227 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
6228 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006229 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07006230 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
6231 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6232 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
6233 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006234 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006235 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006236
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006237 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006238 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006239 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006240 u32 ddcc_status = 0;
6241
6242 if (sandybridge_pcode_read(dev_priv,
6243 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6244 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006245 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006246 clamp_t(u8,
6247 ((ddcc_status >> 8) & 0xff),
6248 dev_priv->rps.min_freq,
6249 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006250 }
6251
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006252 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05306253 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006254 * the natural hardware unit for SKL
6255 */
Akash Goelc5e06882015-06-29 14:50:19 +05306256 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
6257 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
6258 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
6259 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
6260 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
6261 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006262}
6263
Chris Wilson3a45b052016-07-13 09:10:32 +01006264static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006265 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006266{
6267 u8 freq = dev_priv->rps.cur_freq;
6268
6269 /* force a reset */
6270 dev_priv->rps.power = -1;
6271 dev_priv->rps.cur_freq = -1;
6272
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006273 if (set(dev_priv, freq))
6274 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006275}
6276
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006277/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006278static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006279{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006280 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6281
Akash Goel0beb0592015-03-06 11:07:20 +05306282 /* Program defaults and thresholds for RPS*/
6283 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6284 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006285
Akash Goel0beb0592015-03-06 11:07:20 +05306286 /* 1 second timeout*/
6287 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6288 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6289
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006290 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006291
Akash Goel0beb0592015-03-06 11:07:20 +05306292 /* Leaning on the below call to gen6_set_rps to program/setup the
6293 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6294 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006295 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006296
6297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6298}
6299
Chris Wilsondc979972016-05-10 14:10:04 +01006300static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006301{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006302 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306303 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00006304 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00006305
6306 /* 1a: Software RC state - RC0 */
6307 I915_WRITE(GEN6_RC_STATE, 0);
6308
6309 /* 1b: Get forcewake during program sequence. Although the driver
6310 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006311 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006312
6313 /* 2a: Disable RC states. */
6314 I915_WRITE(GEN6_RC_CONTROL, 0);
6315
6316 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306317
6318 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01006319 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306320 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
6321 else
6322 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00006323 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6324 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306325 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006326 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306327
Dave Gordon1a3d1892016-05-13 15:36:30 +01006328 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306329 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6330
Zhe Wang20e49362014-11-04 17:07:05 +00006331 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006332
Zhe Wang38c23522015-01-20 12:23:04 +00006333 /* 2c: Program Coarse Power Gating Policies. */
6334 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
6335 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
6336
Zhe Wang20e49362014-11-04 17:07:05 +00006337 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006338 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00006339 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02006340 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00006341 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
6342 I915_WRITE(GEN6_RC_CONTROL,
6343 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00006344
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306345 /*
6346 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306347 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306348 */
Chris Wilsondc979972016-05-10 14:10:04 +01006349 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306350 I915_WRITE(GEN9_PG_ENABLE, 0);
6351 else
6352 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
6353 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006354
Mika Kuoppala59bad942015-01-16 11:34:40 +02006355 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006356}
6357
Chris Wilsondc979972016-05-10 14:10:04 +01006358static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006359{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006360 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306361 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006362 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006363
6364 /* 1a: Software RC state - RC0 */
6365 I915_WRITE(GEN6_RC_STATE, 0);
6366
6367 /* 1c & 1d: Get forcewake during program sequence. Although the driver
6368 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006369 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006370
6371 /* 2a: Disable RC states. */
6372 I915_WRITE(GEN6_RC_CONTROL, 0);
6373
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006374 /* 2b: Program RC6 thresholds.*/
6375 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6376 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6377 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306378 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006379 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006380 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01006381 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07006382 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
6383 else
6384 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006385
6386 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006387 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006388 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01006389 intel_print_rc6_info(dev_priv, rc6_mask);
6390 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07006391 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6392 GEN7_RC_CTL_TO_MODE |
6393 rc6_mask);
6394 else
6395 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6396 GEN6_RC_CTL_EI_MODE(1) |
6397 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006398
6399 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006400 I915_WRITE(GEN6_RPNSWREQ,
6401 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
6402 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6403 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006404 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6405 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006406
Daniel Vetter7526ed72014-09-29 15:07:19 +02006407 /* Docs recommend 900MHz, and 300 MHz respectively */
6408 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6409 dev_priv->rps.max_freq_softlimit << 24 |
6410 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006411
Daniel Vetter7526ed72014-09-29 15:07:19 +02006412 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6413 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6414 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6415 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006416
Daniel Vetter7526ed72014-09-29 15:07:19 +02006417 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006418
6419 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006420 I915_WRITE(GEN6_RP_CONTROL,
6421 GEN6_RP_MEDIA_TURBO |
6422 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6423 GEN6_RP_MEDIA_IS_GFX |
6424 GEN6_RP_ENABLE |
6425 GEN6_RP_UP_BUSY_AVG |
6426 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006427
Daniel Vetter7526ed72014-09-29 15:07:19 +02006428 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006429
Chris Wilson3a45b052016-07-13 09:10:32 +01006430 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006431
Mika Kuoppala59bad942015-01-16 11:34:40 +02006432 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006433}
6434
Chris Wilsondc979972016-05-10 14:10:04 +01006435static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006436{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006437 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306438 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01006439 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006440 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006441 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006442 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006443
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006444 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006445
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006446 /* Here begins a magic sequence of register writes to enable
6447 * auto-downclocking.
6448 *
6449 * Perhaps there might be some value in exposing these to
6450 * userspace...
6451 */
6452 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006453
6454 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006455 gtfifodbg = I915_READ(GTFIFODBG);
6456 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006457 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6458 I915_WRITE(GTFIFODBG, gtfifodbg);
6459 }
6460
Mika Kuoppala59bad942015-01-16 11:34:40 +02006461 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006462
6463 /* disable the counters and set deterministic thresholds */
6464 I915_WRITE(GEN6_RC_CONTROL, 0);
6465
6466 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6467 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6468 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6469 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6470 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6471
Akash Goel3b3f1652016-10-13 22:44:48 +05306472 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006473 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006474
6475 I915_WRITE(GEN6_RC_SLEEP, 0);
6476 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006477 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006478 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6479 else
6480 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006481 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006482 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6483
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006484 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006485 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006486 if (rc6_mode & INTEL_RC6_ENABLE)
6487 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
6488
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006489 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01006490 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006491 if (rc6_mode & INTEL_RC6p_ENABLE)
6492 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006493
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006494 if (rc6_mode & INTEL_RC6pp_ENABLE)
6495 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
6496 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006497
Chris Wilsondc979972016-05-10 14:10:04 +01006498 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006499
6500 I915_WRITE(GEN6_RC_CONTROL,
6501 rc6_mask |
6502 GEN6_RC_CTL_EI_MODE(1) |
6503 GEN6_RC_CTL_HW_ENABLE);
6504
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006505 /* Power down if completely idle for over 50ms */
6506 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006507 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006508
Chris Wilson3a45b052016-07-13 09:10:32 +01006509 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006510
Ben Widawsky31643d52012-09-26 10:34:01 -07006511 rc6vids = 0;
6512 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006513 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006514 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006515 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006516 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6517 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6518 rc6vids &= 0xffff00;
6519 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6520 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6521 if (ret)
6522 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6523 }
6524
Mika Kuoppala59bad942015-01-16 11:34:40 +02006525 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006526}
6527
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006528static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006529{
6530 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006531 unsigned int gpu_freq;
6532 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306533 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006534 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03006535 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006536
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006537 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006538
Ben Widawskyeda79642013-10-07 17:15:48 -03006539 policy = cpufreq_cpu_get(0);
6540 if (policy) {
6541 max_ia_freq = policy->cpuinfo.max_freq;
6542 cpufreq_cpu_put(policy);
6543 } else {
6544 /*
6545 * Default to measured freq if none found, PCU will ensure we
6546 * don't go over
6547 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006548 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006549 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006550
6551 /* Convert from kHz to MHz */
6552 max_ia_freq /= 1000;
6553
Ben Widawsky153b4b952013-10-22 22:05:09 -07006554 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006555 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6556 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006557
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006558 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306559 /* Convert GT frequency to 50 HZ units */
6560 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
6561 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
6562 } else {
6563 min_gpu_freq = dev_priv->rps.min_freq;
6564 max_gpu_freq = dev_priv->rps.max_freq;
6565 }
6566
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006567 /*
6568 * For each potential GPU frequency, load a ring frequency we'd like
6569 * to use for memory access. We do this by specifying the IA frequency
6570 * the PCU should use as a reference to determine the ring frequency.
6571 */
Akash Goel4c8c7742015-06-29 14:50:20 +05306572 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6573 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006574 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006575
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006576 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306577 /*
6578 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6579 * No floor required for ring frequency on SKL.
6580 */
6581 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006582 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07006583 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6584 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01006585 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07006586 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006587 ring_freq = max(min_ring_freq, ring_freq);
6588 /* leave ia_freq as the default, chosen by cpufreq */
6589 } else {
6590 /* On older processors, there is no separate ring
6591 * clock domain, so in order to boost the bandwidth
6592 * of the ring, we need to upclock the CPU (ia_freq).
6593 *
6594 * For GPU frequencies less than 750MHz,
6595 * just use the lowest ring freq.
6596 */
6597 if (gpu_freq < min_freq)
6598 ia_freq = 800;
6599 else
6600 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6601 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6602 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006603
Ben Widawsky42c05262012-09-26 10:34:00 -07006604 sandybridge_pcode_write(dev_priv,
6605 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006606 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6607 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6608 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006609 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006610}
6611
Ville Syrjälä03af2042014-06-28 02:03:53 +03006612static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306613{
6614 u32 val, rp0;
6615
Jani Nikula5b5929c2015-10-07 11:17:46 +03006616 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306617
Imre Deak43b67992016-08-31 19:13:02 +03006618 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006619 case 8:
6620 /* (2 * 4) config */
6621 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6622 break;
6623 case 12:
6624 /* (2 * 6) config */
6625 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6626 break;
6627 case 16:
6628 /* (2 * 8) config */
6629 default:
6630 /* Setting (2 * 8) Min RP0 for any other combination */
6631 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6632 break;
Deepak S095acd52015-01-17 11:05:59 +05306633 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006634
6635 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6636
Deepak S2b6b3a02014-05-27 15:59:30 +05306637 return rp0;
6638}
6639
6640static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6641{
6642 u32 val, rpe;
6643
6644 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6645 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6646
6647 return rpe;
6648}
6649
Deepak S7707df42014-07-12 18:46:14 +05306650static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6651{
6652 u32 val, rp1;
6653
Jani Nikula5b5929c2015-10-07 11:17:46 +03006654 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6655 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6656
Deepak S7707df42014-07-12 18:46:14 +05306657 return rp1;
6658}
6659
Deepak S96676fe2016-08-12 18:46:41 +05306660static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6661{
6662 u32 val, rpn;
6663
6664 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6665 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6666 FB_GFX_FREQ_FUSE_MASK);
6667
6668 return rpn;
6669}
6670
Deepak Sf8f2b002014-07-10 13:16:21 +05306671static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6672{
6673 u32 val, rp1;
6674
6675 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6676
6677 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6678
6679 return rp1;
6680}
6681
Ville Syrjälä03af2042014-06-28 02:03:53 +03006682static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006683{
6684 u32 val, rp0;
6685
Jani Nikula64936252013-05-22 15:36:20 +03006686 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006687
6688 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6689 /* Clamp to max */
6690 rp0 = min_t(u32, rp0, 0xea);
6691
6692 return rp0;
6693}
6694
6695static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6696{
6697 u32 val, rpe;
6698
Jani Nikula64936252013-05-22 15:36:20 +03006699 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006700 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006701 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006702 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6703
6704 return rpe;
6705}
6706
Ville Syrjälä03af2042014-06-28 02:03:53 +03006707static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006708{
Imre Deak36146032014-12-04 18:39:35 +02006709 u32 val;
6710
6711 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6712 /*
6713 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6714 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6715 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6716 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6717 * to make sure it matches what Punit accepts.
6718 */
6719 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006720}
6721
Imre Deakae484342014-03-31 15:10:44 +03006722/* Check that the pctx buffer wasn't move under us. */
6723static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6724{
6725 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6726
6727 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6728 dev_priv->vlv_pctx->stolen->start);
6729}
6730
Deepak S38807742014-05-23 21:00:15 +05306731
6732/* Check that the pcbr address is not empty. */
6733static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6734{
6735 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6736
6737 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6738}
6739
Chris Wilsondc979972016-05-10 14:10:04 +01006740static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306741{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006742 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006743 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306744 u32 pcbr;
6745 int pctx_size = 32*1024;
6746
Deepak S38807742014-05-23 21:00:15 +05306747 pcbr = I915_READ(VLV_PCBR);
6748 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006749 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306750 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006751 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306752
6753 pctx_paddr = (paddr & (~4095));
6754 I915_WRITE(VLV_PCBR, pctx_paddr);
6755 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006756
6757 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306758}
6759
Chris Wilsondc979972016-05-10 14:10:04 +01006760static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006761{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006762 struct drm_i915_gem_object *pctx;
6763 unsigned long pctx_paddr;
6764 u32 pcbr;
6765 int pctx_size = 24*1024;
6766
6767 pcbr = I915_READ(VLV_PCBR);
6768 if (pcbr) {
6769 /* BIOS set it up already, grab the pre-alloc'd space */
6770 int pcbr_offset;
6771
6772 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006773 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006774 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006775 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006776 pctx_size);
6777 goto out;
6778 }
6779
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006780 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6781
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006782 /*
6783 * From the Gunit register HAS:
6784 * The Gfx driver is expected to program this register and ensure
6785 * proper allocation within Gfx stolen memory. For example, this
6786 * register should be programmed such than the PCBR range does not
6787 * overlap with other ranges, such as the frame buffer, protected
6788 * memory, or any other relevant ranges.
6789 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006790 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006791 if (!pctx) {
6792 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006793 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006794 }
6795
6796 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6797 I915_WRITE(VLV_PCBR, pctx_paddr);
6798
6799out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006800 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006801 dev_priv->vlv_pctx = pctx;
6802}
6803
Chris Wilsondc979972016-05-10 14:10:04 +01006804static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006805{
Imre Deakae484342014-03-31 15:10:44 +03006806 if (WARN_ON(!dev_priv->vlv_pctx))
6807 return;
6808
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006809 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006810 dev_priv->vlv_pctx = NULL;
6811}
6812
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006813static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6814{
6815 dev_priv->rps.gpll_ref_freq =
6816 vlv_get_cck_clock(dev_priv, "GPLL ref",
6817 CCK_GPLL_CLOCK_CONTROL,
6818 dev_priv->czclk_freq);
6819
6820 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6821 dev_priv->rps.gpll_ref_freq);
6822}
6823
Chris Wilsondc979972016-05-10 14:10:04 +01006824static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006825{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006826 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006827
Chris Wilsondc979972016-05-10 14:10:04 +01006828 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006829
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006830 vlv_init_gpll_ref_freq(dev_priv);
6831
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006832 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6833 switch ((val >> 6) & 3) {
6834 case 0:
6835 case 1:
6836 dev_priv->mem_freq = 800;
6837 break;
6838 case 2:
6839 dev_priv->mem_freq = 1066;
6840 break;
6841 case 3:
6842 dev_priv->mem_freq = 1333;
6843 break;
6844 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006845 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006846
Imre Deak4e805192014-04-14 20:24:41 +03006847 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6848 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6849 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006850 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006851 dev_priv->rps.max_freq);
6852
6853 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6854 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006855 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006856 dev_priv->rps.efficient_freq);
6857
Deepak Sf8f2b002014-07-10 13:16:21 +05306858 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6859 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006860 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306861 dev_priv->rps.rp1_freq);
6862
Imre Deak4e805192014-04-14 20:24:41 +03006863 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6864 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006865 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006866 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006867}
6868
Chris Wilsondc979972016-05-10 14:10:04 +01006869static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306870{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006871 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306872
Chris Wilsondc979972016-05-10 14:10:04 +01006873 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306874
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006875 vlv_init_gpll_ref_freq(dev_priv);
6876
Ville Syrjäläa5805162015-05-26 20:42:30 +03006877 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006878 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006879 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006880
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006881 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006882 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006883 dev_priv->mem_freq = 2000;
6884 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006885 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006886 dev_priv->mem_freq = 1600;
6887 break;
6888 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006889 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006890
Deepak S2b6b3a02014-05-27 15:59:30 +05306891 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6892 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6893 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006894 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306895 dev_priv->rps.max_freq);
6896
6897 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6898 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006899 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306900 dev_priv->rps.efficient_freq);
6901
Deepak S7707df42014-07-12 18:46:14 +05306902 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6903 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006904 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306905 dev_priv->rps.rp1_freq);
6906
Deepak S96676fe2016-08-12 18:46:41 +05306907 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306908 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006909 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306910 dev_priv->rps.min_freq);
6911
Ville Syrjälä1c147622014-08-18 14:42:43 +03006912 WARN_ONCE((dev_priv->rps.max_freq |
6913 dev_priv->rps.efficient_freq |
6914 dev_priv->rps.rp1_freq |
6915 dev_priv->rps.min_freq) & 1,
6916 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306917}
6918
Chris Wilsondc979972016-05-10 14:10:04 +01006919static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006920{
Chris Wilsondc979972016-05-10 14:10:04 +01006921 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006922}
6923
Chris Wilsondc979972016-05-10 14:10:04 +01006924static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306925{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006926 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306927 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306928 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306929
6930 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6931
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006932 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6933 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306934 if (gtfifodbg) {
6935 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6936 gtfifodbg);
6937 I915_WRITE(GTFIFODBG, gtfifodbg);
6938 }
6939
6940 cherryview_check_pctx(dev_priv);
6941
6942 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6943 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006944 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306945
Ville Syrjälä160614a2015-01-19 13:50:47 +02006946 /* Disable RC states. */
6947 I915_WRITE(GEN6_RC_CONTROL, 0);
6948
Deepak S38807742014-05-23 21:00:15 +05306949 /* 2a: Program RC6 thresholds.*/
6950 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6951 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6952 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6953
Akash Goel3b3f1652016-10-13 22:44:48 +05306954 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006955 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306956 I915_WRITE(GEN6_RC_SLEEP, 0);
6957
Deepak Sf4f71c72015-03-28 15:23:35 +05306958 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6959 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306960
6961 /* allows RC6 residency counter to work */
6962 I915_WRITE(VLV_COUNTER_CONTROL,
6963 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6964 VLV_MEDIA_RC6_COUNT_EN |
6965 VLV_RENDER_RC6_COUNT_EN));
6966
6967 /* For now we assume BIOS is allocating and populating the PCBR */
6968 pcbr = I915_READ(VLV_PCBR);
6969
Deepak S38807742014-05-23 21:00:15 +05306970 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006971 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6972 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006973 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306974
6975 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6976
Deepak S2b6b3a02014-05-27 15:59:30 +05306977 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006978 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306979 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6980 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6981 I915_WRITE(GEN6_RP_UP_EI, 66000);
6982 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6983
6984 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6985
6986 /* 5: Enable RPS */
6987 I915_WRITE(GEN6_RP_CONTROL,
6988 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006989 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306990 GEN6_RP_ENABLE |
6991 GEN6_RP_UP_BUSY_AVG |
6992 GEN6_RP_DOWN_IDLE_AVG);
6993
Deepak S3ef62342015-04-29 08:36:24 +05306994 /* Setting Fixed Bias */
6995 val = VLV_OVERRIDE_EN |
6996 VLV_SOC_TDP_EN |
6997 CHV_BIAS_CPU_50_SOC_50;
6998 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6999
Deepak S2b6b3a02014-05-27 15:59:30 +05307000 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7001
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007002 /* RPS code assumes GPLL is used */
7003 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7004
Jani Nikula742f4912015-09-03 11:16:09 +03007005 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307006 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7007
Chris Wilson3a45b052016-07-13 09:10:32 +01007008 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307009
Mika Kuoppala59bad942015-01-16 11:34:40 +02007010 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307011}
7012
Chris Wilsondc979972016-05-10 14:10:04 +01007013static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007014{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007015 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307016 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07007017 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007018
7019 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7020
Imre Deakae484342014-03-31 15:10:44 +03007021 valleyview_check_pctx(dev_priv);
7022
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007023 gtfifodbg = I915_READ(GTFIFODBG);
7024 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007025 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7026 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007027 I915_WRITE(GTFIFODBG, gtfifodbg);
7028 }
7029
Deepak Sc8d9a592013-11-23 14:55:42 +05307030 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007031 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007032
Ville Syrjälä160614a2015-01-19 13:50:47 +02007033 /* Disable RC states. */
7034 I915_WRITE(GEN6_RC_CONTROL, 0);
7035
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007036 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007037 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7038 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7039 I915_WRITE(GEN6_RP_UP_EI, 66000);
7040 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7041
7042 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7043
7044 I915_WRITE(GEN6_RP_CONTROL,
7045 GEN6_RP_MEDIA_TURBO |
7046 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7047 GEN6_RP_MEDIA_IS_GFX |
7048 GEN6_RP_ENABLE |
7049 GEN6_RP_UP_BUSY_AVG |
7050 GEN6_RP_DOWN_IDLE_CONT);
7051
7052 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7053 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7054 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7055
Akash Goel3b3f1652016-10-13 22:44:48 +05307056 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007057 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007058
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08007059 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007060
7061 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07007062 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02007063 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7064 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04007065 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07007066 VLV_MEDIA_RC6_COUNT_EN |
7067 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04007068
Chris Wilsondc979972016-05-10 14:10:04 +01007069 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007070 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07007071
Chris Wilsondc979972016-05-10 14:10:04 +01007072 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07007073
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07007074 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007075
Deepak S3ef62342015-04-29 08:36:24 +05307076 /* Setting Fixed Bias */
7077 val = VLV_OVERRIDE_EN |
7078 VLV_SOC_TDP_EN |
7079 VLV_BIAS_CPU_125_SOC_875;
7080 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7081
Jani Nikula64936252013-05-22 15:36:20 +03007082 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007083
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007084 /* RPS code assumes GPLL is used */
7085 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7086
Jani Nikula742f4912015-09-03 11:16:09 +03007087 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007088 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7089
Chris Wilson3a45b052016-07-13 09:10:32 +01007090 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007091
Mika Kuoppala59bad942015-01-16 11:34:40 +02007092 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007093}
7094
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007095static unsigned long intel_pxfreq(u32 vidfreq)
7096{
7097 unsigned long freq;
7098 int div = (vidfreq & 0x3f0000) >> 16;
7099 int post = (vidfreq & 0x3000) >> 12;
7100 int pre = (vidfreq & 0x7);
7101
7102 if (!pre)
7103 return 0;
7104
7105 freq = ((div * 133333) / ((1<<post) * pre));
7106
7107 return freq;
7108}
7109
Daniel Vettereb48eb02012-04-26 23:28:12 +02007110static const struct cparams {
7111 u16 i;
7112 u16 t;
7113 u16 m;
7114 u16 c;
7115} cparams[] = {
7116 { 1, 1333, 301, 28664 },
7117 { 1, 1066, 294, 24460 },
7118 { 1, 800, 294, 25192 },
7119 { 0, 1333, 276, 27605 },
7120 { 0, 1066, 276, 27605 },
7121 { 0, 800, 231, 23784 },
7122};
7123
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007124static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007125{
7126 u64 total_count, diff, ret;
7127 u32 count1, count2, count3, m = 0, c = 0;
7128 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7129 int i;
7130
Chris Wilson67520412017-03-02 13:28:01 +00007131 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007132
Daniel Vetter20e4d402012-08-08 23:35:39 +02007133 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007134
7135 /* Prevent division-by-zero if we are asking too fast.
7136 * Also, we don't get interesting results if we are polling
7137 * faster than once in 10ms, so just return the saved value
7138 * in such cases.
7139 */
7140 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007141 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007142
7143 count1 = I915_READ(DMIEC);
7144 count2 = I915_READ(DDREC);
7145 count3 = I915_READ(CSIEC);
7146
7147 total_count = count1 + count2 + count3;
7148
7149 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007150 if (total_count < dev_priv->ips.last_count1) {
7151 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007152 diff += total_count;
7153 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007154 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007155 }
7156
7157 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007158 if (cparams[i].i == dev_priv->ips.c_m &&
7159 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007160 m = cparams[i].m;
7161 c = cparams[i].c;
7162 break;
7163 }
7164 }
7165
7166 diff = div_u64(diff, diff1);
7167 ret = ((m * diff) + c);
7168 ret = div_u64(ret, 10);
7169
Daniel Vetter20e4d402012-08-08 23:35:39 +02007170 dev_priv->ips.last_count1 = total_count;
7171 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007172
Daniel Vetter20e4d402012-08-08 23:35:39 +02007173 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007174
7175 return ret;
7176}
7177
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007178unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7179{
7180 unsigned long val;
7181
Chris Wilsondc979972016-05-10 14:10:04 +01007182 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007183 return 0;
7184
7185 spin_lock_irq(&mchdev_lock);
7186
7187 val = __i915_chipset_val(dev_priv);
7188
7189 spin_unlock_irq(&mchdev_lock);
7190
7191 return val;
7192}
7193
Daniel Vettereb48eb02012-04-26 23:28:12 +02007194unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7195{
7196 unsigned long m, x, b;
7197 u32 tsfs;
7198
7199 tsfs = I915_READ(TSFS);
7200
7201 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7202 x = I915_READ8(TR1);
7203
7204 b = tsfs & TSFS_INTR_MASK;
7205
7206 return ((m * x) / 127) - b;
7207}
7208
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007209static int _pxvid_to_vd(u8 pxvid)
7210{
7211 if (pxvid == 0)
7212 return 0;
7213
7214 if (pxvid >= 8 && pxvid < 31)
7215 pxvid = 31;
7216
7217 return (pxvid + 2) * 125;
7218}
7219
7220static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007221{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007222 const int vd = _pxvid_to_vd(pxvid);
7223 const int vm = vd - 1125;
7224
Chris Wilsondc979972016-05-10 14:10:04 +01007225 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007226 return vm > 0 ? vm : 0;
7227
7228 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007229}
7230
Daniel Vetter02d71952012-08-09 16:44:54 +02007231static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007232{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007233 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007234 u32 count;
7235
Chris Wilson67520412017-03-02 13:28:01 +00007236 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007237
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007238 now = ktime_get_raw_ns();
7239 diffms = now - dev_priv->ips.last_time2;
7240 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007241
7242 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007243 if (!diffms)
7244 return;
7245
7246 count = I915_READ(GFXEC);
7247
Daniel Vetter20e4d402012-08-08 23:35:39 +02007248 if (count < dev_priv->ips.last_count2) {
7249 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007250 diff += count;
7251 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007252 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007253 }
7254
Daniel Vetter20e4d402012-08-08 23:35:39 +02007255 dev_priv->ips.last_count2 = count;
7256 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007257
7258 /* More magic constants... */
7259 diff = diff * 1181;
7260 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007261 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007262}
7263
Daniel Vetter02d71952012-08-09 16:44:54 +02007264void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7265{
Chris Wilsondc979972016-05-10 14:10:04 +01007266 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02007267 return;
7268
Daniel Vetter92703882012-08-09 16:46:01 +02007269 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007270
7271 __i915_update_gfx_val(dev_priv);
7272
Daniel Vetter92703882012-08-09 16:46:01 +02007273 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007274}
7275
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007276static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007277{
7278 unsigned long t, corr, state1, corr2, state2;
7279 u32 pxvid, ext_v;
7280
Chris Wilson67520412017-03-02 13:28:01 +00007281 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007282
Ville Syrjälä616847e2015-09-18 20:03:19 +03007283 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007284 pxvid = (pxvid >> 24) & 0x7f;
7285 ext_v = pvid_to_extvid(dev_priv, pxvid);
7286
7287 state1 = ext_v;
7288
7289 t = i915_mch_val(dev_priv);
7290
7291 /* Revel in the empirically derived constants */
7292
7293 /* Correction factor in 1/100000 units */
7294 if (t > 80)
7295 corr = ((t * 2349) + 135940);
7296 else if (t >= 50)
7297 corr = ((t * 964) + 29317);
7298 else /* < 50 */
7299 corr = ((t * 301) + 1004);
7300
7301 corr = corr * ((150142 * state1) / 10000 - 78642);
7302 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007303 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007304
7305 state2 = (corr2 * state1) / 10000;
7306 state2 /= 100; /* convert to mW */
7307
Daniel Vetter02d71952012-08-09 16:44:54 +02007308 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007309
Daniel Vetter20e4d402012-08-08 23:35:39 +02007310 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007311}
7312
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007313unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7314{
7315 unsigned long val;
7316
Chris Wilsondc979972016-05-10 14:10:04 +01007317 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007318 return 0;
7319
7320 spin_lock_irq(&mchdev_lock);
7321
7322 val = __i915_gfx_val(dev_priv);
7323
7324 spin_unlock_irq(&mchdev_lock);
7325
7326 return val;
7327}
7328
Daniel Vettereb48eb02012-04-26 23:28:12 +02007329/**
7330 * i915_read_mch_val - return value for IPS use
7331 *
7332 * Calculate and return a value for the IPS driver to use when deciding whether
7333 * we have thermal and power headroom to increase CPU or GPU power budget.
7334 */
7335unsigned long i915_read_mch_val(void)
7336{
7337 struct drm_i915_private *dev_priv;
7338 unsigned long chipset_val, graphics_val, ret = 0;
7339
Daniel Vetter92703882012-08-09 16:46:01 +02007340 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007341 if (!i915_mch_dev)
7342 goto out_unlock;
7343 dev_priv = i915_mch_dev;
7344
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007345 chipset_val = __i915_chipset_val(dev_priv);
7346 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007347
7348 ret = chipset_val + graphics_val;
7349
7350out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007351 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007352
7353 return ret;
7354}
7355EXPORT_SYMBOL_GPL(i915_read_mch_val);
7356
7357/**
7358 * i915_gpu_raise - raise GPU frequency limit
7359 *
7360 * Raise the limit; IPS indicates we have thermal headroom.
7361 */
7362bool i915_gpu_raise(void)
7363{
7364 struct drm_i915_private *dev_priv;
7365 bool ret = true;
7366
Daniel Vetter92703882012-08-09 16:46:01 +02007367 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007368 if (!i915_mch_dev) {
7369 ret = false;
7370 goto out_unlock;
7371 }
7372 dev_priv = i915_mch_dev;
7373
Daniel Vetter20e4d402012-08-08 23:35:39 +02007374 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7375 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007376
7377out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007378 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007379
7380 return ret;
7381}
7382EXPORT_SYMBOL_GPL(i915_gpu_raise);
7383
7384/**
7385 * i915_gpu_lower - lower GPU frequency limit
7386 *
7387 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7388 * frequency maximum.
7389 */
7390bool i915_gpu_lower(void)
7391{
7392 struct drm_i915_private *dev_priv;
7393 bool ret = true;
7394
Daniel Vetter92703882012-08-09 16:46:01 +02007395 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007396 if (!i915_mch_dev) {
7397 ret = false;
7398 goto out_unlock;
7399 }
7400 dev_priv = i915_mch_dev;
7401
Daniel Vetter20e4d402012-08-08 23:35:39 +02007402 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7403 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007404
7405out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007406 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007407
7408 return ret;
7409}
7410EXPORT_SYMBOL_GPL(i915_gpu_lower);
7411
7412/**
7413 * i915_gpu_busy - indicate GPU business to IPS
7414 *
7415 * Tell the IPS driver whether or not the GPU is busy.
7416 */
7417bool i915_gpu_busy(void)
7418{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007419 bool ret = false;
7420
Daniel Vetter92703882012-08-09 16:46:01 +02007421 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007422 if (i915_mch_dev)
7423 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007424 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007425
7426 return ret;
7427}
7428EXPORT_SYMBOL_GPL(i915_gpu_busy);
7429
7430/**
7431 * i915_gpu_turbo_disable - disable graphics turbo
7432 *
7433 * Disable graphics turbo by resetting the max frequency and setting the
7434 * current frequency to the default.
7435 */
7436bool i915_gpu_turbo_disable(void)
7437{
7438 struct drm_i915_private *dev_priv;
7439 bool ret = true;
7440
Daniel Vetter92703882012-08-09 16:46:01 +02007441 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007442 if (!i915_mch_dev) {
7443 ret = false;
7444 goto out_unlock;
7445 }
7446 dev_priv = i915_mch_dev;
7447
Daniel Vetter20e4d402012-08-08 23:35:39 +02007448 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007449
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007450 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007451 ret = false;
7452
7453out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007454 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007455
7456 return ret;
7457}
7458EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7459
7460/**
7461 * Tells the intel_ips driver that the i915 driver is now loaded, if
7462 * IPS got loaded first.
7463 *
7464 * This awkward dance is so that neither module has to depend on the
7465 * other in order for IPS to do the appropriate communication of
7466 * GPU turbo limits to i915.
7467 */
7468static void
7469ips_ping_for_i915_load(void)
7470{
7471 void (*link)(void);
7472
7473 link = symbol_get(ips_link_to_i915_driver);
7474 if (link) {
7475 link();
7476 symbol_put(ips_link_to_i915_driver);
7477 }
7478}
7479
7480void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7481{
Daniel Vetter02d71952012-08-09 16:44:54 +02007482 /* We only register the i915 ips part with intel-ips once everything is
7483 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007484 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007485 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007486 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007487
7488 ips_ping_for_i915_load();
7489}
7490
7491void intel_gpu_ips_teardown(void)
7492{
Daniel Vetter92703882012-08-09 16:46:01 +02007493 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007494 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02007495 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007496}
Deepak S76c3552f2014-01-30 23:08:16 +05307497
Chris Wilsondc979972016-05-10 14:10:04 +01007498static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007499{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007500 u32 lcfuse;
7501 u8 pxw[16];
7502 int i;
7503
7504 /* Disable to program */
7505 I915_WRITE(ECR, 0);
7506 POSTING_READ(ECR);
7507
7508 /* Program energy weights for various events */
7509 I915_WRITE(SDEW, 0x15040d00);
7510 I915_WRITE(CSIEW0, 0x007f0000);
7511 I915_WRITE(CSIEW1, 0x1e220004);
7512 I915_WRITE(CSIEW2, 0x04000004);
7513
7514 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007515 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007516 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007517 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007518
7519 /* Program P-state weights to account for frequency power adjustment */
7520 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007521 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007522 unsigned long freq = intel_pxfreq(pxvidfreq);
7523 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7524 PXVFREQ_PX_SHIFT;
7525 unsigned long val;
7526
7527 val = vid * vid;
7528 val *= (freq / 1000);
7529 val *= 255;
7530 val /= (127*127*900);
7531 if (val > 0xff)
7532 DRM_ERROR("bad pxval: %ld\n", val);
7533 pxw[i] = val;
7534 }
7535 /* Render standby states get 0 weight */
7536 pxw[14] = 0;
7537 pxw[15] = 0;
7538
7539 for (i = 0; i < 4; i++) {
7540 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7541 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007542 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007543 }
7544
7545 /* Adjust magic regs to magic values (more experimental results) */
7546 I915_WRITE(OGW0, 0);
7547 I915_WRITE(OGW1, 0);
7548 I915_WRITE(EG0, 0x00007f00);
7549 I915_WRITE(EG1, 0x0000000e);
7550 I915_WRITE(EG2, 0x000e0000);
7551 I915_WRITE(EG3, 0x68000300);
7552 I915_WRITE(EG4, 0x42000000);
7553 I915_WRITE(EG5, 0x00140031);
7554 I915_WRITE(EG6, 0);
7555 I915_WRITE(EG7, 0);
7556
7557 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007558 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007559
7560 /* Enable PMON + select events */
7561 I915_WRITE(ECR, 0x80000019);
7562
7563 lcfuse = I915_READ(LCFUSE02);
7564
Daniel Vetter20e4d402012-08-08 23:35:39 +02007565 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007566}
7567
Chris Wilsondc979972016-05-10 14:10:04 +01007568void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007569{
Imre Deakb268c692015-12-15 20:10:31 +02007570 /*
7571 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7572 * requirement.
7573 */
7574 if (!i915.enable_rc6) {
7575 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7576 intel_runtime_pm_get(dev_priv);
7577 }
Imre Deake6069ca2014-04-18 16:01:02 +03007578
Chris Wilsonb5163db2016-08-10 13:58:24 +01007579 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01007580 mutex_lock(&dev_priv->rps.hw_lock);
7581
7582 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01007583 if (IS_CHERRYVIEW(dev_priv))
7584 cherryview_init_gt_powersave(dev_priv);
7585 else if (IS_VALLEYVIEW(dev_priv))
7586 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01007587 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01007588 gen6_init_rps_frequencies(dev_priv);
7589
7590 /* Derive initial user preferences/limits from the hardware limits */
7591 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
7592 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
7593
7594 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
7595 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
7596
7597 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
7598 dev_priv->rps.min_freq_softlimit =
7599 max_t(int,
7600 dev_priv->rps.efficient_freq,
7601 intel_freq_opcode(dev_priv, 450));
7602
Chris Wilson99ac9612016-07-13 09:10:34 +01007603 /* After setting max-softlimit, find the overclock max freq */
7604 if (IS_GEN6(dev_priv) ||
7605 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7606 u32 params = 0;
7607
7608 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7609 if (params & BIT(31)) { /* OC supported */
7610 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7611 (dev_priv->rps.max_freq & 0xff) * 50,
7612 (params & 0xff) * 50);
7613 dev_priv->rps.max_freq = params & 0xff;
7614 }
7615 }
7616
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007617 /* Finally allow us to boost to max by default */
7618 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7619
Chris Wilson773ea9a2016-07-13 09:10:33 +01007620 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01007621 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01007622
7623 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007624}
7625
Chris Wilsondc979972016-05-10 14:10:04 +01007626void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007627{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007628 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007629 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007630
7631 if (!i915.enable_rc6)
7632 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007633}
7634
Chris Wilson54b4f682016-07-21 21:16:19 +01007635/**
7636 * intel_suspend_gt_powersave - suspend PM work and helper threads
7637 * @dev_priv: i915 device
7638 *
7639 * We don't want to disable RC6 or other features here, we just want
7640 * to make sure any work we've queued has finished and won't bother
7641 * us while we're suspended.
7642 */
7643void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7644{
7645 if (INTEL_GEN(dev_priv) < 6)
7646 return;
7647
7648 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7649 intel_runtime_pm_put(dev_priv);
7650
7651 /* gen6_rps_idle() will be called later to disable interrupts */
7652}
7653
Chris Wilsonb7137e02016-07-13 09:10:37 +01007654void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7655{
7656 dev_priv->rps.enabled = true; /* force disabling */
7657 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007658
7659 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007660}
7661
Chris Wilsondc979972016-05-10 14:10:04 +01007662void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007663{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007664 if (!READ_ONCE(dev_priv->rps.enabled))
7665 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007666
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007667 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007668
Chris Wilsonb7137e02016-07-13 09:10:37 +01007669 if (INTEL_GEN(dev_priv) >= 9) {
7670 gen9_disable_rc6(dev_priv);
7671 gen9_disable_rps(dev_priv);
7672 } else if (IS_CHERRYVIEW(dev_priv)) {
7673 cherryview_disable_rps(dev_priv);
7674 } else if (IS_VALLEYVIEW(dev_priv)) {
7675 valleyview_disable_rps(dev_priv);
7676 } else if (INTEL_GEN(dev_priv) >= 6) {
7677 gen6_disable_rps(dev_priv);
7678 } else if (IS_IRONLAKE_M(dev_priv)) {
7679 ironlake_disable_drps(dev_priv);
7680 }
7681
7682 dev_priv->rps.enabled = false;
7683 mutex_unlock(&dev_priv->rps.hw_lock);
7684}
7685
7686void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7687{
Chris Wilson54b4f682016-07-21 21:16:19 +01007688 /* We shouldn't be disabling as we submit, so this should be less
7689 * racy than it appears!
7690 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007691 if (READ_ONCE(dev_priv->rps.enabled))
7692 return;
7693
7694 /* Powersaving is controlled by the host when inside a VM */
7695 if (intel_vgpu_active(dev_priv))
7696 return;
7697
7698 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007699
Chris Wilsondc979972016-05-10 14:10:04 +01007700 if (IS_CHERRYVIEW(dev_priv)) {
7701 cherryview_enable_rps(dev_priv);
7702 } else if (IS_VALLEYVIEW(dev_priv)) {
7703 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007704 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007705 gen9_enable_rc6(dev_priv);
7706 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08007707 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007708 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007709 } else if (IS_BROADWELL(dev_priv)) {
7710 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007711 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007712 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007713 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007714 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007715 } else if (IS_IRONLAKE_M(dev_priv)) {
7716 ironlake_enable_drps(dev_priv);
7717 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007718 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007719
7720 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7721 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7722
7723 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7724 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7725
Chris Wilson54b4f682016-07-21 21:16:19 +01007726 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007727 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007728}
Imre Deakc6df39b2014-04-14 20:24:29 +03007729
Chris Wilson54b4f682016-07-21 21:16:19 +01007730static void __intel_autoenable_gt_powersave(struct work_struct *work)
7731{
7732 struct drm_i915_private *dev_priv =
7733 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7734 struct intel_engine_cs *rcs;
7735 struct drm_i915_gem_request *req;
7736
7737 if (READ_ONCE(dev_priv->rps.enabled))
7738 goto out;
7739
Akash Goel3b3f1652016-10-13 22:44:48 +05307740 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007741 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007742 goto out;
7743
7744 if (!rcs->init_context)
7745 goto out;
7746
7747 mutex_lock(&dev_priv->drm.struct_mutex);
7748
7749 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7750 if (IS_ERR(req))
7751 goto unlock;
7752
7753 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7754 rcs->init_context(req);
7755
7756 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007757 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007758
7759unlock:
7760 mutex_unlock(&dev_priv->drm.struct_mutex);
7761out:
7762 intel_runtime_pm_put(dev_priv);
7763}
7764
7765void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7766{
7767 if (READ_ONCE(dev_priv->rps.enabled))
7768 return;
7769
7770 if (IS_IRONLAKE_M(dev_priv)) {
7771 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007772 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007773 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7774 /*
7775 * PCU communication is slow and this doesn't need to be
7776 * done at any specific time, so do this out of our fast path
7777 * to make resume and init faster.
7778 *
7779 * We depend on the HW RC6 power context save/restore
7780 * mechanism when entering D3 through runtime PM suspend. So
7781 * disable RPM until RPS/RC6 is properly setup. We can only
7782 * get here via the driver load/system resume/runtime resume
7783 * paths, so the _noresume version is enough (and in case of
7784 * runtime resume it's necessary).
7785 */
7786 if (queue_delayed_work(dev_priv->wq,
7787 &dev_priv->rps.autoenable_work,
7788 round_jiffies_up_relative(HZ)))
7789 intel_runtime_pm_get_noresume(dev_priv);
7790 }
7791}
7792
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007793static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007794{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007795 /*
7796 * On Ibex Peak and Cougar Point, we need to disable clock
7797 * gating for the panel power sequencer or it will fail to
7798 * start up when no ports are active.
7799 */
7800 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7801}
7802
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007803static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007804{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007805 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007806
Damien Lespiau055e3932014-08-18 13:49:10 +01007807 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007808 I915_WRITE(DSPCNTR(pipe),
7809 I915_READ(DSPCNTR(pipe)) |
7810 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007811
7812 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7813 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007814 }
7815}
7816
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007817static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007818{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007819 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7820 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7821 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7822
7823 /*
7824 * Don't touch WM1S_LP_EN here.
7825 * Doing so could cause underruns.
7826 */
7827}
7828
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007829static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007830{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007831 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007832
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007833 /*
7834 * Required for FBC
7835 * WaFbcDisableDpfcClockGating:ilk
7836 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007837 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7838 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7839 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007840
7841 I915_WRITE(PCH_3DCGDIS0,
7842 MARIUNIT_CLOCK_GATE_DISABLE |
7843 SVSMUNIT_CLOCK_GATE_DISABLE);
7844 I915_WRITE(PCH_3DCGDIS1,
7845 VFMUNIT_CLOCK_GATE_DISABLE);
7846
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007847 /*
7848 * According to the spec the following bits should be set in
7849 * order to enable memory self-refresh
7850 * The bit 22/21 of 0x42004
7851 * The bit 5 of 0x42020
7852 * The bit 15 of 0x45000
7853 */
7854 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7855 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7856 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007857 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007858 I915_WRITE(DISP_ARB_CTL,
7859 (I915_READ(DISP_ARB_CTL) |
7860 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007861
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007862 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007863
7864 /*
7865 * Based on the document from hardware guys the following bits
7866 * should be set unconditionally in order to enable FBC.
7867 * The bit 22 of 0x42000
7868 * The bit 22 of 0x42004
7869 * The bit 7,8,9 of 0x42020.
7870 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007871 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007872 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007873 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7874 I915_READ(ILK_DISPLAY_CHICKEN1) |
7875 ILK_FBCQ_DIS);
7876 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7877 I915_READ(ILK_DISPLAY_CHICKEN2) |
7878 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007879 }
7880
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007881 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7882
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007883 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7884 I915_READ(ILK_DISPLAY_CHICKEN2) |
7885 ILK_ELPIN_409_SELECT);
7886 I915_WRITE(_3D_CHICKEN2,
7887 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7888 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007889
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007890 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007891 I915_WRITE(CACHE_MODE_0,
7892 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007893
Akash Goel4e046322014-04-04 17:14:38 +05307894 /* WaDisable_RenderCache_OperationalFlush:ilk */
7895 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7896
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007897 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007898
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007899 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007900}
7901
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007902static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007903{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007904 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007905 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007906
7907 /*
7908 * On Ibex Peak and Cougar Point, we need to disable clock
7909 * gating for the panel power sequencer or it will fail to
7910 * start up when no ports are active.
7911 */
Jesse Barnescd664072013-10-02 10:34:19 -07007912 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7913 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7914 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007915 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7916 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007917 /* The below fixes the weird display corruption, a few pixels shifted
7918 * downward, on (only) LVDS of some HP laptops with IVY.
7919 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007920 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007921 val = I915_READ(TRANS_CHICKEN2(pipe));
7922 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7923 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007924 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007925 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007926 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7927 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7928 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007929 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7930 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007931 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007932 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007933 I915_WRITE(TRANS_CHICKEN1(pipe),
7934 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7935 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007936}
7937
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007938static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007939{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007940 uint32_t tmp;
7941
7942 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007943 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7944 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7945 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007946}
7947
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007948static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007949{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007950 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007951
Damien Lespiau231e54f2012-10-19 17:55:41 +01007952 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007953
7954 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7955 I915_READ(ILK_DISPLAY_CHICKEN2) |
7956 ILK_ELPIN_409_SELECT);
7957
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007958 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007959 I915_WRITE(_3D_CHICKEN,
7960 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7961
Akash Goel4e046322014-04-04 17:14:38 +05307962 /* WaDisable_RenderCache_OperationalFlush:snb */
7963 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7964
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007965 /*
7966 * BSpec recoomends 8x4 when MSAA is used,
7967 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007968 *
7969 * Note that PS/WM thread counts depend on the WIZ hashing
7970 * disable bit, which we don't touch here, but it's good
7971 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007972 */
7973 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007974 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007975
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007976 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007977
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007978 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007979 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007980
7981 I915_WRITE(GEN6_UCGCTL1,
7982 I915_READ(GEN6_UCGCTL1) |
7983 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7984 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7985
7986 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7987 * gating disable must be set. Failure to set it results in
7988 * flickering pixels due to Z write ordering failures after
7989 * some amount of runtime in the Mesa "fire" demo, and Unigine
7990 * Sanctuary and Tropics, and apparently anything else with
7991 * alpha test or pixel discard.
7992 *
7993 * According to the spec, bit 11 (RCCUNIT) must also be set,
7994 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007995 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007996 * WaDisableRCCUnitClockGating:snb
7997 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007998 */
7999 I915_WRITE(GEN6_UCGCTL2,
8000 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8001 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8002
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008003 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008004 I915_WRITE(_3D_CHICKEN3,
8005 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008006
8007 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008008 * Bspec says:
8009 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8010 * 3DSTATE_SF number of SF output attributes is more than 16."
8011 */
8012 I915_WRITE(_3D_CHICKEN3,
8013 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8014
8015 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008016 * According to the spec the following bits should be
8017 * set in order to enable memory self-refresh and fbc:
8018 * The bit21 and bit22 of 0x42000
8019 * The bit21 and bit22 of 0x42004
8020 * The bit5 and bit7 of 0x42020
8021 * The bit14 of 0x70180
8022 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008023 *
8024 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008025 */
8026 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8027 I915_READ(ILK_DISPLAY_CHICKEN1) |
8028 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8029 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8030 I915_READ(ILK_DISPLAY_CHICKEN2) |
8031 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008032 I915_WRITE(ILK_DSPCLK_GATE_D,
8033 I915_READ(ILK_DSPCLK_GATE_D) |
8034 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8035 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008036
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008037 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008038
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008039 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008040
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008041 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008042}
8043
8044static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8045{
8046 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8047
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008048 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008049 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008050 *
8051 * This actually overrides the dispatch
8052 * mode for all thread types.
8053 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008054 reg &= ~GEN7_FF_SCHED_MASK;
8055 reg |= GEN7_FF_TS_SCHED_HW;
8056 reg |= GEN7_FF_VS_SCHED_HW;
8057 reg |= GEN7_FF_DS_SCHED_HW;
8058
8059 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8060}
8061
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008062static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008063{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008064 /*
8065 * TODO: this bit should only be enabled when really needed, then
8066 * disabled when not needed anymore in order to save power.
8067 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008068 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008069 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8070 I915_READ(SOUTH_DSPCLK_GATE_D) |
8071 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008072
8073 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008074 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8075 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008076 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008077}
8078
Ville Syrjälä712bf362016-10-31 22:37:23 +02008079static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008080{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008081 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008082 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8083
8084 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8085 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8086 }
8087}
8088
Imre Deak450174f2016-05-03 15:54:21 +03008089static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8090 int general_prio_credits,
8091 int high_prio_credits)
8092{
8093 u32 misccpctl;
8094
8095 /* WaTempDisableDOPClkGating:bdw */
8096 misccpctl = I915_READ(GEN7_MISCCPCTL);
8097 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8098
8099 I915_WRITE(GEN8_L3SQCREG1,
8100 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
8101 L3_HIGH_PRIO_CREDITS(high_prio_credits));
8102
8103 /*
8104 * Wait at least 100 clocks before re-enabling clock gating.
8105 * See the definition of L3SQCREG1 in BSpec.
8106 */
8107 POSTING_READ(GEN8_L3SQCREG1);
8108 udelay(1);
8109 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8110}
8111
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008112static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008113{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008114 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008115
8116 /* WaDisableSDEUnitClockGating:kbl */
8117 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8118 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8119 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008120
8121 /* WaDisableGamClockGating:kbl */
8122 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8123 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8124 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008125
8126 /* WaFbcNukeOnHostModify:kbl */
8127 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8128 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008129}
8130
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008131static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008132{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008133 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008134
8135 /* WAC6entrylatency:skl */
8136 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8137 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008138
8139 /* WaFbcNukeOnHostModify:skl */
8140 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8141 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008142}
8143
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008144static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008145{
Damien Lespiau07d27e22014-03-03 17:31:46 +00008146 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008147
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008148 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008149
Ben Widawskyab57fff2013-12-12 15:28:04 -08008150 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008151 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008152
Ben Widawskyab57fff2013-12-12 15:28:04 -08008153 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008154 I915_WRITE(CHICKEN_PAR1_1,
8155 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8156
Ben Widawskyab57fff2013-12-12 15:28:04 -08008157 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008158 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008159 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008160 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008161 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008162 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008163
Ben Widawskyab57fff2013-12-12 15:28:04 -08008164 /* WaVSRefCountFullforceMissDisable:bdw */
8165 /* WaDSRefCountFullforceMissDisable:bdw */
8166 I915_WRITE(GEN7_FF_THREAD_MODE,
8167 I915_READ(GEN7_FF_THREAD_MODE) &
8168 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008169
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008170 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8171 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008172
8173 /* WaDisableSDEUnitClockGating:bdw */
8174 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8175 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008176
Imre Deak450174f2016-05-03 15:54:21 +03008177 /* WaProgramL3SqcReg1Default:bdw */
8178 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008179
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008180 /*
8181 * WaGttCachingOffByDefault:bdw
8182 * GTT cache may not work with big pages, so if those
8183 * are ever enabled GTT cache may need to be disabled.
8184 */
8185 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
8186
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008187 /* WaKVMNotificationOnConfigChange:bdw */
8188 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8189 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8190
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008191 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008192
8193 /* WaDisableDopClockGating:bdw
8194 *
8195 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8196 * clock gating.
8197 */
8198 I915_WRITE(GEN6_UCGCTL1,
8199 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008200}
8201
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008202static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008203{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008204 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008205
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008206 /* L3 caching of data atomics doesn't work -- disable it. */
8207 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8208 I915_WRITE(HSW_ROW_CHICKEN3,
8209 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8210
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008211 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008212 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8213 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8214 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8215
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008216 /* WaVSRefCountFullforceMissDisable:hsw */
8217 I915_WRITE(GEN7_FF_THREAD_MODE,
8218 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008219
Akash Goel4e046322014-04-04 17:14:38 +05308220 /* WaDisable_RenderCache_OperationalFlush:hsw */
8221 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8222
Chia-I Wufe27c602014-01-28 13:29:33 +08008223 /* enable HiZ Raw Stall Optimization */
8224 I915_WRITE(CACHE_MODE_0_GEN7,
8225 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8226
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008227 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008228 I915_WRITE(CACHE_MODE_1,
8229 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008230
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008231 /*
8232 * BSpec recommends 8x4 when MSAA is used,
8233 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008234 *
8235 * Note that PS/WM thread counts depend on the WIZ hashing
8236 * disable bit, which we don't touch here, but it's good
8237 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008238 */
8239 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008240 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008241
Kenneth Graunke94411592014-12-31 16:23:00 -08008242 /* WaSampleCChickenBitEnable:hsw */
8243 I915_WRITE(HALF_SLICE_CHICKEN3,
8244 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8245
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008246 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008247 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8248
Paulo Zanoni90a88642013-05-03 17:23:45 -03008249 /* WaRsPkgCStateDisplayPMReq:hsw */
8250 I915_WRITE(CHICKEN_PAR1_1,
8251 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008252
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008253 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008254}
8255
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008256static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008257{
Ben Widawsky20848222012-05-04 18:58:59 -07008258 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008259
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008260 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008261
Damien Lespiau231e54f2012-10-19 17:55:41 +01008262 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008263
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008264 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008265 I915_WRITE(_3D_CHICKEN3,
8266 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8267
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008268 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008269 I915_WRITE(IVB_CHICKEN3,
8270 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8271 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8272
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008273 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008274 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008275 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8276 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008277
Akash Goel4e046322014-04-04 17:14:38 +05308278 /* WaDisable_RenderCache_OperationalFlush:ivb */
8279 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8280
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008281 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008282 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8283 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8284
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008285 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008286 I915_WRITE(GEN7_L3CNTLREG1,
8287 GEN7_WA_FOR_GEN7_L3_CONTROL);
8288 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008289 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008290 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008291 I915_WRITE(GEN7_ROW_CHICKEN2,
8292 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008293 else {
8294 /* must write both registers */
8295 I915_WRITE(GEN7_ROW_CHICKEN2,
8296 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008297 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8298 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008299 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008300
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008301 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008302 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8303 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8304
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008305 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008306 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008307 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008308 */
8309 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008310 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008311
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008312 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008313 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8314 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8315 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8316
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008317 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008318
8319 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008320
Chris Wilson22721342014-03-04 09:41:43 +00008321 if (0) { /* causes HiZ corruption on ivb:gt1 */
8322 /* enable HiZ Raw Stall Optimization */
8323 I915_WRITE(CACHE_MODE_0_GEN7,
8324 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8325 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008326
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008327 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008328 I915_WRITE(CACHE_MODE_1,
8329 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008330
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008331 /*
8332 * BSpec recommends 8x4 when MSAA is used,
8333 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008334 *
8335 * Note that PS/WM thread counts depend on the WIZ hashing
8336 * disable bit, which we don't touch here, but it's good
8337 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008338 */
8339 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008340 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008341
Ben Widawsky20848222012-05-04 18:58:59 -07008342 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8343 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8344 snpcr |= GEN6_MBC_SNPCR_MED;
8345 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008346
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008347 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008348 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008349
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008350 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008351}
8352
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008353static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008354{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008355 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008356 I915_WRITE(_3D_CHICKEN3,
8357 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8358
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008359 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008360 I915_WRITE(IVB_CHICKEN3,
8361 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8362 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8363
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008364 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008365 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008366 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008367 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8368 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008369
Akash Goel4e046322014-04-04 17:14:38 +05308370 /* WaDisable_RenderCache_OperationalFlush:vlv */
8371 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8372
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008373 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008374 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8375 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8376
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008377 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008378 I915_WRITE(GEN7_ROW_CHICKEN2,
8379 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8380
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008381 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008382 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8383 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8384 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8385
Ville Syrjälä46680e02014-01-22 21:33:01 +02008386 gen7_setup_fixed_func_scheduler(dev_priv);
8387
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008388 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008389 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008390 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008391 */
8392 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008393 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008394
Akash Goelc98f5062014-03-24 23:00:07 +05308395 /* WaDisableL3Bank2xClockGate:vlv
8396 * Disabling L3 clock gating- MMIO 940c[25] = 1
8397 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8398 I915_WRITE(GEN7_UCGCTL4,
8399 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008400
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008401 /*
8402 * BSpec says this must be set, even though
8403 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8404 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008405 I915_WRITE(CACHE_MODE_1,
8406 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008407
8408 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008409 * BSpec recommends 8x4 when MSAA is used,
8410 * however in practice 16x4 seems fastest.
8411 *
8412 * Note that PS/WM thread counts depend on the WIZ hashing
8413 * disable bit, which we don't touch here, but it's good
8414 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8415 */
8416 I915_WRITE(GEN7_GT_MODE,
8417 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8418
8419 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008420 * WaIncreaseL3CreditsForVLVB0:vlv
8421 * This is the hardware default actually.
8422 */
8423 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8424
8425 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008426 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008427 * Disable clock gating on th GCFG unit to prevent a delay
8428 * in the reporting of vblank events.
8429 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008430 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008431}
8432
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008433static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008434{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008435 /* WaVSRefCountFullforceMissDisable:chv */
8436 /* WaDSRefCountFullforceMissDisable:chv */
8437 I915_WRITE(GEN7_FF_THREAD_MODE,
8438 I915_READ(GEN7_FF_THREAD_MODE) &
8439 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008440
8441 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8442 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8443 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008444
8445 /* WaDisableCSUnitClockGating:chv */
8446 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8447 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03008448
8449 /* WaDisableSDEUnitClockGating:chv */
8450 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8451 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008452
8453 /*
Imre Deak450174f2016-05-03 15:54:21 +03008454 * WaProgramL3SqcReg1Default:chv
8455 * See gfxspecs/Related Documents/Performance Guide/
8456 * LSQC Setting Recommendations.
8457 */
8458 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8459
8460 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008461 * GTT cache may not work with big pages, so if those
8462 * are ever enabled GTT cache may need to be disabled.
8463 */
8464 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008465}
8466
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008467static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008468{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008469 uint32_t dspclk_gate;
8470
8471 I915_WRITE(RENCLK_GATE_D1, 0);
8472 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8473 GS_UNIT_CLOCK_GATE_DISABLE |
8474 CL_UNIT_CLOCK_GATE_DISABLE);
8475 I915_WRITE(RAMCLK_GATE_D, 0);
8476 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8477 OVRUNIT_CLOCK_GATE_DISABLE |
8478 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008479 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008480 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8481 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02008482
8483 /* WaDisableRenderCachePipelinedFlush */
8484 I915_WRITE(CACHE_MODE_0,
8485 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03008486
Akash Goel4e046322014-04-04 17:14:38 +05308487 /* WaDisable_RenderCache_OperationalFlush:g4x */
8488 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8489
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008490 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008491}
8492
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008493static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008494{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008495 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8496 I915_WRITE(RENCLK_GATE_D2, 0);
8497 I915_WRITE(DSPCLK_GATE_D, 0);
8498 I915_WRITE(RAMCLK_GATE_D, 0);
8499 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008500 I915_WRITE(MI_ARB_STATE,
8501 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308502
8503 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8504 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008505}
8506
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008507static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008508{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008509 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8510 I965_RCC_CLOCK_GATE_DISABLE |
8511 I965_RCPB_CLOCK_GATE_DISABLE |
8512 I965_ISC_CLOCK_GATE_DISABLE |
8513 I965_FBC_CLOCK_GATE_DISABLE);
8514 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008515 I915_WRITE(MI_ARB_STATE,
8516 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308517
8518 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8519 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008520}
8521
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008522static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008523{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008524 u32 dstate = I915_READ(D_STATE);
8525
8526 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8527 DSTATE_DOT_CLOCK_GATING;
8528 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01008529
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008530 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01008531 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02008532
8533 /* IIR "flip pending" means done if this bit is set */
8534 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02008535
8536 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02008537 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02008538
8539 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8540 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008541
8542 I915_WRITE(MI_ARB_STATE,
8543 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008544}
8545
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008546static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008547{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008548 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02008549
8550 /* interrupts should cause a wake up from C3 */
8551 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8552 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008553
8554 I915_WRITE(MEM_MODE,
8555 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008556}
8557
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008558static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008559{
Ville Syrjälä10383922014-08-15 01:21:54 +03008560 I915_WRITE(MEM_MODE,
8561 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8562 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008563}
8564
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008565void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008566{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008567 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008568}
8569
Ville Syrjälä712bf362016-10-31 22:37:23 +02008570void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008571{
Ville Syrjälä712bf362016-10-31 22:37:23 +02008572 if (HAS_PCH_LPT(dev_priv))
8573 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03008574}
8575
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008576static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02008577{
8578 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8579}
8580
8581/**
8582 * intel_init_clock_gating_hooks - setup the clock gating hooks
8583 * @dev_priv: device private
8584 *
8585 * Setup the hooks that configure which clocks of a given platform can be
8586 * gated and also apply various GT and display specific workarounds for these
8587 * platforms. Note that some GT specific workarounds are applied separately
8588 * when GPU contexts or batchbuffers start their execution.
8589 */
8590void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8591{
8592 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008593 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008594 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008595 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008596 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008597 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008598 else if (IS_GEMINILAKE(dev_priv))
8599 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008600 else if (IS_BROADWELL(dev_priv))
8601 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
8602 else if (IS_CHERRYVIEW(dev_priv))
8603 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
8604 else if (IS_HASWELL(dev_priv))
8605 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
8606 else if (IS_IVYBRIDGE(dev_priv))
8607 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8608 else if (IS_VALLEYVIEW(dev_priv))
8609 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
8610 else if (IS_GEN6(dev_priv))
8611 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8612 else if (IS_GEN5(dev_priv))
8613 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8614 else if (IS_G4X(dev_priv))
8615 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008616 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008617 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008618 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008619 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8620 else if (IS_GEN3(dev_priv))
8621 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8622 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8623 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8624 else if (IS_GEN2(dev_priv))
8625 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8626 else {
8627 MISSING_CASE(INTEL_DEVID(dev_priv));
8628 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8629 }
8630}
8631
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008632/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008633void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008634{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008635 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008636
Daniel Vetterc921aba2012-04-26 23:28:17 +02008637 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008638 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008639 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008640 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008641 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008642
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008643 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008644 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008645 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008646 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008647 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008648 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008649 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008650 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008651
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008652 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008653 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008654 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008655 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008656 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008657 dev_priv->display.compute_intermediate_wm =
8658 ilk_compute_intermediate_wm;
8659 dev_priv->display.initial_watermarks =
8660 ilk_initial_watermarks;
8661 dev_priv->display.optimize_watermarks =
8662 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008663 } else {
8664 DRM_DEBUG_KMS("Failed to read display plane latency. "
8665 "Disable CxSR\n");
8666 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008667 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008668 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008669 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008670 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008671 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008672 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008673 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03008674 } else if (IS_G4X(dev_priv)) {
8675 g4x_setup_wm_latency(dev_priv);
8676 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
8677 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
8678 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
8679 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008680 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008681 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008682 dev_priv->is_ddr3,
8683 dev_priv->fsb_freq,
8684 dev_priv->mem_freq)) {
8685 DRM_INFO("failed to find known CxSR latency "
8686 "(found ddr%s fsb freq %d, mem freq %d), "
8687 "disabling CxSR\n",
8688 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8689 dev_priv->fsb_freq, dev_priv->mem_freq);
8690 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008691 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008692 dev_priv->display.update_wm = NULL;
8693 } else
8694 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008695 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008696 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008697 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008698 dev_priv->display.update_wm = i9xx_update_wm;
8699 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008700 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008701 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008702 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008703 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008704 } else {
8705 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008706 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008707 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008708 } else {
8709 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008710 }
8711}
8712
Lyude87660502016-08-17 15:55:53 -04008713static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8714{
8715 uint32_t flags =
8716 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8717
8718 switch (flags) {
8719 case GEN6_PCODE_SUCCESS:
8720 return 0;
8721 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8722 case GEN6_PCODE_ILLEGAL_CMD:
8723 return -ENXIO;
8724 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008725 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008726 return -EOVERFLOW;
8727 case GEN6_PCODE_TIMEOUT:
8728 return -ETIMEDOUT;
8729 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00008730 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04008731 return 0;
8732 }
8733}
8734
8735static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8736{
8737 uint32_t flags =
8738 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8739
8740 switch (flags) {
8741 case GEN6_PCODE_SUCCESS:
8742 return 0;
8743 case GEN6_PCODE_ILLEGAL_CMD:
8744 return -ENXIO;
8745 case GEN7_PCODE_TIMEOUT:
8746 return -ETIMEDOUT;
8747 case GEN7_PCODE_ILLEGAL_DATA:
8748 return -EINVAL;
8749 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8750 return -EOVERFLOW;
8751 default:
8752 MISSING_CASE(flags);
8753 return 0;
8754 }
8755}
8756
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008757int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008758{
Lyude87660502016-08-17 15:55:53 -04008759 int status;
8760
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008761 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008762
Chris Wilson3f5582d2016-06-30 15:32:45 +01008763 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8764 * use te fw I915_READ variants to reduce the amount of work
8765 * required when reading/writing.
8766 */
8767
8768 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008769 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8770 return -EAGAIN;
8771 }
8772
Chris Wilson3f5582d2016-06-30 15:32:45 +01008773 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8774 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8775 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008776
Chris Wilsone09a3032017-04-11 11:13:39 +01008777 if (__intel_wait_for_register_fw(dev_priv,
8778 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8779 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008780 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8781 return -ETIMEDOUT;
8782 }
8783
Chris Wilson3f5582d2016-06-30 15:32:45 +01008784 *val = I915_READ_FW(GEN6_PCODE_DATA);
8785 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008786
Lyude87660502016-08-17 15:55:53 -04008787 if (INTEL_GEN(dev_priv) > 6)
8788 status = gen7_check_mailbox_status(dev_priv);
8789 else
8790 status = gen6_check_mailbox_status(dev_priv);
8791
8792 if (status) {
8793 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8794 status);
8795 return status;
8796 }
8797
Ben Widawsky42c05262012-09-26 10:34:00 -07008798 return 0;
8799}
8800
Chris Wilson3f5582d2016-06-30 15:32:45 +01008801int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008802 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008803{
Lyude87660502016-08-17 15:55:53 -04008804 int status;
8805
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008806 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008807
Chris Wilson3f5582d2016-06-30 15:32:45 +01008808 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8809 * use te fw I915_READ variants to reduce the amount of work
8810 * required when reading/writing.
8811 */
8812
8813 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008814 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8815 return -EAGAIN;
8816 }
8817
Chris Wilson3f5582d2016-06-30 15:32:45 +01008818 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008819 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008820 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008821
Chris Wilsone09a3032017-04-11 11:13:39 +01008822 if (__intel_wait_for_register_fw(dev_priv,
8823 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8824 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008825 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8826 return -ETIMEDOUT;
8827 }
8828
Chris Wilson3f5582d2016-06-30 15:32:45 +01008829 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008830
Lyude87660502016-08-17 15:55:53 -04008831 if (INTEL_GEN(dev_priv) > 6)
8832 status = gen7_check_mailbox_status(dev_priv);
8833 else
8834 status = gen6_check_mailbox_status(dev_priv);
8835
8836 if (status) {
8837 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8838 status);
8839 return status;
8840 }
8841
Ben Widawsky42c05262012-09-26 10:34:00 -07008842 return 0;
8843}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008844
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008845static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8846 u32 request, u32 reply_mask, u32 reply,
8847 u32 *status)
8848{
8849 u32 val = request;
8850
8851 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8852
8853 return *status || ((val & reply_mask) == reply);
8854}
8855
8856/**
8857 * skl_pcode_request - send PCODE request until acknowledgment
8858 * @dev_priv: device private
8859 * @mbox: PCODE mailbox ID the request is targeted for
8860 * @request: request ID
8861 * @reply_mask: mask used to check for request acknowledgment
8862 * @reply: value used to check for request acknowledgment
8863 * @timeout_base_ms: timeout for polling with preemption enabled
8864 *
8865 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008866 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008867 * The request is acknowledged once the PCODE reply dword equals @reply after
8868 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008869 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008870 * preemption disabled.
8871 *
8872 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8873 * other error as reported by PCODE.
8874 */
8875int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8876 u32 reply_mask, u32 reply, int timeout_base_ms)
8877{
8878 u32 status;
8879 int ret;
8880
8881 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8882
8883#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8884 &status)
8885
8886 /*
8887 * Prime the PCODE by doing a request first. Normally it guarantees
8888 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8889 * _wait_for() doesn't guarantee when its passed condition is evaluated
8890 * first, so send the first request explicitly.
8891 */
8892 if (COND) {
8893 ret = 0;
8894 goto out;
8895 }
8896 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8897 if (!ret)
8898 goto out;
8899
8900 /*
8901 * The above can time out if the number of requests was low (2 in the
8902 * worst case) _and_ PCODE was busy for some reason even after a
8903 * (queued) request and @timeout_base_ms delay. As a workaround retry
8904 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008905 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008906 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008907 * requests, and for any quirks of the PCODE firmware that delays
8908 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008909 */
8910 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8911 WARN_ON_ONCE(timeout_base_ms > 3);
8912 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008913 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008914 preempt_enable();
8915
8916out:
8917 return ret ? ret : status;
8918#undef COND
8919}
8920
Ville Syrjälädd06f882014-11-10 22:55:12 +02008921static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8922{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008923 /*
8924 * N = val - 0xb7
8925 * Slow = Fast = GPLL ref * N
8926 */
8927 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008928}
8929
Fengguang Wub55dd642014-07-12 11:21:39 +02008930static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008931{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008932 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008933}
8934
Fengguang Wub55dd642014-07-12 11:21:39 +02008935static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308936{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008937 /*
8938 * N = val / 2
8939 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8940 */
8941 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308942}
8943
Fengguang Wub55dd642014-07-12 11:21:39 +02008944static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308945{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008946 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008947 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308948}
8949
Ville Syrjälä616bc822015-01-23 21:04:25 +02008950int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8951{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008952 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008953 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8954 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008955 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008956 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008957 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008958 return byt_gpu_freq(dev_priv, val);
8959 else
8960 return val * GT_FREQUENCY_MULTIPLIER;
8961}
8962
Ville Syrjälä616bc822015-01-23 21:04:25 +02008963int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8964{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008965 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008966 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8967 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008968 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008969 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008970 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008971 return byt_freq_opcode(dev_priv, val);
8972 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008973 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308974}
8975
Chris Wilson6ad790c2015-04-07 16:20:31 +01008976struct request_boost {
8977 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008978 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008979};
8980
8981static void __intel_rps_boost_work(struct work_struct *work)
8982{
8983 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008984 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008985
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008986 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008987 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008988
Chris Wilsone8a261e2016-07-20 13:31:49 +01008989 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008990 kfree(boost);
8991}
8992
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008993void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008994{
8995 struct request_boost *boost;
8996
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008997 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008998 return;
8999
Chris Wilsonf69a02c2016-07-01 17:23:16 +01009000 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01009001 return;
9002
Chris Wilson6ad790c2015-04-07 16:20:31 +01009003 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
9004 if (boost == NULL)
9005 return;
9006
Chris Wilsone8a261e2016-07-20 13:31:49 +01009007 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01009008
9009 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01009010 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01009011}
9012
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009013void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009014{
Daniel Vetterf742a552013-12-06 10:17:53 +01009015 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01009016 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01009017
Chris Wilson54b4f682016-07-21 21:16:19 +01009018 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
9019 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01009020 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009021
Paulo Zanoni33688d92014-03-07 20:08:19 -03009022 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02009023 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009024}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009025
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009026static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9027 const i915_reg_t reg)
9028{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009029 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009030 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009031
9032 /* The register accessed do not need forcewake. We borrow
9033 * uncore lock to prevent concurrent access to range reg.
9034 */
9035 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009036
9037 /* vlv and chv residency counters are 40 bits in width.
9038 * With a control bit, we can choose between upper or lower
9039 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009040 *
9041 * Although we always use the counter in high-range mode elsewhere,
9042 * userspace may attempt to read the value before rc6 is initialised,
9043 * before we have set the default VLV_COUNTER_CONTROL value. So always
9044 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009045 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009046 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9047 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009048 upper = I915_READ_FW(reg);
9049 do {
9050 tmp = upper;
9051
9052 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9053 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9054 lower = I915_READ_FW(reg);
9055
9056 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9057 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9058 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009059 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009060
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009061 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
9062 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9063 * now.
9064 */
9065
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009066 spin_unlock_irq(&dev_priv->uncore.lock);
9067
9068 return lower | (u64)upper << 8;
9069}
9070
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009071u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
9072 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009073{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009074 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009075
9076 if (!intel_enable_rc6())
9077 return 0;
9078
9079 intel_runtime_pm_get(dev_priv);
9080
9081 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9082 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009083 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009084 div = dev_priv->czclk_freq;
9085
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009086 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009087 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009088 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009089 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009090
9091 time_hw = I915_READ(reg);
9092 } else {
9093 units = 128000; /* 1.28us */
9094 div = 100000;
9095
9096 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009097 }
9098
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009099 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009100 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009101}