blob: 0f1dfbae649f60a2b23d6f8fccbcd19d79b1a003 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010034#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010035#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080036#include <asm/desc.h>
37#include <asm/fpu/internal.h>
38#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080039#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/kexec.h>
41#include <asm/perf_event.h>
42#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070043#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010044#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010045#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080046#include <asm/spec-ctrl.h>
47#include <asm/virtext.h>
48#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080049
Sean Christopherson3077c192018-12-03 13:53:02 -080050#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080052#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080053#include "irq.h"
54#include "kvm_cache_regs.h"
55#include "lapic.h"
56#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080057#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080058#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080060#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080061#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080062#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080063#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080064#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030065
Avi Kivity6aa8b732006-12-10 02:21:36 -080066MODULE_AUTHOR("Qumranet");
67MODULE_LICENSE("GPL");
68
Valdis Klētnieks575b2552020-02-27 21:49:52 -050069#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010071 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070072 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050075#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070076
Sean Christopherson2c4fd912018-12-03 13:53:03 -080077bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020078module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080079
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010080static bool __read_mostly enable_vnmi = 1;
81module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
82
Sean Christopherson2c4fd912018-12-03 13:53:03 -080083bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020085
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070090module_param_named(unrestricted_guest,
91 enable_unrestricted_guest, bool, S_IRUGO);
92
Sean Christopherson2c4fd912018-12-03 13:53:03 -080093bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080094module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
95
Avi Kivitya27685c2012-06-12 20:30:18 +030096static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020097module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030098
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300100module_param(fasteoi, bool, S_IRUGO);
101
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100102bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800103module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800104
Nadav Har'El801d3422011-05-25 23:02:23 +0300105/*
106 * If nested=1, nested virtualization is supported, i.e., guests may use
107 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
108 * use VMX instructions.
109 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200110static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300111module_param(nested, bool, S_IRUGO);
112
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800113bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800114module_param_named(pml, enable_pml, bool, S_IRUGO);
115
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200116static bool __read_mostly dump_invalid_vmcs = 0;
117module_param(dump_invalid_vmcs, bool, 0644);
118
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119#define MSR_BITMAP_MODE_X2APIC 1
120#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121
Haozhong Zhang64903d62015-10-20 15:39:09 +0800122#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
123
Yunhong Jiang64672c92016-06-13 14:19:59 -0700124/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
125static int __read_mostly cpu_preemption_timer_multi;
126static bool __read_mostly enable_preemption_timer = 1;
127#ifdef CONFIG_X86_64
128module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
129#endif
130
Sean Christopherson3de63472018-07-13 08:42:30 -0700131#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800132#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
133#define KVM_VM_CR0_ALWAYS_ON \
134 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
135 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200136#define KVM_CR4_GUEST_OWNED_BITS \
137 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800138 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200139
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800140#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200141#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
142#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
143
Avi Kivity78ac8b42010-04-08 18:19:35 +0300144#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
145
Chao Pengbf8c55d2018-10-24 16:05:14 +0800146#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
147 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
148 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
149 RTIT_STATUS_BYTECNT))
150
151#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
152 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800154/*
155 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
156 * ple_gap: upper bound on the amount of time between two successive
157 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500158 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159 * ple_window: upper bound on the amount of time a guest is allowed to execute
160 * in a PAUSE loop. Tests indicate that most spinlocks are held for
161 * less than 2^12 cycles
162 * Time is measured based on a counter that runs at the same rate as the TSC,
163 * refer SDM volume 3b section 21.6.13 & 22.1.3.
164 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400165static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500166module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167
Babu Moger7fbc85a2018-03-16 16:37:22 -0400168static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
169module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800170
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200171/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400176static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400177module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
179/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400180static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
181module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200182
Chao Pengf99e3da2018-10-24 16:05:10 +0800183/* Default is SYSTEM mode, 1 for host-guest mode */
184int __read_mostly pt_mode = PT_MODE_SYSTEM;
185module_param(pt_mode, int, S_IRUGO);
186
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200187static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200189static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200190
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200191/* Storage for pre module init parameter parsing */
192static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193
194static const struct {
195 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200197} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200198 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
199 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
200 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
201 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
202 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
203 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200204};
205
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200206#define L1D_CACHE_ORDER 4
207static void *vmx_l1d_flush_pages;
208
209static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
210{
211 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200212 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200213
Waiman Long19a36d32019-08-26 15:30:23 -0400214 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
215 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
216 return 0;
217 }
218
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200219 if (!enable_ept) {
220 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
221 return 0;
222 }
223
Yi Wangd806afa2018-08-16 13:42:39 +0800224 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
225 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200226
Yi Wangd806afa2018-08-16 13:42:39 +0800227 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
228 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
229 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
230 return 0;
231 }
232 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200233
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200234 /* If set to auto use the default l1tf mitigation method */
235 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
236 switch (l1tf_mitigation) {
237 case L1TF_MITIGATION_OFF:
238 l1tf = VMENTER_L1D_FLUSH_NEVER;
239 break;
240 case L1TF_MITIGATION_FLUSH_NOWARN:
241 case L1TF_MITIGATION_FLUSH:
242 case L1TF_MITIGATION_FLUSH_NOSMT:
243 l1tf = VMENTER_L1D_FLUSH_COND;
244 break;
245 case L1TF_MITIGATION_FULL:
246 case L1TF_MITIGATION_FULL_FORCE:
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 break;
249 }
250 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
251 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
252 }
253
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200254 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
255 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800256 /*
257 * This allocation for vmx_l1d_flush_pages is not tied to a VM
258 * lifetime and so should not be charged to a memcg.
259 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200260 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
261 if (!page)
262 return -ENOMEM;
263 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200264
265 /*
266 * Initialize each page with a different pattern in
267 * order to protect against KSM in the nested
268 * virtualization case.
269 */
270 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
271 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
272 PAGE_SIZE);
273 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 }
275
276 l1tf_vmx_mitigation = l1tf;
277
Thomas Gleixner895ae472018-07-13 16:23:22 +0200278 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
279 static_branch_enable(&vmx_l1d_should_flush);
280 else
281 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200282
Nicolai Stange427362a2018-07-21 22:25:00 +0200283 if (l1tf == VMENTER_L1D_FLUSH_COND)
284 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200285 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200286 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200287 return 0;
288}
289
290static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200291{
292 unsigned int i;
293
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 if (s) {
295 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200296 if (vmentry_l1d_param[i].for_parse &&
297 sysfs_streq(s, vmentry_l1d_param[i].option))
298 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 }
300 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200301 return -EINVAL;
302}
303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
305{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200306 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200308 l1tf = vmentry_l1d_flush_parse(s);
309 if (l1tf < 0)
310 return l1tf;
311
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200312 if (!boot_cpu_has(X86_BUG_L1TF))
313 return 0;
314
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200315 /*
316 * Has vmx_init() run already? If not then this is the pre init
317 * parameter parsing. In that case just store the value and let
318 * vmx_init() do the proper setup after enable_ept has been
319 * established.
320 */
321 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
322 vmentry_l1d_flush_param = l1tf;
323 return 0;
324 }
325
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 mutex_lock(&vmx_l1d_flush_mutex);
327 ret = vmx_setup_l1d_flush(l1tf);
328 mutex_unlock(&vmx_l1d_flush_mutex);
329 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200330}
331
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200332static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
333{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200334 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
335 return sprintf(s, "???\n");
336
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200337 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200338}
339
340static const struct kernel_param_ops vmentry_l1d_flush_ops = {
341 .set = vmentry_l1d_flush_set,
342 .get = vmentry_l1d_flush_get,
343};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200344module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200345
Gleb Natapovd99e4152012-12-20 16:57:45 +0200346static bool guest_state_valid(struct kvm_vcpu *vcpu);
347static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800348static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100349 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300350
Sean Christopherson453eafb2018-12-20 12:25:17 -0800351void vmx_vmexit(void);
352
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700353#define vmx_insn_failed(fmt...) \
354do { \
355 WARN_ONCE(1, fmt); \
356 pr_warn_ratelimited(fmt); \
357} while (0)
358
Sean Christopherson6e202092019-07-19 13:41:08 -0700359asmlinkage void vmread_error(unsigned long field, bool fault)
360{
361 if (fault)
362 kvm_spurious_fault();
363 else
364 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
365}
366
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700367noinline void vmwrite_error(unsigned long field, unsigned long value)
368{
369 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
370 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
371}
372
373noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
374{
375 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
376}
377
378noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
379{
380 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
381}
382
383noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
384{
385 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
386 ext, vpid, gva);
387}
388
389noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
390{
391 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
392 ext, eptp, gpa);
393}
394
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800396DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300397/*
398 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
399 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
400 */
401static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402
Feng Wubf9f6ac2015-09-18 22:29:55 +0800403/*
404 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
405 * can find which vCPU should be waken up.
406 */
407static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
408static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
409
Sheng Yang2384d2b2008-01-17 15:14:33 +0800410static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
411static DEFINE_SPINLOCK(vmx_vpid_lock);
412
Sean Christopherson3077c192018-12-03 13:53:02 -0800413struct vmcs_config vmcs_config;
414struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800415
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416#define VMX_SEGMENT_FIELD(seg) \
417 [VCPU_SREG_##seg] = { \
418 .selector = GUEST_##seg##_SELECTOR, \
419 .base = GUEST_##seg##_BASE, \
420 .limit = GUEST_##seg##_LIMIT, \
421 .ar_bytes = GUEST_##seg##_AR_BYTES, \
422 }
423
Mathias Krause772e0312012-08-30 01:30:19 +0200424static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 unsigned selector;
426 unsigned base;
427 unsigned limit;
428 unsigned ar_bytes;
429} kvm_vmx_segment_fields[] = {
430 VMX_SEGMENT_FIELD(CS),
431 VMX_SEGMENT_FIELD(DS),
432 VMX_SEGMENT_FIELD(ES),
433 VMX_SEGMENT_FIELD(FS),
434 VMX_SEGMENT_FIELD(GS),
435 VMX_SEGMENT_FIELD(SS),
436 VMX_SEGMENT_FIELD(TR),
437 VMX_SEGMENT_FIELD(LDTR),
438};
439
Sean Christopherson23420802019-04-19 22:50:57 -0700440static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300441
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300442/*
Jim Mattson898a8112018-12-05 15:28:59 -0800443 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
444 * will emulate SYSCALL in legacy mode if the vendor string in guest
445 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
446 * support this emulation, IA32_STAR must always be included in
447 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300448 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800449const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800450#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300451 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400453 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500454 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800455};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800456
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100457#if IS_ENABLED(CONFIG_HYPERV)
458static bool __read_mostly enlightened_vmcs = true;
459module_param(enlightened_vmcs, bool, 0444);
460
Tianyu Lan877ad952018-07-19 08:40:23 +0000461/* check_ept_pointer() should be under protection of ept_pointer_lock. */
462static void check_ept_pointer_match(struct kvm *kvm)
463{
464 struct kvm_vcpu *vcpu;
465 u64 tmp_eptp = INVALID_PAGE;
466 int i;
467
468 kvm_for_each_vcpu(i, vcpu, kvm) {
469 if (!VALID_PAGE(tmp_eptp)) {
470 tmp_eptp = to_vmx(vcpu)->ept_pointer;
471 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
472 to_kvm_vmx(kvm)->ept_pointers_match
473 = EPT_POINTERS_MISMATCH;
474 return;
475 }
476 }
477
478 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
479}
480
Yi Wang8997f652019-01-21 15:27:05 +0800481static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800482 void *data)
483{
484 struct kvm_tlb_range *range = data;
485
486 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
487 range->pages);
488}
489
490static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
491 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
492{
493 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
494
495 /*
496 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
497 * of the base of EPT PML4 table, strip off EPT configuration
498 * information.
499 */
500 if (range)
501 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
502 kvm_fill_hv_flush_list_func, (void *)range);
503 else
504 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
505}
506
507static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
508 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000509{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800510 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800511 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000512
513 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
514
515 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
516 check_ept_pointer_match(kvm);
517
518 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800519 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800520 /* If ept_pointer is invalid pointer, bypass flush request. */
521 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
522 ret |= __hv_remote_flush_tlb_with_range(
523 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800524 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800525 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800526 ret = __hv_remote_flush_tlb_with_range(kvm,
527 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000528 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000529
Tianyu Lan877ad952018-07-19 08:40:23 +0000530 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
531 return ret;
532}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800533static int hv_remote_flush_tlb(struct kvm *kvm)
534{
535 return hv_remote_flush_tlb_with_range(kvm, NULL);
536}
537
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800538static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
539{
540 struct hv_enlightened_vmcs *evmcs;
541 struct hv_partition_assist_pg **p_hv_pa_pg =
542 &vcpu->kvm->arch.hyperv.hv_pa_pg;
543 /*
544 * Synthetic VM-Exit is not enabled in current code and so All
545 * evmcs in singe VM shares same assist page.
546 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200547 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800548 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200549
550 if (!*p_hv_pa_pg)
551 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800552
553 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
554
555 evmcs->partition_assist_page =
556 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200557 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800558 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
559
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800560 return 0;
561}
562
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100563#endif /* IS_ENABLED(CONFIG_HYPERV) */
564
Yunhong Jiang64672c92016-06-13 14:19:59 -0700565/*
566 * Comment's format: document - errata name - stepping - processor name.
567 * Refer from
568 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
569 */
570static u32 vmx_preemption_cpu_tfms[] = {
571/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5720x000206E6,
573/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
574/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
575/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5760x00020652,
577/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5780x00020655,
579/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
580/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
581/*
582 * 320767.pdf - AAP86 - B1 -
583 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
584 */
5850x000106E5,
586/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5870x000106A0,
588/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5890x000106A1,
590/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5910x000106A4,
592 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
593 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
594 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5950x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600596 /* Xeon E3-1220 V2 */
5970x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700598};
599
600static inline bool cpu_has_broken_vmx_preemption_timer(void)
601{
602 u32 eax = cpuid_eax(0x00000001), i;
603
604 /* Clear the reserved bits */
605 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000606 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700607 if (eax == vmx_preemption_cpu_tfms[i])
608 return true;
609
610 return false;
611}
612
Paolo Bonzini35754c92015-07-29 12:05:37 +0200613static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800614{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200615 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800616}
617
Sheng Yang04547152009-04-01 15:52:31 +0800618static inline bool report_flexpriority(void)
619{
620 return flexpriority_enabled;
621}
622
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800623static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800624{
625 int i;
626
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400627 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300628 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300629 return i;
630 return -1;
631}
632
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800633struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300634{
635 int i;
636
Rusty Russell8b9cf982007-07-30 16:31:43 +1000637 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300638 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400639 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000640 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800641}
642
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500643static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
644{
645 int ret = 0;
646
647 u64 old_msr_data = msr->data;
648 msr->data = data;
649 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
650 preempt_disable();
651 ret = kvm_set_shared_msr(msr->index, msr->data,
652 msr->mask);
653 preempt_enable();
654 if (ret)
655 msr->data = old_msr_data;
656 }
657 return ret;
658}
659
Dave Young2965faa2015-09-09 15:38:55 -0700660#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800661static void crash_vmclear_local_loaded_vmcss(void)
662{
663 int cpu = raw_smp_processor_id();
664 struct loaded_vmcs *v;
665
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800666 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
667 loaded_vmcss_on_cpu_link)
668 vmcs_clear(v->vmcs);
669}
Dave Young2965faa2015-09-09 15:38:55 -0700670#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800671
Nadav Har'Eld462b812011-05-24 15:26:10 +0300672static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800673{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300674 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800675 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800676
Nadav Har'Eld462b812011-05-24 15:26:10 +0300677 if (loaded_vmcs->cpu != cpu)
678 return; /* vcpu migration can race with cpu offline */
679 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800680 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700681
682 vmcs_clear(loaded_vmcs->vmcs);
683 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
684 vmcs_clear(loaded_vmcs->shadow_vmcs);
685
Nadav Har'Eld462b812011-05-24 15:26:10 +0300686 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800687
688 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700689 * Ensure all writes to loaded_vmcs, including deleting it from its
690 * current percpu list, complete before setting loaded_vmcs->vcpu to
691 * -1, otherwise a different cpu can see vcpu == -1 first and add
692 * loaded_vmcs to its percpu list before it's deleted from this cpu's
693 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800694 */
695 smp_wmb();
696
Sean Christopherson31603d42020-03-21 12:37:49 -0700697 loaded_vmcs->cpu = -1;
698 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800699}
700
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800701void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800702{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800703 int cpu = loaded_vmcs->cpu;
704
705 if (cpu != -1)
706 smp_call_function_single(cpu,
707 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800708}
709
Avi Kivity2fb92db2011-04-27 19:42:18 +0300710static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
711 unsigned field)
712{
713 bool ret;
714 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
715
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700716 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
717 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300718 vmx->segment_cache.bitmask = 0;
719 }
720 ret = vmx->segment_cache.bitmask & mask;
721 vmx->segment_cache.bitmask |= mask;
722 return ret;
723}
724
725static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
726{
727 u16 *p = &vmx->segment_cache.seg[seg].selector;
728
729 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
730 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
731 return *p;
732}
733
734static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
735{
736 ulong *p = &vmx->segment_cache.seg[seg].base;
737
738 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
739 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
740 return *p;
741}
742
743static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
744{
745 u32 *p = &vmx->segment_cache.seg[seg].limit;
746
747 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
748 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
749 return *p;
750}
751
752static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
753{
754 u32 *p = &vmx->segment_cache.seg[seg].ar;
755
756 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
757 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
758 return *p;
759}
760
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800761void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300762{
763 u32 eb;
764
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100765 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800766 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200767 /*
768 * Guest access to VMware backdoor ports could legitimately
769 * trigger #GP because of TSS I/O permission bitmap.
770 * We intercept those #GP and allow access to them anyway
771 * as VMware does.
772 */
773 if (enable_vmware_backdoor)
774 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100775 if ((vcpu->guest_debug &
776 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
777 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
778 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300779 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300780 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200781 if (enable_ept)
Miaohe Lin49f933d2020-02-27 11:20:54 +0800782 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300783
784 /* When we are running a nested L2 guest and L1 specified for it a
785 * certain exception bitmap, we must trap the same exceptions and pass
786 * them to L1. When running L2, we will only handle the exceptions
787 * specified above if L1 did not want them.
788 */
789 if (is_guest_mode(vcpu))
790 eb |= get_vmcs12(vcpu)->exception_bitmap;
791
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300792 vmcs_write32(EXCEPTION_BITMAP, eb);
793}
794
Ashok Raj15d45072018-02-01 22:59:43 +0100795/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100796 * Check if MSR is intercepted for currently loaded MSR bitmap.
797 */
798static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
799{
800 unsigned long *msr_bitmap;
801 int f = sizeof(unsigned long);
802
803 if (!cpu_has_vmx_msr_bitmap())
804 return true;
805
806 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
807
808 if (msr <= 0x1fff) {
809 return !!test_bit(msr, msr_bitmap + 0x800 / f);
810 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
811 msr &= 0x1fff;
812 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
813 }
814
815 return true;
816}
817
Gleb Natapov2961e8762013-11-25 15:37:13 +0200818static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
819 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200820{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200821 vm_entry_controls_clearbit(vmx, entry);
822 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200823}
824
Aaron Lewis662f1d12019-11-07 21:14:39 -0800825int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400826{
827 unsigned int i;
828
829 for (i = 0; i < m->nr; ++i) {
830 if (m->val[i].index == msr)
831 return i;
832 }
833 return -ENOENT;
834}
835
Avi Kivity61d2ef22010-04-28 16:40:38 +0300836static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
837{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400838 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300839 struct msr_autoload *m = &vmx->msr_autoload;
840
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200841 switch (msr) {
842 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800843 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200844 clear_atomic_switch_msr_special(vmx,
845 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200846 VM_EXIT_LOAD_IA32_EFER);
847 return;
848 }
849 break;
850 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800851 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200852 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200853 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
854 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
855 return;
856 }
857 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200858 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800859 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400860 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400861 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400862 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400863 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400864 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200865
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400866skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800867 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400868 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300869 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400870
871 --m->host.nr;
872 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400873 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300874}
875
Gleb Natapov2961e8762013-11-25 15:37:13 +0200876static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
877 unsigned long entry, unsigned long exit,
878 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
879 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200880{
881 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700882 if (host_val_vmcs != HOST_IA32_EFER)
883 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200884 vm_entry_controls_setbit(vmx, entry);
885 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200886}
887
Avi Kivity61d2ef22010-04-28 16:40:38 +0300888static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400889 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300890{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400891 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300892 struct msr_autoload *m = &vmx->msr_autoload;
893
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200894 switch (msr) {
895 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800896 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200897 add_atomic_switch_msr_special(vmx,
898 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899 VM_EXIT_LOAD_IA32_EFER,
900 GUEST_IA32_EFER,
901 HOST_IA32_EFER,
902 guest_val, host_val);
903 return;
904 }
905 break;
906 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800907 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200908 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
910 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
911 GUEST_IA32_PERF_GLOBAL_CTRL,
912 HOST_IA32_PERF_GLOBAL_CTRL,
913 guest_val, host_val);
914 return;
915 }
916 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100917 case MSR_IA32_PEBS_ENABLE:
918 /* PEBS needs a quiescent period after being disabled (to write
919 * a record). Disabling PEBS through VMX MSR swapping doesn't
920 * provide that period, so a CPU could write host's record into
921 * guest's memory.
922 */
923 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200924 }
925
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800926 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400927 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800928 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300929
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800930 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
931 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200932 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200933 "Can't add msr %x\n", msr);
934 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300935 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400936 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400937 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400938 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400939 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400940 m->guest.val[i].index = msr;
941 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300942
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400943 if (entry_only)
944 return;
945
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400946 if (j < 0) {
947 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400948 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300949 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400950 m->host.val[j].index = msr;
951 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300952}
953
Avi Kivity92c0d902009-10-29 11:00:16 +0200954static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300955{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100956 u64 guest_efer = vmx->vcpu.arch.efer;
957 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300958
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100959 /* Shadow paging assumes NX to be available. */
960 if (!enable_ept)
961 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700962
Avi Kivity51c6cf62007-08-29 03:48:05 +0300963 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100964 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300965 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100966 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300967#ifdef CONFIG_X86_64
968 ignore_bits |= EFER_LMA | EFER_LME;
969 /* SCE is meaningful only in long mode on Intel */
970 if (guest_efer & EFER_LMA)
971 ignore_bits &= ~(u64)EFER_SCE;
972#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300973
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800974 /*
975 * On EPT, we can't emulate NX, so we must switch EFER atomically.
976 * On CPUs that support "load IA32_EFER", always switch EFER
977 * atomically, since it's faster than switching it manually.
978 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800979 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800980 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300981 if (!(guest_efer & EFER_LMA))
982 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800983 if (guest_efer != host_efer)
984 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400985 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700986 else
987 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300988 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100989 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700990 clear_atomic_switch_msr(vmx, MSR_EFER);
991
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100992 guest_efer &= ~ignore_bits;
993 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300994
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 vmx->guest_msrs[efer_offset].data = guest_efer;
996 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
997
998 return true;
999 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001000}
1001
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001002#ifdef CONFIG_X86_32
1003/*
1004 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1005 * VMCS rather than the segment table. KVM uses this helper to figure
1006 * out the current bases to poke them into the VMCS before entry.
1007 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001008static unsigned long segment_base(u16 selector)
1009{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001010 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001011 unsigned long v;
1012
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001013 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001014 return 0;
1015
Thomas Garnier45fc8752017-03-14 10:05:08 -07001016 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001017
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001018 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001019 u16 ldt_selector = kvm_read_ldt();
1020
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001021 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001022 return 0;
1023
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001024 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001025 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001026 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001027 return v;
1028}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001029#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030
Sean Christophersone348ac72019-12-10 15:24:33 -08001031static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1032{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001033 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001034 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1035}
1036
Chao Peng2ef444f2018-10-24 16:05:12 +08001037static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1038{
1039 u32 i;
1040
1041 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1042 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1043 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1044 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1045 for (i = 0; i < addr_range; i++) {
1046 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1047 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1048 }
1049}
1050
1051static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1052{
1053 u32 i;
1054
1055 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1056 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1057 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1058 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1059 for (i = 0; i < addr_range; i++) {
1060 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1061 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1062 }
1063}
1064
1065static void pt_guest_enter(struct vcpu_vmx *vmx)
1066{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001067 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001068 return;
1069
Chao Peng2ef444f2018-10-24 16:05:12 +08001070 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001071 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1072 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001073 */
Chao Pengb08c2892018-10-24 16:05:15 +08001074 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001075 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1076 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1077 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1078 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1079 }
1080}
1081
1082static void pt_guest_exit(struct vcpu_vmx *vmx)
1083{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001084 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001085 return;
1086
1087 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1088 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1089 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1090 }
1091
1092 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1093 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1094}
1095
Sean Christopherson13b964a2019-05-07 09:06:31 -07001096void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1097 unsigned long fs_base, unsigned long gs_base)
1098{
1099 if (unlikely(fs_sel != host->fs_sel)) {
1100 if (!(fs_sel & 7))
1101 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1102 else
1103 vmcs_write16(HOST_FS_SELECTOR, 0);
1104 host->fs_sel = fs_sel;
1105 }
1106 if (unlikely(gs_sel != host->gs_sel)) {
1107 if (!(gs_sel & 7))
1108 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1109 else
1110 vmcs_write16(HOST_GS_SELECTOR, 0);
1111 host->gs_sel = gs_sel;
1112 }
1113 if (unlikely(fs_base != host->fs_base)) {
1114 vmcs_writel(HOST_FS_BASE, fs_base);
1115 host->fs_base = fs_base;
1116 }
1117 if (unlikely(gs_base != host->gs_base)) {
1118 vmcs_writel(HOST_GS_BASE, gs_base);
1119 host->gs_base = gs_base;
1120 }
1121}
1122
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001123void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001124{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001125 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001126 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001127#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001128 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001129#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001130 unsigned long fs_base, gs_base;
1131 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001132 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001133
Sean Christophersond264ee02018-08-27 15:21:12 -07001134 vmx->req_immediate_exit = false;
1135
Liran Alonf48b4712018-11-20 18:03:25 +02001136 /*
1137 * Note that guest MSRs to be saved/restored can also be changed
1138 * when guest state is loaded. This happens when guest transitions
1139 * to/from long-mode by setting MSR_EFER.LMA.
1140 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001141 if (!vmx->guest_msrs_ready) {
1142 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001143 for (i = 0; i < vmx->save_nmsrs; ++i)
1144 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1145 vmx->guest_msrs[i].data,
1146 vmx->guest_msrs[i].mask);
1147
1148 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001149
1150 if (vmx->nested.need_vmcs12_to_shadow_sync)
1151 nested_sync_vmcs12_to_shadow(vcpu);
1152
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001153 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001154 return;
1155
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001156 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001157
Avi Kivity33ed6322007-05-02 16:54:03 +03001158 /*
1159 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1160 * allow segment selectors with cpl > 0 or ti == 1.
1161 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001162 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001163
1164#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001165 savesegment(ds, host_state->ds_sel);
1166 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001167
1168 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001169 if (likely(is_64bit_mm(current->mm))) {
1170 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001171 fs_sel = current->thread.fsindex;
1172 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001173 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001174 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001175 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001176 savesegment(fs, fs_sel);
1177 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001179 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001180 }
1181
Paolo Bonzini4679b612018-09-24 17:23:01 +02001182 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001183#else
Sean Christophersone368b872018-07-23 12:32:41 -07001184 savesegment(fs, fs_sel);
1185 savesegment(gs, gs_sel);
1186 fs_base = segment_base(fs_sel);
1187 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001188#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001189
Sean Christopherson13b964a2019-05-07 09:06:31 -07001190 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001191 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001192}
1193
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001194static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001195{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001196 struct vmcs_host_state *host_state;
1197
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001198 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001199 return;
1200
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001201 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001202
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001203 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001204
Avi Kivityc8770e72010-11-11 12:37:26 +02001205#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001206 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001207#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001208 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1209 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001210#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001211 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001212#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001213 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001214#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001215 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001216 if (host_state->fs_sel & 7)
1217 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001218#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001219 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1220 loadsegment(ds, host_state->ds_sel);
1221 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001222 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001223#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001224 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001225#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001226 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001227#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001228 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001229 vmx->guest_state_loaded = false;
1230 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001231}
1232
Sean Christopherson678e3152018-07-23 12:32:43 -07001233#ifdef CONFIG_X86_64
1234static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001235{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001236 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001237 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001238 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1239 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001240 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001241}
1242
Sean Christopherson678e3152018-07-23 12:32:43 -07001243static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1244{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001245 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001246 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001247 wrmsrl(MSR_KERNEL_GS_BASE, data);
1248 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001249 vmx->msr_guest_kernel_gs_base = data;
1250}
1251#endif
1252
Feng Wu28b835d2015-09-18 22:29:54 +08001253static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1254{
1255 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1256 struct pi_desc old, new;
1257 unsigned int dest;
1258
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001259 /*
1260 * In case of hot-plug or hot-unplug, we may have to undo
1261 * vmx_vcpu_pi_put even if there is no assigned device. And we
1262 * always keep PI.NDST up to date for simplicity: it makes the
1263 * code easier, and CPU migration is not a fast path.
1264 */
1265 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001266 return;
1267
Joao Martins132194f2019-11-11 17:20:11 +00001268 /*
1269 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1270 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1271 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1272 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1273 * correctly.
1274 */
1275 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1276 pi_clear_sn(pi_desc);
1277 goto after_clear_sn;
1278 }
1279
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001280 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001281 do {
1282 old.control = new.control = pi_desc->control;
1283
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001284 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001285
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001286 if (x2apic_enabled())
1287 new.ndst = dest;
1288 else
1289 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001290
Feng Wu28b835d2015-09-18 22:29:54 +08001291 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001292 } while (cmpxchg64(&pi_desc->control, old.control,
1293 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001294
Joao Martins132194f2019-11-11 17:20:11 +00001295after_clear_sn:
1296
Luwei Kangc112b5f2019-02-14 10:48:07 +08001297 /*
1298 * Clear SN before reading the bitmap. The VT-d firmware
1299 * writes the bitmap and reads SN atomically (5.2.3 in the
1300 * spec), so it doesn't really have a memory barrier that
1301 * pairs with this, but we cannot do that and we need one.
1302 */
1303 smp_mb__after_atomic();
1304
Joao Martins29881b62019-11-11 17:20:12 +00001305 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001306 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001307}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001308
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001309void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001311 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001312 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001313
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001314 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001315 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001316 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001317
1318 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001319 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1320 * this cpu's percpu list, otherwise it may not yet be deleted
1321 * from its previous cpu's percpu list. Pairs with the
1322 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001323 */
1324 smp_rmb();
1325
Nadav Har'Eld462b812011-05-24 15:26:10 +03001326 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1327 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001328 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001329 }
1330
1331 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1332 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1333 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001334 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001335 }
1336
1337 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001338 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001339 unsigned long sysenter_esp;
1340
1341 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001342
Avi Kivity6aa8b732006-12-10 02:21:36 -08001343 /*
1344 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001345 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001346 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001347 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001348 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001349 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001350
1351 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1352 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001353
Nadav Har'Eld462b812011-05-24 15:26:10 +03001354 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001355 }
Feng Wu28b835d2015-09-18 22:29:54 +08001356
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001357 /* Setup TSC multiplier */
1358 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001359 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1360 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001361}
1362
1363/*
1364 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1365 * vcpu mutex is already taken.
1366 */
1367void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1368{
1369 struct vcpu_vmx *vmx = to_vmx(vcpu);
1370
1371 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001372
Feng Wu28b835d2015-09-18 22:29:54 +08001373 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001374
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001375 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001376 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001377}
1378
1379static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1380{
1381 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1382
1383 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001384 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1385 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001386 return;
1387
1388 /* Set SN when the vCPU is preempted */
1389 if (vcpu->preempted)
1390 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001391}
1392
Sean Christopherson13b964a2019-05-07 09:06:31 -07001393static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001394{
Feng Wu28b835d2015-09-18 22:29:54 +08001395 vmx_vcpu_pi_put(vcpu);
1396
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001397 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001398}
1399
Wanpeng Lif244dee2017-07-20 01:11:54 -07001400static bool emulation_required(struct kvm_vcpu *vcpu)
1401{
1402 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1403}
1404
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001405unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001406{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001407 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001408 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001409
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001410 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1411 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001412 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001413 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001414 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001415 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001416 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1417 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001418 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001419 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001420 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001421}
1422
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001423void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001425 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001426 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001427
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001428 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001429 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001430 vmx->rflags = rflags;
1431 vmcs_writel(GUEST_RFLAGS, rflags);
1432 return;
1433 }
1434
1435 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001436 vmx->rflags = rflags;
1437 if (vmx->rmode.vm86_active) {
1438 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001439 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001440 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001441 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001442
Sean Christophersone7bddc52019-09-27 14:45:18 -07001443 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1444 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001445}
1446
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001447u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001448{
1449 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1450 int ret = 0;
1451
1452 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001453 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001454 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001455 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001456
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001457 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001458}
1459
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001460void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001461{
1462 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1463 u32 interruptibility = interruptibility_old;
1464
1465 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1466
Jan Kiszka48005f62010-02-19 19:38:07 +01001467 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001468 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001469 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001470 interruptibility |= GUEST_INTR_STATE_STI;
1471
1472 if ((interruptibility != interruptibility_old))
1473 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1474}
1475
Chao Pengbf8c55d2018-10-24 16:05:14 +08001476static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1477{
1478 struct vcpu_vmx *vmx = to_vmx(vcpu);
1479 unsigned long value;
1480
1481 /*
1482 * Any MSR write that attempts to change bits marked reserved will
1483 * case a #GP fault.
1484 */
1485 if (data & vmx->pt_desc.ctl_bitmask)
1486 return 1;
1487
1488 /*
1489 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1490 * result in a #GP unless the same write also clears TraceEn.
1491 */
1492 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1493 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1494 return 1;
1495
1496 /*
1497 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1498 * and FabricEn would cause #GP, if
1499 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1500 */
1501 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1502 !(data & RTIT_CTL_FABRIC_EN) &&
1503 !intel_pt_validate_cap(vmx->pt_desc.caps,
1504 PT_CAP_single_range_output))
1505 return 1;
1506
1507 /*
1508 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1509 * utilize encodings marked reserved will casue a #GP fault.
1510 */
1511 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1512 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1513 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1514 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1515 return 1;
1516 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1517 PT_CAP_cycle_thresholds);
1518 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1519 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1520 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1521 return 1;
1522 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1523 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1524 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1525 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1526 return 1;
1527
1528 /*
1529 * If ADDRx_CFG is reserved or the encodings is >2 will
1530 * cause a #GP fault.
1531 */
1532 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1533 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1534 return 1;
1535 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1536 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1537 return 1;
1538 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1539 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1540 return 1;
1541 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1542 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1543 return 1;
1544
1545 return 0;
1546}
1547
Sean Christopherson1957aa62019-08-27 14:40:39 -07001548static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001549{
1550 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551
Sean Christopherson1957aa62019-08-27 14:40:39 -07001552 /*
1553 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1554 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1555 * set when EPT misconfig occurs. In practice, real hardware updates
1556 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1557 * (namely Hyper-V) don't set it due to it being undefined behavior,
1558 * i.e. we end up advancing IP with some random value.
1559 */
1560 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1561 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1562 rip = kvm_rip_read(vcpu);
1563 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1564 kvm_rip_write(vcpu, rip);
1565 } else {
1566 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1567 return 0;
1568 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001569
Glauber Costa2809f5d2009-05-12 16:21:05 -04001570 /* skipping an emulated instruction also counts */
1571 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001572
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001573 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001574}
1575
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001576
1577/*
1578 * Recognizes a pending MTF VM-exit and records the nested state for later
1579 * delivery.
1580 */
1581static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1582{
1583 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1584 struct vcpu_vmx *vmx = to_vmx(vcpu);
1585
1586 if (!is_guest_mode(vcpu))
1587 return;
1588
1589 /*
1590 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1591 * T-bit traps. As instruction emulation is completed (i.e. at the
1592 * instruction boundary), any #DB exception pending delivery must be a
1593 * debug-trap. Record the pending MTF state to be delivered in
1594 * vmx_check_nested_events().
1595 */
1596 if (nested_cpu_has_mtf(vmcs12) &&
1597 (!vcpu->arch.exception.pending ||
1598 vcpu->arch.exception.nr == DB_VECTOR))
1599 vmx->nested.mtf_pending = true;
1600 else
1601 vmx->nested.mtf_pending = false;
1602}
1603
1604static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1605{
1606 vmx_update_emulated_instruction(vcpu);
1607 return skip_emulated_instruction(vcpu);
1608}
1609
Wanpeng Licaa057a2018-03-12 04:53:03 -07001610static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1611{
1612 /*
1613 * Ensure that we clear the HLT state in the VMCS. We don't need to
1614 * explicitly skip the instruction because if the HLT state is set,
1615 * then the instruction is already executing and RIP has already been
1616 * advanced.
1617 */
1618 if (kvm_hlt_in_guest(vcpu->kvm) &&
1619 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1620 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1621}
1622
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001623static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001624{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001625 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001626 unsigned nr = vcpu->arch.exception.nr;
1627 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001628 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001629 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001630
Jim Mattsonda998b42018-10-16 14:29:22 -07001631 kvm_deliver_exception_payload(vcpu);
1632
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001633 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001634 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001635 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1636 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001637
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001638 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001639 int inc_eip = 0;
1640 if (kvm_exception_is_soft(nr))
1641 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001642 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001643 return;
1644 }
1645
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001646 WARN_ON_ONCE(vmx->emulation_required);
1647
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001648 if (kvm_exception_is_soft(nr)) {
1649 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1650 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001651 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1652 } else
1653 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1654
1655 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001656
1657 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001658}
1659
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660/*
Eddie Donga75beee2007-05-17 18:55:15 +03001661 * Swap MSR entry in host/guest MSR entry array.
1662 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001663static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001664{
Avi Kivity26bb0982009-09-07 11:14:12 +03001665 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001666
1667 tmp = vmx->guest_msrs[to];
1668 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1669 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001670}
1671
1672/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001673 * Set up the vmcs to automatically save and restore system
1674 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1675 * mode, as fiddling with msrs is very expensive.
1676 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001677static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001678{
Avi Kivity26bb0982009-09-07 11:14:12 +03001679 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001680
Eddie Donga75beee2007-05-17 18:55:15 +03001681 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001682#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001683 /*
1684 * The SYSCALL MSRs are only needed on long mode guests, and only
1685 * when EFER.SCE is set.
1686 */
1687 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1688 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001689 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001690 move_msr_up(vmx, index, save_nmsrs++);
1691 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001692 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001693 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001694 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1695 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001696 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001697 }
Eddie Donga75beee2007-05-17 18:55:15 +03001698#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001699 index = __find_msr_index(vmx, MSR_EFER);
1700 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001701 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001702 index = __find_msr_index(vmx, MSR_TSC_AUX);
1703 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1704 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001705 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1706 if (index >= 0)
1707 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001708
Avi Kivity26bb0982009-09-07 11:14:12 +03001709 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001710 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001711
Yang Zhang8d146952013-01-25 10:18:50 +08001712 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001713 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001714}
1715
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001716static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001718 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001720 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001721 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001722 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1723
1724 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001725}
1726
Leonid Shatz326e7422018-11-06 12:14:25 +02001727static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001728{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001729 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1730 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001731
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001732 /*
1733 * We're here if L1 chose not to trap WRMSR to TSC. According
1734 * to the spec, this should set L1's TSC; The offset that L1
1735 * set for L2 remains unchanged, and still needs to be added
1736 * to the newly set TSC to get L2's TSC.
1737 */
1738 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001739 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001740 g_tsc_offset = vmcs12->tsc_offset;
1741
1742 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1743 vcpu->arch.tsc_offset - g_tsc_offset,
1744 offset);
1745 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1746 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001747}
1748
Nadav Har'El801d3422011-05-25 23:02:23 +03001749/*
1750 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1751 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1752 * all guests if the "nested" module option is off, and can also be disabled
1753 * for a single guest by disabling its VMX cpuid bit.
1754 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001755bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001756{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001757 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001758}
1759
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001760static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1761 uint64_t val)
1762{
1763 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1764
1765 return !(val & ~valid_bits);
1766}
1767
Tom Lendacky801e4592018-02-21 13:39:51 -06001768static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1769{
Paolo Bonzini13893092018-02-26 13:40:09 +01001770 switch (msr->index) {
1771 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1772 if (!nested)
1773 return 1;
1774 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1775 default:
1776 return 1;
1777 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001778}
1779
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001780/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001781 * Reads an msr value (of 'msr_index') into 'pdata'.
1782 * Returns 0 on success, non-0 otherwise.
1783 * Assumes vcpu_load() was already called.
1784 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001785static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001786{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001787 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001788 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001789 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001791 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001792#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001793 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001794 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 break;
1796 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001797 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001798 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001799 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001800 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001801 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001802#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001803 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001804 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001805 case MSR_IA32_TSX_CTRL:
1806 if (!msr_info->host_initiated &&
1807 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1808 return 1;
1809 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001810 case MSR_IA32_UMWAIT_CONTROL:
1811 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1812 return 1;
1813
1814 msr_info->data = vmx->msr_ia32_umwait_control;
1815 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001816 case MSR_IA32_SPEC_CTRL:
1817 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001818 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1819 return 1;
1820
1821 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1822 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001824 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001825 break;
1826 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001827 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001828 break;
1829 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001830 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001832 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001833 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001834 (!msr_info->host_initiated &&
1835 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001836 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001837 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001838 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001839 case MSR_IA32_MCG_EXT_CTL:
1840 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001841 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001842 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001843 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001844 msr_info->data = vcpu->arch.mcg_ext_ctl;
1845 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001846 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001847 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001848 break;
1849 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1850 if (!nested_vmx_allowed(vcpu))
1851 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001852 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1853 &msr_info->data))
1854 return 1;
1855 /*
1856 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1857 * Hyper-V versions are still trying to use corresponding
1858 * features when they are exposed. Filter out the essential
1859 * minimum.
1860 */
1861 if (!msr_info->host_initiated &&
1862 vmx->nested.enlightened_vmcs_enabled)
1863 nested_evmcs_filter_control_msr(msr_info->index,
1864 &msr_info->data);
1865 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001866 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001867 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001868 return 1;
1869 msr_info->data = vmx->pt_desc.guest.ctl;
1870 break;
1871 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001872 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001873 return 1;
1874 msr_info->data = vmx->pt_desc.guest.status;
1875 break;
1876 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001877 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001878 !intel_pt_validate_cap(vmx->pt_desc.caps,
1879 PT_CAP_cr3_filtering))
1880 return 1;
1881 msr_info->data = vmx->pt_desc.guest.cr3_match;
1882 break;
1883 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001884 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001885 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1886 PT_CAP_topa_output) &&
1887 !intel_pt_validate_cap(vmx->pt_desc.caps,
1888 PT_CAP_single_range_output)))
1889 return 1;
1890 msr_info->data = vmx->pt_desc.guest.output_base;
1891 break;
1892 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001893 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001894 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1895 PT_CAP_topa_output) &&
1896 !intel_pt_validate_cap(vmx->pt_desc.caps,
1897 PT_CAP_single_range_output)))
1898 return 1;
1899 msr_info->data = vmx->pt_desc.guest.output_mask;
1900 break;
1901 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1902 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001903 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001904 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1905 PT_CAP_num_address_ranges)))
1906 return 1;
1907 if (index % 2)
1908 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1909 else
1910 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1911 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001912 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001913 if (!msr_info->host_initiated &&
1914 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001915 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001916 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001917 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001918 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001919 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001920 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001921 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001922 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001924 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001925 }
1926
Avi Kivity6aa8b732006-12-10 02:21:36 -08001927 return 0;
1928}
1929
1930/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001931 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001932 * Returns 0 on success, non-0 otherwise.
1933 * Assumes vcpu_load() was already called.
1934 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001935static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001936{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001937 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001938 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001939 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001940 u32 msr_index = msr_info->index;
1941 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001942 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001943
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001945 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001946 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001947 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001948#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001949 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001950 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001951 vmcs_writel(GUEST_FS_BASE, data);
1952 break;
1953 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001954 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001955 vmcs_writel(GUEST_GS_BASE, data);
1956 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001957 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001958 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001959 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001960#endif
1961 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001962 if (is_guest_mode(vcpu))
1963 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001964 vmcs_write32(GUEST_SYSENTER_CS, data);
1965 break;
1966 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001967 if (is_guest_mode(vcpu))
1968 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001969 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 break;
1971 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001972 if (is_guest_mode(vcpu))
1973 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001974 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001975 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001976 case MSR_IA32_DEBUGCTLMSR:
1977 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1978 VM_EXIT_SAVE_DEBUG_CONTROLS)
1979 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1980
1981 ret = kvm_set_msr_common(vcpu, msr_info);
1982 break;
1983
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001984 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001985 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001986 (!msr_info->host_initiated &&
1987 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001988 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001989 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001990 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001991 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001992 vmcs_write64(GUEST_BNDCFGS, data);
1993 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001994 case MSR_IA32_UMWAIT_CONTROL:
1995 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1996 return 1;
1997
1998 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1999 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2000 return 1;
2001
2002 vmx->msr_ia32_umwait_control = data;
2003 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002004 case MSR_IA32_SPEC_CTRL:
2005 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002006 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2007 return 1;
2008
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002009 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002010 return 1;
2011
2012 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002013 if (!data)
2014 break;
2015
2016 /*
2017 * For non-nested:
2018 * When it's written (to non-zero) for the first time, pass
2019 * it through.
2020 *
2021 * For nested:
2022 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002023 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002024 * vmcs02.msr_bitmap here since it gets completely overwritten
2025 * in the merging. We update the vmcs01 here for L1 as well
2026 * since it will end up touching the MSR anyway now.
2027 */
2028 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2029 MSR_IA32_SPEC_CTRL,
2030 MSR_TYPE_RW);
2031 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002032 case MSR_IA32_TSX_CTRL:
2033 if (!msr_info->host_initiated &&
2034 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2035 return 1;
2036 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2037 return 1;
2038 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002039 case MSR_IA32_PRED_CMD:
2040 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002041 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2042 return 1;
2043
2044 if (data & ~PRED_CMD_IBPB)
2045 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002046 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2047 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002048 if (!data)
2049 break;
2050
2051 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2052
2053 /*
2054 * For non-nested:
2055 * When it's written (to non-zero) for the first time, pass
2056 * it through.
2057 *
2058 * For nested:
2059 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002060 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002061 * vmcs02.msr_bitmap here since it gets completely overwritten
2062 * in the merging.
2063 */
2064 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2065 MSR_TYPE_W);
2066 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002067 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002068 if (!kvm_pat_valid(data))
2069 return 1;
2070
Sean Christopherson142e4be2019-05-07 09:06:35 -07002071 if (is_guest_mode(vcpu) &&
2072 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2073 get_vmcs12(vcpu)->guest_ia32_pat = data;
2074
Sheng Yang468d4722008-10-09 16:01:55 +08002075 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2076 vmcs_write64(GUEST_IA32_PAT, data);
2077 vcpu->arch.pat = data;
2078 break;
2079 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002080 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002081 break;
Will Auldba904632012-11-29 12:42:50 -08002082 case MSR_IA32_TSC_ADJUST:
2083 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002084 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002085 case MSR_IA32_MCG_EXT_CTL:
2086 if ((!msr_info->host_initiated &&
2087 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002088 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002089 (data & ~MCG_EXT_CTL_LMCE_EN))
2090 return 1;
2091 vcpu->arch.mcg_ext_ctl = data;
2092 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002093 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002094 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002095 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002096 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002097 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002098 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002099 if (msr_info->host_initiated && data == 0)
2100 vmx_leave_nested(vcpu);
2101 break;
2102 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002103 if (!msr_info->host_initiated)
2104 return 1; /* they are read-only */
2105 if (!nested_vmx_allowed(vcpu))
2106 return 1;
2107 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002108 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002109 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002110 vmx_rtit_ctl_check(vcpu, data) ||
2111 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002112 return 1;
2113 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2114 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002115 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002116 break;
2117 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002118 if (!pt_can_write_msr(vmx))
2119 return 1;
2120 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002121 return 1;
2122 vmx->pt_desc.guest.status = data;
2123 break;
2124 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002125 if (!pt_can_write_msr(vmx))
2126 return 1;
2127 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2128 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002129 return 1;
2130 vmx->pt_desc.guest.cr3_match = data;
2131 break;
2132 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002133 if (!pt_can_write_msr(vmx))
2134 return 1;
2135 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2136 PT_CAP_topa_output) &&
2137 !intel_pt_validate_cap(vmx->pt_desc.caps,
2138 PT_CAP_single_range_output))
2139 return 1;
2140 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002141 return 1;
2142 vmx->pt_desc.guest.output_base = data;
2143 break;
2144 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002145 if (!pt_can_write_msr(vmx))
2146 return 1;
2147 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2148 PT_CAP_topa_output) &&
2149 !intel_pt_validate_cap(vmx->pt_desc.caps,
2150 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002151 return 1;
2152 vmx->pt_desc.guest.output_mask = data;
2153 break;
2154 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002155 if (!pt_can_write_msr(vmx))
2156 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002157 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002158 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2159 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002160 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002161 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002162 return 1;
2163 if (index % 2)
2164 vmx->pt_desc.guest.addr_b[index / 2] = data;
2165 else
2166 vmx->pt_desc.guest.addr_a[index / 2] = data;
2167 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002168 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002169 if (!msr_info->host_initiated &&
2170 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002171 return 1;
2172 /* Check reserved bit, higher 32 bits should be zero */
2173 if ((data >> 32) != 0)
2174 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002175 goto find_shared_msr;
2176
Avi Kivity6aa8b732006-12-10 02:21:36 -08002177 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002178 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002179 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002180 if (msr)
2181 ret = vmx_set_guest_msr(vmx, msr, data);
2182 else
2183 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002184 }
2185
Eddie Dong2cc51562007-05-21 07:28:09 +03002186 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002187}
2188
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002189static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002190{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002191 kvm_register_mark_available(vcpu, reg);
2192
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002193 switch (reg) {
2194 case VCPU_REGS_RSP:
2195 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2196 break;
2197 case VCPU_REGS_RIP:
2198 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2199 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002200 case VCPU_EXREG_PDPTR:
2201 if (enable_ept)
2202 ept_save_pdptrs(vcpu);
2203 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002204 case VCPU_EXREG_CR3:
2205 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2206 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2207 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002208 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002209 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002210 break;
2211 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002212}
2213
Avi Kivity6aa8b732006-12-10 02:21:36 -08002214static __init int cpu_has_kvm_support(void)
2215{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002216 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217}
2218
2219static __init int vmx_disabled_by_bios(void)
2220{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002221 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2222 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223}
2224
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002225static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002226{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002227 u64 msr;
2228
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002229 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002230 intel_pt_handle_vmx(1);
2231
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002232 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2233 _ASM_EXTABLE(1b, %l[fault])
2234 : : [vmxon_pointer] "m"(vmxon_pointer)
2235 : : fault);
2236 return 0;
2237
2238fault:
2239 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2240 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
2241 intel_pt_handle_vmx(0);
2242 cr4_clear_bits(X86_CR4_VMXE);
2243
2244 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002245}
2246
Radim Krčmář13a34e02014-08-28 15:13:03 +02002247static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248{
2249 int cpu = raw_smp_processor_id();
2250 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002251 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002252
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002253 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002254 return -EBUSY;
2255
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002256 /*
2257 * This can happen if we hot-added a CPU but failed to allocate
2258 * VP assist page for it.
2259 */
2260 if (static_branch_unlikely(&enable_evmcs) &&
2261 !hv_get_vp_assist_page(cpu))
2262 return -EFAULT;
2263
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002264 r = kvm_cpu_vmxon(phys_addr);
2265 if (r)
2266 return r;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002267
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002268 if (enable_ept)
2269 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002270
2271 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272}
2273
Nadav Har'Eld462b812011-05-24 15:26:10 +03002274static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002275{
2276 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002277 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002278
Nadav Har'Eld462b812011-05-24 15:26:10 +03002279 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2280 loaded_vmcss_on_cpu_link)
2281 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002282}
2283
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002284
2285/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2286 * tricks.
2287 */
2288static void kvm_cpu_vmxoff(void)
2289{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002290 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002291
2292 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002293 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002294}
2295
Radim Krčmář13a34e02014-08-28 15:13:03 +02002296static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002298 vmclear_local_loaded_vmcss();
2299 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002300}
2301
Sean Christopherson7a57c092020-03-12 11:04:16 -07002302/*
2303 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2304 * directly instead of going through cpu_has(), to ensure KVM is trapping
2305 * ENCLS whenever it's supported in hardware. It does not matter whether
2306 * the host OS supports or has enabled SGX.
2307 */
2308static bool cpu_has_sgx(void)
2309{
2310 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2311}
2312
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002313static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002314 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002315{
2316 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002317 u32 ctl = ctl_min | ctl_opt;
2318
2319 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2320
2321 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2322 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2323
2324 /* Ensure minimum (required) set of control bits are supported. */
2325 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002326 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002327
2328 *result = ctl;
2329 return 0;
2330}
2331
Sean Christopherson7caaa712018-12-03 13:53:01 -08002332static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2333 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002334{
2335 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002336 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002337 u32 _pin_based_exec_control = 0;
2338 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002339 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002340 u32 _vmexit_control = 0;
2341 u32 _vmentry_control = 0;
2342
Paolo Bonzini13893092018-02-26 13:40:09 +01002343 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302344 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002345#ifdef CONFIG_X86_64
2346 CPU_BASED_CR8_LOAD_EXITING |
2347 CPU_BASED_CR8_STORE_EXITING |
2348#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002349 CPU_BASED_CR3_LOAD_EXITING |
2350 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002351 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002352 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002353 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002354 CPU_BASED_MWAIT_EXITING |
2355 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002356 CPU_BASED_INVLPG_EXITING |
2357 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002358
Sheng Yangf78e0e22007-10-29 09:40:42 +08002359 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002360 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002361 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002362 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2363 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002364 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002365#ifdef CONFIG_X86_64
2366 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2367 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2368 ~CPU_BASED_CR8_STORE_EXITING;
2369#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002370 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002371 min2 = 0;
2372 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002373 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002374 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002375 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002376 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002377 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002378 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002379 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002380 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002381 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002382 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002383 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002384 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002385 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002386 SECONDARY_EXEC_RDSEED_EXITING |
2387 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002388 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002389 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002390 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002391 SECONDARY_EXEC_PT_USE_GPA |
2392 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson7a57c092020-03-12 11:04:16 -07002393 SECONDARY_EXEC_ENABLE_VMFUNC;
2394 if (cpu_has_sgx())
2395 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002396 if (adjust_vmx_controls(min2, opt2,
2397 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002398 &_cpu_based_2nd_exec_control) < 0)
2399 return -EIO;
2400 }
2401#ifndef CONFIG_X86_64
2402 if (!(_cpu_based_2nd_exec_control &
2403 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2404 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2405#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002406
2407 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2408 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002409 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002410 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2411 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002412
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002413 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002414 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002415
Sheng Yangd56f5462008-04-25 10:13:16 +08002416 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002417 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2418 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002419 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2420 CPU_BASED_CR3_STORE_EXITING |
2421 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002422 } else if (vmx_cap->ept) {
2423 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002424 pr_warn_once("EPT CAP should not exist if not support "
2425 "1-setting enable EPT VM-execution control\n");
2426 }
2427 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002428 vmx_cap->vpid) {
2429 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002430 pr_warn_once("VPID CAP should not exist if not support "
2431 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002432 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002433
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002434 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002435#ifdef CONFIG_X86_64
2436 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2437#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002438 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002439 VM_EXIT_LOAD_IA32_PAT |
2440 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002441 VM_EXIT_CLEAR_BNDCFGS |
2442 VM_EXIT_PT_CONCEAL_PIP |
2443 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002444 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2445 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002446 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002447
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002448 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2449 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2450 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002451 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2452 &_pin_based_exec_control) < 0)
2453 return -EIO;
2454
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002455 if (cpu_has_broken_vmx_preemption_timer())
2456 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002457 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002458 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002459 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2460
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002461 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002462 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2463 VM_ENTRY_LOAD_IA32_PAT |
2464 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002465 VM_ENTRY_LOAD_BNDCFGS |
2466 VM_ENTRY_PT_CONCEAL_PIP |
2467 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002468 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2469 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002470 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002471
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002472 /*
2473 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2474 * can't be used due to an errata where VM Exit may incorrectly clear
2475 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2476 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2477 */
2478 if (boot_cpu_data.x86 == 0x6) {
2479 switch (boot_cpu_data.x86_model) {
2480 case 26: /* AAK155 */
2481 case 30: /* AAP115 */
2482 case 37: /* AAT100 */
2483 case 44: /* BC86,AAY89,BD102 */
2484 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002485 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002486 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2487 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2488 "does not work properly. Using workaround\n");
2489 break;
2490 default:
2491 break;
2492 }
2493 }
2494
2495
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002496 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002497
2498 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2499 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002500 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002501
2502#ifdef CONFIG_X86_64
2503 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2504 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002505 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002506#endif
2507
2508 /* Require Write-Back (WB) memory type for VMCS accesses. */
2509 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002510 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002511
Yang, Sheng002c7f72007-07-31 14:23:01 +03002512 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002513 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002514 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002515
Liran Alon2307af12018-06-29 22:59:04 +03002516 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002517
Yang, Sheng002c7f72007-07-31 14:23:01 +03002518 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2519 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002520 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002521 vmcs_conf->vmexit_ctrl = _vmexit_control;
2522 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002523
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002524 if (static_branch_unlikely(&enable_evmcs))
2525 evmcs_sanitize_exec_ctrls(vmcs_conf);
2526
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002527 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002528}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002529
Ben Gardon41836832019-02-11 11:02:52 -08002530struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531{
2532 int node = cpu_to_node(cpu);
2533 struct page *pages;
2534 struct vmcs *vmcs;
2535
Ben Gardon41836832019-02-11 11:02:52 -08002536 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002537 if (!pages)
2538 return NULL;
2539 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002540 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002541
2542 /* KVM supports Enlightened VMCS v1 only */
2543 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002544 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002545 else
Liran Alon392b2f22018-06-23 02:35:01 +03002546 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002547
Liran Alon491a6032018-06-23 02:35:12 +03002548 if (shadow)
2549 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550 return vmcs;
2551}
2552
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002553void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002554{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002555 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556}
2557
Nadav Har'Eld462b812011-05-24 15:26:10 +03002558/*
2559 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2560 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002561void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002562{
2563 if (!loaded_vmcs->vmcs)
2564 return;
2565 loaded_vmcs_clear(loaded_vmcs);
2566 free_vmcs(loaded_vmcs->vmcs);
2567 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002568 if (loaded_vmcs->msr_bitmap)
2569 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002570 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002571}
2572
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002573int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002574{
Liran Alon491a6032018-06-23 02:35:12 +03002575 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002576 if (!loaded_vmcs->vmcs)
2577 return -ENOMEM;
2578
Sean Christophersond260f9e2020-03-21 12:37:50 -07002579 vmcs_clear(loaded_vmcs->vmcs);
2580
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002581 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002582 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002583 loaded_vmcs->cpu = -1;
2584 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002585
2586 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002587 loaded_vmcs->msr_bitmap = (unsigned long *)
2588 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002589 if (!loaded_vmcs->msr_bitmap)
2590 goto out_vmcs;
2591 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002592
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002593 if (IS_ENABLED(CONFIG_HYPERV) &&
2594 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002595 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2596 struct hv_enlightened_vmcs *evmcs =
2597 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2598
2599 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2600 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002601 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002602
2603 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002604 memset(&loaded_vmcs->controls_shadow, 0,
2605 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002606
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002607 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002608
2609out_vmcs:
2610 free_loaded_vmcs(loaded_vmcs);
2611 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002612}
2613
Sam Ravnborg39959582007-06-01 00:47:13 -07002614static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615{
2616 int cpu;
2617
Zachary Amsden3230bb42009-09-29 11:38:37 -10002618 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002619 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002620 per_cpu(vmxarea, cpu) = NULL;
2621 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622}
2623
Avi Kivity6aa8b732006-12-10 02:21:36 -08002624static __init int alloc_kvm_area(void)
2625{
2626 int cpu;
2627
Zachary Amsden3230bb42009-09-29 11:38:37 -10002628 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629 struct vmcs *vmcs;
2630
Ben Gardon41836832019-02-11 11:02:52 -08002631 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 if (!vmcs) {
2633 free_kvm_area();
2634 return -ENOMEM;
2635 }
2636
Liran Alon2307af12018-06-29 22:59:04 +03002637 /*
2638 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2639 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2640 * revision_id reported by MSR_IA32_VMX_BASIC.
2641 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002642 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002643 * TLFS, VMXArea passed as VMXON argument should
2644 * still be marked with revision_id reported by
2645 * physical CPU.
2646 */
2647 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002648 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002649
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 per_cpu(vmxarea, cpu) = vmcs;
2651 }
2652 return 0;
2653}
2654
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002655static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002656 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002658 if (!emulate_invalid_guest_state) {
2659 /*
2660 * CS and SS RPL should be equal during guest entry according
2661 * to VMX spec, but in reality it is not always so. Since vcpu
2662 * is in the middle of the transition from real mode to
2663 * protected mode it is safe to assume that RPL 0 is a good
2664 * default value.
2665 */
2666 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002667 save->selector &= ~SEGMENT_RPL_MASK;
2668 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002669 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002670 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002671 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
2674static void enter_pmode(struct kvm_vcpu *vcpu)
2675{
2676 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002677 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678
Gleb Natapovd99e4152012-12-20 16:57:45 +02002679 /*
2680 * Update real mode segment cache. It may be not up-to-date if sement
2681 * register was written while vcpu was in a guest mode.
2682 */
2683 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2684 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2685 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2686 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2687 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2688 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2689
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002690 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002692 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002693
2694 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002695 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2696 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697 vmcs_writel(GUEST_RFLAGS, flags);
2698
Rusty Russell66aee912007-07-17 23:34:16 +10002699 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2700 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701
2702 update_exception_bitmap(vcpu);
2703
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002704 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2705 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2706 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2707 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2708 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2709 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002710}
2711
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002712static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713{
Mathias Krause772e0312012-08-30 01:30:19 +02002714 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002715 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716
Gleb Natapovd99e4152012-12-20 16:57:45 +02002717 var.dpl = 0x3;
2718 if (seg == VCPU_SREG_CS)
2719 var.type = 0x3;
2720
2721 if (!emulate_invalid_guest_state) {
2722 var.selector = var.base >> 4;
2723 var.base = var.base & 0xffff0;
2724 var.limit = 0xffff;
2725 var.g = 0;
2726 var.db = 0;
2727 var.present = 1;
2728 var.s = 1;
2729 var.l = 0;
2730 var.unusable = 0;
2731 var.type = 0x3;
2732 var.avl = 0;
2733 if (save->base & 0xf)
2734 printk_once(KERN_WARNING "kvm: segment base is not "
2735 "paragraph aligned when entering "
2736 "protected mode (seg=%d)", seg);
2737 }
2738
2739 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002740 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002741 vmcs_write32(sf->limit, var.limit);
2742 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743}
2744
2745static void enter_rmode(struct kvm_vcpu *vcpu)
2746{
2747 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002748 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002749 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002750
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002751 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2752 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2753 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2754 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2755 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002756 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2757 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002758
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002759 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760
Gleb Natapov776e58e2011-03-13 12:34:27 +02002761 /*
2762 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002763 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002764 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002765 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002766 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2767 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002768
Avi Kivity2fb92db2011-04-27 19:42:18 +03002769 vmx_segment_cache_clear(vmx);
2770
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002771 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002773 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2774
2775 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002776 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002778 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779
2780 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002781 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782 update_exception_bitmap(vcpu);
2783
Gleb Natapovd99e4152012-12-20 16:57:45 +02002784 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2785 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2786 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2787 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2788 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2789 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002790
Eddie Dong8668a3c2007-10-10 14:26:45 +08002791 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792}
2793
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002794void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302795{
2796 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002797 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2798
2799 if (!msr)
2800 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302801
Avi Kivityf6801df2010-01-21 15:31:50 +02002802 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302803 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002804 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302805 msr->data = efer;
2806 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002807 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302808
2809 msr->data = efer & ~EFER_LME;
2810 }
2811 setup_msrs(vmx);
2812}
2813
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002814#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815
2816static void enter_lmode(struct kvm_vcpu *vcpu)
2817{
2818 u32 guest_tr_ar;
2819
Avi Kivity2fb92db2011-04-27 19:42:18 +03002820 vmx_segment_cache_clear(to_vmx(vcpu));
2821
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002823 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002824 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2825 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002827 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2828 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829 }
Avi Kivityda38f432010-07-06 11:30:49 +03002830 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002831}
2832
2833static void exit_lmode(struct kvm_vcpu *vcpu)
2834{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002835 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002836 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837}
2838
2839#endif
2840
Sean Christopherson5058b692020-03-20 14:28:14 -07002841static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2842{
2843 struct vcpu_vmx *vmx = to_vmx(vcpu);
2844
2845 /*
2846 * Flush all EPTP/VPID contexts, as the TLB flush _may_ have been
2847 * invoked via kvm_flush_remote_tlbs(). Flushing remote TLBs requires
2848 * all contexts to be flushed, not just the active context.
2849 *
2850 * Note, this also ensures a deferred TLB flush with VPID enabled and
2851 * EPT disabled invalidates the "correct" VPID, by nuking both L1 and
2852 * L2's VPIDs.
2853 */
2854 if (enable_ept) {
2855 ept_sync_global();
2856 } else if (enable_vpid) {
2857 if (cpu_has_vmx_invvpid_global()) {
2858 vpid_sync_vcpu_global();
2859 } else {
2860 vpid_sync_vcpu_single(vmx->vpid);
2861 vpid_sync_vcpu_single(vmx->nested.vpid02);
2862 }
2863 }
2864}
2865
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002866static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2867{
2868 u64 root_hpa = vcpu->arch.mmu->root_hpa;
2869
2870 /* No flush required if the current context is invalid. */
2871 if (!VALID_PAGE(root_hpa))
2872 return;
2873
2874 if (enable_ept)
2875 ept_sync_context(construct_eptp(vcpu, root_hpa));
2876 else if (!is_guest_mode(vcpu))
2877 vpid_sync_context(to_vmx(vcpu)->vpid);
2878 else
2879 vpid_sync_context(nested_get_vpid02(vcpu));
2880}
2881
Junaid Shahidfaff8752018-06-29 13:10:05 -07002882static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2883{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002884 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07002885 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
2886 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002887 */
Sean Christophersonad104b52020-03-20 14:28:11 -07002888 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002889}
2890
Sean Christophersone64419d2020-03-20 14:28:10 -07002891static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2892{
2893 /*
2894 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
2895 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
2896 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2897 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2898 * i.e. no explicit INVVPID is necessary.
2899 */
2900 vpid_sync_context(to_vmx(vcpu)->vpid);
2901}
2902
Avi Kivitye8467fd2009-12-29 18:43:06 +02002903static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2904{
2905 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2906
2907 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2908 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2909}
2910
Anthony Liguori25c4c272007-04-27 09:29:21 +03002911static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002912{
Avi Kivityfc78f512009-12-07 12:16:48 +02002913 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2914
2915 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2916 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002917}
2918
Sheng Yang14394422008-04-28 12:24:45 +08002919static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2920{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002921 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2922
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002923 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002924 return;
2925
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002926 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002927 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2928 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2929 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2930 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002931 }
2932}
2933
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002934void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002935{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002936 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2937
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002938 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002939 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2940 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2941 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2942 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002943 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002944
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002945 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002946}
2947
Sheng Yang14394422008-04-28 12:24:45 +08002948static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2949 unsigned long cr0,
2950 struct kvm_vcpu *vcpu)
2951{
Sean Christopherson2183f562019-05-07 12:17:56 -07002952 struct vcpu_vmx *vmx = to_vmx(vcpu);
2953
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002954 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002955 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002956 if (!(cr0 & X86_CR0_PG)) {
2957 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002958 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2959 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002960 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002961 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002962 } else if (!is_paging(vcpu)) {
2963 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002964 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2965 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002966 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002967 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002968 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002969
2970 if (!(cr0 & X86_CR0_WP))
2971 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002972}
2973
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002974void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002976 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002977 unsigned long hw_cr0;
2978
Sean Christopherson3de63472018-07-13 08:42:30 -07002979 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002980 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002981 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002982 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002983 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002984
Gleb Natapov218e7632013-01-21 15:36:45 +02002985 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2986 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987
Gleb Natapov218e7632013-01-21 15:36:45 +02002988 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2989 enter_rmode(vcpu);
2990 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002992#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002993 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002994 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002995 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002996 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002997 exit_lmode(vcpu);
2998 }
2999#endif
3000
Sean Christophersonb4d18512018-03-05 12:04:40 -08003001 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08003002 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3003
Avi Kivity6aa8b732006-12-10 02:21:36 -08003004 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003005 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003006 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003007
3008 /* depends on vcpu->arch.cr0 to be set to a new value */
3009 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010}
3011
Yu Zhang855feb62017-08-24 20:27:55 +08003012static int get_ept_level(struct kvm_vcpu *vcpu)
3013{
Sean Christopherson148d735e2020-02-07 09:37:41 -08003014 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
Sean Christophersonac69dfa2020-03-02 18:02:37 -08003015 return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
Yu Zhang855feb62017-08-24 20:27:55 +08003016 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
3017 return 5;
3018 return 4;
3019}
3020
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003021u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08003022{
Yu Zhang855feb62017-08-24 20:27:55 +08003023 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003024
Yu Zhang855feb62017-08-24 20:27:55 +08003025 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003026
Peter Feiner995f00a2017-06-30 17:26:32 -07003027 if (enable_ept_ad_bits &&
3028 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003029 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003030 eptp |= (root_hpa & PAGE_MASK);
3031
3032 return eptp;
3033}
3034
Paolo Bonzini727a7e22020-03-05 03:52:50 -05003035void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036{
Tianyu Lan877ad952018-07-19 08:40:23 +00003037 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003038 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003039 unsigned long guest_cr3;
3040 u64 eptp;
3041
3042 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003043 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07003044 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08003045 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003046
Sean Christophersonafaf0b22020-03-21 13:26:00 -07003047 if (kvm_x86_ops.tlb_remote_flush) {
Tianyu Lan877ad952018-07-19 08:40:23 +00003048 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3049 to_vmx(vcpu)->ept_pointer = eptp;
3050 to_kvm_vmx(kvm)->ept_pointers_match
3051 = EPT_POINTERS_CHECK;
3052 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3053 }
3054
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003055 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3056 if (is_guest_mode(vcpu))
3057 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003058 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003059 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003060 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3061 guest_cr3 = vcpu->arch.cr3;
3062 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3063 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003064 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003065 }
3066
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003067 if (update_guest_cr3)
3068 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069}
3070
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003071int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003072{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003073 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003074 /*
3075 * Pass through host's Machine Check Enable value to hw_cr4, which
3076 * is in force while we are in guest mode. Do not let guests control
3077 * this bit, even if host CR4.MCE == 0.
3078 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003079 unsigned long hw_cr4;
3080
3081 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3082 if (enable_unrestricted_guest)
3083 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003084 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003085 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3086 else
3087 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003088
Sean Christopherson64f7a112018-04-30 10:01:06 -07003089 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3090 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003091 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003092 hw_cr4 &= ~X86_CR4_UMIP;
3093 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003094 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3095 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3096 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003097 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003098
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003099 if (cr4 & X86_CR4_VMXE) {
3100 /*
3101 * To use VMXON (and later other VMX instructions), a guest
3102 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3103 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003104 * is here. We operate under the default treatment of SMM,
3105 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003106 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003107 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003108 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003109 }
David Matlack38991522016-11-29 18:14:08 -08003110
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003111 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003112 return 1;
3113
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003114 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003115
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003116 if (!enable_unrestricted_guest) {
3117 if (enable_ept) {
3118 if (!is_paging(vcpu)) {
3119 hw_cr4 &= ~X86_CR4_PAE;
3120 hw_cr4 |= X86_CR4_PSE;
3121 } else if (!(cr4 & X86_CR4_PAE)) {
3122 hw_cr4 &= ~X86_CR4_PAE;
3123 }
3124 }
3125
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003126 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003127 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3128 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3129 * to be manually disabled when guest switches to non-paging
3130 * mode.
3131 *
3132 * If !enable_unrestricted_guest, the CPU is always running
3133 * with CR0.PG=1 and CR4 needs to be modified.
3134 * If enable_unrestricted_guest, the CPU automatically
3135 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003136 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003137 if (!is_paging(vcpu))
3138 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3139 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003140
Sheng Yang14394422008-04-28 12:24:45 +08003141 vmcs_writel(CR4_READ_SHADOW, cr4);
3142 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003143 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003144}
3145
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003146void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147{
Avi Kivitya9179492011-01-03 14:28:52 +02003148 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149 u32 ar;
3150
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003151 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003152 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003153 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003154 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003155 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003156 var->base = vmx_read_guest_seg_base(vmx, seg);
3157 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3158 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003159 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003160 var->base = vmx_read_guest_seg_base(vmx, seg);
3161 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3162 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3163 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003164 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165 var->type = ar & 15;
3166 var->s = (ar >> 4) & 1;
3167 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003168 /*
3169 * Some userspaces do not preserve unusable property. Since usable
3170 * segment has to be present according to VMX spec we can use present
3171 * property to amend userspace bug by making unusable segment always
3172 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3173 * segment as unusable.
3174 */
3175 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176 var->avl = (ar >> 12) & 1;
3177 var->l = (ar >> 13) & 1;
3178 var->db = (ar >> 14) & 1;
3179 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180}
3181
Avi Kivitya9179492011-01-03 14:28:52 +02003182static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3183{
Avi Kivitya9179492011-01-03 14:28:52 +02003184 struct kvm_segment s;
3185
3186 if (to_vmx(vcpu)->rmode.vm86_active) {
3187 vmx_get_segment(vcpu, &s, seg);
3188 return s.base;
3189 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003190 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003191}
3192
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003193int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003194{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003195 struct vcpu_vmx *vmx = to_vmx(vcpu);
3196
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003197 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003198 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003199 else {
3200 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003201 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003202 }
Avi Kivity69c73022011-03-07 15:26:44 +02003203}
3204
Avi Kivity653e3102007-05-07 10:55:37 +03003205static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207 u32 ar;
3208
Avi Kivityf0495f92012-06-07 17:06:10 +03003209 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210 ar = 1 << 16;
3211 else {
3212 ar = var->type & 15;
3213 ar |= (var->s & 1) << 4;
3214 ar |= (var->dpl & 3) << 5;
3215 ar |= (var->present & 1) << 7;
3216 ar |= (var->avl & 1) << 12;
3217 ar |= (var->l & 1) << 13;
3218 ar |= (var->db & 1) << 14;
3219 ar |= (var->g & 1) << 15;
3220 }
Avi Kivity653e3102007-05-07 10:55:37 +03003221
3222 return ar;
3223}
3224
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003225void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003226{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003227 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003228 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003229
Avi Kivity2fb92db2011-04-27 19:42:18 +03003230 vmx_segment_cache_clear(vmx);
3231
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003232 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3233 vmx->rmode.segs[seg] = *var;
3234 if (seg == VCPU_SREG_TR)
3235 vmcs_write16(sf->selector, var->selector);
3236 else if (var->s)
3237 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003238 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003239 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003240
Avi Kivity653e3102007-05-07 10:55:37 +03003241 vmcs_writel(sf->base, var->base);
3242 vmcs_write32(sf->limit, var->limit);
3243 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003244
3245 /*
3246 * Fix the "Accessed" bit in AR field of segment registers for older
3247 * qemu binaries.
3248 * IA32 arch specifies that at the time of processor reset the
3249 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003250 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003251 * state vmexit when "unrestricted guest" mode is turned on.
3252 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3253 * tree. Newer qemu binaries with that qemu fix would not need this
3254 * kvm hack.
3255 */
3256 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003257 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003258
Gleb Natapovf924d662012-12-12 19:10:55 +02003259 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003260
3261out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003262 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263}
3264
Avi Kivity6aa8b732006-12-10 02:21:36 -08003265static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3266{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003267 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268
3269 *db = (ar >> 14) & 1;
3270 *l = (ar >> 13) & 1;
3271}
3272
Gleb Natapov89a27f42010-02-16 10:51:48 +02003273static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003275 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3276 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277}
3278
Gleb Natapov89a27f42010-02-16 10:51:48 +02003279static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003281 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3282 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283}
3284
Gleb Natapov89a27f42010-02-16 10:51:48 +02003285static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003286{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003287 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3288 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003289}
3290
Gleb Natapov89a27f42010-02-16 10:51:48 +02003291static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003292{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003293 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3294 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295}
3296
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003297static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3298{
3299 struct kvm_segment var;
3300 u32 ar;
3301
3302 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003303 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003304 if (seg == VCPU_SREG_CS)
3305 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003306 ar = vmx_segment_access_rights(&var);
3307
3308 if (var.base != (var.selector << 4))
3309 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003310 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003311 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003312 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003313 return false;
3314
3315 return true;
3316}
3317
3318static bool code_segment_valid(struct kvm_vcpu *vcpu)
3319{
3320 struct kvm_segment cs;
3321 unsigned int cs_rpl;
3322
3323 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003324 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003325
Avi Kivity1872a3f2009-01-04 23:26:52 +02003326 if (cs.unusable)
3327 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003328 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003329 return false;
3330 if (!cs.s)
3331 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003332 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003333 if (cs.dpl > cs_rpl)
3334 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003335 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003336 if (cs.dpl != cs_rpl)
3337 return false;
3338 }
3339 if (!cs.present)
3340 return false;
3341
3342 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3343 return true;
3344}
3345
3346static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3347{
3348 struct kvm_segment ss;
3349 unsigned int ss_rpl;
3350
3351 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003352 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003353
Avi Kivity1872a3f2009-01-04 23:26:52 +02003354 if (ss.unusable)
3355 return true;
3356 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003357 return false;
3358 if (!ss.s)
3359 return false;
3360 if (ss.dpl != ss_rpl) /* DPL != RPL */
3361 return false;
3362 if (!ss.present)
3363 return false;
3364
3365 return true;
3366}
3367
3368static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3369{
3370 struct kvm_segment var;
3371 unsigned int rpl;
3372
3373 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003374 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003375
Avi Kivity1872a3f2009-01-04 23:26:52 +02003376 if (var.unusable)
3377 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378 if (!var.s)
3379 return false;
3380 if (!var.present)
3381 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003382 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003383 if (var.dpl < rpl) /* DPL < RPL */
3384 return false;
3385 }
3386
3387 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3388 * rights flags
3389 */
3390 return true;
3391}
3392
3393static bool tr_valid(struct kvm_vcpu *vcpu)
3394{
3395 struct kvm_segment tr;
3396
3397 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3398
Avi Kivity1872a3f2009-01-04 23:26:52 +02003399 if (tr.unusable)
3400 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003401 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003402 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003403 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003404 return false;
3405 if (!tr.present)
3406 return false;
3407
3408 return true;
3409}
3410
3411static bool ldtr_valid(struct kvm_vcpu *vcpu)
3412{
3413 struct kvm_segment ldtr;
3414
3415 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3416
Avi Kivity1872a3f2009-01-04 23:26:52 +02003417 if (ldtr.unusable)
3418 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003419 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003420 return false;
3421 if (ldtr.type != 2)
3422 return false;
3423 if (!ldtr.present)
3424 return false;
3425
3426 return true;
3427}
3428
3429static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3430{
3431 struct kvm_segment cs, ss;
3432
3433 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3434 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3435
Nadav Amitb32a9912015-03-29 16:33:04 +03003436 return ((cs.selector & SEGMENT_RPL_MASK) ==
3437 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003438}
3439
3440/*
3441 * Check if guest state is valid. Returns true if valid, false if
3442 * not.
3443 * We assume that registers are always usable
3444 */
3445static bool guest_state_valid(struct kvm_vcpu *vcpu)
3446{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003447 if (enable_unrestricted_guest)
3448 return true;
3449
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003450 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003451 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003452 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3453 return false;
3454 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3455 return false;
3456 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3457 return false;
3458 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3459 return false;
3460 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3461 return false;
3462 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3463 return false;
3464 } else {
3465 /* protected mode guest state checks */
3466 if (!cs_ss_rpl_check(vcpu))
3467 return false;
3468 if (!code_segment_valid(vcpu))
3469 return false;
3470 if (!stack_segment_valid(vcpu))
3471 return false;
3472 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3473 return false;
3474 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3475 return false;
3476 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3477 return false;
3478 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3479 return false;
3480 if (!tr_valid(vcpu))
3481 return false;
3482 if (!ldtr_valid(vcpu))
3483 return false;
3484 }
3485 /* TODO:
3486 * - Add checks on RIP
3487 * - Add checks on RFLAGS
3488 */
3489
3490 return true;
3491}
3492
Mike Dayd77c26f2007-10-08 09:02:08 -04003493static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003494{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003495 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003496 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003497 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003498
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003499 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003500 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003501 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3502 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003503 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003504 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003505 r = kvm_write_guest_page(kvm, fn++, &data,
3506 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003507 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003508 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003509 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3510 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003511 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003512 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3513 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003514 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003515 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003516 r = kvm_write_guest_page(kvm, fn, &data,
3517 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3518 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003519out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003520 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003521 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522}
3523
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003524static int init_rmode_identity_map(struct kvm *kvm)
3525{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003526 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003527 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003528 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003529 u32 tmp;
3530
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003531 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003532 mutex_lock(&kvm->slots_lock);
3533
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003534 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003535 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003536
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003537 if (!kvm_vmx->ept_identity_map_addr)
3538 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3539 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003540
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003541 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003542 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003543 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003544 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003545
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003546 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3547 if (r < 0)
3548 goto out;
3549 /* Set up identity-mapping pagetable for EPT in real mode */
3550 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3551 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3552 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3553 r = kvm_write_guest_page(kvm, identity_map_pfn,
3554 &tmp, i * sizeof(tmp), sizeof(tmp));
3555 if (r < 0)
3556 goto out;
3557 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003558 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003559
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003560out:
Tang Chena255d472014-09-16 18:41:58 +08003561 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003562 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003563}
3564
Avi Kivity6aa8b732006-12-10 02:21:36 -08003565static void seg_setup(int seg)
3566{
Mathias Krause772e0312012-08-30 01:30:19 +02003567 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003568 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003569
3570 vmcs_write16(sf->selector, 0);
3571 vmcs_writel(sf->base, 0);
3572 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003573 ar = 0x93;
3574 if (seg == VCPU_SREG_CS)
3575 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003576
3577 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578}
3579
Sheng Yangf78e0e22007-10-29 09:40:42 +08003580static int alloc_apic_access_page(struct kvm *kvm)
3581{
Xiao Guangrong44841412012-09-07 14:14:20 +08003582 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003583 int r = 0;
3584
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003585 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003586 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003587 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003588 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3589 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003590 if (r)
3591 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003592
Tang Chen73a6d942014-09-11 13:38:00 +08003593 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003594 if (is_error_page(page)) {
3595 r = -EFAULT;
3596 goto out;
3597 }
3598
Tang Chenc24ae0d2014-09-24 15:57:58 +08003599 /*
3600 * Do not pin the page in memory, so that memory hot-unplug
3601 * is able to migrate it.
3602 */
3603 put_page(page);
3604 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003605out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003606 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003607 return r;
3608}
3609
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003610int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003611{
3612 int vpid;
3613
Avi Kivity919818a2009-03-23 18:01:29 +02003614 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003615 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003616 spin_lock(&vmx_vpid_lock);
3617 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003618 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003619 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003620 else
3621 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003622 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003623 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003624}
3625
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003626void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003627{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003628 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003629 return;
3630 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003631 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003632 spin_unlock(&vmx_vpid_lock);
3633}
3634
Yi Wang1e4329ee2018-11-08 11:22:21 +08003635static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003636 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003637{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003638 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003639
3640 if (!cpu_has_vmx_msr_bitmap())
3641 return;
3642
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003643 if (static_branch_unlikely(&enable_evmcs))
3644 evmcs_touch_msr_bitmap();
3645
Sheng Yang25c5f222008-03-28 13:18:56 +08003646 /*
3647 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3648 * have the write-low and read-high bitmap offsets the wrong way round.
3649 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3650 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003651 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003652 if (type & MSR_TYPE_R)
3653 /* read-low */
3654 __clear_bit(msr, msr_bitmap + 0x000 / f);
3655
3656 if (type & MSR_TYPE_W)
3657 /* write-low */
3658 __clear_bit(msr, msr_bitmap + 0x800 / f);
3659
Sheng Yang25c5f222008-03-28 13:18:56 +08003660 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3661 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003662 if (type & MSR_TYPE_R)
3663 /* read-high */
3664 __clear_bit(msr, msr_bitmap + 0x400 / f);
3665
3666 if (type & MSR_TYPE_W)
3667 /* write-high */
3668 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3669
3670 }
3671}
3672
Yi Wang1e4329ee2018-11-08 11:22:21 +08003673static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003674 u32 msr, int type)
3675{
3676 int f = sizeof(unsigned long);
3677
3678 if (!cpu_has_vmx_msr_bitmap())
3679 return;
3680
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003681 if (static_branch_unlikely(&enable_evmcs))
3682 evmcs_touch_msr_bitmap();
3683
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003684 /*
3685 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3686 * have the write-low and read-high bitmap offsets the wrong way round.
3687 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3688 */
3689 if (msr <= 0x1fff) {
3690 if (type & MSR_TYPE_R)
3691 /* read-low */
3692 __set_bit(msr, msr_bitmap + 0x000 / f);
3693
3694 if (type & MSR_TYPE_W)
3695 /* write-low */
3696 __set_bit(msr, msr_bitmap + 0x800 / f);
3697
3698 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3699 msr &= 0x1fff;
3700 if (type & MSR_TYPE_R)
3701 /* read-high */
3702 __set_bit(msr, msr_bitmap + 0x400 / f);
3703
3704 if (type & MSR_TYPE_W)
3705 /* write-high */
3706 __set_bit(msr, msr_bitmap + 0xc00 / f);
3707
3708 }
3709}
3710
Yi Wang1e4329ee2018-11-08 11:22:21 +08003711static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003712 u32 msr, int type, bool value)
3713{
3714 if (value)
3715 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3716 else
3717 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3718}
3719
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003720static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003721{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003722 u8 mode = 0;
3723
3724 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003725 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003726 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3727 mode |= MSR_BITMAP_MODE_X2APIC;
3728 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3729 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3730 }
3731
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003732 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003733}
3734
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003735static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3736 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003737{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003738 int msr;
3739
3740 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3741 unsigned word = msr / BITS_PER_LONG;
3742 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3743 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003744 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003745
3746 if (mode & MSR_BITMAP_MODE_X2APIC) {
3747 /*
3748 * TPR reads and writes can be virtualized even if virtual interrupt
3749 * delivery is not in use.
3750 */
3751 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3752 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3753 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3754 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3755 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3756 }
3757 }
3758}
3759
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003760void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003761{
3762 struct vcpu_vmx *vmx = to_vmx(vcpu);
3763 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3764 u8 mode = vmx_msr_bitmap_mode(vcpu);
3765 u8 changed = mode ^ vmx->msr_bitmap_mode;
3766
3767 if (!changed)
3768 return;
3769
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003770 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3771 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3772
3773 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003774}
3775
Chao Pengb08c2892018-10-24 16:05:15 +08003776void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3777{
3778 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3779 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3780 u32 i;
3781
3782 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3783 MSR_TYPE_RW, flag);
3784 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3785 MSR_TYPE_RW, flag);
3786 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3787 MSR_TYPE_RW, flag);
3788 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3789 MSR_TYPE_RW, flag);
3790 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3791 vmx_set_intercept_for_msr(msr_bitmap,
3792 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3793 vmx_set_intercept_for_msr(msr_bitmap,
3794 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3795 }
3796}
3797
Liran Alone6c67d82018-09-04 10:56:52 +03003798static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3799{
3800 struct vcpu_vmx *vmx = to_vmx(vcpu);
3801 void *vapic_page;
3802 u32 vppr;
3803 int rvi;
3804
3805 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3806 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003807 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003808 return false;
3809
Paolo Bonzini7e712682018-10-03 13:44:26 +02003810 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003811
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003812 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003813 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003814
3815 return ((rvi & 0xf0) > (vppr & 0xf0));
3816}
3817
Wincy Van06a55242017-04-28 13:13:59 +08003818static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3819 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003820{
3821#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003822 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3823
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003824 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003825 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003826 * The vector of interrupt to be delivered to vcpu had
3827 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003828 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003829 * Following cases will be reached in this block, and
3830 * we always send a notification event in all cases as
3831 * explained below.
3832 *
3833 * Case 1: vcpu keeps in non-root mode. Sending a
3834 * notification event posts the interrupt to vcpu.
3835 *
3836 * Case 2: vcpu exits to root mode and is still
3837 * runnable. PIR will be synced to vIRR before the
3838 * next vcpu entry. Sending a notification event in
3839 * this case has no effect, as vcpu is not in root
3840 * mode.
3841 *
3842 * Case 3: vcpu exits to root mode and is blocked.
3843 * vcpu_block() has already synced PIR to vIRR and
3844 * never blocks vcpu if vIRR is not cleared. Therefore,
3845 * a blocked vcpu here does not wait for any requested
3846 * interrupts in PIR, and sending a notification event
3847 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003848 */
Feng Wu28b835d2015-09-18 22:29:54 +08003849
Wincy Van06a55242017-04-28 13:13:59 +08003850 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003851 return true;
3852 }
3853#endif
3854 return false;
3855}
3856
Wincy Van705699a2015-02-03 23:58:17 +08003857static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3858 int vector)
3859{
3860 struct vcpu_vmx *vmx = to_vmx(vcpu);
3861
3862 if (is_guest_mode(vcpu) &&
3863 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003864 /*
3865 * If a posted intr is not recognized by hardware,
3866 * we will accomplish it in the next vmentry.
3867 */
3868 vmx->nested.pi_pending = true;
3869 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003870 /* the PIR and ON have been set by L1. */
3871 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3872 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003873 return 0;
3874 }
3875 return -1;
3876}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003877/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003878 * Send interrupt to vcpu via posted interrupt way.
3879 * 1. If target vcpu is running(non-root mode), send posted interrupt
3880 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3881 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3882 * interrupt from PIR in next vmentry.
3883 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003884static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003885{
3886 struct vcpu_vmx *vmx = to_vmx(vcpu);
3887 int r;
3888
Wincy Van705699a2015-02-03 23:58:17 +08003889 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3890 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003891 return 0;
3892
3893 if (!vcpu->arch.apicv_active)
3894 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003895
Yang Zhanga20ed542013-04-11 19:25:15 +08003896 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003897 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003898
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003899 /* If a previous notification has sent the IPI, nothing to do. */
3900 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003901 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003902
Wincy Van06a55242017-04-28 13:13:59 +08003903 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003904 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003905
3906 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003907}
3908
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003910 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3911 * will not change in the lifetime of the guest.
3912 * Note that host-state that does change is set elsewhere. E.g., host-state
3913 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3914 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003915void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003916{
3917 u32 low32, high32;
3918 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003919 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003920
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003921 cr0 = read_cr0();
3922 WARN_ON(cr0 & X86_CR0_TS);
3923 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003924
3925 /*
3926 * Save the most likely value for this task's CR3 in the VMCS.
3927 * We can't use __get_current_cr3_fast() because we're not atomic.
3928 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003929 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003930 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003931 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003932
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003933 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003934 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003935 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003936 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003937
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003938 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003939#ifdef CONFIG_X86_64
3940 /*
3941 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003942 * vmx_prepare_switch_to_host(), in case userspace uses
3943 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003944 */
3945 vmcs_write16(HOST_DS_SELECTOR, 0);
3946 vmcs_write16(HOST_ES_SELECTOR, 0);
3947#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003948 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3949 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003950#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003951 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3952 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3953
Sean Christopherson23420802019-04-19 22:50:57 -07003954 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003955
Sean Christopherson453eafb2018-12-20 12:25:17 -08003956 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003957
3958 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3959 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3960 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3961 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3962
3963 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3964 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3965 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3966 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003967
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003968 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003969 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003970}
3971
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003972void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003973{
3974 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3975 if (enable_ept)
3976 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003977 if (is_guest_mode(&vmx->vcpu))
3978 vmx->vcpu.arch.cr4_guest_owned_bits &=
3979 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003980 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3981}
3982
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003983u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003984{
3985 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3986
Andrey Smetanind62caab2015-11-10 15:36:33 +03003987 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003988 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003989
3990 if (!enable_vnmi)
3991 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3992
Sean Christopherson804939e2019-05-07 12:18:05 -07003993 if (!enable_preemption_timer)
3994 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3995
Yang Zhang01e439b2013-04-11 19:25:12 +08003996 return pin_based_exec_ctrl;
3997}
3998
Andrey Smetanind62caab2015-11-10 15:36:33 +03003999static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4000{
4001 struct vcpu_vmx *vmx = to_vmx(vcpu);
4002
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004003 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004004 if (cpu_has_secondary_exec_ctrls()) {
4005 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004006 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004007 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4008 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4009 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004010 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004011 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4012 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4013 }
4014
4015 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004016 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004017}
4018
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004019u32 vmx_exec_control(struct vcpu_vmx *vmx)
4020{
4021 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4022
4023 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4024 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4025
4026 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4027 exec_control &= ~CPU_BASED_TPR_SHADOW;
4028#ifdef CONFIG_X86_64
4029 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4030 CPU_BASED_CR8_LOAD_EXITING;
4031#endif
4032 }
4033 if (!enable_ept)
4034 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4035 CPU_BASED_CR3_LOAD_EXITING |
4036 CPU_BASED_INVLPG_EXITING;
4037 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4038 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4039 CPU_BASED_MONITOR_EXITING);
4040 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4041 exec_control &= ~CPU_BASED_HLT_EXITING;
4042 return exec_control;
4043}
4044
4045
Paolo Bonzini80154d72017-08-24 13:55:35 +02004046static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004047{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004048 struct kvm_vcpu *vcpu = &vmx->vcpu;
4049
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004050 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004051
Sean Christopherson2ef76192020-03-02 15:56:22 -08004052 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004053 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004054 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004055 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4056 if (vmx->vpid == 0)
4057 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4058 if (!enable_ept) {
4059 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4060 enable_unrestricted_guest = 0;
4061 }
4062 if (!enable_unrestricted_guest)
4063 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004064 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004065 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004066 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004067 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4068 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004069 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004070
4071 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4072 * in vmx_set_cr4. */
4073 exec_control &= ~SECONDARY_EXEC_DESC;
4074
Abel Gordonabc4fc52013-04-18 14:35:25 +03004075 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4076 (handle_vmptrld).
4077 We can NOT enable shadow_vmcs here because we don't have yet
4078 a current VMCS12
4079 */
4080 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004081
4082 if (!enable_pml)
4083 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004084
Paolo Bonzini3db13482017-08-24 14:48:03 +02004085 if (vmx_xsaves_supported()) {
4086 /* Exposing XSAVES only when XSAVE is exposed */
4087 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004088 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004089 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4090 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4091
Aaron Lewis72041602019-10-21 16:30:20 -07004092 vcpu->arch.xsaves_enabled = xsaves_enabled;
4093
Paolo Bonzini3db13482017-08-24 14:48:03 +02004094 if (!xsaves_enabled)
4095 exec_control &= ~SECONDARY_EXEC_XSAVES;
4096
4097 if (nested) {
4098 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004099 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004100 SECONDARY_EXEC_XSAVES;
4101 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004102 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004103 ~SECONDARY_EXEC_XSAVES;
4104 }
4105 }
4106
Sean Christophersona7a200e2020-03-02 15:56:58 -08004107 if (cpu_has_vmx_rdtscp()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004108 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4109 if (!rdtscp_enabled)
4110 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4111
4112 if (nested) {
4113 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004114 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004115 SECONDARY_EXEC_RDTSCP;
4116 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004117 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004118 ~SECONDARY_EXEC_RDTSCP;
4119 }
4120 }
4121
Sean Christopherson5ffec6f2020-03-02 15:56:34 -08004122 if (cpu_has_vmx_invpcid()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004123 /* Exposing INVPCID only when PCID is exposed */
4124 bool invpcid_enabled =
4125 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4126 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4127
4128 if (!invpcid_enabled) {
4129 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4130 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4131 }
4132
4133 if (nested) {
4134 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004135 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004136 SECONDARY_EXEC_ENABLE_INVPCID;
4137 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004138 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004139 ~SECONDARY_EXEC_ENABLE_INVPCID;
4140 }
4141 }
4142
Jim Mattson45ec3682017-08-23 16:32:04 -07004143 if (vmx_rdrand_supported()) {
4144 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4145 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004146 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004147
4148 if (nested) {
4149 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004150 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004151 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004152 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004153 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004154 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004155 }
4156 }
4157
Jim Mattson75f4fc82017-08-23 16:32:03 -07004158 if (vmx_rdseed_supported()) {
4159 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4160 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004161 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004162
4163 if (nested) {
4164 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004165 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004166 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004167 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004168 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004169 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004170 }
4171 }
4172
Tao Xue69e72fa2019-07-16 14:55:49 +08004173 if (vmx_waitpkg_supported()) {
4174 bool waitpkg_enabled =
4175 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4176
4177 if (!waitpkg_enabled)
4178 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4179
4180 if (nested) {
4181 if (waitpkg_enabled)
4182 vmx->nested.msrs.secondary_ctls_high |=
4183 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4184 else
4185 vmx->nested.msrs.secondary_ctls_high &=
4186 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4187 }
4188 }
4189
Paolo Bonzini80154d72017-08-24 13:55:35 +02004190 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004191}
4192
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004193static void ept_set_mmio_spte_mask(void)
4194{
4195 /*
4196 * EPT Misconfigurations can be generated if the value of bits 2:0
4197 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004198 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004199 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004200 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004201}
4202
Wanpeng Lif53cd632014-12-02 19:14:58 +08004203#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004204
Sean Christopherson944c3462018-12-03 13:53:09 -08004205/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004206 * Noting that the initialization of Guest-state Area of VMCS is in
4207 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004208 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004209static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004210{
Sean Christopherson944c3462018-12-03 13:53:09 -08004211 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004212 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004213
Sheng Yang25c5f222008-03-28 13:18:56 +08004214 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004215 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004216
Avi Kivity6aa8b732006-12-10 02:21:36 -08004217 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4218
Avi Kivity6aa8b732006-12-10 02:21:36 -08004219 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004220 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004221
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004222 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004223
Dan Williamsdfa169b2016-06-02 11:17:24 -07004224 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004225 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004226 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004227 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004228
Andrey Smetanind62caab2015-11-10 15:36:33 +03004229 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004230 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4231 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4232 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4233 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4234
4235 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004236
Li RongQing0bcf2612015-12-03 13:29:34 +08004237 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004238 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004239 }
4240
Wanpeng Lib31c1142018-03-12 04:53:04 -07004241 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004242 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004243 vmx->ple_window = ple_window;
4244 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004245 }
4246
Xiao Guangrongc3707952011-07-12 03:28:04 +08004247 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4248 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004249 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4250
Avi Kivity9581d442010-10-19 16:46:55 +02004251 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4252 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004253 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004254 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4255 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004256
Bandan Das2a499e42017-08-03 15:54:41 -04004257 if (cpu_has_vmx_vmfunc())
4258 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4259
Eddie Dong2cc51562007-05-21 07:28:09 +03004260 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4261 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004262 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004263 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004264 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004265
Radim Krčmář74545702015-04-27 15:11:25 +02004266 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4267 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004268
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004269 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004270
4271 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004272 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004273
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004274 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4275 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4276
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004277 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004278
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004279 if (vmx->vpid != 0)
4280 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4281
Wanpeng Lif53cd632014-12-02 19:14:58 +08004282 if (vmx_xsaves_supported())
4283 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4284
Peter Feiner4e595162016-07-07 14:49:58 -07004285 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004286 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4287 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4288 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004289
4290 if (cpu_has_vmx_encls_vmexit())
4291 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004292
Sean Christopherson2ef76192020-03-02 15:56:22 -08004293 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004294 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4295 /* Bit[6~0] are forced to 1, writes are ignored. */
4296 vmx->pt_desc.guest.output_mask = 0x7F;
4297 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4298 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004299}
4300
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004301static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004302{
4303 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004304 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004305 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004306
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004307 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004308 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004309
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004310 vmx->msr_ia32_umwait_control = 0;
4311
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004312 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004313 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004314 kvm_set_cr8(vcpu, 0);
4315
4316 if (!init_event) {
4317 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4318 MSR_IA32_APICBASE_ENABLE;
4319 if (kvm_vcpu_is_reset_bsp(vcpu))
4320 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4321 apic_base_msr.host_initiated = true;
4322 kvm_set_apic_base(vcpu, &apic_base_msr);
4323 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004324
Avi Kivity2fb92db2011-04-27 19:42:18 +03004325 vmx_segment_cache_clear(vmx);
4326
Avi Kivity5706be02008-08-20 15:07:31 +03004327 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004328 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004329 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004330
4331 seg_setup(VCPU_SREG_DS);
4332 seg_setup(VCPU_SREG_ES);
4333 seg_setup(VCPU_SREG_FS);
4334 seg_setup(VCPU_SREG_GS);
4335 seg_setup(VCPU_SREG_SS);
4336
4337 vmcs_write16(GUEST_TR_SELECTOR, 0);
4338 vmcs_writel(GUEST_TR_BASE, 0);
4339 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4340 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4341
4342 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4343 vmcs_writel(GUEST_LDTR_BASE, 0);
4344 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4345 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4346
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004347 if (!init_event) {
4348 vmcs_write32(GUEST_SYSENTER_CS, 0);
4349 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4350 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4351 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4352 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004353
Wanpeng Lic37c2872017-11-20 14:52:21 -08004354 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004355 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004356
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004357 vmcs_writel(GUEST_GDTR_BASE, 0);
4358 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4359
4360 vmcs_writel(GUEST_IDTR_BASE, 0);
4361 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4362
Anthony Liguori443381a2010-12-06 10:53:38 -06004363 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004364 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004365 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004366 if (kvm_mpx_supported())
4367 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004368
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004369 setup_msrs(vmx);
4370
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4372
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004373 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004374 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004375 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004376 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004377 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004378 vmcs_write32(TPR_THRESHOLD, 0);
4379 }
4380
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004381 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004382
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004383 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004384 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004385 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004386 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004387 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004388
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004389 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004391 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004392 if (init_event)
4393 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004394}
4395
Jan Kiszkac9a79532014-03-07 20:03:15 +01004396static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004397{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004398 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004399}
4400
Jan Kiszkac9a79532014-03-07 20:03:15 +01004401static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004402{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004403 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004404 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004405 enable_irq_window(vcpu);
4406 return;
4407 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004408
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004409 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004410}
4411
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004412static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004413{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004414 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004415 uint32_t intr;
4416 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004417
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004418 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004419
Avi Kivityfa89a812008-09-01 15:57:51 +03004420 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004421 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004422 int inc_eip = 0;
4423 if (vcpu->arch.interrupt.soft)
4424 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004425 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004426 return;
4427 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004428 intr = irq | INTR_INFO_VALID_MASK;
4429 if (vcpu->arch.interrupt.soft) {
4430 intr |= INTR_TYPE_SOFT_INTR;
4431 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4432 vmx->vcpu.arch.event_exit_inst_len);
4433 } else
4434 intr |= INTR_TYPE_EXT_INTR;
4435 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004436
4437 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004438}
4439
Sheng Yangf08864b2008-05-15 18:23:25 +08004440static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4441{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004442 struct vcpu_vmx *vmx = to_vmx(vcpu);
4443
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004444 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004445 /*
4446 * Tracking the NMI-blocked state in software is built upon
4447 * finding the next open IRQ window. This, in turn, depends on
4448 * well-behaving guests: They have to keep IRQs disabled at
4449 * least as long as the NMI handler runs. Otherwise we may
4450 * cause NMI nesting, maybe breaking the guest. But as this is
4451 * highly unlikely, we can live with the residual risk.
4452 */
4453 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4454 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4455 }
4456
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004457 ++vcpu->stat.nmi_injections;
4458 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004459
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004460 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004461 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004462 return;
4463 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004464
Sheng Yangf08864b2008-05-15 18:23:25 +08004465 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4466 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004467
4468 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004469}
4470
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004471bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004472{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004473 struct vcpu_vmx *vmx = to_vmx(vcpu);
4474 bool masked;
4475
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004476 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004477 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004478 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004479 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004480 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4481 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4482 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004483}
4484
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004485void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004486{
4487 struct vcpu_vmx *vmx = to_vmx(vcpu);
4488
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004489 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004490 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4491 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4492 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4493 }
4494 } else {
4495 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4496 if (masked)
4497 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4498 GUEST_INTR_STATE_NMI);
4499 else
4500 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4501 GUEST_INTR_STATE_NMI);
4502 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004503}
4504
Jan Kiszka2505dc92013-04-14 12:12:47 +02004505static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4506{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004507 if (to_vmx(vcpu)->nested.nested_run_pending)
4508 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004509
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004510 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004511 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4512 return 0;
4513
Jan Kiszka2505dc92013-04-14 12:12:47 +02004514 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4515 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4516 | GUEST_INTR_STATE_NMI));
4517}
4518
Gleb Natapov78646122009-03-23 12:12:11 +02004519static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4520{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004521 if (to_vmx(vcpu)->nested.nested_run_pending)
4522 return false;
4523
4524 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4525 return true;
4526
4527 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004528 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4529 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004530}
4531
Izik Eiduscbc94022007-10-25 00:29:55 +02004532static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4533{
4534 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004535
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004536 if (enable_unrestricted_guest)
4537 return 0;
4538
Peter Xu6a3c6232020-01-09 09:57:16 -05004539 mutex_lock(&kvm->slots_lock);
4540 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4541 PAGE_SIZE * 3);
4542 mutex_unlock(&kvm->slots_lock);
4543
Izik Eiduscbc94022007-10-25 00:29:55 +02004544 if (ret)
4545 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004546 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004547 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004548}
4549
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004550static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4551{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004552 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004553 return 0;
4554}
4555
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004556static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004557{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004558 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004559 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004560 /*
4561 * Update instruction length as we may reinject the exception
4562 * from user space while in guest debugging mode.
4563 */
4564 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4565 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004566 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004567 return false;
4568 /* fall through */
4569 case DB_VECTOR:
4570 if (vcpu->guest_debug &
4571 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4572 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004573 /* fall through */
4574 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004575 case OF_VECTOR:
4576 case BR_VECTOR:
4577 case UD_VECTOR:
4578 case DF_VECTOR:
4579 case SS_VECTOR:
4580 case GP_VECTOR:
4581 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004582 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004583 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004584 return false;
4585}
4586
4587static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4588 int vec, u32 err_code)
4589{
4590 /*
4591 * Instruction with address size override prefix opcode 0x67
4592 * Cause the #SS fault with 0 error code in VM86 mode.
4593 */
4594 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004595 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004596 if (vcpu->arch.halt_request) {
4597 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004598 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004599 }
4600 return 1;
4601 }
4602 return 0;
4603 }
4604
4605 /*
4606 * Forward all other exceptions that are valid in real mode.
4607 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4608 * the required debugging infrastructure rework.
4609 */
4610 kvm_queue_exception(vcpu, vec);
4611 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004612}
4613
Andi Kleena0861c02009-06-08 17:37:09 +08004614/*
4615 * Trigger machine check on the host. We assume all the MSRs are already set up
4616 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4617 * We pass a fake environment to the machine check handler because we want
4618 * the guest to be always treated like user space, no matter what context
4619 * it used internally.
4620 */
4621static void kvm_machine_check(void)
4622{
Uros Bizjakfb56baa2020-04-14 09:14:14 +02004623#if defined(CONFIG_X86_MCE)
Andi Kleena0861c02009-06-08 17:37:09 +08004624 struct pt_regs regs = {
4625 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4626 .flags = X86_EFLAGS_IF,
4627 };
4628
4629 do_machine_check(&regs, 0);
4630#endif
4631}
4632
Avi Kivity851ba692009-08-24 11:10:17 +03004633static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004634{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004635 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004636 return 1;
4637}
4638
Sean Christopherson95b5a482019-04-19 22:50:59 -07004639static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004640{
Avi Kivity1155f762007-11-22 11:30:47 +02004641 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004642 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004643 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004644 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004645 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004646
Avi Kivity1155f762007-11-22 11:30:47 +02004647 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004648 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004649
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004650 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004651 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004652
Wanpeng Li082d06e2018-04-03 16:28:48 -07004653 if (is_invalid_opcode(intr_info))
4654 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004655
Avi Kivity6aa8b732006-12-10 02:21:36 -08004656 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004657 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004658 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004659
Liran Alon9e869482018-03-12 13:12:51 +02004660 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4661 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004662
4663 /*
4664 * VMware backdoor emulation on #GP interception only handles
4665 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4666 * error code on #GP.
4667 */
4668 if (error_code) {
4669 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4670 return 1;
4671 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004672 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004673 }
4674
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004675 /*
4676 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4677 * MMIO, it is better to report an internal error.
4678 * See the comments in vmx_handle_exit.
4679 */
4680 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4681 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4682 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4683 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004684 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004685 vcpu->run->internal.data[0] = vect_info;
4686 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004687 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004688 return 0;
4689 }
4690
Avi Kivity6aa8b732006-12-10 02:21:36 -08004691 if (is_page_fault(intr_info)) {
4692 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004693 /* EPT won't cause page fault directly */
4694 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004695 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004696 }
4697
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004698 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004699
4700 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4701 return handle_rmode_exception(vcpu, ex_no, error_code);
4702
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004703 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004704 case AC_VECTOR:
4705 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4706 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004707 case DB_VECTOR:
4708 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4709 if (!(vcpu->guest_debug &
4710 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004711 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004712 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004713 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004714 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004715
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004716 kvm_queue_exception(vcpu, DB_VECTOR);
4717 return 1;
4718 }
4719 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4720 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4721 /* fall through */
4722 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004723 /*
4724 * Update instruction length as we may reinject #BP from
4725 * user space while in guest debugging mode. Reading it for
4726 * #DB as well causes no harm, it is not used in that case.
4727 */
4728 vmx->vcpu.arch.event_exit_inst_len =
4729 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004731 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004732 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4733 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004734 break;
4735 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004736 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4737 kvm_run->ex.exception = ex_no;
4738 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004739 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004740 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004741 return 0;
4742}
4743
Andrea Arcangelif399e602019-11-04 17:59:58 -05004744static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004746 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004747 return 1;
4748}
4749
Avi Kivity851ba692009-08-24 11:10:17 +03004750static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004751{
Avi Kivity851ba692009-08-24 11:10:17 +03004752 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004753 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004754 return 0;
4755}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004756
Avi Kivity851ba692009-08-24 11:10:17 +03004757static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004758{
He, Qingbfdaab02007-09-12 14:18:28 +08004759 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004760 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004761 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004762
He, Qingbfdaab02007-09-12 14:18:28 +08004763 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004764 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004765
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004766 ++vcpu->stat.io_exits;
4767
Sean Christopherson432baf62018-03-08 08:57:26 -08004768 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004769 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004770
4771 port = exit_qualification >> 16;
4772 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004773 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004774
Sean Christophersondca7f122018-03-08 08:57:27 -08004775 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004776}
4777
Ingo Molnar102d8322007-02-19 14:37:47 +02004778static void
4779vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4780{
4781 /*
4782 * Patch in the VMCALL instruction:
4783 */
4784 hypercall[0] = 0x0f;
4785 hypercall[1] = 0x01;
4786 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004787}
4788
Guo Chao0fa06072012-06-28 15:16:19 +08004789/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004790static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4791{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004792 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004793 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4794 unsigned long orig_val = val;
4795
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004796 /*
4797 * We get here when L2 changed cr0 in a way that did not change
4798 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004799 * but did change L0 shadowed bits. So we first calculate the
4800 * effective cr0 value that L1 would like to write into the
4801 * hardware. It consists of the L2-owned bits from the new
4802 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004803 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004804 val = (val & ~vmcs12->cr0_guest_host_mask) |
4805 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4806
David Matlack38991522016-11-29 18:14:08 -08004807 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004808 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004809
4810 if (kvm_set_cr0(vcpu, val))
4811 return 1;
4812 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004813 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004814 } else {
4815 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004816 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004817 return 1;
David Matlack38991522016-11-29 18:14:08 -08004818
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004819 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004820 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004821}
4822
4823static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4824{
4825 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004826 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4827 unsigned long orig_val = val;
4828
4829 /* analogously to handle_set_cr0 */
4830 val = (val & ~vmcs12->cr4_guest_host_mask) |
4831 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4832 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004833 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004834 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004835 return 0;
4836 } else
4837 return kvm_set_cr4(vcpu, val);
4838}
4839
Paolo Bonzini0367f202016-07-12 10:44:55 +02004840static int handle_desc(struct kvm_vcpu *vcpu)
4841{
4842 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004843 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004844}
4845
Avi Kivity851ba692009-08-24 11:10:17 +03004846static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004847{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004848 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849 int cr;
4850 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004851 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004852 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853
He, Qingbfdaab02007-09-12 14:18:28 +08004854 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855 cr = exit_qualification & 15;
4856 reg = (exit_qualification >> 8) & 15;
4857 switch ((exit_qualification >> 4) & 3) {
4858 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004859 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004860 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861 switch (cr) {
4862 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004863 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004864 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004865 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004866 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004867 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004868 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004870 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004871 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004872 case 8: {
4873 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004874 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004875 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004876 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004877 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004878 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004879 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004880 return ret;
4881 /*
4882 * TODO: we might be squashing a
4883 * KVM_GUESTDBG_SINGLESTEP-triggered
4884 * KVM_EXIT_DEBUG here.
4885 */
Avi Kivity851ba692009-08-24 11:10:17 +03004886 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004887 return 0;
4888 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004889 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004890 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004891 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004892 WARN_ONCE(1, "Guest should always own CR0.TS");
4893 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004894 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004895 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896 case 1: /*mov from cr*/
4897 switch (cr) {
4898 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004899 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004900 val = kvm_read_cr3(vcpu);
4901 kvm_register_write(vcpu, reg, val);
4902 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004903 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004904 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004905 val = kvm_get_cr8(vcpu);
4906 kvm_register_write(vcpu, reg, val);
4907 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004908 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004909 }
4910 break;
4911 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004912 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004913 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004914 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004915
Kyle Huey6affcbe2016-11-29 12:40:40 -08004916 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004917 default:
4918 break;
4919 }
Avi Kivity851ba692009-08-24 11:10:17 +03004920 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004921 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004922 (int)(exit_qualification >> 4) & 3, cr);
4923 return 0;
4924}
4925
Avi Kivity851ba692009-08-24 11:10:17 +03004926static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004927{
He, Qingbfdaab02007-09-12 14:18:28 +08004928 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004929 int dr, dr7, reg;
4930
4931 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4932 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4933
4934 /* First, if DR does not exist, trigger UD */
4935 if (!kvm_require_dr(vcpu, dr))
4936 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004937
Jan Kiszkaf2483412010-01-20 18:20:20 +01004938 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004939 if (!kvm_require_cpl(vcpu, 0))
4940 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004941 dr7 = vmcs_readl(GUEST_DR7);
4942 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004943 /*
4944 * As the vm-exit takes precedence over the debug trap, we
4945 * need to emulate the latter, either for the host or the
4946 * guest debugging itself.
4947 */
4948 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004949 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004950 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004951 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004952 vcpu->run->debug.arch.exception = DB_VECTOR;
4953 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004954 return 0;
4955 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004956 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004957 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004958 kvm_queue_exception(vcpu, DB_VECTOR);
4959 return 1;
4960 }
4961 }
4962
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004963 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004964 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004965
4966 /*
4967 * No more DR vmexits; force a reload of the debug registers
4968 * and reenter on this instruction. The next vmexit will
4969 * retrieve the full state of the debug registers.
4970 */
4971 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4972 return 1;
4973 }
4974
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004975 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4976 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004977 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004978
4979 if (kvm_get_dr(vcpu, dr, &val))
4980 return 1;
4981 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004982 } else
Nadav Amit57773922014-06-18 17:19:23 +03004983 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004984 return 1;
4985
Kyle Huey6affcbe2016-11-29 12:40:40 -08004986 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004987}
4988
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004989static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4990{
4991 return vcpu->arch.dr6;
4992}
4993
4994static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4995{
4996}
4997
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004998static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4999{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005000 get_debugreg(vcpu->arch.db[0], 0);
5001 get_debugreg(vcpu->arch.db[1], 1);
5002 get_debugreg(vcpu->arch.db[2], 2);
5003 get_debugreg(vcpu->arch.db[3], 3);
5004 get_debugreg(vcpu->arch.dr6, 6);
5005 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5006
5007 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005008 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005009}
5010
Gleb Natapov020df072010-04-13 10:05:23 +03005011static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5012{
5013 vmcs_writel(GUEST_DR7, val);
5014}
5015
Avi Kivity851ba692009-08-24 11:10:17 +03005016static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005017{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005018 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005019 return 1;
5020}
5021
Avi Kivity851ba692009-08-24 11:10:17 +03005022static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005023{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005024 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005025
Avi Kivity3842d132010-07-27 12:30:24 +03005026 kvm_make_request(KVM_REQ_EVENT, vcpu);
5027
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005028 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005029 return 1;
5030}
5031
Avi Kivity851ba692009-08-24 11:10:17 +03005032static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005033{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005034 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005035}
5036
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005037static int handle_invd(struct kvm_vcpu *vcpu)
5038{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005039 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005040}
5041
Avi Kivity851ba692009-08-24 11:10:17 +03005042static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005043{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005044 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005045
5046 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005047 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005048}
5049
Avi Kivityfee84b02011-11-10 14:57:25 +02005050static int handle_rdpmc(struct kvm_vcpu *vcpu)
5051{
5052 int err;
5053
5054 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005055 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005056}
5057
Avi Kivity851ba692009-08-24 11:10:17 +03005058static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005059{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005060 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005061}
5062
Dexuan Cui2acf9232010-06-10 11:27:12 +08005063static int handle_xsetbv(struct kvm_vcpu *vcpu)
5064{
5065 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005066 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005067
5068 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005069 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005070 return 1;
5071}
5072
Avi Kivity851ba692009-08-24 11:10:17 +03005073static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005074{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005075 if (likely(fasteoi)) {
5076 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5077 int access_type, offset;
5078
5079 access_type = exit_qualification & APIC_ACCESS_TYPE;
5080 offset = exit_qualification & APIC_ACCESS_OFFSET;
5081 /*
5082 * Sane guest uses MOV to write EOI, with written value
5083 * not cared. So make a short-circuit here by avoiding
5084 * heavy instruction emulation.
5085 */
5086 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5087 (offset == APIC_EOI)) {
5088 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005089 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005090 }
5091 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005092 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005093}
5094
Yang Zhangc7c9c562013-01-25 10:18:51 +08005095static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5096{
5097 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5098 int vector = exit_qualification & 0xff;
5099
5100 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5101 kvm_apic_set_eoi_accelerated(vcpu, vector);
5102 return 1;
5103}
5104
Yang Zhang83d4c282013-01-25 10:18:49 +08005105static int handle_apic_write(struct kvm_vcpu *vcpu)
5106{
5107 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5108 u32 offset = exit_qualification & 0xfff;
5109
5110 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5111 kvm_apic_write_nodecode(vcpu, offset);
5112 return 1;
5113}
5114
Avi Kivity851ba692009-08-24 11:10:17 +03005115static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005116{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005117 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005118 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005119 bool has_error_code = false;
5120 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005121 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005122 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005123
5124 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005125 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005126 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005127
5128 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5129
5130 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005131 if (reason == TASK_SWITCH_GATE && idt_v) {
5132 switch (type) {
5133 case INTR_TYPE_NMI_INTR:
5134 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005135 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005136 break;
5137 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005138 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005139 kvm_clear_interrupt_queue(vcpu);
5140 break;
5141 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005142 if (vmx->idt_vectoring_info &
5143 VECTORING_INFO_DELIVER_CODE_MASK) {
5144 has_error_code = true;
5145 error_code =
5146 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5147 }
5148 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005149 case INTR_TYPE_SOFT_EXCEPTION:
5150 kvm_clear_exception_queue(vcpu);
5151 break;
5152 default:
5153 break;
5154 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005155 }
Izik Eidus37817f22008-03-24 23:14:53 +02005156 tss_selector = exit_qualification;
5157
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005158 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5159 type != INTR_TYPE_EXT_INTR &&
5160 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005161 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005162
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005163 /*
5164 * TODO: What about debug traps on tss switch?
5165 * Are we supposed to inject them and update dr6?
5166 */
Sean Christopherson10517782019-08-27 14:40:35 -07005167 return kvm_task_switch(vcpu, tss_selector,
5168 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005169 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005170}
5171
Avi Kivity851ba692009-08-24 11:10:17 +03005172static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005173{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005174 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005175 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005176 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005177
Sheng Yangf9c617f2009-03-25 10:08:52 +08005178 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005179
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005180 /*
5181 * EPT violation happened while executing iret from NMI,
5182 * "blocked by NMI" bit has to be set before next VM entry.
5183 * There are errata that may cause this bit to not be set:
5184 * AAK134, BY25.
5185 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005186 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005187 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005188 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005189 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5190
Sheng Yang14394422008-04-28 12:24:45 +08005191 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005192 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005193
Junaid Shahid27959a42016-12-06 16:46:10 -08005194 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005195 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005196 ? PFERR_USER_MASK : 0;
5197 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005198 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005199 ? PFERR_WRITE_MASK : 0;
5200 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005201 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005202 ? PFERR_FETCH_MASK : 0;
5203 /* ept page table entry is present? */
5204 error_code |= (exit_qualification &
5205 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5206 EPT_VIOLATION_EXECUTABLE))
5207 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005208
Paolo Bonzinieebed242016-11-28 14:39:58 +01005209 error_code |= (exit_qualification & 0x100) != 0 ?
5210 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005211
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005212 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005213 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005214}
5215
Avi Kivity851ba692009-08-24 11:10:17 +03005216static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005217{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005218 gpa_t gpa;
5219
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005220 /*
5221 * A nested guest cannot optimize MMIO vmexits, because we have an
5222 * nGPA here instead of the required GPA.
5223 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005224 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005225 if (!is_guest_mode(vcpu) &&
5226 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005227 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005228 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005229 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005230
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005231 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005232}
5233
Avi Kivity851ba692009-08-24 11:10:17 +03005234static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005235{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005236 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005237 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005238 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005239 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005240
5241 return 1;
5242}
5243
Mohammed Gamal80ced182009-09-01 12:48:18 +02005244static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005245{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005246 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005247 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005248 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005249
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005250 /*
5251 * We should never reach the point where we are emulating L2
5252 * due to invalid guest state as that means we incorrectly
5253 * allowed a nested VMEntry with an invalid vmcs12.
5254 */
5255 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5256
Sean Christopherson2183f562019-05-07 12:17:56 -07005257 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005258 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005259
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005260 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005261 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005262 return handle_interrupt_window(&vmx->vcpu);
5263
Radim Krčmář72875d82017-04-26 22:32:19 +02005264 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005265 return 1;
5266
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005267 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005268 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005269
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005270 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005271 vcpu->arch.exception.pending) {
5272 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5273 vcpu->run->internal.suberror =
5274 KVM_INTERNAL_ERROR_EMULATION;
5275 vcpu->run->internal.ndata = 0;
5276 return 0;
5277 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005278
Gleb Natapov8d76c492013-05-08 18:38:44 +03005279 if (vcpu->arch.halt_request) {
5280 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005281 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005282 }
5283
Sean Christopherson8fff2712019-08-27 14:40:37 -07005284 /*
5285 * Note, return 1 and not 0, vcpu_run() is responsible for
5286 * morphing the pending signal into the proper return code.
5287 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005288 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005289 return 1;
5290
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005291 if (need_resched())
5292 schedule();
5293 }
5294
Sean Christopherson8fff2712019-08-27 14:40:37 -07005295 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005296}
5297
5298static void grow_ple_window(struct kvm_vcpu *vcpu)
5299{
5300 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005301 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005302
Babu Mogerc8e88712018-03-16 16:37:24 -04005303 vmx->ple_window = __grow_ple_window(old, ple_window,
5304 ple_window_grow,
5305 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005306
Peter Xu4f75bcc2019-09-06 10:17:22 +08005307 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005308 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005309 trace_kvm_ple_window_update(vcpu->vcpu_id,
5310 vmx->ple_window, old);
5311 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005312}
5313
5314static void shrink_ple_window(struct kvm_vcpu *vcpu)
5315{
5316 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005317 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005318
Babu Mogerc8e88712018-03-16 16:37:24 -04005319 vmx->ple_window = __shrink_ple_window(old, ple_window,
5320 ple_window_shrink,
5321 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005322
Peter Xu4f75bcc2019-09-06 10:17:22 +08005323 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005324 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005325 trace_kvm_ple_window_update(vcpu->vcpu_id,
5326 vmx->ple_window, old);
5327 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005328}
5329
5330/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005331 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5332 */
5333static void wakeup_handler(void)
5334{
5335 struct kvm_vcpu *vcpu;
5336 int cpu = smp_processor_id();
5337
5338 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5339 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5340 blocked_vcpu_list) {
5341 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5342
5343 if (pi_test_on(pi_desc) == 1)
5344 kvm_vcpu_kick(vcpu);
5345 }
5346 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5347}
5348
Peng Haoe01bca22018-04-07 05:47:32 +08005349static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005350{
5351 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5352 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5353 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5354 0ull, VMX_EPT_EXECUTABLE_MASK,
5355 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005356 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005357
5358 ept_set_mmio_spte_mask();
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005359}
5360
Avi Kivity6aa8b732006-12-10 02:21:36 -08005361/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005362 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5363 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5364 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005365static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005366{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005367 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005368 grow_ple_window(vcpu);
5369
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005370 /*
5371 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5372 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5373 * never set PAUSE_EXITING and just set PLE if supported,
5374 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5375 */
5376 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005377 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005378}
5379
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005380static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005381{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005382 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005383}
5384
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005385static int handle_mwait(struct kvm_vcpu *vcpu)
5386{
5387 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5388 return handle_nop(vcpu);
5389}
5390
Jim Mattson45ec3682017-08-23 16:32:04 -07005391static int handle_invalid_op(struct kvm_vcpu *vcpu)
5392{
5393 kvm_queue_exception(vcpu, UD_VECTOR);
5394 return 1;
5395}
5396
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005397static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5398{
5399 return 1;
5400}
5401
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005402static int handle_monitor(struct kvm_vcpu *vcpu)
5403{
5404 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5405 return handle_nop(vcpu);
5406}
5407
Junaid Shahideb4b2482018-06-27 14:59:14 -07005408static int handle_invpcid(struct kvm_vcpu *vcpu)
5409{
5410 u32 vmx_instruction_info;
5411 unsigned long type;
5412 bool pcid_enabled;
5413 gva_t gva;
5414 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005415 unsigned i;
5416 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005417 struct {
5418 u64 pcid;
5419 u64 gla;
5420 } operand;
5421
5422 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5423 kvm_queue_exception(vcpu, UD_VECTOR);
5424 return 1;
5425 }
5426
5427 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5428 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5429
5430 if (type > 3) {
5431 kvm_inject_gp(vcpu, 0);
5432 return 1;
5433 }
5434
5435 /* According to the Intel instruction reference, the memory operand
5436 * is read even if it isn't needed (e.g., for type==all)
5437 */
5438 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005439 vmx_instruction_info, false,
5440 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005441 return 1;
5442
5443 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Junaid Shahidee1fa202020-03-20 14:28:03 -07005444 kvm_inject_emulated_page_fault(vcpu, &e);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005445 return 1;
5446 }
5447
5448 if (operand.pcid >> 12 != 0) {
5449 kvm_inject_gp(vcpu, 0);
5450 return 1;
5451 }
5452
5453 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5454
5455 switch (type) {
5456 case INVPCID_TYPE_INDIV_ADDR:
5457 if ((!pcid_enabled && (operand.pcid != 0)) ||
5458 is_noncanonical_address(operand.gla, vcpu)) {
5459 kvm_inject_gp(vcpu, 0);
5460 return 1;
5461 }
5462 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5463 return kvm_skip_emulated_instruction(vcpu);
5464
5465 case INVPCID_TYPE_SINGLE_CTXT:
5466 if (!pcid_enabled && (operand.pcid != 0)) {
5467 kvm_inject_gp(vcpu, 0);
5468 return 1;
5469 }
5470
5471 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5472 kvm_mmu_sync_roots(vcpu);
5473 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5474 }
5475
Junaid Shahidb94742c2018-06-27 14:59:20 -07005476 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005477 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005478 == operand.pcid)
5479 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005480
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005481 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005482 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005483 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005484 * given PCID, then nothing needs to be done here because a
5485 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005486 */
5487
5488 return kvm_skip_emulated_instruction(vcpu);
5489
5490 case INVPCID_TYPE_ALL_NON_GLOBAL:
5491 /*
5492 * Currently, KVM doesn't mark global entries in the shadow
5493 * page tables, so a non-global flush just degenerates to a
5494 * global flush. If needed, we could optimize this later by
5495 * keeping track of global entries in shadow page tables.
5496 */
5497
5498 /* fall-through */
5499 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5500 kvm_mmu_unload(vcpu);
5501 return kvm_skip_emulated_instruction(vcpu);
5502
5503 default:
5504 BUG(); /* We have already checked above that type <= 3 */
5505 }
5506}
5507
Kai Huang843e4332015-01-28 10:54:28 +08005508static int handle_pml_full(struct kvm_vcpu *vcpu)
5509{
5510 unsigned long exit_qualification;
5511
5512 trace_kvm_pml_full(vcpu->vcpu_id);
5513
5514 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5515
5516 /*
5517 * PML buffer FULL happened while executing iret from NMI,
5518 * "blocked by NMI" bit has to be set before next VM entry.
5519 */
5520 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005521 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005522 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5523 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5524 GUEST_INTR_STATE_NMI);
5525
5526 /*
5527 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5528 * here.., and there's no userspace involvement needed for PML.
5529 */
5530 return 1;
5531}
5532
Yunhong Jiang64672c92016-06-13 14:19:59 -07005533static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5534{
Sean Christopherson804939e2019-05-07 12:18:05 -07005535 struct vcpu_vmx *vmx = to_vmx(vcpu);
5536
5537 if (!vmx->req_immediate_exit &&
5538 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005539 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005540
Yunhong Jiang64672c92016-06-13 14:19:59 -07005541 return 1;
5542}
5543
Sean Christophersone4027cf2018-12-03 13:53:12 -08005544/*
5545 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5546 * are overwritten by nested_vmx_setup() when nested=1.
5547 */
5548static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5549{
5550 kvm_queue_exception(vcpu, UD_VECTOR);
5551 return 1;
5552}
5553
Sean Christopherson0b665d32018-08-14 09:33:34 -07005554static int handle_encls(struct kvm_vcpu *vcpu)
5555{
5556 /*
5557 * SGX virtualization is not yet supported. There is no software
5558 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5559 * to prevent the guest from executing ENCLS.
5560 */
5561 kvm_queue_exception(vcpu, UD_VECTOR);
5562 return 1;
5563}
5564
Nadav Har'El0140cae2011-05-25 23:06:28 +03005565/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005566 * The exit handlers return 1 if the exit was handled fully and guest execution
5567 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5568 * to be done to userspace and return 0.
5569 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005570static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005571 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005572 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005573 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005574 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005575 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005576 [EXIT_REASON_CR_ACCESS] = handle_cr,
5577 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005578 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5579 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5580 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005581 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005582 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005583 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005584 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005585 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005586 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005587 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5588 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5589 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5590 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5591 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5592 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5593 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5594 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5595 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005596 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5597 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005598 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005599 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005600 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005601 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005602 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005603 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005604 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5605 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005606 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5607 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005608 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005609 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005610 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005611 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005612 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5613 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005614 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005615 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005616 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005617 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005618 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005619 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005620 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005621};
5622
5623static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005624 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005625
Avi Kivity586f9602010-11-18 13:09:54 +02005626static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5627{
5628 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5629 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5630}
5631
Kai Huanga3eaa862015-11-04 13:46:05 +08005632static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005633{
Kai Huanga3eaa862015-11-04 13:46:05 +08005634 if (vmx->pml_pg) {
5635 __free_page(vmx->pml_pg);
5636 vmx->pml_pg = NULL;
5637 }
Kai Huang843e4332015-01-28 10:54:28 +08005638}
5639
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005640static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005641{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005642 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005643 u64 *pml_buf;
5644 u16 pml_idx;
5645
5646 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5647
5648 /* Do nothing if PML buffer is empty */
5649 if (pml_idx == (PML_ENTITY_NUM - 1))
5650 return;
5651
5652 /* PML index always points to next available PML buffer entity */
5653 if (pml_idx >= PML_ENTITY_NUM)
5654 pml_idx = 0;
5655 else
5656 pml_idx++;
5657
5658 pml_buf = page_address(vmx->pml_pg);
5659 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5660 u64 gpa;
5661
5662 gpa = pml_buf[pml_idx];
5663 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005664 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005665 }
5666
5667 /* reset PML index */
5668 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5669}
5670
5671/*
5672 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5673 * Called before reporting dirty_bitmap to userspace.
5674 */
5675static void kvm_flush_pml_buffers(struct kvm *kvm)
5676{
5677 int i;
5678 struct kvm_vcpu *vcpu;
5679 /*
5680 * We only need to kick vcpu out of guest mode here, as PML buffer
5681 * is flushed at beginning of all VMEXITs, and it's obvious that only
5682 * vcpus running in guest are possible to have unflushed GPAs in PML
5683 * buffer.
5684 */
5685 kvm_for_each_vcpu(i, vcpu, kvm)
5686 kvm_vcpu_kick(vcpu);
5687}
5688
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005689static void vmx_dump_sel(char *name, uint32_t sel)
5690{
5691 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005692 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005693 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5694 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5695 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5696}
5697
5698static void vmx_dump_dtsel(char *name, uint32_t limit)
5699{
5700 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5701 name, vmcs_read32(limit),
5702 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5703}
5704
Paolo Bonzini69090812019-04-15 15:16:17 +02005705void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005706{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005707 u32 vmentry_ctl, vmexit_ctl;
5708 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5709 unsigned long cr4;
5710 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005711 int i, n;
5712
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005713 if (!dump_invalid_vmcs) {
5714 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5715 return;
5716 }
5717
5718 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5719 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5720 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5721 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5722 cr4 = vmcs_readl(GUEST_CR4);
5723 efer = vmcs_read64(GUEST_IA32_EFER);
5724 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005725 if (cpu_has_secondary_exec_ctrls())
5726 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5727
5728 pr_err("*** Guest State ***\n");
5729 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5730 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5731 vmcs_readl(CR0_GUEST_HOST_MASK));
5732 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5733 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5734 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5735 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5736 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5737 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005738 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5739 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5740 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5741 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005742 }
5743 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5744 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5745 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5746 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5747 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5748 vmcs_readl(GUEST_SYSENTER_ESP),
5749 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5750 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5751 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5752 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5753 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5754 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5755 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5756 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5757 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5758 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5759 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5760 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5761 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005762 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5763 efer, vmcs_read64(GUEST_IA32_PAT));
5764 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5765 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005766 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005767 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005768 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005769 pr_err("PerfGlobCtl = 0x%016llx\n",
5770 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005771 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005772 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005773 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5774 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5775 vmcs_read32(GUEST_ACTIVITY_STATE));
5776 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5777 pr_err("InterruptStatus = %04x\n",
5778 vmcs_read16(GUEST_INTR_STATUS));
5779
5780 pr_err("*** Host State ***\n");
5781 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5782 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5783 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5784 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5785 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5786 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5787 vmcs_read16(HOST_TR_SELECTOR));
5788 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5789 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5790 vmcs_readl(HOST_TR_BASE));
5791 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5792 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5793 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5794 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5795 vmcs_readl(HOST_CR4));
5796 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5797 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5798 vmcs_read32(HOST_IA32_SYSENTER_CS),
5799 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5800 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005801 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5802 vmcs_read64(HOST_IA32_EFER),
5803 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005804 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005805 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005806 pr_err("PerfGlobCtl = 0x%016llx\n",
5807 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005808
5809 pr_err("*** Control State ***\n");
5810 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5811 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5812 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5813 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5814 vmcs_read32(EXCEPTION_BITMAP),
5815 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5816 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5817 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5818 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5819 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5820 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5821 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5822 vmcs_read32(VM_EXIT_INTR_INFO),
5823 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5824 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5825 pr_err(" reason=%08x qualification=%016lx\n",
5826 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5827 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5828 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5829 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005830 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005831 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005832 pr_err("TSC Multiplier = 0x%016llx\n",
5833 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005834 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5835 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5836 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5837 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5838 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005839 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005840 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5841 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005842 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005843 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005844 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5845 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5846 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005847 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005848 n = vmcs_read32(CR3_TARGET_COUNT);
5849 for (i = 0; i + 1 < n; i += 4)
5850 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5851 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5852 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5853 if (i < n)
5854 pr_err("CR3 target%u=%016lx\n",
5855 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5856 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5857 pr_err("PLE Gap=%08x Window=%08x\n",
5858 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5859 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5860 pr_err("Virtual processor ID = 0x%04x\n",
5861 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5862}
5863
Avi Kivity6aa8b732006-12-10 02:21:36 -08005864/*
5865 * The guest has exited. See if we can fix it or if we need userspace
5866 * assistance.
5867 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005868static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5869 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005870{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005871 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005872 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005873 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005874
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005875 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5876
Kai Huang843e4332015-01-28 10:54:28 +08005877 /*
5878 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5879 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5880 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5881 * mode as if vcpus is in root mode, the PML buffer must has been
5882 * flushed already.
5883 */
5884 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005885 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005886
Mohammed Gamal80ced182009-09-01 12:48:18 +02005887 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005888 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005889 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005890
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005891 if (is_guest_mode(vcpu)) {
5892 /*
5893 * The host physical addresses of some pages of guest memory
5894 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5895 * Page). The CPU may write to these pages via their host
5896 * physical address while L2 is running, bypassing any
5897 * address-translation-based dirty tracking (e.g. EPT write
5898 * protection).
5899 *
5900 * Mark them dirty on every exit from L2 to prevent them from
5901 * getting out of sync with dirty tracking.
5902 */
5903 nested_mark_vmcs12_pages_dirty(vcpu);
5904
5905 if (nested_vmx_exit_reflected(vcpu, exit_reason))
5906 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
5907 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005908
Mohammed Gamal51207022010-05-31 22:40:54 +03005909 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005910 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005911 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5912 vcpu->run->fail_entry.hardware_entry_failure_reason
5913 = exit_reason;
5914 return 0;
5915 }
5916
Avi Kivity29bd8a72007-09-10 17:27:03 +03005917 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005918 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005919 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5920 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005921 = vmcs_read32(VM_INSTRUCTION_ERROR);
5922 return 0;
5923 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005924
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005925 /*
5926 * Note:
5927 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5928 * delivery event since it indicates guest is accessing MMIO.
5929 * The vm-exit can be triggered again after return to guest that
5930 * will cause infinite loop.
5931 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005932 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005933 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005934 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005935 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005936 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5937 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5938 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005939 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005940 vcpu->run->internal.data[0] = vectoring_info;
5941 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005942 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5943 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5944 vcpu->run->internal.ndata++;
5945 vcpu->run->internal.data[3] =
5946 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5947 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005948 return 0;
5949 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005950
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005951 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005952 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5953 if (vmx_interrupt_allowed(vcpu)) {
5954 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5955 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5956 vcpu->arch.nmi_pending) {
5957 /*
5958 * This CPU don't support us in finding the end of an
5959 * NMI-blocked window if the guest runs with IRQs
5960 * disabled. So we pull the trigger after 1 s of
5961 * futile waiting, but inform the user about this.
5962 */
5963 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5964 "state on VCPU %d after 1 s timeout\n",
5965 __func__, vcpu->vcpu_id);
5966 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5967 }
5968 }
5969
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005970 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5971 kvm_skip_emulated_instruction(vcpu);
5972 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005973 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005974
5975 if (exit_reason >= kvm_vmx_max_exit_handlers)
5976 goto unexpected_vmexit;
5977#ifdef CONFIG_RETPOLINE
5978 if (exit_reason == EXIT_REASON_MSR_WRITE)
5979 return kvm_emulate_wrmsr(vcpu);
5980 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5981 return handle_preemption_timer(vcpu);
5982 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
5983 return handle_interrupt_window(vcpu);
5984 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5985 return handle_external_interrupt(vcpu);
5986 else if (exit_reason == EXIT_REASON_HLT)
5987 return kvm_emulate_halt(vcpu);
5988 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5989 return handle_ept_misconfig(vcpu);
5990#endif
5991
5992 exit_reason = array_index_nospec(exit_reason,
5993 kvm_vmx_max_exit_handlers);
5994 if (!kvm_vmx_exit_handlers[exit_reason])
5995 goto unexpected_vmexit;
5996
5997 return kvm_vmx_exit_handlers[exit_reason](vcpu);
5998
5999unexpected_vmexit:
6000 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
6001 dump_vmcs();
6002 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6003 vcpu->run->internal.suberror =
6004 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6005 vcpu->run->internal.ndata = 1;
6006 vcpu->run->internal.data[0] = exit_reason;
6007 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006008}
6009
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006010/*
6011 * Software based L1D cache flush which is used when microcode providing
6012 * the cache control MSR is not loaded.
6013 *
6014 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6015 * flush it is required to read in 64 KiB because the replacement algorithm
6016 * is not exactly LRU. This could be sized at runtime via topology
6017 * information but as all relevant affected CPUs have 32KiB L1D cache size
6018 * there is no point in doing so.
6019 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006020static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006021{
6022 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006023
6024 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006025 * This code is only executed when the the flush mode is 'cond' or
6026 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006027 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006028 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006029 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006030
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006031 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006032 * Clear the per-vcpu flush bit, it gets set again
6033 * either from vcpu_run() or from one of the unsafe
6034 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006035 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006036 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006037 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006038
6039 /*
6040 * Clear the per-cpu flush bit, it gets set again from
6041 * the interrupt handlers.
6042 */
6043 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6044 kvm_clear_cpu_l1tf_flush_l1d();
6045
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006046 if (!flush_l1d)
6047 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006048 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006049
6050 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006051
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006052 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6053 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6054 return;
6055 }
6056
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006057 asm volatile(
6058 /* First ensure the pages are in the TLB */
6059 "xorl %%eax, %%eax\n"
6060 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006061 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006062 "addl $4096, %%eax\n\t"
6063 "cmpl %%eax, %[size]\n\t"
6064 "jne .Lpopulate_tlb\n\t"
6065 "xorl %%eax, %%eax\n\t"
6066 "cpuid\n\t"
6067 /* Now fill the cache */
6068 "xorl %%eax, %%eax\n"
6069 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006070 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006071 "addl $64, %%eax\n\t"
6072 "cmpl %%eax, %[size]\n\t"
6073 "jne .Lfill_cache\n\t"
6074 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006075 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006076 [size] "r" (size)
6077 : "eax", "ebx", "ecx", "edx");
6078}
6079
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006080static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006081{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006082 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006083 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006084
6085 if (is_guest_mode(vcpu) &&
6086 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6087 return;
6088
Liran Alon132f4f72019-11-11 14:30:54 +02006089 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006090 if (is_guest_mode(vcpu))
6091 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6092 else
6093 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006094}
6095
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006096void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006097{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006098 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006099 u32 sec_exec_control;
6100
Jim Mattson8d860bb2018-05-09 16:56:05 -04006101 if (!lapic_in_kernel(vcpu))
6102 return;
6103
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006104 if (!flexpriority_enabled &&
6105 !cpu_has_vmx_virtualize_x2apic_mode())
6106 return;
6107
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006108 /* Postpone execution until vmcs01 is the current VMCS. */
6109 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006110 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006111 return;
6112 }
6113
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006114 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006115 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6116 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006117
Jim Mattson8d860bb2018-05-09 16:56:05 -04006118 switch (kvm_get_apic_mode(vcpu)) {
6119 case LAPIC_MODE_INVALID:
6120 WARN_ONCE(true, "Invalid local APIC state");
6121 case LAPIC_MODE_DISABLED:
6122 break;
6123 case LAPIC_MODE_XAPIC:
6124 if (flexpriority_enabled) {
6125 sec_exec_control |=
6126 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson33d19ec2020-03-20 14:28:16 -07006127 vmx_flush_tlb_current(vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006128 }
6129 break;
6130 case LAPIC_MODE_X2APIC:
6131 if (cpu_has_vmx_virtualize_x2apic_mode())
6132 sec_exec_control |=
6133 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6134 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006135 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006136 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006137
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006138 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006139}
6140
Tang Chen38b99172014-09-24 15:57:54 +08006141static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6142{
Jim Mattsonab5df312018-05-09 17:02:03 -04006143 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006144 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Sean Christopherson33d19ec2020-03-20 14:28:16 -07006145 vmx_flush_tlb_current(vcpu);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006146 }
Tang Chen38b99172014-09-24 15:57:54 +08006147}
6148
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006149static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006150{
6151 u16 status;
6152 u8 old;
6153
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006154 if (max_isr == -1)
6155 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006156
6157 status = vmcs_read16(GUEST_INTR_STATUS);
6158 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006159 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006160 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006161 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006162 vmcs_write16(GUEST_INTR_STATUS, status);
6163 }
6164}
6165
6166static void vmx_set_rvi(int vector)
6167{
6168 u16 status;
6169 u8 old;
6170
Wei Wang4114c272014-11-05 10:53:43 +08006171 if (vector == -1)
6172 vector = 0;
6173
Yang Zhangc7c9c562013-01-25 10:18:51 +08006174 status = vmcs_read16(GUEST_INTR_STATUS);
6175 old = (u8)status & 0xff;
6176 if ((u8)vector != old) {
6177 status &= ~0xff;
6178 status |= (u8)vector;
6179 vmcs_write16(GUEST_INTR_STATUS, status);
6180 }
6181}
6182
6183static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6184{
Liran Alon851c1a182017-12-24 18:12:56 +02006185 /*
6186 * When running L2, updating RVI is only relevant when
6187 * vmcs12 virtual-interrupt-delivery enabled.
6188 * However, it can be enabled only when L1 also
6189 * intercepts external-interrupts and in that case
6190 * we should not update vmcs02 RVI but instead intercept
6191 * interrupt. Therefore, do nothing when running L2.
6192 */
6193 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006194 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006195}
6196
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006197static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006198{
6199 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006200 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006201 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006202
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006203 WARN_ON(!vcpu->arch.apicv_active);
6204 if (pi_test_on(&vmx->pi_desc)) {
6205 pi_clear_on(&vmx->pi_desc);
6206 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006207 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006208 * But on x86 this is just a compiler barrier anyway.
6209 */
6210 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006211 max_irr_updated =
6212 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6213
6214 /*
6215 * If we are running L2 and L1 has a new pending interrupt
6216 * which can be injected, we should re-evaluate
6217 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006218 * If L1 intercepts external-interrupts, we should
6219 * exit from L2 to L1. Otherwise, interrupt should be
6220 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006221 */
Liran Alon851c1a182017-12-24 18:12:56 +02006222 if (is_guest_mode(vcpu) && max_irr_updated) {
6223 if (nested_exit_on_intr(vcpu))
6224 kvm_vcpu_exiting_guest_mode(vcpu);
6225 else
6226 kvm_make_request(KVM_REQ_EVENT, vcpu);
6227 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006228 } else {
6229 max_irr = kvm_lapic_find_highest_irr(vcpu);
6230 }
6231 vmx_hwapic_irr_update(vcpu, max_irr);
6232 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006233}
6234
Wanpeng Li17e433b2019-08-05 10:03:19 +08006235static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6236{
Joao Martins9482ae42019-11-11 17:20:10 +00006237 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6238
6239 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006240 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006241}
6242
Andrey Smetanin63086302015-11-10 15:36:32 +03006243static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006244{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006245 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006246 return;
6247
Yang Zhangc7c9c562013-01-25 10:18:51 +08006248 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6249 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6250 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6251 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6252}
6253
Paolo Bonzini967235d2016-12-19 14:03:45 +01006254static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6255{
6256 struct vcpu_vmx *vmx = to_vmx(vcpu);
6257
6258 pi_clear_on(&vmx->pi_desc);
6259 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6260}
6261
Sean Christopherson95b5a482019-04-19 22:50:59 -07006262static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006263{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006264 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006265
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006266 /* if exit due to PF check for async PF */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006267 if (is_page_fault(vmx->exit_intr_info)) {
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006268 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
Andi Kleena0861c02009-06-08 17:37:09 +08006269 /* Handle machine checks before interrupts are enabled */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006270 } else if (is_machine_check(vmx->exit_intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006271 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006272 /* We need to handle NMIs before interrupts are enabled */
Miaohe Lind71f5e02020-02-17 23:02:30 +08006273 } else if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006274 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006275 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006276 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006277 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006278}
Gleb Natapov20f65982009-05-11 13:35:55 +03006279
Sean Christopherson95b5a482019-04-19 22:50:59 -07006280static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006281{
Sean Christopherson49def502019-04-19 22:50:56 -07006282 unsigned int vector;
6283 unsigned long entry;
6284#ifdef CONFIG_X86_64
6285 unsigned long tmp;
6286#endif
6287 gate_desc *desc;
6288 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006289
Sean Christopherson49def502019-04-19 22:50:56 -07006290 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6291 if (WARN_ONCE(!is_external_intr(intr_info),
6292 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6293 return;
6294
6295 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006296 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006297 entry = gate_offset(desc);
6298
Sean Christopherson165072b2019-04-19 22:50:58 -07006299 kvm_before_interrupt(vcpu);
6300
Sean Christopherson49def502019-04-19 22:50:56 -07006301 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006302#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006303 "mov %%" _ASM_SP ", %[sp]\n\t"
6304 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6305 "push $%c[ss]\n\t"
6306 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006307#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006308 "pushf\n\t"
6309 __ASM_SIZE(push) " $%c[cs]\n\t"
6310 CALL_NOSPEC
6311 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006312#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006313 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006314#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006315 ASM_CALL_CONSTRAINT
6316 :
Nick Desaulniers428b8f12020-03-23 12:12:43 -07006317 [thunk_target]"r"(entry),
Sean Christopherson49def502019-04-19 22:50:56 -07006318 [ss]"i"(__KERNEL_DS),
6319 [cs]"i"(__KERNEL_CS)
6320 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006321
6322 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006323}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006324STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6325
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006326static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6327 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006328{
6329 struct vcpu_vmx *vmx = to_vmx(vcpu);
6330
6331 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6332 handle_external_interrupt_irqoff(vcpu);
6333 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6334 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006335 else if (!is_guest_mode(vcpu) &&
6336 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6337 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006338}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006339
Tom Lendackybc226f02018-05-10 22:06:39 +02006340static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006341{
Tom Lendackybc226f02018-05-10 22:06:39 +02006342 switch (index) {
6343 case MSR_IA32_SMBASE:
6344 /*
6345 * We cannot do SMM unless we can run the guest in big
6346 * real mode.
6347 */
6348 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006349 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6350 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006351 case MSR_AMD64_VIRT_SPEC_CTRL:
6352 /* This is AMD only. */
6353 return false;
6354 default:
6355 return true;
6356 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006357}
6358
Avi Kivity51aa01d2010-07-20 14:31:20 +03006359static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6360{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006361 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006362 bool unblock_nmi;
6363 u8 vector;
6364 bool idtv_info_valid;
6365
6366 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006367
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006368 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006369 if (vmx->loaded_vmcs->nmi_known_unmasked)
6370 return;
6371 /*
6372 * Can't use vmx->exit_intr_info since we're not sure what
6373 * the exit reason is.
6374 */
6375 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6376 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6377 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6378 /*
6379 * SDM 3: 27.7.1.2 (September 2008)
6380 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6381 * a guest IRET fault.
6382 * SDM 3: 23.2.2 (September 2008)
6383 * Bit 12 is undefined in any of the following cases:
6384 * If the VM exit sets the valid bit in the IDT-vectoring
6385 * information field.
6386 * If the VM exit is due to a double fault.
6387 */
6388 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6389 vector != DF_VECTOR && !idtv_info_valid)
6390 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6391 GUEST_INTR_STATE_NMI);
6392 else
6393 vmx->loaded_vmcs->nmi_known_unmasked =
6394 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6395 & GUEST_INTR_STATE_NMI);
6396 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6397 vmx->loaded_vmcs->vnmi_blocked_time +=
6398 ktime_to_ns(ktime_sub(ktime_get(),
6399 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006400}
6401
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006402static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006403 u32 idt_vectoring_info,
6404 int instr_len_field,
6405 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006406{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006407 u8 vector;
6408 int type;
6409 bool idtv_info_valid;
6410
6411 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006412
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006413 vcpu->arch.nmi_injected = false;
6414 kvm_clear_exception_queue(vcpu);
6415 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006416
6417 if (!idtv_info_valid)
6418 return;
6419
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006420 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006421
Avi Kivity668f6122008-07-02 09:28:55 +03006422 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6423 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006424
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006425 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006426 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006427 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006428 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006429 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006430 * Clear bit "block by NMI" before VM entry if a NMI
6431 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006432 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006433 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006434 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006435 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006436 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006437 /* fall through */
6438 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006439 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006440 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006441 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006442 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006443 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006444 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006445 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006446 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006447 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006448 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006449 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006450 break;
6451 default:
6452 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006453 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006454}
6455
Avi Kivity83422e12010-07-20 14:43:23 +03006456static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6457{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006458 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006459 VM_EXIT_INSTRUCTION_LEN,
6460 IDT_VECTORING_ERROR_CODE);
6461}
6462
Avi Kivityb463a6f2010-07-20 15:06:17 +03006463static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6464{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006465 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006466 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6467 VM_ENTRY_INSTRUCTION_LEN,
6468 VM_ENTRY_EXCEPTION_ERROR_CODE);
6469
6470 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6471}
6472
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006473static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6474{
6475 int i, nr_msrs;
6476 struct perf_guest_switch_msr *msrs;
6477
6478 msrs = perf_guest_get_msrs(&nr_msrs);
6479
6480 if (!msrs)
6481 return;
6482
6483 for (i = 0; i < nr_msrs; i++)
6484 if (msrs[i].host == msrs[i].guest)
6485 clear_atomic_switch_msr(vmx, msrs[i].msr);
6486 else
6487 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006488 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006489}
6490
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006491static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6492{
6493 u32 host_umwait_control;
6494
6495 if (!vmx_has_waitpkg(vmx))
6496 return;
6497
6498 host_umwait_control = get_umwait_control_msr();
6499
6500 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6501 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6502 vmx->msr_ia32_umwait_control,
6503 host_umwait_control, false);
6504 else
6505 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6506}
6507
Sean Christophersonf459a702018-08-27 15:21:11 -07006508static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006509{
6510 struct vcpu_vmx *vmx = to_vmx(vcpu);
6511 u64 tscl;
6512 u32 delta_tsc;
6513
Sean Christophersond264ee02018-08-27 15:21:12 -07006514 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006515 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6516 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6517 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006518 tscl = rdtsc();
6519 if (vmx->hv_deadline_tsc > tscl)
6520 /* set_hv_timer ensures the delta fits in 32-bits */
6521 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6522 cpu_preemption_timer_multi);
6523 else
6524 delta_tsc = 0;
6525
Sean Christopherson804939e2019-05-07 12:18:05 -07006526 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6527 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6528 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6529 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6530 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006531 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006532}
6533
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006534void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006535{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006536 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6537 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6538 vmcs_writel(HOST_RSP, host_rsp);
6539 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006540}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006541
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006542bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006543
6544static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6545{
6546 struct vcpu_vmx *vmx = to_vmx(vcpu);
6547 unsigned long cr3, cr4;
6548
6549 /* Record the guest's net vcpu time for enforced NMI injections. */
6550 if (unlikely(!enable_vnmi &&
6551 vmx->loaded_vmcs->soft_vnmi_blocked))
6552 vmx->loaded_vmcs->entry_time = ktime_get();
6553
6554 /* Don't enter VMX if guest state is invalid, let the exit handler
6555 start emulation until we arrive back to a valid state */
6556 if (vmx->emulation_required)
6557 return;
6558
6559 if (vmx->ple_window_dirty) {
6560 vmx->ple_window_dirty = false;
6561 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6562 }
6563
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006564 /*
6565 * We did this in prepare_switch_to_guest, because it needs to
6566 * be within srcu_read_lock.
6567 */
6568 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006569
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006570 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006571 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006572 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006573 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6574
6575 cr3 = __get_current_cr3_fast();
6576 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6577 vmcs_writel(HOST_CR3, cr3);
6578 vmx->loaded_vmcs->host_state.cr3 = cr3;
6579 }
6580
6581 cr4 = cr4_read_shadow();
6582 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6583 vmcs_writel(HOST_CR4, cr4);
6584 vmx->loaded_vmcs->host_state.cr4 = cr4;
6585 }
6586
6587 /* When single-stepping over STI and MOV SS, we must clear the
6588 * corresponding interruptibility bits in the guest state. Otherwise
6589 * vmentry fails as it then expects bit 14 (BS) in pending debug
6590 * exceptions being set, but that's not correct for the guest debugging
6591 * case. */
6592 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6593 vmx_set_interrupt_shadow(vcpu, 0);
6594
Aaron Lewis139a12c2019-10-21 16:30:25 -07006595 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006596
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006597 if (static_cpu_has(X86_FEATURE_PKU) &&
6598 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6599 vcpu->arch.pkru != vmx->host_pkru)
6600 __write_pkru(vcpu->arch.pkru);
6601
6602 pt_guest_enter(vmx);
6603
Wanpeng Li041bc422020-03-13 11:55:18 +08006604 if (vcpu_to_pmu(vcpu)->version)
6605 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006606 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006607
Sean Christopherson804939e2019-05-07 12:18:05 -07006608 if (enable_preemption_timer)
6609 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006610
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006611 if (lapic_in_kernel(vcpu) &&
6612 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6613 kvm_wait_lapic_expire(vcpu);
6614
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006615 /*
6616 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6617 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6618 * is no need to worry about the conditional branch over the wrmsr
6619 * being speculatively taken.
6620 */
6621 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6622
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006623 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006624 if (static_branch_unlikely(&vmx_l1d_should_flush))
6625 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006626 else if (static_branch_unlikely(&mds_user_clear))
6627 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006628
6629 if (vcpu->arch.cr2 != read_cr2())
6630 write_cr2(vcpu->arch.cr2);
6631
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006632 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6633 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006634
6635 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006636
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006637 /*
6638 * We do not use IBRS in the kernel. If this vCPU has used the
6639 * SPEC_CTRL MSR it may have left it on; save the value and
6640 * turn it off. This is much more efficient than blindly adding
6641 * it to the atomic save/restore list. Especially as the former
6642 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6643 *
6644 * For non-nested case:
6645 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6646 * save it.
6647 *
6648 * For nested case:
6649 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6650 * save it.
6651 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006652 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006653 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006654
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006655 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006656
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006657 /* All fields are clean at this point */
6658 if (static_branch_unlikely(&enable_evmcs))
6659 current_evmcs->hv_clean_fields |=
6660 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6661
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006662 if (static_branch_unlikely(&enable_evmcs))
6663 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6664
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006665 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006666 if (vmx->host_debugctlmsr)
6667 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006668
Avi Kivityaa67f602012-08-01 16:48:03 +03006669#ifndef CONFIG_X86_64
6670 /*
6671 * The sysexit path does not restore ds/es, so we must set them to
6672 * a reasonable value ourselves.
6673 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006674 * We can't defer this to vmx_prepare_switch_to_host() since that
6675 * function may be executed in interrupt context, which saves and
6676 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006677 */
6678 loadsegment(ds, __USER_DS);
6679 loadsegment(es, __USER_DS);
6680#endif
6681
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006682 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006683 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006684 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006685 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006686 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006687 vcpu->arch.regs_dirty = 0;
6688
Chao Peng2ef444f2018-10-24 16:05:12 +08006689 pt_guest_exit(vmx);
6690
Gleb Natapove0b890d2013-09-25 12:51:33 +03006691 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006692 * eager fpu is enabled if PKEY is supported and CR4 is switched
6693 * back on host, so it is safe to read guest PKRU from current
6694 * XSAVE.
6695 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006696 if (static_cpu_has(X86_FEATURE_PKU) &&
6697 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006698 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006699 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006700 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006701 }
6702
Aaron Lewis139a12c2019-10-21 16:30:25 -07006703 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006704
Gleb Natapove0b890d2013-09-25 12:51:33 +03006705 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006706 vmx->idt_vectoring_info = 0;
6707
6708 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006709 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6710 kvm_machine_check();
6711
Jim Mattsonb060ca32017-09-14 16:31:42 -07006712 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6713 return;
6714
6715 vmx->loaded_vmcs->launched = 1;
6716 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006717
Avi Kivity51aa01d2010-07-20 14:31:20 +03006718 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006719 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006720}
6721
Avi Kivity6aa8b732006-12-10 02:21:36 -08006722static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6723{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006724 struct vcpu_vmx *vmx = to_vmx(vcpu);
6725
Kai Huang843e4332015-01-28 10:54:28 +08006726 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006727 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006728 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006729 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006730 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006731}
6732
Sean Christopherson987b2592019-12-18 13:54:55 -08006733static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006734{
Ben Gardon41836832019-02-11 11:02:52 -08006735 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006736 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006737 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006738
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006739 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6740 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006741
Peter Feiner4e595162016-07-07 14:49:58 -07006742 err = -ENOMEM;
6743
Sean Christopherson034d8e22019-12-18 13:54:49 -08006744 vmx->vpid = allocate_vpid();
6745
Peter Feiner4e595162016-07-07 14:49:58 -07006746 /*
6747 * If PML is turned on, failure on enabling PML just results in failure
6748 * of creating the vcpu, therefore we can simplify PML logic (by
6749 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006750 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006751 */
6752 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006753 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006754 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006755 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006756 }
6757
Jim Mattson7d737102019-12-03 16:24:42 -08006758 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006759
Xiaoyao Li4be53412019-10-20 17:11:00 +08006760 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6761 u32 index = vmx_msr_index[i];
6762 u32 data_low, data_high;
6763 int j = vmx->nmsrs;
6764
6765 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6766 continue;
6767 if (wrmsr_safe(index, data_low, data_high) < 0)
6768 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006769
Xiaoyao Li4be53412019-10-20 17:11:00 +08006770 vmx->guest_msrs[j].index = i;
6771 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006772 switch (index) {
6773 case MSR_IA32_TSX_CTRL:
6774 /*
6775 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6776 * let's avoid changing CPUID bits under the host
6777 * kernel's feet.
6778 */
6779 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6780 break;
6781 default:
6782 vmx->guest_msrs[j].mask = -1ull;
6783 break;
6784 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006785 ++vmx->nmsrs;
6786 }
6787
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006788 err = alloc_loaded_vmcs(&vmx->vmcs01);
6789 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006790 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006791
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006792 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006793 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006794 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6795 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6796 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6797 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6798 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6799 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006800 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006801 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6802 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6803 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6804 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6805 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006806 vmx->msr_bitmap_mode = 0;
6807
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006808 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006809 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006810 vmx_vcpu_load(vcpu, cpu);
6811 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006812 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006813 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006814 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006815 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006816 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006817 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006818 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006819 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006820
Sean Christophersone90008d2018-03-05 12:04:37 -08006821 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006822 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006823 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006824 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006825 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006826
Roman Kagan63aff652018-07-19 21:59:07 +03006827 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006828 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006829 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006830 else
6831 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006832
Wincy Van705699a2015-02-03 23:58:17 +08006833 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006834 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006835
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006836 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006837 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006838
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006839 /*
6840 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6841 * or POSTED_INTR_WAKEUP_VECTOR.
6842 */
6843 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6844 vmx->pi_desc.sn = 1;
6845
Lan Tianyu53963a72018-12-06 15:34:36 +08006846 vmx->ept_pointer = INVALID_PAGE;
6847
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006848 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006849
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006850free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006851 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006852free_pml:
6853 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006854free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006855 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006856 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006857}
6858
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006859#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6860#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006861
Wanpeng Lib31c1142018-03-12 04:53:04 -07006862static int vmx_vm_init(struct kvm *kvm)
6863{
Tianyu Lan877ad952018-07-19 08:40:23 +00006864 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6865
Wanpeng Lib31c1142018-03-12 04:53:04 -07006866 if (!ple_gap)
6867 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006868
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006869 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6870 switch (l1tf_mitigation) {
6871 case L1TF_MITIGATION_OFF:
6872 case L1TF_MITIGATION_FLUSH_NOWARN:
6873 /* 'I explicitly don't care' is set */
6874 break;
6875 case L1TF_MITIGATION_FLUSH:
6876 case L1TF_MITIGATION_FLUSH_NOSMT:
6877 case L1TF_MITIGATION_FULL:
6878 /*
6879 * Warn upon starting the first VM in a potentially
6880 * insecure environment.
6881 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006882 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006883 pr_warn_once(L1TF_MSG_SMT);
6884 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6885 pr_warn_once(L1TF_MSG_L1D);
6886 break;
6887 case L1TF_MITIGATION_FULL_FORCE:
6888 /* Flush is enforced */
6889 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006890 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006891 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006892 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006893 return 0;
6894}
6895
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006896static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006897{
6898 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006899 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006900
Sean Christophersonff10e222019-12-20 20:45:10 -08006901 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6902 !this_cpu_has(X86_FEATURE_VMX)) {
6903 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6904 return -EIO;
6905 }
6906
Sean Christopherson7caaa712018-12-03 13:53:01 -08006907 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006908 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006909 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006910 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006911 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6912 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6913 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006914 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006915 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006916 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006917}
6918
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006919static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006920{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006921 u8 cache;
6922 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006923
Chia-I Wu222f06e2020-02-13 13:30:34 -08006924 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6925 * memory aliases with conflicting memory types and sometimes MCEs.
6926 * We have to be careful as to what are honored and when.
6927 *
6928 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6929 * UC. The effective memory type is UC or WC depending on guest PAT.
6930 * This was historically the source of MCEs and we want to be
6931 * conservative.
6932 *
6933 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
6934 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
6935 * EPT memory type is set to WB. The effective memory type is forced
6936 * WB.
6937 *
6938 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
6939 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08006940 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08006941
Paolo Bonzini606decd2015-10-01 13:12:47 +02006942 if (is_mmio) {
6943 cache = MTRR_TYPE_UNCACHABLE;
6944 goto exit;
6945 }
6946
6947 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006948 ipat = VMX_EPT_IPAT_BIT;
6949 cache = MTRR_TYPE_WRBACK;
6950 goto exit;
6951 }
6952
6953 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6954 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006955 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006956 cache = MTRR_TYPE_WRBACK;
6957 else
6958 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006959 goto exit;
6960 }
6961
Xiao Guangrongff536042015-06-15 16:55:22 +08006962 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006963
6964exit:
6965 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006966}
6967
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006968static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006969{
6970 /*
6971 * These bits in the secondary execution controls field
6972 * are dynamic, the others are mostly based on the hypervisor
6973 * architecture and the guest's CPUID. Do not touch the
6974 * dynamic bits.
6975 */
6976 u32 mask =
6977 SECONDARY_EXEC_SHADOW_VMCS |
6978 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006979 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6980 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006981
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006982 u32 new_ctl = vmx->secondary_exec_control;
6983 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006984
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006985 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006986}
6987
David Matlack8322ebb2016-11-29 18:14:09 -08006988/*
6989 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6990 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6991 */
6992static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6993{
6994 struct vcpu_vmx *vmx = to_vmx(vcpu);
6995 struct kvm_cpuid_entry2 *entry;
6996
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006997 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6998 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006999
7000#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7001 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007002 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007003} while (0)
7004
7005 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007006 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7007 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7008 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7009 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7010 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7011 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7012 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7013 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7014 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7015 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7016 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7017 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7018 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7019 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007020
7021 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007022 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7023 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7024 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7025 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7026 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7027 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007028
7029#undef cr4_fixed1_update
7030}
7031
Liran Alon5f76f6f2018-09-14 03:25:52 +03007032static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7033{
7034 struct vcpu_vmx *vmx = to_vmx(vcpu);
7035
7036 if (kvm_mpx_supported()) {
7037 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7038
7039 if (mpx_enabled) {
7040 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7041 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7042 } else {
7043 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7044 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7045 }
7046 }
7047}
7048
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007049static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7050{
7051 struct vcpu_vmx *vmx = to_vmx(vcpu);
7052 struct kvm_cpuid_entry2 *best = NULL;
7053 int i;
7054
7055 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7056 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7057 if (!best)
7058 return;
7059 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7060 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7061 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7062 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7063 }
7064
7065 /* Get the number of configurable Address Ranges for filtering */
7066 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7067 PT_CAP_num_address_ranges);
7068
7069 /* Initialize and clear the no dependency bits */
7070 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7071 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7072
7073 /*
7074 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7075 * will inject an #GP
7076 */
7077 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7078 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7079
7080 /*
7081 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7082 * PSBFreq can be set
7083 */
7084 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7085 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7086 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7087
7088 /*
7089 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7090 * MTCFreq can be set
7091 */
7092 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7093 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7094 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7095
7096 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7097 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7098 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7099 RTIT_CTL_PTW_EN);
7100
7101 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7102 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7103 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7104
7105 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7106 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7107 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7108
7109 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7110 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7111 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7112
7113 /* unmask address range configure area */
7114 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007115 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007116}
7117
Sheng Yang0e851882009-12-18 16:48:46 +08007118static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7119{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007120 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007121
Aaron Lewis72041602019-10-21 16:30:20 -07007122 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7123 vcpu->arch.xsaves_enabled = false;
7124
Paolo Bonzini80154d72017-08-24 13:55:35 +02007125 if (cpu_has_secondary_exec_ctrls()) {
7126 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007127 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007128 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007129
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007130 if (nested_vmx_allowed(vcpu))
7131 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007132 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7133 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007134 else
7135 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007136 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7137 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007138
Liran Alon5f76f6f2018-09-14 03:25:52 +03007139 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007140 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007141 nested_vmx_entry_exit_ctls_update(vcpu);
7142 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007143
7144 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7145 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7146 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007147
7148 if (boot_cpu_has(X86_FEATURE_RTM)) {
7149 struct shared_msr_entry *msr;
7150 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7151 if (msr) {
7152 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7153 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7154 }
7155 }
Sheng Yang0e851882009-12-18 16:48:46 +08007156}
7157
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007158static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007159{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007160 kvm_set_cpu_caps();
7161
7162 /* CPUID 0x1 */
7163 if (nested)
7164 kvm_cpu_cap_set(X86_FEATURE_VMX);
7165
7166 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007167 if (kvm_mpx_supported())
7168 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7169 if (cpu_has_vmx_invpcid())
7170 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
7171 if (vmx_pt_mode_is_host_guest())
7172 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007173
7174 /* PKU is not yet implemented for shadow paging. */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007175 if (enable_ept && boot_cpu_has(X86_FEATURE_OSPKE))
7176 kvm_cpu_cap_check_and_set(X86_FEATURE_PKU);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007177
Sean Christopherson90d2f602020-03-02 15:56:47 -08007178 if (vmx_umip_emulated())
7179 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7180
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007181 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007182 supported_xss = 0;
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007183 if (!vmx_xsaves_supported())
7184 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7185
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007186 /* CPUID 0x80000001 */
7187 if (!cpu_has_vmx_rdtscp())
7188 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007189}
7190
Sean Christophersond264ee02018-08-27 15:21:12 -07007191static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7192{
7193 to_vmx(vcpu)->req_immediate_exit = true;
7194}
7195
Oliver Upton35a57132020-02-04 15:26:31 -08007196static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7197 struct x86_instruction_info *info)
7198{
7199 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7200 unsigned short port;
7201 bool intercept;
7202 int size;
7203
7204 if (info->intercept == x86_intercept_in ||
7205 info->intercept == x86_intercept_ins) {
7206 port = info->src_val;
7207 size = info->dst_bytes;
7208 } else {
7209 port = info->dst_val;
7210 size = info->src_bytes;
7211 }
7212
7213 /*
7214 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7215 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7216 * control.
7217 *
7218 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7219 */
7220 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7221 intercept = nested_cpu_has(vmcs12,
7222 CPU_BASED_UNCOND_IO_EXITING);
7223 else
7224 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7225
Oliver Upton86f7e902020-02-29 11:30:14 -08007226 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007227 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7228}
7229
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007230static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7231 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007232 enum x86_intercept_stage stage,
7233 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007234{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007235 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007236
Oliver Upton35a57132020-02-04 15:26:31 -08007237 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007238 /*
7239 * RDPID causes #UD if disabled through secondary execution controls.
7240 * Because it is marked as EmulateOnUD, we need to intercept it here.
7241 */
Oliver Upton35a57132020-02-04 15:26:31 -08007242 case x86_intercept_rdtscp:
7243 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007244 exception->vector = UD_VECTOR;
7245 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007246 return X86EMUL_PROPAGATE_FAULT;
7247 }
7248 break;
7249
7250 case x86_intercept_in:
7251 case x86_intercept_ins:
7252 case x86_intercept_out:
7253 case x86_intercept_outs:
7254 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007255
Oliver Upton86f7e902020-02-29 11:30:14 -08007256 case x86_intercept_lgdt:
7257 case x86_intercept_lidt:
7258 case x86_intercept_lldt:
7259 case x86_intercept_ltr:
7260 case x86_intercept_sgdt:
7261 case x86_intercept_sidt:
7262 case x86_intercept_sldt:
7263 case x86_intercept_str:
7264 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7265 return X86EMUL_CONTINUE;
7266
7267 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7268 break;
7269
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007270 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007271 default:
7272 break;
7273 }
7274
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007275 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007276}
7277
Yunhong Jiang64672c92016-06-13 14:19:59 -07007278#ifdef CONFIG_X86_64
7279/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7280static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7281 u64 divisor, u64 *result)
7282{
7283 u64 low = a << shift, high = a >> (64 - shift);
7284
7285 /* To avoid the overflow on divq */
7286 if (high >= divisor)
7287 return 1;
7288
7289 /* Low hold the result, high hold rem which is discarded */
7290 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7291 "rm" (divisor), "0" (low), "1" (high));
7292 *result = low;
7293
7294 return 0;
7295}
7296
Sean Christophersonf9927982019-04-16 13:32:46 -07007297static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7298 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007299{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007300 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007301 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007302 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007303
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007304 if (kvm_mwait_in_guest(vcpu->kvm) ||
7305 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007306 return -EOPNOTSUPP;
7307
7308 vmx = to_vmx(vcpu);
7309 tscl = rdtsc();
7310 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7311 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007312 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7313 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007314
7315 if (delta_tsc > lapic_timer_advance_cycles)
7316 delta_tsc -= lapic_timer_advance_cycles;
7317 else
7318 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007319
7320 /* Convert to host delta tsc if tsc scaling is enabled */
7321 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007322 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007323 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007324 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007325 return -ERANGE;
7326
7327 /*
7328 * If the delta tsc can't fit in the 32 bit after the multi shift,
7329 * we can't use the preemption timer.
7330 * It's possible that it fits on later vmentries, but checking
7331 * on every vmentry is costly so we just use an hrtimer.
7332 */
7333 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7334 return -ERANGE;
7335
7336 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007337 *expired = !delta_tsc;
7338 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007339}
7340
7341static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7342{
Sean Christophersonf459a702018-08-27 15:21:11 -07007343 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007344}
7345#endif
7346
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007347static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007348{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007349 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007350 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007351}
7352
Kai Huang843e4332015-01-28 10:54:28 +08007353static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7354 struct kvm_memory_slot *slot)
7355{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007356 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7357 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007358 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7359}
7360
7361static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7362 struct kvm_memory_slot *slot)
7363{
7364 kvm_mmu_slot_set_dirty(kvm, slot);
7365}
7366
7367static void vmx_flush_log_dirty(struct kvm *kvm)
7368{
7369 kvm_flush_pml_buffers(kvm);
7370}
7371
Bandan Dasc5f983f2017-05-05 15:25:14 -04007372static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7373{
7374 struct vmcs12 *vmcs12;
7375 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007376 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007377
7378 if (is_guest_mode(vcpu)) {
7379 WARN_ON_ONCE(vmx->nested.pml_full);
7380
7381 /*
7382 * Check if PML is enabled for the nested guest.
7383 * Whether eptp bit 6 is set is already checked
7384 * as part of A/D emulation.
7385 */
7386 vmcs12 = get_vmcs12(vcpu);
7387 if (!nested_cpu_has_pml(vmcs12))
7388 return 0;
7389
Dan Carpenter47698862017-05-10 22:43:17 +03007390 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007391 vmx->nested.pml_full = true;
7392 return 1;
7393 }
7394
7395 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007396 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007397
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007398 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7399 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007400 return 0;
7401
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007402 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007403 }
7404
7405 return 0;
7406}
7407
Kai Huang843e4332015-01-28 10:54:28 +08007408static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7409 struct kvm_memory_slot *memslot,
7410 gfn_t offset, unsigned long mask)
7411{
7412 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7413}
7414
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007415static void __pi_post_block(struct kvm_vcpu *vcpu)
7416{
7417 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7418 struct pi_desc old, new;
7419 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007420
7421 do {
7422 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007423 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7424 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007425
7426 dest = cpu_physical_id(vcpu->cpu);
7427
7428 if (x2apic_enabled())
7429 new.ndst = dest;
7430 else
7431 new.ndst = (dest << 8) & 0xFF00;
7432
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007433 /* set 'NV' to 'notification vector' */
7434 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007435 } while (cmpxchg64(&pi_desc->control, old.control,
7436 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007437
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007438 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7439 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007440 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007441 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007442 vcpu->pre_pcpu = -1;
7443 }
7444}
7445
Feng Wuefc64402015-09-18 22:29:51 +08007446/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007447 * This routine does the following things for vCPU which is going
7448 * to be blocked if VT-d PI is enabled.
7449 * - Store the vCPU to the wakeup list, so when interrupts happen
7450 * we can find the right vCPU to wake up.
7451 * - Change the Posted-interrupt descriptor as below:
7452 * 'NDST' <-- vcpu->pre_pcpu
7453 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7454 * - If 'ON' is set during this process, which means at least one
7455 * interrupt is posted for this vCPU, we cannot block it, in
7456 * this case, return 1, otherwise, return 0.
7457 *
7458 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007459static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007460{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007461 unsigned int dest;
7462 struct pi_desc old, new;
7463 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7464
7465 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007466 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7467 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007468 return 0;
7469
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007470 WARN_ON(irqs_disabled());
7471 local_irq_disable();
7472 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7473 vcpu->pre_pcpu = vcpu->cpu;
7474 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7475 list_add_tail(&vcpu->blocked_vcpu_list,
7476 &per_cpu(blocked_vcpu_on_cpu,
7477 vcpu->pre_pcpu));
7478 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7479 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007480
7481 do {
7482 old.control = new.control = pi_desc->control;
7483
Feng Wubf9f6ac2015-09-18 22:29:55 +08007484 WARN((pi_desc->sn == 1),
7485 "Warning: SN field of posted-interrupts "
7486 "is set before blocking\n");
7487
7488 /*
7489 * Since vCPU can be preempted during this process,
7490 * vcpu->cpu could be different with pre_pcpu, we
7491 * need to set pre_pcpu as the destination of wakeup
7492 * notification event, then we can find the right vCPU
7493 * to wakeup in wakeup handler if interrupts happen
7494 * when the vCPU is in blocked state.
7495 */
7496 dest = cpu_physical_id(vcpu->pre_pcpu);
7497
7498 if (x2apic_enabled())
7499 new.ndst = dest;
7500 else
7501 new.ndst = (dest << 8) & 0xFF00;
7502
7503 /* set 'NV' to 'wakeup vector' */
7504 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007505 } while (cmpxchg64(&pi_desc->control, old.control,
7506 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007507
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007508 /* We should not block the vCPU if an interrupt is posted for it. */
7509 if (pi_test_on(pi_desc) == 1)
7510 __pi_post_block(vcpu);
7511
7512 local_irq_enable();
7513 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007514}
7515
Yunhong Jiangbc225122016-06-13 14:19:58 -07007516static int vmx_pre_block(struct kvm_vcpu *vcpu)
7517{
7518 if (pi_pre_block(vcpu))
7519 return 1;
7520
Yunhong Jiang64672c92016-06-13 14:19:59 -07007521 if (kvm_lapic_hv_timer_in_use(vcpu))
7522 kvm_lapic_switch_to_sw_timer(vcpu);
7523
Yunhong Jiangbc225122016-06-13 14:19:58 -07007524 return 0;
7525}
7526
7527static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007528{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007529 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007530 return;
7531
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007532 WARN_ON(irqs_disabled());
7533 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007534 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007535 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007536}
7537
Yunhong Jiangbc225122016-06-13 14:19:58 -07007538static void vmx_post_block(struct kvm_vcpu *vcpu)
7539{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007540 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007541 kvm_lapic_switch_to_hv_timer(vcpu);
7542
Yunhong Jiangbc225122016-06-13 14:19:58 -07007543 pi_post_block(vcpu);
7544}
7545
Feng Wubf9f6ac2015-09-18 22:29:55 +08007546/*
Feng Wuefc64402015-09-18 22:29:51 +08007547 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7548 *
7549 * @kvm: kvm
7550 * @host_irq: host irq of the interrupt
7551 * @guest_irq: gsi of the interrupt
7552 * @set: set or unset PI
7553 * returns 0 on success, < 0 on failure
7554 */
7555static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7556 uint32_t guest_irq, bool set)
7557{
7558 struct kvm_kernel_irq_routing_entry *e;
7559 struct kvm_irq_routing_table *irq_rt;
7560 struct kvm_lapic_irq irq;
7561 struct kvm_vcpu *vcpu;
7562 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007563 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007564
7565 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007566 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7567 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007568 return 0;
7569
7570 idx = srcu_read_lock(&kvm->irq_srcu);
7571 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007572 if (guest_irq >= irq_rt->nr_rt_entries ||
7573 hlist_empty(&irq_rt->map[guest_irq])) {
7574 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7575 guest_irq, irq_rt->nr_rt_entries);
7576 goto out;
7577 }
Feng Wuefc64402015-09-18 22:29:51 +08007578
7579 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7580 if (e->type != KVM_IRQ_ROUTING_MSI)
7581 continue;
7582 /*
7583 * VT-d PI cannot support posting multicast/broadcast
7584 * interrupts to a vCPU, we still use interrupt remapping
7585 * for these kind of interrupts.
7586 *
7587 * For lowest-priority interrupts, we only support
7588 * those with single CPU as the destination, e.g. user
7589 * configures the interrupts via /proc/irq or uses
7590 * irqbalance to make the interrupts single-CPU.
7591 *
7592 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007593 *
7594 * In addition, we can only inject generic interrupts using
7595 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007596 */
7597
Radim Krčmář371313132016-07-12 22:09:27 +02007598 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007599 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7600 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007601 /*
7602 * Make sure the IRTE is in remapped mode if
7603 * we don't handle it in posted mode.
7604 */
7605 ret = irq_set_vcpu_affinity(host_irq, NULL);
7606 if (ret < 0) {
7607 printk(KERN_INFO
7608 "failed to back to remapped mode, irq: %u\n",
7609 host_irq);
7610 goto out;
7611 }
7612
Feng Wuefc64402015-09-18 22:29:51 +08007613 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007614 }
Feng Wuefc64402015-09-18 22:29:51 +08007615
7616 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7617 vcpu_info.vector = irq.vector;
7618
hu huajun2698d822018-04-11 15:16:40 +08007619 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007620 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7621
7622 if (set)
7623 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007624 else
Feng Wuefc64402015-09-18 22:29:51 +08007625 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007626
7627 if (ret < 0) {
7628 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7629 __func__);
7630 goto out;
7631 }
7632 }
7633
7634 ret = 0;
7635out:
7636 srcu_read_unlock(&kvm->irq_srcu, idx);
7637 return ret;
7638}
7639
Ashok Rajc45dcc72016-06-22 14:59:56 +08007640static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7641{
7642 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7643 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007644 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007645 else
7646 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007647 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007648}
7649
Ladi Prosek72d7b372017-10-11 16:54:41 +02007650static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7651{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007652 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7653 if (to_vmx(vcpu)->nested.nested_run_pending)
7654 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007655 return 1;
7656}
7657
Ladi Prosek0234bf82017-10-11 16:54:40 +02007658static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7659{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007660 struct vcpu_vmx *vmx = to_vmx(vcpu);
7661
7662 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7663 if (vmx->nested.smm.guest_mode)
7664 nested_vmx_vmexit(vcpu, -1, 0, 0);
7665
7666 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7667 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007668 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007669 return 0;
7670}
7671
Sean Christophersoned193212019-04-02 08:03:09 -07007672static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007673{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007674 struct vcpu_vmx *vmx = to_vmx(vcpu);
7675 int ret;
7676
7677 if (vmx->nested.smm.vmxon) {
7678 vmx->nested.vmxon = true;
7679 vmx->nested.smm.vmxon = false;
7680 }
7681
7682 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007683 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007684 if (ret)
7685 return ret;
7686
7687 vmx->nested.smm.guest_mode = false;
7688 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007689 return 0;
7690}
7691
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007692static int enable_smi_window(struct kvm_vcpu *vcpu)
7693{
7694 return 0;
7695}
7696
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007697static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7698{
Yi Wang9481b7f2019-07-15 12:35:17 +08007699 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007700}
7701
Liran Alon4b9852f2019-08-26 13:24:49 +03007702static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7703{
7704 return to_vmx(vcpu)->nested.vmxon;
7705}
7706
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007707static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007708{
7709 if (nested)
7710 nested_vmx_hardware_unsetup();
7711
7712 free_kvm_area();
7713}
7714
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007715static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7716{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007717 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7718 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007719
7720 return supported & BIT(bit);
7721}
7722
Sean Christophersone286ac02020-03-21 13:26:02 -07007723static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007724 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007725
Avi Kivity6aa8b732006-12-10 02:21:36 -08007726 .hardware_enable = hardware_enable,
7727 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007728 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007729 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007730
Sean Christopherson484014f2020-03-21 13:25:57 -07007731 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007732 .vm_init = vmx_vm_init,
7733
Avi Kivity6aa8b732006-12-10 02:21:36 -08007734 .vcpu_create = vmx_create_vcpu,
7735 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007736 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007737
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007738 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007739 .vcpu_load = vmx_vcpu_load,
7740 .vcpu_put = vmx_vcpu_put,
7741
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007742 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007743 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007744 .get_msr = vmx_get_msr,
7745 .set_msr = vmx_set_msr,
7746 .get_segment_base = vmx_get_segment_base,
7747 .get_segment = vmx_get_segment,
7748 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007749 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007750 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007751 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007752 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007753 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007754 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007755 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007756 .get_idt = vmx_get_idt,
7757 .set_idt = vmx_set_idt,
7758 .get_gdt = vmx_get_gdt,
7759 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007760 .get_dr6 = vmx_get_dr6,
7761 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007762 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007763 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007764 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007765 .get_rflags = vmx_get_rflags,
7766 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007767
Avi Kivity6aa8b732006-12-10 02:21:36 -08007768 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007769 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007770 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007771
Avi Kivity6aa8b732006-12-10 02:21:36 -08007772 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007773 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007774 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7775 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007776 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7777 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007778 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007779 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007780 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007781 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007782 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007783 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007784 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007785 .get_nmi_mask = vmx_get_nmi_mask,
7786 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007787 .enable_nmi_window = enable_nmi_window,
7788 .enable_irq_window = enable_irq_window,
7789 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007790 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007791 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007792 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007793 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007794 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007795 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007796 .hwapic_irr_update = vmx_hwapic_irr_update,
7797 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007798 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007799 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7800 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007801 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007802
Izik Eiduscbc94022007-10-25 00:29:55 +02007803 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007804 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007805 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007806 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007807
Avi Kivity586f9602010-11-18 13:09:54 +02007808 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007809
Sheng Yang0e851882009-12-18 16:48:46 +08007810 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007811
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007812 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007813
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007814 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007815 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007816
Sean Christopherson484014f2020-03-21 13:25:57 -07007817 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007818
7819 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007820 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007821
Sean Christophersond264ee02018-08-27 15:21:12 -07007822 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007823
7824 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007825
7826 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7827 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7828 .flush_log_dirty = vmx_flush_log_dirty,
7829 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007830 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007831
Feng Wubf9f6ac2015-09-18 22:29:55 +08007832 .pre_block = vmx_pre_block,
7833 .post_block = vmx_post_block,
7834
Wei Huang25462f72015-06-19 15:45:05 +02007835 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007836
7837 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007838
7839#ifdef CONFIG_X86_64
7840 .set_hv_timer = vmx_set_hv_timer,
7841 .cancel_hv_timer = vmx_cancel_hv_timer,
7842#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007843
7844 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007845
Ladi Prosek72d7b372017-10-11 16:54:41 +02007846 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007847 .pre_enter_smm = vmx_pre_enter_smm,
7848 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007849 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007850
Sean Christophersone4027cf2018-12-03 13:53:12 -08007851 .check_nested_events = NULL,
7852 .get_nested_state = NULL,
7853 .set_nested_state = NULL,
7854 .get_vmcs12_pages = NULL,
7855 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007856 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007857 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007858 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007859};
7860
Avi Kivity6aa8b732006-12-10 02:21:36 -08007861static __init int hardware_setup(void)
7862{
7863 unsigned long host_bndcfgs;
7864 struct desc_ptr dt;
Sean Christopherson703c3352020-03-02 15:57:03 -08007865 int r, i, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007866
Avi Kivity6aa8b732006-12-10 02:21:36 -08007867 store_idt(&dt);
7868 host_idt_base = dt.address;
7869
7870 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7871 kvm_define_shared_msr(i, vmx_msr_index[i]);
7872
7873 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7874 return -EIO;
7875
7876 if (boot_cpu_has(X86_FEATURE_NX))
7877 kvm_enable_efer_bits(EFER_NX);
7878
7879 if (boot_cpu_has(X86_FEATURE_MPX)) {
7880 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7881 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7882 }
7883
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007884 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007885 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7886 XFEATURE_MASK_BNDCSR);
7887
Avi Kivity6aa8b732006-12-10 02:21:36 -08007888 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7889 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7890 enable_vpid = 0;
7891
7892 if (!cpu_has_vmx_ept() ||
7893 !cpu_has_vmx_ept_4levels() ||
7894 !cpu_has_vmx_ept_mt_wb() ||
7895 !cpu_has_vmx_invept_global())
7896 enable_ept = 0;
7897
7898 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7899 enable_ept_ad_bits = 0;
7900
7901 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Avi Kivity873a7c42006-12-13 00:34:14 -08007902 enable_unrestricted_guest = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007903
7904 if (!cpu_has_vmx_flexpriority())
7905 flexpriority_enabled = 0;
7906
7907 if (!cpu_has_virtual_nmis())
7908 enable_vnmi = 0;
7909
7910 /*
7911 * set_apic_access_page_addr() is used to reload apic access
7912 * page upon invalidation. No need to do anything if not
7913 * using the APIC_ACCESS_ADDR VMCS field.
7914 */
7915 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007916 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007917
7918 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007919 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007920
Avi Kivity6aa8b732006-12-10 02:21:36 -08007921#if IS_ENABLED(CONFIG_HYPERV)
7922 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7923 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007924 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7925 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007926 hv_remote_flush_tlb_with_range;
7927 }
7928#endif
7929
7930 if (!cpu_has_vmx_ple()) {
7931 ple_gap = 0;
7932 ple_window = 0;
7933 ple_window_grow = 0;
7934 ple_window_max = 0;
7935 ple_window_shrink = 0;
7936 }
7937
7938 if (!cpu_has_vmx_apicv()) {
7939 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007940 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007941 }
7942
7943 if (cpu_has_vmx_tsc_scaling()) {
7944 kvm_has_tsc_control = true;
7945 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7946 kvm_tsc_scaling_ratio_frac_bits = 48;
7947 }
7948
7949 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7950
7951 if (enable_ept)
7952 vmx_enable_tdp();
Sean Christopherson703c3352020-03-02 15:57:03 -08007953
7954 if (!enable_ept)
7955 ept_lpage_level = 0;
7956 else if (cpu_has_vmx_ept_1g_page())
7957 ept_lpage_level = PT_PDPE_LEVEL;
7958 else if (cpu_has_vmx_ept_2m_page())
7959 ept_lpage_level = PT_DIRECTORY_LEVEL;
7960 else
7961 ept_lpage_level = PT_PAGE_TABLE_LEVEL;
7962 kvm_configure_mmu(enable_ept, ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007963
7964 /*
7965 * Only enable PML when hardware supports PML feature, and both EPT
7966 * and EPT A/D bit features are enabled -- PML depends on them to work.
7967 */
7968 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7969 enable_pml = 0;
7970
7971 if (!enable_pml) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007972 vmx_x86_ops.slot_enable_log_dirty = NULL;
7973 vmx_x86_ops.slot_disable_log_dirty = NULL;
7974 vmx_x86_ops.flush_log_dirty = NULL;
7975 vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007976 }
7977
7978 if (!cpu_has_vmx_preemption_timer())
7979 enable_preemption_timer = false;
7980
7981 if (enable_preemption_timer) {
7982 u64 use_timer_freq = 5000ULL * 1000 * 1000;
7983 u64 vmx_msr;
7984
7985 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7986 cpu_preemption_timer_multi =
7987 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7988
7989 if (tsc_khz)
7990 use_timer_freq = (u64)tsc_khz * 1000;
7991 use_timer_freq >>= cpu_preemption_timer_multi;
7992
7993 /*
7994 * KVM "disables" the preemption timer by setting it to its max
7995 * value. Don't use the timer if it might cause spurious exits
7996 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7997 */
7998 if (use_timer_freq > 0xffffffffu / 10)
7999 enable_preemption_timer = false;
8000 }
8001
8002 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008003 vmx_x86_ops.set_hv_timer = NULL;
8004 vmx_x86_ops.cancel_hv_timer = NULL;
8005 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008006 }
8007
8008 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
8009
8010 kvm_mce_cap_supported |= MCG_LMCE_P;
8011
8012 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
8013 return -EINVAL;
8014 if (!enable_ept || !cpu_has_vmx_intel_pt())
8015 pt_mode = PT_MODE_SYSTEM;
8016
8017 if (nested) {
8018 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
8019 vmx_capability.ept);
8020
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008021 r = nested_vmx_hardware_setup(&vmx_x86_ops,
8022 kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008023 if (r)
8024 return r;
8025 }
8026
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08008027 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08008028
Avi Kivity6aa8b732006-12-10 02:21:36 -08008029 r = alloc_kvm_area();
8030 if (r)
8031 nested_vmx_hardware_unsetup();
8032 return r;
8033}
8034
Sean Christophersond008dfd2020-03-21 13:25:56 -07008035static struct kvm_x86_init_ops vmx_init_ops __initdata = {
8036 .cpu_has_kvm_support = cpu_has_kvm_support,
8037 .disabled_by_bios = vmx_disabled_by_bios,
8038 .check_processor_compatibility = vmx_check_processor_compat,
8039 .hardware_setup = hardware_setup,
8040
8041 .runtime_ops = &vmx_x86_ops,
8042};
8043
Avi Kivity6aa8b732006-12-10 02:21:36 -08008044static void vmx_cleanup_l1d_flush(void)
8045{
8046 if (vmx_l1d_flush_pages) {
8047 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
8048 vmx_l1d_flush_pages = NULL;
8049 }
8050 /* Restore state so sysfs ignores VMX */
8051 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
8052}
8053
8054static void vmx_exit(void)
8055{
8056#ifdef CONFIG_KEXEC_CORE
8057 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8058 synchronize_rcu();
8059#endif
8060
8061 kvm_exit();
8062
8063#if IS_ENABLED(CONFIG_HYPERV)
8064 if (static_branch_unlikely(&enable_evmcs)) {
8065 int cpu;
8066 struct hv_vp_assist_page *vp_ap;
8067 /*
8068 * Reset everything to support using non-enlightened VMCS
8069 * access later (e.g. when we reload the module with
8070 * enlightened_vmcs=0)
8071 */
8072 for_each_online_cpu(cpu) {
8073 vp_ap = hv_get_vp_assist_page(cpu);
8074
8075 if (!vp_ap)
8076 continue;
8077
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008078 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008079 vp_ap->current_nested_vmcs = 0;
8080 vp_ap->enlighten_vmentry = 0;
8081 }
8082
8083 static_branch_disable(&enable_evmcs);
8084 }
8085#endif
8086 vmx_cleanup_l1d_flush();
8087}
8088module_exit(vmx_exit);
8089
8090static int __init vmx_init(void)
8091{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008092 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008093
8094#if IS_ENABLED(CONFIG_HYPERV)
8095 /*
8096 * Enlightened VMCS usage should be recommended and the host needs
8097 * to support eVMCS v1 or above. We can also disable eVMCS support
8098 * with module parameter.
8099 */
8100 if (enlightened_vmcs &&
8101 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8102 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8103 KVM_EVMCS_VERSION) {
8104 int cpu;
8105
8106 /* Check that we have assist pages on all online CPUs */
8107 for_each_online_cpu(cpu) {
8108 if (!hv_get_vp_assist_page(cpu)) {
8109 enlightened_vmcs = false;
8110 break;
8111 }
8112 }
8113
8114 if (enlightened_vmcs) {
8115 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8116 static_branch_enable(&enable_evmcs);
8117 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008118
8119 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8120 vmx_x86_ops.enable_direct_tlbflush
8121 = hv_enable_direct_tlbflush;
8122
Avi Kivity6aa8b732006-12-10 02:21:36 -08008123 } else {
8124 enlightened_vmcs = false;
8125 }
8126#endif
8127
Sean Christophersond008dfd2020-03-21 13:25:56 -07008128 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008129 __alignof__(struct vcpu_vmx), THIS_MODULE);
8130 if (r)
8131 return r;
8132
8133 /*
8134 * Must be called after kvm_init() so enable_ept is properly set
8135 * up. Hand the parameter mitigation value in which was stored in
8136 * the pre module init parser. If no parameter was given, it will
8137 * contain 'auto' which will be turned into the default 'cond'
8138 * mitigation mode.
8139 */
Waiman Long19a36d32019-08-26 15:30:23 -04008140 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8141 if (r) {
8142 vmx_exit();
8143 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008144 }
8145
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008146 for_each_possible_cpu(cpu) {
8147 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8148 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
8149 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
8150 }
8151
Avi Kivity6aa8b732006-12-10 02:21:36 -08008152#ifdef CONFIG_KEXEC_CORE
8153 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8154 crash_vmclear_local_loaded_vmcss);
8155#endif
8156 vmx_check_vmcs12_offsets();
8157
8158 return 0;
8159}
8160module_init(vmx_init);