blob: f858c352f72a47cdef887a9a6d291b4f0a65dadd [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080014 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070015 select ARCH_HAS_DEBUG_VM_PGTABLE
Dan Williams21266be2015-11-19 18:19:29 -080016 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010017 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030018 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010019 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070020 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080021 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070022 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020023 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070024 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050025 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020026 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070027 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070028 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050029 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010030 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010031 select ARCH_HAS_SET_MEMORY
Mark Brown5fc57df2020-09-14 16:34:09 +010032 select ARCH_STACKWALK
Laura Abbottad21fc42017-02-06 16:31:57 -080033 select ARCH_HAS_STRICT_KERNEL_RWX
34 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020035 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
36 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010037 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010038 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010039 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000040 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070041 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020042 select ARCH_INLINE_READ_LOCK if !PREEMPTION
43 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
44 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
45 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
46 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
47 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
48 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
49 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
50 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
51 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
52 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
53 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
54 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
55 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
56 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
57 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
58 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
59 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
60 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
61 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
62 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
63 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
64 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
65 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
66 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
67 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070068 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010069 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000070 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010071 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000072 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010073 select ARCH_USE_SYM_ANNOTATIONS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010074 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070075 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Peter Zijlstra4badad32014-06-06 19:53:16 +020076 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010077 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070078 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070079 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010080 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070081 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000082 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070083 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080084 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000085 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000086 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000087 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010088 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050089 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010090 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050091 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010092 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080093 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000094 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070095 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000096 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020097 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000098 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010099 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +0100100 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800101 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700102 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100103 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +0100105 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000106 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500107 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700108 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100109 select GENERIC_IDLE_POLL_SETUP
Marc Zyngierd3afc7f2020-04-25 15:03:47 +0100110 select GENERIC_IRQ_IPI
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700111 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select GENERIC_IRQ_PROBE
113 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100114 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100115 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800116 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700117 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000119 select GENERIC_STRNCPY_FROM_USER
120 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100122 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700123 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100124 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 select HARDIRQS_SW_RESEND
Kalesh Singh45544ee2020-10-14 00:53:07 +0000126 select HAVE_MOVE_PMD
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100127 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800128 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100129 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100130 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100131 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530132 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100133 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800134 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700135 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800136 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800137 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000138 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800139 select HAVE_ARCH_MMAP_RND_BITS
140 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700141 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000142 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700143 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700144 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700146 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100147 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700148 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900149 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200150 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100151 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100152 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100153 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700154 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700155 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700156 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000157 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100158 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100159 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
160 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000161 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700162 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100163 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900164 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800165 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900166 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200167 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000169 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700170 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000171 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100173 select HAVE_PERF_REGS
174 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400175 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900176 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000177 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800178 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100179 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900180 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100181 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400182 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900183 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100184 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100185 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100186 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200187 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100188 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200189 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200190 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100191 select OF
192 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100193 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000194 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100195 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000196 select POWER_RESET
197 select POWER_SUPPLY
Christoph Hellwig5e6e9852020-09-03 16:22:35 +0200198 select SET_FS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100199 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200200 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700201 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000202 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100203 help
204 ARM 64-bit (AArch64) Linux support.
205
206config 64BIT
207 def_bool y
208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100209config MMU
210 def_bool y
211
Mark Rutland030c4d22016-05-31 15:57:59 +0100212config ARM64_PAGE_SHIFT
213 int
214 default 16 if ARM64_64K_PAGES
215 default 14 if ARM64_16K_PAGES
216 default 12
217
Gavin Shanc0d6de32020-09-10 19:59:35 +1000218config ARM64_CONT_PTE_SHIFT
Mark Rutland030c4d22016-05-31 15:57:59 +0100219 int
220 default 5 if ARM64_64K_PAGES
221 default 7 if ARM64_16K_PAGES
222 default 4
223
Gavin Shane6765942020-09-10 19:59:36 +1000224config ARM64_CONT_PMD_SHIFT
225 int
226 default 5 if ARM64_64K_PAGES
227 default 5 if ARM64_16K_PAGES
228 default 4
229
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800230config ARCH_MMAP_RND_BITS_MIN
231 default 14 if ARM64_64K_PAGES
232 default 16 if ARM64_16K_PAGES
233 default 18
234
235# max bits determined by the following formula:
236# VA_BITS - PAGE_SHIFT - 3
237config ARCH_MMAP_RND_BITS_MAX
238 default 19 if ARM64_VA_BITS=36
239 default 24 if ARM64_VA_BITS=39
240 default 27 if ARM64_VA_BITS=42
241 default 30 if ARM64_VA_BITS=47
242 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
243 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
244 default 33 if ARM64_VA_BITS=48
245 default 14 if ARM64_64K_PAGES
246 default 16 if ARM64_16K_PAGES
247 default 18
248
249config ARCH_MMAP_RND_COMPAT_BITS_MIN
250 default 7 if ARM64_64K_PAGES
251 default 9 if ARM64_16K_PAGES
252 default 11
253
254config ARCH_MMAP_RND_COMPAT_BITS_MAX
255 default 16
256
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700257config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100258 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100259
260config STACKTRACE_SUPPORT
261 def_bool y
262
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100263config ILLEGAL_POINTER_VALUE
264 hex
265 default 0xdead000000000000
266
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100267config LOCKDEP_SUPPORT
268 def_bool y
269
270config TRACE_IRQFLAGS_SUPPORT
271 def_bool y
272
Dave P Martin9fb74102015-07-24 16:37:48 +0100273config GENERIC_BUG
274 def_bool y
275 depends on BUG
276
277config GENERIC_BUG_RELATIVE_POINTERS
278 def_bool y
279 depends on GENERIC_BUG
280
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100281config GENERIC_HWEIGHT
282 def_bool y
283
284config GENERIC_CSUM
285 def_bool y
286
287config GENERIC_CALIBRATE_DELAY
288 def_bool y
289
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200290config ZONE_DMA
291 bool "Support DMA zone" if EXPERT
292 default y
293
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100294config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800295 bool "Support DMA32 zone" if EXPERT
296 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100297
Robin Murphy4ab21502018-12-11 18:48:48 +0000298config ARCH_ENABLE_MEMORY_HOTPLUG
299 def_bool y
300
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530301config ARCH_ENABLE_MEMORY_HOTREMOVE
302 def_bool y
303
Will Deacon4b3dc962015-05-29 18:28:44 +0100304config SMP
305 def_bool y
306
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100307config KERNEL_MODE_NEON
308 def_bool y
309
Rob Herring92cc15f2014-04-18 17:19:59 -0500310config FIX_EARLYCON_MEM
311 def_bool y
312
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700313config PGTABLE_LEVELS
314 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100315 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700316 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100317 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700318 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100319 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
320 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700321
Pratyush Anand9842cea2016-11-02 14:40:46 +0530322config ARCH_SUPPORTS_UPROBES
323 def_bool y
324
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200325config ARCH_PROC_KCORE_TEXT
326 def_bool y
327
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000328config BROKEN_GAS_INST
329 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
330
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100331config KASAN_SHADOW_OFFSET
332 hex
333 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100334 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100335 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
336 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
337 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
338 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100339 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100340 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
341 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
342 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
343 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
344 default 0xffffffffffffffff
345
Olof Johansson6a377492015-07-20 12:09:16 -0700346source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100347
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100348menu "Kernel Features"
349
Andre Przywarac0a01b82014-11-14 15:54:12 +0000350menu "ARM errata workarounds via the alternatives framework"
351
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000352config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100353 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000354
Andre Przywarac0a01b82014-11-14 15:54:12 +0000355config ARM64_ERRATUM_826319
356 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
357 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000358 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000359 help
360 This option adds an alternative code sequence to work around ARM
361 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
362 AXI master interface and an L2 cache.
363
364 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
365 and is unable to accept a certain write via this interface, it will
366 not progress on read data presented on the read data channel and the
367 system can deadlock.
368
369 The workaround promotes data cache clean instructions to
370 data cache clean-and-invalidate.
371 Please note that this does not necessarily enable the workaround,
372 as it depends on the alternative framework, which will only patch
373 the kernel if an affected CPU is detected.
374
375 If unsure, say Y.
376
377config ARM64_ERRATUM_827319
378 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
379 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000380 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000381 help
382 This option adds an alternative code sequence to work around ARM
383 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
384 master interface and an L2 cache.
385
386 Under certain conditions this erratum can cause a clean line eviction
387 to occur at the same time as another transaction to the same address
388 on the AMBA 5 CHI interface, which can cause data corruption if the
389 interconnect reorders the two transactions.
390
391 The workaround promotes data cache clean instructions to
392 data cache clean-and-invalidate.
393 Please note that this does not necessarily enable the workaround,
394 as it depends on the alternative framework, which will only patch
395 the kernel if an affected CPU is detected.
396
397 If unsure, say Y.
398
399config ARM64_ERRATUM_824069
400 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
401 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000402 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000403 help
404 This option adds an alternative code sequence to work around ARM
405 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
406 to a coherent interconnect.
407
408 If a Cortex-A53 processor is executing a store or prefetch for
409 write instruction at the same time as a processor in another
410 cluster is executing a cache maintenance operation to the same
411 address, then this erratum might cause a clean cache line to be
412 incorrectly marked as dirty.
413
414 The workaround promotes data cache clean instructions to
415 data cache clean-and-invalidate.
416 Please note that this option does not necessarily enable the
417 workaround, as it depends on the alternative framework, which will
418 only patch the kernel if an affected CPU is detected.
419
420 If unsure, say Y.
421
422config ARM64_ERRATUM_819472
423 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
424 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000425 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000426 help
427 This option adds an alternative code sequence to work around ARM
428 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
429 present when it is connected to a coherent interconnect.
430
431 If the processor is executing a load and store exclusive sequence at
432 the same time as a processor in another cluster is executing a cache
433 maintenance operation to the same address, then this erratum might
434 cause data corruption.
435
436 The workaround promotes data cache clean instructions to
437 data cache clean-and-invalidate.
438 Please note that this does not necessarily enable the workaround,
439 as it depends on the alternative framework, which will only patch
440 the kernel if an affected CPU is detected.
441
442 If unsure, say Y.
443
444config ARM64_ERRATUM_832075
445 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
446 default y
447 help
448 This option adds an alternative code sequence to work around ARM
449 erratum 832075 on Cortex-A57 parts up to r1p2.
450
451 Affected Cortex-A57 parts might deadlock when exclusive load/store
452 instructions to Write-Back memory are mixed with Device loads.
453
454 The workaround is to promote device loads to use Load-Acquire
455 semantics.
456 Please note that this does not necessarily enable the workaround,
457 as it depends on the alternative framework, which will only patch
458 the kernel if an affected CPU is detected.
459
460 If unsure, say Y.
461
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000462config ARM64_ERRATUM_834220
463 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
464 depends on KVM
465 default y
466 help
467 This option adds an alternative code sequence to work around ARM
468 erratum 834220 on Cortex-A57 parts up to r1p2.
469
470 Affected Cortex-A57 parts might report a Stage 2 translation
471 fault as the result of a Stage 1 fault for load crossing a
472 page boundary when there is a permission or device memory
473 alignment fault at Stage 1 and a translation fault at Stage 2.
474
475 The workaround is to verify that the Stage 1 translation
476 doesn't generate a fault before handling the Stage 2 fault.
477 Please note that this does not necessarily enable the workaround,
478 as it depends on the alternative framework, which will only patch
479 the kernel if an affected CPU is detected.
480
481 If unsure, say Y.
482
Will Deacon905e8c52015-03-23 19:07:02 +0000483config ARM64_ERRATUM_845719
484 bool "Cortex-A53: 845719: a load might read incorrect data"
485 depends on COMPAT
486 default y
487 help
488 This option adds an alternative code sequence to work around ARM
489 erratum 845719 on Cortex-A53 parts up to r0p4.
490
491 When running a compat (AArch32) userspace on an affected Cortex-A53
492 part, a load at EL0 from a virtual address that matches the bottom 32
493 bits of the virtual address used by a recent load at (AArch64) EL1
494 might return incorrect data.
495
496 The workaround is to write the contextidr_el1 register on exception
497 return to a 32-bit task.
498 Please note that this does not necessarily enable the workaround,
499 as it depends on the alternative framework, which will only patch
500 the kernel if an affected CPU is detected.
501
502 If unsure, say Y.
503
Will Deacondf057cc2015-03-17 12:15:02 +0000504config ARM64_ERRATUM_843419
505 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000506 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000507 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000508 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100509 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000510 enables PLT support to replace certain ADRP instructions, which can
511 cause subsequent memory accesses to use an incorrect address on
512 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000513
514 If unsure, say Y.
515
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100516config ARM64_ERRATUM_1024718
517 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
518 default y
519 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100520 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100521
522 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
523 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100524 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100525 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100526 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100527
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100528 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100529
Marc Zyngiera5325082019-05-23 11:24:50 +0100530config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100531 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100532 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100533 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100534 help
Will Deacon24cf2622019-05-01 15:45:36 +0100535 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100536 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100537
Marc Zyngiera5325082019-05-23 11:24:50 +0100538 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100539 cause register corruption when accessing the timer registers
540 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100541
542 If unsure, say Y.
543
Andrew Scull02ab1f52020-05-04 10:48:58 +0100544config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000545 bool
546
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000547config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100548 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000549 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100550 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000551 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100552 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000553
554 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
555 corrupted TLBs by speculating an AT instruction during a guest
556 context switch.
557
558 If unsure, say Y.
559
Andrew Scull02ab1f52020-05-04 10:48:58 +0100560config ARM64_ERRATUM_1319367
561 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000562 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100563 select ARM64_WORKAROUND_SPECULATIVE_AT
564 help
565 This option adds work arounds for ARM Cortex-A57 erratum 1319537
566 and A72 erratum 1319367
567
568 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
569 speculating an AT instruction during a guest context switch.
570
571 If unsure, say Y.
572
573config ARM64_ERRATUM_1530923
574 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
575 default y
576 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000577 help
578 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
579
580 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
581 corrupted TLBs by speculating an AT instruction during a guest
582 context switch.
583
584 If unsure, say Y.
585
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200586config ARM64_WORKAROUND_REPEAT_TLBI
587 bool
588
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000589config ARM64_ERRATUM_1286807
590 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
591 default y
592 select ARM64_WORKAROUND_REPEAT_TLBI
593 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100594 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000595
596 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
597 address for a cacheable mapping of a location is being
598 accessed by a core while another core is remapping the virtual
599 address to a new physical page using the recommended
600 break-before-make sequence, then under very rare circumstances
601 TLBI+DSB completes before a read using the translation being
602 invalidated has been observed by other observers. The
603 workaround repeats the TLBI+DSB operation.
604
Will Deacon969f5ea2019-04-29 13:03:57 +0100605config ARM64_ERRATUM_1463225
606 bool "Cortex-A76: Software Step might prevent interrupt recognition"
607 default y
608 help
609 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
610
611 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
612 of a system call instruction (SVC) can prevent recognition of
613 subsequent interrupts when software stepping is disabled in the
614 exception handler of the system call and either kernel debugging
615 is enabled or VHE is in use.
616
617 Work around the erratum by triggering a dummy step exception
618 when handling a system call from a task that is being stepped
619 in a VHE configuration of the kernel.
620
621 If unsure, say Y.
622
James Morse05460842019-10-17 18:42:58 +0100623config ARM64_ERRATUM_1542419
624 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
625 default y
626 help
627 This option adds a workaround for ARM Neoverse-N1 erratum
628 1542419.
629
630 Affected Neoverse-N1 cores could execute a stale instruction when
631 modified by another CPU. The workaround depends on a firmware
632 counterpart.
633
634 Workaround the issue by hiding the DIC feature from EL0. This
635 forces user-space to perform cache maintenance.
636
637 If unsure, say Y.
638
Robert Richter94100972015-09-21 22:58:38 +0200639config CAVIUM_ERRATUM_22375
640 bool "Cavium erratum 22375, 24313"
641 default y
642 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100643 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200644
645 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100646 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200647
648 erratum 22375: only alloc 8MB table size
649 erratum 24313: ignore memory access type
650
651 The fixes are in ITS initialization and basically ignore memory access
652 type and table size provided by the TYPER and BASER registers.
653
654 If unsure, say Y.
655
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200656config CAVIUM_ERRATUM_23144
657 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
658 depends on NUMA
659 default y
660 help
661 ITS SYNC command hang for cross node io and collections/cpu mapping.
662
663 If unsure, say Y.
664
Robert Richter6d4e11c2015-09-21 22:58:35 +0200665config CAVIUM_ERRATUM_23154
666 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
667 default y
668 help
669 The gicv3 of ThunderX requires a modified version for
670 reading the IAR status to ensure data synchronization
671 (access to icc_iar1_el1 is not sync'ed before and after).
672
673 If unsure, say Y.
674
Andrew Pinski104a0c02016-02-24 17:44:57 -0800675config CAVIUM_ERRATUM_27456
676 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
677 default y
678 help
679 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
680 instructions may cause the icache to become corrupted if it
681 contains data for a non-current ASID. The fix is to
682 invalidate the icache when changing the mm context.
683
684 If unsure, say Y.
685
David Daney690a3412017-06-09 12:49:48 +0100686config CAVIUM_ERRATUM_30115
687 bool "Cavium erratum 30115: Guest may disable interrupts in host"
688 default y
689 help
690 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
691 1.2, and T83 Pass 1.0, KVM guest execution may disable
692 interrupts in host. Trapping both GICv3 group-0 and group-1
693 accesses sidesteps the issue.
694
695 If unsure, say Y.
696
Marc Zyngier603afdc2019-09-13 10:57:50 +0100697config CAVIUM_TX2_ERRATUM_219
698 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
699 default y
700 help
701 On Cavium ThunderX2, a load, store or prefetch instruction between a
702 TTBR update and the corresponding context synchronizing operation can
703 cause a spurious Data Abort to be delivered to any hardware thread in
704 the CPU core.
705
706 Work around the issue by avoiding the problematic code sequence and
707 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
708 trap handler performs the corresponding register access, skips the
709 instruction and ensures context synchronization by virtue of the
710 exception return.
711
712 If unsure, say Y.
713
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200714config FUJITSU_ERRATUM_010001
715 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
716 default y
717 help
718 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
719 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
720 accesses may cause undefined fault (Data abort, DFSC=0b111111).
721 This fault occurs under a specific hardware condition when a
722 load/store instruction performs an address translation using:
723 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
724 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
725 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
726 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
727
728 The workaround is to ensure these bits are clear in TCR_ELx.
729 The workaround only affects the Fujitsu-A64FX.
730
731 If unsure, say Y.
732
733config HISILICON_ERRATUM_161600802
734 bool "Hip07 161600802: Erroneous redistributor VLPI base"
735 default y
736 help
737 The HiSilicon Hip07 SoC uses the wrong redistributor base
738 when issued ITS commands such as VMOVP and VMAPP, and requires
739 a 128kB offset to be applied to the target address in this commands.
740
741 If unsure, say Y.
742
Christopher Covington38fd94b2017-02-08 15:08:37 -0500743config QCOM_FALKOR_ERRATUM_1003
744 bool "Falkor E1003: Incorrect translation due to ASID change"
745 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500746 help
747 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000748 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
749 in TTBR1_EL1, this situation only occurs in the entry trampoline and
750 then only for entries in the walk cache, since the leaf translation
751 is unchanged. Work around the erratum by invalidating the walk cache
752 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500753
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500754config QCOM_FALKOR_ERRATUM_1009
755 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
756 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000757 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500758 help
759 On Falkor v1, the CPU may prematurely complete a DSB following a
760 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
761 one more time to fix the issue.
762
763 If unsure, say Y.
764
Shanker Donthineni90922a22017-03-07 08:20:38 -0600765config QCOM_QDF2400_ERRATUM_0065
766 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
767 default y
768 help
769 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
770 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
771 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
772
773 If unsure, say Y.
774
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600775config QCOM_FALKOR_ERRATUM_E1041
776 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
777 default y
778 help
779 Falkor CPU may speculatively fetch instructions from an improper
780 memory location when MMU translation is changed from SCTLR_ELn[M]=1
781 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
782
783 If unsure, say Y.
784
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200785config SOCIONEXT_SYNQUACER_PREITS
786 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000787 default y
788 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200789 Socionext Synquacer SoCs implement a separate h/w block to generate
790 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000791
792 If unsure, say Y.
793
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100794endmenu
795
796
797choice
798 prompt "Page size"
799 default ARM64_4K_PAGES
800 help
801 Page size (translation granule) configuration.
802
803config ARM64_4K_PAGES
804 bool "4KB"
805 help
806 This feature enables 4KB pages support.
807
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100808config ARM64_16K_PAGES
809 bool "16KB"
810 help
811 The system will use 16KB pages support. AArch32 emulation
812 requires applications compiled with 16K (or a multiple of 16K)
813 aligned segments.
814
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100815config ARM64_64K_PAGES
816 bool "64KB"
817 help
818 This feature enables 64KB pages support (4KB by default)
819 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100820 look-up. AArch32 emulation requires applications compiled
821 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100822
823endchoice
824
825choice
826 prompt "Virtual address space size"
827 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100828 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100829 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
830 help
831 Allows choosing one of multiple possible virtual address
832 space sizes. The level of translation table is determined by
833 a combination of page size and virtual address space size.
834
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100835config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100836 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100837 depends on ARM64_16K_PAGES
838
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100839config ARM64_VA_BITS_39
840 bool "39-bit"
841 depends on ARM64_4K_PAGES
842
843config ARM64_VA_BITS_42
844 bool "42-bit"
845 depends on ARM64_64K_PAGES
846
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100847config ARM64_VA_BITS_47
848 bool "47-bit"
849 depends on ARM64_16K_PAGES
850
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100851config ARM64_VA_BITS_48
852 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100853
Steve Capperb6d00d42019-08-07 16:55:22 +0100854config ARM64_VA_BITS_52
855 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000856 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
857 help
858 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100859 requested via a hint to mmap(). The kernel will also use 52-bit
860 virtual addresses for its own mappings (provided HW support for
861 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000862
863 NOTE: Enabling 52-bit virtual addressing in conjunction with
864 ARMv8.3 Pointer Authentication will result in the PAC being
865 reduced from 7 bits to 3 bits, which may have a significant
866 impact on its susceptibility to brute-force attacks.
867
868 If unsure, select 48-bit virtual addressing instead.
869
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100870endchoice
871
Will Deacon68d23da2018-12-10 14:15:15 +0000872config ARM64_FORCE_52BIT
873 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100874 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000875 help
876 For systems with 52-bit userspace VAs enabled, the kernel will attempt
877 to maintain compatibility with older software by providing 48-bit VAs
878 unless a hint is supplied to mmap.
879
880 This configuration option disables the 48-bit compatibility logic, and
881 forces all userspace addresses to be 52-bit on HW that supports it. One
882 should only enable this configuration option for stress testing userspace
883 memory management code. If unsure say N here.
884
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100885config ARM64_VA_BITS
886 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100887 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100888 default 39 if ARM64_VA_BITS_39
889 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100890 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100891 default 48 if ARM64_VA_BITS_48
892 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100893
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000894choice
895 prompt "Physical address space size"
896 default ARM64_PA_BITS_48
897 help
898 Choose the maximum physical address range that the kernel will
899 support.
900
901config ARM64_PA_BITS_48
902 bool "48-bit"
903
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000904config ARM64_PA_BITS_52
905 bool "52-bit (ARMv8.2)"
906 depends on ARM64_64K_PAGES
907 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
908 help
909 Enable support for a 52-bit physical address space, introduced as
910 part of the ARMv8.2-LPA extension.
911
912 With this enabled, the kernel will also continue to work on CPUs that
913 do not support ARMv8.2-LPA, but with some added memory overhead (and
914 minor performance overhead).
915
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000916endchoice
917
918config ARM64_PA_BITS
919 int
920 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000921 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000922
Anders Roxelld8e85e12019-11-13 10:26:52 +0100923choice
924 prompt "Endianness"
925 default CPU_LITTLE_ENDIAN
926 help
927 Select the endianness of data accesses performed by the CPU. Userspace
928 applications will need to be compiled and linked for the endianness
929 that is selected here.
930
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100931config CPU_BIG_ENDIAN
932 bool "Build big-endian kernel"
933 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100934 Say Y if you plan on running a kernel with a big-endian userspace.
935
936config CPU_LITTLE_ENDIAN
937 bool "Build little-endian kernel"
938 help
939 Say Y if you plan on running a kernel with a little-endian userspace.
940 This is usually the case for distributions targeting arm64.
941
942endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100943
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100944config SCHED_MC
945 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100946 help
947 Multi-core scheduler support improves the CPU scheduler's decision
948 making when dealing with multi-core CPU chips at a cost of slightly
949 increased overhead in some places. If unsure say N here.
950
951config SCHED_SMT
952 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100953 help
954 Improves the CPU scheduler's decision making when dealing with
955 MultiThreading at a cost of slightly increased overhead in some
956 places. If unsure say N here.
957
958config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000959 int "Maximum number of CPUs (2-4096)"
960 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000961 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100962
963config HOTPLUG_CPU
964 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800965 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100966 help
967 Say Y here to experiment with turning CPUs off and on. CPUs
968 can be controlled through /sys/devices/system/cpu.
969
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700970# Common NUMA Features
971config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800972 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800973 select ACPI_NUMA if ACPI
974 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700975 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800976 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700977
978 The kernel will try to allocate memory used by a CPU on the
979 local memory of the CPU and add some more
980 NUMA awareness to the kernel.
981
982config NODES_SHIFT
983 int "Maximum NUMA Nodes (as a power of 2)"
984 range 1 10
985 default "2"
986 depends on NEED_MULTIPLE_NODES
987 help
988 Specify the maximum number of NUMA Nodes available on the target
989 system. Increases memory reserved to accommodate various tables.
990
991config USE_PERCPU_NUMA_NODE_ID
992 def_bool y
993 depends on NUMA
994
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800995config HAVE_SETUP_PER_CPU_AREA
996 def_bool y
997 depends on NUMA
998
999config NEED_PER_CPU_EMBED_FIRST_CHUNK
1000 def_bool y
1001 depends on NUMA
1002
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001003config HOLES_IN_ZONE
1004 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001005
Masahiro Yamada8636a1f2018-12-11 20:01:04 +09001006source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001007
Laura Abbott83863f22016-02-05 16:24:47 -08001008config ARCH_SUPPORTS_DEBUG_PAGEALLOC
1009 def_bool y
1010
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001011config ARCH_SPARSEMEM_ENABLE
1012 def_bool y
1013 select SPARSEMEM_VMEMMAP_ENABLE
1014
1015config ARCH_SPARSEMEM_DEFAULT
1016 def_bool ARCH_SPARSEMEM_ENABLE
1017
1018config ARCH_SELECT_MEMORY_MODEL
1019 def_bool ARCH_SPARSEMEM_ENABLE
1020
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001021config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001022 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001023
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001024config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001025 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001026
1027config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001028 def_bool y
1029 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001030
Steve Capper084bd292013-04-10 13:48:00 +01001031config SYS_SUPPORTS_HUGETLBFS
1032 def_bool y
1033
Steve Capper084bd292013-04-10 13:48:00 +01001034config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001035
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001036config ARCH_HAS_CACHE_LINE_SIZE
1037 def_bool y
1038
Yu Zhao54c8d912019-03-11 18:57:49 -06001039config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1040 def_bool y if PGTABLE_LEVELS > 2
1041
Sami Tolvanen52875692020-04-27 09:00:16 -07001042# Supported by clang >= 7.0
1043config CC_HAVE_SHADOW_CALL_STACK
1044 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1045
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001046config PARAVIRT
1047 bool "Enable paravirtualization code"
1048 help
1049 This changes the kernel so it can modify itself when it is run
1050 under a hypervisor, potentially improving performance significantly
1051 over full virtualization.
1052
1053config PARAVIRT_TIME_ACCOUNTING
1054 bool "Paravirtual steal time accounting"
1055 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001056 help
1057 Select this option to enable fine granularity task steal time
1058 accounting. Time spent executing other tasks in parallel with
1059 the current vCPU is discounted from the vCPU power. To account for
1060 that, there can be a small performance impact.
1061
1062 If in doubt, say N here.
1063
Geoff Levandd28f6df2016-06-23 17:54:48 +00001064config KEXEC
1065 depends on PM_SLEEP_SMP
1066 select KEXEC_CORE
1067 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001068 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001069 kexec is a system call that implements the ability to shutdown your
1070 current kernel, and to start another kernel. It is like a reboot
1071 but it is independent of the system firmware. And like a reboot
1072 you can start any kernel with it, not just Linux.
1073
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001074config KEXEC_FILE
1075 bool "kexec file based system call"
1076 select KEXEC_CORE
1077 help
1078 This is new version of kexec system call. This system call is
1079 file based and takes file descriptors as system call argument
1080 for kernel and initramfs as opposed to list of segments as
1081 accepted by previous system call.
1082
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001083config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001084 bool "Verify kernel signature during kexec_file_load() syscall"
1085 depends on KEXEC_FILE
1086 help
1087 Select this option to verify a signature with loaded kernel
1088 image. If configured, any attempt of loading a image without
1089 valid signature will fail.
1090
1091 In addition to that option, you need to enable signature
1092 verification for the corresponding kernel image type being
1093 loaded in order for this to work.
1094
1095config KEXEC_IMAGE_VERIFY_SIG
1096 bool "Enable Image signature verification support"
1097 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001098 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001099 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1100 help
1101 Enable Image signature verification support.
1102
1103comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001104 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001105 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1106
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001107config CRASH_DUMP
1108 bool "Build kdump crash kernel"
1109 help
1110 Generate crash dump after being started by kexec. This should
1111 be normally only set in special crash dump kernels which are
1112 loaded in the main kernel with kexec-tools into a specially
1113 reserved region and then later executed after a crash by
1114 kdump/kexec.
1115
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001116 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001117
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001118config XEN_DOM0
1119 def_bool y
1120 depends on XEN
1121
1122config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001123 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001124 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001125 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001126 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001127 help
1128 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1129
Steve Capperd03bb142013-04-25 15:19:21 +01001130config FORCE_MAX_ZONEORDER
1131 int
1132 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001133 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001134 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001135 help
1136 The kernel memory allocator divides physically contiguous memory
1137 blocks into "zones", where each zone is a power of two number of
1138 pages. This option selects the largest power of two that the kernel
1139 keeps in the memory allocator. If you need to allocate very large
1140 blocks of physically contiguous memory, then you may need to
1141 increase this value.
1142
1143 This config option is actually maximum order plus one. For example,
1144 a value of 11 means that the largest free memory block is 2^10 pages.
1145
1146 We make sure that we can allocate upto a HugePage size for each configuration.
1147 Hence we have :
1148 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1149
1150 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1151 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001152
Will Deacon084eb772017-11-14 14:41:01 +00001153config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001154 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001155 default y
1156 help
Will Deacon06170522017-11-14 16:19:39 +00001157 Speculation attacks against some high-performance processors can
1158 be used to bypass MMU permission checks and leak kernel data to
1159 userspace. This can be defended against by unmapping the kernel
1160 when running in userspace, mapping it back in on exception entry
1161 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001162
1163 If unsure, say Y.
1164
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001165config RODATA_FULL_DEFAULT_ENABLED
1166 bool "Apply r/o permissions of VM areas also to their linear aliases"
1167 default y
1168 help
1169 Apply read-only attributes of VM areas to the linear alias of
1170 the backing pages as well. This prevents code or read-only data
1171 from being modified (inadvertently or intentionally) via another
1172 mapping of the same memory page. This additional enhancement can
1173 be turned off at runtime by passing rodata=[off|on] (and turned on
1174 with rodata=full if this option is set to 'n')
1175
1176 This requires the linear region to be mapped down to pages,
1177 which may adversely affect performance in some cases.
1178
Will Deacondd523792019-04-23 14:37:24 +01001179config ARM64_SW_TTBR0_PAN
1180 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1181 help
1182 Enabling this option prevents the kernel from accessing
1183 user-space memory directly by pointing TTBR0_EL1 to a reserved
1184 zeroed area and reserved ASID. The user access routines
1185 restore the valid TTBR0_EL1 temporarily.
1186
Catalin Marinas63f0c602019-07-23 19:58:39 +02001187config ARM64_TAGGED_ADDR_ABI
1188 bool "Enable the tagged user addresses syscall ABI"
1189 default y
1190 help
1191 When this option is enabled, user applications can opt in to a
1192 relaxed ABI via prctl() allowing tagged addresses to be passed
1193 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001194 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001195
Will Deacondd523792019-04-23 14:37:24 +01001196menuconfig COMPAT
1197 bool "Kernel support for 32-bit EL0"
1198 depends on ARM64_4K_PAGES || EXPERT
1199 select COMPAT_BINFMT_ELF if BINFMT_ELF
1200 select HAVE_UID16
1201 select OLD_SIGSUSPEND3
1202 select COMPAT_OLD_SIGACTION
1203 help
1204 This option enables support for a 32-bit EL0 running under a 64-bit
1205 kernel at EL1. AArch32-specific components such as system calls,
1206 the user helper functions, VFP support and the ptrace interface are
1207 handled appropriately by the kernel.
1208
1209 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1210 that you will only be able to execute AArch32 binaries that were compiled
1211 with page size aligned segments.
1212
1213 If you want to execute 32-bit userspace applications, say Y.
1214
1215if COMPAT
1216
1217config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001218 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001219 default y
1220 help
1221 Warning: disabling this option may break 32-bit user programs.
1222
1223 Provide kuser helpers to compat tasks. The kernel provides
1224 helper code to userspace in read only form at a fixed location
1225 to allow userspace to be independent of the CPU type fitted to
1226 the system. This permits binaries to be run on ARMv4 through
1227 to ARMv8 without modification.
1228
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001229 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001230
1231 However, the fixed address nature of these helpers can be used
1232 by ROP (return orientated programming) authors when creating
1233 exploits.
1234
1235 If all of the binaries and libraries which run on your platform
1236 are built specifically for your platform, and make no use of
1237 these helpers, then you can turn this option off to hinder
1238 such exploits. However, in that case, if a binary or library
1239 relying on those helpers is run, it will not function correctly.
1240
1241 Say N here only if you are absolutely certain that you do not
1242 need these helpers; otherwise, the safe option is to say Y.
1243
Will Deacon7c4791c2019-10-07 13:03:12 +01001244config COMPAT_VDSO
1245 bool "Enable vDSO for 32-bit applications"
1246 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1247 select GENERIC_COMPAT_VDSO
1248 default y
1249 help
1250 Place in the process address space of 32-bit applications an
1251 ELF shared object providing fast implementations of gettimeofday
1252 and clock_gettime.
1253
1254 You must have a 32-bit build of glibc 2.22 or later for programs
1255 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001256
Nick Desaulniers625412c2020-06-08 13:57:08 -07001257config THUMB2_COMPAT_VDSO
1258 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1259 depends on COMPAT_VDSO
1260 default y
1261 help
1262 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1263 otherwise with '-marm'.
1264
Will Deacon1b907f42014-11-20 16:51:10 +00001265menuconfig ARMV8_DEPRECATED
1266 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001267 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001268 help
1269 Legacy software support may require certain instructions
1270 that have been deprecated or obsoleted in the architecture.
1271
1272 Enable this config to enable selective emulation of these
1273 features.
1274
1275 If unsure, say Y
1276
1277if ARMV8_DEPRECATED
1278
1279config SWP_EMULATION
1280 bool "Emulate SWP/SWPB instructions"
1281 help
1282 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1283 they are always undefined. Say Y here to enable software
1284 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001285 This feature can be controlled at runtime with the abi.swp
1286 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001287
1288 In some older versions of glibc [<=2.8] SWP is used during futex
1289 trylock() operations with the assumption that the code will not
1290 be preempted. This invalid assumption may be more likely to fail
1291 with SWP emulation enabled, leading to deadlock of the user
1292 application.
1293
1294 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1295 on an external transaction monitoring block called a global
1296 monitor to maintain update atomicity. If your system does not
1297 implement a global monitor, this option can cause programs that
1298 perform SWP operations to uncached memory to deadlock.
1299
1300 If unsure, say Y
1301
1302config CP15_BARRIER_EMULATION
1303 bool "Emulate CP15 Barrier instructions"
1304 help
1305 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1306 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1307 strongly recommended to use the ISB, DSB, and DMB
1308 instructions instead.
1309
1310 Say Y here to enable software emulation of these
1311 instructions for AArch32 userspace code. When this option is
1312 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001313 identify software that needs updating. This feature can be
1314 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001315
1316 If unsure, say Y
1317
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001318config SETEND_EMULATION
1319 bool "Emulate SETEND instruction"
1320 help
1321 The SETEND instruction alters the data-endianness of the
1322 AArch32 EL0, and is deprecated in ARMv8.
1323
1324 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001325 for AArch32 userspace code. This feature can be controlled
1326 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001327
1328 Note: All the cpus on the system must have mixed endian support at EL0
1329 for this feature to be enabled. If a new CPU - which doesn't support mixed
1330 endian - is hotplugged in after this feature has been enabled, there could
1331 be unexpected results in the applications.
1332
1333 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001334endif
1335
Will Deacondd523792019-04-23 14:37:24 +01001336endif
Catalin Marinasba428222016-07-01 18:25:31 +01001337
Will Deacon0e4a0702015-07-27 15:54:13 +01001338menu "ARMv8.1 architectural features"
1339
1340config ARM64_HW_AFDBM
1341 bool "Support for hardware updates of the Access and Dirty page flags"
1342 default y
1343 help
1344 The ARMv8.1 architecture extensions introduce support for
1345 hardware updates of the access and dirty information in page
1346 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1347 capable processors, accesses to pages with PTE_AF cleared will
1348 set this bit instead of raising an access flag fault.
1349 Similarly, writes to read-only pages with the DBM bit set will
1350 clear the read-only bit (AP[2]) instead of raising a
1351 permission fault.
1352
1353 Kernels built with this configuration option enabled continue
1354 to work on pre-ARMv8.1 hardware and the performance impact is
1355 minimal. If unsure, say Y.
1356
1357config ARM64_PAN
1358 bool "Enable support for Privileged Access Never (PAN)"
1359 default y
1360 help
1361 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1362 prevents the kernel or hypervisor from accessing user-space (EL0)
1363 memory directly.
1364
1365 Choosing this option will cause any unprotected (not using
1366 copy_to_user et al) memory access to fail with a permission fault.
1367
1368 The feature is detected at runtime, and will remain as a 'nop'
1369 instruction if the cpu does not implement the feature.
1370
1371config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001372 bool
1373 default ARM64_USE_LSE_ATOMICS
1374 depends on $(as-instr,.arch_extension lse)
1375
1376config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001377 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001378 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001379 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001380 help
1381 As part of the Large System Extensions, ARMv8.1 introduces new
1382 atomic instructions that are designed specifically to scale in
1383 very large systems.
1384
1385 Say Y here to make use of these instructions for the in-kernel
1386 atomic routines. This incurs a small overhead on CPUs that do
1387 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001388 built with binutils >= 2.25 in order for the new instructions
1389 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001390
Marc Zyngier1f364c82014-02-19 09:33:14 +00001391config ARM64_VHE
1392 bool "Enable support for Virtualization Host Extensions (VHE)"
1393 default y
1394 help
1395 Virtualization Host Extensions (VHE) allow the kernel to run
1396 directly at EL2 (instead of EL1) on processors that support
1397 it. This leads to better performance for KVM, as they reduce
1398 the cost of the world switch.
1399
1400 Selecting this option allows the VHE feature to be detected
1401 at runtime, and does not affect processors that do not
1402 implement this feature.
1403
Will Deacon0e4a0702015-07-27 15:54:13 +01001404endmenu
1405
Will Deaconf9933182016-02-26 16:30:14 +00001406menu "ARMv8.2 architectural features"
1407
James Morse57f49592016-02-05 14:58:48 +00001408config ARM64_UAO
1409 bool "Enable support for User Access Override (UAO)"
1410 default y
1411 help
1412 User Access Override (UAO; part of the ARMv8.2 Extensions)
1413 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001414 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001415
1416 This option changes get_user() and friends to use the 'unprivileged'
1417 variant of the load/store instructions. This ensures that user-space
1418 really did have access to the supplied memory. When addr_limit is
1419 set to kernel memory the UAO bit will be set, allowing privileged
1420 access to kernel memory.
1421
1422 Choosing this option will cause copy_to_user() et al to use user-space
1423 memory permissions.
1424
1425 The feature is detected at runtime, the kernel will use the
1426 regular load/store instructions if the cpu does not implement the
1427 feature.
1428
Robin Murphyd50e0712017-07-25 11:55:42 +01001429config ARM64_PMEM
1430 bool "Enable support for persistent memory"
1431 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001432 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001433 help
1434 Say Y to enable support for the persistent memory API based on the
1435 ARMv8.2 DCPoP feature.
1436
1437 The feature is detected at runtime, and the kernel will use DC CVAC
1438 operations if DC CVAP is not supported (following the behaviour of
1439 DC CVAP itself if the system does not define a point of persistence).
1440
Xie XiuQi64c02722018-01-15 19:38:56 +00001441config ARM64_RAS_EXTN
1442 bool "Enable support for RAS CPU Extensions"
1443 default y
1444 help
1445 CPUs that support the Reliability, Availability and Serviceability
1446 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1447 errors, classify them and report them to software.
1448
1449 On CPUs with these extensions system software can use additional
1450 barriers to determine if faults are pending and read the
1451 classification from a new set of registers.
1452
1453 Selecting this feature will allow the kernel to use these barriers
1454 and access the new registers if the system supports the extension.
1455 Platform RAS features may additionally depend on firmware support.
1456
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001457config ARM64_CNP
1458 bool "Enable support for Common Not Private (CNP) translations"
1459 default y
1460 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1461 help
1462 Common Not Private (CNP) allows translation table entries to
1463 be shared between different PEs in the same inner shareable
1464 domain, so the hardware can use this fact to optimise the
1465 caching of such entries in the TLB.
1466
1467 Selecting this option allows the CNP feature to be detected
1468 at runtime, and does not affect PEs that do not implement
1469 this feature.
1470
Will Deaconf9933182016-02-26 16:30:14 +00001471endmenu
1472
Mark Rutland04ca3202018-12-07 18:39:30 +00001473menu "ARMv8.3 architectural features"
1474
1475config ARM64_PTR_AUTH
1476 bool "Enable support for pointer authentication"
1477 default y
Kristina Martsenko74afda42020-03-13 14:35:03 +05301478 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Mark Brown4dc9b282020-06-19 13:35:50 +01001479 # Modern compilers insert a .note.gnu.property section note for PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301480 # which is only understood by binutils starting with version 2.33.1.
Mark Brown4dc9b282020-06-19 13:35:50 +01001481 depends on LD_IS_LLD || LD_VERSION >= 233010000 || (CC_IS_GCC && GCC_VERSION < 90100)
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301482 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301483 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001484 help
1485 Pointer authentication (part of the ARMv8.3 Extensions) provides
1486 instructions for signing and authenticating pointers against secret
1487 keys, which can be used to mitigate Return Oriented Programming (ROP)
1488 and other attacks.
1489
1490 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001491 Choosing this option will cause the kernel to initialise secret keys
1492 for each process at exec() time, with these keys being
1493 context-switched along with the process.
1494
Kristina Martsenko74afda42020-03-13 14:35:03 +05301495 If the compiler supports the -mbranch-protection or
1496 -msign-return-address flag (e.g. GCC 7 or later), then this option
1497 will also cause the kernel itself to be compiled with return address
1498 protection. In this case, and if the target hardware is known to
1499 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1500 disabled with minimal loss of protection.
1501
Mark Rutland04ca3202018-12-07 18:39:30 +00001502 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301503 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001504 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001505
Kristina Martsenko69829342020-03-13 14:34:55 +05301506 If the feature is present on the boot CPU but not on a late CPU, then
1507 the late CPU will be parked. Also, if the boot CPU does not have
1508 address auth and the late CPU has then the late CPU will still boot
1509 but with the feature disabled. On such a system, this option should
1510 not be selected.
1511
Kristina Martsenko74afda42020-03-13 14:35:03 +05301512 This feature works with FUNCTION_GRAPH_TRACER option only if
1513 DYNAMIC_FTRACE_WITH_REGS is enabled.
1514
1515config CC_HAS_BRANCH_PROT_PAC_RET
1516 # GCC 9 or later, clang 8 or later
1517 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1518
1519config CC_HAS_SIGN_RETURN_ADDRESS
1520 # GCC 7, 8
1521 def_bool $(cc-option,-msign-return-address=all)
1522
1523config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001524 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301525
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001526config AS_HAS_CFI_NEGATE_RA_STATE
1527 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1528
Mark Rutland04ca3202018-12-07 18:39:30 +00001529endmenu
1530
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001531menu "ARMv8.4 architectural features"
1532
1533config ARM64_AMU_EXTN
1534 bool "Enable support for the Activity Monitors Unit CPU extension"
1535 default y
1536 help
1537 The activity monitors extension is an optional extension introduced
1538 by the ARMv8.4 CPU architecture. This enables support for version 1
1539 of the activity monitors architecture, AMUv1.
1540
1541 To enable the use of this extension on CPUs that implement it, say Y.
1542
1543 Note that for architectural reasons, firmware _must_ implement AMU
1544 support when running on CPUs that present the activity monitors
1545 extension. The required support is present in:
1546 * Version 1.5 and later of the ARM Trusted Firmware
1547
1548 For kernels that have this configuration enabled but boot with broken
1549 firmware, you may need to say N here until the firmware is fixed.
1550 Otherwise you may experience firmware panics or lockups when
1551 accessing the counter registers. Even if you are not observing these
1552 symptoms, the values returned by the register reads might not
1553 correctly reflect reality. Most commonly, the value read will be 0,
1554 indicating that the counter is not enabled.
1555
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001556config AS_HAS_ARMV8_4
1557 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1558
1559config ARM64_TLB_RANGE
1560 bool "Enable support for tlbi range feature"
1561 default y
1562 depends on AS_HAS_ARMV8_4
1563 help
1564 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1565 range of input addresses.
1566
1567 The feature introduces new assembly instructions, and they were
1568 support when binutils >= 2.30.
1569
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001570endmenu
1571
Mark Brown3e6c69a2019-12-09 18:12:14 +00001572menu "ARMv8.5 architectural features"
1573
Dave Martin383499f2020-03-16 16:50:55 +00001574config ARM64_BTI
1575 bool "Branch Target Identification support"
1576 default y
1577 help
1578 Branch Target Identification (part of the ARMv8.5 Extensions)
1579 provides a mechanism to limit the set of locations to which computed
1580 branch instructions such as BR or BLR can jump.
1581
1582 To make use of BTI on CPUs that support it, say Y.
1583
1584 BTI is intended to provide complementary protection to other control
1585 flow integrity protection mechanisms, such as the Pointer
1586 authentication mechanism provided as part of the ARMv8.3 Extensions.
1587 For this reason, it does not make sense to enable this option without
1588 also enabling support for pointer authentication. Thus, when
1589 enabling this option you should also select ARM64_PTR_AUTH=y.
1590
1591 Userspace binaries must also be specifically compiled to make use of
1592 this mechanism. If you say N here or the hardware does not support
1593 BTI, such binaries can still run, but you get no additional
1594 enforcement of branch destinations.
1595
Mark Brown97fed772020-05-06 20:51:34 +01001596config ARM64_BTI_KERNEL
1597 bool "Use Branch Target Identification for kernel"
1598 default y
1599 depends on ARM64_BTI
1600 depends on ARM64_PTR_AUTH
1601 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001602 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1603 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Mark Brown97fed772020-05-06 20:51:34 +01001604 depends on !(CC_IS_CLANG && GCOV_KERNEL)
1605 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1606 help
1607 Build the kernel with Branch Target Identification annotations
1608 and enable enforcement of this for kernel code. When this option
1609 is enabled and the system supports BTI all kernel code including
1610 modular code must have BTI enabled.
1611
1612config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1613 # GCC 9 or later, clang 8 or later
1614 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1615
Mark Brown3e6c69a2019-12-09 18:12:14 +00001616config ARM64_E0PD
1617 bool "Enable support for E0PD"
1618 default y
1619 help
Will Deacone717d932020-01-22 11:23:54 +00001620 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1621 that EL0 accesses made via TTBR1 always fault in constant time,
1622 providing similar benefits to KASLR as those provided by KPTI, but
1623 with lower overhead and without disrupting legitimate access to
1624 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001625
Will Deacone717d932020-01-22 11:23:54 +00001626 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001627
Richard Henderson1a50ec02020-01-21 12:58:52 +00001628config ARCH_RANDOM
1629 bool "Enable support for random number generation"
1630 default y
1631 help
1632 Random number generation (part of the ARMv8.5 Extensions)
1633 provides a high bandwidth, cryptographically secure
1634 hardware random number generator.
1635
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001636config ARM64_AS_HAS_MTE
1637 # Initial support for MTE went in binutils 2.32.0, checked with
1638 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1639 # as a late addition to the final architecture spec (LDGM/STGM)
1640 # is only supported in the newer 2.32.x and 2.33 binutils
1641 # versions, hence the extra "stgm" instruction check below.
1642 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1643
1644config ARM64_MTE
1645 bool "Memory Tagging Extension support"
1646 default y
1647 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
1648 select ARCH_USES_HIGH_VMA_FLAGS
1649 help
1650 Memory Tagging (part of the ARMv8.5 Extensions) provides
1651 architectural support for run-time, always-on detection of
1652 various classes of memory error to aid with software debugging
1653 to eliminate vulnerabilities arising from memory-unsafe
1654 languages.
1655
1656 This option enables the support for the Memory Tagging
1657 Extension at EL0 (i.e. for userspace).
1658
1659 Selecting this option allows the feature to be detected at
1660 runtime. Any secondary CPU not implementing this feature will
1661 not be allowed a late bring-up.
1662
1663 Userspace binaries that want to use this feature must
1664 explicitly opt in. The mechanism for the userspace is
1665 described in:
1666
1667 Documentation/arm64/memory-tagging-extension.rst.
1668
Mark Brown3e6c69a2019-12-09 18:12:14 +00001669endmenu
1670
Dave Martinddd25ad2017-10-31 15:51:02 +00001671config ARM64_SVE
1672 bool "ARM Scalable Vector Extension support"
1673 default y
Dave Martin85acda32018-04-20 16:20:43 +01001674 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001675 help
1676 The Scalable Vector Extension (SVE) is an extension to the AArch64
1677 execution state which complements and extends the SIMD functionality
1678 of the base architecture to support much larger vectors and to enable
1679 additional vectorisation opportunities.
1680
1681 To enable use of this extension on CPUs that implement it, say Y.
1682
Dave Martin06a916f2019-04-18 18:41:38 +01001683 On CPUs that support the SVE2 extensions, this option will enable
1684 those too.
1685
Dave Martin50436942018-03-23 18:08:31 +00001686 Note that for architectural reasons, firmware _must_ implement SVE
1687 support when running on SVE capable hardware. The required support
1688 is present in:
1689
1690 * version 1.5 and later of the ARM Trusted Firmware
1691 * the AArch64 boot wrapper since commit 5e1261e08abf
1692 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1693
1694 For other firmware implementations, consult the firmware documentation
1695 or vendor.
1696
1697 If you need the kernel to boot on SVE-capable hardware with broken
1698 firmware, you may need to say N here until you get your firmware
1699 fixed. Otherwise, you may experience firmware panics or lockups when
1700 booting the kernel. If unsure and you are not observing these
1701 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001702
Dave Martin85acda32018-04-20 16:20:43 +01001703 CPUs that support SVE are architecturally required to support the
1704 Virtualization Host Extensions (VHE), so the kernel makes no
1705 provision for supporting SVE alongside KVM without VHE enabled.
1706 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1707 KVM in the same kernel image.
1708
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001709config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001710 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001711 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001712 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001713 help
1714 Allocate PLTs when loading modules so that jumps and calls whose
1715 targets are too far away for their relative offsets to be encoded
1716 in the instructions themselves can be bounced via veneers in the
1717 module's PLT. This allows modules to be allocated in the generic
1718 vmalloc area after the dedicated module memory area has been
1719 exhausted.
1720
1721 When running with address space randomization (KASLR), the module
1722 region itself may be too far away for ordinary relative jumps and
1723 calls, and so in that case, module PLTs are required and cannot be
1724 disabled.
1725
1726 Specific errata workaround(s) might also force module PLTs to be
1727 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001728
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001729config ARM64_PSEUDO_NMI
1730 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001731 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001732 help
1733 Adds support for mimicking Non-Maskable Interrupts through the use of
1734 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001735 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001736
1737 This high priority configuration for interrupts needs to be
1738 explicitly enabled by setting the kernel parameter
1739 "irqchip.gicv3_pseudo_nmi" to 1.
1740
1741 If unsure, say N
1742
Julien Thierry48ce8f82019-06-11 10:38:11 +01001743if ARM64_PSEUDO_NMI
1744config ARM64_DEBUG_PRIORITY_MASKING
1745 bool "Debug interrupt priority masking"
1746 help
1747 This adds runtime checks to functions enabling/disabling
1748 interrupts when using priority masking. The additional checks verify
1749 the validity of ICC_PMR_EL1 when calling concerned functions.
1750
1751 If unsure, say N
1752endif
1753
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001754config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001755 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001756 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001757 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001758 help
1759 This builds the kernel as a Position Independent Executable (PIE),
1760 which retains all relocation metadata required to relocate the
1761 kernel binary at runtime to a different virtual address than the
1762 address it was linked at.
1763 Since AArch64 uses the RELA relocation format, this requires a
1764 relocation pass at runtime even if the kernel is loaded at the
1765 same address it was linked at.
1766
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001767config RANDOMIZE_BASE
1768 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001769 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001770 select RELOCATABLE
1771 help
1772 Randomizes the virtual address at which the kernel image is
1773 loaded, as a security feature that deters exploit attempts
1774 relying on knowledge of the location of kernel internals.
1775
1776 It is the bootloader's job to provide entropy, by passing a
1777 random u64 value in /chosen/kaslr-seed at kernel entry.
1778
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001779 When booting via the UEFI stub, it will invoke the firmware's
1780 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1781 to the kernel proper. In addition, it will randomise the physical
1782 location of the kernel Image as well.
1783
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001784 If unsure, say N.
1785
1786config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001787 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001788 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001789 default y
1790 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001791 Randomizes the location of the module region inside a 4 GB window
1792 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001793 to leak information about the location of core kernel data structures
1794 but it does imply that function calls between modules and the core
1795 kernel will need to be resolved via veneers in the module PLT.
1796
1797 When this option is not set, the module region will be randomized over
1798 a limited range that contains the [_stext, _etext] interval of the
1799 core kernel, so branch relocations are always in range.
1800
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001801config CC_HAVE_STACKPROTECTOR_SYSREG
1802 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1803
1804config STACKPROTECTOR_PER_TASK
1805 def_bool y
1806 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1807
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001808endmenu
1809
1810menu "Boot options"
1811
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001812config ARM64_ACPI_PARKING_PROTOCOL
1813 bool "Enable support for the ARM64 ACPI parking protocol"
1814 depends on ACPI
1815 help
1816 Enable support for the ARM64 ACPI parking protocol. If disabled
1817 the kernel will not allow booting through the ARM64 ACPI parking
1818 protocol even if the corresponding data is present in the ACPI
1819 MADT table.
1820
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001821config CMDLINE
1822 string "Default kernel command string"
1823 default ""
1824 help
1825 Provide a set of default command-line options at build time by
1826 entering them here. As a minimum, you should specify the the
1827 root device (e.g. root=/dev/nfs).
1828
1829config CMDLINE_FORCE
1830 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001831 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001832 help
1833 Always use the default kernel command string, even if the boot
1834 loader passes other arguments to the kernel.
1835 This is useful if you cannot or don't want to change the
1836 command-line options your boot loader passes to the kernel.
1837
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001838config EFI_STUB
1839 bool
1840
Mark Salterf84d0272014-04-15 21:59:30 -04001841config EFI
1842 bool "UEFI runtime support"
1843 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001844 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001845 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001846 select LIBFDT
1847 select UCS2_STRING
1848 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001849 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001850 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001851 select EFI_GENERIC_STUB
Mark Salterf84d0272014-04-15 21:59:30 -04001852 default y
1853 help
1854 This option provides support for runtime services provided
1855 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001856 clock, and platform reset). A UEFI stub is also provided to
1857 allow the kernel to be booted as an EFI application. This
1858 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001859
Yi Lid1ae8c02014-10-04 23:46:43 +08001860config DMI
1861 bool "Enable support for SMBIOS (DMI) tables"
1862 depends on EFI
1863 default y
1864 help
1865 This enables SMBIOS/DMI feature for systems.
1866
1867 This option is only useful on systems that have UEFI firmware.
1868 However, even with this option, the resultant kernel should
1869 continue to boot on existing non-UEFI platforms.
1870
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001871endmenu
1872
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001873config SYSVIPC_COMPAT
1874 def_bool y
1875 depends on COMPAT && SYSVIPC
1876
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001877config ARCH_ENABLE_HUGEPAGE_MIGRATION
1878 def_bool y
1879 depends on HUGETLB_PAGE && MIGRATION
1880
Anshuman Khandual53fa1172020-09-09 10:23:03 +05301881config ARCH_ENABLE_THP_MIGRATION
1882 def_bool y
1883 depends on TRANSPARENT_HUGEPAGE
1884
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001885menu "Power management options"
1886
1887source "kernel/power/Kconfig"
1888
James Morse82869ac2016-04-27 17:47:12 +01001889config ARCH_HIBERNATION_POSSIBLE
1890 def_bool y
1891 depends on CPU_PM
1892
1893config ARCH_HIBERNATION_HEADER
1894 def_bool y
1895 depends on HIBERNATION
1896
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001897config ARCH_SUSPEND_POSSIBLE
1898 def_bool y
1899
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001900endmenu
1901
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001902menu "CPU Power Management"
1903
1904source "drivers/cpuidle/Kconfig"
1905
Rob Herring52e7e812014-02-24 11:27:57 +09001906source "drivers/cpufreq/Kconfig"
1907
1908endmenu
1909
Mark Salterf84d0272014-04-15 21:59:30 -04001910source "drivers/firmware/Kconfig"
1911
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001912source "drivers/acpi/Kconfig"
1913
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001914source "arch/arm64/kvm/Kconfig"
1915
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001916if CRYPTO
1917source "arch/arm64/crypto/Kconfig"
1918endif