blob: 2009f8c047a26f7cd71d996e1990c67786247e5f [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
David E. Boxdf4f9bc2020-07-09 11:43:33 -07007#include <linux/acpi.h>
Keith Buscha0a34082015-12-07 15:30:31 -07008#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06009#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050010#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070011#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020012#include <linux/blk-mq-pci.h>
Christoph Hellwigfe45e632021-09-20 14:33:27 +020013#include <linux/blk-integrity.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070014#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050015#include <linux/init.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050018#include <linux/mm.h>
19#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010020#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040021#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050022#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060023#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070024#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050025#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080026#include <linux/io-64-nonatomic-lo-hi.h>
Klaus Jensen20d3bb92021-01-15 07:30:46 +010027#include <linux/io-64-nonatomic-hi-lo.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070028#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060029#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090030
yupeng604c01d2018-12-18 17:59:53 +010031#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020032#include "nvme.h"
33
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100034#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100035#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070036
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070037#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038
Jens Axboe943e9422018-06-21 09:49:37 -060039/*
40 * These can be higher, but we need to ensure that any command doesn't
41 * require an sg allocation that needs more than a page of data.
42 */
43#define NVME_MAX_KB_SZ 4096
44#define NVME_MAX_SEGS 127
45
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050046static int use_threaded_interrupts;
47module_param(use_threaded_interrupts, int, 0);
48
Jon Derrick8ffaadf2015-07-20 10:14:09 -060049static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060050module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060051MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
52
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020053static unsigned int max_host_mem_size_mb = 128;
54module_param(max_host_mem_size_mb, uint, 0444);
55MODULE_PARM_DESC(max_host_mem_size_mb,
56 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050057
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070058static unsigned int sgl_threshold = SZ_32K;
59module_param(sgl_threshold, uint, 0644);
60MODULE_PARM_DESC(sgl_threshold,
61 "Use SGLs when average request segment size is larger or equal to "
62 "this size. Use 0 to disable SGLs.");
63
Sagi Grimberg27453b42021-06-16 14:19:34 -070064#define NVME_PCI_MIN_QUEUE_SIZE 2
65#define NVME_PCI_MAX_QUEUE_SIZE 4095
weiping zhangb27c1e62017-07-10 16:46:59 +080066static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
67static const struct kernel_param_ops io_queue_depth_ops = {
68 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020069 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080070};
71
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020072static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080073module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
Sagi Grimberg27453b42021-06-16 14:19:34 -070074MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2 and < 4096");
weiping zhangb27c1e62017-07-10 16:46:59 +080075
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080076static int io_queue_count_set(const char *val, const struct kernel_param *kp)
77{
78 unsigned int n;
79 int ret;
80
81 ret = kstrtouint(val, 10, &n);
82 if (ret != 0 || n > num_possible_cpus())
83 return -EINVAL;
84 return param_set_uint(val, kp);
85}
86
87static const struct kernel_param_ops io_queue_count_ops = {
88 .set = io_queue_count_set,
89 .get = param_get_uint,
90};
91
Keith Busch3f68baf2019-12-07 01:51:54 +090092static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080093module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060094MODULE_PARM_DESC(write_queues,
95 "Number of queues to use for writes. If not set, reads and writes "
96 "will share a queue set.");
97
Keith Busch3f68baf2019-12-07 01:51:54 +090098static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080099module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -0700100MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
101
David E. Boxdf4f9bc2020-07-09 11:43:33 -0700102static bool noacpi;
103module_param(noacpi, bool, 0444);
104MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
105
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100106struct nvme_dev;
107struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -0700108
Keith Buscha5cdb682016-01-12 14:41:18 -0700109static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700110static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700111
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500112/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100113 * Represents an NVM Express device. Each nvme_dev is a PCI function.
114 */
115struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200116 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100117 struct blk_mq_tag_set tagset;
118 struct blk_mq_tag_set admin_tagset;
119 u32 __iomem *dbs;
120 struct device *dev;
121 struct dma_pool *prp_page_pool;
122 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100123 unsigned online_queues;
124 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100125 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600126 unsigned int num_vecs;
John Garry7442ddc2020-08-14 23:34:25 +0800127 u32 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000128 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100129 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100130 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800131 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100132 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100133 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100134 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100135 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600136 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600138 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100139 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600140 u32 last_ps;
Keith Buscha5df5e72021-07-27 09:40:43 -0700141 bool hmb;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200142
Jens Axboe943e9422018-06-21 09:49:37 -0600143 mempool_t *iod_mempool;
144
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200145 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300146 u32 *dbbuf_dbs;
147 dma_addr_t dbbuf_dbs_dma_addr;
148 u32 *dbbuf_eis;
149 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200150
151 /* host memory buffer support: */
152 u64 host_mem_size;
153 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200154 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200155 struct nvme_host_mem_buf_desc *host_mem_descs;
156 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800157 unsigned int nr_allocated_queues;
158 unsigned int nr_write_queues;
159 unsigned int nr_poll_queues;
Keith Busch05219052021-07-14 14:02:37 -0700160
161 bool attrs_added;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500162};
163
weiping zhangb27c1e62017-07-10 16:46:59 +0800164static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
165{
Sagi Grimberg27453b42021-06-16 14:19:34 -0700166 return param_set_uint_minmax(val, kp, NVME_PCI_MIN_QUEUE_SIZE,
167 NVME_PCI_MAX_QUEUE_SIZE);
weiping zhangb27c1e62017-07-10 16:46:59 +0800168}
169
Helen Koikef9f38e32017-04-10 12:51:07 -0300170static inline unsigned int sq_idx(unsigned int qid, u32 stride)
171{
172 return qid * 2 * stride;
173}
174
175static inline unsigned int cq_idx(unsigned int qid, u32 stride)
176{
177 return (qid * 2 + 1) * stride;
178}
179
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100180static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
181{
182 return container_of(ctrl, struct nvme_dev, ctrl);
183}
184
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500186 * An NVM Express queue. Each device has at least two (one for admin
187 * commands and one for I/O commands).
188 */
189struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500190 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200191 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000192 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100193 /* only used for poll queues: */
194 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700195 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500196 dma_addr_t sq_dma_addr;
197 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500198 u32 __iomem *q_db;
John Garry7442ddc2020-08-14 23:34:25 +0800199 u32 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700200 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500201 u16 sq_tail;
Keith Busch38210802020-10-30 10:28:54 -0700202 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500203 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700204 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400205 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000206 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100207 unsigned long flags;
208#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100209#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100210#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700211#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300212 u32 *dbbuf_sq_db;
213 u32 *dbbuf_cq_db;
214 u32 *dbbuf_sq_ei;
215 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100216 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500217};
218
219/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700220 * The nvme_iod describes the data in an I/O.
221 *
222 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
223 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 */
225struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800226 struct nvme_request req;
Keith Buschaf7fae82021-03-17 13:37:02 -0700227 struct nvme_command cmd;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700229 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100230 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200231 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200232 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200233 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700234 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700235 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100236 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500237};
238
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800239static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600240{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800241 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300242}
243
244static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
245{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800246 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300247
Keith Busch58847f12021-10-14 09:45:42 -0700248 if (dev->dbbuf_dbs) {
249 /*
250 * Clear the dbbuf memory so the driver doesn't observe stale
251 * values from the previous instantiation.
252 */
253 memset(dev->dbbuf_dbs, 0, mem_size);
254 memset(dev->dbbuf_eis, 0, mem_size);
Helen Koikef9f38e32017-04-10 12:51:07 -0300255 return 0;
Keith Busch58847f12021-10-14 09:45:42 -0700256 }
Helen Koikef9f38e32017-04-10 12:51:07 -0300257
258 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
259 &dev->dbbuf_dbs_dma_addr,
260 GFP_KERNEL);
261 if (!dev->dbbuf_dbs)
262 return -ENOMEM;
263 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
264 &dev->dbbuf_eis_dma_addr,
265 GFP_KERNEL);
266 if (!dev->dbbuf_eis) {
267 dma_free_coherent(dev->dev, mem_size,
268 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
269 dev->dbbuf_dbs = NULL;
270 return -ENOMEM;
271 }
272
273 return 0;
274}
275
276static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
277{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800278 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300279
280 if (dev->dbbuf_dbs) {
281 dma_free_coherent(dev->dev, mem_size,
282 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
283 dev->dbbuf_dbs = NULL;
284 }
285 if (dev->dbbuf_eis) {
286 dma_free_coherent(dev->dev, mem_size,
287 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
288 dev->dbbuf_eis = NULL;
289 }
290}
291
292static void nvme_dbbuf_init(struct nvme_dev *dev,
293 struct nvme_queue *nvmeq, int qid)
294{
295 if (!dev->dbbuf_dbs || !qid)
296 return;
297
298 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
299 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
300 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
301 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
302}
303
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900304static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
305{
306 if (!nvmeq->qid)
307 return;
308
309 nvmeq->dbbuf_sq_db = NULL;
310 nvmeq->dbbuf_cq_db = NULL;
311 nvmeq->dbbuf_sq_ei = NULL;
312 nvmeq->dbbuf_cq_ei = NULL;
313}
314
Helen Koikef9f38e32017-04-10 12:51:07 -0300315static void nvme_dbbuf_set(struct nvme_dev *dev)
316{
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -0700317 struct nvme_command c = { };
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900318 unsigned int i;
Helen Koikef9f38e32017-04-10 12:51:07 -0300319
320 if (!dev->dbbuf_dbs)
321 return;
322
Helen Koikef9f38e32017-04-10 12:51:07 -0300323 c.dbbuf.opcode = nvme_admin_dbbuf;
324 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
325 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
326
327 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200328 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300329 /* Free memory and continue on */
330 nvme_dbbuf_dma_free(dev);
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900331
332 for (i = 1; i <= dev->online_queues; i++)
333 nvme_dbbuf_free(&dev->queues[i]);
Helen Koikef9f38e32017-04-10 12:51:07 -0300334 }
335}
336
337static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
338{
339 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
340}
341
342/* Update dbbuf and return true if an MMIO is required */
343static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
344 volatile u32 *dbbuf_ei)
345{
346 if (dbbuf_db) {
347 u16 old_value;
348
349 /*
350 * Ensure that the queue is written before updating
351 * the doorbell in memory
352 */
353 wmb();
354
355 old_value = *dbbuf_db;
356 *dbbuf_db = value;
357
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700358 /*
359 * Ensure that the doorbell is updated before reading the event
360 * index from memory. The controller needs to provide similar
361 * ordering to ensure the envent index is updated before reading
362 * the doorbell.
363 */
364 mb();
365
Helen Koikef9f38e32017-04-10 12:51:07 -0300366 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
367 return false;
368 }
369
370 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500371}
372
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700373/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700374 * Will slightly overestimate the number of pages needed. This is OK
375 * as it only leads to a small amount of wasted memory for the lifetime of
376 * the I/O.
377 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200378static int nvme_pci_npages_prp(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700379{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200380 unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700381 NVME_CTRL_PAGE_SIZE);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700382 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
383}
384
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700385/*
386 * Calculates the number of pages needed for the SGL segments. For example a 4k
387 * page can accommodate 256 SGL descriptors.
388 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200389static int nvme_pci_npages_sgl(void)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100390{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200391 return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
392 PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100393}
394
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200395static size_t nvme_pci_iod_alloc_size(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700396{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200397 size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700398
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200399 return sizeof(__le64 *) * npages +
400 sizeof(struct scatterlist) * NVME_MAX_SEGS;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700401}
402
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700403static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
404 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500405{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700406 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200407 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700408
Keith Busch42483222015-06-01 09:29:54 -0600409 WARN_ON(hctx_idx != 0);
410 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600411
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 hctx->driver_data = nvmeq;
413 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500414}
415
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700416static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
417 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500418{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700419 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200420 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500421
Keith Busch42483222015-06-01 09:29:54 -0600422 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700423 hctx->driver_data = nvmeq;
424 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500425}
426
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600427static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
428 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500429{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600430 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100431 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200432 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200433 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700434
435 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100436 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600437
438 nvme_req(req)->ctrl = &dev->ctrl;
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700439 nvme_req(req)->cmd = &iod->cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700440 return 0;
441}
442
Jens Axboe3b6592f2018-10-31 08:36:31 -0600443static int queue_irq_offset(struct nvme_dev *dev)
444{
445 /* if we have more than 1 vec, admin queue offsets us by 1 */
446 if (dev->num_vecs > 1)
447 return 1;
448
449 return 0;
450}
451
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200452static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
453{
454 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600455 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200456
Jens Axboe3b6592f2018-10-31 08:36:31 -0600457 offset = queue_irq_offset(dev);
458 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
459 struct blk_mq_queue_map *map = &set->map[i];
460
461 map->nr_queues = dev->io_queues[i];
462 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100463 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100464 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600465 }
466
Jens Axboe4b04cc62018-11-05 12:44:33 -0700467 /*
468 * The poll queue(s) doesn't have an IRQ (and hence IRQ
469 * affinity), so use the regular blk-mq cpu mapping
470 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600471 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600472 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700473 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
474 else
475 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600476 qoff += map->nr_queues;
477 offset += map->nr_queues;
478 }
479
480 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200481}
482
Keith Busch38210802020-10-30 10:28:54 -0700483/*
484 * Write sq tail if we are asked to, or if the next command would wrap.
485 */
486static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700487{
Keith Busch38210802020-10-30 10:28:54 -0700488 if (!write_sq) {
489 u16 next_tail = nvmeq->sq_tail + 1;
490
491 if (next_tail == nvmeq->q_depth)
492 next_tail = 0;
493 if (next_tail != nvmeq->last_sq_tail)
494 return;
495 }
496
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700497 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
498 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
499 writel(nvmeq->sq_tail, nvmeq->q_db);
Keith Busch38210802020-10-30 10:28:54 -0700500 nvmeq->last_sq_tail = nvmeq->sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700501}
502
Jens Axboe3233b942021-10-29 14:32:44 -0600503static inline void nvme_sq_copy_cmd(struct nvme_queue *nvmeq,
504 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500505{
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000506 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
Jens Axboe3233b942021-10-29 14:32:44 -0600507 absolute_pointer(cmd), sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200508 if (++nvmeq->sq_tail == nvmeq->q_depth)
509 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700510}
511
512static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
513{
514 struct nvme_queue *nvmeq = hctx->driver_data;
515
516 spin_lock(&nvmeq->sq_lock);
Keith Busch38210802020-10-30 10:28:54 -0700517 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
518 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200519 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500520}
521
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700522static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700523{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100524 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700525 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700526}
527
Minwoo Im955b1b52017-12-20 16:30:50 +0900528static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
529{
530 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100531 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900532 unsigned int avg_seg_size;
533
Keith Busch20469a32018-01-17 22:04:37 +0100534 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900535
Chaitanya Kulkarni253a0b72021-06-09 18:28:25 -0700536 if (!nvme_ctrl_sgl_supported(&dev->ctrl))
Minwoo Im955b1b52017-12-20 16:30:50 +0900537 return false;
538 if (!iod->nvmeq->qid)
539 return false;
540 if (!sgl_threshold || avg_seg_size < sgl_threshold)
541 return false;
542 return true;
543}
544
Christoph Hellwig9275c202021-01-20 09:33:52 +0100545static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500546{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700547 const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
Christoph Hellwig9275c202021-01-20 09:33:52 +0100548 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
549 dma_addr_t dma_addr = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500550 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500551
Christoph Hellwig9275c202021-01-20 09:33:52 +0100552 for (i = 0; i < iod->npages; i++) {
553 __le64 *prp_list = nvme_pci_iod_list(req)[i];
554 dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
555
556 dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
557 dma_addr = next_dma_addr;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700558 }
Christoph Hellwig9275c202021-01-20 09:33:52 +0100559}
560
561static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
562{
563 const int last_sg = SGES_PER_PAGE - 1;
564 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
565 dma_addr_t dma_addr = iod->first_dma;
566 int i;
567
568 for (i = 0; i < iod->npages; i++) {
569 struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
570 dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
571
572 dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
573 dma_addr = next_dma_addr;
574 }
Christoph Hellwig9275c202021-01-20 09:33:52 +0100575}
576
577static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
578{
579 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700580
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600581 if (is_pci_p2pdma_page(sg_page(iod->sg)))
582 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
583 rq_dma_dir(req));
584 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700585 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
Christoph Hellwig9275c202021-01-20 09:33:52 +0100586}
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700587
Christoph Hellwig9275c202021-01-20 09:33:52 +0100588static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
589{
590 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700591
Christoph Hellwig9275c202021-01-20 09:33:52 +0100592 if (iod->dma_len) {
593 dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
594 rq_dma_dir(req));
595 return;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500596 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700597
Christoph Hellwig9275c202021-01-20 09:33:52 +0100598 WARN_ON_ONCE(!iod->nents);
599
600 nvme_unmap_sg(dev, req);
601 if (iod->npages == 0)
602 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
603 iod->first_dma);
604 else if (iod->use_sgl)
605 nvme_free_sgls(dev, req);
606 else
607 nvme_free_prps(dev, req);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700608 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600609}
610
Keith Buschd0877472017-09-15 13:05:38 -0400611static void nvme_print_sgl(struct scatterlist *sgl, int nents)
612{
613 int i;
614 struct scatterlist *sg;
615
616 for_each_sg(sgl, sg, nents, i) {
617 dma_addr_t phys = sg_phys(sg);
618 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
619 "dma_address:%pad dma_length:%d\n",
620 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
621 sg_dma_len(sg));
622 }
623}
624
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700625static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
626 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500627{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100628 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500629 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100630 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500631 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500632 int dma_len = sg_dma_len(sg);
633 u64 dma_addr = sg_dma_address(sg);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700634 int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500635 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700636 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500637 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500638 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500639
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700640 length -= (NVME_CTRL_PAGE_SIZE - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200641 if (length <= 0) {
642 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700643 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200644 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500645
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700646 dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500647 if (dma_len) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700648 dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500649 } else {
650 sg = sg_next(sg);
651 dma_addr = sg_dma_address(sg);
652 dma_len = sg_dma_len(sg);
653 }
654
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700655 if (length <= NVME_CTRL_PAGE_SIZE) {
Keith Buschedd10d32014-04-03 16:45:23 -0600656 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700657 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500658 }
659
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700660 nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500661 if (nprps <= (256 / 8)) {
662 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500663 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500664 } else {
665 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500666 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500667 }
668
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200669 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400670 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600671 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500672 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400673 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400674 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500675 list[0] = prp_list;
676 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500677 i = 0;
678 for (;;) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700679 if (i == NVME_CTRL_PAGE_SIZE >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200681 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500682 if (!prp_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100683 goto free_prps;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500684 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400685 prp_list[0] = old_prp_list[i - 1];
686 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
687 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500688 }
689 prp_list[i++] = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700690 dma_len -= NVME_CTRL_PAGE_SIZE;
691 dma_addr += NVME_CTRL_PAGE_SIZE;
692 length -= NVME_CTRL_PAGE_SIZE;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500693 if (length <= 0)
694 break;
695 if (dma_len > 0)
696 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400697 if (unlikely(dma_len < 0))
698 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500699 sg = sg_next(sg);
700 dma_addr = sg_dma_address(sg);
701 dma_len = sg_dma_len(sg);
702 }
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700703done:
704 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
705 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
Keith Busch86eea282017-07-12 15:59:07 -0400706 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100707free_prps:
708 nvme_free_prps(dev, req);
709 return BLK_STS_RESOURCE;
710bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400711 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
712 "Invalid SGL for payload:%d nents:%d\n",
713 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400714 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500715}
716
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700717static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
718 struct scatterlist *sg)
719{
720 sge->addr = cpu_to_le64(sg_dma_address(sg));
721 sge->length = cpu_to_le32(sg_dma_len(sg));
722 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
723}
724
725static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
726 dma_addr_t dma_addr, int entries)
727{
728 sge->addr = cpu_to_le64(dma_addr);
729 if (entries < SGES_PER_PAGE) {
730 sge->length = cpu_to_le32(entries * sizeof(*sge));
731 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
732 } else {
733 sge->length = cpu_to_le32(PAGE_SIZE);
734 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
735 }
736}
737
738static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100739 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700740{
741 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700742 struct dma_pool *pool;
743 struct nvme_sgl_desc *sg_list;
744 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700745 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100746 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700747
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700748 /* setting the transfer type as SGL */
749 cmd->flags = NVME_CMD_SGL_METABUF;
750
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100751 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700752 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
753 return BLK_STS_OK;
754 }
755
756 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
757 pool = dev->prp_small_pool;
758 iod->npages = 0;
759 } else {
760 pool = dev->prp_page_pool;
761 iod->npages = 1;
762 }
763
764 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
765 if (!sg_list) {
766 iod->npages = -1;
767 return BLK_STS_RESOURCE;
768 }
769
770 nvme_pci_iod_list(req)[0] = sg_list;
771 iod->first_dma = sgl_dma;
772
773 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
774
775 do {
776 if (i == SGES_PER_PAGE) {
777 struct nvme_sgl_desc *old_sg_desc = sg_list;
778 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
779
780 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
781 if (!sg_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100782 goto free_sgls;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783
784 i = 0;
785 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
786 sg_list[i++] = *link;
787 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
788 }
789
790 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700791 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100792 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700793
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700794 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100795free_sgls:
796 nvme_free_sgls(dev, req);
797 return BLK_STS_RESOURCE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700798}
799
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700800static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
801 struct request *req, struct nvme_rw_command *cmnd,
802 struct bio_vec *bv)
803{
804 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700805 unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
806 unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700807
808 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
809 if (dma_mapping_error(dev->dev, iod->first_dma))
810 return BLK_STS_RESOURCE;
811 iod->dma_len = bv->bv_len;
812
813 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
814 if (bv->bv_len > first_prp_len)
815 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
Baolin Wang359c1f82020-07-03 10:49:24 +0800816 return BLK_STS_OK;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700817}
818
Christoph Hellwig29791052019-03-05 05:54:18 -0700819static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
820 struct request *req, struct nvme_rw_command *cmnd,
821 struct bio_vec *bv)
822{
823 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
824
825 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
826 if (dma_mapping_error(dev->dev, iod->first_dma))
827 return BLK_STS_RESOURCE;
828 iod->dma_len = bv->bv_len;
829
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200830 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700831 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
832 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
833 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
Baolin Wang359c1f82020-07-03 10:49:24 +0800834 return BLK_STS_OK;
Christoph Hellwig29791052019-03-05 05:54:18 -0700835}
836
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200837static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100838 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200839{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100840 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700841 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100842 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200843
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700844 if (blk_rq_nr_phys_segments(req) == 1) {
845 struct bio_vec bv = req_bvec(req);
846
847 if (!is_pci_p2pdma_page(bv.bv_page)) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700848 if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700849 return nvme_setup_prp_simple(dev, req,
850 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700851
Niklas Cassele51183b2021-04-09 20:12:55 +0200852 if (iod->nvmeq->qid && sgl_threshold &&
Chaitanya Kulkarni253a0b72021-06-09 18:28:25 -0700853 nvme_ctrl_sgl_supported(&dev->ctrl))
Christoph Hellwig29791052019-03-05 05:54:18 -0700854 return nvme_setup_sgl_simple(dev, req,
855 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700856 }
857 }
858
859 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700860 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
861 if (!iod->sg)
862 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700863 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700864 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200865 if (!iod->nents)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100866 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200867
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600868 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600869 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
870 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600871 else
872 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700873 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100874 if (!nr_mapped)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100875 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200876
Christoph Hellwig70479b72019-03-05 05:59:02 -0700877 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900878 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100879 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700880 else
881 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700882 if (ret != BLK_STS_OK)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100883 goto out_unmap_sg;
884 return BLK_STS_OK;
885
886out_unmap_sg:
887 nvme_unmap_sg(dev, req);
888out_free_sg:
889 mempool_free(iod->sg, dev->iod_mempool);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200890 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200891}
892
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700893static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
894 struct nvme_command *cmnd)
895{
896 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
897
898 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
899 rq_dma_dir(req), 0);
900 if (dma_mapping_error(dev->dev, iod->meta_dma))
901 return BLK_STS_IOERR;
902 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
Baolin Wang359c1f82020-07-03 10:49:24 +0800903 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700904}
905
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700906/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200907 * NOTE: ns is NULL when called on the admin queue.
908 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200909static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700910 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600911{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700912 struct nvme_ns *ns = hctx->queue->queuedata;
913 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200914 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700915 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700916 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700917 struct nvme_command *cmnd = &iod->cmd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200918 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700919
Christoph Hellwig9b048112019-03-03 08:04:01 -0700920 iod->aborted = 0;
921 iod->npages = -1;
922 iod->nents = 0;
923
Jens Axboed1f06f42018-05-17 18:31:49 +0200924 /*
925 * We should not need to do this, but we're still using this to
926 * ensure we can drain requests on a dying queue.
927 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100928 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200929 return BLK_STS_IOERR;
930
Tao Chiud4060d22021-04-26 10:53:55 +0800931 if (!nvme_check_ready(&dev->ctrl, req, true))
932 return nvme_fail_nonready_command(&dev->ctrl, req);
933
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700934 ret = nvme_setup_cmd(ns, req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200935 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100936 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600937
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200938 if (blk_rq_nr_phys_segments(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700939 ret = nvme_map_data(dev, req, cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200940 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700941 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200942 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700943
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700944 if (blk_integrity_rq(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700945 ret = nvme_map_metadata(dev, req, cmnd);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700946 if (ret)
947 goto out_unmap_data;
948 }
949
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100950 blk_mq_start_request(req);
Jens Axboe3233b942021-10-29 14:32:44 -0600951 spin_lock(&nvmeq->sq_lock);
952 nvme_sq_copy_cmd(nvmeq, &iod->cmd);
953 nvme_write_sq_db(nvmeq, bd->last);
954 spin_unlock(&nvmeq->sq_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200955 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700956out_unmap_data:
957 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700958out_free_cmd:
959 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200960 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500961}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500962
Jens Axboec234a652021-10-08 05:59:37 -0600963static __always_inline void nvme_pci_unmap_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100964{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100965 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700966 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100967
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700968 if (blk_integrity_rq(req))
969 dma_unmap_page(dev->dev, iod->meta_dma,
970 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700971 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700972 nvme_unmap_data(dev, req);
Jens Axboec234a652021-10-08 05:59:37 -0600973}
974
975static void nvme_pci_complete_rq(struct request *req)
976{
977 nvme_pci_unmap_rq(req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200978 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500979}
980
Jens Axboec234a652021-10-08 05:59:37 -0600981static void nvme_pci_complete_batch(struct io_comp_batch *iob)
982{
983 nvme_complete_batch(iob, nvme_pci_unmap_rq);
984}
985
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100986/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600987static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100988{
Keith Busch74943d42020-04-28 07:21:56 -0700989 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
990
991 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100992}
993
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300994static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500995{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300996 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500997
Keith Busch397c6992018-06-06 08:13:05 -0600998 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
999 nvmeq->dbbuf_cq_ei))
1000 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +03001001}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001002
Christoph Hellwigcfa27352020-01-30 19:40:24 +01001003static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
1004{
1005 if (!nvmeq->qid)
1006 return nvmeq->dev->admin_tagset.tags[0];
1007 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
1008}
1009
Jens Axboec234a652021-10-08 05:59:37 -06001010static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
1011 struct io_comp_batch *iob, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001012{
Keith Busch74943d42020-04-28 07:21:56 -07001013 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001014 __u16 command_id = READ_ONCE(cqe->command_id);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001015 struct request *req;
1016
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001017 /*
1018 * AEN requests are special as they don't time out and can
1019 * survive any kind of queue freeze and often don't respond to
1020 * aborts. We don't even bother to allocate a struct request
1021 * for them but rather special case them here.
1022 */
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001023 if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001024 nvme_complete_async_event(&nvmeq->dev->ctrl,
1025 cqe->status, &cqe->result);
1026 return;
1027 }
1028
Sagi Grimberge7006de2021-06-16 14:19:36 -07001029 req = nvme_find_rq(nvme_queue_tagset(nvmeq), command_id);
Xianting Tian50b7c242020-09-22 14:25:17 +08001030 if (unlikely(!req)) {
1031 dev_warn(nvmeq->dev->ctrl.device,
1032 "invalid id %d completed on queue %d\n",
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001033 command_id, le16_to_cpu(cqe->sq_id));
Xianting Tian50b7c242020-09-22 14:25:17 +08001034 return;
1035 }
1036
yupeng604c01d2018-12-18 17:59:53 +01001037 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Jens Axboec234a652021-10-08 05:59:37 -06001038 if (!nvme_try_complete_req(req, cqe->status, cqe->result) &&
1039 !blk_mq_add_to_batch(req, iob, nvme_req(req)->status,
1040 nvme_pci_complete_batch))
Christoph Hellwigff029452020-06-11 08:44:52 +02001041 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001042}
1043
Jens Axboe5cb525c2018-05-17 18:31:50 +02001044static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001045{
JK Kima0aac972021-06-17 15:02:17 +09001046 u32 tmp = nvmeq->cq_head + 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001047
1048 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001049 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +03001050 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001051 } else {
1052 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001053 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001054}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001055
Jens Axboec234a652021-10-08 05:59:37 -06001056static inline int nvme_poll_cq(struct nvme_queue *nvmeq,
1057 struct io_comp_batch *iob)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001058{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001059 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001060
Jens Axboe1052b8a2018-11-26 08:21:49 -07001061 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -08001062 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -07001063 /*
1064 * load-load control dependency between phase and the rest of
1065 * the cqe requires a full read memory barrier
1066 */
1067 dma_rmb();
Jens Axboec234a652021-10-08 05:59:37 -06001068 nvme_handle_cqe(nvmeq, iob, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001069 nvme_update_cq_head(nvmeq);
1070 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001071
Keith Busch324b4942020-03-02 08:56:53 -08001072 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001073 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001074 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001075}
1076
1077static irqreturn_t nvme_irq(int irq, void *data)
1078{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001079 struct nvme_queue *nvmeq = data;
Jens Axboe4f502242021-10-18 08:45:39 -06001080 DEFINE_IO_COMP_BATCH(iob);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001081
Jens Axboe4f502242021-10-18 08:45:39 -06001082 if (nvme_poll_cq(nvmeq, &iob)) {
1083 if (!rq_list_empty(iob.req_list))
1084 nvme_pci_complete_batch(&iob);
Chaitanya Kulkarni05fae492021-02-23 12:47:41 -08001085 return IRQ_HANDLED;
Jens Axboe4f502242021-10-18 08:45:39 -06001086 }
Chaitanya Kulkarni05fae492021-02-23 12:47:41 -08001087 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001088}
1089
1090static irqreturn_t nvme_irq_check(int irq, void *data)
1091{
1092 struct nvme_queue *nvmeq = data;
Baolin Wang4e523542020-07-03 10:49:21 +08001093
Christoph Hellwig750dde42018-05-18 08:37:04 -06001094 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001095 return IRQ_WAKE_THREAD;
1096 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001097}
1098
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001099/*
Keith Buschfa059b82020-03-04 09:17:01 -08001100 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001101 * Can be called from any context.
1102 */
Keith Buschfa059b82020-03-04 09:17:01 -08001103static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001104{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001105 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001106
Keith Buschfa059b82020-03-04 09:17:01 -08001107 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001108
Keith Buschfa059b82020-03-04 09:17:01 -08001109 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboec234a652021-10-08 05:59:37 -06001110 nvme_poll_cq(nvmeq, NULL);
Keith Buschfa059b82020-03-04 09:17:01 -08001111 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001112}
1113
Jens Axboe5a72e892021-10-12 09:24:29 -06001114static int nvme_poll(struct blk_mq_hw_ctx *hctx, struct io_comp_batch *iob)
Keith Busch7776db12017-02-24 17:59:28 -05001115{
1116 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001117 bool found;
1118
1119 if (!nvme_cqe_pending(nvmeq))
1120 return 0;
1121
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001122 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboec234a652021-10-08 05:59:37 -06001123 found = nvme_poll_cq(nvmeq, iob);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001124 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001125
Jens Axboedabcefa2018-11-14 09:38:28 -07001126 return found;
1127}
1128
Keith Buschad22c352017-11-07 15:13:12 -07001129static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001130{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001131 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001132 struct nvme_queue *nvmeq = &dev->queues[0];
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001133 struct nvme_command c = { };
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001134
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001135 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001136 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe3233b942021-10-29 14:32:44 -06001137
1138 spin_lock(&nvmeq->sq_lock);
1139 nvme_sq_copy_cmd(nvmeq, &c);
1140 nvme_write_sq_db(nvmeq, true);
1141 spin_unlock(&nvmeq->sq_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001142}
1143
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001144static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1145{
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001146 struct nvme_command c = { };
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001147
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001148 c.delete_queue.opcode = opcode;
1149 c.delete_queue.qid = cpu_to_le16(id);
1150
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001151 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001152}
1153
1154static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001155 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001156{
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001157 struct nvme_command c = { };
Jens Axboe4b04cc62018-11-05 12:44:33 -07001158 int flags = NVME_QUEUE_PHYS_CONTIG;
1159
Keith Busch7c349dd2019-03-08 10:43:06 -07001160 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001161 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001162
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001163 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001164 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001165 * is attached to the request.
1166 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001167 c.create_cq.opcode = nvme_admin_create_cq;
1168 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1169 c.create_cq.cqid = cpu_to_le16(qid);
1170 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1171 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001172 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001173
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001174 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001175}
1176
1177static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1178 struct nvme_queue *nvmeq)
1179{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001180 struct nvme_ctrl *ctrl = &dev->ctrl;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001181 struct nvme_command c = { };
Keith Busch81c1cd92017-04-04 18:18:12 -04001182 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001183
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001184 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001185 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1186 * set. Since URGENT priority is zeroes, it makes all queues
1187 * URGENT.
1188 */
1189 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1190 flags |= NVME_SQ_PRIO_MEDIUM;
1191
1192 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001193 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001194 * is attached to the request.
1195 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001196 c.create_sq.opcode = nvme_admin_create_sq;
1197 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1198 c.create_sq.sqid = cpu_to_le16(qid);
1199 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1200 c.create_sq.sq_flags = cpu_to_le16(flags);
1201 c.create_sq.cqid = cpu_to_le16(qid);
1202
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001203 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001204}
1205
1206static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1207{
1208 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1209}
1210
1211static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1212{
1213 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1214}
1215
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001216static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001217{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001218 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1219 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001220
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001221 dev_warn(nvmeq->dev->ctrl.device,
1222 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001223 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001224 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001225}
1226
Keith Buschb2a0eb12017-06-07 20:32:50 +02001227static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1228{
Keith Buschb2a0eb12017-06-07 20:32:50 +02001229 /* If true, indicates loss of adapter communication, possibly by a
1230 * NVMe Subsystem reset.
1231 */
1232 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1233
Jianchao Wangad700622018-01-22 22:03:16 +08001234 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1235 switch (dev->ctrl.state) {
1236 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001237 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001238 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001239 default:
1240 break;
1241 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001242
1243 /* We shouldn't reset unless the controller is on fatal error state
1244 * _or_ if we lost the communication with it.
1245 */
1246 if (!(csts & NVME_CSTS_CFS) && !nssro)
1247 return false;
1248
Keith Buschb2a0eb12017-06-07 20:32:50 +02001249 return true;
1250}
1251
1252static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1253{
1254 /* Read a config register to help see what died. */
1255 u16 pci_status;
1256 int result;
1257
1258 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1259 &pci_status);
1260 if (result == PCIBIOS_SUCCESSFUL)
1261 dev_warn(dev->ctrl.device,
1262 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1263 csts, pci_status);
1264 else
1265 dev_warn(dev->ctrl.device,
1266 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1267 csts, result);
1268}
1269
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001270static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001271{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001272 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1273 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001274 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001275 struct request *abort_req;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001276 struct nvme_command cmd = { };
Keith Buschb2a0eb12017-06-07 20:32:50 +02001277 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1278
Wen Xiong651438b2018-02-15 14:05:10 -06001279 /* If PCI error recovery process is happening, we cannot reset or
1280 * the recovery mechanism will surely fail.
1281 */
1282 mb();
1283 if (pci_channel_offline(to_pci_dev(dev->dev)))
1284 return BLK_EH_RESET_TIMER;
1285
Keith Buschb2a0eb12017-06-07 20:32:50 +02001286 /*
1287 * Reset immediately if the controller is failed
1288 */
1289 if (nvme_should_reset(dev, csts)) {
1290 nvme_warn_reset(dev, csts);
1291 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001292 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001293 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001294 }
Keith Buschc30341d2013-12-10 13:10:38 -07001295
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001296 /*
Keith Busch7776db12017-02-24 17:59:28 -05001297 * Did we miss an interrupt?
1298 */
Keith Buschfa059b82020-03-04 09:17:01 -08001299 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe5a72e892021-10-12 09:24:29 -06001300 nvme_poll(req->mq_hctx, NULL);
Keith Buschfa059b82020-03-04 09:17:01 -08001301 else
1302 nvme_poll_irqdisable(nvmeq);
1303
Keith Buschbf392a52020-03-02 08:45:04 -08001304 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001305 dev_warn(dev->ctrl.device,
1306 "I/O %d QID %d timeout, completion polled\n",
1307 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001308 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001309 }
1310
1311 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001312 * Shutdown immediately if controller times out while starting. The
1313 * reset work will see the pci device disabled when it gets the forced
1314 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001315 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001316 */
Keith Busch42441402018-02-08 08:55:34 -07001317 switch (dev->ctrl.state) {
1318 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001319 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001320 fallthrough;
Keith Busch2036f722019-05-14 14:27:53 -06001321 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001322 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001323 "I/O %d QID %d timeout, disable controller\n",
1324 req->tag, nvmeq->qid);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001325 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Tong Zhang7ad92f62020-08-28 10:17:08 -04001326 nvme_dev_disable(dev, true);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001327 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001328 case NVME_CTRL_RESETTING:
1329 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001330 default:
1331 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001332 }
1333
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001334 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08001335 * Shutdown the controller immediately and schedule a reset if the
1336 * command was already aborted once before and still hasn't been
1337 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001338 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001339 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001340 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001341 "I/O %d QID %d timeout, reset controller\n",
1342 req->tag, nvmeq->qid);
Tong Zhang7ad92f62020-08-28 10:17:08 -04001343 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Buscha5cdb682016-01-12 14:41:18 -07001344 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001345 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001346
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001347 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001348 }
Keith Buschc30341d2013-12-10 13:10:38 -07001349
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001350 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1351 atomic_inc(&dev->ctrl.abort_limit);
1352 return BLK_EH_RESET_TIMER;
1353 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001354 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001355
Keith Buschc30341d2013-12-10 13:10:38 -07001356 cmd.abort.opcode = nvme_admin_abort_cmd;
Keith Busch85f74ac2021-10-06 23:50:31 -07001357 cmd.abort.cid = nvme_cid(req);
Keith Buschc30341d2013-12-10 13:10:38 -07001358 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001359
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001360 dev_warn(nvmeq->dev->ctrl.device,
1361 "I/O %d QID %d timeout, aborting\n",
1362 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001363
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001364 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08001365 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001366 if (IS_ERR(abort_req)) {
1367 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001368 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001369 }
Keith Buschc30341d2013-12-10 13:10:38 -07001370
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001371 abort_req->end_io_data = NULL;
Christoph Hellwigb84ba302021-11-26 13:18:01 +01001372 blk_execute_rq_nowait(abort_req, false, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001373
Keith Busch7a509a62015-01-07 18:55:53 -07001374 /*
1375 * The aborted req will be completed on receiving the abort req.
1376 * We enable the timer again. If hit twice, it'll cause a device reset,
1377 * as the device then is in a faulty state.
1378 */
Keith Busch07836e62015-02-19 10:34:48 -07001379 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001380}
1381
Keith Buschf435c282014-07-07 09:14:42 -06001382static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001383{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001384 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001385 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001386 if (!nvmeq->sq_cmds)
1387 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001388
Christoph Hellwig63223072018-12-02 17:46:18 +01001389 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001390 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001391 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001392 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001393 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001394 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001395 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001396}
1397
Keith Buscha1a5ef92013-12-16 13:50:00 -05001398static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001399{
1400 int i;
1401
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001402 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001403 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001404 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001405 }
Keith Busch22404272013-07-15 15:02:20 -06001406}
1407
Keith Busch4d115422013-12-10 13:10:40 -07001408/**
1409 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001410 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001411 */
1412static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001414 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001415 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001416
Christoph Hellwig4e224102018-12-02 17:46:17 +01001417 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001418 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001419
Christoph Hellwig4e224102018-12-02 17:46:17 +01001420 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001421 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Ming Lei6ca1d902021-10-14 16:17:06 +08001422 nvme_stop_admin_queue(&nvmeq->dev->ctrl);
Keith Busch7c349dd2019-03-08 10:43:06 -07001423 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1424 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001425 return 0;
1426}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001427
Keith Busch8fae2682019-01-04 15:04:33 -07001428static void nvme_suspend_io_queues(struct nvme_dev *dev)
1429{
1430 int i;
1431
1432 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1433 nvme_suspend_queue(&dev->queues[i]);
1434}
1435
Keith Buscha5cdb682016-01-12 14:41:18 -07001436static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001437{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001438 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001439
Keith Buscha5cdb682016-01-12 14:41:18 -07001440 if (shutdown)
1441 nvme_shutdown_ctrl(&dev->ctrl);
1442 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001443 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001444
Keith Buschbf392a52020-03-02 08:45:04 -08001445 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001446}
1447
Keith Buschfa46c6f2020-02-13 01:41:05 +09001448/*
1449 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001450 * that can check this device's completion queues have synced, except
1451 * nvme_poll(). This is the last chance for the driver to see a natural
1452 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001453 */
1454static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1455{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001456 int i;
1457
Dongli Zhang9210c072020-05-27 09:13:52 -07001458 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1459 spin_lock(&dev->queues[i].cq_poll_lock);
Jens Axboec234a652021-10-08 05:59:37 -06001460 nvme_poll_cq(&dev->queues[i], NULL);
Dongli Zhang9210c072020-05-27 09:13:52 -07001461 spin_unlock(&dev->queues[i].cq_poll_lock);
1462 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001463}
1464
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001465static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1466 int entry_size)
1467{
1468 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001469 unsigned q_size_aligned = roundup(q_depth * entry_size,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001470 NVME_CTRL_PAGE_SIZE);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001471
1472 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001473 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Baolin Wang4e523542020-07-03 10:49:21 +08001474
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001475 mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001476 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001477
1478 /*
1479 * Ensure the reduced q_depth is above some threshold where it
1480 * would be better to map queues in system memory with the
1481 * original depth
1482 */
1483 if (q_depth < 64)
1484 return -ENOMEM;
1485 }
1486
1487 return q_depth;
1488}
1489
1490static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001491 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001492{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001493 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001494
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001495 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001496 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001497 if (nvmeq->sq_cmds) {
1498 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1499 nvmeq->sq_cmds);
1500 if (nvmeq->sq_dma_addr) {
1501 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1502 return 0;
1503 }
1504
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001505 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001506 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001507 }
1508
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001509 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001510 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001511 if (!nvmeq->sq_cmds)
1512 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001513 return 0;
1514}
1515
Keith Buscha6ff7262018-04-12 09:16:09 -06001516static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001517{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001518 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001519
Keith Busch62314e42018-01-23 09:16:19 -07001520 if (dev->ctrl.queue_count > qid)
1521 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001522
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001523 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001524 nvmeq->q_depth = depth;
1525 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001526 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001527 if (!nvmeq->cqes)
1528 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001529
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001530 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001531 goto free_cqdma;
1532
Matthew Wilcox091b6092011-02-10 09:56:01 -05001533 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001534 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001535 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001536 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001537 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001538 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001539 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001540 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001541
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001542 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001543
1544 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001545 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1546 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001547 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001548 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001549}
1550
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001551static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001552{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001553 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1554 int nr = nvmeq->dev->ctrl.instance;
1555
1556 if (use_threaded_interrupts) {
1557 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1558 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1559 } else {
1560 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1561 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1562 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001563}
1564
Keith Busch22404272013-07-15 15:02:20 -06001565static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001566{
Keith Busch22404272013-07-15 15:02:20 -06001567 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001568
Keith Busch22404272013-07-15 15:02:20 -06001569 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -07001570 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001571 nvmeq->cq_head = 0;
1572 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001573 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001574 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001575 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001576 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001577 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001578}
1579
Casey Chene4b98522021-07-07 14:14:31 -07001580/*
1581 * Try getting shutdown_lock while setting up IO queues.
1582 */
1583static int nvme_setup_io_queues_trylock(struct nvme_dev *dev)
1584{
1585 /*
1586 * Give up if the lock is being held by nvme_dev_disable.
1587 */
1588 if (!mutex_trylock(&dev->shutdown_lock))
1589 return -ENODEV;
1590
1591 /*
1592 * Controller is in wrong state, fail early.
1593 */
1594 if (dev->ctrl.state != NVME_CTRL_CONNECTING) {
1595 mutex_unlock(&dev->shutdown_lock);
1596 return -ENODEV;
1597 }
1598
1599 return 0;
1600}
1601
Jens Axboe4b04cc62018-11-05 12:44:33 -07001602static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001603{
1604 struct nvme_dev *dev = nvmeq->dev;
1605 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001606 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001607
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001608 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1609
Keith Busch22b55602018-04-12 09:16:10 -06001610 /*
1611 * A queue's vector matches the queue identifier unless the controller
1612 * has only one vector available.
1613 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001614 if (!polled)
1615 vector = dev->num_vecs == 1 ? 0 : qid;
1616 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001617 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001618
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001619 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001620 if (result)
1621 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001622
1623 result = adapter_alloc_sq(dev, qid, nvmeq);
1624 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001625 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001626 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001627 goto release_cq;
1628
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001629 nvmeq->cq_vector = vector;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001630
Casey Chene4b98522021-07-07 14:14:31 -07001631 result = nvme_setup_io_queues_trylock(dev);
1632 if (result)
1633 return result;
1634 nvme_init_queue(nvmeq, qid);
Keith Busch7c349dd2019-03-08 10:43:06 -07001635 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001636 result = queue_request_irq(nvmeq);
1637 if (result < 0)
1638 goto release_sq;
1639 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001640
Christoph Hellwig4e224102018-12-02 17:46:17 +01001641 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Casey Chene4b98522021-07-07 14:14:31 -07001642 mutex_unlock(&dev->shutdown_lock);
Keith Busch22404272013-07-15 15:02:20 -06001643 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001644
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001645release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001646 dev->online_queues--;
Casey Chene4b98522021-07-07 14:14:31 -07001647 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001648 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001649release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001650 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001651 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001652}
1653
Eric Biggersf363b082017-03-30 13:39:16 -07001654static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001655 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001656 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001657 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001658 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001659 .timeout = nvme_timeout,
1660};
1661
Eric Biggersf363b082017-03-30 13:39:16 -07001662static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001663 .queue_rq = nvme_queue_rq,
1664 .complete = nvme_pci_complete_rq,
1665 .commit_rqs = nvme_commit_rqs,
1666 .init_hctx = nvme_init_hctx,
1667 .init_request = nvme_init_request,
1668 .map_queues = nvme_pci_map_queues,
1669 .timeout = nvme_timeout,
1670 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001671};
1672
Keith Buschea191d22015-01-07 18:55:49 -07001673static void nvme_dev_remove_admin(struct nvme_dev *dev)
1674{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001675 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001676 /*
1677 * If the controller was reset during removal, it's possible
1678 * user requests may be waiting on a stopped queue. Start the
1679 * queue to flush these to completion.
1680 */
Ming Lei6ca1d902021-10-14 16:17:06 +08001681 nvme_start_admin_queue(&dev->ctrl);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001682 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001683 blk_mq_free_tag_set(&dev->admin_tagset);
1684 }
1685}
1686
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001687static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1688{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001689 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001690 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1691 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001692
Keith Busch38dabe22017-11-07 15:13:10 -07001693 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08001694 dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001695 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001696 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001697 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001698 dev->admin_tagset.driver_data = dev;
1699
1700 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1701 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001702 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001703
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001704 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1705 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001706 blk_mq_free_tag_set(&dev->admin_tagset);
1707 return -ENOMEM;
1708 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001709 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001710 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001711 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001712 return -ENODEV;
1713 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001714 } else
Ming Lei6ca1d902021-10-14 16:17:06 +08001715 nvme_start_admin_queue(&dev->ctrl);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001716
1717 return 0;
1718}
1719
Xu Yu97f6ef62017-05-24 16:39:55 +08001720static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1721{
1722 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1723}
1724
1725static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1726{
1727 struct pci_dev *pdev = to_pci_dev(dev->dev);
1728
1729 if (size <= dev->bar_mapped_size)
1730 return 0;
1731 if (size > pci_resource_len(pdev, 0))
1732 return -ENOMEM;
1733 if (dev->bar)
1734 iounmap(dev->bar);
1735 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1736 if (!dev->bar) {
1737 dev->bar_mapped_size = 0;
1738 return -ENOMEM;
1739 }
1740 dev->bar_mapped_size = size;
1741 dev->dbs = dev->bar + NVME_REG_DBS;
1742
1743 return 0;
1744}
1745
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001746static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001747{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001748 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001749 u32 aqa;
1750 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001751
Xu Yu97f6ef62017-05-24 16:39:55 +08001752 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1753 if (result < 0)
1754 return result;
1755
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001756 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001757 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001758
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001759 if (dev->subsystem &&
1760 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1761 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001762
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001763 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001764 if (result < 0)
1765 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001766
Keith Buscha6ff7262018-04-12 09:16:09 -06001767 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001768 if (result)
1769 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001770
Max Gurtovoy635333e2020-06-16 12:34:22 +03001771 dev->ctrl.numa_node = dev_to_node(dev->dev);
1772
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001773 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001774 aqa = nvmeq->q_depth - 1;
1775 aqa |= aqa << 16;
1776
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001777 writel(aqa, dev->bar + NVME_REG_AQA);
1778 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1779 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001780
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001781 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001782 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001783 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001784
Keith Busch2b25d982014-12-22 12:59:04 -07001785 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001786 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001787 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001788 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001789 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001790 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001791 }
Keith Busch025c5572013-05-01 13:07:51 -06001792
Christoph Hellwig4e224102018-12-02 17:46:17 +01001793 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001794 return result;
1795}
1796
Christoph Hellwig749941f2015-11-26 11:46:39 +01001797static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001798{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001799 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001800 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001801
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001802 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001803 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001804 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001805 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001806 }
1807 }
Keith Busch42f61422014-03-24 10:46:25 -06001808
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001809 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001810 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1811 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1812 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001813 } else {
1814 rw_queues = max;
1815 }
1816
Keith Busch949928c2015-12-17 17:08:15 -07001817 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001818 bool polled = i > rw_queues;
1819
1820 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001821 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001822 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001823 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001824
1825 /*
1826 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001827 * than the desired amount of queues, and even a controller without
1828 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001829 * be useful to upgrade a buggy firmware for example.
1830 */
1831 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001832}
1833
Christoph Hellwig88de4592017-12-20 14:50:00 +01001834static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001835{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001836 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1837
1838 return 1ULL << (12 + 4 * szu);
1839}
1840
1841static u32 nvme_cmb_size(struct nvme_dev *dev)
1842{
1843 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1844}
1845
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001846static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001847{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001848 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001849 resource_size_t bar_size;
1850 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001851 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001852
Keith Busch9fe5c592018-10-31 13:15:29 -06001853 if (dev->cmb_size)
1854 return;
1855
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001856 if (NVME_CAP_CMBS(dev->ctrl.cap))
1857 writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
1858
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001859 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001860 if (!dev->cmbsz)
1861 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001862 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001863
Christoph Hellwig88de4592017-12-20 14:50:00 +01001864 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1865 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001866 bar = NVME_CMB_BIR(dev->cmbloc);
1867 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001868
1869 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001870 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001871
1872 /*
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001873 * Tell the controller about the host side address mapping the CMB,
1874 * and enable CMB decoding for the NVMe 1.4+ scheme:
1875 */
1876 if (NVME_CAP_CMBS(dev->ctrl.cap)) {
1877 hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
1878 (pci_bus_address(pdev, bar) + offset),
1879 dev->bar + NVME_REG_CMBMSC);
1880 }
1881
1882 /*
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001883 * Controllers may support a CMB size larger than their BAR,
1884 * for example, due to being behind a bridge. Reduce the CMB to
1885 * the reported size of the BAR
1886 */
1887 if (size > bar_size - offset)
1888 size = bar_size - offset;
1889
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001890 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1891 dev_warn(dev->ctrl.device,
1892 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001893 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001894 }
1895
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001896 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001897 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1898
1899 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1900 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1901 pci_p2pmem_publish(pdev, true);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001902}
1903
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001904static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001905{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001906 u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001907 u64 dma_addr = dev->host_mem_descs_dma;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001908 struct nvme_command c = { };
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001909 int ret;
1910
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001911 c.features.opcode = nvme_admin_set_features;
1912 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1913 c.features.dword11 = cpu_to_le32(bits);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001914 c.features.dword12 = cpu_to_le32(host_mem_size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001915 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1916 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1917 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1918
1919 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1920 if (ret) {
1921 dev_warn(dev->ctrl.device,
1922 "failed to set host mem (err %d, flags %#x).\n",
1923 ret, bits);
Keith Buscha5df5e72021-07-27 09:40:43 -07001924 } else
1925 dev->hmb = bits & NVME_HOST_MEM_ENABLE;
1926
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001927 return ret;
1928}
1929
1930static void nvme_free_host_mem(struct nvme_dev *dev)
1931{
1932 int i;
1933
1934 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1935 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001936 size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001937
Liviu Dudaucc667f62018-12-29 17:23:43 +00001938 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1939 le64_to_cpu(desc->addr),
1940 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001941 }
1942
1943 kfree(dev->host_mem_desc_bufs);
1944 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001945 dma_free_coherent(dev->dev,
1946 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1947 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001948 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001949 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001950}
1951
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001952static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1953 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001954{
1955 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001956 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001957 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001958 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001959 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001960 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001961
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001962 tmp = (preferred + chunk_size - 1);
1963 do_div(tmp, chunk_size);
1964 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001965
1966 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1967 max_entries = dev->ctrl.hmmaxd;
1968
Luis Chamberlain750afb02019-01-04 09:23:09 +01001969 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1970 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001971 if (!descs)
1972 goto out;
1973
1974 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1975 if (!bufs)
1976 goto out_free_descs;
1977
Minwoo Im244a8fe2017-11-17 01:34:24 +09001978 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001979 dma_addr_t dma_addr;
1980
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001981 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001982 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1983 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1984 if (!bufs[i])
1985 break;
1986
1987 descs[i].addr = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001988 descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001989 i++;
1990 }
1991
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001992 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001993 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001994
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001995 dev->nr_host_mem_descs = i;
1996 dev->host_mem_size = size;
1997 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001998 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001999 dev->host_mem_desc_bufs = bufs;
2000 return 0;
2001
2002out_free_bufs:
2003 while (--i >= 0) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07002004 size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002005
Liviu Dudaucc667f62018-12-29 17:23:43 +00002006 dma_free_attrs(dev->dev, size, bufs[i],
2007 le64_to_cpu(descs[i].addr),
2008 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002009 }
2010
2011 kfree(bufs);
2012out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02002013 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
2014 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002015out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002016 dev->host_mem_descs = NULL;
2017 return -ENOMEM;
2018}
2019
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002020static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
2021{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002022 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
2023 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
2024 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002025
2026 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002027 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002028 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
2029 if (!min || dev->host_mem_size >= min)
2030 return 0;
2031 nvme_free_host_mem(dev);
2032 }
2033 }
2034
2035 return -ENOMEM;
2036}
2037
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002038static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002039{
2040 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
2041 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
2042 u64 min = (u64)dev->ctrl.hmmin * 4096;
2043 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09002044 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002045
2046 preferred = min(preferred, max);
2047 if (min > max) {
2048 dev_warn(dev->ctrl.device,
2049 "min host memory (%lld MiB) above limit (%d MiB).\n",
2050 min >> ilog2(SZ_1M), max_host_mem_size_mb);
2051 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002052 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002053 }
2054
2055 /*
2056 * If we already have a buffer allocated check if we can reuse it.
2057 */
2058 if (dev->host_mem_descs) {
2059 if (dev->host_mem_size >= min)
2060 enable_bits |= NVME_HOST_MEM_RETURN;
2061 else
2062 nvme_free_host_mem(dev);
2063 }
2064
2065 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002066 if (nvme_alloc_host_mem(dev, min, preferred)) {
2067 dev_warn(dev->ctrl.device,
2068 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002069 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002070 }
2071
2072 dev_info(dev->ctrl.device,
2073 "allocated %lld MiB host memory buffer.\n",
2074 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002075 }
2076
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002077 ret = nvme_set_host_mem(dev, enable_bits);
2078 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002079 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002080 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002081}
2082
Keith Busch05219052021-07-14 14:02:37 -07002083static ssize_t cmb_show(struct device *dev, struct device_attribute *attr,
2084 char *buf)
2085{
2086 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2087
2088 return sysfs_emit(buf, "cmbloc : x%08x\ncmbsz : x%08x\n",
2089 ndev->cmbloc, ndev->cmbsz);
2090}
2091static DEVICE_ATTR_RO(cmb);
2092
Keith Busch1751e972021-07-16 09:22:49 +02002093static ssize_t cmbloc_show(struct device *dev, struct device_attribute *attr,
2094 char *buf)
2095{
2096 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2097
2098 return sysfs_emit(buf, "%u\n", ndev->cmbloc);
2099}
2100static DEVICE_ATTR_RO(cmbloc);
2101
2102static ssize_t cmbsz_show(struct device *dev, struct device_attribute *attr,
2103 char *buf)
2104{
2105 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2106
2107 return sysfs_emit(buf, "%u\n", ndev->cmbsz);
2108}
2109static DEVICE_ATTR_RO(cmbsz);
2110
Keith Buscha5df5e72021-07-27 09:40:43 -07002111static ssize_t hmb_show(struct device *dev, struct device_attribute *attr,
2112 char *buf)
2113{
2114 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2115
2116 return sysfs_emit(buf, "%d\n", ndev->hmb);
2117}
2118
2119static ssize_t hmb_store(struct device *dev, struct device_attribute *attr,
2120 const char *buf, size_t count)
2121{
2122 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2123 bool new;
2124 int ret;
2125
2126 if (strtobool(buf, &new) < 0)
2127 return -EINVAL;
2128
2129 if (new == ndev->hmb)
2130 return count;
2131
2132 if (new) {
2133 ret = nvme_setup_host_mem(ndev);
2134 } else {
2135 ret = nvme_set_host_mem(ndev, 0);
2136 if (!ret)
2137 nvme_free_host_mem(ndev);
2138 }
2139
2140 if (ret < 0)
2141 return ret;
2142
2143 return count;
2144}
2145static DEVICE_ATTR_RW(hmb);
2146
Keith Busch05219052021-07-14 14:02:37 -07002147static umode_t nvme_pci_attrs_are_visible(struct kobject *kobj,
2148 struct attribute *a, int n)
2149{
2150 struct nvme_ctrl *ctrl =
2151 dev_get_drvdata(container_of(kobj, struct device, kobj));
2152 struct nvme_dev *dev = to_nvme_dev(ctrl);
2153
Keith Busch1751e972021-07-16 09:22:49 +02002154 if (a == &dev_attr_cmb.attr ||
2155 a == &dev_attr_cmbloc.attr ||
2156 a == &dev_attr_cmbsz.attr) {
2157 if (!dev->cmbsz)
2158 return 0;
2159 }
Keith Buscha5df5e72021-07-27 09:40:43 -07002160 if (a == &dev_attr_hmb.attr && !ctrl->hmpre)
2161 return 0;
2162
Keith Busch05219052021-07-14 14:02:37 -07002163 return a->mode;
2164}
2165
2166static struct attribute *nvme_pci_attrs[] = {
2167 &dev_attr_cmb.attr,
Keith Busch1751e972021-07-16 09:22:49 +02002168 &dev_attr_cmbloc.attr,
2169 &dev_attr_cmbsz.attr,
Keith Buscha5df5e72021-07-27 09:40:43 -07002170 &dev_attr_hmb.attr,
Keith Busch05219052021-07-14 14:02:37 -07002171 NULL,
2172};
2173
2174static const struct attribute_group nvme_pci_attr_group = {
2175 .attrs = nvme_pci_attrs,
2176 .is_visible = nvme_pci_attrs_are_visible,
2177};
2178
Ming Lei612b7282019-02-16 18:13:10 +01002179/*
2180 * nirqs is the number of interrupts available for write and read
2181 * queues. The core already reserved an interrupt for the admin queue.
2182 */
2183static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002184{
Ming Lei612b7282019-02-16 18:13:10 +01002185 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002186 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002187
Jens Axboe3b6592f2018-10-31 08:36:31 -06002188 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08002189 * If there is no interrupt available for queues, ensure that
Ming Lei612b7282019-02-16 18:13:10 +01002190 * the default queue is set to 1. The affinity set size is
2191 * also set to one, but the irq core ignores it for this case.
2192 *
2193 * If only one interrupt is available or 'write_queue' == 0, combine
2194 * write and read queues.
2195 *
2196 * If 'write_queues' > 0, ensure it leaves room for at least one read
2197 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002198 */
Ming Lei612b7282019-02-16 18:13:10 +01002199 if (!nrirqs) {
2200 nrirqs = 1;
2201 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002202 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002203 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002204 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002205 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002206 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002207 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002208 }
Ming Lei612b7282019-02-16 18:13:10 +01002209
2210 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2211 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2212 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2213 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2214 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002215}
2216
Jens Axboe6451fe72018-12-09 11:21:45 -07002217static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002218{
2219 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002220 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002221 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002222 .calc_sets = nvme_calc_irq_sets,
2223 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002224 };
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002225 unsigned int irq_queues, poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002226
2227 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002228 * Poll queues don't need interrupts, but we need at least one I/O queue
2229 * left over for non-polled I/O.
Jens Axboe6451fe72018-12-09 11:21:45 -07002230 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002231 poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2232 dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002233
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002234 /*
2235 * Initialize for the single interrupt case, will be updated in
2236 * nvme_calc_irq_sets().
2237 */
Ming Lei612b7282019-02-16 18:13:10 +01002238 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2239 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002240
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002241 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002242 * We need interrupts for the admin queue and each non-polled I/O queue,
2243 * but some Apple controllers require all queues to use the first
2244 * vector.
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002245 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002246 irq_queues = 1;
2247 if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2248 irq_queues += (nr_io_queues - poll_queues);
Ming Lei612b7282019-02-16 18:13:10 +01002249 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2250 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002251}
2252
Keith Busch8fae2682019-01-04 15:04:33 -07002253static void nvme_disable_io_queues(struct nvme_dev *dev)
2254{
2255 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2256 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2257}
2258
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002259static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2260{
Niklas Schnellee3aef092020-11-12 09:23:02 +01002261 /*
2262 * If tags are shared with admin queue (Apple bug), then
2263 * make sure we only use one IO queue.
2264 */
2265 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2266 return 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002267 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2268}
2269
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002270static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002271{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002272 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002273 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002274 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002275 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002276 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002277
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002278 /*
2279 * Sample the module parameters once at reset time so that we have
2280 * stable values to work with.
2281 */
2282 dev->nr_write_queues = write_queues;
2283 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002284
Niklas Schnellee3aef092020-11-12 09:23:02 +01002285 nr_io_queues = dev->nr_allocated_queues - 1;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002286 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2287 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002288 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002289
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002290 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002291 return 0;
Niklas Cassel53dc1802021-04-10 20:15:43 +00002292
Casey Chene4b98522021-07-07 14:14:31 -07002293 /*
2294 * Free IRQ resources as soon as NVMEQ_ENABLED bit transitions
2295 * from set to unset. If there is a window to it is truely freed,
2296 * pci_free_irq_vectors() jumping into this window will crash.
2297 * And take lock to avoid racing with pci_free_irq_vectors() in
2298 * nvme_dev_disable() path.
2299 */
2300 result = nvme_setup_io_queues_trylock(dev);
2301 if (result)
2302 return result;
2303 if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
2304 pci_free_irq(pdev, 0, adminq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002305
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002306 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002307 result = nvme_cmb_qdepth(dev, nr_io_queues,
2308 sizeof(struct nvme_command));
2309 if (result > 0)
2310 dev->q_depth = result;
2311 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002312 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002313 }
2314
Xu Yu97f6ef62017-05-24 16:39:55 +08002315 do {
2316 size = db_bar_size(dev, nr_io_queues);
2317 result = nvme_remap_bar(dev, size);
2318 if (!result)
2319 break;
Casey Chene4b98522021-07-07 14:14:31 -07002320 if (!--nr_io_queues) {
2321 result = -ENOMEM;
2322 goto out_unlock;
2323 }
Xu Yu97f6ef62017-05-24 16:39:55 +08002324 } while (1);
2325 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002326
Keith Busch8fae2682019-01-04 15:04:33 -07002327 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002328 /* Deregister the admin queue's interrupt */
Casey Chene4b98522021-07-07 14:14:31 -07002329 if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
2330 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002331
Jens Axboee32efbf2014-11-14 09:49:26 -07002332 /*
2333 * If we enable msix early due to not intx, disable it again before
2334 * setting up the full range we need.
2335 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002336 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002337
2338 result = nvme_setup_irqs(dev, nr_io_queues);
Casey Chene4b98522021-07-07 14:14:31 -07002339 if (result <= 0) {
2340 result = -EIO;
2341 goto out_unlock;
2342 }
Jens Axboe3b6592f2018-10-31 08:36:31 -06002343
Keith Busch22b55602018-04-12 09:16:10 -06002344 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002345 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002346 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002347
Matthew Wilcox063a8092013-06-20 10:53:48 -04002348 /*
2349 * Should investigate if there's a performance win from allocating
2350 * more queues than interrupt vectors; it might allow the submission
2351 * path to scale better, even if the receive path is limited by the
2352 * number of interrupts.
2353 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002354 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002355 if (result)
Casey Chene4b98522021-07-07 14:14:31 -07002356 goto out_unlock;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002357 set_bit(NVMEQ_ENABLED, &adminq->flags);
Casey Chene4b98522021-07-07 14:14:31 -07002358 mutex_unlock(&dev->shutdown_lock);
Keith Busch8fae2682019-01-04 15:04:33 -07002359
2360 result = nvme_create_io_queues(dev);
2361 if (result || dev->online_queues < 2)
2362 return result;
2363
2364 if (dev->online_queues - 1 < dev->max_qid) {
2365 nr_io_queues = dev->online_queues - 1;
2366 nvme_disable_io_queues(dev);
Casey Chene4b98522021-07-07 14:14:31 -07002367 result = nvme_setup_io_queues_trylock(dev);
2368 if (result)
2369 return result;
Keith Busch8fae2682019-01-04 15:04:33 -07002370 nvme_suspend_io_queues(dev);
2371 goto retry;
2372 }
2373 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2374 dev->io_queues[HCTX_TYPE_DEFAULT],
2375 dev->io_queues[HCTX_TYPE_READ],
2376 dev->io_queues[HCTX_TYPE_POLL]);
2377 return 0;
Casey Chene4b98522021-07-07 14:14:31 -07002378out_unlock:
2379 mutex_unlock(&dev->shutdown_lock);
2380 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002381}
2382
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002383static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002384{
2385 struct nvme_queue *nvmeq = req->end_io_data;
2386
2387 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002388 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002389}
2390
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002391static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002392{
2393 struct nvme_queue *nvmeq = req->end_io_data;
2394
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002395 if (error)
2396 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002397
2398 nvme_del_queue_end(req, error);
2399}
2400
2401static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2402{
2403 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2404 struct request *req;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07002405 struct nvme_command cmd = { };
Keith Buschdb3cbff2016-01-12 14:41:17 -07002406
Keith Buschdb3cbff2016-01-12 14:41:17 -07002407 cmd.delete_queue.opcode = opcode;
2408 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2409
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08002410 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002411 if (IS_ERR(req))
2412 return PTR_ERR(req);
2413
Keith Buschdb3cbff2016-01-12 14:41:17 -07002414 req->end_io_data = nvmeq;
2415
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002416 init_completion(&nvmeq->delete_done);
Christoph Hellwigb84ba302021-11-26 13:18:01 +01002417 blk_execute_rq_nowait(req, false, opcode == nvme_admin_delete_cq ?
2418 nvme_del_cq_end : nvme_del_queue_end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002419 return 0;
2420}
2421
Keith Busch8fae2682019-01-04 15:04:33 -07002422static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002423{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002424 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002425 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002426
Keith Buschdb3cbff2016-01-12 14:41:17 -07002427 retry:
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08002428 timeout = NVME_ADMIN_TIMEOUT;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002429 while (nr_queues > 0) {
2430 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2431 break;
2432 nr_queues--;
2433 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002434 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002435 while (sent) {
2436 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2437
2438 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002439 timeout);
2440 if (timeout == 0)
2441 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002442
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002443 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002444 if (nr_queues)
2445 goto retry;
2446 }
2447 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002448}
2449
Keith Busch5d02a5c2019-09-03 09:22:24 -06002450static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002451{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002452 int ret;
2453
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002454 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002455 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002456 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002457 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002458 if (dev->io_queues[HCTX_TYPE_POLL])
2459 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002460 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002461 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002462 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2463 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002464 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002465 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2466 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002467
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002468 /*
2469 * Some Apple controllers requires tags to be unique
2470 * across admin and IO queue, so reserve the first 32
2471 * tags of the IO queue.
2472 */
2473 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2474 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2475
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002476 ret = blk_mq_alloc_tag_set(&dev->tagset);
2477 if (ret) {
2478 dev_warn(dev->ctrl.device,
2479 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002480 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002481 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002482 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002483 } else {
2484 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2485
2486 /* Free previously allocated queues that are no longer usable */
2487 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002488 }
Keith Busch949928c2015-12-17 17:08:15 -07002489
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002490 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002491}
2492
Keith Buschb00a7262016-02-24 09:15:52 -07002493static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002494{
Keith Buschb00a7262016-02-24 09:15:52 -07002495 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002496 struct pci_dev *pdev = to_pci_dev(dev->dev);
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002497 int dma_address_bits = 64;
Keith Busch0877cb02013-07-15 15:02:19 -06002498
2499 if (pci_enable_device_mem(pdev))
2500 return result;
2501
Keith Busch0877cb02013-07-15 15:02:19 -06002502 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002503
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002504 if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
2505 dma_address_bits = 48;
2506 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
Russell King052d0ef2013-06-26 23:49:11 +01002507 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002508
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002509 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002510 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002511 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002512 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002513
2514 /*
Keith Buscha5229052016-04-08 16:09:10 -06002515 * Some devices and/or platforms don't advertise or work with INTx
2516 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2517 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002518 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002519 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2520 if (result < 0)
2521 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002522
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002523 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002524
John Garry7442ddc2020-08-14 23:34:25 +08002525 dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002526 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002527 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002528 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002529 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002530
2531 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002532 * Some Apple controllers require a non-standard SQE size.
2533 * Interestingly they also seem to ignore the CC:IOSQES register
2534 * so we don't bother updating it here.
2535 */
2536 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2537 dev->io_sqes = 7;
2538 else
2539 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002540
2541 /*
2542 * Temporary fix for the Apple controller found in the MacBook8,1 and
2543 * some MacBook7,1 to avoid controller resets and data loss.
2544 */
2545 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2546 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002547 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2548 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002549 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002550 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2551 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002552 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002553 dev->q_depth = 64;
2554 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2555 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002556 }
2557
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002558 /*
2559 * Controllers with the shared tags quirk need the IO queue to be
2560 * big enough so that we get 32 tags for the admin queue
2561 */
2562 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2563 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2564 dev->q_depth = NVME_AQ_DEPTH + 2;
2565 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2566 dev->q_depth);
2567 }
2568
2569
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002570 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002571
Keith Buscha0a34082015-12-07 15:30:31 -07002572 pci_enable_pcie_error_reporting(pdev);
2573 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002574 return 0;
2575
2576 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002577 pci_disable_device(pdev);
2578 return result;
2579}
2580
2581static void nvme_dev_unmap(struct nvme_dev *dev)
2582{
Keith Buschb00a7262016-02-24 09:15:52 -07002583 if (dev->bar)
2584 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002585 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002586}
2587
2588static void nvme_pci_disable(struct nvme_dev *dev)
2589{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002590 struct pci_dev *pdev = to_pci_dev(dev->dev);
2591
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002592 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002593
Keith Buscha0a34082015-12-07 15:30:31 -07002594 if (pci_is_enabled(pdev)) {
2595 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002596 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002597 }
Keith Busch4d115422013-12-10 13:10:40 -07002598}
2599
Keith Buscha5cdb682016-01-12 14:41:18 -07002600static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002601{
Keith Busche43269e2019-05-14 14:07:38 -06002602 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002603 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002604
Keith Busch77bf25e2015-11-26 12:21:29 +01002605 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002606 if (pci_is_enabled(pdev)) {
2607 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2608
Keith Buschebef7362017-06-27 17:44:05 -06002609 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002610 dev->ctrl.state == NVME_CTRL_RESETTING) {
2611 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002612 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002613 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002614 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2615 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002616 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002617
Keith Busch302ad8c2017-03-01 14:22:12 -05002618 /*
2619 * Give the controller a chance to complete all entered requests if
2620 * doing a safe shutdown.
2621 */
Keith Busche43269e2019-05-14 14:07:38 -06002622 if (!dead && shutdown && freeze)
2623 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002624
Jianchao Wang9a915a52018-02-12 20:57:24 +08002625 nvme_stop_queues(&dev->ctrl);
2626
Keith Busch64ee0ac2018-04-12 09:16:08 -06002627 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002628 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002629 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002630 }
Keith Busch8fae2682019-01-04 15:04:33 -07002631 nvme_suspend_io_queues(dev);
2632 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002633 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002634 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002635
Ming Line1958e62016-05-18 14:05:01 -07002636 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2637 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002638 blk_mq_tagset_wait_completed_request(&dev->tagset);
2639 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002640
2641 /*
2642 * The driver will not be starting up queues again if shutting down so
2643 * must flush all entered requests to their failed completion to avoid
2644 * deadlocking blk-mq hot-cpu notifier.
2645 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002646 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002647 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002648 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
Ming Lei6ca1d902021-10-14 16:17:06 +08002649 nvme_start_admin_queue(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002650 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002651 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002652}
2653
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002654static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2655{
2656 if (!nvme_wait_reset(&dev->ctrl))
2657 return -EBUSY;
2658 nvme_dev_disable(dev, shutdown);
2659 return 0;
2660}
2661
Matthew Wilcox091b6092011-02-10 09:56:01 -05002662static int nvme_setup_prp_pools(struct nvme_dev *dev)
2663{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002664 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Christoph Hellwigc61b82c2020-08-18 19:51:59 +02002665 NVME_CTRL_PAGE_SIZE,
2666 NVME_CTRL_PAGE_SIZE, 0);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002667 if (!dev->prp_page_pool)
2668 return -ENOMEM;
2669
Matthew Wilcox99802a72011-02-10 10:30:34 -05002670 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002671 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002672 256, 256, 0);
2673 if (!dev->prp_small_pool) {
2674 dma_pool_destroy(dev->prp_page_pool);
2675 return -ENOMEM;
2676 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002677 return 0;
2678}
2679
2680static void nvme_release_prp_pools(struct nvme_dev *dev)
2681{
2682 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002683 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002684}
2685
Keith Busch770597e2019-09-05 07:52:33 -06002686static void nvme_free_tagset(struct nvme_dev *dev)
2687{
2688 if (dev->tagset.tags)
2689 blk_mq_free_tag_set(&dev->tagset);
2690 dev->ctrl.tagset = NULL;
2691}
2692
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002693static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002694{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002695 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002696
Helen Koikef9f38e32017-04-10 12:51:07 -03002697 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002698 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002699 if (dev->ctrl.admin_q)
2700 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002701 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002702 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002703 put_device(dev->dev);
2704 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002705 kfree(dev);
2706}
2707
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002708static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002709{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002710 /*
2711 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2712 * may be holding this pci_dev's device lock.
2713 */
2714 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002715 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002716 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002717 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002718 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002719 nvme_put_ctrl(&dev->ctrl);
2720}
2721
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002722static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002723{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002724 struct nvme_dev *dev =
2725 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002726 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002727 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002728
Zhihao Cheng77646562021-07-05 21:38:29 +08002729 if (dev->ctrl.state != NVME_CTRL_RESETTING) {
2730 dev_warn(dev->ctrl.device, "ctrl state %d is not RESETTING\n",
2731 dev->ctrl.state);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002732 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002733 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002734 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002735
2736 /*
2737 * If we're called to reset a live controller first shut it down before
2738 * moving on.
2739 */
Keith Buschb00a7262016-02-24 09:15:52 -07002740 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002741 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002742 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002743
Keith Busch5c959d72019-01-23 18:46:11 -07002744 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002745 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002746 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002747 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002748
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002749 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002750 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002751 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002752
Keith Busch0fb59cb2015-01-07 18:55:50 -07002753 result = nvme_alloc_admin_tags(dev);
2754 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002755 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002756
Jens Axboe943e9422018-06-21 09:49:37 -06002757 /*
2758 * Limit the max command size to prevent iod->sg allocations going
2759 * over a single page.
2760 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002761 dev->ctrl.max_hw_sectors = min_t(u32,
2762 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002763 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002764
2765 /*
2766 * Don't limit the IOMMU merged segment size.
2767 */
2768 dma_set_max_seg_size(dev->dev, 0xffffffff);
Jianxiong Gao3d2d8612021-02-01 10:30:17 -08002769 dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002770
Keith Busch5c959d72019-01-23 18:46:11 -07002771 mutex_unlock(&dev->shutdown_lock);
2772
2773 /*
2774 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2775 * initializing procedure here.
2776 */
2777 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2778 dev_warn(dev->ctrl.device,
2779 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002780 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002781 goto out;
2782 }
Jens Axboe943e9422018-06-21 09:49:37 -06002783
Max Gurtovoy95093352020-05-19 17:05:52 +03002784 /*
2785 * We do not support an SGL for metadata (yet), so we are limited to a
2786 * single integrity segment for the separate metadata pointer.
2787 */
2788 dev->ctrl.max_integrity_segments = 1;
2789
Chaitanya Kulkarnif21c47692021-02-28 18:06:04 -08002790 result = nvme_init_ctrl_finish(&dev->ctrl);
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002791 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002792 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002793
Scott Bauere286bcf2017-02-22 10:15:07 -07002794 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2795 if (!dev->ctrl.opal_dev)
2796 dev->ctrl.opal_dev =
2797 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2798 else if (was_suspend)
2799 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2800 } else {
2801 free_opal_dev(dev->ctrl.opal_dev);
2802 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002803 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002804
Helen Koikef9f38e32017-04-10 12:51:07 -03002805 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2806 result = nvme_dbbuf_dma_alloc(dev);
2807 if (result)
2808 dev_warn(dev->dev,
2809 "unable to allocate dma for dbbuf\n");
2810 }
2811
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002812 if (dev->ctrl.hmpre) {
2813 result = nvme_setup_host_mem(dev);
2814 if (result < 0)
2815 goto out;
2816 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002817
Keith Buschf0b50732013-07-15 15:02:21 -06002818 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002819 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002820 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002821
Keith Busch21f033f2016-04-12 11:13:11 -06002822 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002823 * Keep the controller around but remove all namespaces if we don't have
2824 * any working I/O queue.
2825 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002826 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002827 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002828 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002829 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002830 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002831 } else {
Keith Busch25646262016-01-04 09:10:57 -07002832 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002833 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002834 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002835 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002836 }
2837
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002838 /*
2839 * If only admin queue live, keep it to do further investigation or
2840 * recovery.
2841 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002842 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002843 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002844 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002845 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002846 goto out;
2847 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002848
Keith Busch05219052021-07-14 14:02:37 -07002849 if (!dev->attrs_added && !sysfs_create_group(&dev->ctrl.device->kobj,
2850 &nvme_pci_attr_group))
2851 dev->attrs_added = true;
2852
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002853 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002854 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002855
Keith Busch4726bcf2019-02-11 09:23:50 -07002856 out_unlock:
2857 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002858 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002859 if (result)
2860 dev_warn(dev->ctrl.device,
2861 "Removing after probe failure status: %d\n", result);
2862 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002863}
2864
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002865static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002866{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002867 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002868 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002869
2870 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002871 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002872 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002873}
2874
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002875static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002876{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002877 *val = readl(to_nvme_dev(ctrl)->bar + off);
2878 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002879}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002880
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002881static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2882{
2883 writel(val, to_nvme_dev(ctrl)->bar + off);
2884 return 0;
2885}
2886
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002887static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2888{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002889 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002890 return 0;
2891}
2892
Keith Busch97c12222018-03-08 14:50:32 -07002893static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2894{
2895 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2896
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002897 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002898}
2899
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002900static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002901 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002902 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002903 .flags = NVME_F_METADATA_SUPPORTED |
2904 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002905 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002906 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002907 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002908 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002909 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002910 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002911};
Keith Busch4cc06522015-06-05 10:30:08 -06002912
Keith Buschb00a7262016-02-24 09:15:52 -07002913static int nvme_dev_map(struct nvme_dev *dev)
2914{
Keith Buschb00a7262016-02-24 09:15:52 -07002915 struct pci_dev *pdev = to_pci_dev(dev->dev);
2916
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002917 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002918 return -ENODEV;
2919
Xu Yu97f6ef62017-05-24 16:39:55 +08002920 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002921 goto release;
2922
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002923 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002924 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002925 pci_release_mem_regions(pdev);
2926 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002927}
2928
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002929static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002930{
2931 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2932 /*
2933 * Several Samsung devices seem to drop off the PCIe bus
2934 * randomly when APST is on and uses the deepest sleep state.
2935 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2936 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2937 * 950 PRO 256GB", but it seems to be restricted to two Dell
2938 * laptops.
2939 */
2940 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2941 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2942 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2943 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002944 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2945 /*
2946 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002947 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2948 * within few minutes after bootup on a Coffee Lake board -
2949 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002950 */
2951 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002952 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2953 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002954 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002955 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2956 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2957 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2958 /*
2959 * Forcing to use host managed nvme power settings for
2960 * lowest idle power with quick resume latency on
2961 * Samsung and Toshiba SSDs based on suspend behavior
2962 * on Coffee Lake board for LENOVO C640
2963 */
2964 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2965 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2966 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002967 }
2968
2969 return 0;
2970}
2971
Keith Busch181197752018-04-27 13:42:52 -06002972static void nvme_async_probe(void *data, async_cookie_t cookie)
2973{
2974 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002975
Keith Buschbd46a902019-07-29 16:34:52 -06002976 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002977 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002978 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002979}
2980
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002981static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002982{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002983 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002984 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002985 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002986 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002987
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002988 node = dev_to_node(&pdev->dev);
2989 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002990 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002991
2992 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002993 if (!dev)
2994 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002995
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002996 dev->nr_write_queues = write_queues;
2997 dev->nr_poll_queues = poll_queues;
2998 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2999 dev->queues = kcalloc_node(dev->nr_allocated_queues,
3000 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003001 if (!dev->queues)
3002 goto free;
3003
Christoph Hellwige75ec752015-05-22 11:12:39 +02003004 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07003005 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07003006
Keith Buschb00a7262016-02-24 09:15:52 -07003007 result = nvme_dev_map(dev);
3008 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02003009 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07003010
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003011 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01003012 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01003013 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01003014
3015 result = nvme_setup_prp_pools(dev);
3016 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02003017 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01003018
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05003019 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07003020
Mario Limonciello2744d7a2021-06-09 13:40:17 -05003021 if (!noacpi && acpi_storage_d3(&pdev->dev)) {
David E. Boxdf4f9bc2020-07-09 11:43:33 -07003022 /*
3023 * Some systems use a bios work around to ask for D3 on
3024 * platforms that support kernel managed suspend.
3025 */
3026 dev_info(&pdev->dev,
3027 "platform quirk: setting simple suspend\n");
3028 quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
3029 }
3030
Jens Axboe943e9422018-06-21 09:49:37 -06003031 /*
3032 * Double check that our mempool alloc size will cover the biggest
3033 * command we support.
3034 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +02003035 alloc_size = nvme_pci_iod_alloc_size();
Jens Axboe943e9422018-06-21 09:49:37 -06003036 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
3037
3038 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
3039 mempool_kfree,
3040 (void *) alloc_size,
3041 GFP_KERNEL, node);
3042 if (!dev->iod_mempool) {
3043 result = -ENOMEM;
3044 goto release_pools;
3045 }
3046
Keith Buschb6e44b42018-07-11 16:44:44 -06003047 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
3048 quirks);
3049 if (result)
3050 goto release_mempool;
3051
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003052 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
3053
Keith Buschbd46a902019-07-29 16:34:52 -06003054 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06003055 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02003056
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003057 return 0;
3058
Keith Buschb6e44b42018-07-11 16:44:44 -06003059 release_mempool:
3060 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06003061 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05003062 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02003063 unmap:
3064 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06003065 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02003066 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003067 free:
3068 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003069 kfree(dev);
3070 return result;
3071}
3072
Christoph Hellwig775755e2017-06-01 13:10:38 +02003073static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06003074{
Keith Buscha6739472014-06-23 16:03:21 -06003075 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003076
3077 /*
3078 * We don't need to check the return value from waiting for the reset
3079 * state as pci_dev device lock is held, making it impossible to race
3080 * with ->remove().
3081 */
3082 nvme_disable_prepare_reset(dev, false);
3083 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02003084}
Keith Buschf0d54a52014-05-02 10:40:43 -06003085
Christoph Hellwig775755e2017-06-01 13:10:38 +02003086static void nvme_reset_done(struct pci_dev *pdev)
3087{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07003088 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003089
3090 if (!nvme_try_sched_reset(&dev->ctrl))
3091 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06003092}
3093
Keith Busch09ece142014-01-27 11:29:40 -05003094static void nvme_shutdown(struct pci_dev *pdev)
3095{
3096 struct nvme_dev *dev = pci_get_drvdata(pdev);
Baolin Wang4e523542020-07-03 10:49:21 +08003097
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003098 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05003099}
3100
Keith Busch05219052021-07-14 14:02:37 -07003101static void nvme_remove_attrs(struct nvme_dev *dev)
3102{
3103 if (dev->attrs_added)
3104 sysfs_remove_group(&dev->ctrl.device->kobj,
3105 &nvme_pci_attr_group);
3106}
3107
Keith Buschf58944e2016-02-24 09:15:55 -07003108/*
3109 * The driver's remove may be called on a device in a partially initialized
3110 * state. This function must not have any dependencies on the device state in
3111 * order to proceed.
3112 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003113static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003114{
3115 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07003116
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02003117 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07003118 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003119
Keith Busch6db28ed2017-02-10 18:15:49 -05003120 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003121 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06003122 nvme_dev_disable(dev, true);
Keith Busch6db28ed2017-02-10 18:15:49 -05003123 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003124
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003125 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03003126 nvme_stop_ctrl(&dev->ctrl);
3127 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07003128 nvme_dev_disable(dev, true);
Keith Busch05219052021-07-14 14:02:37 -07003129 nvme_remove_attrs(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02003130 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07003131 nvme_dev_remove_admin(dev);
3132 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07003133 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07003134 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02003135 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003136}
3137
Jingoo Han671a6012014-02-13 11:19:14 +09003138#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06003139static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3140{
3141 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3142}
3143
3144static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3145{
3146 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3147}
3148
3149static int nvme_resume(struct device *dev)
3150{
3151 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3152 struct nvme_ctrl *ctrl = &ndev->ctrl;
3153
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003154 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06003155 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Busche5ad96f2021-07-27 09:40:44 -07003156 goto reset;
3157 if (ctrl->hmpre && nvme_setup_host_mem(ndev))
3158 goto reset;
3159
Keith Buschd916b1b2019-05-23 09:27:35 -06003160 return 0;
Keith Busche5ad96f2021-07-27 09:40:44 -07003161reset:
3162 return nvme_try_sched_reset(ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06003163}
3164
Keith Buschcd638942013-07-15 15:02:23 -06003165static int nvme_suspend(struct device *dev)
3166{
3167 struct pci_dev *pdev = to_pci_dev(dev);
3168 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06003169 struct nvme_ctrl *ctrl = &ndev->ctrl;
3170 int ret = -EBUSY;
3171
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003172 ndev->last_ps = U32_MAX;
3173
Keith Buschd916b1b2019-05-23 09:27:35 -06003174 /*
3175 * The platform does not remove power for a kernel managed suspend so
3176 * use host managed nvme power settings for lowest idle power if
3177 * possible. This should have quicker resume latency than a full device
3178 * shutdown. But if the firmware is involved after the suspend or the
3179 * device does not support any non-default power states, shut down the
3180 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003181 *
3182 * If ASPM is not enabled for the device, shut down the device and allow
3183 * the PCI bus layer to put it into D3 in order to take the PCIe link
3184 * down, so as to allow the platform to achieve its minimum low-power
3185 * state (which may not be possible if the link is up).
Keith Buschd916b1b2019-05-23 09:27:35 -06003186 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003187 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05003188 !pcie_aspm_enabled(pdev) ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003189 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3190 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003191
3192 nvme_start_freeze(ctrl);
3193 nvme_wait_freeze(ctrl);
3194 nvme_sync_queues(ctrl);
3195
Keith Busch5d02a5c2019-09-03 09:22:24 -06003196 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06003197 goto unfreeze;
3198
Keith Busche5ad96f2021-07-27 09:40:44 -07003199 /*
3200 * Host memory access may not be successful in a system suspend state,
3201 * but the specification allows the controller to access memory in a
3202 * non-operational power state.
3203 */
3204 if (ndev->hmb) {
3205 ret = nvme_set_host_mem(ndev, 0);
3206 if (ret < 0)
3207 goto unfreeze;
3208 }
3209
Keith Buschd916b1b2019-05-23 09:27:35 -06003210 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3211 if (ret < 0)
3212 goto unfreeze;
3213
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003214 /*
3215 * A saved state prevents pci pm from generically controlling the
3216 * device's power. If we're using protocol specific settings, we don't
3217 * want pci interfering.
3218 */
3219 pci_save_state(pdev);
3220
Keith Buschd916b1b2019-05-23 09:27:35 -06003221 ret = nvme_set_power_state(ctrl, ctrl->npss);
3222 if (ret < 0)
3223 goto unfreeze;
3224
3225 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003226 /* discard the saved state */
3227 pci_load_saved_state(pdev, NULL);
3228
Keith Buschd916b1b2019-05-23 09:27:35 -06003229 /*
3230 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02003231 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06003232 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003233 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003234 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003235 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003236unfreeze:
3237 nvme_unfreeze(ctrl);
3238 return ret;
3239}
3240
3241static int nvme_simple_suspend(struct device *dev)
3242{
3243 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Baolin Wang4e523542020-07-03 10:49:21 +08003244
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003245 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003246}
3247
Keith Buschd916b1b2019-05-23 09:27:35 -06003248static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003249{
3250 struct pci_dev *pdev = to_pci_dev(dev);
3251 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003252
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003253 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003254}
3255
YueHaibing21774222019-06-26 10:09:02 +08003256static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003257 .suspend = nvme_suspend,
3258 .resume = nvme_resume,
3259 .freeze = nvme_simple_suspend,
3260 .thaw = nvme_simple_resume,
3261 .poweroff = nvme_simple_suspend,
3262 .restore = nvme_simple_resume,
3263};
3264#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003265
Keith Buscha0a34082015-12-07 15:30:31 -07003266static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3267 pci_channel_state_t state)
3268{
3269 struct nvme_dev *dev = pci_get_drvdata(pdev);
3270
3271 /*
3272 * A frozen channel requires a reset. When detected, this method will
3273 * shutdown the controller to quiesce. The controller will be restarted
3274 * after the slot reset through driver's slot_reset callback.
3275 */
Keith Buscha0a34082015-12-07 15:30:31 -07003276 switch (state) {
3277 case pci_channel_io_normal:
3278 return PCI_ERS_RESULT_CAN_RECOVER;
3279 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003280 dev_warn(dev->ctrl.device,
3281 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003282 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003283 return PCI_ERS_RESULT_NEED_RESET;
3284 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003285 dev_warn(dev->ctrl.device,
3286 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003287 return PCI_ERS_RESULT_DISCONNECT;
3288 }
3289 return PCI_ERS_RESULT_NEED_RESET;
3290}
3291
3292static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3293{
3294 struct nvme_dev *dev = pci_get_drvdata(pdev);
3295
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003296 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003297 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003298 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003299 return PCI_ERS_RESULT_RECOVERED;
3300}
3301
3302static void nvme_error_resume(struct pci_dev *pdev)
3303{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003304 struct nvme_dev *dev = pci_get_drvdata(pdev);
3305
3306 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003307}
3308
Stephen Hemminger1d352032012-09-07 09:33:17 -07003309static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003310 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003311 .slot_reset = nvme_slot_reset,
3312 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003313 .reset_prepare = nvme_reset_prepare,
3314 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003315};
3316
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003317static const struct pci_device_id nvme_id_table[] = {
David Fugate972b13e2020-07-02 15:31:22 -06003318 { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
Keith Busch08095e72016-03-04 13:15:17 -07003319 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003320 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003321 { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
Keith Busch99466e72016-05-02 15:14:24 -06003322 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003323 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003324 { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
Keith Busch99466e72016-05-02 15:14:24 -06003325 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003326 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003327 { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003328 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3329 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003330 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003331 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003332 NVME_QUIRK_MEDIUM_PRIO_SQ |
David Milburnce4cc312020-09-10 16:18:50 -05003333 NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3334 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
James Dingwall62993582019-01-08 10:20:51 -07003335 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3336 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003337 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003338 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3339 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Christoph Hellwig5bedd3a2020-07-28 13:09:03 +02003340 { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3341 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003342 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
Julian Einwag5e112d32021-02-16 13:25:43 +01003343 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3344 NVME_QUIRK_NO_NS_DESC_LIST, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003345 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3346 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003347 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3348 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003349 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3350 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003351 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3352 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3353 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303354 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
Dmitry Monakhovabbb5f52021-03-10 12:06:41 +00003355 NVME_QUIRK_DISABLE_WRITE_ZEROES|
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303356 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Claus Stovgaardc9e95c32021-02-01 22:08:22 +01003357 { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */
3358 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Pascal Terjan6e6a6822021-02-23 22:10:46 +00003359 { PCI_DEVICE(0x1b4b, 0x1092), /* Lexar 256 GB SSD */
3360 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
3361 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003362 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3363 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003364 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3365 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3366 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Kai-Heng Feng5611ec22020-07-24 01:29:10 +08003367 { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3368 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Kai-Heng Feng02ca0792020-10-13 16:34:45 +08003369 { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3370 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Chaitanya Kulkarni89919922021-01-25 21:19:16 -08003371 { PCI_DEVICE(0x1d97, 0x2263), /* SPCC */
3372 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Zoltán Böszörményidc22c1c2021-02-21 06:12:16 +01003373 { PCI_DEVICE(0x2646, 0x2262), /* KINGSTON SKC2000 NVMe SSD */
3374 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Thorsten Leemhuis538e4a82021-01-29 06:24:42 +01003375 { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */
3376 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Filippo Sironi4bdf2602021-02-10 01:39:42 +01003377 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
3378 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3379 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
3380 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3381 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
3382 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3383 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
3384 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3385 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
3386 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3387 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
3388 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003389 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3390 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003391 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003392 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3393 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003394 NVME_QUIRK_128_BYTES_SQES |
Keith Buscha2941f62021-09-27 08:43:06 -07003395 NVME_QUIRK_SHARED_TAGS |
3396 NVME_QUIRK_SKIP_CID_GEN },
Andy Shevchenko0b85f592020-08-18 11:35:30 +03003397
3398 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003399 { 0, }
3400};
3401MODULE_DEVICE_TABLE(pci, nvme_id_table);
3402
3403static struct pci_driver nvme_driver = {
3404 .name = "nvme",
3405 .id_table = nvme_id_table,
3406 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003407 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003408 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003409#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003410 .driver = {
3411 .pm = &nvme_dev_pm_ops,
3412 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003413#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003414 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003415 .err_handler = &nvme_err_handler,
3416};
3417
3418static int __init nvme_init(void)
3419{
Christoph Hellwig81101542019-04-30 11:36:52 -04003420 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3421 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3422 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003423 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003424
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003425 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003426}
3427
3428static void __exit nvme_exit(void)
3429{
3430 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003431 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003432}
3433
3434MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3435MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003436MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003437module_init(nvme_init);
3438module_exit(nvme_exit);