blob: d47bb18b976ad72c4c23c3db8621294947f0c473 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
David E. Boxdf4f9bc2020-07-09 11:43:33 -07007#include <linux/acpi.h>
Keith Buscha0a34082015-12-07 15:30:31 -07008#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06009#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050010#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070011#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020012#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070013#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050014#include <linux/init.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/mm.h>
18#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010019#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040020#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060022#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070023#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080025#include <linux/io-64-nonatomic-lo-hi.h>
Klaus Jensen20d3bb92021-01-15 07:30:46 +010026#include <linux/io-64-nonatomic-hi-lo.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070027#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060028#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090029
yupeng604c01d2018-12-18 17:59:53 +010030#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020031#include "nvme.h"
32
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100033#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100034#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070035
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070036#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050037
Jens Axboe943e9422018-06-21 09:49:37 -060038/*
39 * These can be higher, but we need to ensure that any command doesn't
40 * require an sg allocation that needs more than a page of data.
41 */
42#define NVME_MAX_KB_SZ 4096
43#define NVME_MAX_SEGS 127
44
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050045static int use_threaded_interrupts;
46module_param(use_threaded_interrupts, int, 0);
47
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060049module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060050MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
51
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020052static unsigned int max_host_mem_size_mb = 128;
53module_param(max_host_mem_size_mb, uint, 0444);
54MODULE_PARM_DESC(max_host_mem_size_mb,
55 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050056
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070057static unsigned int sgl_threshold = SZ_32K;
58module_param(sgl_threshold, uint, 0644);
59MODULE_PARM_DESC(sgl_threshold,
60 "Use SGLs when average request segment size is larger or equal to "
61 "this size. Use 0 to disable SGLs.");
62
weiping zhangb27c1e62017-07-10 16:46:59 +080063static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
64static const struct kernel_param_ops io_queue_depth_ops = {
65 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020066 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080067};
68
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020069static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080070module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
71MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
72
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080073static int io_queue_count_set(const char *val, const struct kernel_param *kp)
74{
75 unsigned int n;
76 int ret;
77
78 ret = kstrtouint(val, 10, &n);
79 if (ret != 0 || n > num_possible_cpus())
80 return -EINVAL;
81 return param_set_uint(val, kp);
82}
83
84static const struct kernel_param_ops io_queue_count_ops = {
85 .set = io_queue_count_set,
86 .get = param_get_uint,
87};
88
Keith Busch3f68baf2019-12-07 01:51:54 +090089static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080090module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060091MODULE_PARM_DESC(write_queues,
92 "Number of queues to use for writes. If not set, reads and writes "
93 "will share a queue set.");
94
Keith Busch3f68baf2019-12-07 01:51:54 +090095static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080096module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070097MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
98
David E. Boxdf4f9bc2020-07-09 11:43:33 -070099static bool noacpi;
100module_param(noacpi, bool, 0444);
101MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
102
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100103struct nvme_dev;
104struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -0700105
Keith Buscha5cdb682016-01-12 14:41:18 -0700106static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700107static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700108
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500109/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 * Represents an NVM Express device. Each nvme_dev is a PCI function.
111 */
112struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200113 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct blk_mq_tag_set tagset;
115 struct blk_mq_tag_set admin_tagset;
116 u32 __iomem *dbs;
117 struct device *dev;
118 struct dma_pool *prp_page_pool;
119 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 unsigned online_queues;
121 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100122 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600123 unsigned int num_vecs;
John Garry7442ddc2020-08-14 23:34:25 +0800124 u32 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000125 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100126 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100127 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800128 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100129 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100130 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100131 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100132 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600133 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100134 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600135 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100136 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600137 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200138
Jens Axboe943e9422018-06-21 09:49:37 -0600139 mempool_t *iod_mempool;
140
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200141 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300142 u32 *dbbuf_dbs;
143 dma_addr_t dbbuf_dbs_dma_addr;
144 u32 *dbbuf_eis;
145 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200146
147 /* host memory buffer support: */
148 u64 host_mem_size;
149 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200150 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200151 struct nvme_host_mem_buf_desc *host_mem_descs;
152 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800153 unsigned int nr_allocated_queues;
154 unsigned int nr_write_queues;
155 unsigned int nr_poll_queues;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156};
157
weiping zhangb27c1e62017-07-10 16:46:59 +0800158static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
159{
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200160 int ret;
John Garry7442ddc2020-08-14 23:34:25 +0800161 u32 n;
weiping zhangb27c1e62017-07-10 16:46:59 +0800162
John Garry7442ddc2020-08-14 23:34:25 +0800163 ret = kstrtou32(val, 10, &n);
weiping zhangb27c1e62017-07-10 16:46:59 +0800164 if (ret != 0 || n < 2)
165 return -EINVAL;
166
John Garry7442ddc2020-08-14 23:34:25 +0800167 return param_set_uint(val, kp);
weiping zhangb27c1e62017-07-10 16:46:59 +0800168}
169
Helen Koikef9f38e32017-04-10 12:51:07 -0300170static inline unsigned int sq_idx(unsigned int qid, u32 stride)
171{
172 return qid * 2 * stride;
173}
174
175static inline unsigned int cq_idx(unsigned int qid, u32 stride)
176{
177 return (qid * 2 + 1) * stride;
178}
179
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100180static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
181{
182 return container_of(ctrl, struct nvme_dev, ctrl);
183}
184
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500186 * An NVM Express queue. Each device has at least two (one for admin
187 * commands and one for I/O commands).
188 */
189struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500190 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200191 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000192 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100193 /* only used for poll queues: */
194 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700195 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500196 dma_addr_t sq_dma_addr;
197 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500198 u32 __iomem *q_db;
John Garry7442ddc2020-08-14 23:34:25 +0800199 u32 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700200 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500201 u16 sq_tail;
Keith Busch38210802020-10-30 10:28:54 -0700202 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500203 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700204 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400205 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000206 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100207 unsigned long flags;
208#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100209#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100210#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700211#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300212 u32 *dbbuf_sq_db;
213 u32 *dbbuf_cq_db;
214 u32 *dbbuf_sq_ei;
215 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100216 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500217};
218
219/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700220 * The nvme_iod describes the data in an I/O.
221 *
222 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
223 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 */
225struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800226 struct nvme_request req;
Keith Buschaf7fae82021-03-17 13:37:02 -0700227 struct nvme_command cmd;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700229 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100230 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200231 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200232 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200233 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700234 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700235 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100236 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500237};
238
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800239static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600240{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800241 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300242}
243
244static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
245{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800246 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300247
248 if (dev->dbbuf_dbs)
249 return 0;
250
251 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
252 &dev->dbbuf_dbs_dma_addr,
253 GFP_KERNEL);
254 if (!dev->dbbuf_dbs)
255 return -ENOMEM;
256 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
257 &dev->dbbuf_eis_dma_addr,
258 GFP_KERNEL);
259 if (!dev->dbbuf_eis) {
260 dma_free_coherent(dev->dev, mem_size,
261 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
262 dev->dbbuf_dbs = NULL;
263 return -ENOMEM;
264 }
265
266 return 0;
267}
268
269static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
270{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800271 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300272
273 if (dev->dbbuf_dbs) {
274 dma_free_coherent(dev->dev, mem_size,
275 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
276 dev->dbbuf_dbs = NULL;
277 }
278 if (dev->dbbuf_eis) {
279 dma_free_coherent(dev->dev, mem_size,
280 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
281 dev->dbbuf_eis = NULL;
282 }
283}
284
285static void nvme_dbbuf_init(struct nvme_dev *dev,
286 struct nvme_queue *nvmeq, int qid)
287{
288 if (!dev->dbbuf_dbs || !qid)
289 return;
290
291 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
292 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
293 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
294 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
295}
296
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900297static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
298{
299 if (!nvmeq->qid)
300 return;
301
302 nvmeq->dbbuf_sq_db = NULL;
303 nvmeq->dbbuf_cq_db = NULL;
304 nvmeq->dbbuf_sq_ei = NULL;
305 nvmeq->dbbuf_cq_ei = NULL;
306}
307
Helen Koikef9f38e32017-04-10 12:51:07 -0300308static void nvme_dbbuf_set(struct nvme_dev *dev)
309{
310 struct nvme_command c;
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900311 unsigned int i;
Helen Koikef9f38e32017-04-10 12:51:07 -0300312
313 if (!dev->dbbuf_dbs)
314 return;
315
316 memset(&c, 0, sizeof(c));
317 c.dbbuf.opcode = nvme_admin_dbbuf;
318 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
319 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
320
321 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200322 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300323 /* Free memory and continue on */
324 nvme_dbbuf_dma_free(dev);
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900325
326 for (i = 1; i <= dev->online_queues; i++)
327 nvme_dbbuf_free(&dev->queues[i]);
Helen Koikef9f38e32017-04-10 12:51:07 -0300328 }
329}
330
331static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
332{
333 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
334}
335
336/* Update dbbuf and return true if an MMIO is required */
337static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
338 volatile u32 *dbbuf_ei)
339{
340 if (dbbuf_db) {
341 u16 old_value;
342
343 /*
344 * Ensure that the queue is written before updating
345 * the doorbell in memory
346 */
347 wmb();
348
349 old_value = *dbbuf_db;
350 *dbbuf_db = value;
351
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700352 /*
353 * Ensure that the doorbell is updated before reading the event
354 * index from memory. The controller needs to provide similar
355 * ordering to ensure the envent index is updated before reading
356 * the doorbell.
357 */
358 mb();
359
Helen Koikef9f38e32017-04-10 12:51:07 -0300360 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
361 return false;
362 }
363
364 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500365}
366
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700367/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700368 * Will slightly overestimate the number of pages needed. This is OK
369 * as it only leads to a small amount of wasted memory for the lifetime of
370 * the I/O.
371 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200372static int nvme_pci_npages_prp(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700373{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200374 unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700375 NVME_CTRL_PAGE_SIZE);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700376 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
377}
378
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700379/*
380 * Calculates the number of pages needed for the SGL segments. For example a 4k
381 * page can accommodate 256 SGL descriptors.
382 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200383static int nvme_pci_npages_sgl(void)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100384{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200385 return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
386 PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100387}
388
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200389static size_t nvme_pci_iod_alloc_size(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700390{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200391 size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700392
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200393 return sizeof(__le64 *) * npages +
394 sizeof(struct scatterlist) * NVME_MAX_SEGS;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700395}
396
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
398 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500399{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700400 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200401 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700402
Keith Busch42483222015-06-01 09:29:54 -0600403 WARN_ON(hctx_idx != 0);
404 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600405
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700406 hctx->driver_data = nvmeq;
407 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500408}
409
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
411 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500412{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700413 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200414 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500415
Keith Busch42483222015-06-01 09:29:54 -0600416 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700417 hctx->driver_data = nvmeq;
418 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500419}
420
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600421static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
422 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600424 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100425 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200426 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200427 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700428
429 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100430 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600431
432 nvme_req(req)->ctrl = &dev->ctrl;
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700433 nvme_req(req)->cmd = &iod->cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700434 return 0;
435}
436
Jens Axboe3b6592f2018-10-31 08:36:31 -0600437static int queue_irq_offset(struct nvme_dev *dev)
438{
439 /* if we have more than 1 vec, admin queue offsets us by 1 */
440 if (dev->num_vecs > 1)
441 return 1;
442
443 return 0;
444}
445
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200446static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
447{
448 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600449 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200450
Jens Axboe3b6592f2018-10-31 08:36:31 -0600451 offset = queue_irq_offset(dev);
452 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
453 struct blk_mq_queue_map *map = &set->map[i];
454
455 map->nr_queues = dev->io_queues[i];
456 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100457 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100458 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600459 }
460
Jens Axboe4b04cc62018-11-05 12:44:33 -0700461 /*
462 * The poll queue(s) doesn't have an IRQ (and hence IRQ
463 * affinity), so use the regular blk-mq cpu mapping
464 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600465 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600466 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700467 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
468 else
469 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600470 qoff += map->nr_queues;
471 offset += map->nr_queues;
472 }
473
474 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200475}
476
Keith Busch38210802020-10-30 10:28:54 -0700477/*
478 * Write sq tail if we are asked to, or if the next command would wrap.
479 */
480static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700481{
Keith Busch38210802020-10-30 10:28:54 -0700482 if (!write_sq) {
483 u16 next_tail = nvmeq->sq_tail + 1;
484
485 if (next_tail == nvmeq->q_depth)
486 next_tail = 0;
487 if (next_tail != nvmeq->last_sq_tail)
488 return;
489 }
490
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700491 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
492 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
493 writel(nvmeq->sq_tail, nvmeq->q_db);
Keith Busch38210802020-10-30 10:28:54 -0700494 nvmeq->last_sq_tail = nvmeq->sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700495}
496
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500497/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200498 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500499 * @nvmeq: The queue to use
500 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700501 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500502 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700503static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
504 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500505{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200506 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000507 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
508 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200509 if (++nvmeq->sq_tail == nvmeq->q_depth)
510 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -0700511 nvme_write_sq_db(nvmeq, write_sq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700512 spin_unlock(&nvmeq->sq_lock);
513}
514
515static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
516{
517 struct nvme_queue *nvmeq = hctx->driver_data;
518
519 spin_lock(&nvmeq->sq_lock);
Keith Busch38210802020-10-30 10:28:54 -0700520 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
521 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200522 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500523}
524
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700525static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700526{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100527 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700528 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700529}
530
Minwoo Im955b1b52017-12-20 16:30:50 +0900531static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
532{
533 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100534 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900535 unsigned int avg_seg_size;
536
Keith Busch20469a32018-01-17 22:04:37 +0100537 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900538
539 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
540 return false;
541 if (!iod->nvmeq->qid)
542 return false;
543 if (!sgl_threshold || avg_seg_size < sgl_threshold)
544 return false;
545 return true;
546}
547
Christoph Hellwig9275c202021-01-20 09:33:52 +0100548static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500549{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700550 const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
Christoph Hellwig9275c202021-01-20 09:33:52 +0100551 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
552 dma_addr_t dma_addr = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500553 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500554
Christoph Hellwig9275c202021-01-20 09:33:52 +0100555 for (i = 0; i < iod->npages; i++) {
556 __le64 *prp_list = nvme_pci_iod_list(req)[i];
557 dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
558
559 dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
560 dma_addr = next_dma_addr;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700561 }
562
Christoph Hellwig9275c202021-01-20 09:33:52 +0100563}
564
565static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
566{
567 const int last_sg = SGES_PER_PAGE - 1;
568 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
569 dma_addr_t dma_addr = iod->first_dma;
570 int i;
571
572 for (i = 0; i < iod->npages; i++) {
573 struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
574 dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
575
576 dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
577 dma_addr = next_dma_addr;
578 }
579
580}
581
582static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
583{
584 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700585
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600586 if (is_pci_p2pdma_page(sg_page(iod->sg)))
587 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
588 rq_dma_dir(req));
589 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700590 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
Christoph Hellwig9275c202021-01-20 09:33:52 +0100591}
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700592
Christoph Hellwig9275c202021-01-20 09:33:52 +0100593static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
594{
595 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700596
Christoph Hellwig9275c202021-01-20 09:33:52 +0100597 if (iod->dma_len) {
598 dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
599 rq_dma_dir(req));
600 return;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500601 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700602
Christoph Hellwig9275c202021-01-20 09:33:52 +0100603 WARN_ON_ONCE(!iod->nents);
604
605 nvme_unmap_sg(dev, req);
606 if (iod->npages == 0)
607 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
608 iod->first_dma);
609 else if (iod->use_sgl)
610 nvme_free_sgls(dev, req);
611 else
612 nvme_free_prps(dev, req);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700613 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600614}
615
Keith Buschd0877472017-09-15 13:05:38 -0400616static void nvme_print_sgl(struct scatterlist *sgl, int nents)
617{
618 int i;
619 struct scatterlist *sg;
620
621 for_each_sg(sgl, sg, nents, i) {
622 dma_addr_t phys = sg_phys(sg);
623 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
624 "dma_address:%pad dma_length:%d\n",
625 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
626 sg_dma_len(sg));
627 }
628}
629
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700630static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
631 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500632{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100633 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500634 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100635 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500636 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500637 int dma_len = sg_dma_len(sg);
638 u64 dma_addr = sg_dma_address(sg);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700639 int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500640 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700641 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500642 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500643 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500644
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700645 length -= (NVME_CTRL_PAGE_SIZE - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200646 if (length <= 0) {
647 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700648 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200649 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500650
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700651 dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500652 if (dma_len) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700653 dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500654 } else {
655 sg = sg_next(sg);
656 dma_addr = sg_dma_address(sg);
657 dma_len = sg_dma_len(sg);
658 }
659
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700660 if (length <= NVME_CTRL_PAGE_SIZE) {
Keith Buschedd10d32014-04-03 16:45:23 -0600661 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700662 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500663 }
664
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700665 nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500666 if (nprps <= (256 / 8)) {
667 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500668 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500669 } else {
670 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500671 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500672 }
673
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200674 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400675 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600676 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500677 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400678 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400679 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500680 list[0] = prp_list;
681 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500682 i = 0;
683 for (;;) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700684 if (i == NVME_CTRL_PAGE_SIZE >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500685 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200686 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500687 if (!prp_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100688 goto free_prps;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500689 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400690 prp_list[0] = old_prp_list[i - 1];
691 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
692 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500693 }
694 prp_list[i++] = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700695 dma_len -= NVME_CTRL_PAGE_SIZE;
696 dma_addr += NVME_CTRL_PAGE_SIZE;
697 length -= NVME_CTRL_PAGE_SIZE;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500698 if (length <= 0)
699 break;
700 if (dma_len > 0)
701 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400702 if (unlikely(dma_len < 0))
703 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500704 sg = sg_next(sg);
705 dma_addr = sg_dma_address(sg);
706 dma_len = sg_dma_len(sg);
707 }
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700708done:
709 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
710 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
Keith Busch86eea282017-07-12 15:59:07 -0400711 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100712free_prps:
713 nvme_free_prps(dev, req);
714 return BLK_STS_RESOURCE;
715bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400716 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
717 "Invalid SGL for payload:%d nents:%d\n",
718 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400719 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500720}
721
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700722static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
723 struct scatterlist *sg)
724{
725 sge->addr = cpu_to_le64(sg_dma_address(sg));
726 sge->length = cpu_to_le32(sg_dma_len(sg));
727 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
728}
729
730static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
731 dma_addr_t dma_addr, int entries)
732{
733 sge->addr = cpu_to_le64(dma_addr);
734 if (entries < SGES_PER_PAGE) {
735 sge->length = cpu_to_le32(entries * sizeof(*sge));
736 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
737 } else {
738 sge->length = cpu_to_le32(PAGE_SIZE);
739 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
740 }
741}
742
743static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100744 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700745{
746 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700747 struct dma_pool *pool;
748 struct nvme_sgl_desc *sg_list;
749 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700750 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100751 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700752
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700753 /* setting the transfer type as SGL */
754 cmd->flags = NVME_CMD_SGL_METABUF;
755
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100756 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700757 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
758 return BLK_STS_OK;
759 }
760
761 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
762 pool = dev->prp_small_pool;
763 iod->npages = 0;
764 } else {
765 pool = dev->prp_page_pool;
766 iod->npages = 1;
767 }
768
769 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
770 if (!sg_list) {
771 iod->npages = -1;
772 return BLK_STS_RESOURCE;
773 }
774
775 nvme_pci_iod_list(req)[0] = sg_list;
776 iod->first_dma = sgl_dma;
777
778 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
779
780 do {
781 if (i == SGES_PER_PAGE) {
782 struct nvme_sgl_desc *old_sg_desc = sg_list;
783 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
784
785 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
786 if (!sg_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100787 goto free_sgls;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700788
789 i = 0;
790 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
791 sg_list[i++] = *link;
792 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
793 }
794
795 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700796 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100797 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700798
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700799 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100800free_sgls:
801 nvme_free_sgls(dev, req);
802 return BLK_STS_RESOURCE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700803}
804
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700805static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
806 struct request *req, struct nvme_rw_command *cmnd,
807 struct bio_vec *bv)
808{
809 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700810 unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
811 unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700812
813 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
814 if (dma_mapping_error(dev->dev, iod->first_dma))
815 return BLK_STS_RESOURCE;
816 iod->dma_len = bv->bv_len;
817
818 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
819 if (bv->bv_len > first_prp_len)
820 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
Baolin Wang359c1f82020-07-03 10:49:24 +0800821 return BLK_STS_OK;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700822}
823
Christoph Hellwig29791052019-03-05 05:54:18 -0700824static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
825 struct request *req, struct nvme_rw_command *cmnd,
826 struct bio_vec *bv)
827{
828 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
829
830 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
831 if (dma_mapping_error(dev->dev, iod->first_dma))
832 return BLK_STS_RESOURCE;
833 iod->dma_len = bv->bv_len;
834
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200835 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700836 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
837 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
838 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
Baolin Wang359c1f82020-07-03 10:49:24 +0800839 return BLK_STS_OK;
Christoph Hellwig29791052019-03-05 05:54:18 -0700840}
841
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200842static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100843 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200844{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100845 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700846 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100847 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200848
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700849 if (blk_rq_nr_phys_segments(req) == 1) {
850 struct bio_vec bv = req_bvec(req);
851
852 if (!is_pci_p2pdma_page(bv.bv_page)) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700853 if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700854 return nvme_setup_prp_simple(dev, req,
855 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700856
857 if (iod->nvmeq->qid &&
858 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
859 return nvme_setup_sgl_simple(dev, req,
860 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700861 }
862 }
863
864 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700865 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
866 if (!iod->sg)
867 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700868 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700869 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870 if (!iod->nents)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100871 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200872
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600873 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600874 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
875 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600876 else
877 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700878 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100879 if (!nr_mapped)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100880 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200881
Christoph Hellwig70479b72019-03-05 05:59:02 -0700882 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900883 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100884 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700885 else
886 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700887 if (ret != BLK_STS_OK)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100888 goto out_unmap_sg;
889 return BLK_STS_OK;
890
891out_unmap_sg:
892 nvme_unmap_sg(dev, req);
893out_free_sg:
894 mempool_free(iod->sg, dev->iod_mempool);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200895 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200896}
897
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700898static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
899 struct nvme_command *cmnd)
900{
901 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
902
903 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
904 rq_dma_dir(req), 0);
905 if (dma_mapping_error(dev->dev, iod->meta_dma))
906 return BLK_STS_IOERR;
907 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
Baolin Wang359c1f82020-07-03 10:49:24 +0800908 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700909}
910
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700911/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200912 * NOTE: ns is NULL when called on the admin queue.
913 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200914static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700915 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600916{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700917 struct nvme_ns *ns = hctx->queue->queuedata;
918 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200919 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700920 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700921 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700922 struct nvme_command *cmnd = &iod->cmd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200923 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700924
Christoph Hellwig9b048112019-03-03 08:04:01 -0700925 iod->aborted = 0;
926 iod->npages = -1;
927 iod->nents = 0;
928
Jens Axboed1f06f42018-05-17 18:31:49 +0200929 /*
930 * We should not need to do this, but we're still using this to
931 * ensure we can drain requests on a dying queue.
932 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100933 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200934 return BLK_STS_IOERR;
935
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700936 ret = nvme_setup_cmd(ns, req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200937 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100938 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600939
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200940 if (blk_rq_nr_phys_segments(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700941 ret = nvme_map_data(dev, req, cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200942 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700943 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200944 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700945
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700946 if (blk_integrity_rq(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700947 ret = nvme_map_metadata(dev, req, cmnd);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700948 if (ret)
949 goto out_unmap_data;
950 }
951
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100952 blk_mq_start_request(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700953 nvme_submit_cmd(nvmeq, cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200954 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700955out_unmap_data:
956 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700957out_free_cmd:
958 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200959 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500960}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500961
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200962static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100963{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100964 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700965 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100966
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700967 if (blk_integrity_rq(req))
968 dma_unmap_page(dev->dev, iod->meta_dma,
969 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700970 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700971 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200972 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500973}
974
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100975/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600976static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100977{
Keith Busch74943d42020-04-28 07:21:56 -0700978 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
979
980 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100981}
982
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300983static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500984{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300985 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500986
Keith Busch397c6992018-06-06 08:13:05 -0600987 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
988 nvmeq->dbbuf_cq_ei))
989 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300990}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500991
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100992static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
993{
994 if (!nvmeq->qid)
995 return nvmeq->dev->admin_tagset.tags[0];
996 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
997}
998
Jens Axboe5cb525c2018-05-17 18:31:50 +0200999static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001000{
Keith Busch74943d42020-04-28 07:21:56 -07001001 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001002 __u16 command_id = READ_ONCE(cqe->command_id);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001003 struct request *req;
1004
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001005 /*
1006 * AEN requests are special as they don't time out and can
1007 * survive any kind of queue freeze and often don't respond to
1008 * aborts. We don't even bother to allocate a struct request
1009 * for them but rather special case them here.
1010 */
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001011 if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001012 nvme_complete_async_event(&nvmeq->dev->ctrl,
1013 cqe->status, &cqe->result);
1014 return;
1015 }
1016
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001017 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), command_id);
Xianting Tian50b7c242020-09-22 14:25:17 +08001018 if (unlikely(!req)) {
1019 dev_warn(nvmeq->dev->ctrl.device,
1020 "invalid id %d completed on queue %d\n",
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001021 command_id, le16_to_cpu(cqe->sq_id));
Xianting Tian50b7c242020-09-22 14:25:17 +08001022 return;
1023 }
1024
yupeng604c01d2018-12-18 17:59:53 +01001025 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Christoph Hellwig2eb81a32020-08-18 09:11:29 +02001026 if (!nvme_try_complete_req(req, cqe->status, cqe->result))
Christoph Hellwigff029452020-06-11 08:44:52 +02001027 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001028}
1029
Jens Axboe5cb525c2018-05-17 18:31:50 +02001030static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001031{
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001032 u16 tmp = nvmeq->cq_head + 1;
1033
1034 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001035 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +03001036 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001037 } else {
1038 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001039 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001040}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001041
Keith Busch324b4942020-03-02 08:56:53 -08001042static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001043{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001044 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001045
Jens Axboe1052b8a2018-11-26 08:21:49 -07001046 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -08001047 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -07001048 /*
1049 * load-load control dependency between phase and the rest of
1050 * the cqe requires a full read memory barrier
1051 */
1052 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001053 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001054 nvme_update_cq_head(nvmeq);
1055 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001056
Keith Busch324b4942020-03-02 08:56:53 -08001057 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001058 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001059 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001060}
1061
1062static irqreturn_t nvme_irq(int irq, void *data)
1063{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001064 struct nvme_queue *nvmeq = data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001065
Keith Busch324b4942020-03-02 08:56:53 -08001066 if (nvme_process_cq(nvmeq))
Chaitanya Kulkarni05fae492021-02-23 12:47:41 -08001067 return IRQ_HANDLED;
1068 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001069}
1070
1071static irqreturn_t nvme_irq_check(int irq, void *data)
1072{
1073 struct nvme_queue *nvmeq = data;
Baolin Wang4e523542020-07-03 10:49:21 +08001074
Christoph Hellwig750dde42018-05-18 08:37:04 -06001075 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001076 return IRQ_WAKE_THREAD;
1077 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001078}
1079
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001080/*
Keith Buschfa059b82020-03-04 09:17:01 -08001081 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001082 * Can be called from any context.
1083 */
Keith Buschfa059b82020-03-04 09:17:01 -08001084static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001085{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001086 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001087
Keith Buschfa059b82020-03-04 09:17:01 -08001088 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001089
Keith Buschfa059b82020-03-04 09:17:01 -08001090 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1091 nvme_process_cq(nvmeq);
1092 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001093}
1094
Jens Axboe97431392018-11-16 09:48:21 -07001095static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001096{
1097 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001098 bool found;
1099
1100 if (!nvme_cqe_pending(nvmeq))
1101 return 0;
1102
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001103 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001104 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001105 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001106
Jens Axboedabcefa2018-11-14 09:38:28 -07001107 return found;
1108}
1109
Keith Buschad22c352017-11-07 15:13:12 -07001110static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001111{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001112 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001113 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001114 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001115
1116 memset(&c, 0, sizeof(c));
1117 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001118 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001119 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001120}
1121
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001122static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1123{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001124 struct nvme_command c;
1125
1126 memset(&c, 0, sizeof(c));
1127 c.delete_queue.opcode = opcode;
1128 c.delete_queue.qid = cpu_to_le16(id);
1129
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001130 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001131}
1132
1133static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001134 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001135{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001137 int flags = NVME_QUEUE_PHYS_CONTIG;
1138
Keith Busch7c349dd2019-03-08 10:43:06 -07001139 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001140 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001141
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001142 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001143 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001144 * is attached to the request.
1145 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001146 memset(&c, 0, sizeof(c));
1147 c.create_cq.opcode = nvme_admin_create_cq;
1148 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1149 c.create_cq.cqid = cpu_to_le16(qid);
1150 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1151 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001152 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001153
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001154 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001155}
1156
1157static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1158 struct nvme_queue *nvmeq)
1159{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001160 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001161 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001162 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001163
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001164 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001165 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1166 * set. Since URGENT priority is zeroes, it makes all queues
1167 * URGENT.
1168 */
1169 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1170 flags |= NVME_SQ_PRIO_MEDIUM;
1171
1172 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001173 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001174 * is attached to the request.
1175 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001176 memset(&c, 0, sizeof(c));
1177 c.create_sq.opcode = nvme_admin_create_sq;
1178 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1179 c.create_sq.sqid = cpu_to_le16(qid);
1180 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1181 c.create_sq.sq_flags = cpu_to_le16(flags);
1182 c.create_sq.cqid = cpu_to_le16(qid);
1183
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001184 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001185}
1186
1187static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1188{
1189 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1190}
1191
1192static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1193{
1194 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1195}
1196
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001197static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001198{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001199 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1200 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001201
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001202 dev_warn(nvmeq->dev->ctrl.device,
1203 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001204 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001205 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001206}
1207
Keith Buschb2a0eb12017-06-07 20:32:50 +02001208static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1209{
Keith Buschb2a0eb12017-06-07 20:32:50 +02001210 /* If true, indicates loss of adapter communication, possibly by a
1211 * NVMe Subsystem reset.
1212 */
1213 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1214
Jianchao Wangad700622018-01-22 22:03:16 +08001215 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1216 switch (dev->ctrl.state) {
1217 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001218 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001219 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001220 default:
1221 break;
1222 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001223
1224 /* We shouldn't reset unless the controller is on fatal error state
1225 * _or_ if we lost the communication with it.
1226 */
1227 if (!(csts & NVME_CSTS_CFS) && !nssro)
1228 return false;
1229
Keith Buschb2a0eb12017-06-07 20:32:50 +02001230 return true;
1231}
1232
1233static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1234{
1235 /* Read a config register to help see what died. */
1236 u16 pci_status;
1237 int result;
1238
1239 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1240 &pci_status);
1241 if (result == PCIBIOS_SUCCESSFUL)
1242 dev_warn(dev->ctrl.device,
1243 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1244 csts, pci_status);
1245 else
1246 dev_warn(dev->ctrl.device,
1247 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1248 csts, result);
1249}
1250
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001251static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001252{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001253 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1254 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001255 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001256 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001257 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001258 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1259
Wen Xiong651438b2018-02-15 14:05:10 -06001260 /* If PCI error recovery process is happening, we cannot reset or
1261 * the recovery mechanism will surely fail.
1262 */
1263 mb();
1264 if (pci_channel_offline(to_pci_dev(dev->dev)))
1265 return BLK_EH_RESET_TIMER;
1266
Keith Buschb2a0eb12017-06-07 20:32:50 +02001267 /*
1268 * Reset immediately if the controller is failed
1269 */
1270 if (nvme_should_reset(dev, csts)) {
1271 nvme_warn_reset(dev, csts);
1272 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001273 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001274 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001275 }
Keith Buschc30341d2013-12-10 13:10:38 -07001276
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001277 /*
Keith Busch7776db12017-02-24 17:59:28 -05001278 * Did we miss an interrupt?
1279 */
Keith Buschfa059b82020-03-04 09:17:01 -08001280 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1281 nvme_poll(req->mq_hctx);
1282 else
1283 nvme_poll_irqdisable(nvmeq);
1284
Keith Buschbf392a52020-03-02 08:45:04 -08001285 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001286 dev_warn(dev->ctrl.device,
1287 "I/O %d QID %d timeout, completion polled\n",
1288 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001289 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001290 }
1291
1292 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001293 * Shutdown immediately if controller times out while starting. The
1294 * reset work will see the pci device disabled when it gets the forced
1295 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001296 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001297 */
Keith Busch42441402018-02-08 08:55:34 -07001298 switch (dev->ctrl.state) {
1299 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001300 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001301 fallthrough;
Keith Busch2036f722019-05-14 14:27:53 -06001302 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001303 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001304 "I/O %d QID %d timeout, disable controller\n",
1305 req->tag, nvmeq->qid);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001306 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Tong Zhang7ad92f62020-08-28 10:17:08 -04001307 nvme_dev_disable(dev, true);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001308 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001309 case NVME_CTRL_RESETTING:
1310 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001311 default:
1312 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001313 }
1314
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001315 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08001316 * Shutdown the controller immediately and schedule a reset if the
1317 * command was already aborted once before and still hasn't been
1318 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001319 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001320 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001321 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001322 "I/O %d QID %d timeout, reset controller\n",
1323 req->tag, nvmeq->qid);
Tong Zhang7ad92f62020-08-28 10:17:08 -04001324 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Buscha5cdb682016-01-12 14:41:18 -07001325 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001326 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001327
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001328 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001329 }
Keith Buschc30341d2013-12-10 13:10:38 -07001330
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001331 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1332 atomic_inc(&dev->ctrl.abort_limit);
1333 return BLK_EH_RESET_TIMER;
1334 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001335 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001336
Keith Buschc30341d2013-12-10 13:10:38 -07001337 memset(&cmd, 0, sizeof(cmd));
1338 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001339 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001340 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001341
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001342 dev_warn(nvmeq->dev->ctrl.device,
1343 "I/O %d QID %d timeout, aborting\n",
1344 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001345
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001346 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08001347 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001348 if (IS_ERR(abort_req)) {
1349 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001350 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001351 }
Keith Buschc30341d2013-12-10 13:10:38 -07001352
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001353 abort_req->end_io_data = NULL;
Guoqing Jiang8eeed0b2021-01-25 05:49:57 +01001354 blk_execute_rq_nowait(NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001355
Keith Busch7a509a62015-01-07 18:55:53 -07001356 /*
1357 * The aborted req will be completed on receiving the abort req.
1358 * We enable the timer again. If hit twice, it'll cause a device reset,
1359 * as the device then is in a faulty state.
1360 */
Keith Busch07836e62015-02-19 10:34:48 -07001361 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001362}
1363
Keith Buschf435c282014-07-07 09:14:42 -06001364static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001365{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001366 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001367 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001368 if (!nvmeq->sq_cmds)
1369 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001370
Christoph Hellwig63223072018-12-02 17:46:18 +01001371 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001372 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001373 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001374 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001375 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001376 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001377 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001378}
1379
Keith Buscha1a5ef92013-12-16 13:50:00 -05001380static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001381{
1382 int i;
1383
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001384 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001385 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001386 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001387 }
Keith Busch22404272013-07-15 15:02:20 -06001388}
1389
Keith Busch4d115422013-12-10 13:10:40 -07001390/**
1391 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001392 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001393 */
1394static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001396 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001397 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001398
Christoph Hellwig4e224102018-12-02 17:46:17 +01001399 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001400 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401
Christoph Hellwig4e224102018-12-02 17:46:17 +01001402 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001403 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001404 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001405 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1406 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001407 return 0;
1408}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409
Keith Busch8fae2682019-01-04 15:04:33 -07001410static void nvme_suspend_io_queues(struct nvme_dev *dev)
1411{
1412 int i;
1413
1414 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1415 nvme_suspend_queue(&dev->queues[i]);
1416}
1417
Keith Buscha5cdb682016-01-12 14:41:18 -07001418static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001419{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001420 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001421
Keith Buscha5cdb682016-01-12 14:41:18 -07001422 if (shutdown)
1423 nvme_shutdown_ctrl(&dev->ctrl);
1424 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001425 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001426
Keith Buschbf392a52020-03-02 08:45:04 -08001427 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001428}
1429
Keith Buschfa46c6f2020-02-13 01:41:05 +09001430/*
1431 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001432 * that can check this device's completion queues have synced, except
1433 * nvme_poll(). This is the last chance for the driver to see a natural
1434 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001435 */
1436static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1437{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001438 int i;
1439
Dongli Zhang9210c072020-05-27 09:13:52 -07001440 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1441 spin_lock(&dev->queues[i].cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001442 nvme_process_cq(&dev->queues[i]);
Dongli Zhang9210c072020-05-27 09:13:52 -07001443 spin_unlock(&dev->queues[i].cq_poll_lock);
1444 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001445}
1446
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001447static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1448 int entry_size)
1449{
1450 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001451 unsigned q_size_aligned = roundup(q_depth * entry_size,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001452 NVME_CTRL_PAGE_SIZE);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001453
1454 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001455 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Baolin Wang4e523542020-07-03 10:49:21 +08001456
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001457 mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001458 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001459
1460 /*
1461 * Ensure the reduced q_depth is above some threshold where it
1462 * would be better to map queues in system memory with the
1463 * original depth
1464 */
1465 if (q_depth < 64)
1466 return -ENOMEM;
1467 }
1468
1469 return q_depth;
1470}
1471
1472static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001473 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001474{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001475 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001476
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001477 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001478 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001479 if (nvmeq->sq_cmds) {
1480 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1481 nvmeq->sq_cmds);
1482 if (nvmeq->sq_dma_addr) {
1483 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1484 return 0;
1485 }
1486
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001487 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001488 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001489 }
1490
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001491 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001492 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001493 if (!nvmeq->sq_cmds)
1494 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001495 return 0;
1496}
1497
Keith Buscha6ff7262018-04-12 09:16:09 -06001498static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001499{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001500 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001501
Keith Busch62314e42018-01-23 09:16:19 -07001502 if (dev->ctrl.queue_count > qid)
1503 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001504
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001505 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001506 nvmeq->q_depth = depth;
1507 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001508 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001509 if (!nvmeq->cqes)
1510 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001511
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001512 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001513 goto free_cqdma;
1514
Matthew Wilcox091b6092011-02-10 09:56:01 -05001515 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001516 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001517 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001518 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001519 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001520 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001521 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001522 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001523
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001524 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001525
1526 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001527 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1528 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001529 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001530 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001531}
1532
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001533static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001534{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001535 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1536 int nr = nvmeq->dev->ctrl.instance;
1537
1538 if (use_threaded_interrupts) {
1539 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1540 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1541 } else {
1542 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1543 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1544 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001545}
1546
Keith Busch22404272013-07-15 15:02:20 -06001547static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001548{
Keith Busch22404272013-07-15 15:02:20 -06001549 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001550
Keith Busch22404272013-07-15 15:02:20 -06001551 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -07001552 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001553 nvmeq->cq_head = 0;
1554 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001555 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001556 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001557 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001558 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001559 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001560}
1561
Jens Axboe4b04cc62018-11-05 12:44:33 -07001562static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001563{
1564 struct nvme_dev *dev = nvmeq->dev;
1565 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001566 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001567
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001568 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1569
Keith Busch22b55602018-04-12 09:16:10 -06001570 /*
1571 * A queue's vector matches the queue identifier unless the controller
1572 * has only one vector available.
1573 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001574 if (!polled)
1575 vector = dev->num_vecs == 1 ? 0 : qid;
1576 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001577 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001578
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001579 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001580 if (result)
1581 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001582
1583 result = adapter_alloc_sq(dev, qid, nvmeq);
1584 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001585 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001586 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001587 goto release_cq;
1588
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001589 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001590 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001591
Keith Busch7c349dd2019-03-08 10:43:06 -07001592 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001593 result = queue_request_irq(nvmeq);
1594 if (result < 0)
1595 goto release_sq;
1596 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001597
Christoph Hellwig4e224102018-12-02 17:46:17 +01001598 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001599 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001600
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001601release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001602 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001603 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001604release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001605 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001606 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001607}
1608
Eric Biggersf363b082017-03-30 13:39:16 -07001609static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001610 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001611 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001612 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001613 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001614 .timeout = nvme_timeout,
1615};
1616
Eric Biggersf363b082017-03-30 13:39:16 -07001617static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001618 .queue_rq = nvme_queue_rq,
1619 .complete = nvme_pci_complete_rq,
1620 .commit_rqs = nvme_commit_rqs,
1621 .init_hctx = nvme_init_hctx,
1622 .init_request = nvme_init_request,
1623 .map_queues = nvme_pci_map_queues,
1624 .timeout = nvme_timeout,
1625 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001626};
1627
Keith Buschea191d22015-01-07 18:55:49 -07001628static void nvme_dev_remove_admin(struct nvme_dev *dev)
1629{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001630 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001631 /*
1632 * If the controller was reset during removal, it's possible
1633 * user requests may be waiting on a stopped queue. Start the
1634 * queue to flush these to completion.
1635 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001636 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001637 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001638 blk_mq_free_tag_set(&dev->admin_tagset);
1639 }
1640}
1641
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001642static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1643{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001644 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001645 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1646 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001647
Keith Busch38dabe22017-11-07 15:13:10 -07001648 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08001649 dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001650 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001651 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001652 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001653 dev->admin_tagset.driver_data = dev;
1654
1655 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1656 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001657 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001658
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001659 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1660 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001661 blk_mq_free_tag_set(&dev->admin_tagset);
1662 return -ENOMEM;
1663 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001664 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001665 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001666 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001667 return -ENODEV;
1668 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001669 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001670 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001671
1672 return 0;
1673}
1674
Xu Yu97f6ef62017-05-24 16:39:55 +08001675static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1676{
1677 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1678}
1679
1680static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1681{
1682 struct pci_dev *pdev = to_pci_dev(dev->dev);
1683
1684 if (size <= dev->bar_mapped_size)
1685 return 0;
1686 if (size > pci_resource_len(pdev, 0))
1687 return -ENOMEM;
1688 if (dev->bar)
1689 iounmap(dev->bar);
1690 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1691 if (!dev->bar) {
1692 dev->bar_mapped_size = 0;
1693 return -ENOMEM;
1694 }
1695 dev->bar_mapped_size = size;
1696 dev->dbs = dev->bar + NVME_REG_DBS;
1697
1698 return 0;
1699}
1700
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001701static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001702{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001703 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001704 u32 aqa;
1705 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001706
Xu Yu97f6ef62017-05-24 16:39:55 +08001707 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1708 if (result < 0)
1709 return result;
1710
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001711 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001712 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001713
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001714 if (dev->subsystem &&
1715 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1716 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001717
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001718 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001719 if (result < 0)
1720 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001721
Keith Buscha6ff7262018-04-12 09:16:09 -06001722 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001723 if (result)
1724 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001725
Max Gurtovoy635333e2020-06-16 12:34:22 +03001726 dev->ctrl.numa_node = dev_to_node(dev->dev);
1727
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001728 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001729 aqa = nvmeq->q_depth - 1;
1730 aqa |= aqa << 16;
1731
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001732 writel(aqa, dev->bar + NVME_REG_AQA);
1733 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1734 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001735
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001736 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001737 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001738 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001739
Keith Busch2b25d982014-12-22 12:59:04 -07001740 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001741 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001742 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001743 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001744 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001745 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001746 }
Keith Busch025c5572013-05-01 13:07:51 -06001747
Christoph Hellwig4e224102018-12-02 17:46:17 +01001748 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001749 return result;
1750}
1751
Christoph Hellwig749941f2015-11-26 11:46:39 +01001752static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001753{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001754 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001755 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001756
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001757 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001758 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001759 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001760 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001761 }
1762 }
Keith Busch42f61422014-03-24 10:46:25 -06001763
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001764 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001765 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1766 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1767 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001768 } else {
1769 rw_queues = max;
1770 }
1771
Keith Busch949928c2015-12-17 17:08:15 -07001772 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001773 bool polled = i > rw_queues;
1774
1775 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001776 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001777 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001778 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001779
1780 /*
1781 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001782 * than the desired amount of queues, and even a controller without
1783 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001784 * be useful to upgrade a buggy firmware for example.
1785 */
1786 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001787}
1788
Stephen Bates202021c2016-10-05 20:01:12 -06001789static ssize_t nvme_cmb_show(struct device *dev,
1790 struct device_attribute *attr,
1791 char *buf)
1792{
1793 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1794
Stephen Batesc9658092016-12-16 11:54:50 -07001795 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001796 ndev->cmbloc, ndev->cmbsz);
1797}
1798static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1799
Christoph Hellwig88de4592017-12-20 14:50:00 +01001800static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001801{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001802 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1803
1804 return 1ULL << (12 + 4 * szu);
1805}
1806
1807static u32 nvme_cmb_size(struct nvme_dev *dev)
1808{
1809 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1810}
1811
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001812static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001813{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001814 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001815 resource_size_t bar_size;
1816 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001817 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001818
Keith Busch9fe5c592018-10-31 13:15:29 -06001819 if (dev->cmb_size)
1820 return;
1821
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001822 if (NVME_CAP_CMBS(dev->ctrl.cap))
1823 writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
1824
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001825 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001826 if (!dev->cmbsz)
1827 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001828 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001829
Christoph Hellwig88de4592017-12-20 14:50:00 +01001830 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1831 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001832 bar = NVME_CMB_BIR(dev->cmbloc);
1833 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001834
1835 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001836 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001837
1838 /*
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001839 * Tell the controller about the host side address mapping the CMB,
1840 * and enable CMB decoding for the NVMe 1.4+ scheme:
1841 */
1842 if (NVME_CAP_CMBS(dev->ctrl.cap)) {
1843 hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
1844 (pci_bus_address(pdev, bar) + offset),
1845 dev->bar + NVME_REG_CMBMSC);
1846 }
1847
1848 /*
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001849 * Controllers may support a CMB size larger than their BAR,
1850 * for example, due to being behind a bridge. Reduce the CMB to
1851 * the reported size of the BAR
1852 */
1853 if (size > bar_size - offset)
1854 size = bar_size - offset;
1855
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001856 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1857 dev_warn(dev->ctrl.device,
1858 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001859 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001860 }
1861
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001862 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001863 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1864
1865 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1866 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1867 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001868
1869 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1870 &dev_attr_cmb.attr, NULL))
1871 dev_warn(dev->ctrl.device,
1872 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001873}
1874
1875static inline void nvme_release_cmb(struct nvme_dev *dev)
1876{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001877 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001878 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1879 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001880 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001881 }
1882}
1883
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001884static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001885{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001886 u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001887 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001888 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001889 int ret;
1890
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891 memset(&c, 0, sizeof(c));
1892 c.features.opcode = nvme_admin_set_features;
1893 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1894 c.features.dword11 = cpu_to_le32(bits);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001895 c.features.dword12 = cpu_to_le32(host_mem_size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001896 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1897 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1898 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1899
1900 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1901 if (ret) {
1902 dev_warn(dev->ctrl.device,
1903 "failed to set host mem (err %d, flags %#x).\n",
1904 ret, bits);
1905 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001906 return ret;
1907}
1908
1909static void nvme_free_host_mem(struct nvme_dev *dev)
1910{
1911 int i;
1912
1913 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1914 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001915 size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001916
Liviu Dudaucc667f62018-12-29 17:23:43 +00001917 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1918 le64_to_cpu(desc->addr),
1919 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001920 }
1921
1922 kfree(dev->host_mem_desc_bufs);
1923 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001924 dma_free_coherent(dev->dev,
1925 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1926 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001927 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001928 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001929}
1930
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001931static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1932 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001933{
1934 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001935 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001936 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001937 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001938 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001939 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001940
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001941 tmp = (preferred + chunk_size - 1);
1942 do_div(tmp, chunk_size);
1943 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001944
1945 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1946 max_entries = dev->ctrl.hmmaxd;
1947
Luis Chamberlain750afb02019-01-04 09:23:09 +01001948 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1949 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001950 if (!descs)
1951 goto out;
1952
1953 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1954 if (!bufs)
1955 goto out_free_descs;
1956
Minwoo Im244a8fe2017-11-17 01:34:24 +09001957 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001958 dma_addr_t dma_addr;
1959
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001960 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001961 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1962 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1963 if (!bufs[i])
1964 break;
1965
1966 descs[i].addr = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001967 descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001968 i++;
1969 }
1970
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001971 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001972 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001973
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001974 dev->nr_host_mem_descs = i;
1975 dev->host_mem_size = size;
1976 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001977 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001978 dev->host_mem_desc_bufs = bufs;
1979 return 0;
1980
1981out_free_bufs:
1982 while (--i >= 0) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001983 size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001984
Liviu Dudaucc667f62018-12-29 17:23:43 +00001985 dma_free_attrs(dev->dev, size, bufs[i],
1986 le64_to_cpu(descs[i].addr),
1987 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001988 }
1989
1990 kfree(bufs);
1991out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001992 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1993 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001994out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001995 dev->host_mem_descs = NULL;
1996 return -ENOMEM;
1997}
1998
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001999static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
2000{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002001 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
2002 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
2003 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002004
2005 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002006 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002007 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
2008 if (!min || dev->host_mem_size >= min)
2009 return 0;
2010 nvme_free_host_mem(dev);
2011 }
2012 }
2013
2014 return -ENOMEM;
2015}
2016
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002017static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002018{
2019 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
2020 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
2021 u64 min = (u64)dev->ctrl.hmmin * 4096;
2022 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09002023 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002024
2025 preferred = min(preferred, max);
2026 if (min > max) {
2027 dev_warn(dev->ctrl.device,
2028 "min host memory (%lld MiB) above limit (%d MiB).\n",
2029 min >> ilog2(SZ_1M), max_host_mem_size_mb);
2030 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002031 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002032 }
2033
2034 /*
2035 * If we already have a buffer allocated check if we can reuse it.
2036 */
2037 if (dev->host_mem_descs) {
2038 if (dev->host_mem_size >= min)
2039 enable_bits |= NVME_HOST_MEM_RETURN;
2040 else
2041 nvme_free_host_mem(dev);
2042 }
2043
2044 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002045 if (nvme_alloc_host_mem(dev, min, preferred)) {
2046 dev_warn(dev->ctrl.device,
2047 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002048 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002049 }
2050
2051 dev_info(dev->ctrl.device,
2052 "allocated %lld MiB host memory buffer.\n",
2053 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002054 }
2055
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002056 ret = nvme_set_host_mem(dev, enable_bits);
2057 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002058 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002059 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002060}
2061
Ming Lei612b7282019-02-16 18:13:10 +01002062/*
2063 * nirqs is the number of interrupts available for write and read
2064 * queues. The core already reserved an interrupt for the admin queue.
2065 */
2066static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002067{
Ming Lei612b7282019-02-16 18:13:10 +01002068 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002069 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002070
Jens Axboe3b6592f2018-10-31 08:36:31 -06002071 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08002072 * If there is no interrupt available for queues, ensure that
Ming Lei612b7282019-02-16 18:13:10 +01002073 * the default queue is set to 1. The affinity set size is
2074 * also set to one, but the irq core ignores it for this case.
2075 *
2076 * If only one interrupt is available or 'write_queue' == 0, combine
2077 * write and read queues.
2078 *
2079 * If 'write_queues' > 0, ensure it leaves room for at least one read
2080 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002081 */
Ming Lei612b7282019-02-16 18:13:10 +01002082 if (!nrirqs) {
2083 nrirqs = 1;
2084 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002085 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002086 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002087 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002088 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002089 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002090 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002091 }
Ming Lei612b7282019-02-16 18:13:10 +01002092
2093 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2094 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2095 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2096 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2097 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002098}
2099
Jens Axboe6451fe72018-12-09 11:21:45 -07002100static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002101{
2102 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002103 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002104 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002105 .calc_sets = nvme_calc_irq_sets,
2106 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002107 };
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002108 unsigned int irq_queues, poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002109
2110 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002111 * Poll queues don't need interrupts, but we need at least one I/O queue
2112 * left over for non-polled I/O.
Jens Axboe6451fe72018-12-09 11:21:45 -07002113 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002114 poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2115 dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002116
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002117 /*
2118 * Initialize for the single interrupt case, will be updated in
2119 * nvme_calc_irq_sets().
2120 */
Ming Lei612b7282019-02-16 18:13:10 +01002121 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2122 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002123
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002124 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002125 * We need interrupts for the admin queue and each non-polled I/O queue,
2126 * but some Apple controllers require all queues to use the first
2127 * vector.
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002128 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002129 irq_queues = 1;
2130 if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2131 irq_queues += (nr_io_queues - poll_queues);
Ming Lei612b7282019-02-16 18:13:10 +01002132 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2133 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002134}
2135
Keith Busch8fae2682019-01-04 15:04:33 -07002136static void nvme_disable_io_queues(struct nvme_dev *dev)
2137{
2138 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2139 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2140}
2141
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002142static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2143{
Niklas Schnellee3aef092020-11-12 09:23:02 +01002144 /*
2145 * If tags are shared with admin queue (Apple bug), then
2146 * make sure we only use one IO queue.
2147 */
2148 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2149 return 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002150 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2151}
2152
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002153static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002154{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002155 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002156 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002157 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002158 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002159 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002160
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002161 /*
2162 * Sample the module parameters once at reset time so that we have
2163 * stable values to work with.
2164 */
2165 dev->nr_write_queues = write_queues;
2166 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002167
Niklas Schnellee3aef092020-11-12 09:23:02 +01002168 nr_io_queues = dev->nr_allocated_queues - 1;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002169 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2170 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002171 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002172
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002173 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002174 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002175
2176 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002177
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002178 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002179 result = nvme_cmb_qdepth(dev, nr_io_queues,
2180 sizeof(struct nvme_command));
2181 if (result > 0)
2182 dev->q_depth = result;
2183 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002184 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002185 }
2186
Xu Yu97f6ef62017-05-24 16:39:55 +08002187 do {
2188 size = db_bar_size(dev, nr_io_queues);
2189 result = nvme_remap_bar(dev, size);
2190 if (!result)
2191 break;
2192 if (!--nr_io_queues)
2193 return -ENOMEM;
2194 } while (1);
2195 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002196
Keith Busch8fae2682019-01-04 15:04:33 -07002197 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002198 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002199 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002200
Jens Axboee32efbf2014-11-14 09:49:26 -07002201 /*
2202 * If we enable msix early due to not intx, disable it again before
2203 * setting up the full range we need.
2204 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002205 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002206
2207 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002208 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002209 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002210
Keith Busch22b55602018-04-12 09:16:10 -06002211 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002212 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002213 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002214
Matthew Wilcox063a8092013-06-20 10:53:48 -04002215 /*
2216 * Should investigate if there's a performance win from allocating
2217 * more queues than interrupt vectors; it might allow the submission
2218 * path to scale better, even if the receive path is limited by the
2219 * number of interrupts.
2220 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002221 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002222 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002223 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002224 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002225
2226 result = nvme_create_io_queues(dev);
2227 if (result || dev->online_queues < 2)
2228 return result;
2229
2230 if (dev->online_queues - 1 < dev->max_qid) {
2231 nr_io_queues = dev->online_queues - 1;
2232 nvme_disable_io_queues(dev);
2233 nvme_suspend_io_queues(dev);
2234 goto retry;
2235 }
2236 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2237 dev->io_queues[HCTX_TYPE_DEFAULT],
2238 dev->io_queues[HCTX_TYPE_READ],
2239 dev->io_queues[HCTX_TYPE_POLL]);
2240 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002241}
2242
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002243static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002244{
2245 struct nvme_queue *nvmeq = req->end_io_data;
2246
2247 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002248 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002249}
2250
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002251static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002252{
2253 struct nvme_queue *nvmeq = req->end_io_data;
2254
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002255 if (error)
2256 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002257
2258 nvme_del_queue_end(req, error);
2259}
2260
2261static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2262{
2263 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2264 struct request *req;
2265 struct nvme_command cmd;
2266
2267 memset(&cmd, 0, sizeof(cmd));
2268 cmd.delete_queue.opcode = opcode;
2269 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2270
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08002271 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002272 if (IS_ERR(req))
2273 return PTR_ERR(req);
2274
Keith Buschdb3cbff2016-01-12 14:41:17 -07002275 req->end_io_data = nvmeq;
2276
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002277 init_completion(&nvmeq->delete_done);
Guoqing Jiang8eeed0b2021-01-25 05:49:57 +01002278 blk_execute_rq_nowait(NULL, req, false,
Keith Buschdb3cbff2016-01-12 14:41:17 -07002279 opcode == nvme_admin_delete_cq ?
2280 nvme_del_cq_end : nvme_del_queue_end);
2281 return 0;
2282}
2283
Keith Busch8fae2682019-01-04 15:04:33 -07002284static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002285{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002286 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002287 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002288
Keith Buschdb3cbff2016-01-12 14:41:17 -07002289 retry:
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08002290 timeout = NVME_ADMIN_TIMEOUT;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002291 while (nr_queues > 0) {
2292 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2293 break;
2294 nr_queues--;
2295 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002296 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002297 while (sent) {
2298 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2299
2300 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002301 timeout);
2302 if (timeout == 0)
2303 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002304
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002305 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002306 if (nr_queues)
2307 goto retry;
2308 }
2309 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002310}
2311
Keith Busch5d02a5c2019-09-03 09:22:24 -06002312static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002313{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002314 int ret;
2315
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002316 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002317 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002318 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002319 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002320 if (dev->io_queues[HCTX_TYPE_POLL])
2321 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002322 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002323 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002324 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2325 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002326 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002327 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2328 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002329
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002330 /*
2331 * Some Apple controllers requires tags to be unique
2332 * across admin and IO queue, so reserve the first 32
2333 * tags of the IO queue.
2334 */
2335 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2336 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2337
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002338 ret = blk_mq_alloc_tag_set(&dev->tagset);
2339 if (ret) {
2340 dev_warn(dev->ctrl.device,
2341 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002342 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002343 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002344 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002345 } else {
2346 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2347
2348 /* Free previously allocated queues that are no longer usable */
2349 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002350 }
Keith Busch949928c2015-12-17 17:08:15 -07002351
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002352 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002353}
2354
Keith Buschb00a7262016-02-24 09:15:52 -07002355static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002356{
Keith Buschb00a7262016-02-24 09:15:52 -07002357 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002358 struct pci_dev *pdev = to_pci_dev(dev->dev);
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002359 int dma_address_bits = 64;
Keith Busch0877cb02013-07-15 15:02:19 -06002360
2361 if (pci_enable_device_mem(pdev))
2362 return result;
2363
Keith Busch0877cb02013-07-15 15:02:19 -06002364 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002365
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002366 if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
2367 dma_address_bits = 48;
2368 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
Russell King052d0ef2013-06-26 23:49:11 +01002369 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002370
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002371 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002372 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002373 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002374 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002375
2376 /*
Keith Buscha5229052016-04-08 16:09:10 -06002377 * Some devices and/or platforms don't advertise or work with INTx
2378 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2379 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002380 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002381 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2382 if (result < 0)
2383 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002384
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002385 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002386
John Garry7442ddc2020-08-14 23:34:25 +08002387 dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002388 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002389 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002390 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002391 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002392
2393 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002394 * Some Apple controllers require a non-standard SQE size.
2395 * Interestingly they also seem to ignore the CC:IOSQES register
2396 * so we don't bother updating it here.
2397 */
2398 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2399 dev->io_sqes = 7;
2400 else
2401 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002402
2403 /*
2404 * Temporary fix for the Apple controller found in the MacBook8,1 and
2405 * some MacBook7,1 to avoid controller resets and data loss.
2406 */
2407 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2408 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002409 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2410 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002411 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002412 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2413 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002414 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002415 dev->q_depth = 64;
2416 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2417 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002418 }
2419
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002420 /*
2421 * Controllers with the shared tags quirk need the IO queue to be
2422 * big enough so that we get 32 tags for the admin queue
2423 */
2424 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2425 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2426 dev->q_depth = NVME_AQ_DEPTH + 2;
2427 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2428 dev->q_depth);
2429 }
2430
2431
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002432 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002433
Keith Buscha0a34082015-12-07 15:30:31 -07002434 pci_enable_pcie_error_reporting(pdev);
2435 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002436 return 0;
2437
2438 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002439 pci_disable_device(pdev);
2440 return result;
2441}
2442
2443static void nvme_dev_unmap(struct nvme_dev *dev)
2444{
Keith Buschb00a7262016-02-24 09:15:52 -07002445 if (dev->bar)
2446 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002447 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002448}
2449
2450static void nvme_pci_disable(struct nvme_dev *dev)
2451{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002452 struct pci_dev *pdev = to_pci_dev(dev->dev);
2453
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002454 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002455
Keith Buscha0a34082015-12-07 15:30:31 -07002456 if (pci_is_enabled(pdev)) {
2457 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002458 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002459 }
Keith Busch4d115422013-12-10 13:10:40 -07002460}
2461
Keith Buscha5cdb682016-01-12 14:41:18 -07002462static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002463{
Keith Busche43269e2019-05-14 14:07:38 -06002464 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002465 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002466
Keith Busch77bf25e2015-11-26 12:21:29 +01002467 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002468 if (pci_is_enabled(pdev)) {
2469 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2470
Keith Buschebef7362017-06-27 17:44:05 -06002471 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002472 dev->ctrl.state == NVME_CTRL_RESETTING) {
2473 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002474 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002475 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002476 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2477 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002478 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002479
Keith Busch302ad8c2017-03-01 14:22:12 -05002480 /*
2481 * Give the controller a chance to complete all entered requests if
2482 * doing a safe shutdown.
2483 */
Keith Busche43269e2019-05-14 14:07:38 -06002484 if (!dead && shutdown && freeze)
2485 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002486
Jianchao Wang9a915a52018-02-12 20:57:24 +08002487 nvme_stop_queues(&dev->ctrl);
2488
Keith Busch64ee0ac2018-04-12 09:16:08 -06002489 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002490 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002491 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002492 }
Keith Busch8fae2682019-01-04 15:04:33 -07002493 nvme_suspend_io_queues(dev);
2494 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002495 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002496 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002497
Ming Line1958e62016-05-18 14:05:01 -07002498 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2499 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002500 blk_mq_tagset_wait_completed_request(&dev->tagset);
2501 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002502
2503 /*
2504 * The driver will not be starting up queues again if shutting down so
2505 * must flush all entered requests to their failed completion to avoid
2506 * deadlocking blk-mq hot-cpu notifier.
2507 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002508 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002509 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002510 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2511 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2512 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002513 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002514}
2515
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002516static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2517{
2518 if (!nvme_wait_reset(&dev->ctrl))
2519 return -EBUSY;
2520 nvme_dev_disable(dev, shutdown);
2521 return 0;
2522}
2523
Matthew Wilcox091b6092011-02-10 09:56:01 -05002524static int nvme_setup_prp_pools(struct nvme_dev *dev)
2525{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002526 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Christoph Hellwigc61b82c2020-08-18 19:51:59 +02002527 NVME_CTRL_PAGE_SIZE,
2528 NVME_CTRL_PAGE_SIZE, 0);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002529 if (!dev->prp_page_pool)
2530 return -ENOMEM;
2531
Matthew Wilcox99802a72011-02-10 10:30:34 -05002532 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002533 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002534 256, 256, 0);
2535 if (!dev->prp_small_pool) {
2536 dma_pool_destroy(dev->prp_page_pool);
2537 return -ENOMEM;
2538 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002539 return 0;
2540}
2541
2542static void nvme_release_prp_pools(struct nvme_dev *dev)
2543{
2544 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002545 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002546}
2547
Keith Busch770597e2019-09-05 07:52:33 -06002548static void nvme_free_tagset(struct nvme_dev *dev)
2549{
2550 if (dev->tagset.tags)
2551 blk_mq_free_tag_set(&dev->tagset);
2552 dev->ctrl.tagset = NULL;
2553}
2554
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002555static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002556{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002557 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002558
Helen Koikef9f38e32017-04-10 12:51:07 -03002559 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002560 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002561 if (dev->ctrl.admin_q)
2562 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002563 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002564 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002565 put_device(dev->dev);
2566 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002567 kfree(dev);
2568}
2569
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002570static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002571{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002572 /*
2573 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2574 * may be holding this pci_dev's device lock.
2575 */
2576 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002577 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002578 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002579 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002580 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002581 nvme_put_ctrl(&dev->ctrl);
2582}
2583
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002584static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002585{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002586 struct nvme_dev *dev =
2587 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002588 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002589 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002590
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002591 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2592 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002593 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002594 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002595
2596 /*
2597 * If we're called to reset a live controller first shut it down before
2598 * moving on.
2599 */
Keith Buschb00a7262016-02-24 09:15:52 -07002600 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002601 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002602 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002603
Keith Busch5c959d72019-01-23 18:46:11 -07002604 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002605 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002606 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002607 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002608
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002609 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002610 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002611 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002612
Keith Busch0fb59cb2015-01-07 18:55:50 -07002613 result = nvme_alloc_admin_tags(dev);
2614 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002615 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002616
Jens Axboe943e9422018-06-21 09:49:37 -06002617 /*
2618 * Limit the max command size to prevent iod->sg allocations going
2619 * over a single page.
2620 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002621 dev->ctrl.max_hw_sectors = min_t(u32,
2622 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002623 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002624
2625 /*
2626 * Don't limit the IOMMU merged segment size.
2627 */
2628 dma_set_max_seg_size(dev->dev, 0xffffffff);
Jianxiong Gao3d2d8612021-02-01 10:30:17 -08002629 dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002630
Keith Busch5c959d72019-01-23 18:46:11 -07002631 mutex_unlock(&dev->shutdown_lock);
2632
2633 /*
2634 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2635 * initializing procedure here.
2636 */
2637 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2638 dev_warn(dev->ctrl.device,
2639 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002640 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002641 goto out;
2642 }
Jens Axboe943e9422018-06-21 09:49:37 -06002643
Max Gurtovoy95093352020-05-19 17:05:52 +03002644 /*
2645 * We do not support an SGL for metadata (yet), so we are limited to a
2646 * single integrity segment for the separate metadata pointer.
2647 */
2648 dev->ctrl.max_integrity_segments = 1;
2649
Chaitanya Kulkarnif21c47692021-02-28 18:06:04 -08002650 result = nvme_init_ctrl_finish(&dev->ctrl);
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002651 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002652 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002653
Scott Bauere286bcf2017-02-22 10:15:07 -07002654 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2655 if (!dev->ctrl.opal_dev)
2656 dev->ctrl.opal_dev =
2657 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2658 else if (was_suspend)
2659 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2660 } else {
2661 free_opal_dev(dev->ctrl.opal_dev);
2662 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002663 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002664
Helen Koikef9f38e32017-04-10 12:51:07 -03002665 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2666 result = nvme_dbbuf_dma_alloc(dev);
2667 if (result)
2668 dev_warn(dev->dev,
2669 "unable to allocate dma for dbbuf\n");
2670 }
2671
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002672 if (dev->ctrl.hmpre) {
2673 result = nvme_setup_host_mem(dev);
2674 if (result < 0)
2675 goto out;
2676 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002677
Keith Buschf0b50732013-07-15 15:02:21 -06002678 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002679 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002680 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002681
Keith Busch21f033f2016-04-12 11:13:11 -06002682 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002683 * Keep the controller around but remove all namespaces if we don't have
2684 * any working I/O queue.
2685 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002686 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002687 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002688 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002689 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002690 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002691 } else {
Keith Busch25646262016-01-04 09:10:57 -07002692 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002693 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002694 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002695 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002696 }
2697
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002698 /*
2699 * If only admin queue live, keep it to do further investigation or
2700 * recovery.
2701 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002702 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002703 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002704 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002705 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002706 goto out;
2707 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002708
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002709 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002710 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002711
Keith Busch4726bcf2019-02-11 09:23:50 -07002712 out_unlock:
2713 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002714 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002715 if (result)
2716 dev_warn(dev->ctrl.device,
2717 "Removing after probe failure status: %d\n", result);
2718 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002719}
2720
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002721static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002722{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002723 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002724 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002725
2726 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002727 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002728 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002729}
2730
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002731static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002732{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002733 *val = readl(to_nvme_dev(ctrl)->bar + off);
2734 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002735}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002736
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002737static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2738{
2739 writel(val, to_nvme_dev(ctrl)->bar + off);
2740 return 0;
2741}
2742
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002743static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2744{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002745 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002746 return 0;
2747}
2748
Keith Busch97c12222018-03-08 14:50:32 -07002749static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2750{
2751 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2752
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002753 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002754}
2755
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002756static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002757 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002758 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002759 .flags = NVME_F_METADATA_SUPPORTED |
2760 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002761 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002762 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002763 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002764 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002765 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002766 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002767};
Keith Busch4cc06522015-06-05 10:30:08 -06002768
Keith Buschb00a7262016-02-24 09:15:52 -07002769static int nvme_dev_map(struct nvme_dev *dev)
2770{
Keith Buschb00a7262016-02-24 09:15:52 -07002771 struct pci_dev *pdev = to_pci_dev(dev->dev);
2772
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002773 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002774 return -ENODEV;
2775
Xu Yu97f6ef62017-05-24 16:39:55 +08002776 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002777 goto release;
2778
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002779 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002780 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002781 pci_release_mem_regions(pdev);
2782 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002783}
2784
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002785static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002786{
2787 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2788 /*
2789 * Several Samsung devices seem to drop off the PCIe bus
2790 * randomly when APST is on and uses the deepest sleep state.
2791 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2792 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2793 * 950 PRO 256GB", but it seems to be restricted to two Dell
2794 * laptops.
2795 */
2796 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2797 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2798 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2799 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002800 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2801 /*
2802 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002803 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2804 * within few minutes after bootup on a Coffee Lake board -
2805 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002806 */
2807 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002808 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2809 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002810 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002811 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2812 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2813 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2814 /*
2815 * Forcing to use host managed nvme power settings for
2816 * lowest idle power with quick resume latency on
2817 * Samsung and Toshiba SSDs based on suspend behavior
2818 * on Coffee Lake board for LENOVO C640
2819 */
2820 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2821 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2822 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002823 }
2824
2825 return 0;
2826}
2827
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002828#ifdef CONFIG_ACPI
2829static bool nvme_acpi_storage_d3(struct pci_dev *dev)
2830{
2831 struct acpi_device *adev;
2832 struct pci_dev *root;
2833 acpi_handle handle;
2834 acpi_status status;
2835 u8 val;
2836
2837 /*
2838 * Look for _DSD property specifying that the storage device on the port
2839 * must use D3 to support deep platform power savings during
2840 * suspend-to-idle.
2841 */
2842 root = pcie_find_root_port(dev);
2843 if (!root)
2844 return false;
2845
2846 adev = ACPI_COMPANION(&root->dev);
2847 if (!adev)
2848 return false;
2849
2850 /*
2851 * The property is defined in the PXSX device for South complex ports
2852 * and in the PEGP device for North complex ports.
2853 */
2854 status = acpi_get_handle(adev->handle, "PXSX", &handle);
2855 if (ACPI_FAILURE(status)) {
2856 status = acpi_get_handle(adev->handle, "PEGP", &handle);
2857 if (ACPI_FAILURE(status))
2858 return false;
2859 }
2860
2861 if (acpi_bus_get_device(handle, &adev))
2862 return false;
2863
2864 if (fwnode_property_read_u8(acpi_fwnode_handle(adev), "StorageD3Enable",
2865 &val))
2866 return false;
2867 return val == 1;
2868}
2869#else
2870static inline bool nvme_acpi_storage_d3(struct pci_dev *dev)
2871{
2872 return false;
2873}
2874#endif /* CONFIG_ACPI */
2875
Keith Busch181197752018-04-27 13:42:52 -06002876static void nvme_async_probe(void *data, async_cookie_t cookie)
2877{
2878 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002879
Keith Buschbd46a902019-07-29 16:34:52 -06002880 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002881 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002882 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002883}
2884
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002885static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002886{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002887 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002888 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002889 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002890 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002891
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002892 node = dev_to_node(&pdev->dev);
2893 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002894 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002895
2896 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002897 if (!dev)
2898 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002899
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002900 dev->nr_write_queues = write_queues;
2901 dev->nr_poll_queues = poll_queues;
2902 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2903 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2904 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002905 if (!dev->queues)
2906 goto free;
2907
Christoph Hellwige75ec752015-05-22 11:12:39 +02002908 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002909 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002910
Keith Buschb00a7262016-02-24 09:15:52 -07002911 result = nvme_dev_map(dev);
2912 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002913 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002914
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002915 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002916 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002917 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002918
2919 result = nvme_setup_prp_pools(dev);
2920 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002921 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002922
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002923 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002924
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002925 if (!noacpi && nvme_acpi_storage_d3(pdev)) {
2926 /*
2927 * Some systems use a bios work around to ask for D3 on
2928 * platforms that support kernel managed suspend.
2929 */
2930 dev_info(&pdev->dev,
2931 "platform quirk: setting simple suspend\n");
2932 quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
2933 }
2934
Jens Axboe943e9422018-06-21 09:49:37 -06002935 /*
2936 * Double check that our mempool alloc size will cover the biggest
2937 * command we support.
2938 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +02002939 alloc_size = nvme_pci_iod_alloc_size();
Jens Axboe943e9422018-06-21 09:49:37 -06002940 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2941
2942 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2943 mempool_kfree,
2944 (void *) alloc_size,
2945 GFP_KERNEL, node);
2946 if (!dev->iod_mempool) {
2947 result = -ENOMEM;
2948 goto release_pools;
2949 }
2950
Keith Buschb6e44b42018-07-11 16:44:44 -06002951 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2952 quirks);
2953 if (result)
2954 goto release_mempool;
2955
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002956 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2957
Keith Buschbd46a902019-07-29 16:34:52 -06002958 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002959 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002960
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002961 return 0;
2962
Keith Buschb6e44b42018-07-11 16:44:44 -06002963 release_mempool:
2964 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002965 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002966 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002967 unmap:
2968 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002969 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002970 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002971 free:
2972 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002973 kfree(dev);
2974 return result;
2975}
2976
Christoph Hellwig775755e2017-06-01 13:10:38 +02002977static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002978{
Keith Buscha6739472014-06-23 16:03:21 -06002979 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002980
2981 /*
2982 * We don't need to check the return value from waiting for the reset
2983 * state as pci_dev device lock is held, making it impossible to race
2984 * with ->remove().
2985 */
2986 nvme_disable_prepare_reset(dev, false);
2987 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002988}
Keith Buschf0d54a52014-05-02 10:40:43 -06002989
Christoph Hellwig775755e2017-06-01 13:10:38 +02002990static void nvme_reset_done(struct pci_dev *pdev)
2991{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002992 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002993
2994 if (!nvme_try_sched_reset(&dev->ctrl))
2995 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002996}
2997
Keith Busch09ece142014-01-27 11:29:40 -05002998static void nvme_shutdown(struct pci_dev *pdev)
2999{
3000 struct nvme_dev *dev = pci_get_drvdata(pdev);
Baolin Wang4e523542020-07-03 10:49:21 +08003001
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003002 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05003003}
3004
Keith Buschf58944e2016-02-24 09:15:55 -07003005/*
3006 * The driver's remove may be called on a device in a partially initialized
3007 * state. This function must not have any dependencies on the device state in
3008 * order to proceed.
3009 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003010static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003011{
3012 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07003013
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02003014 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07003015 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003016
Keith Busch6db28ed2017-02-10 18:15:49 -05003017 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003018 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06003019 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06003020 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05003021 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003022
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003023 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03003024 nvme_stop_ctrl(&dev->ctrl);
3025 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07003026 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06003027 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02003028 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07003029 nvme_dev_remove_admin(dev);
3030 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07003031 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07003032 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02003033 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003034}
3035
Jingoo Han671a6012014-02-13 11:19:14 +09003036#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06003037static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3038{
3039 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3040}
3041
3042static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3043{
3044 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3045}
3046
3047static int nvme_resume(struct device *dev)
3048{
3049 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3050 struct nvme_ctrl *ctrl = &ndev->ctrl;
3051
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003052 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06003053 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003054 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06003055 return 0;
3056}
3057
Keith Buschcd638942013-07-15 15:02:23 -06003058static int nvme_suspend(struct device *dev)
3059{
3060 struct pci_dev *pdev = to_pci_dev(dev);
3061 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06003062 struct nvme_ctrl *ctrl = &ndev->ctrl;
3063 int ret = -EBUSY;
3064
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003065 ndev->last_ps = U32_MAX;
3066
Keith Buschd916b1b2019-05-23 09:27:35 -06003067 /*
3068 * The platform does not remove power for a kernel managed suspend so
3069 * use host managed nvme power settings for lowest idle power if
3070 * possible. This should have quicker resume latency than a full device
3071 * shutdown. But if the firmware is involved after the suspend or the
3072 * device does not support any non-default power states, shut down the
3073 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003074 *
3075 * If ASPM is not enabled for the device, shut down the device and allow
3076 * the PCI bus layer to put it into D3 in order to take the PCIe link
3077 * down, so as to allow the platform to achieve its minimum low-power
3078 * state (which may not be possible if the link is up).
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003079 *
3080 * If a host memory buffer is enabled, shut down the device as the NVMe
3081 * specification allows the device to access the host memory buffer in
3082 * host DRAM from all power states, but hosts will fail access to DRAM
3083 * during S3.
Keith Buschd916b1b2019-05-23 09:27:35 -06003084 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003085 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05003086 !pcie_aspm_enabled(pdev) ||
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003087 ndev->nr_host_mem_descs ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003088 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3089 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003090
3091 nvme_start_freeze(ctrl);
3092 nvme_wait_freeze(ctrl);
3093 nvme_sync_queues(ctrl);
3094
Keith Busch5d02a5c2019-09-03 09:22:24 -06003095 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06003096 goto unfreeze;
3097
Keith Buschd916b1b2019-05-23 09:27:35 -06003098 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3099 if (ret < 0)
3100 goto unfreeze;
3101
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003102 /*
3103 * A saved state prevents pci pm from generically controlling the
3104 * device's power. If we're using protocol specific settings, we don't
3105 * want pci interfering.
3106 */
3107 pci_save_state(pdev);
3108
Keith Buschd916b1b2019-05-23 09:27:35 -06003109 ret = nvme_set_power_state(ctrl, ctrl->npss);
3110 if (ret < 0)
3111 goto unfreeze;
3112
3113 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003114 /* discard the saved state */
3115 pci_load_saved_state(pdev, NULL);
3116
Keith Buschd916b1b2019-05-23 09:27:35 -06003117 /*
3118 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02003119 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06003120 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003121 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003122 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003123 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003124unfreeze:
3125 nvme_unfreeze(ctrl);
3126 return ret;
3127}
3128
3129static int nvme_simple_suspend(struct device *dev)
3130{
3131 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Baolin Wang4e523542020-07-03 10:49:21 +08003132
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003133 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003134}
3135
Keith Buschd916b1b2019-05-23 09:27:35 -06003136static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003137{
3138 struct pci_dev *pdev = to_pci_dev(dev);
3139 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003140
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003141 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003142}
3143
YueHaibing21774222019-06-26 10:09:02 +08003144static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003145 .suspend = nvme_suspend,
3146 .resume = nvme_resume,
3147 .freeze = nvme_simple_suspend,
3148 .thaw = nvme_simple_resume,
3149 .poweroff = nvme_simple_suspend,
3150 .restore = nvme_simple_resume,
3151};
3152#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003153
Keith Buscha0a34082015-12-07 15:30:31 -07003154static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3155 pci_channel_state_t state)
3156{
3157 struct nvme_dev *dev = pci_get_drvdata(pdev);
3158
3159 /*
3160 * A frozen channel requires a reset. When detected, this method will
3161 * shutdown the controller to quiesce. The controller will be restarted
3162 * after the slot reset through driver's slot_reset callback.
3163 */
Keith Buscha0a34082015-12-07 15:30:31 -07003164 switch (state) {
3165 case pci_channel_io_normal:
3166 return PCI_ERS_RESULT_CAN_RECOVER;
3167 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003168 dev_warn(dev->ctrl.device,
3169 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003170 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003171 return PCI_ERS_RESULT_NEED_RESET;
3172 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003173 dev_warn(dev->ctrl.device,
3174 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003175 return PCI_ERS_RESULT_DISCONNECT;
3176 }
3177 return PCI_ERS_RESULT_NEED_RESET;
3178}
3179
3180static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3181{
3182 struct nvme_dev *dev = pci_get_drvdata(pdev);
3183
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003184 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003185 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003186 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003187 return PCI_ERS_RESULT_RECOVERED;
3188}
3189
3190static void nvme_error_resume(struct pci_dev *pdev)
3191{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003192 struct nvme_dev *dev = pci_get_drvdata(pdev);
3193
3194 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003195}
3196
Stephen Hemminger1d352032012-09-07 09:33:17 -07003197static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003198 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003199 .slot_reset = nvme_slot_reset,
3200 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003201 .reset_prepare = nvme_reset_prepare,
3202 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003203};
3204
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003205static const struct pci_device_id nvme_id_table[] = {
David Fugate972b13e2020-07-02 15:31:22 -06003206 { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
Keith Busch08095e72016-03-04 13:15:17 -07003207 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003208 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003209 { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
Keith Busch99466e72016-05-02 15:14:24 -06003210 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003211 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003212 { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
Keith Busch99466e72016-05-02 15:14:24 -06003213 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003214 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003215 { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003216 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3217 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003218 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003219 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003220 NVME_QUIRK_MEDIUM_PRIO_SQ |
David Milburnce4cc312020-09-10 16:18:50 -05003221 NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3222 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
James Dingwall62993582019-01-08 10:20:51 -07003223 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3224 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003225 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003226 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3227 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Christoph Hellwig5bedd3a2020-07-28 13:09:03 +02003228 { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3229 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003230 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
Julian Einwag5e112d32021-02-16 13:25:43 +01003231 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3232 NVME_QUIRK_NO_NS_DESC_LIST, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003233 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3234 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003235 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3236 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003237 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3238 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003239 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3240 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3241 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303242 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
Dmitry Monakhovabbb5f52021-03-10 12:06:41 +00003243 NVME_QUIRK_DISABLE_WRITE_ZEROES|
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303244 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Claus Stovgaardc9e95c32021-02-01 22:08:22 +01003245 { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */
3246 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Pascal Terjan6e6a6822021-02-23 22:10:46 +00003247 { PCI_DEVICE(0x1b4b, 0x1092), /* Lexar 256 GB SSD */
3248 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
3249 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003250 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3251 .driver_data = NVME_QUIRK_LIGHTNVM, },
3252 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3253 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003254 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3255 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003256 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3257 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003258 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3259 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3260 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Kai-Heng Feng5611ec22020-07-24 01:29:10 +08003261 { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3262 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Kai-Heng Feng02ca0792020-10-13 16:34:45 +08003263 { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3264 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Chaitanya Kulkarni89919922021-01-25 21:19:16 -08003265 { PCI_DEVICE(0x1d97, 0x2263), /* SPCC */
3266 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Zoltán Böszörményidc22c1c2021-02-21 06:12:16 +01003267 { PCI_DEVICE(0x2646, 0x2262), /* KINGSTON SKC2000 NVMe SSD */
3268 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Thorsten Leemhuis538e4a82021-01-29 06:24:42 +01003269 { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */
3270 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Filippo Sironi4bdf2602021-02-10 01:39:42 +01003271 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
3272 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3273 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
3274 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3275 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
3276 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3277 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
3278 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3279 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
3280 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3281 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
3282 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003283 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3284 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003285 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003286 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3287 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003288 NVME_QUIRK_128_BYTES_SQES |
3289 NVME_QUIRK_SHARED_TAGS },
Andy Shevchenko0b85f592020-08-18 11:35:30 +03003290
3291 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003292 { 0, }
3293};
3294MODULE_DEVICE_TABLE(pci, nvme_id_table);
3295
3296static struct pci_driver nvme_driver = {
3297 .name = "nvme",
3298 .id_table = nvme_id_table,
3299 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003300 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003301 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003302#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003303 .driver = {
3304 .pm = &nvme_dev_pm_ops,
3305 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003306#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003307 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003308 .err_handler = &nvme_err_handler,
3309};
3310
3311static int __init nvme_init(void)
3312{
Christoph Hellwig81101542019-04-30 11:36:52 -04003313 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3314 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3315 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003316 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003317
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003318 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003319}
3320
3321static void __exit nvme_exit(void)
3322{
3323 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003324 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003325}
3326
3327MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3328MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003329MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003330module_init(nvme_init);
3331module_exit(nvme_exit);