blob: cf36dd39f2a500fc00f7acf2f33b470f3bcac3cd [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050041static int use_threaded_interrupts;
42module_param(use_threaded_interrupts, int, 0);
43
Jon Derrick8ffaadf2015-07-20 10:14:09 -060044static bool use_cmb_sqes = true;
45module_param(use_cmb_sqes, bool, 0644);
46MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
47
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020048static unsigned int max_host_mem_size_mb = 128;
49module_param(max_host_mem_size_mb, uint, 0444);
50MODULE_PARM_DESC(max_host_mem_size_mb,
51 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050052
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070053static unsigned int sgl_threshold = SZ_32K;
54module_param(sgl_threshold, uint, 0644);
55MODULE_PARM_DESC(sgl_threshold,
56 "Use SGLs when average request segment size is larger or equal to "
57 "this size. Use 0 to disable SGLs.");
58
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Jens Axboea0fa9642015-11-03 20:37:26 -070072static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070073static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070074
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050075/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010076 * Represents an NVM Express device. Each nvme_dev is a PCI function.
77 */
78struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020079 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010080 struct blk_mq_tag_set tagset;
81 struct blk_mq_tag_set admin_tagset;
82 u32 __iomem *dbs;
83 struct device *dev;
84 struct dma_pool *prp_page_pool;
85 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 unsigned online_queues;
87 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060088 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010089 int q_depth;
90 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010091 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080092 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010093 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010094 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010096 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020097 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 u64 cmb_size;
99 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600100 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100101 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700102 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200103
104 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300105 u32 *dbbuf_dbs;
106 dma_addr_t dbbuf_dbs_dma_addr;
107 u32 *dbbuf_eis;
108 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200109
110 /* host memory buffer support: */
111 u64 host_mem_size;
112 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200113 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200114 struct nvme_host_mem_buf_desc *host_mem_descs;
115 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500116};
117
weiping zhangb27c1e62017-07-10 16:46:59 +0800118static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
119{
120 int n = 0, ret;
121
122 ret = kstrtoint(val, 10, &n);
123 if (ret != 0 || n < 2)
124 return -EINVAL;
125
126 return param_set_int(val, kp);
127}
128
Helen Koikef9f38e32017-04-10 12:51:07 -0300129static inline unsigned int sq_idx(unsigned int qid, u32 stride)
130{
131 return qid * 2 * stride;
132}
133
134static inline unsigned int cq_idx(unsigned int qid, u32 stride)
135{
136 return (qid * 2 + 1) * stride;
137}
138
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100139static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
140{
141 return container_of(ctrl, struct nvme_dev, ctrl);
142}
143
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500144/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500145 * An NVM Express queue. Each device has at least two (one for admin
146 * commands and one for I/O commands).
147 */
148struct nvme_queue {
149 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500150 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500151 spinlock_t q_lock;
152 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600153 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600155 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 dma_addr_t sq_dma_addr;
157 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500158 u32 __iomem *q_db;
159 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700160 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500161 u16 sq_tail;
162 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700163 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400164 u8 cq_phase;
165 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300166 u32 *dbbuf_sq_db;
167 u32 *dbbuf_cq_db;
168 u32 *dbbuf_sq_ei;
169 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500170};
171
172/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200173 * The nvme_iod describes the data in an I/O, including the list of PRP
174 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100175 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200176 * allocated to store the PRP list.
177 */
178struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800179 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700181 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100182 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200183 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200184 int nents; /* Used in scatterlist */
185 int length; /* Of data, in bytes */
186 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900187 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100188 struct scatterlist *sg;
189 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500190};
191
192/*
193 * Check we didin't inadvertently grow the command struct
194 */
195static inline void _nvme_check_size(void)
196{
197 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
201 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400202 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700203 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500204 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200205 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
206 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500207 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600208 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300209 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
210}
211
212static inline unsigned int nvme_dbbuf_size(u32 stride)
213{
214 return ((num_possible_cpus() + 1) * 8 * stride);
215}
216
217static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
218{
219 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
220
221 if (dev->dbbuf_dbs)
222 return 0;
223
224 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
225 &dev->dbbuf_dbs_dma_addr,
226 GFP_KERNEL);
227 if (!dev->dbbuf_dbs)
228 return -ENOMEM;
229 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
230 &dev->dbbuf_eis_dma_addr,
231 GFP_KERNEL);
232 if (!dev->dbbuf_eis) {
233 dma_free_coherent(dev->dev, mem_size,
234 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
235 dev->dbbuf_dbs = NULL;
236 return -ENOMEM;
237 }
238
239 return 0;
240}
241
242static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
243{
244 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
245
246 if (dev->dbbuf_dbs) {
247 dma_free_coherent(dev->dev, mem_size,
248 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
249 dev->dbbuf_dbs = NULL;
250 }
251 if (dev->dbbuf_eis) {
252 dma_free_coherent(dev->dev, mem_size,
253 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
254 dev->dbbuf_eis = NULL;
255 }
256}
257
258static void nvme_dbbuf_init(struct nvme_dev *dev,
259 struct nvme_queue *nvmeq, int qid)
260{
261 if (!dev->dbbuf_dbs || !qid)
262 return;
263
264 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
266 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
267 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
268}
269
270static void nvme_dbbuf_set(struct nvme_dev *dev)
271{
272 struct nvme_command c;
273
274 if (!dev->dbbuf_dbs)
275 return;
276
277 memset(&c, 0, sizeof(c));
278 c.dbbuf.opcode = nvme_admin_dbbuf;
279 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
280 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
281
282 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200283 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300284 /* Free memory and continue on */
285 nvme_dbbuf_dma_free(dev);
286 }
287}
288
289static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
290{
291 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
292}
293
294/* Update dbbuf and return true if an MMIO is required */
295static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
296 volatile u32 *dbbuf_ei)
297{
298 if (dbbuf_db) {
299 u16 old_value;
300
301 /*
302 * Ensure that the queue is written before updating
303 * the doorbell in memory
304 */
305 wmb();
306
307 old_value = *dbbuf_db;
308 *dbbuf_db = value;
309
310 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
311 return false;
312 }
313
314 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500315}
316
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700317/*
318 * Max size of iod being embedded in the request payload
319 */
320#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100321#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700322
323/*
324 * Will slightly overestimate the number of pages needed. This is OK
325 * as it only leads to a small amount of wasted memory for the lifetime of
326 * the I/O.
327 */
328static int nvme_npages(unsigned size, struct nvme_dev *dev)
329{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100330 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
331 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700332 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
333}
334
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700335/*
336 * Calculates the number of pages needed for the SGL segments. For example a 4k
337 * page can accommodate 256 SGL descriptors.
338 */
339static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700341 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100342}
343
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700344static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
345 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700346{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700347 size_t alloc_size;
348
349 if (use_sgl)
350 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
351 else
352 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
353
354 return alloc_size + sizeof(struct scatterlist) * nseg;
355}
356
357static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
358{
359 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
360 NVME_INT_BYTES(dev), NVME_INT_PAGES,
361 use_sgl);
362
363 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700364}
365
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700366static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
367 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500368{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700369 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200370 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371
Keith Busch42483222015-06-01 09:29:54 -0600372 WARN_ON(hctx_idx != 0);
373 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
374 WARN_ON(nvmeq->tags);
375
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600377 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500379}
380
Keith Busch4af0e212015-06-08 10:08:13 -0600381static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
382{
383 struct nvme_queue *nvmeq = hctx->driver_data;
384
385 nvmeq->tags = NULL;
386}
387
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700388static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
389 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500390{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700391 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200392 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500393
Keith Busch42483222015-06-01 09:29:54 -0600394 if (!nvmeq->tags)
395 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396
Keith Busch42483222015-06-01 09:29:54 -0600397 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700398 hctx->driver_data = nvmeq;
399 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500400}
401
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600402static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
403 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600405 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100406 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200407 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200408 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409
410 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100411 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 return 0;
413}
414
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200415static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
416{
417 struct nvme_dev *dev = set->driver_data;
418
Keith Busch22b55602018-04-12 09:16:10 -0600419 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
420 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200421}
422
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100424 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500425 * @nvmeq: The queue to use
426 * @cmd: The command to send
427 *
428 * Safe to use from interrupt context
429 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530430static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
431 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500432{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700433 u16 tail = nvmeq->sq_tail;
434
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600435 if (nvmeq->sq_cmds_io)
436 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
437 else
438 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
439
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500440 if (++tail == nvmeq->q_depth)
441 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300442 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
443 nvmeq->dbbuf_sq_ei))
444 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500445 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500446}
447
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700448static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100450 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700451 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700452}
453
Minwoo Im955b1b52017-12-20 16:30:50 +0900454static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
455{
456 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100457 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900458 unsigned int avg_seg_size;
459
Keith Busch20469a32018-01-17 22:04:37 +0100460 if (nseg == 0)
461 return false;
462
463 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900464
465 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
466 return false;
467 if (!iod->nvmeq->qid)
468 return false;
469 if (!sgl_threshold || avg_seg_size < sgl_threshold)
470 return false;
471 return true;
472}
473
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200474static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500475{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100476 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700477 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100478 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500479
Minwoo Im955b1b52017-12-20 16:30:50 +0900480 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
481
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100482 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700483 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
484 iod->use_sgl);
485
486 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100487 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200488 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100489 } else {
490 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700491 }
492
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100493 iod->aborted = 0;
494 iod->npages = -1;
495 iod->nents = 0;
496 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700497
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200498 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700499}
500
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100501static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500502{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100503 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700504 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
505 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
506
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500507 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500508
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500509 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700510 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
511 dma_addr);
512
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500513 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700514 void *addr = nvme_pci_iod_list(req)[i];
515
516 if (iod->use_sgl) {
517 struct nvme_sgl_desc *sg_list = addr;
518
519 next_dma_addr =
520 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
521 } else {
522 __le64 *prp_list = addr;
523
524 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
525 }
526
527 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
528 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500529 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700530
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100531 if (iod->sg != iod->inline_sg)
532 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600533}
534
Keith Busch52b68d72015-02-23 09:16:21 -0700535#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700536static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
537{
538 if (be32_to_cpu(pi->ref_tag) == v)
539 pi->ref_tag = cpu_to_be32(p);
540}
541
542static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
543{
544 if (be32_to_cpu(pi->ref_tag) == p)
545 pi->ref_tag = cpu_to_be32(v);
546}
547
548/**
549 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
550 *
551 * The virtual start sector is the one that was originally submitted by the
552 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
553 * start sector may be different. Remap protection information to match the
554 * physical LBA on writes, and back to the original seed on reads.
555 *
556 * Type 0 and 3 do not have a ref tag, so no remapping required.
557 */
558static void nvme_dif_remap(struct request *req,
559 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
560{
561 struct nvme_ns *ns = req->rq_disk->private_data;
562 struct bio_integrity_payload *bip;
563 struct t10_pi_tuple *pi;
564 void *p, *pmap;
565 u32 i, nlb, ts, phys, virt;
566
567 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
568 return;
569
570 bip = bio_integrity(req->bio);
571 if (!bip)
572 return;
573
574 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700575
576 p = pmap;
577 virt = bip_get_seed(bip);
578 phys = nvme_block_nr(ns, blk_rq_pos(req));
579 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400580 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700581
582 for (i = 0; i < nlb; i++, virt++, phys++) {
583 pi = (struct t10_pi_tuple *)p;
584 dif_swap(phys, virt, pi);
585 p += ts;
586 }
587 kunmap_atomic(pmap);
588}
Keith Busch52b68d72015-02-23 09:16:21 -0700589#else /* CONFIG_BLK_DEV_INTEGRITY */
590static void nvme_dif_remap(struct request *req,
591 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
592{
593}
594static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
595{
596}
597static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
598{
599}
Keith Busch52b68d72015-02-23 09:16:21 -0700600#endif
601
Keith Buschd0877472017-09-15 13:05:38 -0400602static void nvme_print_sgl(struct scatterlist *sgl, int nents)
603{
604 int i;
605 struct scatterlist *sg;
606
607 for_each_sg(sgl, sg, nents, i) {
608 dma_addr_t phys = sg_phys(sg);
609 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
610 "dma_address:%pad dma_length:%d\n",
611 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
612 sg_dma_len(sg));
613 }
614}
615
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700616static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
617 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500618{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100619 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500620 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100621 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500622 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500623 int dma_len = sg_dma_len(sg);
624 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100625 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500626 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500627 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700628 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500629 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500630 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500631
Keith Busch1d090622014-06-23 11:34:01 -0600632 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200633 if (length <= 0) {
634 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700635 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200636 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500637
Keith Busch1d090622014-06-23 11:34:01 -0600638 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500639 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600640 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500641 } else {
642 sg = sg_next(sg);
643 dma_addr = sg_dma_address(sg);
644 dma_len = sg_dma_len(sg);
645 }
646
Keith Busch1d090622014-06-23 11:34:01 -0600647 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600648 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700649 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500650 }
651
Keith Busch1d090622014-06-23 11:34:01 -0600652 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500653 if (nprps <= (256 / 8)) {
654 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500655 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500656 } else {
657 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500658 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500659 }
660
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200661 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400662 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600663 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500664 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400665 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400666 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500667 list[0] = prp_list;
668 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 i = 0;
670 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600671 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500672 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200673 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500674 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400675 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500676 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400677 prp_list[0] = old_prp_list[i - 1];
678 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
679 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 }
681 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600682 dma_len -= page_size;
683 dma_addr += page_size;
684 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500685 if (length <= 0)
686 break;
687 if (dma_len > 0)
688 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400689 if (unlikely(dma_len < 0))
690 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500691 sg = sg_next(sg);
692 dma_addr = sg_dma_address(sg);
693 dma_len = sg_dma_len(sg);
694 }
695
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700696done:
697 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
698 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
699
Keith Busch86eea282017-07-12 15:59:07 -0400700 return BLK_STS_OK;
701
702 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400703 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
704 "Invalid SGL for payload:%d nents:%d\n",
705 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400706 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500707}
708
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700709static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
710 struct scatterlist *sg)
711{
712 sge->addr = cpu_to_le64(sg_dma_address(sg));
713 sge->length = cpu_to_le32(sg_dma_len(sg));
714 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
715}
716
717static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
718 dma_addr_t dma_addr, int entries)
719{
720 sge->addr = cpu_to_le64(dma_addr);
721 if (entries < SGES_PER_PAGE) {
722 sge->length = cpu_to_le32(entries * sizeof(*sge));
723 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
724 } else {
725 sge->length = cpu_to_le32(PAGE_SIZE);
726 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
727 }
728}
729
730static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100731 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700732{
733 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700734 struct dma_pool *pool;
735 struct nvme_sgl_desc *sg_list;
736 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700737 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100738 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700739
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700740 /* setting the transfer type as SGL */
741 cmd->flags = NVME_CMD_SGL_METABUF;
742
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100743 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700744 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
745 return BLK_STS_OK;
746 }
747
748 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
749 pool = dev->prp_small_pool;
750 iod->npages = 0;
751 } else {
752 pool = dev->prp_page_pool;
753 iod->npages = 1;
754 }
755
756 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
757 if (!sg_list) {
758 iod->npages = -1;
759 return BLK_STS_RESOURCE;
760 }
761
762 nvme_pci_iod_list(req)[0] = sg_list;
763 iod->first_dma = sgl_dma;
764
765 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
766
767 do {
768 if (i == SGES_PER_PAGE) {
769 struct nvme_sgl_desc *old_sg_desc = sg_list;
770 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
771
772 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
773 if (!sg_list)
774 return BLK_STS_RESOURCE;
775
776 i = 0;
777 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
778 sg_list[i++] = *link;
779 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
780 }
781
782 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100784 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700785
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700786 return BLK_STS_OK;
787}
788
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200789static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100790 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200791{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100792 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200793 struct request_queue *q = req->q;
794 enum dma_data_direction dma_dir = rq_data_dir(req) ?
795 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200796 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100797 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200798
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700799 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200800 iod->nents = blk_rq_map_sg(q, req, iod->sg);
801 if (!iod->nents)
802 goto out;
803
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200804 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100805 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
806 DMA_ATTR_NO_WARN);
807 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200808 goto out;
809
Minwoo Im955b1b52017-12-20 16:30:50 +0900810 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100811 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700812 else
813 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
814
Keith Busch86eea282017-07-12 15:59:07 -0400815 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200816 goto out_unmap;
817
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200818 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200819 if (blk_integrity_rq(req)) {
820 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
821 goto out_unmap;
822
Christoph Hellwigbf684052015-10-26 17:12:51 +0900823 sg_init_table(&iod->meta_sg, 1);
824 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200825 goto out_unmap;
826
Keith Buschb5d8af52017-08-29 17:46:02 -0400827 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200828 nvme_dif_remap(req, nvme_dif_prep);
829
Christoph Hellwigbf684052015-10-26 17:12:51 +0900830 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200831 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200832 }
833
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200834 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900835 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200836 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200837
838out_unmap:
839 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
840out:
841 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200842}
843
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100844static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100845{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100846 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100847 enum dma_data_direction dma_dir = rq_data_dir(req) ?
848 DMA_TO_DEVICE : DMA_FROM_DEVICE;
849
850 if (iod->nents) {
851 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
852 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400853 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100854 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900855 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100856 }
857 }
858
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700859 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100860 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500861}
862
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700863/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200864 * NOTE: ns is NULL when called on the admin queue.
865 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200866static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700867 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600868{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700869 struct nvme_ns *ns = hctx->queue->queuedata;
870 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200871 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700872 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200873 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200874 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700875
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700876 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200877 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100878 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600879
Christoph Hellwigb131c612017-01-13 12:29:12 +0100880 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200881 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700882 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600883
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200884 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100885 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200886 if (ret)
887 goto out_cleanup_iod;
888 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700889
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100890 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200891
892 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700893 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200894 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700895 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700896 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700897 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200898 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700899 nvme_process_cq(nvmeq);
900 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200901 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700902out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100903 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700904out_free_cmd:
905 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200906 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200909static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100910{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100911 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100912
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200913 nvme_unmap_data(iod->nvmeq->dev, req);
914 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500915}
916
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100917/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600918static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100919{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600920 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
921 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100922}
923
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300924static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500925{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300926 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500927
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300928 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300929 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
930 nvmeq->dbbuf_cq_ei))
931 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300932 }
933}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500934
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300935static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
936 struct nvme_completion *cqe)
937{
938 struct request *req;
939
940 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
941 dev_warn(nvmeq->dev->ctrl.device,
942 "invalid id %d completed on queue %d\n",
943 cqe->command_id, le16_to_cpu(cqe->sq_id));
944 return;
945 }
946
947 /*
948 * AEN requests are special as they don't time out and can
949 * survive any kind of queue freeze and often don't respond to
950 * aborts. We don't even bother to allocate a struct request
951 * for them but rather special case them here.
952 */
953 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700954 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300955 nvme_complete_async_event(&nvmeq->dev->ctrl,
956 cqe->status, &cqe->result);
957 return;
958 }
959
Keith Busche9d8a0f2017-08-17 16:45:06 -0400960 nvmeq->cqe_seen = 1;
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300961 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
962 nvme_end_request(req, cqe->status, cqe->result);
963}
964
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300965static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
966 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500967{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600968 if (nvme_cqe_pending(nvmeq)) {
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300969 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500970
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300971 if (++nvmeq->cq_head == nvmeq->q_depth) {
972 nvmeq->cq_head = 0;
973 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500974 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300975 return true;
976 }
977 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700978}
979
980static void nvme_process_cq(struct nvme_queue *nvmeq)
981{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300982 struct nvme_completion cqe;
983 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500984
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300985 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300986 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300987 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500988 }
989
Keith Busche9d8a0f2017-08-17 16:45:06 -0400990 if (consumed)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300991 nvme_ring_cq_doorbell(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500992}
993
994static irqreturn_t nvme_irq(int irq, void *data)
995{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500996 irqreturn_t result;
997 struct nvme_queue *nvmeq = data;
998 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400999 nvme_process_cq(nvmeq);
1000 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
1001 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001002 spin_unlock(&nvmeq->q_lock);
1003 return result;
1004}
1005
1006static irqreturn_t nvme_irq_check(int irq, void *data)
1007{
1008 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001009 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001010 return IRQ_WAKE_THREAD;
1011 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001012}
1013
Keith Busch7776db12017-02-24 17:59:28 -05001014static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001015{
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001016 struct nvme_completion cqe;
1017 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001018
Christoph Hellwig750dde42018-05-18 08:37:04 -06001019 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001020 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001021
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001022 spin_lock_irq(&nvmeq->q_lock);
1023 while (nvme_read_cqe(nvmeq, &cqe)) {
1024 nvme_handle_cqe(nvmeq, &cqe);
1025 consumed++;
1026
1027 if (tag == cqe.command_id) {
1028 found = 1;
1029 break;
1030 }
1031 }
1032
1033 if (consumed)
1034 nvme_ring_cq_doorbell(nvmeq);
1035 spin_unlock_irq(&nvmeq->q_lock);
1036
1037 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001038}
1039
Keith Busch7776db12017-02-24 17:59:28 -05001040static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1041{
1042 struct nvme_queue *nvmeq = hctx->driver_data;
1043
1044 return __nvme_poll(nvmeq, tag);
1045}
1046
Keith Buschad22c352017-11-07 15:13:12 -07001047static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001048{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001049 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001050 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001051 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001052
1053 memset(&c, 0, sizeof(c));
1054 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001055 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001056
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001057 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001058 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001059 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001060}
1061
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001062static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1063{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001064 struct nvme_command c;
1065
1066 memset(&c, 0, sizeof(c));
1067 c.delete_queue.opcode = opcode;
1068 c.delete_queue.qid = cpu_to_le16(id);
1069
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001070 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001071}
1072
1073static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1074 struct nvme_queue *nvmeq)
1075{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001076 struct nvme_command c;
1077 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1078
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001079 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001080 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001081 * is attached to the request.
1082 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001083 memset(&c, 0, sizeof(c));
1084 c.create_cq.opcode = nvme_admin_create_cq;
1085 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1086 c.create_cq.cqid = cpu_to_le16(qid);
1087 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1088 c.create_cq.cq_flags = cpu_to_le16(flags);
1089 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1090
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001091 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001092}
1093
1094static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1095 struct nvme_queue *nvmeq)
1096{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001098 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001099
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001100 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001101 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001102 * is attached to the request.
1103 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001104 memset(&c, 0, sizeof(c));
1105 c.create_sq.opcode = nvme_admin_create_sq;
1106 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1107 c.create_sq.sqid = cpu_to_le16(qid);
1108 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1109 c.create_sq.sq_flags = cpu_to_le16(flags);
1110 c.create_sq.cqid = cpu_to_le16(qid);
1111
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001112 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001113}
1114
1115static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1116{
1117 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1118}
1119
1120static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1121{
1122 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1123}
1124
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001125static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001126{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001127 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1128 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001129
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001130 dev_warn(nvmeq->dev->ctrl.device,
1131 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001132 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001133 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001134}
1135
Keith Buschb2a0eb12017-06-07 20:32:50 +02001136static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1137{
1138
1139 /* If true, indicates loss of adapter communication, possibly by a
1140 * NVMe Subsystem reset.
1141 */
1142 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1143
Jianchao Wangad700622018-01-22 22:03:16 +08001144 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1145 switch (dev->ctrl.state) {
1146 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001147 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001148 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001149 default:
1150 break;
1151 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001152
1153 /* We shouldn't reset unless the controller is on fatal error state
1154 * _or_ if we lost the communication with it.
1155 */
1156 if (!(csts & NVME_CSTS_CFS) && !nssro)
1157 return false;
1158
Keith Buschb2a0eb12017-06-07 20:32:50 +02001159 return true;
1160}
1161
1162static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1163{
1164 /* Read a config register to help see what died. */
1165 u16 pci_status;
1166 int result;
1167
1168 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1169 &pci_status);
1170 if (result == PCIBIOS_SUCCESSFUL)
1171 dev_warn(dev->ctrl.device,
1172 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1173 csts, pci_status);
1174 else
1175 dev_warn(dev->ctrl.device,
1176 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1177 csts, result);
1178}
1179
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001180static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001181{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001182 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1183 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001184 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001185 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001186 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001187 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1188
Wen Xiong651438b2018-02-15 14:05:10 -06001189 /* If PCI error recovery process is happening, we cannot reset or
1190 * the recovery mechanism will surely fail.
1191 */
1192 mb();
1193 if (pci_channel_offline(to_pci_dev(dev->dev)))
1194 return BLK_EH_RESET_TIMER;
1195
Keith Buschb2a0eb12017-06-07 20:32:50 +02001196 /*
1197 * Reset immediately if the controller is failed
1198 */
1199 if (nvme_should_reset(dev, csts)) {
1200 nvme_warn_reset(dev, csts);
1201 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001202 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001203 return BLK_EH_HANDLED;
1204 }
Keith Buschc30341d2013-12-10 13:10:38 -07001205
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001206 /*
Keith Busch7776db12017-02-24 17:59:28 -05001207 * Did we miss an interrupt?
1208 */
1209 if (__nvme_poll(nvmeq, req->tag)) {
1210 dev_warn(dev->ctrl.device,
1211 "I/O %d QID %d timeout, completion polled\n",
1212 req->tag, nvmeq->qid);
1213 return BLK_EH_HANDLED;
1214 }
1215
1216 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001217 * Shutdown immediately if controller times out while starting. The
1218 * reset work will see the pci device disabled when it gets the forced
1219 * cancellation error. All outstanding requests are completed on
1220 * shutdown, so we return BLK_EH_HANDLED.
1221 */
Keith Busch42441402018-02-08 08:55:34 -07001222 switch (dev->ctrl.state) {
1223 case NVME_CTRL_CONNECTING:
1224 case NVME_CTRL_RESETTING:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001225 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001226 "I/O %d QID %d timeout, disable controller\n",
1227 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001228 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001229 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001230 return BLK_EH_HANDLED;
Keith Busch42441402018-02-08 08:55:34 -07001231 default:
1232 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001233 }
1234
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001235 /*
1236 * Shutdown the controller immediately and schedule a reset if the
1237 * command was already aborted once before and still hasn't been
1238 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001239 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001240 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001241 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001242 "I/O %d QID %d timeout, reset controller\n",
1243 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001244 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001245 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001246
Keith Busche1569a12015-11-26 12:11:07 +01001247 /*
1248 * Mark the request as handled, since the inline shutdown
1249 * forces all outstanding requests to complete.
1250 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001251 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001252 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001253 }
Keith Buschc30341d2013-12-10 13:10:38 -07001254
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001255 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1256 atomic_inc(&dev->ctrl.abort_limit);
1257 return BLK_EH_RESET_TIMER;
1258 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001259 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260
Keith Buschc30341d2013-12-10 13:10:38 -07001261 memset(&cmd, 0, sizeof(cmd));
1262 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001263 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001264 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001265
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001266 dev_warn(nvmeq->dev->ctrl.device,
1267 "I/O %d QID %d timeout, aborting\n",
1268 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001269
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001270 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001271 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001272 if (IS_ERR(abort_req)) {
1273 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001274 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001275 }
Keith Buschc30341d2013-12-10 13:10:38 -07001276
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001277 abort_req->timeout = ADMIN_TIMEOUT;
1278 abort_req->end_io_data = NULL;
1279 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001280
Keith Busch7a509a62015-01-07 18:55:53 -07001281 /*
1282 * The aborted req will be completed on receiving the abort req.
1283 * We enable the timer again. If hit twice, it'll cause a device reset,
1284 * as the device then is in a faulty state.
1285 */
Keith Busch07836e62015-02-19 10:34:48 -07001286 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001287}
1288
Keith Buschf435c282014-07-07 09:14:42 -06001289static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001290{
1291 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1292 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001293 if (nvmeq->sq_cmds)
1294 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001295 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001296}
1297
Keith Buscha1a5ef92013-12-16 13:50:00 -05001298static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001299{
1300 int i;
1301
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001302 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001303 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001304 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001305 }
Keith Busch22404272013-07-15 15:02:20 -06001306}
1307
Keith Busch4d115422013-12-10 13:10:40 -07001308/**
1309 * nvme_suspend_queue - put queue into suspended state
1310 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001311 */
1312static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001313{
Keith Busch2b25d982014-12-22 12:59:04 -07001314 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001315
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001316 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001317 if (nvmeq->cq_vector == -1) {
1318 spin_unlock_irq(&nvmeq->q_lock);
1319 return 1;
1320 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001321 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001322 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001323 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001324 spin_unlock_irq(&nvmeq->q_lock);
1325
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001326 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001327 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001328
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001329 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001330
Keith Busch4d115422013-12-10 13:10:40 -07001331 return 0;
1332}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001333
Keith Buscha5cdb682016-01-12 14:41:18 -07001334static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001335{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001336 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001337
Keith Buscha5cdb682016-01-12 14:41:18 -07001338 if (shutdown)
1339 nvme_shutdown_ctrl(&dev->ctrl);
1340 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001341 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001342
1343 spin_lock_irq(&nvmeq->q_lock);
1344 nvme_process_cq(nvmeq);
1345 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001346}
1347
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001348static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1349 int entry_size)
1350{
1351 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001352 unsigned q_size_aligned = roundup(q_depth * entry_size,
1353 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001354
1355 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001356 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001357 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001358 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001359
1360 /*
1361 * Ensure the reduced q_depth is above some threshold where it
1362 * would be better to map queues in system memory with the
1363 * original depth
1364 */
1365 if (q_depth < 64)
1366 return -ENOMEM;
1367 }
1368
1369 return q_depth;
1370}
1371
1372static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1373 int qid, int depth)
1374{
Keith Busch815c6702018-02-13 05:44:44 -07001375 /* CMB SQEs will be mapped before creation */
1376 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1377 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001378
Keith Busch815c6702018-02-13 05:44:44 -07001379 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1380 &nvmeq->sq_dma_addr, GFP_KERNEL);
1381 if (!nvmeq->sq_cmds)
1382 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001383 return 0;
1384}
1385
Keith Buscha6ff7262018-04-12 09:16:09 -06001386static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001387{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001388 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001389
Keith Busch62314e42018-01-23 09:16:19 -07001390 if (dev->ctrl.queue_count > qid)
1391 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001392
Christoph Hellwige75ec752015-05-22 11:12:39 +02001393 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001394 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395 if (!nvmeq->cqes)
1396 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001398 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001399 goto free_cqdma;
1400
Christoph Hellwige75ec752015-05-22 11:12:39 +02001401 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001402 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001403 spin_lock_init(&nvmeq->q_lock);
1404 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001405 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001406 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001407 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001408 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001409 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001410 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001411
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001412 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413
1414 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001415 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001416 nvmeq->cq_dma_addr);
1417 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001418 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001419}
1420
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001421static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001422{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001423 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1424 int nr = nvmeq->dev->ctrl.instance;
1425
1426 if (use_threaded_interrupts) {
1427 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1428 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1429 } else {
1430 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1431 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1432 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001433}
1434
Keith Busch22404272013-07-15 15:02:20 -06001435static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001436{
Keith Busch22404272013-07-15 15:02:20 -06001437 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001438
Keith Busch7be50e92014-09-10 15:48:47 -06001439 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001440 nvmeq->sq_tail = 0;
1441 nvmeq->cq_head = 0;
1442 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001443 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001444 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001445 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001446 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001447 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001448}
1449
1450static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1451{
1452 struct nvme_dev *dev = nvmeq->dev;
1453 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001454
Keith Busch815c6702018-02-13 05:44:44 -07001455 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1456 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1457 dev->ctrl.page_size);
1458 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1459 nvmeq->sq_cmds_io = dev->cmb + offset;
1460 }
1461
Keith Busch22b55602018-04-12 09:16:10 -06001462 /*
1463 * A queue's vector matches the queue identifier unless the controller
1464 * has only one vector available.
1465 */
1466 nvmeq->cq_vector = dev->num_vecs == 1 ? 0 : qid;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001467 result = adapter_alloc_cq(dev, qid, nvmeq);
1468 if (result < 0)
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001469 goto release_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001470
1471 result = adapter_alloc_sq(dev, qid, nvmeq);
1472 if (result < 0)
1473 goto release_cq;
1474
Keith Busch161b8be2017-09-14 13:54:39 -04001475 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001476 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001477 if (result < 0)
1478 goto release_sq;
1479
Keith Busch22404272013-07-15 15:02:20 -06001480 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001481
1482 release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001483 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484 adapter_delete_sq(dev, qid);
1485 release_cq:
1486 adapter_delete_cq(dev, qid);
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001487 release_vector:
1488 nvmeq->cq_vector = -1;
Keith Busch22404272013-07-15 15:02:20 -06001489 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001490}
1491
Eric Biggersf363b082017-03-30 13:39:16 -07001492static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001493 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001494 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001495 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001496 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001497 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001498 .timeout = nvme_timeout,
1499};
1500
Eric Biggersf363b082017-03-30 13:39:16 -07001501static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001502 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001503 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001504 .init_hctx = nvme_init_hctx,
1505 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001506 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001507 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001508 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001509};
1510
Keith Buschea191d22015-01-07 18:55:49 -07001511static void nvme_dev_remove_admin(struct nvme_dev *dev)
1512{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001513 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001514 /*
1515 * If the controller was reset during removal, it's possible
1516 * user requests may be waiting on a stopped queue. Start the
1517 * queue to flush these to completion.
1518 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001519 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001520 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001521 blk_mq_free_tag_set(&dev->admin_tagset);
1522 }
1523}
1524
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001525static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1526{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001527 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001528 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1529 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001530
Keith Busch38dabe22017-11-07 15:13:10 -07001531 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001532 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001533 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001534 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001535 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001536 dev->admin_tagset.driver_data = dev;
1537
1538 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1539 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001540 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001541
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001542 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1543 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001544 blk_mq_free_tag_set(&dev->admin_tagset);
1545 return -ENOMEM;
1546 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001547 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001548 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001549 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001550 return -ENODEV;
1551 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001552 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001553 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001554
1555 return 0;
1556}
1557
Xu Yu97f6ef62017-05-24 16:39:55 +08001558static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1559{
1560 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1561}
1562
1563static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1564{
1565 struct pci_dev *pdev = to_pci_dev(dev->dev);
1566
1567 if (size <= dev->bar_mapped_size)
1568 return 0;
1569 if (size > pci_resource_len(pdev, 0))
1570 return -ENOMEM;
1571 if (dev->bar)
1572 iounmap(dev->bar);
1573 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1574 if (!dev->bar) {
1575 dev->bar_mapped_size = 0;
1576 return -ENOMEM;
1577 }
1578 dev->bar_mapped_size = size;
1579 dev->dbs = dev->bar + NVME_REG_DBS;
1580
1581 return 0;
1582}
1583
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001584static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001585{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001586 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001587 u32 aqa;
1588 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001589
Xu Yu97f6ef62017-05-24 16:39:55 +08001590 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1591 if (result < 0)
1592 return result;
1593
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001594 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001595 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001596
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001597 if (dev->subsystem &&
1598 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1599 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001600
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001601 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001602 if (result < 0)
1603 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001604
Keith Buscha6ff7262018-04-12 09:16:09 -06001605 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001606 if (result)
1607 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001608
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001609 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001610 aqa = nvmeq->q_depth - 1;
1611 aqa |= aqa << 16;
1612
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001613 writel(aqa, dev->bar + NVME_REG_AQA);
1614 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1615 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001616
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001617 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001618 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001619 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001620
Keith Busch2b25d982014-12-22 12:59:04 -07001621 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001622 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001623 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001624 if (result) {
1625 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001626 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001627 }
Keith Busch025c5572013-05-01 13:07:51 -06001628
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001629 return result;
1630}
1631
Christoph Hellwig749941f2015-11-26 11:46:39 +01001632static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001633{
Keith Busch949928c2015-12-17 17:08:15 -07001634 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001635 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001636
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001637 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001638 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001639 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001640 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001641 }
1642 }
Keith Busch42f61422014-03-24 10:46:25 -06001643
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001644 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001645 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001646 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001647 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001648 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001649 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001650
1651 /*
1652 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001653 * than the desired amount of queues, and even a controller without
1654 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001655 * be useful to upgrade a buggy firmware for example.
1656 */
1657 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001658}
1659
Stephen Bates202021c2016-10-05 20:01:12 -06001660static ssize_t nvme_cmb_show(struct device *dev,
1661 struct device_attribute *attr,
1662 char *buf)
1663{
1664 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1665
Stephen Batesc9658092016-12-16 11:54:50 -07001666 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001667 ndev->cmbloc, ndev->cmbsz);
1668}
1669static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1670
Christoph Hellwig88de4592017-12-20 14:50:00 +01001671static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001672{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001673 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1674
1675 return 1ULL << (12 + 4 * szu);
1676}
1677
1678static u32 nvme_cmb_size(struct nvme_dev *dev)
1679{
1680 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1681}
1682
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001683static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001684{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001685 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001686 resource_size_t bar_size;
1687 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001688 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001689
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001690 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001691 if (!dev->cmbsz)
1692 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001693 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001694
Stephen Bates202021c2016-10-05 20:01:12 -06001695 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001696 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001697
Christoph Hellwig88de4592017-12-20 14:50:00 +01001698 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1699 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001700 bar = NVME_CMB_BIR(dev->cmbloc);
1701 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001702
1703 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001704 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001705
1706 /*
1707 * Controllers may support a CMB size larger than their BAR,
1708 * for example, due to being behind a bridge. Reduce the CMB to
1709 * the reported size of the BAR
1710 */
1711 if (size > bar_size - offset)
1712 size = bar_size - offset;
1713
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001714 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1715 if (!dev->cmb)
1716 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001717 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001718 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001719
1720 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1721 &dev_attr_cmb.attr, NULL))
1722 dev_warn(dev->ctrl.device,
1723 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001724}
1725
1726static inline void nvme_release_cmb(struct nvme_dev *dev)
1727{
1728 if (dev->cmb) {
1729 iounmap(dev->cmb);
1730 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001731 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1732 &dev_attr_cmb.attr, NULL);
1733 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001734 }
1735}
1736
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001737static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001738{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001739 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001740 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001741 int ret;
1742
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001743 memset(&c, 0, sizeof(c));
1744 c.features.opcode = nvme_admin_set_features;
1745 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1746 c.features.dword11 = cpu_to_le32(bits);
1747 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1748 ilog2(dev->ctrl.page_size));
1749 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1750 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1751 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1752
1753 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1754 if (ret) {
1755 dev_warn(dev->ctrl.device,
1756 "failed to set host mem (err %d, flags %#x).\n",
1757 ret, bits);
1758 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001759 return ret;
1760}
1761
1762static void nvme_free_host_mem(struct nvme_dev *dev)
1763{
1764 int i;
1765
1766 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1767 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1768 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1769
1770 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1771 le64_to_cpu(desc->addr));
1772 }
1773
1774 kfree(dev->host_mem_desc_bufs);
1775 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001776 dma_free_coherent(dev->dev,
1777 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1778 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001779 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001780 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001781}
1782
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001783static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1784 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001785{
1786 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001787 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001788 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001789 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001790 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001791 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001792
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001793 tmp = (preferred + chunk_size - 1);
1794 do_div(tmp, chunk_size);
1795 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001796
1797 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1798 max_entries = dev->ctrl.hmmaxd;
1799
Christoph Hellwig4033f352017-08-28 10:47:18 +02001800 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1801 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001802 if (!descs)
1803 goto out;
1804
1805 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1806 if (!bufs)
1807 goto out_free_descs;
1808
Minwoo Im244a8fe2017-11-17 01:34:24 +09001809 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001810 dma_addr_t dma_addr;
1811
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001812 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001813 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1814 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1815 if (!bufs[i])
1816 break;
1817
1818 descs[i].addr = cpu_to_le64(dma_addr);
1819 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1820 i++;
1821 }
1822
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001823 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001824 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001825
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001826 dev->nr_host_mem_descs = i;
1827 dev->host_mem_size = size;
1828 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001829 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001830 dev->host_mem_desc_bufs = bufs;
1831 return 0;
1832
1833out_free_bufs:
1834 while (--i >= 0) {
1835 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1836
1837 dma_free_coherent(dev->dev, size, bufs[i],
1838 le64_to_cpu(descs[i].addr));
1839 }
1840
1841 kfree(bufs);
1842out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001843 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1844 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001845out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001846 dev->host_mem_descs = NULL;
1847 return -ENOMEM;
1848}
1849
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001850static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1851{
1852 u32 chunk_size;
1853
1854 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001855 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001856 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001857 chunk_size /= 2) {
1858 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1859 if (!min || dev->host_mem_size >= min)
1860 return 0;
1861 nvme_free_host_mem(dev);
1862 }
1863 }
1864
1865 return -ENOMEM;
1866}
1867
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001868static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001869{
1870 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1871 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1872 u64 min = (u64)dev->ctrl.hmmin * 4096;
1873 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001874 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001875
1876 preferred = min(preferred, max);
1877 if (min > max) {
1878 dev_warn(dev->ctrl.device,
1879 "min host memory (%lld MiB) above limit (%d MiB).\n",
1880 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1881 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001882 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001883 }
1884
1885 /*
1886 * If we already have a buffer allocated check if we can reuse it.
1887 */
1888 if (dev->host_mem_descs) {
1889 if (dev->host_mem_size >= min)
1890 enable_bits |= NVME_HOST_MEM_RETURN;
1891 else
1892 nvme_free_host_mem(dev);
1893 }
1894
1895 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001896 if (nvme_alloc_host_mem(dev, min, preferred)) {
1897 dev_warn(dev->ctrl.device,
1898 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001899 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001900 }
1901
1902 dev_info(dev->ctrl.device,
1903 "allocated %lld MiB host memory buffer.\n",
1904 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001905 }
1906
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001907 ret = nvme_set_host_mem(dev, enable_bits);
1908 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001909 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001910 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001911}
1912
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001913static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001914{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001915 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001916 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001917 int result, nr_io_queues;
1918 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001919
Keith Busch22b55602018-04-12 09:16:10 -06001920 struct irq_affinity affd = {
1921 .pre_vectors = 1
1922 };
1923
Ming Lei16ccfff2018-02-06 20:17:42 +08001924 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001925 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1926 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001927 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001928
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001929 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001930 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001931
Christoph Hellwig88de4592017-12-20 14:50:00 +01001932 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001933 result = nvme_cmb_qdepth(dev, nr_io_queues,
1934 sizeof(struct nvme_command));
1935 if (result > 0)
1936 dev->q_depth = result;
1937 else
1938 nvme_release_cmb(dev);
1939 }
1940
Xu Yu97f6ef62017-05-24 16:39:55 +08001941 do {
1942 size = db_bar_size(dev, nr_io_queues);
1943 result = nvme_remap_bar(dev, size);
1944 if (!result)
1945 break;
1946 if (!--nr_io_queues)
1947 return -ENOMEM;
1948 } while (1);
1949 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001950
Keith Busch9d713c22013-07-15 15:02:24 -06001951 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001952 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001953
Jens Axboee32efbf2014-11-14 09:49:26 -07001954 /*
1955 * If we enable msix early due to not intx, disable it again before
1956 * setting up the full range we need.
1957 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001958 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001959 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1960 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1961 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001962 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001963 dev->num_vecs = result;
1964 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001965
Matthew Wilcox063a8092013-06-20 10:53:48 -04001966 /*
1967 * Should investigate if there's a performance win from allocating
1968 * more queues than interrupt vectors; it might allow the submission
1969 * path to scale better, even if the receive path is limited by the
1970 * number of interrupts.
1971 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001972
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001973 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001974 if (result) {
1975 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001976 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001977 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001978 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001979}
1980
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001981static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001982{
1983 struct nvme_queue *nvmeq = req->end_io_data;
1984
1985 blk_mq_free_request(req);
1986 complete(&nvmeq->dev->ioq_wait);
1987}
1988
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001989static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001990{
1991 struct nvme_queue *nvmeq = req->end_io_data;
1992
1993 if (!error) {
1994 unsigned long flags;
1995
Ming Lin2e39e0f2016-04-05 10:32:04 -07001996 /*
1997 * We might be called with the AQ q_lock held
1998 * and the I/O queue q_lock should always
1999 * nest inside the AQ one.
2000 */
2001 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
2002 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002003 nvme_process_cq(nvmeq);
2004 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
2005 }
2006
2007 nvme_del_queue_end(req, error);
2008}
2009
2010static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2011{
2012 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2013 struct request *req;
2014 struct nvme_command cmd;
2015
2016 memset(&cmd, 0, sizeof(cmd));
2017 cmd.delete_queue.opcode = opcode;
2018 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2019
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002020 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002021 if (IS_ERR(req))
2022 return PTR_ERR(req);
2023
2024 req->timeout = ADMIN_TIMEOUT;
2025 req->end_io_data = nvmeq;
2026
2027 blk_execute_rq_nowait(q, NULL, req, false,
2028 opcode == nvme_admin_delete_cq ?
2029 nvme_del_cq_end : nvme_del_queue_end);
2030 return 0;
2031}
2032
Keith Buschee9aebb2018-01-24 14:55:12 -07002033static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002034{
Keith Buschee9aebb2018-01-24 14:55:12 -07002035 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002036 unsigned long timeout;
2037 u8 opcode = nvme_admin_delete_sq;
2038
2039 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002040 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002041
2042 reinit_completion(&dev->ioq_wait);
2043 retry:
2044 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002045 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002046 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002047 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002048
Keith Buschdb3cbff2016-01-12 14:41:17 -07002049 while (sent--) {
2050 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2051 if (timeout == 0)
2052 return;
2053 if (i)
2054 goto retry;
2055 }
2056 opcode = nvme_admin_delete_cq;
2057 }
2058}
2059
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002060/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002061 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002062 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002063static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002064{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002065 int ret;
2066
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002067 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002068 dev->tagset.ops = &nvme_mq_ops;
2069 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2070 dev->tagset.timeout = NVME_IO_TIMEOUT;
2071 dev->tagset.numa_node = dev_to_node(dev->dev);
2072 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002073 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002074 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2075 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2076 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2077 nvme_pci_cmd_size(dev, true));
2078 }
Keith Buschffe77042015-06-08 10:08:15 -06002079 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2080 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002081
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002082 ret = blk_mq_alloc_tag_set(&dev->tagset);
2083 if (ret) {
2084 dev_warn(dev->ctrl.device,
2085 "IO queues tagset allocation failed %d\n", ret);
2086 return ret;
2087 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002088 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002089
2090 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002091 } else {
2092 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2093
2094 /* Free previously allocated queues that are no longer usable */
2095 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002096 }
Keith Busch949928c2015-12-17 17:08:15 -07002097
Keith Busche1e5e562015-02-19 13:39:03 -07002098 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002099}
2100
Keith Buschb00a7262016-02-24 09:15:52 -07002101static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002102{
Keith Buschb00a7262016-02-24 09:15:52 -07002103 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002104 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002105
2106 if (pci_enable_device_mem(pdev))
2107 return result;
2108
Keith Busch0877cb02013-07-15 15:02:19 -06002109 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002110
Christoph Hellwige75ec752015-05-22 11:12:39 +02002111 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2112 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002113 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002114
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002115 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002116 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002117 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002118 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002119
2120 /*
Keith Buscha5229052016-04-08 16:09:10 -06002121 * Some devices and/or platforms don't advertise or work with INTx
2122 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2123 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002124 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002125 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2126 if (result < 0)
2127 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002128
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002129 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002130
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002131 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002132 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002133 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002134 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002135
2136 /*
2137 * Temporary fix for the Apple controller found in the MacBook8,1 and
2138 * some MacBook7,1 to avoid controller resets and data loss.
2139 */
2140 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2141 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002142 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2143 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002144 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002145 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2146 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002147 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002148 dev->q_depth = 64;
2149 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2150 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002151 }
2152
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002153 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002154
Keith Buscha0a34082015-12-07 15:30:31 -07002155 pci_enable_pcie_error_reporting(pdev);
2156 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002157 return 0;
2158
2159 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002160 pci_disable_device(pdev);
2161 return result;
2162}
2163
2164static void nvme_dev_unmap(struct nvme_dev *dev)
2165{
Keith Buschb00a7262016-02-24 09:15:52 -07002166 if (dev->bar)
2167 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002168 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002169}
2170
2171static void nvme_pci_disable(struct nvme_dev *dev)
2172{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002173 struct pci_dev *pdev = to_pci_dev(dev->dev);
2174
Jon Derrickf63572d2017-05-05 14:52:06 -06002175 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002176 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002177
Keith Buscha0a34082015-12-07 15:30:31 -07002178 if (pci_is_enabled(pdev)) {
2179 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002180 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002181 }
Keith Busch4d115422013-12-10 13:10:40 -07002182}
2183
Keith Buscha5cdb682016-01-12 14:41:18 -07002184static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002185{
Keith Buschee9aebb2018-01-24 14:55:12 -07002186 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002187 bool dead = true;
2188 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002189
Keith Busch77bf25e2015-11-26 12:21:29 +01002190 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002191 if (pci_is_enabled(pdev)) {
2192 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2193
Keith Buschebef7362017-06-27 17:44:05 -06002194 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2195 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002196 nvme_start_freeze(&dev->ctrl);
2197 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2198 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002199 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002200
Keith Busch302ad8c2017-03-01 14:22:12 -05002201 /*
2202 * Give the controller a chance to complete all entered requests if
2203 * doing a safe shutdown.
2204 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002205 if (!dead) {
2206 if (shutdown)
2207 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002208 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002209
Jianchao Wang9a915a52018-02-12 20:57:24 +08002210 nvme_stop_queues(&dev->ctrl);
2211
Keith Busch64ee0ac2018-04-12 09:16:08 -06002212 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002213 /*
2214 * If the controller is still alive tell it to stop using the
2215 * host memory buffer. In theory the shutdown / reset should
2216 * make sure that it doesn't access the host memoery anymore,
2217 * but I'd rather be safe than sorry..
2218 */
2219 if (dev->host_mem_descs)
2220 nvme_set_host_mem(dev, 0);
Keith Buschee9aebb2018-01-24 14:55:12 -07002221 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002222 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002223 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002224 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2225 nvme_suspend_queue(&dev->queues[i]);
2226
Keith Buschb00a7262016-02-24 09:15:52 -07002227 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002228
Ming Line1958e62016-05-18 14:05:01 -07002229 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2230 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002231
2232 /*
2233 * The driver will not be starting up queues again if shutting down so
2234 * must flush all entered requests to their failed completion to avoid
2235 * deadlocking blk-mq hot-cpu notifier.
2236 */
2237 if (shutdown)
2238 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002239 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002240}
2241
Matthew Wilcox091b6092011-02-10 09:56:01 -05002242static int nvme_setup_prp_pools(struct nvme_dev *dev)
2243{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002244 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002245 PAGE_SIZE, PAGE_SIZE, 0);
2246 if (!dev->prp_page_pool)
2247 return -ENOMEM;
2248
Matthew Wilcox99802a72011-02-10 10:30:34 -05002249 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002250 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002251 256, 256, 0);
2252 if (!dev->prp_small_pool) {
2253 dma_pool_destroy(dev->prp_page_pool);
2254 return -ENOMEM;
2255 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002256 return 0;
2257}
2258
2259static void nvme_release_prp_pools(struct nvme_dev *dev)
2260{
2261 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002262 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002263}
2264
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002265static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002266{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002267 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002268
Helen Koikef9f38e32017-04-10 12:51:07 -03002269 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002270 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002271 if (dev->tagset.tags)
2272 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002273 if (dev->ctrl.admin_q)
2274 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002275 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002276 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002277 kfree(dev);
2278}
2279
Keith Buschf58944e2016-02-24 09:15:55 -07002280static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2281{
Linus Torvalds237045f2016-03-18 17:13:31 -07002282 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002283
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002284 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002285 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002286 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002287 nvme_put_ctrl(&dev->ctrl);
2288}
2289
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002290static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002291{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002292 struct nvme_dev *dev =
2293 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002294 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002295 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002296 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002297
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002298 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002299 goto out;
2300
2301 /*
2302 * If we're called to reset a live controller first shut it down before
2303 * moving on.
2304 */
Keith Buschb00a7262016-02-24 09:15:52 -07002305 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002306 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002307
Jianchao Wangad700622018-01-22 22:03:16 +08002308 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002309 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002310 * initializing procedure here.
2311 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002312 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002313 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002314 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002315 goto out;
2316 }
2317
Keith Buschb00a7262016-02-24 09:15:52 -07002318 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002319 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002320 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002321
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002322 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002323 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002324 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002325
Keith Busch0fb59cb2015-01-07 18:55:50 -07002326 result = nvme_alloc_admin_tags(dev);
2327 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002328 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002329
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002330 result = nvme_init_identify(&dev->ctrl);
2331 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002332 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002333
Scott Bauere286bcf2017-02-22 10:15:07 -07002334 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2335 if (!dev->ctrl.opal_dev)
2336 dev->ctrl.opal_dev =
2337 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2338 else if (was_suspend)
2339 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2340 } else {
2341 free_opal_dev(dev->ctrl.opal_dev);
2342 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002343 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002344
Helen Koikef9f38e32017-04-10 12:51:07 -03002345 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2346 result = nvme_dbbuf_dma_alloc(dev);
2347 if (result)
2348 dev_warn(dev->dev,
2349 "unable to allocate dma for dbbuf\n");
2350 }
2351
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002352 if (dev->ctrl.hmpre) {
2353 result = nvme_setup_host_mem(dev);
2354 if (result < 0)
2355 goto out;
2356 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002357
Keith Buschf0b50732013-07-15 15:02:21 -06002358 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002359 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002360 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002361
Keith Busch21f033f2016-04-12 11:13:11 -06002362 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002363 * Keep the controller around but remove all namespaces if we don't have
2364 * any working I/O queue.
2365 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002366 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002367 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002368 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002369 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002370 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002371 } else {
Keith Busch25646262016-01-04 09:10:57 -07002372 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002373 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002374 /* hit this only when allocate tagset fails */
2375 if (nvme_dev_add(dev))
2376 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002377 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002378 }
2379
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002380 /*
2381 * If only admin queue live, keep it to do further investigation or
2382 * recovery.
2383 */
2384 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2385 dev_warn(dev->ctrl.device,
2386 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002387 goto out;
2388 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002389
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002390 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002391 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002392
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002393 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002394 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002395}
2396
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002397static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002398{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002399 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002400 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002401
Keith Busch69d9a992016-02-24 09:15:56 -07002402 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002403 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002404 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002405 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002406}
2407
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002408static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002409{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002410 *val = readl(to_nvme_dev(ctrl)->bar + off);
2411 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002412}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002413
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002414static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2415{
2416 writel(val, to_nvme_dev(ctrl)->bar + off);
2417 return 0;
2418}
2419
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002420static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2421{
2422 *val = readq(to_nvme_dev(ctrl)->bar + off);
2423 return 0;
2424}
2425
Keith Busch97c12222018-03-08 14:50:32 -07002426static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2427{
2428 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2429
2430 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2431}
2432
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002433static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002434 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002435 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002436 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002437 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002438 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002439 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002440 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002441 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002442 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002443};
Keith Busch4cc06522015-06-05 10:30:08 -06002444
Keith Buschb00a7262016-02-24 09:15:52 -07002445static int nvme_dev_map(struct nvme_dev *dev)
2446{
Keith Buschb00a7262016-02-24 09:15:52 -07002447 struct pci_dev *pdev = to_pci_dev(dev->dev);
2448
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002449 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002450 return -ENODEV;
2451
Xu Yu97f6ef62017-05-24 16:39:55 +08002452 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002453 goto release;
2454
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002455 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002456 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002457 pci_release_mem_regions(pdev);
2458 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002459}
2460
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002461static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002462{
2463 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2464 /*
2465 * Several Samsung devices seem to drop off the PCIe bus
2466 * randomly when APST is on and uses the deepest sleep state.
2467 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2468 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2469 * 950 PRO 256GB", but it seems to be restricted to two Dell
2470 * laptops.
2471 */
2472 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2473 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2474 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2475 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002476 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2477 /*
2478 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002479 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2480 * within few minutes after bootup on a Coffee Lake board -
2481 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002482 */
2483 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002484 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2485 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002486 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002487 }
2488
2489 return 0;
2490}
2491
Keith Busch181197752018-04-27 13:42:52 -06002492static void nvme_async_probe(void *data, async_cookie_t cookie)
2493{
2494 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002495
Keith Busch181197752018-04-27 13:42:52 -06002496 nvme_reset_ctrl_sync(&dev->ctrl);
2497 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002498 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002499}
2500
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002501static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002502{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002503 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002504 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002505 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002506
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002507 node = dev_to_node(&pdev->dev);
2508 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002509 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002510
2511 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002512 if (!dev)
2513 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002514
2515 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2516 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002517 if (!dev->queues)
2518 goto free;
2519
Christoph Hellwige75ec752015-05-22 11:12:39 +02002520 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002521 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002522
Keith Buschb00a7262016-02-24 09:15:52 -07002523 result = nvme_dev_map(dev);
2524 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002525 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002526
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002527 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002528 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002529 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002530 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002531
2532 result = nvme_setup_prp_pools(dev);
2533 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002534 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002535
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002536 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002537
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002538 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002539 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002540 if (result)
2541 goto release_pools;
2542
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002543 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2544
Keith Busch80f513b2018-05-07 08:30:24 -06002545 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002546 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002547
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002548 return 0;
2549
Keith Busch0877cb02013-07-15 15:02:19 -06002550 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002551 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002552 unmap:
2553 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002554 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002555 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002556 free:
2557 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002558 kfree(dev);
2559 return result;
2560}
2561
Christoph Hellwig775755e2017-06-01 13:10:38 +02002562static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002563{
Keith Buscha6739472014-06-23 16:03:21 -06002564 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002565 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002566}
Keith Buschf0d54a52014-05-02 10:40:43 -06002567
Christoph Hellwig775755e2017-06-01 13:10:38 +02002568static void nvme_reset_done(struct pci_dev *pdev)
2569{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002570 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002571 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002572}
2573
Keith Busch09ece142014-01-27 11:29:40 -05002574static void nvme_shutdown(struct pci_dev *pdev)
2575{
2576 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002577 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002578}
2579
Keith Buschf58944e2016-02-24 09:15:55 -07002580/*
2581 * The driver's remove may be called on a device in a partially initialized
2582 * state. This function must not have any dependencies on the device state in
2583 * order to proceed.
2584 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002585static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002586{
2587 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002588
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002589 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2590
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002591 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002592 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002593
Keith Busch6db28ed2017-02-10 18:15:49 -05002594 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002595 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002596 nvme_dev_disable(dev, false);
2597 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002598
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002599 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002600 nvme_stop_ctrl(&dev->ctrl);
2601 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002602 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002603 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002604 nvme_dev_remove_admin(dev);
2605 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002606 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002607 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002608 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002609 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002610}
2611
Keith Busch13880f52016-06-20 09:41:06 -06002612static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2613{
2614 int ret = 0;
2615
2616 if (numvfs == 0) {
2617 if (pci_vfs_assigned(pdev)) {
2618 dev_warn(&pdev->dev,
2619 "Cannot disable SR-IOV VFs while assigned\n");
2620 return -EPERM;
2621 }
2622 pci_disable_sriov(pdev);
2623 return 0;
2624 }
2625
2626 ret = pci_enable_sriov(pdev, numvfs);
2627 return ret ? ret : numvfs;
2628}
2629
Jingoo Han671a6012014-02-13 11:19:14 +09002630#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002631static int nvme_suspend(struct device *dev)
2632{
2633 struct pci_dev *pdev = to_pci_dev(dev);
2634 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2635
Keith Buscha5cdb682016-01-12 14:41:18 -07002636 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002637 return 0;
2638}
2639
2640static int nvme_resume(struct device *dev)
2641{
2642 struct pci_dev *pdev = to_pci_dev(dev);
2643 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002644
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002645 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002646 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002647}
Jingoo Han671a6012014-02-13 11:19:14 +09002648#endif
Keith Buschcd638942013-07-15 15:02:23 -06002649
2650static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002651
Keith Buscha0a34082015-12-07 15:30:31 -07002652static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2653 pci_channel_state_t state)
2654{
2655 struct nvme_dev *dev = pci_get_drvdata(pdev);
2656
2657 /*
2658 * A frozen channel requires a reset. When detected, this method will
2659 * shutdown the controller to quiesce. The controller will be restarted
2660 * after the slot reset through driver's slot_reset callback.
2661 */
Keith Buscha0a34082015-12-07 15:30:31 -07002662 switch (state) {
2663 case pci_channel_io_normal:
2664 return PCI_ERS_RESULT_CAN_RECOVER;
2665 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002666 dev_warn(dev->ctrl.device,
2667 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002668 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002669 return PCI_ERS_RESULT_NEED_RESET;
2670 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002671 dev_warn(dev->ctrl.device,
2672 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002673 return PCI_ERS_RESULT_DISCONNECT;
2674 }
2675 return PCI_ERS_RESULT_NEED_RESET;
2676}
2677
2678static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2679{
2680 struct nvme_dev *dev = pci_get_drvdata(pdev);
2681
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002682 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002683 pci_restore_state(pdev);
Keith Buschcc1d5e72018-05-10 08:34:20 -06002684 nvme_reset_ctrl_sync(&dev->ctrl);
2685
2686 switch (dev->ctrl.state) {
2687 case NVME_CTRL_LIVE:
2688 case NVME_CTRL_ADMIN_ONLY:
2689 return PCI_ERS_RESULT_RECOVERED;
2690 default:
2691 return PCI_ERS_RESULT_DISCONNECT;
2692 }
Keith Buscha0a34082015-12-07 15:30:31 -07002693}
2694
2695static void nvme_error_resume(struct pci_dev *pdev)
2696{
2697 pci_cleanup_aer_uncorrect_error_status(pdev);
2698}
2699
Stephen Hemminger1d352032012-09-07 09:33:17 -07002700static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002701 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002702 .slot_reset = nvme_slot_reset,
2703 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002704 .reset_prepare = nvme_reset_prepare,
2705 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002706};
2707
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002708static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002709 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002710 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002711 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002712 { PCI_VDEVICE(INTEL, 0x0a53),
2713 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002714 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002715 { PCI_VDEVICE(INTEL, 0x0a54),
2716 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002717 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002718 { PCI_VDEVICE(INTEL, 0x0a55),
2719 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2720 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002721 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2722 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002723 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2724 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002725 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2726 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002727 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2728 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002729 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2730 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002731 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2732 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002733 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2734 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2735 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2736 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002737 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2738 .driver_data = NVME_QUIRK_LIGHTNVM, },
2739 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2740 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002741 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2742 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002743 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002744 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002745 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002746 { 0, }
2747};
2748MODULE_DEVICE_TABLE(pci, nvme_id_table);
2749
2750static struct pci_driver nvme_driver = {
2751 .name = "nvme",
2752 .id_table = nvme_id_table,
2753 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002754 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002755 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002756 .driver = {
2757 .pm = &nvme_dev_pm_ops,
2758 },
Keith Busch13880f52016-06-20 09:41:06 -06002759 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002760 .err_handler = &nvme_err_handler,
2761};
2762
2763static int __init nvme_init(void)
2764{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002765 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002766}
2767
2768static void __exit nvme_exit(void)
2769{
2770 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002771 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002772 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002773}
2774
2775MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2776MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002777MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002778module_init(nvme_init);
2779module_exit(nvme_exit);