blob: 042cfe5ef8e90dc3e8263b5c901f16585eaa2dd4 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050028#include <linux/poison.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010030#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020033#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070034#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090035
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Keith Busch9d43cf62014-05-13 11:42:02 -060038#define NVME_Q_DEPTH 1024
Jens Axboed31af0a2015-03-06 12:56:13 -070039#define NVME_AQ_DEPTH 256
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
41#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070042
Christoph Hellwigadf68f22015-11-28 15:42:28 +010043/*
44 * We handle AEN commands ourselves and don't even let the
45 * block layer know about them.
46 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020047#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050048
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050049static int use_threaded_interrupts;
50module_param(use_threaded_interrupts, int, 0);
51
Jon Derrick8ffaadf2015-07-20 10:14:09 -060052static bool use_cmb_sqes = true;
53module_param(use_cmb_sqes, bool, 0644);
54MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
55
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020056static unsigned int max_host_mem_size_mb = 128;
57module_param(max_host_mem_size_mb, uint, 0444);
58MODULE_PARM_DESC(max_host_mem_size_mb,
59 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
60
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010061struct nvme_dev;
62struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070063
Jens Axboea0fa9642015-11-03 20:37:26 -070064static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070065static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070066
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050067/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010068 * Represents an NVM Express device. Each nvme_dev is a PCI function.
69 */
70struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010071 struct nvme_queue **queues;
72 struct blk_mq_tag_set tagset;
73 struct blk_mq_tag_set admin_tagset;
74 u32 __iomem *dbs;
75 struct device *dev;
76 struct dma_pool *prp_page_pool;
77 struct dma_pool *prp_small_pool;
78 unsigned queue_count;
79 unsigned online_queues;
80 unsigned max_qid;
81 int q_depth;
82 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010083 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080084 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010085 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010086 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010087 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 void __iomem *cmb;
89 dma_addr_t cmb_dma_addr;
90 u64 cmb_size;
91 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060092 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -070094 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020095
96 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -030097 u32 *dbbuf_dbs;
98 dma_addr_t dbbuf_dbs_dma_addr;
99 u32 *dbbuf_eis;
100 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200101
102 /* host memory buffer support: */
103 u64 host_mem_size;
104 u32 nr_host_mem_descs;
105 struct nvme_host_mem_buf_desc *host_mem_descs;
106 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500107};
108
Helen Koikef9f38e32017-04-10 12:51:07 -0300109static inline unsigned int sq_idx(unsigned int qid, u32 stride)
110{
111 return qid * 2 * stride;
112}
113
114static inline unsigned int cq_idx(unsigned int qid, u32 stride)
115{
116 return (qid * 2 + 1) * stride;
117}
118
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100119static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
120{
121 return container_of(ctrl, struct nvme_dev, ctrl);
122}
123
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500124/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500125 * An NVM Express queue. Each device has at least two (one for admin
126 * commands and one for I/O commands).
127 */
128struct nvme_queue {
129 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500130 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500131 spinlock_t q_lock;
132 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600133 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500134 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600135 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500136 dma_addr_t sq_dma_addr;
137 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500138 u32 __iomem *q_db;
139 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700140 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500141 u16 sq_tail;
142 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700143 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400144 u8 cq_phase;
145 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300146 u32 *dbbuf_sq_db;
147 u32 *dbbuf_cq_db;
148 u32 *dbbuf_sq_ei;
149 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500150};
151
152/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200153 * The nvme_iod describes the data in an I/O, including the list of PRP
154 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100155 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200156 * allocated to store the PRP list.
157 */
158struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800159 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100160 struct nvme_queue *nvmeq;
161 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200162 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200163 int nents; /* Used in scatterlist */
164 int length; /* Of data, in bytes */
165 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900166 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100167 struct scatterlist *sg;
168 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169};
170
171/*
172 * Check we didin't inadvertently grow the command struct
173 */
174static inline void _nvme_check_size(void)
175{
176 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
177 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
178 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
179 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
180 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400181 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700182 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500183 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200184 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
185 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500186 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600187 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300188 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
189}
190
191static inline unsigned int nvme_dbbuf_size(u32 stride)
192{
193 return ((num_possible_cpus() + 1) * 8 * stride);
194}
195
196static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
197{
198 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
199
200 if (dev->dbbuf_dbs)
201 return 0;
202
203 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
204 &dev->dbbuf_dbs_dma_addr,
205 GFP_KERNEL);
206 if (!dev->dbbuf_dbs)
207 return -ENOMEM;
208 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
209 &dev->dbbuf_eis_dma_addr,
210 GFP_KERNEL);
211 if (!dev->dbbuf_eis) {
212 dma_free_coherent(dev->dev, mem_size,
213 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
214 dev->dbbuf_dbs = NULL;
215 return -ENOMEM;
216 }
217
218 return 0;
219}
220
221static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
222{
223 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
224
225 if (dev->dbbuf_dbs) {
226 dma_free_coherent(dev->dev, mem_size,
227 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
228 dev->dbbuf_dbs = NULL;
229 }
230 if (dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
233 dev->dbbuf_eis = NULL;
234 }
235}
236
237static void nvme_dbbuf_init(struct nvme_dev *dev,
238 struct nvme_queue *nvmeq, int qid)
239{
240 if (!dev->dbbuf_dbs || !qid)
241 return;
242
243 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
244 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
245 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
246 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
247}
248
249static void nvme_dbbuf_set(struct nvme_dev *dev)
250{
251 struct nvme_command c;
252
253 if (!dev->dbbuf_dbs)
254 return;
255
256 memset(&c, 0, sizeof(c));
257 c.dbbuf.opcode = nvme_admin_dbbuf;
258 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
259 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
260
261 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200262 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300263 /* Free memory and continue on */
264 nvme_dbbuf_dma_free(dev);
265 }
266}
267
268static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
269{
270 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
271}
272
273/* Update dbbuf and return true if an MMIO is required */
274static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
275 volatile u32 *dbbuf_ei)
276{
277 if (dbbuf_db) {
278 u16 old_value;
279
280 /*
281 * Ensure that the queue is written before updating
282 * the doorbell in memory
283 */
284 wmb();
285
286 old_value = *dbbuf_db;
287 *dbbuf_db = value;
288
289 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
290 return false;
291 }
292
293 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500294}
295
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700296/*
297 * Max size of iod being embedded in the request payload
298 */
299#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100300#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700301
302/*
303 * Will slightly overestimate the number of pages needed. This is OK
304 * as it only leads to a small amount of wasted memory for the lifetime of
305 * the I/O.
306 */
307static int nvme_npages(unsigned size, struct nvme_dev *dev)
308{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100309 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
310 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700311 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
312}
313
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100314static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
315 unsigned int size, unsigned int nseg)
316{
317 return sizeof(__le64 *) * nvme_npages(size, dev) +
318 sizeof(struct scatterlist) * nseg;
319}
320
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700321static unsigned int nvme_cmd_size(struct nvme_dev *dev)
322{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100323 return sizeof(struct nvme_iod) +
324 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700325}
326
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700327static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
328 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500329{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700330 struct nvme_dev *dev = data;
331 struct nvme_queue *nvmeq = dev->queues[0];
332
Keith Busch42483222015-06-01 09:29:54 -0600333 WARN_ON(hctx_idx != 0);
334 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
335 WARN_ON(nvmeq->tags);
336
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700337 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600338 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700339 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500340}
341
Keith Busch4af0e212015-06-08 10:08:13 -0600342static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
343{
344 struct nvme_queue *nvmeq = hctx->driver_data;
345
346 nvmeq->tags = NULL;
347}
348
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700349static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
350 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500351{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700352 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600353 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500354
Keith Busch42483222015-06-01 09:29:54 -0600355 if (!nvmeq->tags)
356 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500357
Keith Busch42483222015-06-01 09:29:54 -0600358 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700359 hctx->driver_data = nvmeq;
360 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500361}
362
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600363static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
364 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500365{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600366 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100367 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200368 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
369 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700370
371 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100372 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700373 return 0;
374}
375
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200376static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
377{
378 struct nvme_dev *dev = set->driver_data;
379
380 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
381}
382
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500383/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100384 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500385 * @nvmeq: The queue to use
386 * @cmd: The command to send
387 *
388 * Safe to use from interrupt context
389 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530390static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
391 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500392{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700393 u16 tail = nvmeq->sq_tail;
394
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600395 if (nvmeq->sq_cmds_io)
396 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
397 else
398 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
399
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500400 if (++tail == nvmeq->q_depth)
401 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300402 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
403 nvmeq->dbbuf_sq_ei))
404 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500405 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500406}
407
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100408static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100410 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700411 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412}
413
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200414static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500415{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100416 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700417 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100418 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500419
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100420 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
421 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
422 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200423 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100424 } else {
425 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700426 }
427
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100428 iod->aborted = 0;
429 iod->npages = -1;
430 iod->nents = 0;
431 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700432
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200433 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700434}
435
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100436static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500437{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100438 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100439 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500440 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100441 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500442 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500443
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500444 if (iod->npages == 0)
445 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
446 for (i = 0; i < iod->npages; i++) {
447 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500448 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500449 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500450 prp_dma = next_prp_dma;
451 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700452
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100453 if (iod->sg != iod->inline_sg)
454 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600455}
456
Keith Busch52b68d72015-02-23 09:16:21 -0700457#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700458static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
459{
460 if (be32_to_cpu(pi->ref_tag) == v)
461 pi->ref_tag = cpu_to_be32(p);
462}
463
464static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
465{
466 if (be32_to_cpu(pi->ref_tag) == p)
467 pi->ref_tag = cpu_to_be32(v);
468}
469
470/**
471 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
472 *
473 * The virtual start sector is the one that was originally submitted by the
474 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
475 * start sector may be different. Remap protection information to match the
476 * physical LBA on writes, and back to the original seed on reads.
477 *
478 * Type 0 and 3 do not have a ref tag, so no remapping required.
479 */
480static void nvme_dif_remap(struct request *req,
481 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
482{
483 struct nvme_ns *ns = req->rq_disk->private_data;
484 struct bio_integrity_payload *bip;
485 struct t10_pi_tuple *pi;
486 void *p, *pmap;
487 u32 i, nlb, ts, phys, virt;
488
489 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
490 return;
491
492 bip = bio_integrity(req->bio);
493 if (!bip)
494 return;
495
496 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700497
498 p = pmap;
499 virt = bip_get_seed(bip);
500 phys = nvme_block_nr(ns, blk_rq_pos(req));
501 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400502 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700503
504 for (i = 0; i < nlb; i++, virt++, phys++) {
505 pi = (struct t10_pi_tuple *)p;
506 dif_swap(phys, virt, pi);
507 p += ts;
508 }
509 kunmap_atomic(pmap);
510}
Keith Busch52b68d72015-02-23 09:16:21 -0700511#else /* CONFIG_BLK_DEV_INTEGRITY */
512static void nvme_dif_remap(struct request *req,
513 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
514{
515}
516static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
517{
518}
519static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
520{
521}
Keith Busch52b68d72015-02-23 09:16:21 -0700522#endif
523
Christoph Hellwigb131c612017-01-13 12:29:12 +0100524static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500525{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100526 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500527 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100528 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500529 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500530 int dma_len = sg_dma_len(sg);
531 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100532 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500533 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500534 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100535 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500536 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500537 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500538
Keith Busch1d090622014-06-23 11:34:01 -0600539 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500540 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200541 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500542
Keith Busch1d090622014-06-23 11:34:01 -0600543 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500544 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600545 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500546 } else {
547 sg = sg_next(sg);
548 dma_addr = sg_dma_address(sg);
549 dma_len = sg_dma_len(sg);
550 }
551
Keith Busch1d090622014-06-23 11:34:01 -0600552 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600553 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200554 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500555 }
556
Keith Busch1d090622014-06-23 11:34:01 -0600557 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500558 if (nprps <= (256 / 8)) {
559 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500560 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500561 } else {
562 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500563 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500564 }
565
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200566 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400567 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600568 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500569 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200570 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400571 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500572 list[0] = prp_list;
573 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500574 i = 0;
575 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600576 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500577 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200578 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500579 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200580 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500581 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400582 prp_list[0] = old_prp_list[i - 1];
583 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
584 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500585 }
586 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600587 dma_len -= page_size;
588 dma_addr += page_size;
589 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500590 if (length <= 0)
591 break;
592 if (dma_len > 0)
593 continue;
594 BUG_ON(dma_len < 0);
595 sg = sg_next(sg);
596 dma_addr = sg_dma_address(sg);
597 dma_len = sg_dma_len(sg);
598 }
599
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200600 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500601}
602
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200603static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100604 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200605{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100606 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200607 struct request_queue *q = req->q;
608 enum dma_data_direction dma_dir = rq_data_dir(req) ?
609 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200610 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200611
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700612 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200613 iod->nents = blk_rq_map_sg(q, req, iod->sg);
614 if (!iod->nents)
615 goto out;
616
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200617 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700618 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
619 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200620 goto out;
621
Christoph Hellwigb131c612017-01-13 12:29:12 +0100622 if (!nvme_setup_prps(dev, req))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200623 goto out_unmap;
624
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200625 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200626 if (blk_integrity_rq(req)) {
627 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
628 goto out_unmap;
629
Christoph Hellwigbf684052015-10-26 17:12:51 +0900630 sg_init_table(&iod->meta_sg, 1);
631 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200632 goto out_unmap;
633
634 if (rq_data_dir(req))
635 nvme_dif_remap(req, nvme_dif_prep);
636
Christoph Hellwigbf684052015-10-26 17:12:51 +0900637 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200638 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200639 }
640
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200641 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
642 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200643 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900644 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200645 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200646
647out_unmap:
648 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
649out:
650 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200651}
652
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100653static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100654{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100655 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100656 enum dma_data_direction dma_dir = rq_data_dir(req) ?
657 DMA_TO_DEVICE : DMA_FROM_DEVICE;
658
659 if (iod->nents) {
660 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
661 if (blk_integrity_rq(req)) {
662 if (!rq_data_dir(req))
663 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900664 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100665 }
666 }
667
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700668 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100669 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500670}
671
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700672/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200673 * NOTE: ns is NULL when called on the admin queue.
674 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200675static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700676 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600677{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700678 struct nvme_ns *ns = hctx->queue->queuedata;
679 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200680 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700681 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200682 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200683 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700684
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700685 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200686 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100687 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600688
Christoph Hellwigb131c612017-01-13 12:29:12 +0100689 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200690 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700691 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600692
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200693 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100694 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200695 if (ret)
696 goto out_cleanup_iod;
697 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700698
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100699 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200700
701 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700702 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200703 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700704 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700705 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700706 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200707 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700708 nvme_process_cq(nvmeq);
709 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200710 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700711out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100712 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700713out_free_cmd:
714 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200715 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500716}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500717
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200718static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100719{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100720 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100721
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200722 nvme_unmap_data(iod->nvmeq->dev, req);
723 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500724}
725
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100726/* We read the CQE phase first to check if the rest of the entry is valid */
727static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
728 u16 phase)
729{
730 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
731}
732
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300733static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
734{
735 u16 head = nvmeq->cq_head;
736
737 if (likely(nvmeq->cq_vector >= 0)) {
738 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
739 nvmeq->dbbuf_cq_ei))
740 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
741 }
742}
743
Jens Axboea0fa9642015-11-03 20:37:26 -0700744static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500745{
Matthew Wilcox82123462011-01-20 13:24:06 -0500746 u16 head, phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500747
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500748 head = nvmeq->cq_head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500749 phase = nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500750
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100751 while (nvme_cqe_valid(nvmeq, head, phase)) {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500752 struct nvme_completion cqe = nvmeq->cqes[head];
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100753 struct request *req;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100754
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500755 if (++head == nvmeq->q_depth) {
756 head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -0500757 phase = !phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500758 }
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100759
Jens Axboea0fa9642015-11-03 20:37:26 -0700760 if (tag && *tag == cqe.command_id)
761 *tag = -1;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100762
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100763 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700764 dev_warn(nvmeq->dev->ctrl.device,
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100765 "invalid id %d completed on queue %d\n",
766 cqe.command_id, le16_to_cpu(cqe.sq_id));
767 continue;
768 }
769
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100770 /*
771 * AEN requests are special as they don't time out and can
772 * survive any kind of queue freeze and often don't respond to
773 * aborts. We don't even bother to allocate a struct request
774 * for them but rather special case them here.
775 */
776 if (unlikely(nvmeq->qid == 0 &&
777 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800778 nvme_complete_async_event(&nvmeq->dev->ctrl,
779 cqe.status, &cqe.result);
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100780 continue;
781 }
782
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100783 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200784 nvme_end_request(req, cqe.status, cqe.result);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500785 }
786
Matthew Wilcox82123462011-01-20 13:24:06 -0500787 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
Jens Axboea0fa9642015-11-03 20:37:26 -0700788 return;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500789
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500790 nvmeq->cq_head = head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500791 nvmeq->cq_phase = phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500792
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300793 nvme_ring_cq_doorbell(nvmeq);
794
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400795 nvmeq->cqe_seen = 1;
Jens Axboea0fa9642015-11-03 20:37:26 -0700796}
797
798static void nvme_process_cq(struct nvme_queue *nvmeq)
799{
800 __nvme_process_cq(nvmeq, NULL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500801}
802
803static irqreturn_t nvme_irq(int irq, void *data)
804{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500805 irqreturn_t result;
806 struct nvme_queue *nvmeq = data;
807 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400808 nvme_process_cq(nvmeq);
809 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
810 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500811 spin_unlock(&nvmeq->q_lock);
812 return result;
813}
814
815static irqreturn_t nvme_irq_check(int irq, void *data)
816{
817 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100818 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
819 return IRQ_WAKE_THREAD;
820 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500821}
822
Keith Busch7776db12017-02-24 17:59:28 -0500823static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700824{
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100825 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
Jens Axboea0fa9642015-11-03 20:37:26 -0700826 spin_lock_irq(&nvmeq->q_lock);
827 __nvme_process_cq(nvmeq, &tag);
828 spin_unlock_irq(&nvmeq->q_lock);
829
830 if (tag == -1)
831 return 1;
832 }
833
834 return 0;
835}
836
Keith Busch7776db12017-02-24 17:59:28 -0500837static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
838{
839 struct nvme_queue *nvmeq = hctx->driver_data;
840
841 return __nvme_poll(nvmeq, tag);
842}
843
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200844static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500845{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200846 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100847 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700848 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700849
850 memset(&c, 0, sizeof(c));
851 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200852 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700853
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100854 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200855 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100856 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700857}
858
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500859static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
860{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500861 struct nvme_command c;
862
863 memset(&c, 0, sizeof(c));
864 c.delete_queue.opcode = opcode;
865 c.delete_queue.qid = cpu_to_le16(id);
866
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100867 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500868}
869
870static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
871 struct nvme_queue *nvmeq)
872{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500873 struct nvme_command c;
874 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
875
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200876 /*
877 * Note: we (ab)use the fact the the prp fields survive if no data
878 * is attached to the request.
879 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500880 memset(&c, 0, sizeof(c));
881 c.create_cq.opcode = nvme_admin_create_cq;
882 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
883 c.create_cq.cqid = cpu_to_le16(qid);
884 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
885 c.create_cq.cq_flags = cpu_to_le16(flags);
886 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
887
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100888 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500889}
890
891static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
892 struct nvme_queue *nvmeq)
893{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500894 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400895 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500896
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200897 /*
898 * Note: we (ab)use the fact the the prp fields survive if no data
899 * is attached to the request.
900 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500901 memset(&c, 0, sizeof(c));
902 c.create_sq.opcode = nvme_admin_create_sq;
903 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
904 c.create_sq.sqid = cpu_to_le16(qid);
905 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
906 c.create_sq.sq_flags = cpu_to_le16(flags);
907 c.create_sq.cqid = cpu_to_le16(qid);
908
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100909 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500910}
911
912static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
913{
914 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
915}
916
917static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
918{
919 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
920}
921
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200922static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400923{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100924 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
925 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400926
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200927 dev_warn(nvmeq->dev->ctrl.device,
928 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100929 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100930 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200931}
932
Keith Buschb2a0eb12017-06-07 20:32:50 +0200933static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
934{
935
936 /* If true, indicates loss of adapter communication, possibly by a
937 * NVMe Subsystem reset.
938 */
939 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
940
941 /* If there is a reset ongoing, we shouldn't reset again. */
942 if (dev->ctrl.state == NVME_CTRL_RESETTING)
943 return false;
944
945 /* We shouldn't reset unless the controller is on fatal error state
946 * _or_ if we lost the communication with it.
947 */
948 if (!(csts & NVME_CSTS_CFS) && !nssro)
949 return false;
950
951 /* If PCI error recovery process is happening, we cannot reset or
952 * the recovery mechanism will surely fail.
953 */
954 if (pci_channel_offline(to_pci_dev(dev->dev)))
955 return false;
956
957 return true;
958}
959
960static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
961{
962 /* Read a config register to help see what died. */
963 u16 pci_status;
964 int result;
965
966 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
967 &pci_status);
968 if (result == PCIBIOS_SUCCESSFUL)
969 dev_warn(dev->ctrl.device,
970 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
971 csts, pci_status);
972 else
973 dev_warn(dev->ctrl.device,
974 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
975 csts, result);
976}
977
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200978static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200979{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100980 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
981 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700982 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700983 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700984 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +0200985 u32 csts = readl(dev->bar + NVME_REG_CSTS);
986
987 /*
988 * Reset immediately if the controller is failed
989 */
990 if (nvme_should_reset(dev, csts)) {
991 nvme_warn_reset(dev, csts);
992 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200993 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +0200994 return BLK_EH_HANDLED;
995 }
Keith Buschc30341d2013-12-10 13:10:38 -0700996
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200997 /*
Keith Busch7776db12017-02-24 17:59:28 -0500998 * Did we miss an interrupt?
999 */
1000 if (__nvme_poll(nvmeq, req->tag)) {
1001 dev_warn(dev->ctrl.device,
1002 "I/O %d QID %d timeout, completion polled\n",
1003 req->tag, nvmeq->qid);
1004 return BLK_EH_HANDLED;
1005 }
1006
1007 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001008 * Shutdown immediately if controller times out while starting. The
1009 * reset work will see the pci device disabled when it gets the forced
1010 * cancellation error. All outstanding requests are completed on
1011 * shutdown, so we return BLK_EH_HANDLED.
1012 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001013 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001014 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001015 "I/O %d QID %d timeout, disable controller\n",
1016 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001017 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001018 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001019 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001020 }
1021
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001022 /*
1023 * Shutdown the controller immediately and schedule a reset if the
1024 * command was already aborted once before and still hasn't been
1025 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001026 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001027 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001028 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001029 "I/O %d QID %d timeout, reset controller\n",
1030 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001031 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001032 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001033
Keith Busche1569a12015-11-26 12:11:07 +01001034 /*
1035 * Mark the request as handled, since the inline shutdown
1036 * forces all outstanding requests to complete.
1037 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001038 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001039 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001040 }
Keith Buschc30341d2013-12-10 13:10:38 -07001041
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001042 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1043 atomic_inc(&dev->ctrl.abort_limit);
1044 return BLK_EH_RESET_TIMER;
1045 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001046 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001047
Keith Buschc30341d2013-12-10 13:10:38 -07001048 memset(&cmd, 0, sizeof(cmd));
1049 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001050 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001051 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001052
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001053 dev_warn(nvmeq->dev->ctrl.device,
1054 "I/O %d QID %d timeout, aborting\n",
1055 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001056
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001057 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001058 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001059 if (IS_ERR(abort_req)) {
1060 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001061 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001062 }
Keith Buschc30341d2013-12-10 13:10:38 -07001063
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001064 abort_req->timeout = ADMIN_TIMEOUT;
1065 abort_req->end_io_data = NULL;
1066 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001067
Keith Busch7a509a62015-01-07 18:55:53 -07001068 /*
1069 * The aborted req will be completed on receiving the abort req.
1070 * We enable the timer again. If hit twice, it'll cause a device reset,
1071 * as the device then is in a faulty state.
1072 */
Keith Busch07836e62015-02-19 10:34:48 -07001073 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001074}
1075
Keith Buschf435c282014-07-07 09:14:42 -06001076static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001077{
1078 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1079 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001080 if (nvmeq->sq_cmds)
1081 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001082 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1083 kfree(nvmeq);
1084}
1085
Keith Buscha1a5ef92013-12-16 13:50:00 -05001086static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001087{
1088 int i;
1089
Keith Buscha1a5ef92013-12-16 13:50:00 -05001090 for (i = dev->queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001091 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch22404272013-07-15 15:02:20 -06001092 dev->queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001093 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001094 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001095 }
Keith Busch22404272013-07-15 15:02:20 -06001096}
1097
Keith Busch4d115422013-12-10 13:10:40 -07001098/**
1099 * nvme_suspend_queue - put queue into suspended state
1100 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001101 */
1102static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001103{
Keith Busch2b25d982014-12-22 12:59:04 -07001104 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001105
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001106 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001107 if (nvmeq->cq_vector == -1) {
1108 spin_unlock_irq(&nvmeq->q_lock);
1109 return 1;
1110 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001111 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001112 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001113 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001114 spin_unlock_irq(&nvmeq->q_lock);
1115
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001116 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Keith Busch25646262016-01-04 09:10:57 -07001117 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001118
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001119 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001120
Keith Busch4d115422013-12-10 13:10:40 -07001121 return 0;
1122}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001123
Keith Buscha5cdb682016-01-12 14:41:18 -07001124static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001125{
Keith Buscha5cdb682016-01-12 14:41:18 -07001126 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001127
1128 if (!nvmeq)
1129 return;
1130 if (nvme_suspend_queue(nvmeq))
1131 return;
1132
Keith Buscha5cdb682016-01-12 14:41:18 -07001133 if (shutdown)
1134 nvme_shutdown_ctrl(&dev->ctrl);
1135 else
1136 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1137 dev->bar + NVME_REG_CAP));
Keith Busch07836e62015-02-19 10:34:48 -07001138
1139 spin_lock_irq(&nvmeq->q_lock);
1140 nvme_process_cq(nvmeq);
1141 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001142}
1143
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001144static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1145 int entry_size)
1146{
1147 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001148 unsigned q_size_aligned = roundup(q_depth * entry_size,
1149 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001150
1151 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001152 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001153 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001154 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001155
1156 /*
1157 * Ensure the reduced q_depth is above some threshold where it
1158 * would be better to map queues in system memory with the
1159 * original depth
1160 */
1161 if (q_depth < 64)
1162 return -ENOMEM;
1163 }
1164
1165 return q_depth;
1166}
1167
1168static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1169 int qid, int depth)
1170{
1171 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001172 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1173 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001174 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1175 nvmeq->sq_cmds_io = dev->cmb + offset;
1176 } else {
1177 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1178 &nvmeq->sq_dma_addr, GFP_KERNEL);
1179 if (!nvmeq->sq_cmds)
1180 return -ENOMEM;
1181 }
1182
1183 return 0;
1184}
1185
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001186static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001187 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001188{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001189 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1190 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001191 if (!nvmeq)
1192 return NULL;
1193
Christoph Hellwige75ec752015-05-22 11:12:39 +02001194 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001195 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001196 if (!nvmeq->cqes)
1197 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001198
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001199 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001200 goto free_cqdma;
1201
Christoph Hellwige75ec752015-05-22 11:12:39 +02001202 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001203 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001204 spin_lock_init(&nvmeq->q_lock);
1205 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001206 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001207 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001208 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001209 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001210 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001211 dev->queues[qid] = nvmeq;
Jon Derrick36a7e992015-05-27 12:26:23 -06001212 dev->queue_count++;
1213
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001214 return nvmeq;
1215
1216 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001217 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001218 nvmeq->cq_dma_addr);
1219 free_nvmeq:
1220 kfree(nvmeq);
1221 return NULL;
1222}
1223
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001224static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001225{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001226 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1227 int nr = nvmeq->dev->ctrl.instance;
1228
1229 if (use_threaded_interrupts) {
1230 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1231 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1232 } else {
1233 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1234 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1235 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001236}
1237
Keith Busch22404272013-07-15 15:02:20 -06001238static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001239{
Keith Busch22404272013-07-15 15:02:20 -06001240 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001241
Keith Busch7be50e92014-09-10 15:48:47 -06001242 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001243 nvmeq->sq_tail = 0;
1244 nvmeq->cq_head = 0;
1245 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001246 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001247 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001248 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001249 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001250 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001251}
1252
1253static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1254{
1255 struct nvme_dev *dev = nvmeq->dev;
1256 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001257
Keith Busch2b25d982014-12-22 12:59:04 -07001258 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001259 result = adapter_alloc_cq(dev, qid, nvmeq);
1260 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001261 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001262
1263 result = adapter_alloc_sq(dev, qid, nvmeq);
1264 if (result < 0)
1265 goto release_cq;
1266
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001267 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001268 if (result < 0)
1269 goto release_sq;
1270
Keith Busch22404272013-07-15 15:02:20 -06001271 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001272 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001273
1274 release_sq:
1275 adapter_delete_sq(dev, qid);
1276 release_cq:
1277 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001278 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001279}
1280
Eric Biggersf363b082017-03-30 13:39:16 -07001281static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001282 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001283 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001284 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001285 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001286 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001287 .timeout = nvme_timeout,
1288};
1289
Eric Biggersf363b082017-03-30 13:39:16 -07001290static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001291 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001292 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001293 .init_hctx = nvme_init_hctx,
1294 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001295 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001296 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001297 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001298};
1299
Keith Buschea191d22015-01-07 18:55:49 -07001300static void nvme_dev_remove_admin(struct nvme_dev *dev)
1301{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001302 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001303 /*
1304 * If the controller was reset during removal, it's possible
1305 * user requests may be waiting on a stopped queue. Start the
1306 * queue to flush these to completion.
1307 */
1308 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001309 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001310 blk_mq_free_tag_set(&dev->admin_tagset);
1311 }
1312}
1313
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001314static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1315{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001316 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001317 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1318 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001319
1320 /*
1321 * Subtract one to leave an empty queue entry for 'Full Queue'
1322 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1323 */
1324 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001325 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001326 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001327 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001328 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001329 dev->admin_tagset.driver_data = dev;
1330
1331 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1332 return -ENOMEM;
1333
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001334 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1335 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001336 blk_mq_free_tag_set(&dev->admin_tagset);
1337 return -ENOMEM;
1338 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001339 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001340 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001341 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001342 return -ENODEV;
1343 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001344 } else
Keith Busch25646262016-01-04 09:10:57 -07001345 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001346
1347 return 0;
1348}
1349
Xu Yu97f6ef62017-05-24 16:39:55 +08001350static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1351{
1352 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1353}
1354
1355static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1356{
1357 struct pci_dev *pdev = to_pci_dev(dev->dev);
1358
1359 if (size <= dev->bar_mapped_size)
1360 return 0;
1361 if (size > pci_resource_len(pdev, 0))
1362 return -ENOMEM;
1363 if (dev->bar)
1364 iounmap(dev->bar);
1365 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1366 if (!dev->bar) {
1367 dev->bar_mapped_size = 0;
1368 return -ENOMEM;
1369 }
1370 dev->bar_mapped_size = size;
1371 dev->dbs = dev->bar + NVME_REG_DBS;
1372
1373 return 0;
1374}
1375
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001376static int nvme_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001377{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001378 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001379 u32 aqa;
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001380 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001381 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001382
Xu Yu97f6ef62017-05-24 16:39:55 +08001383 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1384 if (result < 0)
1385 return result;
1386
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001387 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Keith Buschdfbac8c2015-08-10 15:20:40 -06001388 NVME_CAP_NSSRC(cap) : 0;
1389
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001390 if (dev->subsystem &&
1391 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1392 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001393
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001394 result = nvme_disable_ctrl(&dev->ctrl, cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001395 if (result < 0)
1396 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001398 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001399 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001400 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1401 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001402 if (!nvmeq)
1403 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001404 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001405
1406 aqa = nvmeq->q_depth - 1;
1407 aqa |= aqa << 16;
1408
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001409 writel(aqa, dev->bar + NVME_REG_AQA);
1410 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1411 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001412
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001413 result = nvme_enable_ctrl(&dev->ctrl, cap);
Keith Busch025c5572013-05-01 13:07:51 -06001414 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001415 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001416
Keith Busch2b25d982014-12-22 12:59:04 -07001417 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001418 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001419 if (result) {
1420 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001421 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001422 }
Keith Busch025c5572013-05-01 13:07:51 -06001423
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001424 return result;
1425}
1426
Christoph Hellwig749941f2015-11-26 11:46:39 +01001427static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001428{
Keith Busch949928c2015-12-17 17:08:15 -07001429 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001430 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001431
Christoph Hellwig749941f2015-11-26 11:46:39 +01001432 for (i = dev->queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001433 /* vector == qid - 1, match nvme_create_queue */
1434 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1435 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001436 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001437 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001438 }
1439 }
Keith Busch42f61422014-03-24 10:46:25 -06001440
Keith Busch949928c2015-12-17 17:08:15 -07001441 max = min(dev->max_qid, dev->queue_count - 1);
1442 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001443 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001444 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001445 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001446 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001447
1448 /*
1449 * Ignore failing Create SQ/CQ commands, we can continue with less
1450 * than the desired aount of queues, and even a controller without
1451 * I/O queues an still be used to issue admin commands. This might
1452 * be useful to upgrade a buggy firmware for example.
1453 */
1454 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001455}
1456
Stephen Bates202021c2016-10-05 20:01:12 -06001457static ssize_t nvme_cmb_show(struct device *dev,
1458 struct device_attribute *attr,
1459 char *buf)
1460{
1461 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1462
Stephen Batesc9658092016-12-16 11:54:50 -07001463 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001464 ndev->cmbloc, ndev->cmbsz);
1465}
1466static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1467
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001468static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1469{
1470 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001471 resource_size_t bar_size;
1472 struct pci_dev *pdev = to_pci_dev(dev->dev);
1473 void __iomem *cmb;
1474 dma_addr_t dma_addr;
1475
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001476 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001477 if (!(NVME_CMB_SZ(dev->cmbsz)))
1478 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001479 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001480
Stephen Bates202021c2016-10-05 20:01:12 -06001481 if (!use_cmb_sqes)
1482 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001483
1484 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1485 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001486 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1487 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001488
1489 if (offset > bar_size)
1490 return NULL;
1491
1492 /*
1493 * Controllers may support a CMB size larger than their BAR,
1494 * for example, due to being behind a bridge. Reduce the CMB to
1495 * the reported size of the BAR
1496 */
1497 if (size > bar_size - offset)
1498 size = bar_size - offset;
1499
Stephen Bates202021c2016-10-05 20:01:12 -06001500 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001501 cmb = ioremap_wc(dma_addr, size);
1502 if (!cmb)
1503 return NULL;
1504
1505 dev->cmb_dma_addr = dma_addr;
1506 dev->cmb_size = size;
1507 return cmb;
1508}
1509
1510static inline void nvme_release_cmb(struct nvme_dev *dev)
1511{
1512 if (dev->cmb) {
1513 iounmap(dev->cmb);
1514 dev->cmb = NULL;
Jon Derrickf63572d2017-05-05 14:52:06 -06001515 if (dev->cmbsz) {
1516 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1517 &dev_attr_cmb.attr, NULL);
1518 dev->cmbsz = 0;
1519 }
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001520 }
1521}
1522
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001523static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1524{
1525 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1526 struct nvme_command c;
1527 u64 dma_addr;
1528 int ret;
1529
1530 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1531 DMA_TO_DEVICE);
1532 if (dma_mapping_error(dev->dev, dma_addr))
1533 return -ENOMEM;
1534
1535 memset(&c, 0, sizeof(c));
1536 c.features.opcode = nvme_admin_set_features;
1537 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1538 c.features.dword11 = cpu_to_le32(bits);
1539 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1540 ilog2(dev->ctrl.page_size));
1541 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1542 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1543 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1544
1545 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1546 if (ret) {
1547 dev_warn(dev->ctrl.device,
1548 "failed to set host mem (err %d, flags %#x).\n",
1549 ret, bits);
1550 }
1551 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1552 return ret;
1553}
1554
1555static void nvme_free_host_mem(struct nvme_dev *dev)
1556{
1557 int i;
1558
1559 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1560 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1561 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1562
1563 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1564 le64_to_cpu(desc->addr));
1565 }
1566
1567 kfree(dev->host_mem_desc_bufs);
1568 dev->host_mem_desc_bufs = NULL;
1569 kfree(dev->host_mem_descs);
1570 dev->host_mem_descs = NULL;
1571}
1572
1573static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1574{
1575 struct nvme_host_mem_buf_desc *descs;
1576 u32 chunk_size, max_entries, i = 0;
1577 void **bufs;
1578 u64 size, tmp;
1579
1580 /* start big and work our way down */
1581 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1582retry:
1583 tmp = (preferred + chunk_size - 1);
1584 do_div(tmp, chunk_size);
1585 max_entries = tmp;
1586 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1587 if (!descs)
1588 goto out;
1589
1590 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1591 if (!bufs)
1592 goto out_free_descs;
1593
1594 for (size = 0; size < preferred; size += chunk_size) {
1595 u32 len = min_t(u64, chunk_size, preferred - size);
1596 dma_addr_t dma_addr;
1597
1598 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1599 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1600 if (!bufs[i])
1601 break;
1602
1603 descs[i].addr = cpu_to_le64(dma_addr);
1604 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1605 i++;
1606 }
1607
1608 if (!size || (min && size < min)) {
1609 dev_warn(dev->ctrl.device,
1610 "failed to allocate host memory buffer.\n");
1611 goto out_free_bufs;
1612 }
1613
1614 dev_info(dev->ctrl.device,
1615 "allocated %lld MiB host memory buffer.\n",
1616 size >> ilog2(SZ_1M));
1617 dev->nr_host_mem_descs = i;
1618 dev->host_mem_size = size;
1619 dev->host_mem_descs = descs;
1620 dev->host_mem_desc_bufs = bufs;
1621 return 0;
1622
1623out_free_bufs:
1624 while (--i >= 0) {
1625 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1626
1627 dma_free_coherent(dev->dev, size, bufs[i],
1628 le64_to_cpu(descs[i].addr));
1629 }
1630
1631 kfree(bufs);
1632out_free_descs:
1633 kfree(descs);
1634out:
1635 /* try a smaller chunk size if we failed early */
1636 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1637 chunk_size /= 2;
1638 goto retry;
1639 }
1640 dev->host_mem_descs = NULL;
1641 return -ENOMEM;
1642}
1643
1644static void nvme_setup_host_mem(struct nvme_dev *dev)
1645{
1646 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1647 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1648 u64 min = (u64)dev->ctrl.hmmin * 4096;
1649 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1650
1651 preferred = min(preferred, max);
1652 if (min > max) {
1653 dev_warn(dev->ctrl.device,
1654 "min host memory (%lld MiB) above limit (%d MiB).\n",
1655 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1656 nvme_free_host_mem(dev);
1657 return;
1658 }
1659
1660 /*
1661 * If we already have a buffer allocated check if we can reuse it.
1662 */
1663 if (dev->host_mem_descs) {
1664 if (dev->host_mem_size >= min)
1665 enable_bits |= NVME_HOST_MEM_RETURN;
1666 else
1667 nvme_free_host_mem(dev);
1668 }
1669
1670 if (!dev->host_mem_descs) {
1671 if (nvme_alloc_host_mem(dev, min, preferred))
1672 return;
1673 }
1674
1675 if (nvme_set_host_mem(dev, enable_bits))
1676 nvme_free_host_mem(dev);
1677}
1678
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001679static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001680{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001681 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001682 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001683 int result, nr_io_queues;
1684 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001685
Keith Busch2800b8e2016-05-13 12:38:09 -06001686 nr_io_queues = num_online_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001687 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1688 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001689 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001690
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001691 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001692 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001693
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001694 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1695 result = nvme_cmb_qdepth(dev, nr_io_queues,
1696 sizeof(struct nvme_command));
1697 if (result > 0)
1698 dev->q_depth = result;
1699 else
1700 nvme_release_cmb(dev);
1701 }
1702
Xu Yu97f6ef62017-05-24 16:39:55 +08001703 do {
1704 size = db_bar_size(dev, nr_io_queues);
1705 result = nvme_remap_bar(dev, size);
1706 if (!result)
1707 break;
1708 if (!--nr_io_queues)
1709 return -ENOMEM;
1710 } while (1);
1711 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001712
Keith Busch9d713c22013-07-15 15:02:24 -06001713 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001714 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001715
Jens Axboee32efbf2014-11-14 09:49:26 -07001716 /*
1717 * If we enable msix early due to not intx, disable it again before
1718 * setting up the full range we need.
1719 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001720 pci_free_irq_vectors(pdev);
1721 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1722 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1723 if (nr_io_queues <= 0)
1724 return -EIO;
1725 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001726
Matthew Wilcox063a8092013-06-20 10:53:48 -04001727 /*
1728 * Should investigate if there's a performance win from allocating
1729 * more queues than interrupt vectors; it might allow the submission
1730 * path to scale better, even if the receive path is limited by the
1731 * number of interrupts.
1732 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001733
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001734 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001735 if (result) {
1736 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001737 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001738 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001739 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001740}
1741
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001742static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001743{
1744 struct nvme_queue *nvmeq = req->end_io_data;
1745
1746 blk_mq_free_request(req);
1747 complete(&nvmeq->dev->ioq_wait);
1748}
1749
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001750static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001751{
1752 struct nvme_queue *nvmeq = req->end_io_data;
1753
1754 if (!error) {
1755 unsigned long flags;
1756
Ming Lin2e39e0f2016-04-05 10:32:04 -07001757 /*
1758 * We might be called with the AQ q_lock held
1759 * and the I/O queue q_lock should always
1760 * nest inside the AQ one.
1761 */
1762 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1763 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001764 nvme_process_cq(nvmeq);
1765 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1766 }
1767
1768 nvme_del_queue_end(req, error);
1769}
1770
1771static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1772{
1773 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1774 struct request *req;
1775 struct nvme_command cmd;
1776
1777 memset(&cmd, 0, sizeof(cmd));
1778 cmd.delete_queue.opcode = opcode;
1779 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1780
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001781 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001782 if (IS_ERR(req))
1783 return PTR_ERR(req);
1784
1785 req->timeout = ADMIN_TIMEOUT;
1786 req->end_io_data = nvmeq;
1787
1788 blk_execute_rq_nowait(q, NULL, req, false,
1789 opcode == nvme_admin_delete_cq ?
1790 nvme_del_cq_end : nvme_del_queue_end);
1791 return 0;
1792}
1793
Keith Busch70659062016-10-12 09:22:16 -06001794static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001795{
Keith Busch70659062016-10-12 09:22:16 -06001796 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001797 unsigned long timeout;
1798 u8 opcode = nvme_admin_delete_sq;
1799
1800 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001801 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001802
1803 reinit_completion(&dev->ioq_wait);
1804 retry:
1805 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001806 for (; i > 0; i--, sent++)
1807 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001808 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001809
Keith Buschdb3cbff2016-01-12 14:41:17 -07001810 while (sent--) {
1811 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1812 if (timeout == 0)
1813 return;
1814 if (i)
1815 goto retry;
1816 }
1817 opcode = nvme_admin_delete_cq;
1818 }
1819}
1820
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001821/*
1822 * Return: error value if an error occurred setting up the queues or calling
1823 * Identify Device. 0 if these succeeded, even if adding some of the
1824 * namespaces failed. At the moment, these failures are silent. TBD which
1825 * failures should be reported.
1826 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001827static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001828{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001829 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001830 dev->tagset.ops = &nvme_mq_ops;
1831 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1832 dev->tagset.timeout = NVME_IO_TIMEOUT;
1833 dev->tagset.numa_node = dev_to_node(dev->dev);
1834 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001835 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001836 dev->tagset.cmd_size = nvme_cmd_size(dev);
1837 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1838 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001839
Keith Buschffe77042015-06-08 10:08:15 -06001840 if (blk_mq_alloc_tag_set(&dev->tagset))
1841 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001842 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001843
1844 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001845 } else {
1846 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1847
1848 /* Free previously allocated queues that are no longer usable */
1849 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001850 }
Keith Busch949928c2015-12-17 17:08:15 -07001851
Keith Busche1e5e562015-02-19 13:39:03 -07001852 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001853}
1854
Keith Buschb00a7262016-02-24 09:15:52 -07001855static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001856{
Keith Busch42f61422014-03-24 10:46:25 -06001857 u64 cap;
Keith Buschb00a7262016-02-24 09:15:52 -07001858 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001859 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001860
1861 if (pci_enable_device_mem(pdev))
1862 return result;
1863
Keith Busch0877cb02013-07-15 15:02:19 -06001864 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001865
Christoph Hellwige75ec752015-05-22 11:12:39 +02001866 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1867 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001868 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001869
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001870 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001871 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001872 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001873 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001874
1875 /*
Keith Buscha5229052016-04-08 16:09:10 -06001876 * Some devices and/or platforms don't advertise or work with INTx
1877 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1878 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001879 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001880 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1881 if (result < 0)
1882 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001883
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001884 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1885
Keith Busch42f61422014-03-24 10:46:25 -06001886 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1887 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001888 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001889
1890 /*
1891 * Temporary fix for the Apple controller found in the MacBook8,1 and
1892 * some MacBook7,1 to avoid controller resets and data loss.
1893 */
1894 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1895 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001896 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1897 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001898 dev->q_depth);
1899 }
1900
Stephen Bates202021c2016-10-05 20:01:12 -06001901 /*
1902 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1903 * populate sysfs if a CMB is implemented. Note that we add the
1904 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1905 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1906 * NULL as final argument to sysfs_add_file_to_group.
1907 */
1908
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001909 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001910 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001911
Stephen Bates202021c2016-10-05 20:01:12 -06001912 if (dev->cmbsz) {
1913 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1914 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001915 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001916 "failed to add sysfs attribute for CMB\n");
1917 }
1918 }
1919
Keith Buscha0a34082015-12-07 15:30:31 -07001920 pci_enable_pcie_error_reporting(pdev);
1921 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001922 return 0;
1923
1924 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001925 pci_disable_device(pdev);
1926 return result;
1927}
1928
1929static void nvme_dev_unmap(struct nvme_dev *dev)
1930{
Keith Buschb00a7262016-02-24 09:15:52 -07001931 if (dev->bar)
1932 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001933 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001934}
1935
1936static void nvme_pci_disable(struct nvme_dev *dev)
1937{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001938 struct pci_dev *pdev = to_pci_dev(dev->dev);
1939
Jon Derrickf63572d2017-05-05 14:52:06 -06001940 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001941 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001942
Keith Buscha0a34082015-12-07 15:30:31 -07001943 if (pci_is_enabled(pdev)) {
1944 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001945 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001946 }
Keith Busch4d115422013-12-10 13:10:40 -07001947}
1948
Keith Buscha5cdb682016-01-12 14:41:18 -07001949static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001950{
Keith Busch70659062016-10-12 09:22:16 -06001951 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05001952 bool dead = true;
1953 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06001954
Keith Busch77bf25e2015-11-26 12:21:29 +01001955 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05001956 if (pci_is_enabled(pdev)) {
1957 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1958
1959 if (dev->ctrl.state == NVME_CTRL_LIVE)
1960 nvme_start_freeze(&dev->ctrl);
1961 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1962 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001963 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001964
Keith Busch302ad8c2017-03-01 14:22:12 -05001965 /*
1966 * Give the controller a chance to complete all entered requests if
1967 * doing a safe shutdown.
1968 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001969 if (!dead) {
1970 if (shutdown)
1971 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
1972
1973 /*
1974 * If the controller is still alive tell it to stop using the
1975 * host memory buffer. In theory the shutdown / reset should
1976 * make sure that it doesn't access the host memoery anymore,
1977 * but I'd rather be safe than sorry..
1978 */
1979 if (dev->host_mem_descs)
1980 nvme_set_host_mem(dev, 0);
1981
1982 }
Keith Busch302ad8c2017-03-01 14:22:12 -05001983 nvme_stop_queues(&dev->ctrl);
1984
Keith Busch70659062016-10-12 09:22:16 -06001985 queues = dev->online_queues - 1;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001986 for (i = dev->queue_count - 1; i > 0; i--)
1987 nvme_suspend_queue(dev->queues[i]);
1988
Keith Busch302ad8c2017-03-01 14:22:12 -05001989 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03001990 /* A device might become IO incapable very soon during
1991 * probe, before the admin queue is configured. Thus,
1992 * queue_count can be 0 here.
1993 */
1994 if (dev->queue_count)
1995 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07001996 } else {
Keith Busch70659062016-10-12 09:22:16 -06001997 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07001998 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07001999 }
Keith Buschb00a7262016-02-24 09:15:52 -07002000 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002001
Ming Line1958e62016-05-18 14:05:01 -07002002 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2003 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002004
2005 /*
2006 * The driver will not be starting up queues again if shutting down so
2007 * must flush all entered requests to their failed completion to avoid
2008 * deadlocking blk-mq hot-cpu notifier.
2009 */
2010 if (shutdown)
2011 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002012 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002013}
2014
Matthew Wilcox091b6092011-02-10 09:56:01 -05002015static int nvme_setup_prp_pools(struct nvme_dev *dev)
2016{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002017 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002018 PAGE_SIZE, PAGE_SIZE, 0);
2019 if (!dev->prp_page_pool)
2020 return -ENOMEM;
2021
Matthew Wilcox99802a72011-02-10 10:30:34 -05002022 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002023 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002024 256, 256, 0);
2025 if (!dev->prp_small_pool) {
2026 dma_pool_destroy(dev->prp_page_pool);
2027 return -ENOMEM;
2028 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002029 return 0;
2030}
2031
2032static void nvme_release_prp_pools(struct nvme_dev *dev)
2033{
2034 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002035 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002036}
2037
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002038static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002039{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002040 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002041
Helen Koikef9f38e32017-04-10 12:51:07 -03002042 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002043 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002044 if (dev->tagset.tags)
2045 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002046 if (dev->ctrl.admin_q)
2047 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002048 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002049 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002050 kfree(dev);
2051}
2052
Keith Buschf58944e2016-02-24 09:15:55 -07002053static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2054{
Linus Torvalds237045f2016-03-18 17:13:31 -07002055 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002056
2057 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002058 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002059 if (!schedule_work(&dev->remove_work))
2060 nvme_put_ctrl(&dev->ctrl);
2061}
2062
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002063static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002064{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002065 struct nvme_dev *dev =
2066 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002067 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002068 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002069
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002070 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002071 goto out;
2072
2073 /*
2074 * If we're called to reset a live controller first shut it down before
2075 * moving on.
2076 */
Keith Buschb00a7262016-02-24 09:15:52 -07002077 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002078 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002079
Keith Buschb00a7262016-02-24 09:15:52 -07002080 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002081 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002082 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002083
2084 result = nvme_configure_admin_queue(dev);
2085 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002086 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002087
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002088 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002089 result = nvme_alloc_admin_tags(dev);
2090 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002091 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002092
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002093 result = nvme_init_identify(&dev->ctrl);
2094 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002095 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002096
Scott Bauere286bcf2017-02-22 10:15:07 -07002097 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2098 if (!dev->ctrl.opal_dev)
2099 dev->ctrl.opal_dev =
2100 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2101 else if (was_suspend)
2102 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2103 } else {
2104 free_opal_dev(dev->ctrl.opal_dev);
2105 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002106 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002107
Helen Koikef9f38e32017-04-10 12:51:07 -03002108 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2109 result = nvme_dbbuf_dma_alloc(dev);
2110 if (result)
2111 dev_warn(dev->dev,
2112 "unable to allocate dma for dbbuf\n");
2113 }
2114
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002115 if (dev->ctrl.hmpre)
2116 nvme_setup_host_mem(dev);
2117
Keith Buschf0b50732013-07-15 15:02:21 -06002118 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002119 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002120 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002121
Keith Busch21f033f2016-04-12 11:13:11 -06002122 /*
2123 * A controller that can not execute IO typically requires user
2124 * intervention to correct. For such degraded controllers, the driver
2125 * should not submit commands the user did not request, so skip
2126 * registering for asynchronous event notification on this condition.
2127 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002128 if (dev->online_queues > 1)
2129 nvme_queue_async_events(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002130
Christoph Hellwig2659e572015-10-02 18:51:31 +02002131 /*
2132 * Keep the controller around but remove all namespaces if we don't have
2133 * any working I/O queue.
2134 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002135 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002136 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002137 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002138 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002139 } else {
Keith Busch25646262016-01-04 09:10:57 -07002140 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002141 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002142 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002143 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002144 }
2145
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002146 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2147 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2148 goto out;
2149 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002150
2151 if (dev->online_queues > 1)
Christoph Hellwig5955be22016-04-26 13:51:59 +02002152 nvme_queue_scan(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002153 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002154
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002155 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002156 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002157}
2158
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002159static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002160{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002161 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002162 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002163
Keith Busch69d9a992016-02-24 09:15:56 -07002164 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002165 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002166 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002167 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002168}
2169
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002170static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002171{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002172 *val = readl(to_nvme_dev(ctrl)->bar + off);
2173 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002174}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002175
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002176static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2177{
2178 writel(val, to_nvme_dev(ctrl)->bar + off);
2179 return 0;
2180}
2181
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002182static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2183{
2184 *val = readq(to_nvme_dev(ctrl)->bar + off);
2185 return 0;
2186}
2187
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002188static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002189 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002190 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002191 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002192 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002193 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002194 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002195 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002196 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002197};
Keith Busch4cc06522015-06-05 10:30:08 -06002198
Keith Buschb00a7262016-02-24 09:15:52 -07002199static int nvme_dev_map(struct nvme_dev *dev)
2200{
Keith Buschb00a7262016-02-24 09:15:52 -07002201 struct pci_dev *pdev = to_pci_dev(dev->dev);
2202
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002203 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002204 return -ENODEV;
2205
Xu Yu97f6ef62017-05-24 16:39:55 +08002206 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002207 goto release;
2208
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002209 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002210 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002211 pci_release_mem_regions(pdev);
2212 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002213}
2214
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002215static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2216{
2217 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2218 /*
2219 * Several Samsung devices seem to drop off the PCIe bus
2220 * randomly when APST is on and uses the deepest sleep state.
2221 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2222 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2223 * 950 PRO 256GB", but it seems to be restricted to two Dell
2224 * laptops.
2225 */
2226 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2227 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2228 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2229 return NVME_QUIRK_NO_DEEPEST_PS;
2230 }
2231
2232 return 0;
2233}
2234
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002235static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002236{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002237 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002238 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002239 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002240
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002241 node = dev_to_node(&pdev->dev);
2242 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002243 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002244
2245 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002246 if (!dev)
2247 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002248 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2249 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002250 if (!dev->queues)
2251 goto free;
2252
Christoph Hellwige75ec752015-05-22 11:12:39 +02002253 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002254 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002255
Keith Buschb00a7262016-02-24 09:15:52 -07002256 result = nvme_dev_map(dev);
2257 if (result)
2258 goto free;
2259
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002260 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002261 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002262 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002263 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002264
2265 result = nvme_setup_prp_pools(dev);
2266 if (result)
2267 goto put_pci;
2268
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002269 quirks |= check_dell_samsung_bug(pdev);
2270
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002271 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002272 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002273 if (result)
2274 goto release_pools;
2275
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002276 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002277 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2278
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002279 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002280 return 0;
2281
Keith Busch0877cb02013-07-15 15:02:19 -06002282 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002283 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002284 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002285 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002286 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002287 free:
2288 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002289 kfree(dev);
2290 return result;
2291}
2292
Keith Buschf0d54a52014-05-02 10:40:43 -06002293static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2294{
Keith Buscha6739472014-06-23 16:03:21 -06002295 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002296
Keith Buscha6739472014-06-23 16:03:21 -06002297 if (prepare)
Keith Buscha5cdb682016-01-12 14:41:18 -07002298 nvme_dev_disable(dev, false);
Keith Buscha6739472014-06-23 16:03:21 -06002299 else
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002300 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002301}
2302
Keith Busch09ece142014-01-27 11:29:40 -05002303static void nvme_shutdown(struct pci_dev *pdev)
2304{
2305 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002306 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002307}
2308
Keith Buschf58944e2016-02-24 09:15:55 -07002309/*
2310 * The driver's remove may be called on a device in a partially initialized
2311 * state. This function must not have any dependencies on the device state in
2312 * order to proceed.
2313 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002314static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002315{
2316 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002317
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002318 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2319
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002320 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002321 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002322
Keith Busch6db28ed2017-02-10 18:15:49 -05002323 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002324 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002325 nvme_dev_disable(dev, false);
2326 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002327
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002328 flush_work(&dev->ctrl.reset_work);
Keith Busch53029b02015-11-28 15:41:02 +01002329 nvme_uninit_ctrl(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002330 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002331 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002332 nvme_dev_remove_admin(dev);
2333 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002334 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002335 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002336 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002337}
2338
Keith Busch13880f52016-06-20 09:41:06 -06002339static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2340{
2341 int ret = 0;
2342
2343 if (numvfs == 0) {
2344 if (pci_vfs_assigned(pdev)) {
2345 dev_warn(&pdev->dev,
2346 "Cannot disable SR-IOV VFs while assigned\n");
2347 return -EPERM;
2348 }
2349 pci_disable_sriov(pdev);
2350 return 0;
2351 }
2352
2353 ret = pci_enable_sriov(pdev, numvfs);
2354 return ret ? ret : numvfs;
2355}
2356
Jingoo Han671a6012014-02-13 11:19:14 +09002357#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002358static int nvme_suspend(struct device *dev)
2359{
2360 struct pci_dev *pdev = to_pci_dev(dev);
2361 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2362
Keith Buscha5cdb682016-01-12 14:41:18 -07002363 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002364 return 0;
2365}
2366
2367static int nvme_resume(struct device *dev)
2368{
2369 struct pci_dev *pdev = to_pci_dev(dev);
2370 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002371
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002372 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002373 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002374}
Jingoo Han671a6012014-02-13 11:19:14 +09002375#endif
Keith Buschcd638942013-07-15 15:02:23 -06002376
2377static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002378
Keith Buscha0a34082015-12-07 15:30:31 -07002379static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2380 pci_channel_state_t state)
2381{
2382 struct nvme_dev *dev = pci_get_drvdata(pdev);
2383
2384 /*
2385 * A frozen channel requires a reset. When detected, this method will
2386 * shutdown the controller to quiesce. The controller will be restarted
2387 * after the slot reset through driver's slot_reset callback.
2388 */
Keith Buscha0a34082015-12-07 15:30:31 -07002389 switch (state) {
2390 case pci_channel_io_normal:
2391 return PCI_ERS_RESULT_CAN_RECOVER;
2392 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002393 dev_warn(dev->ctrl.device,
2394 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002395 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002396 return PCI_ERS_RESULT_NEED_RESET;
2397 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002398 dev_warn(dev->ctrl.device,
2399 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002400 return PCI_ERS_RESULT_DISCONNECT;
2401 }
2402 return PCI_ERS_RESULT_NEED_RESET;
2403}
2404
2405static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2406{
2407 struct nvme_dev *dev = pci_get_drvdata(pdev);
2408
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002409 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002410 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002411 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002412 return PCI_ERS_RESULT_RECOVERED;
2413}
2414
2415static void nvme_error_resume(struct pci_dev *pdev)
2416{
2417 pci_cleanup_aer_uncorrect_error_status(pdev);
2418}
2419
Stephen Hemminger1d352032012-09-07 09:33:17 -07002420static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002421 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002422 .slot_reset = nvme_slot_reset,
2423 .resume = nvme_error_resume,
Keith Buschf0d54a52014-05-02 10:40:43 -06002424 .reset_notify = nvme_reset_notify,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002425};
2426
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002427static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002428 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002429 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002430 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002431 { PCI_VDEVICE(INTEL, 0x0a53),
2432 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002433 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002434 { PCI_VDEVICE(INTEL, 0x0a54),
2435 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002436 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002437 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2438 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002439 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2440 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002441 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2442 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002443 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2444 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002445 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002446 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002447 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002448 { 0, }
2449};
2450MODULE_DEVICE_TABLE(pci, nvme_id_table);
2451
2452static struct pci_driver nvme_driver = {
2453 .name = "nvme",
2454 .id_table = nvme_id_table,
2455 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002456 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002457 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002458 .driver = {
2459 .pm = &nvme_dev_pm_ops,
2460 },
Keith Busch13880f52016-06-20 09:41:06 -06002461 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002462 .err_handler = &nvme_err_handler,
2463};
2464
2465static int __init nvme_init(void)
2466{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002467 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002468}
2469
2470static void __exit nvme_exit(void)
2471{
2472 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002473 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002474}
2475
2476MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2477MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002478MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002479module_init(nvme_init);
2480module_exit(nvme_exit);