blob: 4963a407e728427066b2d4731ac6caff08d74bfe [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050041static int use_threaded_interrupts;
42module_param(use_threaded_interrupts, int, 0);
43
Jon Derrick8ffaadf2015-07-20 10:14:09 -060044static bool use_cmb_sqes = true;
45module_param(use_cmb_sqes, bool, 0644);
46MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
47
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020048static unsigned int max_host_mem_size_mb = 128;
49module_param(max_host_mem_size_mb, uint, 0444);
50MODULE_PARM_DESC(max_host_mem_size_mb,
51 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050052
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070053static unsigned int sgl_threshold = SZ_32K;
54module_param(sgl_threshold, uint, 0644);
55MODULE_PARM_DESC(sgl_threshold,
56 "Use SGLs when average request segment size is larger or equal to "
57 "this size. Use 0 to disable SGLs.");
58
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020078 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060087 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 int q_depth;
89 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080091 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010092 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010093 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020096 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 u64 cmb_size;
98 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060099 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700101 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200102
103 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200112 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200113 struct nvme_host_mem_buf_desc *host_mem_descs;
114 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500115};
116
weiping zhangb27c1e62017-07-10 16:46:59 +0800117static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
118{
119 int n = 0, ret;
120
121 ret = kstrtoint(val, 10, &n);
122 if (ret != 0 || n < 2)
123 return -EINVAL;
124
125 return param_set_int(val, kp);
126}
127
Helen Koikef9f38e32017-04-10 12:51:07 -0300128static inline unsigned int sq_idx(unsigned int qid, u32 stride)
129{
130 return qid * 2 * stride;
131}
132
133static inline unsigned int cq_idx(unsigned int qid, u32 stride)
134{
135 return (qid * 2 + 1) * stride;
136}
137
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100138static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
139{
140 return container_of(ctrl, struct nvme_dev, ctrl);
141}
142
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500144 * An NVM Express queue. Each device has at least two (one for admin
145 * commands and one for I/O commands).
146 */
147struct nvme_queue {
148 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500149 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200150 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500151 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600152 struct nvme_command __iomem *sq_cmds_io;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200153 spinlock_t cq_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600155 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 dma_addr_t sq_dma_addr;
157 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500158 u32 __iomem *q_db;
159 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700160 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500161 u16 sq_tail;
162 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600163 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700164 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400165 u8 cq_phase;
Helen Koikef9f38e32017-04-10 12:51:07 -0300166 u32 *dbbuf_sq_db;
167 u32 *dbbuf_cq_db;
168 u32 *dbbuf_sq_ei;
169 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500170};
171
172/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200173 * The nvme_iod describes the data in an I/O, including the list of PRP
174 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100175 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200176 * allocated to store the PRP list.
177 */
178struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800179 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700181 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100182 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200183 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200184 int nents; /* Used in scatterlist */
185 int length; /* Of data, in bytes */
186 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900187 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100188 struct scatterlist *sg;
189 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500190};
191
192/*
193 * Check we didin't inadvertently grow the command struct
194 */
195static inline void _nvme_check_size(void)
196{
197 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
201 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400202 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700203 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500204 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200205 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
206 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500207 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600208 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300209 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
210}
211
212static inline unsigned int nvme_dbbuf_size(u32 stride)
213{
214 return ((num_possible_cpus() + 1) * 8 * stride);
215}
216
217static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
218{
219 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
220
221 if (dev->dbbuf_dbs)
222 return 0;
223
224 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
225 &dev->dbbuf_dbs_dma_addr,
226 GFP_KERNEL);
227 if (!dev->dbbuf_dbs)
228 return -ENOMEM;
229 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
230 &dev->dbbuf_eis_dma_addr,
231 GFP_KERNEL);
232 if (!dev->dbbuf_eis) {
233 dma_free_coherent(dev->dev, mem_size,
234 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
235 dev->dbbuf_dbs = NULL;
236 return -ENOMEM;
237 }
238
239 return 0;
240}
241
242static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
243{
244 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
245
246 if (dev->dbbuf_dbs) {
247 dma_free_coherent(dev->dev, mem_size,
248 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
249 dev->dbbuf_dbs = NULL;
250 }
251 if (dev->dbbuf_eis) {
252 dma_free_coherent(dev->dev, mem_size,
253 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
254 dev->dbbuf_eis = NULL;
255 }
256}
257
258static void nvme_dbbuf_init(struct nvme_dev *dev,
259 struct nvme_queue *nvmeq, int qid)
260{
261 if (!dev->dbbuf_dbs || !qid)
262 return;
263
264 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
266 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
267 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
268}
269
270static void nvme_dbbuf_set(struct nvme_dev *dev)
271{
272 struct nvme_command c;
273
274 if (!dev->dbbuf_dbs)
275 return;
276
277 memset(&c, 0, sizeof(c));
278 c.dbbuf.opcode = nvme_admin_dbbuf;
279 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
280 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
281
282 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200283 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300284 /* Free memory and continue on */
285 nvme_dbbuf_dma_free(dev);
286 }
287}
288
289static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
290{
291 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
292}
293
294/* Update dbbuf and return true if an MMIO is required */
295static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
296 volatile u32 *dbbuf_ei)
297{
298 if (dbbuf_db) {
299 u16 old_value;
300
301 /*
302 * Ensure that the queue is written before updating
303 * the doorbell in memory
304 */
305 wmb();
306
307 old_value = *dbbuf_db;
308 *dbbuf_db = value;
309
310 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
311 return false;
312 }
313
314 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500315}
316
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700317/*
318 * Max size of iod being embedded in the request payload
319 */
320#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100321#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700322
323/*
324 * Will slightly overestimate the number of pages needed. This is OK
325 * as it only leads to a small amount of wasted memory for the lifetime of
326 * the I/O.
327 */
328static int nvme_npages(unsigned size, struct nvme_dev *dev)
329{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100330 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
331 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700332 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
333}
334
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700335/*
336 * Calculates the number of pages needed for the SGL segments. For example a 4k
337 * page can accommodate 256 SGL descriptors.
338 */
339static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700341 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100342}
343
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700344static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
345 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700346{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700347 size_t alloc_size;
348
349 if (use_sgl)
350 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
351 else
352 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
353
354 return alloc_size + sizeof(struct scatterlist) * nseg;
355}
356
357static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
358{
359 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
360 NVME_INT_BYTES(dev), NVME_INT_PAGES,
361 use_sgl);
362
363 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700364}
365
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700366static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
367 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500368{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700369 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200370 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371
Keith Busch42483222015-06-01 09:29:54 -0600372 WARN_ON(hctx_idx != 0);
373 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
374 WARN_ON(nvmeq->tags);
375
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600377 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500379}
380
Keith Busch4af0e212015-06-08 10:08:13 -0600381static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
382{
383 struct nvme_queue *nvmeq = hctx->driver_data;
384
385 nvmeq->tags = NULL;
386}
387
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700388static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
389 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500390{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700391 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200392 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500393
Keith Busch42483222015-06-01 09:29:54 -0600394 if (!nvmeq->tags)
395 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396
Keith Busch42483222015-06-01 09:29:54 -0600397 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700398 hctx->driver_data = nvmeq;
399 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500400}
401
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600402static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
403 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600405 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100406 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200407 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200408 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409
410 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100411 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 return 0;
413}
414
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200415static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
416{
417 struct nvme_dev *dev = set->driver_data;
418
Keith Busch22b55602018-04-12 09:16:10 -0600419 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
420 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200421}
422
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200424 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500425 * @nvmeq: The queue to use
426 * @cmd: The command to send
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500427 */
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200428static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500429{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200430 spin_lock(&nvmeq->sq_lock);
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600431 if (nvmeq->sq_cmds_io)
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200432 memcpy_toio(&nvmeq->sq_cmds_io[nvmeq->sq_tail], cmd,
433 sizeof(*cmd));
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600434 else
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200435 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600436
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200437 if (++nvmeq->sq_tail == nvmeq->q_depth)
438 nvmeq->sq_tail = 0;
439 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
440 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
441 writel(nvmeq->sq_tail, nvmeq->q_db);
442 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500443}
444
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700445static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700446{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100447 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700448 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449}
450
Minwoo Im955b1b52017-12-20 16:30:50 +0900451static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
452{
453 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100454 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900455 unsigned int avg_seg_size;
456
Keith Busch20469a32018-01-17 22:04:37 +0100457 if (nseg == 0)
458 return false;
459
460 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900461
462 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
463 return false;
464 if (!iod->nvmeq->qid)
465 return false;
466 if (!sgl_threshold || avg_seg_size < sgl_threshold)
467 return false;
468 return true;
469}
470
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200471static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500472{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100473 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700474 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100475 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500476
Minwoo Im955b1b52017-12-20 16:30:50 +0900477 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
478
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100479 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700480 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
481 iod->use_sgl);
482
483 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100484 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200485 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100486 } else {
487 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700488 }
489
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100490 iod->aborted = 0;
491 iod->npages = -1;
492 iod->nents = 0;
493 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700494
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200495 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700496}
497
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100498static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500499{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100500 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700501 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
502 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
503
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500504 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500505
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500506 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700507 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
508 dma_addr);
509
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500510 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700511 void *addr = nvme_pci_iod_list(req)[i];
512
513 if (iod->use_sgl) {
514 struct nvme_sgl_desc *sg_list = addr;
515
516 next_dma_addr =
517 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
518 } else {
519 __le64 *prp_list = addr;
520
521 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
522 }
523
524 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
525 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500526 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700527
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100528 if (iod->sg != iod->inline_sg)
529 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600530}
531
Keith Busch52b68d72015-02-23 09:16:21 -0700532#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700533static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
534{
535 if (be32_to_cpu(pi->ref_tag) == v)
536 pi->ref_tag = cpu_to_be32(p);
537}
538
539static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
540{
541 if (be32_to_cpu(pi->ref_tag) == p)
542 pi->ref_tag = cpu_to_be32(v);
543}
544
545/**
546 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
547 *
548 * The virtual start sector is the one that was originally submitted by the
549 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
550 * start sector may be different. Remap protection information to match the
551 * physical LBA on writes, and back to the original seed on reads.
552 *
553 * Type 0 and 3 do not have a ref tag, so no remapping required.
554 */
555static void nvme_dif_remap(struct request *req,
556 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
557{
558 struct nvme_ns *ns = req->rq_disk->private_data;
559 struct bio_integrity_payload *bip;
560 struct t10_pi_tuple *pi;
561 void *p, *pmap;
562 u32 i, nlb, ts, phys, virt;
563
564 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
565 return;
566
567 bip = bio_integrity(req->bio);
568 if (!bip)
569 return;
570
571 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700572
573 p = pmap;
574 virt = bip_get_seed(bip);
575 phys = nvme_block_nr(ns, blk_rq_pos(req));
576 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400577 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700578
579 for (i = 0; i < nlb; i++, virt++, phys++) {
580 pi = (struct t10_pi_tuple *)p;
581 dif_swap(phys, virt, pi);
582 p += ts;
583 }
584 kunmap_atomic(pmap);
585}
Keith Busch52b68d72015-02-23 09:16:21 -0700586#else /* CONFIG_BLK_DEV_INTEGRITY */
587static void nvme_dif_remap(struct request *req,
588 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
589{
590}
591static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
592{
593}
594static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
595{
596}
Keith Busch52b68d72015-02-23 09:16:21 -0700597#endif
598
Keith Buschd0877472017-09-15 13:05:38 -0400599static void nvme_print_sgl(struct scatterlist *sgl, int nents)
600{
601 int i;
602 struct scatterlist *sg;
603
604 for_each_sg(sgl, sg, nents, i) {
605 dma_addr_t phys = sg_phys(sg);
606 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
607 "dma_address:%pad dma_length:%d\n",
608 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
609 sg_dma_len(sg));
610 }
611}
612
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700613static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
614 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500615{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100616 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500617 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100618 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500619 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500620 int dma_len = sg_dma_len(sg);
621 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100622 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500623 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500624 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700625 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500626 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500627 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500628
Keith Busch1d090622014-06-23 11:34:01 -0600629 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200630 if (length <= 0) {
631 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700632 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200633 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500634
Keith Busch1d090622014-06-23 11:34:01 -0600635 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500636 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600637 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500638 } else {
639 sg = sg_next(sg);
640 dma_addr = sg_dma_address(sg);
641 dma_len = sg_dma_len(sg);
642 }
643
Keith Busch1d090622014-06-23 11:34:01 -0600644 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600645 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700646 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500647 }
648
Keith Busch1d090622014-06-23 11:34:01 -0600649 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500650 if (nprps <= (256 / 8)) {
651 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500652 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500653 } else {
654 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500655 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500656 }
657
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200658 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400659 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600660 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500661 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400662 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400663 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500664 list[0] = prp_list;
665 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500666 i = 0;
667 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600668 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200670 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500671 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400672 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500673 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400674 prp_list[0] = old_prp_list[i - 1];
675 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
676 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500677 }
678 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600679 dma_len -= page_size;
680 dma_addr += page_size;
681 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500682 if (length <= 0)
683 break;
684 if (dma_len > 0)
685 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400686 if (unlikely(dma_len < 0))
687 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500688 sg = sg_next(sg);
689 dma_addr = sg_dma_address(sg);
690 dma_len = sg_dma_len(sg);
691 }
692
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700693done:
694 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
695 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
696
Keith Busch86eea282017-07-12 15:59:07 -0400697 return BLK_STS_OK;
698
699 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400700 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
701 "Invalid SGL for payload:%d nents:%d\n",
702 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400703 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500704}
705
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700706static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
707 struct scatterlist *sg)
708{
709 sge->addr = cpu_to_le64(sg_dma_address(sg));
710 sge->length = cpu_to_le32(sg_dma_len(sg));
711 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
712}
713
714static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
715 dma_addr_t dma_addr, int entries)
716{
717 sge->addr = cpu_to_le64(dma_addr);
718 if (entries < SGES_PER_PAGE) {
719 sge->length = cpu_to_le32(entries * sizeof(*sge));
720 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
721 } else {
722 sge->length = cpu_to_le32(PAGE_SIZE);
723 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
724 }
725}
726
727static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100728 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700729{
730 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700731 struct dma_pool *pool;
732 struct nvme_sgl_desc *sg_list;
733 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700734 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100735 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700736
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700737 /* setting the transfer type as SGL */
738 cmd->flags = NVME_CMD_SGL_METABUF;
739
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100740 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700741 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
742 return BLK_STS_OK;
743 }
744
745 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
746 pool = dev->prp_small_pool;
747 iod->npages = 0;
748 } else {
749 pool = dev->prp_page_pool;
750 iod->npages = 1;
751 }
752
753 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
754 if (!sg_list) {
755 iod->npages = -1;
756 return BLK_STS_RESOURCE;
757 }
758
759 nvme_pci_iod_list(req)[0] = sg_list;
760 iod->first_dma = sgl_dma;
761
762 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
763
764 do {
765 if (i == SGES_PER_PAGE) {
766 struct nvme_sgl_desc *old_sg_desc = sg_list;
767 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
768
769 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
770 if (!sg_list)
771 return BLK_STS_RESOURCE;
772
773 i = 0;
774 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
775 sg_list[i++] = *link;
776 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
777 }
778
779 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700780 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100781 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700782
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783 return BLK_STS_OK;
784}
785
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200786static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100787 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200788{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100789 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200790 struct request_queue *q = req->q;
791 enum dma_data_direction dma_dir = rq_data_dir(req) ?
792 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200793 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100794 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200795
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700796 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200797 iod->nents = blk_rq_map_sg(q, req, iod->sg);
798 if (!iod->nents)
799 goto out;
800
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200801 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100802 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
803 DMA_ATTR_NO_WARN);
804 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200805 goto out;
806
Minwoo Im955b1b52017-12-20 16:30:50 +0900807 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100808 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700809 else
810 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
811
Keith Busch86eea282017-07-12 15:59:07 -0400812 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200813 goto out_unmap;
814
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200815 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200816 if (blk_integrity_rq(req)) {
817 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
818 goto out_unmap;
819
Christoph Hellwigbf684052015-10-26 17:12:51 +0900820 sg_init_table(&iod->meta_sg, 1);
821 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200822 goto out_unmap;
823
Keith Buschb5d8af52017-08-29 17:46:02 -0400824 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200825 nvme_dif_remap(req, nvme_dif_prep);
826
Christoph Hellwigbf684052015-10-26 17:12:51 +0900827 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200828 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200829 }
830
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200831 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900832 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200833 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200834
835out_unmap:
836 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
837out:
838 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200839}
840
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100841static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100842{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100844 enum dma_data_direction dma_dir = rq_data_dir(req) ?
845 DMA_TO_DEVICE : DMA_FROM_DEVICE;
846
847 if (iod->nents) {
848 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
849 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400850 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100851 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900852 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100853 }
854 }
855
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700856 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100857 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500858}
859
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700860/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200861 * NOTE: ns is NULL when called on the admin queue.
862 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200863static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600865{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700866 struct nvme_ns *ns = hctx->queue->queuedata;
867 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200868 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700869 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200871 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700872
Jens Axboed1f06f42018-05-17 18:31:49 +0200873 /*
874 * We should not need to do this, but we're still using this to
875 * ensure we can drain requests on a dying queue.
876 */
877 if (unlikely(nvmeq->cq_vector < 0))
878 return BLK_STS_IOERR;
879
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700880 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200881 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100882 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600883
Christoph Hellwigb131c612017-01-13 12:29:12 +0100884 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200885 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700886 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600887
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200888 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100889 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200890 if (ret)
891 goto out_cleanup_iod;
892 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700893
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100894 blk_mq_start_request(req);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200895 nvme_submit_cmd(nvmeq, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200896 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700897out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100898 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700899out_free_cmd:
900 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200901 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500902}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500903
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200904static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100905{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100906 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100907
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200908 nvme_unmap_data(iod->nvmeq->dev, req);
909 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500910}
911
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100912/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600913static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100914{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600915 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
916 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100917}
918
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300919static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500920{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300921 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500922
Keith Busch397c6992018-06-06 08:13:05 -0600923 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
924 nvmeq->dbbuf_cq_ei))
925 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300926}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500927
Jens Axboe5cb525c2018-05-17 18:31:50 +0200928static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300929{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200930 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300931 struct request *req;
932
933 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
934 dev_warn(nvmeq->dev->ctrl.device,
935 "invalid id %d completed on queue %d\n",
936 cqe->command_id, le16_to_cpu(cqe->sq_id));
937 return;
938 }
939
940 /*
941 * AEN requests are special as they don't time out and can
942 * survive any kind of queue freeze and often don't respond to
943 * aborts. We don't even bother to allocate a struct request
944 * for them but rather special case them here.
945 */
946 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700947 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300948 nvme_complete_async_event(&nvmeq->dev->ctrl,
949 cqe->status, &cqe->result);
950 return;
951 }
952
953 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
954 nvme_end_request(req, cqe->status, cqe->result);
955}
956
Jens Axboe5cb525c2018-05-17 18:31:50 +0200957static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500958{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200959 while (start != end) {
960 nvme_handle_cqe(nvmeq, start);
961 if (++start == nvmeq->q_depth)
962 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300963 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700964}
965
Jens Axboe5cb525c2018-05-17 18:31:50 +0200966static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700967{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200968 if (++nvmeq->cq_head == nvmeq->q_depth) {
969 nvmeq->cq_head = 0;
970 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500971 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200972}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500973
Jens Axboe5cb525c2018-05-17 18:31:50 +0200974static inline bool nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
975 u16 *end, int tag)
976{
977 bool found = false;
978
979 *start = nvmeq->cq_head;
980 while (!found && nvme_cqe_pending(nvmeq)) {
981 if (nvmeq->cqes[nvmeq->cq_head].command_id == tag)
982 found = true;
983 nvme_update_cq_head(nvmeq);
984 }
985 *end = nvmeq->cq_head;
986
987 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300988 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200989 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500990}
991
992static irqreturn_t nvme_irq(int irq, void *data)
993{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500994 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600995 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200996 u16 start, end;
997
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200998 spin_lock(&nvmeq->cq_lock);
Jens Axboe68fa9db2018-05-21 08:41:52 -0600999 if (nvmeq->cq_head != nvmeq->last_cq_head)
1000 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001001 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001002 nvmeq->last_cq_head = nvmeq->cq_head;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001003 spin_unlock(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001004
Jens Axboe68fa9db2018-05-21 08:41:52 -06001005 if (start != end) {
1006 nvme_complete_cqes(nvmeq, start, end);
1007 return IRQ_HANDLED;
1008 }
1009
1010 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001011}
1012
1013static irqreturn_t nvme_irq_check(int irq, void *data)
1014{
1015 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001016 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001017 return IRQ_WAKE_THREAD;
1018 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001019}
1020
Keith Busch7776db12017-02-24 17:59:28 -05001021static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001022{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001023 u16 start, end;
1024 bool found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001025
Christoph Hellwig750dde42018-05-18 08:37:04 -06001026 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001027 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001028
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001029 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001030 found = nvme_process_cq(nvmeq, &start, &end, tag);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001031 spin_unlock_irq(&nvmeq->cq_lock);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001032
Jens Axboe5cb525c2018-05-17 18:31:50 +02001033 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001034 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001035}
1036
Keith Busch7776db12017-02-24 17:59:28 -05001037static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1038{
1039 struct nvme_queue *nvmeq = hctx->driver_data;
1040
1041 return __nvme_poll(nvmeq, tag);
1042}
1043
Keith Buschad22c352017-11-07 15:13:12 -07001044static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001045{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001046 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001047 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001048 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001049
1050 memset(&c, 0, sizeof(c));
1051 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001052 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +02001053 nvme_submit_cmd(nvmeq, &c);
Keith Busch4d115422013-12-10 13:10:40 -07001054}
1055
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001056static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1057{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001058 struct nvme_command c;
1059
1060 memset(&c, 0, sizeof(c));
1061 c.delete_queue.opcode = opcode;
1062 c.delete_queue.qid = cpu_to_le16(id);
1063
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001064 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001065}
1066
1067static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001068 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001069{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001070 struct nvme_command c;
1071 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1072
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001073 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001074 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001075 * is attached to the request.
1076 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001077 memset(&c, 0, sizeof(c));
1078 c.create_cq.opcode = nvme_admin_create_cq;
1079 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1080 c.create_cq.cqid = cpu_to_le16(qid);
1081 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1082 c.create_cq.cq_flags = cpu_to_le16(flags);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001083 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001084
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001085 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001086}
1087
1088static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1089 struct nvme_queue *nvmeq)
1090{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001091 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001092 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001093 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001095 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001096 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1097 * set. Since URGENT priority is zeroes, it makes all queues
1098 * URGENT.
1099 */
1100 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1101 flags |= NVME_SQ_PRIO_MEDIUM;
1102
1103 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001104 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001105 * is attached to the request.
1106 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001107 memset(&c, 0, sizeof(c));
1108 c.create_sq.opcode = nvme_admin_create_sq;
1109 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1110 c.create_sq.sqid = cpu_to_le16(qid);
1111 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1112 c.create_sq.sq_flags = cpu_to_le16(flags);
1113 c.create_sq.cqid = cpu_to_le16(qid);
1114
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001115 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001116}
1117
1118static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1119{
1120 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1121}
1122
1123static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1124{
1125 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1126}
1127
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001128static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001129{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001130 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1131 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001132
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001133 dev_warn(nvmeq->dev->ctrl.device,
1134 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001135 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001136 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001137}
1138
Keith Buschb2a0eb12017-06-07 20:32:50 +02001139static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1140{
1141
1142 /* If true, indicates loss of adapter communication, possibly by a
1143 * NVMe Subsystem reset.
1144 */
1145 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1146
Jianchao Wangad700622018-01-22 22:03:16 +08001147 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1148 switch (dev->ctrl.state) {
1149 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001150 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001151 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001152 default:
1153 break;
1154 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001155
1156 /* We shouldn't reset unless the controller is on fatal error state
1157 * _or_ if we lost the communication with it.
1158 */
1159 if (!(csts & NVME_CSTS_CFS) && !nssro)
1160 return false;
1161
Keith Buschb2a0eb12017-06-07 20:32:50 +02001162 return true;
1163}
1164
1165static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1166{
1167 /* Read a config register to help see what died. */
1168 u16 pci_status;
1169 int result;
1170
1171 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1172 &pci_status);
1173 if (result == PCIBIOS_SUCCESSFUL)
1174 dev_warn(dev->ctrl.device,
1175 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1176 csts, pci_status);
1177 else
1178 dev_warn(dev->ctrl.device,
1179 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1180 csts, result);
1181}
1182
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001183static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001184{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001185 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1186 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001187 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001188 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001189 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001190 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1191
Wen Xiong651438b2018-02-15 14:05:10 -06001192 /* If PCI error recovery process is happening, we cannot reset or
1193 * the recovery mechanism will surely fail.
1194 */
1195 mb();
1196 if (pci_channel_offline(to_pci_dev(dev->dev)))
1197 return BLK_EH_RESET_TIMER;
1198
Keith Buschb2a0eb12017-06-07 20:32:50 +02001199 /*
1200 * Reset immediately if the controller is failed
1201 */
1202 if (nvme_should_reset(dev, csts)) {
1203 nvme_warn_reset(dev, csts);
1204 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001205 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001206 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001207 }
Keith Buschc30341d2013-12-10 13:10:38 -07001208
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001209 /*
Keith Busch7776db12017-02-24 17:59:28 -05001210 * Did we miss an interrupt?
1211 */
1212 if (__nvme_poll(nvmeq, req->tag)) {
1213 dev_warn(dev->ctrl.device,
1214 "I/O %d QID %d timeout, completion polled\n",
1215 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001216 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001217 }
1218
1219 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001220 * Shutdown immediately if controller times out while starting. The
1221 * reset work will see the pci device disabled when it gets the forced
1222 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001223 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001224 */
Keith Busch42441402018-02-08 08:55:34 -07001225 switch (dev->ctrl.state) {
1226 case NVME_CTRL_CONNECTING:
1227 case NVME_CTRL_RESETTING:
Keith Buschb9cac432018-05-24 14:34:55 -06001228 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001229 "I/O %d QID %d timeout, disable controller\n",
1230 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001231 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001232 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001233 return BLK_EH_DONE;
Keith Busch42441402018-02-08 08:55:34 -07001234 default:
1235 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001236 }
1237
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001238 /*
1239 * Shutdown the controller immediately and schedule a reset if the
1240 * command was already aborted once before and still hasn't been
1241 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001242 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001243 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001244 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001245 "I/O %d QID %d timeout, reset controller\n",
1246 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001247 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001248 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001249
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001250 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001251 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001252 }
Keith Buschc30341d2013-12-10 13:10:38 -07001253
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001254 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1255 atomic_inc(&dev->ctrl.abort_limit);
1256 return BLK_EH_RESET_TIMER;
1257 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001258 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001259
Keith Buschc30341d2013-12-10 13:10:38 -07001260 memset(&cmd, 0, sizeof(cmd));
1261 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001262 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001263 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001264
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001265 dev_warn(nvmeq->dev->ctrl.device,
1266 "I/O %d QID %d timeout, aborting\n",
1267 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001268
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001269 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001270 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001271 if (IS_ERR(abort_req)) {
1272 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001273 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001274 }
Keith Buschc30341d2013-12-10 13:10:38 -07001275
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001276 abort_req->timeout = ADMIN_TIMEOUT;
1277 abort_req->end_io_data = NULL;
1278 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001279
Keith Busch7a509a62015-01-07 18:55:53 -07001280 /*
1281 * The aborted req will be completed on receiving the abort req.
1282 * We enable the timer again. If hit twice, it'll cause a device reset,
1283 * as the device then is in a faulty state.
1284 */
Keith Busch07836e62015-02-19 10:34:48 -07001285 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001286}
1287
Keith Buschf435c282014-07-07 09:14:42 -06001288static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001289{
1290 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1291 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001292 if (nvmeq->sq_cmds)
1293 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001294 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001295}
1296
Keith Buscha1a5ef92013-12-16 13:50:00 -05001297static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001298{
1299 int i;
1300
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001301 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001302 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001303 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001304 }
Keith Busch22404272013-07-15 15:02:20 -06001305}
1306
Keith Busch4d115422013-12-10 13:10:40 -07001307/**
1308 * nvme_suspend_queue - put queue into suspended state
1309 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001310 */
1311static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001312{
Keith Busch2b25d982014-12-22 12:59:04 -07001313 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001314
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001315 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001316 if (nvmeq->cq_vector == -1) {
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001317 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001318 return 1;
1319 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001320 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001321 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001322 nvmeq->cq_vector = -1;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001323 spin_unlock_irq(&nvmeq->cq_lock);
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001324
Jens Axboed1f06f42018-05-17 18:31:49 +02001325 /*
1326 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1327 * having to grab the lock.
1328 */
1329 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001330
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001331 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001332 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001333
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001334 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001335
Keith Busch4d115422013-12-10 13:10:40 -07001336 return 0;
1337}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001338
Keith Buscha5cdb682016-01-12 14:41:18 -07001339static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001340{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001341 struct nvme_queue *nvmeq = &dev->queues[0];
Jens Axboe5cb525c2018-05-17 18:31:50 +02001342 u16 start, end;
Keith Busch4d115422013-12-10 13:10:40 -07001343
Keith Buscha5cdb682016-01-12 14:41:18 -07001344 if (shutdown)
1345 nvme_shutdown_ctrl(&dev->ctrl);
1346 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001347 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001348
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001349 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001350 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001351 spin_unlock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001352
1353 nvme_complete_cqes(nvmeq, start, end);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001354}
1355
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001356static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1357 int entry_size)
1358{
1359 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001360 unsigned q_size_aligned = roundup(q_depth * entry_size,
1361 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001362
1363 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001364 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001365 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001366 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001367
1368 /*
1369 * Ensure the reduced q_depth is above some threshold where it
1370 * would be better to map queues in system memory with the
1371 * original depth
1372 */
1373 if (q_depth < 64)
1374 return -ENOMEM;
1375 }
1376
1377 return q_depth;
1378}
1379
1380static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1381 int qid, int depth)
1382{
Keith Busch815c6702018-02-13 05:44:44 -07001383 /* CMB SQEs will be mapped before creation */
1384 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1385 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001386
Keith Busch815c6702018-02-13 05:44:44 -07001387 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1388 &nvmeq->sq_dma_addr, GFP_KERNEL);
1389 if (!nvmeq->sq_cmds)
1390 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001391 return 0;
1392}
1393
Keith Buscha6ff7262018-04-12 09:16:09 -06001394static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001396 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397
Keith Busch62314e42018-01-23 09:16:19 -07001398 if (dev->ctrl.queue_count > qid)
1399 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001400
Christoph Hellwige75ec752015-05-22 11:12:39 +02001401 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001402 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001403 if (!nvmeq->cqes)
1404 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001405
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001406 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001407 goto free_cqdma;
1408
Christoph Hellwige75ec752015-05-22 11:12:39 +02001409 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001410 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001411 spin_lock_init(&nvmeq->sq_lock);
1412 spin_lock_init(&nvmeq->cq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001414 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001415 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001416 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001417 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001418 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001419 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001420
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001421 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001422
1423 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001424 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001425 nvmeq->cq_dma_addr);
1426 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001427 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001428}
1429
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001430static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001431{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001432 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1433 int nr = nvmeq->dev->ctrl.instance;
1434
1435 if (use_threaded_interrupts) {
1436 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1437 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1438 } else {
1439 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1440 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1441 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001442}
1443
Keith Busch22404272013-07-15 15:02:20 -06001444static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001445{
Keith Busch22404272013-07-15 15:02:20 -06001446 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001447
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001448 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001449 nvmeq->sq_tail = 0;
1450 nvmeq->cq_head = 0;
1451 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001452 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001453 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001454 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001455 dev->online_queues++;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001456 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001457}
1458
1459static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1460{
1461 struct nvme_dev *dev = nvmeq->dev;
1462 int result;
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001463 s16 vector;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001464
Keith Busch815c6702018-02-13 05:44:44 -07001465 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1466 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1467 dev->ctrl.page_size);
1468 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1469 nvmeq->sq_cmds_io = dev->cmb + offset;
1470 }
1471
Keith Busch22b55602018-04-12 09:16:10 -06001472 /*
1473 * A queue's vector matches the queue identifier unless the controller
1474 * has only one vector available.
1475 */
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001476 vector = dev->num_vecs == 1 ? 0 : qid;
1477 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478 if (result < 0)
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001479 goto out;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480
1481 result = adapter_alloc_sq(dev, qid, nvmeq);
1482 if (result < 0)
1483 goto release_cq;
1484
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001485 /*
1486 * Set cq_vector after alloc cq/sq, otherwise nvme_suspend_queue will
1487 * invoke free_irq for it and cause a 'Trying to free already-free IRQ
1488 * xxx' warning if the create CQ/SQ command times out.
1489 */
1490 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001491 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001492 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001493 if (result < 0)
1494 goto release_sq;
1495
Keith Busch22404272013-07-15 15:02:20 -06001496 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001497
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001498release_sq:
1499 nvmeq->cq_vector = -1;
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001500 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001501 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001502release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001503 adapter_delete_cq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001504out:
Keith Busch22404272013-07-15 15:02:20 -06001505 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001506}
1507
Eric Biggersf363b082017-03-30 13:39:16 -07001508static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001509 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001510 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001511 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001512 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001513 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001514 .timeout = nvme_timeout,
1515};
1516
Eric Biggersf363b082017-03-30 13:39:16 -07001517static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001518 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001519 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001520 .init_hctx = nvme_init_hctx,
1521 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001522 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001523 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001524 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001525};
1526
Keith Buschea191d22015-01-07 18:55:49 -07001527static void nvme_dev_remove_admin(struct nvme_dev *dev)
1528{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001529 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001530 /*
1531 * If the controller was reset during removal, it's possible
1532 * user requests may be waiting on a stopped queue. Start the
1533 * queue to flush these to completion.
1534 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001535 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001536 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001537 blk_mq_free_tag_set(&dev->admin_tagset);
1538 }
1539}
1540
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001541static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1542{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001543 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001544 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1545 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001546
Keith Busch38dabe22017-11-07 15:13:10 -07001547 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001548 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001549 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001550 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001551 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001552 dev->admin_tagset.driver_data = dev;
1553
1554 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1555 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001556 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001557
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001558 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1559 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001560 blk_mq_free_tag_set(&dev->admin_tagset);
1561 return -ENOMEM;
1562 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001563 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001564 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001565 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001566 return -ENODEV;
1567 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001568 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001569 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001570
1571 return 0;
1572}
1573
Xu Yu97f6ef62017-05-24 16:39:55 +08001574static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1575{
1576 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1577}
1578
1579static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1580{
1581 struct pci_dev *pdev = to_pci_dev(dev->dev);
1582
1583 if (size <= dev->bar_mapped_size)
1584 return 0;
1585 if (size > pci_resource_len(pdev, 0))
1586 return -ENOMEM;
1587 if (dev->bar)
1588 iounmap(dev->bar);
1589 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1590 if (!dev->bar) {
1591 dev->bar_mapped_size = 0;
1592 return -ENOMEM;
1593 }
1594 dev->bar_mapped_size = size;
1595 dev->dbs = dev->bar + NVME_REG_DBS;
1596
1597 return 0;
1598}
1599
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001600static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001601{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001602 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001603 u32 aqa;
1604 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001605
Xu Yu97f6ef62017-05-24 16:39:55 +08001606 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1607 if (result < 0)
1608 return result;
1609
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001610 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001611 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001612
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001613 if (dev->subsystem &&
1614 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1615 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001616
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001617 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001618 if (result < 0)
1619 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001620
Keith Buscha6ff7262018-04-12 09:16:09 -06001621 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001622 if (result)
1623 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001624
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001625 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001626 aqa = nvmeq->q_depth - 1;
1627 aqa |= aqa << 16;
1628
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001629 writel(aqa, dev->bar + NVME_REG_AQA);
1630 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1631 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001632
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001633 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001634 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001635 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001636
Keith Busch2b25d982014-12-22 12:59:04 -07001637 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001638 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001639 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001640 if (result) {
1641 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001642 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001643 }
Keith Busch025c5572013-05-01 13:07:51 -06001644
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001645 return result;
1646}
1647
Christoph Hellwig749941f2015-11-26 11:46:39 +01001648static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001649{
Keith Busch949928c2015-12-17 17:08:15 -07001650 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001651 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001652
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001653 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001654 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001655 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001656 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001657 }
1658 }
Keith Busch42f61422014-03-24 10:46:25 -06001659
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001660 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001661 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001662 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001663 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001664 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001665 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001666
1667 /*
1668 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001669 * than the desired amount of queues, and even a controller without
1670 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001671 * be useful to upgrade a buggy firmware for example.
1672 */
1673 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001674}
1675
Stephen Bates202021c2016-10-05 20:01:12 -06001676static ssize_t nvme_cmb_show(struct device *dev,
1677 struct device_attribute *attr,
1678 char *buf)
1679{
1680 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1681
Stephen Batesc9658092016-12-16 11:54:50 -07001682 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001683 ndev->cmbloc, ndev->cmbsz);
1684}
1685static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1686
Christoph Hellwig88de4592017-12-20 14:50:00 +01001687static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001688{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001689 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1690
1691 return 1ULL << (12 + 4 * szu);
1692}
1693
1694static u32 nvme_cmb_size(struct nvme_dev *dev)
1695{
1696 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1697}
1698
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001699static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001700{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001701 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001702 resource_size_t bar_size;
1703 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001704 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001705
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001706 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001707 if (!dev->cmbsz)
1708 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001709 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001710
Stephen Bates202021c2016-10-05 20:01:12 -06001711 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001712 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001713
Christoph Hellwig88de4592017-12-20 14:50:00 +01001714 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1715 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001716 bar = NVME_CMB_BIR(dev->cmbloc);
1717 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001718
1719 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001720 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001721
1722 /*
1723 * Controllers may support a CMB size larger than their BAR,
1724 * for example, due to being behind a bridge. Reduce the CMB to
1725 * the reported size of the BAR
1726 */
1727 if (size > bar_size - offset)
1728 size = bar_size - offset;
1729
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001730 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1731 if (!dev->cmb)
1732 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001733 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001734 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001735
1736 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1737 &dev_attr_cmb.attr, NULL))
1738 dev_warn(dev->ctrl.device,
1739 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001740}
1741
1742static inline void nvme_release_cmb(struct nvme_dev *dev)
1743{
1744 if (dev->cmb) {
1745 iounmap(dev->cmb);
1746 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001747 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1748 &dev_attr_cmb.attr, NULL);
1749 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001750 }
1751}
1752
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001753static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001754{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001755 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001756 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001757 int ret;
1758
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001759 memset(&c, 0, sizeof(c));
1760 c.features.opcode = nvme_admin_set_features;
1761 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1762 c.features.dword11 = cpu_to_le32(bits);
1763 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1764 ilog2(dev->ctrl.page_size));
1765 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1766 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1767 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1768
1769 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1770 if (ret) {
1771 dev_warn(dev->ctrl.device,
1772 "failed to set host mem (err %d, flags %#x).\n",
1773 ret, bits);
1774 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001775 return ret;
1776}
1777
1778static void nvme_free_host_mem(struct nvme_dev *dev)
1779{
1780 int i;
1781
1782 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1783 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1784 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1785
1786 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1787 le64_to_cpu(desc->addr));
1788 }
1789
1790 kfree(dev->host_mem_desc_bufs);
1791 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001792 dma_free_coherent(dev->dev,
1793 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1794 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001795 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001796 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001797}
1798
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001799static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1800 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001801{
1802 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001803 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001804 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001805 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001806 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001807 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001808
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001809 tmp = (preferred + chunk_size - 1);
1810 do_div(tmp, chunk_size);
1811 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001812
1813 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1814 max_entries = dev->ctrl.hmmaxd;
1815
Christoph Hellwig4033f352017-08-28 10:47:18 +02001816 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1817 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001818 if (!descs)
1819 goto out;
1820
1821 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1822 if (!bufs)
1823 goto out_free_descs;
1824
Minwoo Im244a8fe2017-11-17 01:34:24 +09001825 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001826 dma_addr_t dma_addr;
1827
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001828 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001829 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1830 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1831 if (!bufs[i])
1832 break;
1833
1834 descs[i].addr = cpu_to_le64(dma_addr);
1835 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1836 i++;
1837 }
1838
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001839 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001840 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001841
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001842 dev->nr_host_mem_descs = i;
1843 dev->host_mem_size = size;
1844 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001845 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001846 dev->host_mem_desc_bufs = bufs;
1847 return 0;
1848
1849out_free_bufs:
1850 while (--i >= 0) {
1851 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1852
1853 dma_free_coherent(dev->dev, size, bufs[i],
1854 le64_to_cpu(descs[i].addr));
1855 }
1856
1857 kfree(bufs);
1858out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001859 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1860 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001861out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001862 dev->host_mem_descs = NULL;
1863 return -ENOMEM;
1864}
1865
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001866static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1867{
1868 u32 chunk_size;
1869
1870 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001871 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001872 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001873 chunk_size /= 2) {
1874 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1875 if (!min || dev->host_mem_size >= min)
1876 return 0;
1877 nvme_free_host_mem(dev);
1878 }
1879 }
1880
1881 return -ENOMEM;
1882}
1883
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001884static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001885{
1886 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1887 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1888 u64 min = (u64)dev->ctrl.hmmin * 4096;
1889 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001890 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891
1892 preferred = min(preferred, max);
1893 if (min > max) {
1894 dev_warn(dev->ctrl.device,
1895 "min host memory (%lld MiB) above limit (%d MiB).\n",
1896 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1897 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001898 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001899 }
1900
1901 /*
1902 * If we already have a buffer allocated check if we can reuse it.
1903 */
1904 if (dev->host_mem_descs) {
1905 if (dev->host_mem_size >= min)
1906 enable_bits |= NVME_HOST_MEM_RETURN;
1907 else
1908 nvme_free_host_mem(dev);
1909 }
1910
1911 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001912 if (nvme_alloc_host_mem(dev, min, preferred)) {
1913 dev_warn(dev->ctrl.device,
1914 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001915 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001916 }
1917
1918 dev_info(dev->ctrl.device,
1919 "allocated %lld MiB host memory buffer.\n",
1920 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001921 }
1922
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001923 ret = nvme_set_host_mem(dev, enable_bits);
1924 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001925 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001926 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001927}
1928
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001929static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001930{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001931 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001932 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001933 int result, nr_io_queues;
1934 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001935
Keith Busch22b55602018-04-12 09:16:10 -06001936 struct irq_affinity affd = {
1937 .pre_vectors = 1
1938 };
1939
Ming Lei16ccfff2018-02-06 20:17:42 +08001940 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001941 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1942 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001943 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001944
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001945 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001946 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001947
Christoph Hellwig88de4592017-12-20 14:50:00 +01001948 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001949 result = nvme_cmb_qdepth(dev, nr_io_queues,
1950 sizeof(struct nvme_command));
1951 if (result > 0)
1952 dev->q_depth = result;
1953 else
1954 nvme_release_cmb(dev);
1955 }
1956
Xu Yu97f6ef62017-05-24 16:39:55 +08001957 do {
1958 size = db_bar_size(dev, nr_io_queues);
1959 result = nvme_remap_bar(dev, size);
1960 if (!result)
1961 break;
1962 if (!--nr_io_queues)
1963 return -ENOMEM;
1964 } while (1);
1965 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001966
Keith Busch9d713c22013-07-15 15:02:24 -06001967 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001968 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001969
Jens Axboee32efbf2014-11-14 09:49:26 -07001970 /*
1971 * If we enable msix early due to not intx, disable it again before
1972 * setting up the full range we need.
1973 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001974 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001975 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1976 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1977 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001978 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001979 dev->num_vecs = result;
1980 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001981
Matthew Wilcox063a8092013-06-20 10:53:48 -04001982 /*
1983 * Should investigate if there's a performance win from allocating
1984 * more queues than interrupt vectors; it might allow the submission
1985 * path to scale better, even if the receive path is limited by the
1986 * number of interrupts.
1987 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001988
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001989 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001990 if (result) {
1991 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001992 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001993 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001994 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001995}
1996
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001997static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001998{
1999 struct nvme_queue *nvmeq = req->end_io_data;
2000
2001 blk_mq_free_request(req);
2002 complete(&nvmeq->dev->ioq_wait);
2003}
2004
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002005static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002006{
2007 struct nvme_queue *nvmeq = req->end_io_data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02002008 u16 start, end;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002009
2010 if (!error) {
2011 unsigned long flags;
2012
Keith Busch0bc88192018-06-06 08:13:04 -06002013 spin_lock_irqsave(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002014 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002015 spin_unlock_irqrestore(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002016
2017 nvme_complete_cqes(nvmeq, start, end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002018 }
2019
2020 nvme_del_queue_end(req, error);
2021}
2022
2023static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2024{
2025 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2026 struct request *req;
2027 struct nvme_command cmd;
2028
2029 memset(&cmd, 0, sizeof(cmd));
2030 cmd.delete_queue.opcode = opcode;
2031 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2032
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002033 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002034 if (IS_ERR(req))
2035 return PTR_ERR(req);
2036
2037 req->timeout = ADMIN_TIMEOUT;
2038 req->end_io_data = nvmeq;
2039
2040 blk_execute_rq_nowait(q, NULL, req, false,
2041 opcode == nvme_admin_delete_cq ?
2042 nvme_del_cq_end : nvme_del_queue_end);
2043 return 0;
2044}
2045
Keith Buschee9aebb2018-01-24 14:55:12 -07002046static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002047{
Keith Buschee9aebb2018-01-24 14:55:12 -07002048 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002049 unsigned long timeout;
2050 u8 opcode = nvme_admin_delete_sq;
2051
2052 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002053 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002054
2055 reinit_completion(&dev->ioq_wait);
2056 retry:
2057 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002058 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002059 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002060 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002061
Keith Buschdb3cbff2016-01-12 14:41:17 -07002062 while (sent--) {
2063 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2064 if (timeout == 0)
2065 return;
2066 if (i)
2067 goto retry;
2068 }
2069 opcode = nvme_admin_delete_cq;
2070 }
2071}
2072
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002073/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002074 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002075 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002076static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002077{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002078 int ret;
2079
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002080 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002081 dev->tagset.ops = &nvme_mq_ops;
2082 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2083 dev->tagset.timeout = NVME_IO_TIMEOUT;
2084 dev->tagset.numa_node = dev_to_node(dev->dev);
2085 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002086 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002087 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2088 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2089 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2090 nvme_pci_cmd_size(dev, true));
2091 }
Keith Buschffe77042015-06-08 10:08:15 -06002092 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2093 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002094
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002095 ret = blk_mq_alloc_tag_set(&dev->tagset);
2096 if (ret) {
2097 dev_warn(dev->ctrl.device,
2098 "IO queues tagset allocation failed %d\n", ret);
2099 return ret;
2100 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002101 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002102
2103 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002104 } else {
2105 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2106
2107 /* Free previously allocated queues that are no longer usable */
2108 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002109 }
Keith Busch949928c2015-12-17 17:08:15 -07002110
Keith Busche1e5e562015-02-19 13:39:03 -07002111 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002112}
2113
Keith Buschb00a7262016-02-24 09:15:52 -07002114static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002115{
Keith Buschb00a7262016-02-24 09:15:52 -07002116 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002117 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002118
2119 if (pci_enable_device_mem(pdev))
2120 return result;
2121
Keith Busch0877cb02013-07-15 15:02:19 -06002122 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002123
Christoph Hellwige75ec752015-05-22 11:12:39 +02002124 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2125 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002126 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002127
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002128 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002129 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002130 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002131 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002132
2133 /*
Keith Buscha5229052016-04-08 16:09:10 -06002134 * Some devices and/or platforms don't advertise or work with INTx
2135 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2136 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002137 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002138 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2139 if (result < 0)
2140 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002141
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002142 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002143
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002144 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002145 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002146 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002147 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002148
2149 /*
2150 * Temporary fix for the Apple controller found in the MacBook8,1 and
2151 * some MacBook7,1 to avoid controller resets and data loss.
2152 */
2153 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2154 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002155 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2156 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002157 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002158 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2159 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002160 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002161 dev->q_depth = 64;
2162 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2163 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002164 }
2165
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002166 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002167
Keith Buscha0a34082015-12-07 15:30:31 -07002168 pci_enable_pcie_error_reporting(pdev);
2169 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002170 return 0;
2171
2172 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002173 pci_disable_device(pdev);
2174 return result;
2175}
2176
2177static void nvme_dev_unmap(struct nvme_dev *dev)
2178{
Keith Buschb00a7262016-02-24 09:15:52 -07002179 if (dev->bar)
2180 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002181 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002182}
2183
2184static void nvme_pci_disable(struct nvme_dev *dev)
2185{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002186 struct pci_dev *pdev = to_pci_dev(dev->dev);
2187
Jon Derrickf63572d2017-05-05 14:52:06 -06002188 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002189 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002190
Keith Buscha0a34082015-12-07 15:30:31 -07002191 if (pci_is_enabled(pdev)) {
2192 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002193 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002194 }
Keith Busch4d115422013-12-10 13:10:40 -07002195}
2196
Keith Buscha5cdb682016-01-12 14:41:18 -07002197static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002198{
Keith Buschee9aebb2018-01-24 14:55:12 -07002199 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002200 bool dead = true;
2201 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002202
Keith Busch77bf25e2015-11-26 12:21:29 +01002203 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002204 if (pci_is_enabled(pdev)) {
2205 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2206
Keith Buschebef7362017-06-27 17:44:05 -06002207 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2208 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002209 nvme_start_freeze(&dev->ctrl);
2210 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2211 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002212 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002213
Keith Busch302ad8c2017-03-01 14:22:12 -05002214 /*
2215 * Give the controller a chance to complete all entered requests if
2216 * doing a safe shutdown.
2217 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002218 if (!dead) {
2219 if (shutdown)
2220 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002221 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002222
Jianchao Wang9a915a52018-02-12 20:57:24 +08002223 nvme_stop_queues(&dev->ctrl);
2224
Keith Busch64ee0ac2018-04-12 09:16:08 -06002225 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002226 /*
2227 * If the controller is still alive tell it to stop using the
2228 * host memory buffer. In theory the shutdown / reset should
2229 * make sure that it doesn't access the host memoery anymore,
2230 * but I'd rather be safe than sorry..
2231 */
2232 if (dev->host_mem_descs)
2233 nvme_set_host_mem(dev, 0);
Keith Buschee9aebb2018-01-24 14:55:12 -07002234 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002235 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002236 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002237 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2238 nvme_suspend_queue(&dev->queues[i]);
2239
Keith Buschb00a7262016-02-24 09:15:52 -07002240 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002241
Ming Line1958e62016-05-18 14:05:01 -07002242 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2243 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002244
2245 /*
2246 * The driver will not be starting up queues again if shutting down so
2247 * must flush all entered requests to their failed completion to avoid
2248 * deadlocking blk-mq hot-cpu notifier.
2249 */
2250 if (shutdown)
2251 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002252 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002253}
2254
Matthew Wilcox091b6092011-02-10 09:56:01 -05002255static int nvme_setup_prp_pools(struct nvme_dev *dev)
2256{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002257 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002258 PAGE_SIZE, PAGE_SIZE, 0);
2259 if (!dev->prp_page_pool)
2260 return -ENOMEM;
2261
Matthew Wilcox99802a72011-02-10 10:30:34 -05002262 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002263 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002264 256, 256, 0);
2265 if (!dev->prp_small_pool) {
2266 dma_pool_destroy(dev->prp_page_pool);
2267 return -ENOMEM;
2268 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002269 return 0;
2270}
2271
2272static void nvme_release_prp_pools(struct nvme_dev *dev)
2273{
2274 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002275 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002276}
2277
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002278static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002279{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002280 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002281
Helen Koikef9f38e32017-04-10 12:51:07 -03002282 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002283 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002284 if (dev->tagset.tags)
2285 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002286 if (dev->ctrl.admin_q)
2287 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002288 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002289 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002290 kfree(dev);
2291}
2292
Keith Buschf58944e2016-02-24 09:15:55 -07002293static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2294{
Linus Torvalds237045f2016-03-18 17:13:31 -07002295 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002296
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002297 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002298 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002299 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002300 nvme_put_ctrl(&dev->ctrl);
2301}
2302
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002303static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002304{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002305 struct nvme_dev *dev =
2306 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002307 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002308 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002309 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002310
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002311 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002312 goto out;
2313
2314 /*
2315 * If we're called to reset a live controller first shut it down before
2316 * moving on.
2317 */
Keith Buschb00a7262016-02-24 09:15:52 -07002318 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002319 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002320
Jianchao Wangad700622018-01-22 22:03:16 +08002321 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002322 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002323 * initializing procedure here.
2324 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002325 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002326 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002327 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002328 goto out;
2329 }
2330
Keith Buschb00a7262016-02-24 09:15:52 -07002331 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002332 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002333 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002334
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002335 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002336 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002337 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002338
Keith Busch0fb59cb2015-01-07 18:55:50 -07002339 result = nvme_alloc_admin_tags(dev);
2340 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002341 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002342
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002343 result = nvme_init_identify(&dev->ctrl);
2344 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002345 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002346
Scott Bauere286bcf2017-02-22 10:15:07 -07002347 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2348 if (!dev->ctrl.opal_dev)
2349 dev->ctrl.opal_dev =
2350 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2351 else if (was_suspend)
2352 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2353 } else {
2354 free_opal_dev(dev->ctrl.opal_dev);
2355 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002356 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002357
Helen Koikef9f38e32017-04-10 12:51:07 -03002358 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2359 result = nvme_dbbuf_dma_alloc(dev);
2360 if (result)
2361 dev_warn(dev->dev,
2362 "unable to allocate dma for dbbuf\n");
2363 }
2364
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002365 if (dev->ctrl.hmpre) {
2366 result = nvme_setup_host_mem(dev);
2367 if (result < 0)
2368 goto out;
2369 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002370
Keith Buschf0b50732013-07-15 15:02:21 -06002371 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002372 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002373 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002374
Keith Busch21f033f2016-04-12 11:13:11 -06002375 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002376 * Keep the controller around but remove all namespaces if we don't have
2377 * any working I/O queue.
2378 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002379 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002380 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002381 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002382 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002383 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002384 } else {
Keith Busch25646262016-01-04 09:10:57 -07002385 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002386 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002387 /* hit this only when allocate tagset fails */
2388 if (nvme_dev_add(dev))
2389 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002390 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002391 }
2392
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002393 /*
2394 * If only admin queue live, keep it to do further investigation or
2395 * recovery.
2396 */
2397 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2398 dev_warn(dev->ctrl.device,
2399 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002400 goto out;
2401 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002402
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002403 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002404 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002405
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002406 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002407 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002408}
2409
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002410static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002411{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002412 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002413 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002414
Keith Busch69d9a992016-02-24 09:15:56 -07002415 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002416 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002417 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002418 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002419}
2420
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002421static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002422{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002423 *val = readl(to_nvme_dev(ctrl)->bar + off);
2424 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002425}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002426
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002427static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2428{
2429 writel(val, to_nvme_dev(ctrl)->bar + off);
2430 return 0;
2431}
2432
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002433static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2434{
2435 *val = readq(to_nvme_dev(ctrl)->bar + off);
2436 return 0;
2437}
2438
Keith Busch97c12222018-03-08 14:50:32 -07002439static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2440{
2441 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2442
2443 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2444}
2445
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002446static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002447 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002448 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002449 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002450 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002451 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002452 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002453 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002454 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002455 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002456};
Keith Busch4cc06522015-06-05 10:30:08 -06002457
Keith Buschb00a7262016-02-24 09:15:52 -07002458static int nvme_dev_map(struct nvme_dev *dev)
2459{
Keith Buschb00a7262016-02-24 09:15:52 -07002460 struct pci_dev *pdev = to_pci_dev(dev->dev);
2461
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002462 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002463 return -ENODEV;
2464
Xu Yu97f6ef62017-05-24 16:39:55 +08002465 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002466 goto release;
2467
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002468 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002469 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002470 pci_release_mem_regions(pdev);
2471 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002472}
2473
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002474static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002475{
2476 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2477 /*
2478 * Several Samsung devices seem to drop off the PCIe bus
2479 * randomly when APST is on and uses the deepest sleep state.
2480 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2481 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2482 * 950 PRO 256GB", but it seems to be restricted to two Dell
2483 * laptops.
2484 */
2485 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2486 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2487 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2488 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002489 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2490 /*
2491 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002492 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2493 * within few minutes after bootup on a Coffee Lake board -
2494 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002495 */
2496 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002497 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2498 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002499 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002500 }
2501
2502 return 0;
2503}
2504
Keith Busch181197752018-04-27 13:42:52 -06002505static void nvme_async_probe(void *data, async_cookie_t cookie)
2506{
2507 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002508
Keith Busch181197752018-04-27 13:42:52 -06002509 nvme_reset_ctrl_sync(&dev->ctrl);
2510 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002511 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002512}
2513
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002514static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002515{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002516 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002517 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002518 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002519
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002520 node = dev_to_node(&pdev->dev);
2521 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002522 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002523
2524 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002525 if (!dev)
2526 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002527
2528 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2529 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002530 if (!dev->queues)
2531 goto free;
2532
Christoph Hellwige75ec752015-05-22 11:12:39 +02002533 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002534 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002535
Keith Buschb00a7262016-02-24 09:15:52 -07002536 result = nvme_dev_map(dev);
2537 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002538 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002539
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002540 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002541 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002542 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002543 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002544
2545 result = nvme_setup_prp_pools(dev);
2546 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002547 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002548
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002549 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002550
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002551 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002552 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002553 if (result)
2554 goto release_pools;
2555
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002556 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2557
Keith Busch80f513b2018-05-07 08:30:24 -06002558 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002559 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002560
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002561 return 0;
2562
Keith Busch0877cb02013-07-15 15:02:19 -06002563 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002564 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002565 unmap:
2566 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002567 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002568 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002569 free:
2570 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002571 kfree(dev);
2572 return result;
2573}
2574
Christoph Hellwig775755e2017-06-01 13:10:38 +02002575static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002576{
Keith Buscha6739472014-06-23 16:03:21 -06002577 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002578 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002579}
Keith Buschf0d54a52014-05-02 10:40:43 -06002580
Christoph Hellwig775755e2017-06-01 13:10:38 +02002581static void nvme_reset_done(struct pci_dev *pdev)
2582{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002583 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002584 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002585}
2586
Keith Busch09ece142014-01-27 11:29:40 -05002587static void nvme_shutdown(struct pci_dev *pdev)
2588{
2589 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002590 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002591}
2592
Keith Buschf58944e2016-02-24 09:15:55 -07002593/*
2594 * The driver's remove may be called on a device in a partially initialized
2595 * state. This function must not have any dependencies on the device state in
2596 * order to proceed.
2597 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002598static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002599{
2600 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002601
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002602 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2603
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002604 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002605 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002606
Keith Busch6db28ed2017-02-10 18:15:49 -05002607 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002608 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002609 nvme_dev_disable(dev, false);
2610 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002611
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002612 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002613 nvme_stop_ctrl(&dev->ctrl);
2614 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002615 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002616 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002617 nvme_dev_remove_admin(dev);
2618 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002619 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002620 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002621 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002622 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002623}
2624
Keith Busch13880f52016-06-20 09:41:06 -06002625static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2626{
2627 int ret = 0;
2628
2629 if (numvfs == 0) {
2630 if (pci_vfs_assigned(pdev)) {
2631 dev_warn(&pdev->dev,
2632 "Cannot disable SR-IOV VFs while assigned\n");
2633 return -EPERM;
2634 }
2635 pci_disable_sriov(pdev);
2636 return 0;
2637 }
2638
2639 ret = pci_enable_sriov(pdev, numvfs);
2640 return ret ? ret : numvfs;
2641}
2642
Jingoo Han671a6012014-02-13 11:19:14 +09002643#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002644static int nvme_suspend(struct device *dev)
2645{
2646 struct pci_dev *pdev = to_pci_dev(dev);
2647 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2648
Keith Buscha5cdb682016-01-12 14:41:18 -07002649 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002650 return 0;
2651}
2652
2653static int nvme_resume(struct device *dev)
2654{
2655 struct pci_dev *pdev = to_pci_dev(dev);
2656 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002657
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002658 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002659 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002660}
Jingoo Han671a6012014-02-13 11:19:14 +09002661#endif
Keith Buschcd638942013-07-15 15:02:23 -06002662
2663static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002664
Keith Buscha0a34082015-12-07 15:30:31 -07002665static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2666 pci_channel_state_t state)
2667{
2668 struct nvme_dev *dev = pci_get_drvdata(pdev);
2669
2670 /*
2671 * A frozen channel requires a reset. When detected, this method will
2672 * shutdown the controller to quiesce. The controller will be restarted
2673 * after the slot reset through driver's slot_reset callback.
2674 */
Keith Buscha0a34082015-12-07 15:30:31 -07002675 switch (state) {
2676 case pci_channel_io_normal:
2677 return PCI_ERS_RESULT_CAN_RECOVER;
2678 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002679 dev_warn(dev->ctrl.device,
2680 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002681 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002682 return PCI_ERS_RESULT_NEED_RESET;
2683 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002684 dev_warn(dev->ctrl.device,
2685 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002686 return PCI_ERS_RESULT_DISCONNECT;
2687 }
2688 return PCI_ERS_RESULT_NEED_RESET;
2689}
2690
2691static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2692{
2693 struct nvme_dev *dev = pci_get_drvdata(pdev);
2694
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002695 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002696 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002697 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002698 return PCI_ERS_RESULT_RECOVERED;
2699}
2700
2701static void nvme_error_resume(struct pci_dev *pdev)
2702{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002703 struct nvme_dev *dev = pci_get_drvdata(pdev);
2704
2705 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002706 pci_cleanup_aer_uncorrect_error_status(pdev);
2707}
2708
Stephen Hemminger1d352032012-09-07 09:33:17 -07002709static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002710 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002711 .slot_reset = nvme_slot_reset,
2712 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002713 .reset_prepare = nvme_reset_prepare,
2714 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002715};
2716
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002717static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002718 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002719 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002720 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002721 { PCI_VDEVICE(INTEL, 0x0a53),
2722 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002723 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002724 { PCI_VDEVICE(INTEL, 0x0a54),
2725 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002726 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002727 { PCI_VDEVICE(INTEL, 0x0a55),
2728 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2729 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002730 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06002731 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2732 NVME_QUIRK_MEDIUM_PRIO_SQ },
Keith Busch540c8012015-10-22 15:45:06 -06002733 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2734 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002735 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2736 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002737 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2738 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002739 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2740 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002741 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2742 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002743 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2744 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2745 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2746 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002747 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2748 .driver_data = NVME_QUIRK_LIGHTNVM, },
2749 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2750 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002751 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2752 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002753 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002754 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002755 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002756 { 0, }
2757};
2758MODULE_DEVICE_TABLE(pci, nvme_id_table);
2759
2760static struct pci_driver nvme_driver = {
2761 .name = "nvme",
2762 .id_table = nvme_id_table,
2763 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002764 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002765 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002766 .driver = {
2767 .pm = &nvme_dev_pm_ops,
2768 },
Keith Busch13880f52016-06-20 09:41:06 -06002769 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002770 .err_handler = &nvme_err_handler,
2771};
2772
2773static int __init nvme_init(void)
2774{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002775 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002776}
2777
2778static void __exit nvme_exit(void)
2779{
2780 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002781 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002782 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002783}
2784
2785MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2786MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002787MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002788module_init(nvme_init);
2789module_exit(nvme_exit);