blob: 7732c4979a4e78d0835e2dd15c0d67791733855b [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060033#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090034
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020035#include "nvme.h"
36
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050037#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
38#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070039
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070040#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050041
Jens Axboe943e9422018-06-21 09:49:37 -060042/*
43 * These can be higher, but we need to ensure that any command doesn't
44 * require an sg allocation that needs more than a page of data.
45 */
46#define NVME_MAX_KB_SZ 4096
47#define NVME_MAX_SEGS 127
48
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050049static int use_threaded_interrupts;
50module_param(use_threaded_interrupts, int, 0);
51
Jon Derrick8ffaadf2015-07-20 10:14:09 -060052static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060053module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060054MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
55
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020056static unsigned int max_host_mem_size_mb = 128;
57module_param(max_host_mem_size_mb, uint, 0444);
58MODULE_PARM_DESC(max_host_mem_size_mb,
59 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050060
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070061static unsigned int sgl_threshold = SZ_32K;
62module_param(sgl_threshold, uint, 0644);
63MODULE_PARM_DESC(sgl_threshold,
64 "Use SGLs when average request segment size is larger or equal to "
65 "this size. Use 0 to disable SGLs.");
66
weiping zhangb27c1e62017-07-10 16:46:59 +080067static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
68static const struct kernel_param_ops io_queue_depth_ops = {
69 .set = io_queue_depth_set,
70 .get = param_get_int,
71};
72
73static int io_queue_depth = 1024;
74module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
75MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
76
Jens Axboe3b6592f2018-10-31 08:36:31 -060077static int queue_count_set(const char *val, const struct kernel_param *kp);
78static const struct kernel_param_ops queue_count_ops = {
79 .set = queue_count_set,
80 .get = param_get_int,
81};
82
83static int write_queues;
84module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644);
85MODULE_PARM_DESC(write_queues,
86 "Number of queues to use for writes. If not set, reads and writes "
87 "will share a queue set.");
88
Jens Axboea4668d92018-11-19 08:18:24 -070089static int poll_queues = 0;
Jens Axboe4b04cc62018-11-05 12:44:33 -070090module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644);
91MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
92
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093struct nvme_dev;
94struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070095
Keith Buscha5cdb682016-01-12 14:41:18 -070096static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070097
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050098/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010099 * Represents an NVM Express device. Each nvme_dev is a PCI function.
100 */
101struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200102 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100103 struct blk_mq_tag_set tagset;
104 struct blk_mq_tag_set admin_tagset;
105 u32 __iomem *dbs;
106 struct device *dev;
107 struct dma_pool *prp_page_pool;
108 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 unsigned online_queues;
110 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100111 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600112 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100113 int q_depth;
114 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100115 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800116 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100117 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100118 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100119 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600121 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100122 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600123 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100124 struct nvme_ctrl ctrl;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200125
Jens Axboe943e9422018-06-21 09:49:37 -0600126 mempool_t *iod_mempool;
127
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200128 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300129 u32 *dbbuf_dbs;
130 dma_addr_t dbbuf_dbs_dma_addr;
131 u32 *dbbuf_eis;
132 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200133
134 /* host memory buffer support: */
135 u64 host_mem_size;
136 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200137 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200138 struct nvme_host_mem_buf_desc *host_mem_descs;
139 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500140};
141
weiping zhangb27c1e62017-07-10 16:46:59 +0800142static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
143{
144 int n = 0, ret;
145
146 ret = kstrtoint(val, 10, &n);
147 if (ret != 0 || n < 2)
148 return -EINVAL;
149
150 return param_set_int(val, kp);
151}
152
Jens Axboe3b6592f2018-10-31 08:36:31 -0600153static int queue_count_set(const char *val, const struct kernel_param *kp)
154{
155 int n = 0, ret;
156
157 ret = kstrtoint(val, 10, &n);
158 if (n > num_possible_cpus())
159 n = num_possible_cpus();
160
161 return param_set_int(val, kp);
162}
163
Helen Koikef9f38e32017-04-10 12:51:07 -0300164static inline unsigned int sq_idx(unsigned int qid, u32 stride)
165{
166 return qid * 2 * stride;
167}
168
169static inline unsigned int cq_idx(unsigned int qid, u32 stride)
170{
171 return (qid * 2 + 1) * stride;
172}
173
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100174static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
175{
176 return container_of(ctrl, struct nvme_dev, ctrl);
177}
178
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500179/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500180 * An NVM Express queue. Each device has at least two (one for admin
181 * commands and one for I/O commands).
182 */
183struct nvme_queue {
184 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500185 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200186 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500187 struct nvme_command *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100188 /* only used for poll queues: */
189 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500190 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600191 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500192 dma_addr_t sq_dma_addr;
193 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500194 u32 __iomem *q_db;
195 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700196 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500197 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700198 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500199 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600200 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700201 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400202 u8 cq_phase;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100203 unsigned long flags;
204#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100205#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100206#define NVMEQ_DELETE_ERROR 2
Helen Koikef9f38e32017-04-10 12:51:07 -0300207 u32 *dbbuf_sq_db;
208 u32 *dbbuf_cq_db;
209 u32 *dbbuf_sq_ei;
210 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100211 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500212};
213
214/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200215 * The nvme_iod describes the data in an I/O, including the list of PRP
216 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100217 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200218 * allocated to store the PRP list.
219 */
220struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800221 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100222 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700223 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100224 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200225 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200226 int nents; /* Used in scatterlist */
227 int length; /* Of data, in bytes */
228 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900229 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100230 struct scatterlist *sg;
231 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500232};
233
234/*
235 * Check we didin't inadvertently grow the command struct
236 */
237static inline void _nvme_check_size(void)
238{
239 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
240 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
241 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
242 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
243 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400244 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700245 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500246 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200247 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
248 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500249 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600250 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300251 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
252}
253
Jens Axboe3b6592f2018-10-31 08:36:31 -0600254static unsigned int max_io_queues(void)
255{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700256 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600257}
258
259static unsigned int max_queue_count(void)
260{
261 /* IO queues + admin queue */
262 return 1 + max_io_queues();
263}
264
Helen Koikef9f38e32017-04-10 12:51:07 -0300265static inline unsigned int nvme_dbbuf_size(u32 stride)
266{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600267 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300268}
269
270static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
271{
272 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
273
274 if (dev->dbbuf_dbs)
275 return 0;
276
277 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
278 &dev->dbbuf_dbs_dma_addr,
279 GFP_KERNEL);
280 if (!dev->dbbuf_dbs)
281 return -ENOMEM;
282 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
283 &dev->dbbuf_eis_dma_addr,
284 GFP_KERNEL);
285 if (!dev->dbbuf_eis) {
286 dma_free_coherent(dev->dev, mem_size,
287 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
288 dev->dbbuf_dbs = NULL;
289 return -ENOMEM;
290 }
291
292 return 0;
293}
294
295static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
296{
297 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
298
299 if (dev->dbbuf_dbs) {
300 dma_free_coherent(dev->dev, mem_size,
301 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
302 dev->dbbuf_dbs = NULL;
303 }
304 if (dev->dbbuf_eis) {
305 dma_free_coherent(dev->dev, mem_size,
306 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
307 dev->dbbuf_eis = NULL;
308 }
309}
310
311static void nvme_dbbuf_init(struct nvme_dev *dev,
312 struct nvme_queue *nvmeq, int qid)
313{
314 if (!dev->dbbuf_dbs || !qid)
315 return;
316
317 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
318 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
319 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
320 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
321}
322
323static void nvme_dbbuf_set(struct nvme_dev *dev)
324{
325 struct nvme_command c;
326
327 if (!dev->dbbuf_dbs)
328 return;
329
330 memset(&c, 0, sizeof(c));
331 c.dbbuf.opcode = nvme_admin_dbbuf;
332 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
333 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
334
335 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200336 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300337 /* Free memory and continue on */
338 nvme_dbbuf_dma_free(dev);
339 }
340}
341
342static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
343{
344 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
345}
346
347/* Update dbbuf and return true if an MMIO is required */
348static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
349 volatile u32 *dbbuf_ei)
350{
351 if (dbbuf_db) {
352 u16 old_value;
353
354 /*
355 * Ensure that the queue is written before updating
356 * the doorbell in memory
357 */
358 wmb();
359
360 old_value = *dbbuf_db;
361 *dbbuf_db = value;
362
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700363 /*
364 * Ensure that the doorbell is updated before reading the event
365 * index from memory. The controller needs to provide similar
366 * ordering to ensure the envent index is updated before reading
367 * the doorbell.
368 */
369 mb();
370
Helen Koikef9f38e32017-04-10 12:51:07 -0300371 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
372 return false;
373 }
374
375 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500376}
377
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700378/*
379 * Max size of iod being embedded in the request payload
380 */
381#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100382#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700383
384/*
385 * Will slightly overestimate the number of pages needed. This is OK
386 * as it only leads to a small amount of wasted memory for the lifetime of
387 * the I/O.
388 */
389static int nvme_npages(unsigned size, struct nvme_dev *dev)
390{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100391 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
392 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700393 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
394}
395
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700396/*
397 * Calculates the number of pages needed for the SGL segments. For example a 4k
398 * page can accommodate 256 SGL descriptors.
399 */
400static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100401{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700402 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100403}
404
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700405static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
406 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700407{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700408 size_t alloc_size;
409
410 if (use_sgl)
411 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
412 else
413 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
414
415 return alloc_size + sizeof(struct scatterlist) * nseg;
416}
417
418static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
419{
420 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
421 NVME_INT_BYTES(dev), NVME_INT_PAGES,
422 use_sgl);
423
424 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700425}
426
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700427static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
428 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500429{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700430 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200431 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700432
Keith Busch42483222015-06-01 09:29:54 -0600433 WARN_ON(hctx_idx != 0);
434 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
435 WARN_ON(nvmeq->tags);
436
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700437 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600438 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700439 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500440}
441
Keith Busch4af0e212015-06-08 10:08:13 -0600442static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
443{
444 struct nvme_queue *nvmeq = hctx->driver_data;
445
446 nvmeq->tags = NULL;
447}
448
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
450 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500451{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700452 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200453 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500454
Keith Busch42483222015-06-01 09:29:54 -0600455 if (!nvmeq->tags)
456 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500457
Keith Busch42483222015-06-01 09:29:54 -0600458 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700459 hctx->driver_data = nvmeq;
460 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500461}
462
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600463static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
464 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500465{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600466 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100467 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200468 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200469 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700470
471 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100472 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600473
474 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700475 return 0;
476}
477
Jens Axboe3b6592f2018-10-31 08:36:31 -0600478static int queue_irq_offset(struct nvme_dev *dev)
479{
480 /* if we have more than 1 vec, admin queue offsets us by 1 */
481 if (dev->num_vecs > 1)
482 return 1;
483
484 return 0;
485}
486
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200487static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
488{
489 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600490 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200491
Jens Axboe3b6592f2018-10-31 08:36:31 -0600492 offset = queue_irq_offset(dev);
493 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
494 struct blk_mq_queue_map *map = &set->map[i];
495
496 map->nr_queues = dev->io_queues[i];
497 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100498 BUG_ON(i == HCTX_TYPE_DEFAULT);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600499
500 /* shared set, resuse read set parameters */
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100501 map->nr_queues = dev->io_queues[HCTX_TYPE_DEFAULT];
Jens Axboe3b6592f2018-10-31 08:36:31 -0600502 qoff = 0;
503 offset = queue_irq_offset(dev);
504 }
505
Jens Axboe4b04cc62018-11-05 12:44:33 -0700506 /*
507 * The poll queue(s) doesn't have an IRQ (and hence IRQ
508 * affinity), so use the regular blk-mq cpu mapping
509 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600510 map->queue_offset = qoff;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100511 if (i != HCTX_TYPE_POLL)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700512 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
513 else
514 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600515 qoff += map->nr_queues;
516 offset += map->nr_queues;
517 }
518
519 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200520}
521
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700522/*
523 * Write sq tail if we are asked to, or if the next command would wrap.
524 */
525static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
526{
527 if (!write_sq) {
528 u16 next_tail = nvmeq->sq_tail + 1;
529
530 if (next_tail == nvmeq->q_depth)
531 next_tail = 0;
532 if (next_tail != nvmeq->last_sq_tail)
533 return;
534 }
535
536 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
537 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
538 writel(nvmeq->sq_tail, nvmeq->q_db);
539 nvmeq->last_sq_tail = nvmeq->sq_tail;
540}
541
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500542/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200543 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500544 * @nvmeq: The queue to use
545 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700546 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500547 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700548static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
549 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500550{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200551 spin_lock(&nvmeq->sq_lock);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600552 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200553 if (++nvmeq->sq_tail == nvmeq->q_depth)
554 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700555 nvme_write_sq_db(nvmeq, write_sq);
556 spin_unlock(&nvmeq->sq_lock);
557}
558
559static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
560{
561 struct nvme_queue *nvmeq = hctx->driver_data;
562
563 spin_lock(&nvmeq->sq_lock);
564 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
565 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200566 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500567}
568
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700569static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700570{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100571 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700572 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700573}
574
Minwoo Im955b1b52017-12-20 16:30:50 +0900575static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
576{
577 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100578 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900579 unsigned int avg_seg_size;
580
Keith Busch20469a32018-01-17 22:04:37 +0100581 if (nseg == 0)
582 return false;
583
584 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900585
586 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
587 return false;
588 if (!iod->nvmeq->qid)
589 return false;
590 if (!sgl_threshold || avg_seg_size < sgl_threshold)
591 return false;
592 return true;
593}
594
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200595static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500596{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100597 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700598 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100599 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500600
Minwoo Im955b1b52017-12-20 16:30:50 +0900601 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
602
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100603 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Jens Axboe943e9422018-06-21 09:49:37 -0600604 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100605 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200606 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100607 } else {
608 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700609 }
610
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100611 iod->aborted = 0;
612 iod->npages = -1;
613 iod->nents = 0;
614 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700615
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200616 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700617}
618
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100619static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500620{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100621 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700622 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
623 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
624
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500625 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500626
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500627 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700628 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
629 dma_addr);
630
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500631 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700632 void *addr = nvme_pci_iod_list(req)[i];
633
634 if (iod->use_sgl) {
635 struct nvme_sgl_desc *sg_list = addr;
636
637 next_dma_addr =
638 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
639 } else {
640 __le64 *prp_list = addr;
641
642 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
643 }
644
645 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
646 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500647 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700648
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100649 if (iod->sg != iod->inline_sg)
Jens Axboe943e9422018-06-21 09:49:37 -0600650 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600651}
652
Keith Buschd0877472017-09-15 13:05:38 -0400653static void nvme_print_sgl(struct scatterlist *sgl, int nents)
654{
655 int i;
656 struct scatterlist *sg;
657
658 for_each_sg(sgl, sg, nents, i) {
659 dma_addr_t phys = sg_phys(sg);
660 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
661 "dma_address:%pad dma_length:%d\n",
662 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
663 sg_dma_len(sg));
664 }
665}
666
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700667static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
668 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500669{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100670 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500671 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100672 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500673 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500674 int dma_len = sg_dma_len(sg);
675 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100676 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500677 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500678 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700679 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500681 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500682
Keith Busch1d090622014-06-23 11:34:01 -0600683 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200684 if (length <= 0) {
685 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700686 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200687 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500688
Keith Busch1d090622014-06-23 11:34:01 -0600689 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500690 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600691 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500692 } else {
693 sg = sg_next(sg);
694 dma_addr = sg_dma_address(sg);
695 dma_len = sg_dma_len(sg);
696 }
697
Keith Busch1d090622014-06-23 11:34:01 -0600698 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600699 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700700 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500701 }
702
Keith Busch1d090622014-06-23 11:34:01 -0600703 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500704 if (nprps <= (256 / 8)) {
705 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500706 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500707 } else {
708 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500709 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500710 }
711
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200712 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400713 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600714 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500715 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400716 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400717 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500718 list[0] = prp_list;
719 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500720 i = 0;
721 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600722 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500723 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200724 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500725 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400726 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500727 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400728 prp_list[0] = old_prp_list[i - 1];
729 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
730 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500731 }
732 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600733 dma_len -= page_size;
734 dma_addr += page_size;
735 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500736 if (length <= 0)
737 break;
738 if (dma_len > 0)
739 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400740 if (unlikely(dma_len < 0))
741 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500742 sg = sg_next(sg);
743 dma_addr = sg_dma_address(sg);
744 dma_len = sg_dma_len(sg);
745 }
746
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700747done:
748 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
749 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
750
Keith Busch86eea282017-07-12 15:59:07 -0400751 return BLK_STS_OK;
752
753 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400754 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
755 "Invalid SGL for payload:%d nents:%d\n",
756 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400757 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500758}
759
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700760static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
761 struct scatterlist *sg)
762{
763 sge->addr = cpu_to_le64(sg_dma_address(sg));
764 sge->length = cpu_to_le32(sg_dma_len(sg));
765 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
766}
767
768static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
769 dma_addr_t dma_addr, int entries)
770{
771 sge->addr = cpu_to_le64(dma_addr);
772 if (entries < SGES_PER_PAGE) {
773 sge->length = cpu_to_le32(entries * sizeof(*sge));
774 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
775 } else {
776 sge->length = cpu_to_le32(PAGE_SIZE);
777 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
778 }
779}
780
781static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100782 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783{
784 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700785 struct dma_pool *pool;
786 struct nvme_sgl_desc *sg_list;
787 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700788 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100789 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700790
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700791 /* setting the transfer type as SGL */
792 cmd->flags = NVME_CMD_SGL_METABUF;
793
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100794 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700795 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
796 return BLK_STS_OK;
797 }
798
799 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
800 pool = dev->prp_small_pool;
801 iod->npages = 0;
802 } else {
803 pool = dev->prp_page_pool;
804 iod->npages = 1;
805 }
806
807 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
808 if (!sg_list) {
809 iod->npages = -1;
810 return BLK_STS_RESOURCE;
811 }
812
813 nvme_pci_iod_list(req)[0] = sg_list;
814 iod->first_dma = sgl_dma;
815
816 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
817
818 do {
819 if (i == SGES_PER_PAGE) {
820 struct nvme_sgl_desc *old_sg_desc = sg_list;
821 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
822
823 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
824 if (!sg_list)
825 return BLK_STS_RESOURCE;
826
827 i = 0;
828 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
829 sg_list[i++] = *link;
830 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
831 }
832
833 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700834 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100835 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700836
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700837 return BLK_STS_OK;
838}
839
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200840static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100841 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200842{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200844 struct request_queue *q = req->q;
845 enum dma_data_direction dma_dir = rq_data_dir(req) ?
846 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200847 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100848 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200849
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700850 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200851 iod->nents = blk_rq_map_sg(q, req, iod->sg);
852 if (!iod->nents)
853 goto out;
854
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200855 ret = BLK_STS_RESOURCE;
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600856
857 if (is_pci_p2pdma_page(sg_page(iod->sg)))
858 nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
859 dma_dir);
860 else
861 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
862 dma_dir, DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100863 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200864 goto out;
865
Minwoo Im955b1b52017-12-20 16:30:50 +0900866 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100867 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700868 else
869 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
870
Keith Busch86eea282017-07-12 15:59:07 -0400871 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200872 goto out_unmap;
873
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200874 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200875 if (blk_integrity_rq(req)) {
876 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
877 goto out_unmap;
878
Christoph Hellwigbf684052015-10-26 17:12:51 +0900879 sg_init_table(&iod->meta_sg, 1);
880 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200881 goto out_unmap;
882
Christoph Hellwigbf684052015-10-26 17:12:51 +0900883 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200884 goto out_unmap;
Chaitanya Kulkarni3045c0d2018-10-17 11:34:15 -0700885
886 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200887 }
888
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200889 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200890
891out_unmap:
892 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
893out:
894 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200895}
896
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100897static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100898{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100899 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100900 enum dma_data_direction dma_dir = rq_data_dir(req) ?
901 DMA_TO_DEVICE : DMA_FROM_DEVICE;
902
903 if (iod->nents) {
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600904 /* P2PDMA requests do not need to be unmapped */
905 if (!is_pci_p2pdma_page(sg_page(iod->sg)))
906 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
907
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300908 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900909 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100910 }
911
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700912 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100913 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500914}
915
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700916/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200917 * NOTE: ns is NULL when called on the admin queue.
918 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200919static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700920 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600921{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700922 struct nvme_ns *ns = hctx->queue->queuedata;
923 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200924 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700925 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200926 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200927 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700928
Jens Axboed1f06f42018-05-17 18:31:49 +0200929 /*
930 * We should not need to do this, but we're still using this to
931 * ensure we can drain requests on a dying queue.
932 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100933 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200934 return BLK_STS_IOERR;
935
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700936 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200937 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100938 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600939
Christoph Hellwigb131c612017-01-13 12:29:12 +0100940 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200941 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700942 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600943
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200944 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100945 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200946 if (ret)
947 goto out_cleanup_iod;
948 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700949
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100950 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700951 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200952 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700953out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100954 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700955out_free_cmd:
956 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200957 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500958}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500959
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200960static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100961{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100962 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100963
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200964 nvme_unmap_data(iod->nvmeq->dev, req);
965 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500966}
967
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100968/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600969static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100970{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600971 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
972 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100973}
974
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300975static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500976{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300977 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500978
Keith Busch397c6992018-06-06 08:13:05 -0600979 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
980 nvmeq->dbbuf_cq_ei))
981 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300982}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500983
Jens Axboe5cb525c2018-05-17 18:31:50 +0200984static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300985{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200986 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300987 struct request *req;
988
989 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
990 dev_warn(nvmeq->dev->ctrl.device,
991 "invalid id %d completed on queue %d\n",
992 cqe->command_id, le16_to_cpu(cqe->sq_id));
993 return;
994 }
995
996 /*
997 * AEN requests are special as they don't time out and can
998 * survive any kind of queue freeze and often don't respond to
999 * aborts. We don't even bother to allocate a struct request
1000 * for them but rather special case them here.
1001 */
1002 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -07001003 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001004 nvme_complete_async_event(&nvmeq->dev->ctrl,
1005 cqe->status, &cqe->result);
1006 return;
1007 }
1008
1009 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
1010 nvme_end_request(req, cqe->status, cqe->result);
1011}
1012
Jens Axboe5cb525c2018-05-17 18:31:50 +02001013static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001014{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001015 while (start != end) {
1016 nvme_handle_cqe(nvmeq, start);
1017 if (++start == nvmeq->q_depth)
1018 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001019 }
Jens Axboea0fa9642015-11-03 20:37:26 -07001020}
1021
Jens Axboe5cb525c2018-05-17 18:31:50 +02001022static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001023{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001024 if (++nvmeq->cq_head == nvmeq->q_depth) {
1025 nvmeq->cq_head = 0;
1026 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001027 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001028}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001029
Jens Axboe1052b8a2018-11-26 08:21:49 -07001030static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
1031 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001032{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001033 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001034
1035 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001036 while (nvme_cqe_pending(nvmeq)) {
1037 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1038 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001039 nvme_update_cq_head(nvmeq);
1040 }
1041 *end = nvmeq->cq_head;
1042
1043 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001044 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001045 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001046}
1047
1048static irqreturn_t nvme_irq(int irq, void *data)
1049{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001050 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001051 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001052 u16 start, end;
1053
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001054 /*
1055 * The rmb/wmb pair ensures we see all updates from a previous run of
1056 * the irq handler, even if that was on another CPU.
1057 */
1058 rmb();
Jens Axboe68fa9db2018-05-21 08:41:52 -06001059 if (nvmeq->cq_head != nvmeq->last_cq_head)
1060 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001061 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001062 nvmeq->last_cq_head = nvmeq->cq_head;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001063 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001064
Jens Axboe68fa9db2018-05-21 08:41:52 -06001065 if (start != end) {
1066 nvme_complete_cqes(nvmeq, start, end);
1067 return IRQ_HANDLED;
1068 }
1069
1070 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001071}
1072
1073static irqreturn_t nvme_irq_check(int irq, void *data)
1074{
1075 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001076 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001077 return IRQ_WAKE_THREAD;
1078 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001079}
1080
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001081/*
1082 * Poll for completions any queue, including those not dedicated to polling.
1083 * Can be called from any context.
1084 */
1085static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001086{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001087 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001088 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001089 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001090
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001091 /*
1092 * For a poll queue we need to protect against the polling thread
1093 * using the CQ lock. For normal interrupt driven threads we have
1094 * to disable the interrupt to avoid racing with it.
1095 */
1096 if (nvmeq->cq_vector == -1)
1097 spin_lock(&nvmeq->cq_poll_lock);
1098 else
1099 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboe5cb525c2018-05-17 18:31:50 +02001100 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001101 if (nvmeq->cq_vector == -1)
1102 spin_unlock(&nvmeq->cq_poll_lock);
1103 else
1104 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001105
Jens Axboe5cb525c2018-05-17 18:31:50 +02001106 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001107 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001108}
1109
Jens Axboe97431392018-11-16 09:48:21 -07001110static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001111{
1112 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001113 u16 start, end;
1114 bool found;
1115
1116 if (!nvme_cqe_pending(nvmeq))
1117 return 0;
1118
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001119 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001120 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001121 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001122
1123 nvme_complete_cqes(nvmeq, start, end);
1124 return found;
1125}
1126
Keith Buschad22c352017-11-07 15:13:12 -07001127static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001128{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001129 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001130 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001131 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001132
1133 memset(&c, 0, sizeof(c));
1134 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001135 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001136 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001137}
1138
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1140{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001141 struct nvme_command c;
1142
1143 memset(&c, 0, sizeof(c));
1144 c.delete_queue.opcode = opcode;
1145 c.delete_queue.qid = cpu_to_le16(id);
1146
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001147 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001148}
1149
1150static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001151 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001152{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001153 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001154 int flags = NVME_QUEUE_PHYS_CONTIG;
1155
1156 if (vector != -1)
1157 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001158
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001159 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001160 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001161 * is attached to the request.
1162 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001163 memset(&c, 0, sizeof(c));
1164 c.create_cq.opcode = nvme_admin_create_cq;
1165 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1166 c.create_cq.cqid = cpu_to_le16(qid);
1167 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1168 c.create_cq.cq_flags = cpu_to_le16(flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001169 if (vector != -1)
1170 c.create_cq.irq_vector = cpu_to_le16(vector);
1171 else
1172 c.create_cq.irq_vector = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001173
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001174 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001175}
1176
1177static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1178 struct nvme_queue *nvmeq)
1179{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001180 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001181 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001182 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001183
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001184 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001185 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1186 * set. Since URGENT priority is zeroes, it makes all queues
1187 * URGENT.
1188 */
1189 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1190 flags |= NVME_SQ_PRIO_MEDIUM;
1191
1192 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001193 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001194 * is attached to the request.
1195 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001196 memset(&c, 0, sizeof(c));
1197 c.create_sq.opcode = nvme_admin_create_sq;
1198 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1199 c.create_sq.sqid = cpu_to_le16(qid);
1200 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1201 c.create_sq.sq_flags = cpu_to_le16(flags);
1202 c.create_sq.cqid = cpu_to_le16(qid);
1203
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001204 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001205}
1206
1207static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1208{
1209 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1210}
1211
1212static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1213{
1214 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1215}
1216
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001217static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001218{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001219 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1220 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001221
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001222 dev_warn(nvmeq->dev->ctrl.device,
1223 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001224 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001225 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001226}
1227
Keith Buschb2a0eb12017-06-07 20:32:50 +02001228static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1229{
1230
1231 /* If true, indicates loss of adapter communication, possibly by a
1232 * NVMe Subsystem reset.
1233 */
1234 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1235
Jianchao Wangad700622018-01-22 22:03:16 +08001236 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1237 switch (dev->ctrl.state) {
1238 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001239 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001240 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001241 default:
1242 break;
1243 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001244
1245 /* We shouldn't reset unless the controller is on fatal error state
1246 * _or_ if we lost the communication with it.
1247 */
1248 if (!(csts & NVME_CSTS_CFS) && !nssro)
1249 return false;
1250
Keith Buschb2a0eb12017-06-07 20:32:50 +02001251 return true;
1252}
1253
1254static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1255{
1256 /* Read a config register to help see what died. */
1257 u16 pci_status;
1258 int result;
1259
1260 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1261 &pci_status);
1262 if (result == PCIBIOS_SUCCESSFUL)
1263 dev_warn(dev->ctrl.device,
1264 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1265 csts, pci_status);
1266 else
1267 dev_warn(dev->ctrl.device,
1268 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1269 csts, result);
1270}
1271
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001272static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001273{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001274 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1275 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001276 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001277 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001278 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001279 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1280
Wen Xiong651438b2018-02-15 14:05:10 -06001281 /* If PCI error recovery process is happening, we cannot reset or
1282 * the recovery mechanism will surely fail.
1283 */
1284 mb();
1285 if (pci_channel_offline(to_pci_dev(dev->dev)))
1286 return BLK_EH_RESET_TIMER;
1287
Keith Buschb2a0eb12017-06-07 20:32:50 +02001288 /*
1289 * Reset immediately if the controller is failed
1290 */
1291 if (nvme_should_reset(dev, csts)) {
1292 nvme_warn_reset(dev, csts);
1293 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001294 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001295 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001296 }
Keith Buschc30341d2013-12-10 13:10:38 -07001297
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001298 /*
Keith Busch7776db12017-02-24 17:59:28 -05001299 * Did we miss an interrupt?
1300 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001301 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001302 dev_warn(dev->ctrl.device,
1303 "I/O %d QID %d timeout, completion polled\n",
1304 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001305 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001306 }
1307
1308 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001309 * Shutdown immediately if controller times out while starting. The
1310 * reset work will see the pci device disabled when it gets the forced
1311 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001312 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001313 */
Keith Busch42441402018-02-08 08:55:34 -07001314 switch (dev->ctrl.state) {
1315 case NVME_CTRL_CONNECTING:
1316 case NVME_CTRL_RESETTING:
Keith Buschb9cac432018-05-24 14:34:55 -06001317 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001318 "I/O %d QID %d timeout, disable controller\n",
1319 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001320 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001321 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001322 return BLK_EH_DONE;
Keith Busch42441402018-02-08 08:55:34 -07001323 default:
1324 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001325 }
1326
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001327 /*
1328 * Shutdown the controller immediately and schedule a reset if the
1329 * command was already aborted once before and still hasn't been
1330 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001331 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001332 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001333 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001334 "I/O %d QID %d timeout, reset controller\n",
1335 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001336 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001337 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001338
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001339 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001340 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001341 }
Keith Buschc30341d2013-12-10 13:10:38 -07001342
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001343 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1344 atomic_inc(&dev->ctrl.abort_limit);
1345 return BLK_EH_RESET_TIMER;
1346 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001347 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001348
Keith Buschc30341d2013-12-10 13:10:38 -07001349 memset(&cmd, 0, sizeof(cmd));
1350 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001351 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001352 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001353
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001354 dev_warn(nvmeq->dev->ctrl.device,
1355 "I/O %d QID %d timeout, aborting\n",
1356 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001357
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001358 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001359 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001360 if (IS_ERR(abort_req)) {
1361 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001362 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001363 }
Keith Buschc30341d2013-12-10 13:10:38 -07001364
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001365 abort_req->timeout = ADMIN_TIMEOUT;
1366 abort_req->end_io_data = NULL;
1367 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001368
Keith Busch7a509a62015-01-07 18:55:53 -07001369 /*
1370 * The aborted req will be completed on receiving the abort req.
1371 * We enable the timer again. If hit twice, it'll cause a device reset,
1372 * as the device then is in a faulty state.
1373 */
Keith Busch07836e62015-02-19 10:34:48 -07001374 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001375}
1376
Keith Buschf435c282014-07-07 09:14:42 -06001377static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001378{
1379 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1380 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001381 if (!nvmeq->sq_cmds)
1382 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001383
Christoph Hellwig63223072018-12-02 17:46:18 +01001384 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1385 pci_free_p2pmem(to_pci_dev(nvmeq->q_dmadev),
1386 nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth));
1387 } else {
1388 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
1389 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001390 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001391}
1392
Keith Buscha1a5ef92013-12-16 13:50:00 -05001393static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001394{
1395 int i;
1396
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001397 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001398 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001399 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001400 }
Keith Busch22404272013-07-15 15:02:20 -06001401}
1402
Keith Busch4d115422013-12-10 13:10:40 -07001403/**
1404 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001405 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001406 */
1407static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001408{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001409 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001410 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001411
Christoph Hellwig4e224102018-12-02 17:46:17 +01001412 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001413 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001414
Christoph Hellwig4e224102018-12-02 17:46:17 +01001415 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001416 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001417 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Christoph Hellwig4e224102018-12-02 17:46:17 +01001418 if (nvmeq->cq_vector == -1)
1419 return 0;
1420 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
1421 nvmeq->cq_vector = -1;
Keith Busch4d115422013-12-10 13:10:40 -07001422 return 0;
1423}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001424
Keith Buscha5cdb682016-01-12 14:41:18 -07001425static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001426{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001427 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001428
Keith Buscha5cdb682016-01-12 14:41:18 -07001429 if (shutdown)
1430 nvme_shutdown_ctrl(&dev->ctrl);
1431 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001432 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001433
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001434 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001435}
1436
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001437static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1438 int entry_size)
1439{
1440 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001441 unsigned q_size_aligned = roundup(q_depth * entry_size,
1442 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001443
1444 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001445 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001446 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001447 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001448
1449 /*
1450 * Ensure the reduced q_depth is above some threshold where it
1451 * would be better to map queues in system memory with the
1452 * original depth
1453 */
1454 if (q_depth < 64)
1455 return -ENOMEM;
1456 }
1457
1458 return q_depth;
1459}
1460
1461static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1462 int qid, int depth)
1463{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001464 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001465
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001466 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1467 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
1468 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1469 nvmeq->sq_cmds);
Christoph Hellwig63223072018-12-02 17:46:18 +01001470 if (nvmeq->sq_dma_addr) {
1471 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1472 return 0;
1473 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001474 }
1475
Christoph Hellwig63223072018-12-02 17:46:18 +01001476 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1477 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001478 if (!nvmeq->sq_cmds)
1479 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001480 return 0;
1481}
1482
Keith Buscha6ff7262018-04-12 09:16:09 -06001483static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001485 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001486
Keith Busch62314e42018-01-23 09:16:19 -07001487 if (dev->ctrl.queue_count > qid)
1488 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001489
Christoph Hellwige75ec752015-05-22 11:12:39 +02001490 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001491 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001492 if (!nvmeq->cqes)
1493 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001494
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001495 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001496 goto free_cqdma;
1497
Christoph Hellwige75ec752015-05-22 11:12:39 +02001498 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001499 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001500 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001501 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001502 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001503 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001504 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001505 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001506 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001507 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001508 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001509
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001510 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001511
1512 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001513 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001514 nvmeq->cq_dma_addr);
1515 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001516 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001517}
1518
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001519static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001520{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001521 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1522 int nr = nvmeq->dev->ctrl.instance;
1523
1524 if (use_threaded_interrupts) {
1525 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1526 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1527 } else {
1528 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1529 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1530 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001531}
1532
Keith Busch22404272013-07-15 15:02:20 -06001533static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001534{
Keith Busch22404272013-07-15 15:02:20 -06001535 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001536
Keith Busch22404272013-07-15 15:02:20 -06001537 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001538 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001539 nvmeq->cq_head = 0;
1540 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001541 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001542 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001543 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001544 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001545 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001546}
1547
Jens Axboe4b04cc62018-11-05 12:44:33 -07001548static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001549{
1550 struct nvme_dev *dev = nvmeq->dev;
1551 int result;
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001552 s16 vector;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001553
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001554 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1555
Keith Busch22b55602018-04-12 09:16:10 -06001556 /*
1557 * A queue's vector matches the queue identifier unless the controller
1558 * has only one vector available.
1559 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001560 if (!polled)
1561 vector = dev->num_vecs == 1 ? 0 : qid;
1562 else
1563 vector = -1;
1564
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001565 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001566 if (result)
1567 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001568
1569 result = adapter_alloc_sq(dev, qid, nvmeq);
1570 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001571 return result;
1572 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001573 goto release_cq;
1574
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001575 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001576 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001577
1578 if (vector != -1) {
1579 result = queue_request_irq(nvmeq);
1580 if (result < 0)
1581 goto release_sq;
1582 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001583
Christoph Hellwig4e224102018-12-02 17:46:17 +01001584 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001585 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001586
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001587release_sq:
1588 nvmeq->cq_vector = -1;
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001589 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001590 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001591release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001592 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001593 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001594}
1595
Eric Biggersf363b082017-03-30 13:39:16 -07001596static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001597 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001598 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001599 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001600 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001601 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001602 .timeout = nvme_timeout,
1603};
1604
Eric Biggersf363b082017-03-30 13:39:16 -07001605static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001606 .queue_rq = nvme_queue_rq,
1607 .complete = nvme_pci_complete_rq,
1608 .commit_rqs = nvme_commit_rqs,
1609 .init_hctx = nvme_init_hctx,
1610 .init_request = nvme_init_request,
1611 .map_queues = nvme_pci_map_queues,
1612 .timeout = nvme_timeout,
1613 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001614};
1615
Keith Buschea191d22015-01-07 18:55:49 -07001616static void nvme_dev_remove_admin(struct nvme_dev *dev)
1617{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001618 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001619 /*
1620 * If the controller was reset during removal, it's possible
1621 * user requests may be waiting on a stopped queue. Start the
1622 * queue to flush these to completion.
1623 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001624 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001625 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001626 blk_mq_free_tag_set(&dev->admin_tagset);
1627 }
1628}
1629
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001630static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1631{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001632 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001633 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1634 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001635
Keith Busch38dabe22017-11-07 15:13:10 -07001636 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001637 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001638 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001639 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001640 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001641 dev->admin_tagset.driver_data = dev;
1642
1643 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1644 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001645 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001646
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001647 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1648 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001649 blk_mq_free_tag_set(&dev->admin_tagset);
1650 return -ENOMEM;
1651 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001652 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001653 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001654 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001655 return -ENODEV;
1656 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001657 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001658 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001659
1660 return 0;
1661}
1662
Xu Yu97f6ef62017-05-24 16:39:55 +08001663static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1664{
1665 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1666}
1667
1668static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1669{
1670 struct pci_dev *pdev = to_pci_dev(dev->dev);
1671
1672 if (size <= dev->bar_mapped_size)
1673 return 0;
1674 if (size > pci_resource_len(pdev, 0))
1675 return -ENOMEM;
1676 if (dev->bar)
1677 iounmap(dev->bar);
1678 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1679 if (!dev->bar) {
1680 dev->bar_mapped_size = 0;
1681 return -ENOMEM;
1682 }
1683 dev->bar_mapped_size = size;
1684 dev->dbs = dev->bar + NVME_REG_DBS;
1685
1686 return 0;
1687}
1688
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001689static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001690{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001691 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001692 u32 aqa;
1693 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001694
Xu Yu97f6ef62017-05-24 16:39:55 +08001695 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1696 if (result < 0)
1697 return result;
1698
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001699 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001700 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001701
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001702 if (dev->subsystem &&
1703 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1704 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001705
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001706 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001707 if (result < 0)
1708 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001709
Keith Buscha6ff7262018-04-12 09:16:09 -06001710 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001711 if (result)
1712 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001713
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001714 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001715 aqa = nvmeq->q_depth - 1;
1716 aqa |= aqa << 16;
1717
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001718 writel(aqa, dev->bar + NVME_REG_AQA);
1719 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1720 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001721
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001722 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001723 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001724 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001725
Keith Busch2b25d982014-12-22 12:59:04 -07001726 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001727 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001728 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001729 if (result) {
1730 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001731 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001732 }
Keith Busch025c5572013-05-01 13:07:51 -06001733
Christoph Hellwig4e224102018-12-02 17:46:17 +01001734 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001735 return result;
1736}
1737
Christoph Hellwig749941f2015-11-26 11:46:39 +01001738static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001739{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001740 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001741 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001742
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001743 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001744 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001745 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001746 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001747 }
1748 }
Keith Busch42f61422014-03-24 10:46:25 -06001749
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001750 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001751 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1752 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1753 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001754 } else {
1755 rw_queues = max;
1756 }
1757
Keith Busch949928c2015-12-17 17:08:15 -07001758 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001759 bool polled = i > rw_queues;
1760
1761 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001762 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001763 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001764 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001765
1766 /*
1767 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001768 * than the desired amount of queues, and even a controller without
1769 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001770 * be useful to upgrade a buggy firmware for example.
1771 */
1772 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001773}
1774
Stephen Bates202021c2016-10-05 20:01:12 -06001775static ssize_t nvme_cmb_show(struct device *dev,
1776 struct device_attribute *attr,
1777 char *buf)
1778{
1779 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1780
Stephen Batesc9658092016-12-16 11:54:50 -07001781 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001782 ndev->cmbloc, ndev->cmbsz);
1783}
1784static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1785
Christoph Hellwig88de4592017-12-20 14:50:00 +01001786static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001787{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001788 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1789
1790 return 1ULL << (12 + 4 * szu);
1791}
1792
1793static u32 nvme_cmb_size(struct nvme_dev *dev)
1794{
1795 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1796}
1797
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001798static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001799{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001800 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001801 resource_size_t bar_size;
1802 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001803 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001804
Keith Busch9fe5c592018-10-31 13:15:29 -06001805 if (dev->cmb_size)
1806 return;
1807
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001808 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001809 if (!dev->cmbsz)
1810 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001811 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001812
Christoph Hellwig88de4592017-12-20 14:50:00 +01001813 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1814 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001815 bar = NVME_CMB_BIR(dev->cmbloc);
1816 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001817
1818 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001819 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001820
1821 /*
1822 * Controllers may support a CMB size larger than their BAR,
1823 * for example, due to being behind a bridge. Reduce the CMB to
1824 * the reported size of the BAR
1825 */
1826 if (size > bar_size - offset)
1827 size = bar_size - offset;
1828
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001829 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1830 dev_warn(dev->ctrl.device,
1831 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001832 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001833 }
1834
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001835 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001836 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1837
1838 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1839 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1840 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001841
1842 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1843 &dev_attr_cmb.attr, NULL))
1844 dev_warn(dev->ctrl.device,
1845 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001846}
1847
1848static inline void nvme_release_cmb(struct nvme_dev *dev)
1849{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001850 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001851 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1852 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001853 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001854 }
1855}
1856
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001857static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001858{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001859 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001860 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001861 int ret;
1862
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001863 memset(&c, 0, sizeof(c));
1864 c.features.opcode = nvme_admin_set_features;
1865 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1866 c.features.dword11 = cpu_to_le32(bits);
1867 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1868 ilog2(dev->ctrl.page_size));
1869 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1870 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1871 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1872
1873 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1874 if (ret) {
1875 dev_warn(dev->ctrl.device,
1876 "failed to set host mem (err %d, flags %#x).\n",
1877 ret, bits);
1878 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001879 return ret;
1880}
1881
1882static void nvme_free_host_mem(struct nvme_dev *dev)
1883{
1884 int i;
1885
1886 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1887 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1888 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1889
1890 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1891 le64_to_cpu(desc->addr));
1892 }
1893
1894 kfree(dev->host_mem_desc_bufs);
1895 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001896 dma_free_coherent(dev->dev,
1897 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1898 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001899 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001900 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001901}
1902
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001903static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1904 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001905{
1906 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001907 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001908 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001909 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001910 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001911 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001912
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001913 tmp = (preferred + chunk_size - 1);
1914 do_div(tmp, chunk_size);
1915 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001916
1917 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1918 max_entries = dev->ctrl.hmmaxd;
1919
Christoph Hellwig4033f352017-08-28 10:47:18 +02001920 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1921 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922 if (!descs)
1923 goto out;
1924
1925 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1926 if (!bufs)
1927 goto out_free_descs;
1928
Minwoo Im244a8fe2017-11-17 01:34:24 +09001929 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001930 dma_addr_t dma_addr;
1931
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001932 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001933 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1934 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1935 if (!bufs[i])
1936 break;
1937
1938 descs[i].addr = cpu_to_le64(dma_addr);
1939 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1940 i++;
1941 }
1942
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001943 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001944 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001945
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001946 dev->nr_host_mem_descs = i;
1947 dev->host_mem_size = size;
1948 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001949 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001950 dev->host_mem_desc_bufs = bufs;
1951 return 0;
1952
1953out_free_bufs:
1954 while (--i >= 0) {
1955 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1956
1957 dma_free_coherent(dev->dev, size, bufs[i],
1958 le64_to_cpu(descs[i].addr));
1959 }
1960
1961 kfree(bufs);
1962out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001963 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1964 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001965out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001966 dev->host_mem_descs = NULL;
1967 return -ENOMEM;
1968}
1969
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001970static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1971{
1972 u32 chunk_size;
1973
1974 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001975 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001976 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001977 chunk_size /= 2) {
1978 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1979 if (!min || dev->host_mem_size >= min)
1980 return 0;
1981 nvme_free_host_mem(dev);
1982 }
1983 }
1984
1985 return -ENOMEM;
1986}
1987
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001988static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001989{
1990 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1991 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1992 u64 min = (u64)dev->ctrl.hmmin * 4096;
1993 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001994 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001995
1996 preferred = min(preferred, max);
1997 if (min > max) {
1998 dev_warn(dev->ctrl.device,
1999 "min host memory (%lld MiB) above limit (%d MiB).\n",
2000 min >> ilog2(SZ_1M), max_host_mem_size_mb);
2001 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002002 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002003 }
2004
2005 /*
2006 * If we already have a buffer allocated check if we can reuse it.
2007 */
2008 if (dev->host_mem_descs) {
2009 if (dev->host_mem_size >= min)
2010 enable_bits |= NVME_HOST_MEM_RETURN;
2011 else
2012 nvme_free_host_mem(dev);
2013 }
2014
2015 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002016 if (nvme_alloc_host_mem(dev, min, preferred)) {
2017 dev_warn(dev->ctrl.device,
2018 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002019 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002020 }
2021
2022 dev_info(dev->ctrl.device,
2023 "allocated %lld MiB host memory buffer.\n",
2024 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002025 }
2026
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002027 ret = nvme_set_host_mem(dev, enable_bits);
2028 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002029 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002030 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002031}
2032
Jens Axboe3b6592f2018-10-31 08:36:31 -06002033static void nvme_calc_io_queues(struct nvme_dev *dev, unsigned int nr_io_queues)
2034{
2035 unsigned int this_w_queues = write_queues;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002036 unsigned int this_p_queues = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002037
2038 /*
2039 * Setup read/write queue split
2040 */
2041 if (nr_io_queues == 1) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002042 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2043 dev->io_queues[HCTX_TYPE_READ] = 0;
2044 dev->io_queues[HCTX_TYPE_POLL] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002045 return;
2046 }
2047
2048 /*
Jens Axboe4b04cc62018-11-05 12:44:33 -07002049 * Configure number of poll queues, if set
2050 */
2051 if (this_p_queues) {
2052 /*
2053 * We need at least one queue left. With just one queue, we'll
2054 * have a single shared read/write set.
2055 */
2056 if (this_p_queues >= nr_io_queues) {
2057 this_w_queues = 0;
2058 this_p_queues = nr_io_queues - 1;
2059 }
2060
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002061 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002062 nr_io_queues -= this_p_queues;
2063 } else
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002064 dev->io_queues[HCTX_TYPE_POLL] = 0;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002065
2066 /*
Jens Axboe3b6592f2018-10-31 08:36:31 -06002067 * If 'write_queues' is set, ensure it leaves room for at least
2068 * one read queue
2069 */
2070 if (this_w_queues >= nr_io_queues)
2071 this_w_queues = nr_io_queues - 1;
2072
2073 /*
2074 * If 'write_queues' is set to zero, reads and writes will share
2075 * a queue set.
2076 */
2077 if (!this_w_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002078 dev->io_queues[HCTX_TYPE_DEFAULT] = nr_io_queues;
2079 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002080 } else {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002081 dev->io_queues[HCTX_TYPE_DEFAULT] = this_w_queues;
2082 dev->io_queues[HCTX_TYPE_READ] = nr_io_queues - this_w_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002083 }
2084}
2085
2086static int nvme_setup_irqs(struct nvme_dev *dev, int nr_io_queues)
2087{
2088 struct pci_dev *pdev = to_pci_dev(dev->dev);
2089 int irq_sets[2];
2090 struct irq_affinity affd = {
2091 .pre_vectors = 1,
2092 .nr_sets = ARRAY_SIZE(irq_sets),
2093 .sets = irq_sets,
2094 };
Jens Axboe30e06622018-11-14 10:13:50 -07002095 int result = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002096
2097 /*
2098 * For irq sets, we have to ask for minvec == maxvec. This passes
2099 * any reduction back to us, so we can adjust our queue counts and
2100 * IRQ vector needs.
2101 */
2102 do {
2103 nvme_calc_io_queues(dev, nr_io_queues);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002104 irq_sets[0] = dev->io_queues[HCTX_TYPE_DEFAULT];
2105 irq_sets[1] = dev->io_queues[HCTX_TYPE_READ];
Jens Axboe3b6592f2018-10-31 08:36:31 -06002106 if (!irq_sets[1])
2107 affd.nr_sets = 1;
2108
2109 /*
Jens Axboedb29eb02018-11-15 16:05:02 -07002110 * If we got a failure and we're down to asking for just
2111 * 1 + 1 queues, just ask for a single vector. We'll share
2112 * that between the single IO queue and the admin queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002113 */
Jens Axboedb29eb02018-11-15 16:05:02 -07002114 if (!(result < 0 && nr_io_queues == 1))
Jens Axboe30e06622018-11-14 10:13:50 -07002115 nr_io_queues = irq_sets[0] + irq_sets[1] + 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002116
2117 result = pci_alloc_irq_vectors_affinity(pdev, nr_io_queues,
2118 nr_io_queues,
2119 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2120
2121 /*
Jens Axboedb29eb02018-11-15 16:05:02 -07002122 * Need to reduce our vec counts. If we get ENOSPC, the
2123 * platform should support mulitple vecs, we just need
2124 * to decrease our ask. If we get EINVAL, the platform
2125 * likely does not. Back down to ask for just one vector.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002126 */
2127 if (result == -ENOSPC) {
2128 nr_io_queues--;
2129 if (!nr_io_queues)
2130 return result;
2131 continue;
Jens Axboedb29eb02018-11-15 16:05:02 -07002132 } else if (result == -EINVAL) {
2133 nr_io_queues = 1;
2134 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002135 } else if (result <= 0)
2136 return -EIO;
2137 break;
2138 } while (1);
2139
2140 return result;
2141}
2142
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002143static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002144{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002145 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002146 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002147 int result, nr_io_queues;
2148 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002149
Jens Axboe3b6592f2018-10-31 08:36:31 -06002150 nr_io_queues = max_io_queues();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002151 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2152 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002153 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002154
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002155 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002156 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002157
2158 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002159
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002160 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002161 result = nvme_cmb_qdepth(dev, nr_io_queues,
2162 sizeof(struct nvme_command));
2163 if (result > 0)
2164 dev->q_depth = result;
2165 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002166 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002167 }
2168
Xu Yu97f6ef62017-05-24 16:39:55 +08002169 do {
2170 size = db_bar_size(dev, nr_io_queues);
2171 result = nvme_remap_bar(dev, size);
2172 if (!result)
2173 break;
2174 if (!--nr_io_queues)
2175 return -ENOMEM;
2176 } while (1);
2177 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002178
Keith Busch9d713c22013-07-15 15:02:24 -06002179 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002180 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002181
Jens Axboee32efbf2014-11-14 09:49:26 -07002182 /*
2183 * If we enable msix early due to not intx, disable it again before
2184 * setting up the full range we need.
2185 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002186 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002187
2188 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002189 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002190 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002191
Keith Busch22b55602018-04-12 09:16:10 -06002192 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002193 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002194 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002195
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002196 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2197 dev->io_queues[HCTX_TYPE_DEFAULT],
2198 dev->io_queues[HCTX_TYPE_READ],
2199 dev->io_queues[HCTX_TYPE_POLL]);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002200
Matthew Wilcox063a8092013-06-20 10:53:48 -04002201 /*
2202 * Should investigate if there's a performance win from allocating
2203 * more queues than interrupt vectors; it might allow the submission
2204 * path to scale better, even if the receive path is limited by the
2205 * number of interrupts.
2206 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07002207
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002208 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06002209 if (result) {
2210 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05002211 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06002212 }
Christoph Hellwig4e224102018-12-02 17:46:17 +01002213 set_bit(NVMEQ_ENABLED, &adminq->flags);
Christoph Hellwig749941f2015-11-26 11:46:39 +01002214 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002215}
2216
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002217static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002218{
2219 struct nvme_queue *nvmeq = req->end_io_data;
2220
2221 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002222 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002223}
2224
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002225static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002226{
2227 struct nvme_queue *nvmeq = req->end_io_data;
2228
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002229 if (error)
2230 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002231
2232 nvme_del_queue_end(req, error);
2233}
2234
2235static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2236{
2237 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2238 struct request *req;
2239 struct nvme_command cmd;
2240
2241 memset(&cmd, 0, sizeof(cmd));
2242 cmd.delete_queue.opcode = opcode;
2243 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2244
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002245 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002246 if (IS_ERR(req))
2247 return PTR_ERR(req);
2248
2249 req->timeout = ADMIN_TIMEOUT;
2250 req->end_io_data = nvmeq;
2251
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002252 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002253 blk_execute_rq_nowait(q, NULL, req, false,
2254 opcode == nvme_admin_delete_cq ?
2255 nvme_del_cq_end : nvme_del_queue_end);
2256 return 0;
2257}
2258
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002259static bool nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002260{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002261 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002262 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002263
Keith Buschdb3cbff2016-01-12 14:41:17 -07002264 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002265 timeout = ADMIN_TIMEOUT;
2266 while (nr_queues > 0) {
2267 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2268 break;
2269 nr_queues--;
2270 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002271 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002272 while (sent) {
2273 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2274
2275 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002276 timeout);
2277 if (timeout == 0)
2278 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002279
2280 /* handle any remaining CQEs */
2281 if (opcode == nvme_admin_delete_cq &&
2282 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2283 nvme_poll_irqdisable(nvmeq, -1);
2284
2285 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002286 if (nr_queues)
2287 goto retry;
2288 }
2289 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002290}
2291
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002292/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002293 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002294 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002295static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002296{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002297 int ret;
2298
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002299 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002300 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002301 dev->tagset.nr_hw_queues = dev->online_queues - 1;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002302 dev->tagset.nr_maps = HCTX_MAX_TYPES;
Keith Buschffe77042015-06-08 10:08:15 -06002303 dev->tagset.timeout = NVME_IO_TIMEOUT;
2304 dev->tagset.numa_node = dev_to_node(dev->dev);
2305 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002306 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002307 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2308 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2309 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2310 nvme_pci_cmd_size(dev, true));
2311 }
Keith Buschffe77042015-06-08 10:08:15 -06002312 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2313 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002314
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002315 ret = blk_mq_alloc_tag_set(&dev->tagset);
2316 if (ret) {
2317 dev_warn(dev->ctrl.device,
2318 "IO queues tagset allocation failed %d\n", ret);
2319 return ret;
2320 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002321 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002322
2323 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002324 } else {
2325 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2326
2327 /* Free previously allocated queues that are no longer usable */
2328 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002329 }
Keith Busch949928c2015-12-17 17:08:15 -07002330
Keith Busche1e5e562015-02-19 13:39:03 -07002331 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002332}
2333
Keith Buschb00a7262016-02-24 09:15:52 -07002334static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002335{
Keith Buschb00a7262016-02-24 09:15:52 -07002336 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002337 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002338
2339 if (pci_enable_device_mem(pdev))
2340 return result;
2341
Keith Busch0877cb02013-07-15 15:02:19 -06002342 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002343
Christoph Hellwige75ec752015-05-22 11:12:39 +02002344 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2345 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002346 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002347
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002348 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002349 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002350 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002351 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002352
2353 /*
Keith Buscha5229052016-04-08 16:09:10 -06002354 * Some devices and/or platforms don't advertise or work with INTx
2355 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2356 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002357 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002358 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2359 if (result < 0)
2360 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002361
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002362 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002363
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002364 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002365 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002366 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002367 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002368
2369 /*
2370 * Temporary fix for the Apple controller found in the MacBook8,1 and
2371 * some MacBook7,1 to avoid controller resets and data loss.
2372 */
2373 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2374 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002375 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2376 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002377 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002378 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2379 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002380 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002381 dev->q_depth = 64;
2382 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2383 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002384 }
2385
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002386 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002387
Keith Buscha0a34082015-12-07 15:30:31 -07002388 pci_enable_pcie_error_reporting(pdev);
2389 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002390 return 0;
2391
2392 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002393 pci_disable_device(pdev);
2394 return result;
2395}
2396
2397static void nvme_dev_unmap(struct nvme_dev *dev)
2398{
Keith Buschb00a7262016-02-24 09:15:52 -07002399 if (dev->bar)
2400 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002401 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002402}
2403
2404static void nvme_pci_disable(struct nvme_dev *dev)
2405{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002406 struct pci_dev *pdev = to_pci_dev(dev->dev);
2407
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002408 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002409
Keith Buscha0a34082015-12-07 15:30:31 -07002410 if (pci_is_enabled(pdev)) {
2411 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002412 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002413 }
Keith Busch4d115422013-12-10 13:10:40 -07002414}
2415
Keith Buscha5cdb682016-01-12 14:41:18 -07002416static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002417{
Keith Buschee9aebb2018-01-24 14:55:12 -07002418 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002419 bool dead = true;
2420 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002421
Keith Busch77bf25e2015-11-26 12:21:29 +01002422 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002423 if (pci_is_enabled(pdev)) {
2424 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2425
Keith Buschebef7362017-06-27 17:44:05 -06002426 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2427 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002428 nvme_start_freeze(&dev->ctrl);
2429 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2430 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002431 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002432
Keith Busch302ad8c2017-03-01 14:22:12 -05002433 /*
2434 * Give the controller a chance to complete all entered requests if
2435 * doing a safe shutdown.
2436 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002437 if (!dead) {
2438 if (shutdown)
2439 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002440 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002441
Jianchao Wang9a915a52018-02-12 20:57:24 +08002442 nvme_stop_queues(&dev->ctrl);
2443
Keith Busch64ee0ac2018-04-12 09:16:08 -06002444 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002445 if (nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2446 nvme_disable_io_queues(dev, nvme_admin_delete_cq);
Keith Buscha5cdb682016-01-12 14:41:18 -07002447 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002448 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002449 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2450 nvme_suspend_queue(&dev->queues[i]);
2451
Keith Buschb00a7262016-02-24 09:15:52 -07002452 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002453
Ming Line1958e62016-05-18 14:05:01 -07002454 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2455 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002456
2457 /*
2458 * The driver will not be starting up queues again if shutting down so
2459 * must flush all entered requests to their failed completion to avoid
2460 * deadlocking blk-mq hot-cpu notifier.
2461 */
2462 if (shutdown)
2463 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002464 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002465}
2466
Matthew Wilcox091b6092011-02-10 09:56:01 -05002467static int nvme_setup_prp_pools(struct nvme_dev *dev)
2468{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002469 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002470 PAGE_SIZE, PAGE_SIZE, 0);
2471 if (!dev->prp_page_pool)
2472 return -ENOMEM;
2473
Matthew Wilcox99802a72011-02-10 10:30:34 -05002474 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002475 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002476 256, 256, 0);
2477 if (!dev->prp_small_pool) {
2478 dma_pool_destroy(dev->prp_page_pool);
2479 return -ENOMEM;
2480 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002481 return 0;
2482}
2483
2484static void nvme_release_prp_pools(struct nvme_dev *dev)
2485{
2486 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002487 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002488}
2489
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002490static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002491{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002492 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002493
Helen Koikef9f38e32017-04-10 12:51:07 -03002494 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002495 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002496 if (dev->tagset.tags)
2497 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002498 if (dev->ctrl.admin_q)
2499 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002500 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002501 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002502 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002503 kfree(dev);
2504}
2505
Keith Buschf58944e2016-02-24 09:15:55 -07002506static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2507{
Linus Torvalds237045f2016-03-18 17:13:31 -07002508 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002509
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002510 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002511 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002512 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002513 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002514 nvme_put_ctrl(&dev->ctrl);
2515}
2516
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002517static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002518{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002519 struct nvme_dev *dev =
2520 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002521 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002522 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002523 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002524
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002525 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002526 goto out;
2527
2528 /*
2529 * If we're called to reset a live controller first shut it down before
2530 * moving on.
2531 */
Keith Buschb00a7262016-02-24 09:15:52 -07002532 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002533 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002534
Jianchao Wangad700622018-01-22 22:03:16 +08002535 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002536 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002537 * initializing procedure here.
2538 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002539 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002540 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002541 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002542 goto out;
2543 }
2544
Keith Buschb00a7262016-02-24 09:15:52 -07002545 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002546 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002547 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002548
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002549 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002550 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002551 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002552
Keith Busch0fb59cb2015-01-07 18:55:50 -07002553 result = nvme_alloc_admin_tags(dev);
2554 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002555 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002556
Jens Axboe943e9422018-06-21 09:49:37 -06002557 /*
2558 * Limit the max command size to prevent iod->sg allocations going
2559 * over a single page.
2560 */
2561 dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2562 dev->ctrl.max_segments = NVME_MAX_SEGS;
2563
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002564 result = nvme_init_identify(&dev->ctrl);
2565 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002566 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002567
Scott Bauere286bcf2017-02-22 10:15:07 -07002568 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2569 if (!dev->ctrl.opal_dev)
2570 dev->ctrl.opal_dev =
2571 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2572 else if (was_suspend)
2573 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2574 } else {
2575 free_opal_dev(dev->ctrl.opal_dev);
2576 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002577 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002578
Helen Koikef9f38e32017-04-10 12:51:07 -03002579 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2580 result = nvme_dbbuf_dma_alloc(dev);
2581 if (result)
2582 dev_warn(dev->dev,
2583 "unable to allocate dma for dbbuf\n");
2584 }
2585
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002586 if (dev->ctrl.hmpre) {
2587 result = nvme_setup_host_mem(dev);
2588 if (result < 0)
2589 goto out;
2590 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002591
Keith Buschf0b50732013-07-15 15:02:21 -06002592 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002593 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002594 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002595
Keith Busch21f033f2016-04-12 11:13:11 -06002596 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002597 * Keep the controller around but remove all namespaces if we don't have
2598 * any working I/O queue.
2599 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002600 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002601 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002602 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002603 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002604 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002605 } else {
Keith Busch25646262016-01-04 09:10:57 -07002606 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002607 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002608 /* hit this only when allocate tagset fails */
2609 if (nvme_dev_add(dev))
2610 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002611 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002612 }
2613
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002614 /*
2615 * If only admin queue live, keep it to do further investigation or
2616 * recovery.
2617 */
2618 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2619 dev_warn(dev->ctrl.device,
2620 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002621 goto out;
2622 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002623
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002624 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002625 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002626
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002627 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002628 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002629}
2630
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002631static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002632{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002633 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002634 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002635
2636 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002637 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002638 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002639}
2640
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002641static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002642{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002643 *val = readl(to_nvme_dev(ctrl)->bar + off);
2644 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002645}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002646
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002647static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2648{
2649 writel(val, to_nvme_dev(ctrl)->bar + off);
2650 return 0;
2651}
2652
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002653static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2654{
2655 *val = readq(to_nvme_dev(ctrl)->bar + off);
2656 return 0;
2657}
2658
Keith Busch97c12222018-03-08 14:50:32 -07002659static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2660{
2661 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2662
2663 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2664}
2665
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002666static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002667 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002668 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002669 .flags = NVME_F_METADATA_SUPPORTED |
2670 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002671 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002672 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002673 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002674 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002675 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002676 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002677};
Keith Busch4cc06522015-06-05 10:30:08 -06002678
Keith Buschb00a7262016-02-24 09:15:52 -07002679static int nvme_dev_map(struct nvme_dev *dev)
2680{
Keith Buschb00a7262016-02-24 09:15:52 -07002681 struct pci_dev *pdev = to_pci_dev(dev->dev);
2682
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002683 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002684 return -ENODEV;
2685
Xu Yu97f6ef62017-05-24 16:39:55 +08002686 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002687 goto release;
2688
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002689 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002690 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002691 pci_release_mem_regions(pdev);
2692 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002693}
2694
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002695static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002696{
2697 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2698 /*
2699 * Several Samsung devices seem to drop off the PCIe bus
2700 * randomly when APST is on and uses the deepest sleep state.
2701 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2702 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2703 * 950 PRO 256GB", but it seems to be restricted to two Dell
2704 * laptops.
2705 */
2706 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2707 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2708 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2709 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002710 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2711 /*
2712 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002713 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2714 * within few minutes after bootup on a Coffee Lake board -
2715 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002716 */
2717 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002718 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2719 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002720 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002721 }
2722
2723 return 0;
2724}
2725
Keith Busch181197752018-04-27 13:42:52 -06002726static void nvme_async_probe(void *data, async_cookie_t cookie)
2727{
2728 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002729
Keith Busch181197752018-04-27 13:42:52 -06002730 nvme_reset_ctrl_sync(&dev->ctrl);
2731 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002732 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002733}
2734
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002735static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002736{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002737 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002738 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002739 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002740 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002741
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002742 node = dev_to_node(&pdev->dev);
2743 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002744 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002745
2746 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002747 if (!dev)
2748 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002749
Jens Axboe3b6592f2018-10-31 08:36:31 -06002750 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2751 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002752 if (!dev->queues)
2753 goto free;
2754
Christoph Hellwige75ec752015-05-22 11:12:39 +02002755 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002756 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002757
Keith Buschb00a7262016-02-24 09:15:52 -07002758 result = nvme_dev_map(dev);
2759 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002760 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002761
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002762 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002763 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002764 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002765
2766 result = nvme_setup_prp_pools(dev);
2767 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002768 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002769
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002770 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002771
Jens Axboe943e9422018-06-21 09:49:37 -06002772 /*
2773 * Double check that our mempool alloc size will cover the biggest
2774 * command we support.
2775 */
2776 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2777 NVME_MAX_SEGS, true);
2778 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2779
2780 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2781 mempool_kfree,
2782 (void *) alloc_size,
2783 GFP_KERNEL, node);
2784 if (!dev->iod_mempool) {
2785 result = -ENOMEM;
2786 goto release_pools;
2787 }
2788
Keith Buschb6e44b42018-07-11 16:44:44 -06002789 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2790 quirks);
2791 if (result)
2792 goto release_mempool;
2793
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002794 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2795
Keith Busch80f513b2018-05-07 08:30:24 -06002796 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002797 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002798
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002799 return 0;
2800
Keith Buschb6e44b42018-07-11 16:44:44 -06002801 release_mempool:
2802 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002803 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002804 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002805 unmap:
2806 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002807 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002808 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002809 free:
2810 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002811 kfree(dev);
2812 return result;
2813}
2814
Christoph Hellwig775755e2017-06-01 13:10:38 +02002815static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002816{
Keith Buscha6739472014-06-23 16:03:21 -06002817 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002818 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002819}
Keith Buschf0d54a52014-05-02 10:40:43 -06002820
Christoph Hellwig775755e2017-06-01 13:10:38 +02002821static void nvme_reset_done(struct pci_dev *pdev)
2822{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002823 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002824 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002825}
2826
Keith Busch09ece142014-01-27 11:29:40 -05002827static void nvme_shutdown(struct pci_dev *pdev)
2828{
2829 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002830 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002831}
2832
Keith Buschf58944e2016-02-24 09:15:55 -07002833/*
2834 * The driver's remove may be called on a device in a partially initialized
2835 * state. This function must not have any dependencies on the device state in
2836 * order to proceed.
2837 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002838static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002839{
2840 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002841
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002842 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002843 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002844
Keith Busch6db28ed2017-02-10 18:15:49 -05002845 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002846 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002847 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002848 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002849 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002850
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002851 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002852 nvme_stop_ctrl(&dev->ctrl);
2853 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002854 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002855 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002856 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002857 nvme_dev_remove_admin(dev);
2858 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002859 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002860 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002861 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002862 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002863}
2864
Jingoo Han671a6012014-02-13 11:19:14 +09002865#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002866static int nvme_suspend(struct device *dev)
2867{
2868 struct pci_dev *pdev = to_pci_dev(dev);
2869 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2870
Keith Buscha5cdb682016-01-12 14:41:18 -07002871 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002872 return 0;
2873}
2874
2875static int nvme_resume(struct device *dev)
2876{
2877 struct pci_dev *pdev = to_pci_dev(dev);
2878 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002879
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002880 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002881 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002882}
Jingoo Han671a6012014-02-13 11:19:14 +09002883#endif
Keith Buschcd638942013-07-15 15:02:23 -06002884
2885static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002886
Keith Buscha0a34082015-12-07 15:30:31 -07002887static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2888 pci_channel_state_t state)
2889{
2890 struct nvme_dev *dev = pci_get_drvdata(pdev);
2891
2892 /*
2893 * A frozen channel requires a reset. When detected, this method will
2894 * shutdown the controller to quiesce. The controller will be restarted
2895 * after the slot reset through driver's slot_reset callback.
2896 */
Keith Buscha0a34082015-12-07 15:30:31 -07002897 switch (state) {
2898 case pci_channel_io_normal:
2899 return PCI_ERS_RESULT_CAN_RECOVER;
2900 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002901 dev_warn(dev->ctrl.device,
2902 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002903 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002904 return PCI_ERS_RESULT_NEED_RESET;
2905 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002906 dev_warn(dev->ctrl.device,
2907 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002908 return PCI_ERS_RESULT_DISCONNECT;
2909 }
2910 return PCI_ERS_RESULT_NEED_RESET;
2911}
2912
2913static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2914{
2915 struct nvme_dev *dev = pci_get_drvdata(pdev);
2916
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002917 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002918 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002919 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002920 return PCI_ERS_RESULT_RECOVERED;
2921}
2922
2923static void nvme_error_resume(struct pci_dev *pdev)
2924{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002925 struct nvme_dev *dev = pci_get_drvdata(pdev);
2926
2927 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002928}
2929
Stephen Hemminger1d352032012-09-07 09:33:17 -07002930static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002931 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002932 .slot_reset = nvme_slot_reset,
2933 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002934 .reset_prepare = nvme_reset_prepare,
2935 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002936};
2937
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002938static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002939 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002940 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002941 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002942 { PCI_VDEVICE(INTEL, 0x0a53),
2943 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002944 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002945 { PCI_VDEVICE(INTEL, 0x0a54),
2946 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002947 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002948 { PCI_VDEVICE(INTEL, 0x0a55),
2949 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2950 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002951 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06002952 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2953 NVME_QUIRK_MEDIUM_PRIO_SQ },
Keith Busch540c8012015-10-22 15:45:06 -06002954 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2955 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002956 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2957 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002958 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2959 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002960 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2961 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002962 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2963 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002964 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2965 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2966 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2967 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002968 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2969 .driver_data = NVME_QUIRK_LIGHTNVM, },
2970 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2971 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002972 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2973 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002974 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002975 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002976 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002977 { 0, }
2978};
2979MODULE_DEVICE_TABLE(pci, nvme_id_table);
2980
2981static struct pci_driver nvme_driver = {
2982 .name = "nvme",
2983 .id_table = nvme_id_table,
2984 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002985 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002986 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002987 .driver = {
2988 .pm = &nvme_dev_pm_ops,
2989 },
Alexander Duyck74d986a2018-04-24 16:47:27 -05002990 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002991 .err_handler = &nvme_err_handler,
2992};
2993
2994static int __init nvme_init(void)
2995{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002996 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002997}
2998
2999static void __exit nvme_exit(void)
3000{
3001 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003002 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04003003 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003004}
3005
3006MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3007MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003008MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003009module_init(nvme_init);
3010module_exit(nvme_exit);