blob: d53550e612bc1350febf84c891e2a28c24a6ae34 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070017#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020018#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070019#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/mm.h>
24#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010025#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040026#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070028#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050029#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080030#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070031#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090032
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020033#include "nvme.h"
34
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
36#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070037
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070038#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050039
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050040static int use_threaded_interrupts;
41module_param(use_threaded_interrupts, int, 0);
42
Jon Derrick8ffaadf2015-07-20 10:14:09 -060043static bool use_cmb_sqes = true;
44module_param(use_cmb_sqes, bool, 0644);
45MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
46
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020047static unsigned int max_host_mem_size_mb = 128;
48module_param(max_host_mem_size_mb, uint, 0444);
49MODULE_PARM_DESC(max_host_mem_size_mb,
50 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050051
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070052static unsigned int sgl_threshold = SZ_32K;
53module_param(sgl_threshold, uint, 0644);
54MODULE_PARM_DESC(sgl_threshold,
55 "Use SGLs when average request segment size is larger or equal to "
56 "this size. Use 0 to disable SGLs.");
57
weiping zhangb27c1e62017-07-10 16:46:59 +080058static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
59static const struct kernel_param_ops io_queue_depth_ops = {
60 .set = io_queue_depth_set,
61 .get = param_get_int,
62};
63
64static int io_queue_depth = 1024;
65module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
66MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
67
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010068struct nvme_dev;
69struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070070
Jens Axboea0fa9642015-11-03 20:37:26 -070071static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010078 struct nvme_queue **queues;
79 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
87 int q_depth;
88 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010089 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080090 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010091 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010092 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020095 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010096 u64 cmb_size;
97 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060098 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010099 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700100 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200101
102 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300103 u32 *dbbuf_dbs;
104 dma_addr_t dbbuf_dbs_dma_addr;
105 u32 *dbbuf_eis;
106 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200107
108 /* host memory buffer support: */
109 u64 host_mem_size;
110 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200111 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200112 struct nvme_host_mem_buf_desc *host_mem_descs;
113 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500114};
115
weiping zhangb27c1e62017-07-10 16:46:59 +0800116static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
117{
118 int n = 0, ret;
119
120 ret = kstrtoint(val, 10, &n);
121 if (ret != 0 || n < 2)
122 return -EINVAL;
123
124 return param_set_int(val, kp);
125}
126
Helen Koikef9f38e32017-04-10 12:51:07 -0300127static inline unsigned int sq_idx(unsigned int qid, u32 stride)
128{
129 return qid * 2 * stride;
130}
131
132static inline unsigned int cq_idx(unsigned int qid, u32 stride)
133{
134 return (qid * 2 + 1) * stride;
135}
136
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
138{
139 return container_of(ctrl, struct nvme_dev, ctrl);
140}
141
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500142/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143 * An NVM Express queue. Each device has at least two (one for admin
144 * commands and one for I/O commands).
145 */
146struct nvme_queue {
147 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500148 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500149 spinlock_t q_lock;
150 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600151 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600153 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 dma_addr_t sq_dma_addr;
155 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 u32 __iomem *q_db;
157 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700158 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159 u16 sq_tail;
160 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700161 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400162 u8 cq_phase;
163 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300164 u32 *dbbuf_sq_db;
165 u32 *dbbuf_cq_db;
166 u32 *dbbuf_sq_ei;
167 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168};
169
170/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200171 * The nvme_iod describes the data in an I/O, including the list of PRP
172 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100173 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200174 * allocated to store the PRP list.
175 */
176struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800177 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100178 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700179 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200181 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900185 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100186 struct scatterlist *sg;
187 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500188};
189
190/*
191 * Check we didin't inadvertently grow the command struct
192 */
193static inline void _nvme_check_size(void)
194{
195 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400200 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700201 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500202 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200203 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
204 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500205 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600206 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300207 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208}
209
210static inline unsigned int nvme_dbbuf_size(u32 stride)
211{
212 return ((num_possible_cpus() + 1) * 8 * stride);
213}
214
215static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216{
217 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218
219 if (dev->dbbuf_dbs)
220 return 0;
221
222 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223 &dev->dbbuf_dbs_dma_addr,
224 GFP_KERNEL);
225 if (!dev->dbbuf_dbs)
226 return -ENOMEM;
227 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228 &dev->dbbuf_eis_dma_addr,
229 GFP_KERNEL);
230 if (!dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233 dev->dbbuf_dbs = NULL;
234 return -ENOMEM;
235 }
236
237 return 0;
238}
239
240static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241{
242 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243
244 if (dev->dbbuf_dbs) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 }
249 if (dev->dbbuf_eis) {
250 dma_free_coherent(dev->dev, mem_size,
251 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252 dev->dbbuf_eis = NULL;
253 }
254}
255
256static void nvme_dbbuf_init(struct nvme_dev *dev,
257 struct nvme_queue *nvmeq, int qid)
258{
259 if (!dev->dbbuf_dbs || !qid)
260 return;
261
262 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266}
267
268static void nvme_dbbuf_set(struct nvme_dev *dev)
269{
270 struct nvme_command c;
271
272 if (!dev->dbbuf_dbs)
273 return;
274
275 memset(&c, 0, sizeof(c));
276 c.dbbuf.opcode = nvme_admin_dbbuf;
277 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279
280 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200281 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300282 /* Free memory and continue on */
283 nvme_dbbuf_dma_free(dev);
284 }
285}
286
287static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288{
289 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290}
291
292/* Update dbbuf and return true if an MMIO is required */
293static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294 volatile u32 *dbbuf_ei)
295{
296 if (dbbuf_db) {
297 u16 old_value;
298
299 /*
300 * Ensure that the queue is written before updating
301 * the doorbell in memory
302 */
303 wmb();
304
305 old_value = *dbbuf_db;
306 *dbbuf_db = value;
307
308 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
309 return false;
310 }
311
312 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500313}
314
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700315/*
316 * Max size of iod being embedded in the request payload
317 */
318#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100319#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700320
321/*
322 * Will slightly overestimate the number of pages needed. This is OK
323 * as it only leads to a small amount of wasted memory for the lifetime of
324 * the I/O.
325 */
326static int nvme_npages(unsigned size, struct nvme_dev *dev)
327{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100328 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
329 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700330 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
331}
332
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700333/*
334 * Calculates the number of pages needed for the SGL segments. For example a 4k
335 * page can accommodate 256 SGL descriptors.
336 */
337static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100338{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700339 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340}
341
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700342static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
343 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700345 size_t alloc_size;
346
347 if (use_sgl)
348 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
349 else
350 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
351
352 return alloc_size + sizeof(struct scatterlist) * nseg;
353}
354
355static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
356{
357 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
358 NVME_INT_BYTES(dev), NVME_INT_PAGES,
359 use_sgl);
360
361 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700362}
363
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700364static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
365 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500366{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700367 struct nvme_dev *dev = data;
368 struct nvme_queue *nvmeq = dev->queues[0];
369
Keith Busch42483222015-06-01 09:29:54 -0600370 WARN_ON(hctx_idx != 0);
371 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
372 WARN_ON(nvmeq->tags);
373
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700374 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600375 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500377}
378
Keith Busch4af0e212015-06-08 10:08:13 -0600379static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
380{
381 struct nvme_queue *nvmeq = hctx->driver_data;
382
383 nvmeq->tags = NULL;
384}
385
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
387 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500388{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700389 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600390 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500391
Keith Busch42483222015-06-01 09:29:54 -0600392 if (!nvmeq->tags)
393 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500394
Keith Busch42483222015-06-01 09:29:54 -0600395 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396 hctx->driver_data = nvmeq;
397 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500398}
399
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600400static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
401 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600403 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100404 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200405 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
406 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407
408 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100409 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410 return 0;
411}
412
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200413static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
414{
415 struct nvme_dev *dev = set->driver_data;
416
417 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
418}
419
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500420/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100421 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500422 * @nvmeq: The queue to use
423 * @cmd: The command to send
424 *
425 * Safe to use from interrupt context
426 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530427static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
428 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500429{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700430 u16 tail = nvmeq->sq_tail;
431
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600432 if (nvmeq->sq_cmds_io)
433 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
434 else
435 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
436
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500437 if (++tail == nvmeq->q_depth)
438 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300439 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
440 nvmeq->dbbuf_sq_ei))
441 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500442 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500443}
444
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700445static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700446{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100447 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700448 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449}
450
Minwoo Im955b1b52017-12-20 16:30:50 +0900451static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
452{
453 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
454 unsigned int avg_seg_size;
455
456 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req),
457 blk_rq_nr_phys_segments(req));
458
459 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
460 return false;
461 if (!iod->nvmeq->qid)
462 return false;
463 if (!sgl_threshold || avg_seg_size < sgl_threshold)
464 return false;
465 return true;
466}
467
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200468static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500469{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100470 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700471 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100472 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500473
Minwoo Im955b1b52017-12-20 16:30:50 +0900474 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
475
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100476 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700477 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
478 iod->use_sgl);
479
480 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100481 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200482 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100483 } else {
484 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700485 }
486
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100487 iod->aborted = 0;
488 iod->npages = -1;
489 iod->nents = 0;
490 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700491
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200492 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700493}
494
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100495static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500496{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100497 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700498 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
499 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
500
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500501 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500502
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500503 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700504 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
505 dma_addr);
506
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500507 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700508 void *addr = nvme_pci_iod_list(req)[i];
509
510 if (iod->use_sgl) {
511 struct nvme_sgl_desc *sg_list = addr;
512
513 next_dma_addr =
514 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
515 } else {
516 __le64 *prp_list = addr;
517
518 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
519 }
520
521 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
522 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500523 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700524
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100525 if (iod->sg != iod->inline_sg)
526 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600527}
528
Keith Busch52b68d72015-02-23 09:16:21 -0700529#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700530static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
531{
532 if (be32_to_cpu(pi->ref_tag) == v)
533 pi->ref_tag = cpu_to_be32(p);
534}
535
536static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
537{
538 if (be32_to_cpu(pi->ref_tag) == p)
539 pi->ref_tag = cpu_to_be32(v);
540}
541
542/**
543 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
544 *
545 * The virtual start sector is the one that was originally submitted by the
546 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
547 * start sector may be different. Remap protection information to match the
548 * physical LBA on writes, and back to the original seed on reads.
549 *
550 * Type 0 and 3 do not have a ref tag, so no remapping required.
551 */
552static void nvme_dif_remap(struct request *req,
553 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
554{
555 struct nvme_ns *ns = req->rq_disk->private_data;
556 struct bio_integrity_payload *bip;
557 struct t10_pi_tuple *pi;
558 void *p, *pmap;
559 u32 i, nlb, ts, phys, virt;
560
561 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
562 return;
563
564 bip = bio_integrity(req->bio);
565 if (!bip)
566 return;
567
568 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700569
570 p = pmap;
571 virt = bip_get_seed(bip);
572 phys = nvme_block_nr(ns, blk_rq_pos(req));
573 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400574 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700575
576 for (i = 0; i < nlb; i++, virt++, phys++) {
577 pi = (struct t10_pi_tuple *)p;
578 dif_swap(phys, virt, pi);
579 p += ts;
580 }
581 kunmap_atomic(pmap);
582}
Keith Busch52b68d72015-02-23 09:16:21 -0700583#else /* CONFIG_BLK_DEV_INTEGRITY */
584static void nvme_dif_remap(struct request *req,
585 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
586{
587}
588static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
589{
590}
591static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
592{
593}
Keith Busch52b68d72015-02-23 09:16:21 -0700594#endif
595
Keith Buschd0877472017-09-15 13:05:38 -0400596static void nvme_print_sgl(struct scatterlist *sgl, int nents)
597{
598 int i;
599 struct scatterlist *sg;
600
601 for_each_sg(sgl, sg, nents, i) {
602 dma_addr_t phys = sg_phys(sg);
603 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
604 "dma_address:%pad dma_length:%d\n",
605 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
606 sg_dma_len(sg));
607 }
608}
609
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700610static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
611 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500612{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100613 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500614 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100615 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500616 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500617 int dma_len = sg_dma_len(sg);
618 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100619 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500620 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500621 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700622 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500623 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500624 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500625
Keith Busch1d090622014-06-23 11:34:01 -0600626 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200627 if (length <= 0) {
628 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700629 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200630 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500631
Keith Busch1d090622014-06-23 11:34:01 -0600632 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500633 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600634 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500635 } else {
636 sg = sg_next(sg);
637 dma_addr = sg_dma_address(sg);
638 dma_len = sg_dma_len(sg);
639 }
640
Keith Busch1d090622014-06-23 11:34:01 -0600641 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600642 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700643 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500644 }
645
Keith Busch1d090622014-06-23 11:34:01 -0600646 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500647 if (nprps <= (256 / 8)) {
648 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500649 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500650 } else {
651 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500652 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500653 }
654
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200655 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400656 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600657 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500658 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400659 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400660 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500661 list[0] = prp_list;
662 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500663 i = 0;
664 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600665 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500666 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200667 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500668 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400669 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500670 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400671 prp_list[0] = old_prp_list[i - 1];
672 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
673 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500674 }
675 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600676 dma_len -= page_size;
677 dma_addr += page_size;
678 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500679 if (length <= 0)
680 break;
681 if (dma_len > 0)
682 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400683 if (unlikely(dma_len < 0))
684 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500685 sg = sg_next(sg);
686 dma_addr = sg_dma_address(sg);
687 dma_len = sg_dma_len(sg);
688 }
689
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700690done:
691 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
692 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
693
Keith Busch86eea282017-07-12 15:59:07 -0400694 return BLK_STS_OK;
695
696 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400697 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
698 "Invalid SGL for payload:%d nents:%d\n",
699 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400700 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500701}
702
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700703static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
704 struct scatterlist *sg)
705{
706 sge->addr = cpu_to_le64(sg_dma_address(sg));
707 sge->length = cpu_to_le32(sg_dma_len(sg));
708 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
709}
710
711static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
712 dma_addr_t dma_addr, int entries)
713{
714 sge->addr = cpu_to_le64(dma_addr);
715 if (entries < SGES_PER_PAGE) {
716 sge->length = cpu_to_le32(entries * sizeof(*sge));
717 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
718 } else {
719 sge->length = cpu_to_le32(PAGE_SIZE);
720 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
721 }
722}
723
724static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
725 struct request *req, struct nvme_rw_command *cmd)
726{
727 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
728 int length = blk_rq_payload_bytes(req);
729 struct dma_pool *pool;
730 struct nvme_sgl_desc *sg_list;
731 struct scatterlist *sg = iod->sg;
732 int entries = iod->nents, i = 0;
733 dma_addr_t sgl_dma;
734
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700735 /* setting the transfer type as SGL */
736 cmd->flags = NVME_CMD_SGL_METABUF;
737
738 if (length == sg_dma_len(sg)) {
739 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
740 return BLK_STS_OK;
741 }
742
743 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
744 pool = dev->prp_small_pool;
745 iod->npages = 0;
746 } else {
747 pool = dev->prp_page_pool;
748 iod->npages = 1;
749 }
750
751 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
752 if (!sg_list) {
753 iod->npages = -1;
754 return BLK_STS_RESOURCE;
755 }
756
757 nvme_pci_iod_list(req)[0] = sg_list;
758 iod->first_dma = sgl_dma;
759
760 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
761
762 do {
763 if (i == SGES_PER_PAGE) {
764 struct nvme_sgl_desc *old_sg_desc = sg_list;
765 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
766
767 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
768 if (!sg_list)
769 return BLK_STS_RESOURCE;
770
771 i = 0;
772 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
773 sg_list[i++] = *link;
774 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
775 }
776
777 nvme_pci_sgl_set_data(&sg_list[i++], sg);
778
779 length -= sg_dma_len(sg);
780 sg = sg_next(sg);
781 entries--;
782 } while (length > 0);
783
784 WARN_ON(entries > 0);
785 return BLK_STS_OK;
786}
787
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200788static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100789 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200790{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100791 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200792 struct request_queue *q = req->q;
793 enum dma_data_direction dma_dir = rq_data_dir(req) ?
794 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200795 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200796
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700797 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200798 iod->nents = blk_rq_map_sg(q, req, iod->sg);
799 if (!iod->nents)
800 goto out;
801
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200802 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700803 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
804 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200805 goto out;
806
Minwoo Im955b1b52017-12-20 16:30:50 +0900807 if (iod->use_sgl)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700808 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw);
809 else
810 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
811
Keith Busch86eea282017-07-12 15:59:07 -0400812 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200813 goto out_unmap;
814
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200815 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200816 if (blk_integrity_rq(req)) {
817 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
818 goto out_unmap;
819
Christoph Hellwigbf684052015-10-26 17:12:51 +0900820 sg_init_table(&iod->meta_sg, 1);
821 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200822 goto out_unmap;
823
Keith Buschb5d8af52017-08-29 17:46:02 -0400824 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200825 nvme_dif_remap(req, nvme_dif_prep);
826
Christoph Hellwigbf684052015-10-26 17:12:51 +0900827 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200828 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200829 }
830
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200831 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900832 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200833 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200834
835out_unmap:
836 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
837out:
838 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200839}
840
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100841static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100842{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100844 enum dma_data_direction dma_dir = rq_data_dir(req) ?
845 DMA_TO_DEVICE : DMA_FROM_DEVICE;
846
847 if (iod->nents) {
848 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
849 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400850 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100851 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900852 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100853 }
854 }
855
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700856 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100857 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500858}
859
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700860/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200861 * NOTE: ns is NULL when called on the admin queue.
862 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200863static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600865{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700866 struct nvme_ns *ns = hctx->queue->queuedata;
867 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200868 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700869 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200871 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700872
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700873 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200874 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100875 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600876
Christoph Hellwigb131c612017-01-13 12:29:12 +0100877 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200878 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700879 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600880
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200881 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100882 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200883 if (ret)
884 goto out_cleanup_iod;
885 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700886
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100887 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200888
889 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700890 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200891 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700892 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700893 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700894 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200895 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700896 nvme_process_cq(nvmeq);
897 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200898 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700899out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100900 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700901out_free_cmd:
902 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200903 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500904}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500905
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200906static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100907{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100908 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100909
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200910 nvme_unmap_data(iod->nvmeq->dev, req);
911 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500912}
913
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100914/* We read the CQE phase first to check if the rest of the entry is valid */
915static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
916 u16 phase)
917{
918 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
919}
920
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300921static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500922{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300923 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500924
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300925 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300926 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
927 nvmeq->dbbuf_cq_ei))
928 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300929 }
930}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500931
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300932static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
933 struct nvme_completion *cqe)
934{
935 struct request *req;
936
937 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
938 dev_warn(nvmeq->dev->ctrl.device,
939 "invalid id %d completed on queue %d\n",
940 cqe->command_id, le16_to_cpu(cqe->sq_id));
941 return;
942 }
943
944 /*
945 * AEN requests are special as they don't time out and can
946 * survive any kind of queue freeze and often don't respond to
947 * aborts. We don't even bother to allocate a struct request
948 * for them but rather special case them here.
949 */
950 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700951 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300952 nvme_complete_async_event(&nvmeq->dev->ctrl,
953 cqe->status, &cqe->result);
954 return;
955 }
956
Keith Busche9d8a0f2017-08-17 16:45:06 -0400957 nvmeq->cqe_seen = 1;
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300958 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
959 nvme_end_request(req, cqe->status, cqe->result);
960}
961
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300962static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
963 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500964{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300965 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
966 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500967
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300968 if (++nvmeq->cq_head == nvmeq->q_depth) {
969 nvmeq->cq_head = 0;
970 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500971 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300972 return true;
973 }
974 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700975}
976
977static void nvme_process_cq(struct nvme_queue *nvmeq)
978{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300979 struct nvme_completion cqe;
980 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500981
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300982 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300983 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300984 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500985 }
986
Keith Busche9d8a0f2017-08-17 16:45:06 -0400987 if (consumed)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300988 nvme_ring_cq_doorbell(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500989}
990
991static irqreturn_t nvme_irq(int irq, void *data)
992{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500993 irqreturn_t result;
994 struct nvme_queue *nvmeq = data;
995 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400996 nvme_process_cq(nvmeq);
997 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
998 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500999 spin_unlock(&nvmeq->q_lock);
1000 return result;
1001}
1002
1003static irqreturn_t nvme_irq_check(int irq, void *data)
1004{
1005 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001006 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1007 return IRQ_WAKE_THREAD;
1008 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001009}
1010
Keith Busch7776db12017-02-24 17:59:28 -05001011static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001012{
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001013 struct nvme_completion cqe;
1014 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001015
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001016 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1017 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001018
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001019 spin_lock_irq(&nvmeq->q_lock);
1020 while (nvme_read_cqe(nvmeq, &cqe)) {
1021 nvme_handle_cqe(nvmeq, &cqe);
1022 consumed++;
1023
1024 if (tag == cqe.command_id) {
1025 found = 1;
1026 break;
1027 }
1028 }
1029
1030 if (consumed)
1031 nvme_ring_cq_doorbell(nvmeq);
1032 spin_unlock_irq(&nvmeq->q_lock);
1033
1034 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001035}
1036
Keith Busch7776db12017-02-24 17:59:28 -05001037static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1038{
1039 struct nvme_queue *nvmeq = hctx->driver_data;
1040
1041 return __nvme_poll(nvmeq, tag);
1042}
1043
Keith Buschad22c352017-11-07 15:13:12 -07001044static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001045{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001046 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001047 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001048 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001049
1050 memset(&c, 0, sizeof(c));
1051 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001052 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001053
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001054 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001055 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001056 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001057}
1058
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001059static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1060{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001061 struct nvme_command c;
1062
1063 memset(&c, 0, sizeof(c));
1064 c.delete_queue.opcode = opcode;
1065 c.delete_queue.qid = cpu_to_le16(id);
1066
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001067 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001068}
1069
1070static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1071 struct nvme_queue *nvmeq)
1072{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001073 struct nvme_command c;
1074 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1075
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001076 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001077 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001078 * is attached to the request.
1079 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001080 memset(&c, 0, sizeof(c));
1081 c.create_cq.opcode = nvme_admin_create_cq;
1082 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1083 c.create_cq.cqid = cpu_to_le16(qid);
1084 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1085 c.create_cq.cq_flags = cpu_to_le16(flags);
1086 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1087
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001088 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001089}
1090
1091static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1092 struct nvme_queue *nvmeq)
1093{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001095 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001096
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001097 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001098 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001099 * is attached to the request.
1100 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001101 memset(&c, 0, sizeof(c));
1102 c.create_sq.opcode = nvme_admin_create_sq;
1103 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1104 c.create_sq.sqid = cpu_to_le16(qid);
1105 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1106 c.create_sq.sq_flags = cpu_to_le16(flags);
1107 c.create_sq.cqid = cpu_to_le16(qid);
1108
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001109 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001110}
1111
1112static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1113{
1114 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1115}
1116
1117static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1118{
1119 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1120}
1121
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001122static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001123{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001124 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1125 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001126
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001127 dev_warn(nvmeq->dev->ctrl.device,
1128 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001129 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001130 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001131}
1132
Keith Buschb2a0eb12017-06-07 20:32:50 +02001133static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1134{
1135
1136 /* If true, indicates loss of adapter communication, possibly by a
1137 * NVMe Subsystem reset.
1138 */
1139 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1140
1141 /* If there is a reset ongoing, we shouldn't reset again. */
1142 if (dev->ctrl.state == NVME_CTRL_RESETTING)
1143 return false;
1144
1145 /* We shouldn't reset unless the controller is on fatal error state
1146 * _or_ if we lost the communication with it.
1147 */
1148 if (!(csts & NVME_CSTS_CFS) && !nssro)
1149 return false;
1150
1151 /* If PCI error recovery process is happening, we cannot reset or
1152 * the recovery mechanism will surely fail.
1153 */
1154 if (pci_channel_offline(to_pci_dev(dev->dev)))
1155 return false;
1156
1157 return true;
1158}
1159
1160static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1161{
1162 /* Read a config register to help see what died. */
1163 u16 pci_status;
1164 int result;
1165
1166 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1167 &pci_status);
1168 if (result == PCIBIOS_SUCCESSFUL)
1169 dev_warn(dev->ctrl.device,
1170 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1171 csts, pci_status);
1172 else
1173 dev_warn(dev->ctrl.device,
1174 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1175 csts, result);
1176}
1177
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001178static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001179{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001180 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1181 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001182 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001183 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001184 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001185 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1186
1187 /*
1188 * Reset immediately if the controller is failed
1189 */
1190 if (nvme_should_reset(dev, csts)) {
1191 nvme_warn_reset(dev, csts);
1192 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001193 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001194 return BLK_EH_HANDLED;
1195 }
Keith Buschc30341d2013-12-10 13:10:38 -07001196
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001197 /*
Keith Busch7776db12017-02-24 17:59:28 -05001198 * Did we miss an interrupt?
1199 */
1200 if (__nvme_poll(nvmeq, req->tag)) {
1201 dev_warn(dev->ctrl.device,
1202 "I/O %d QID %d timeout, completion polled\n",
1203 req->tag, nvmeq->qid);
1204 return BLK_EH_HANDLED;
1205 }
1206
1207 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001208 * Shutdown immediately if controller times out while starting. The
1209 * reset work will see the pci device disabled when it gets the forced
1210 * cancellation error. All outstanding requests are completed on
1211 * shutdown, so we return BLK_EH_HANDLED.
1212 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001213 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001214 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001215 "I/O %d QID %d timeout, disable controller\n",
1216 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001217 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001218 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001219 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001220 }
1221
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001222 /*
1223 * Shutdown the controller immediately and schedule a reset if the
1224 * command was already aborted once before and still hasn't been
1225 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001226 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001227 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001228 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001229 "I/O %d QID %d timeout, reset controller\n",
1230 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001231 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001232 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001233
Keith Busche1569a12015-11-26 12:11:07 +01001234 /*
1235 * Mark the request as handled, since the inline shutdown
1236 * forces all outstanding requests to complete.
1237 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001238 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001239 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001240 }
Keith Buschc30341d2013-12-10 13:10:38 -07001241
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001242 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1243 atomic_inc(&dev->ctrl.abort_limit);
1244 return BLK_EH_RESET_TIMER;
1245 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001246 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001247
Keith Buschc30341d2013-12-10 13:10:38 -07001248 memset(&cmd, 0, sizeof(cmd));
1249 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001250 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001251 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001252
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001253 dev_warn(nvmeq->dev->ctrl.device,
1254 "I/O %d QID %d timeout, aborting\n",
1255 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001256
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001257 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001258 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001259 if (IS_ERR(abort_req)) {
1260 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001261 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001262 }
Keith Buschc30341d2013-12-10 13:10:38 -07001263
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001264 abort_req->timeout = ADMIN_TIMEOUT;
1265 abort_req->end_io_data = NULL;
1266 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001267
Keith Busch7a509a62015-01-07 18:55:53 -07001268 /*
1269 * The aborted req will be completed on receiving the abort req.
1270 * We enable the timer again. If hit twice, it'll cause a device reset,
1271 * as the device then is in a faulty state.
1272 */
Keith Busch07836e62015-02-19 10:34:48 -07001273 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001274}
1275
Keith Buschf435c282014-07-07 09:14:42 -06001276static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001277{
1278 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1279 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001280 if (nvmeq->sq_cmds)
1281 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001282 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1283 kfree(nvmeq);
1284}
1285
Keith Buscha1a5ef92013-12-16 13:50:00 -05001286static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001287{
1288 int i;
1289
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001290 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001291 struct nvme_queue *nvmeq = dev->queues[i];
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001292 dev->ctrl.queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001293 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001294 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001295 }
Keith Busch22404272013-07-15 15:02:20 -06001296}
1297
Keith Busch4d115422013-12-10 13:10:40 -07001298/**
1299 * nvme_suspend_queue - put queue into suspended state
1300 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001301 */
1302static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001303{
Keith Busch2b25d982014-12-22 12:59:04 -07001304 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001305
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001306 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001307 if (nvmeq->cq_vector == -1) {
1308 spin_unlock_irq(&nvmeq->q_lock);
1309 return 1;
1310 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001311 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001312 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001313 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001314 spin_unlock_irq(&nvmeq->q_lock);
1315
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001316 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001317 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001318
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001319 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001320
Keith Busch4d115422013-12-10 13:10:40 -07001321 return 0;
1322}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001323
Keith Buscha5cdb682016-01-12 14:41:18 -07001324static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001325{
Keith Buscha5cdb682016-01-12 14:41:18 -07001326 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001327
1328 if (!nvmeq)
1329 return;
1330 if (nvme_suspend_queue(nvmeq))
1331 return;
1332
Keith Buscha5cdb682016-01-12 14:41:18 -07001333 if (shutdown)
1334 nvme_shutdown_ctrl(&dev->ctrl);
1335 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001336 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001337
1338 spin_lock_irq(&nvmeq->q_lock);
1339 nvme_process_cq(nvmeq);
1340 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001341}
1342
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001343static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1344 int entry_size)
1345{
1346 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001347 unsigned q_size_aligned = roundup(q_depth * entry_size,
1348 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001349
1350 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001351 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001352 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001353 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001354
1355 /*
1356 * Ensure the reduced q_depth is above some threshold where it
1357 * would be better to map queues in system memory with the
1358 * original depth
1359 */
1360 if (q_depth < 64)
1361 return -ENOMEM;
1362 }
1363
1364 return q_depth;
1365}
1366
1367static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1368 int qid, int depth)
1369{
1370 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001371 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1372 dev->ctrl.page_size);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001373 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001374 nvmeq->sq_cmds_io = dev->cmb + offset;
1375 } else {
1376 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1377 &nvmeq->sq_dma_addr, GFP_KERNEL);
1378 if (!nvmeq->sq_cmds)
1379 return -ENOMEM;
1380 }
1381
1382 return 0;
1383}
1384
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001385static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001386 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001387{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001388 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1389 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001390 if (!nvmeq)
1391 return NULL;
1392
Christoph Hellwige75ec752015-05-22 11:12:39 +02001393 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001394 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395 if (!nvmeq->cqes)
1396 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001398 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001399 goto free_cqdma;
1400
Christoph Hellwige75ec752015-05-22 11:12:39 +02001401 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001402 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001403 spin_lock_init(&nvmeq->q_lock);
1404 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001405 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001406 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001407 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001408 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001409 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001410 dev->queues[qid] = nvmeq;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001411 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001412
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413 return nvmeq;
1414
1415 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001416 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001417 nvmeq->cq_dma_addr);
1418 free_nvmeq:
1419 kfree(nvmeq);
1420 return NULL;
1421}
1422
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001423static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001424{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001425 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1426 int nr = nvmeq->dev->ctrl.instance;
1427
1428 if (use_threaded_interrupts) {
1429 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1430 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1431 } else {
1432 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1433 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1434 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001435}
1436
Keith Busch22404272013-07-15 15:02:20 -06001437static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001438{
Keith Busch22404272013-07-15 15:02:20 -06001439 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001440
Keith Busch7be50e92014-09-10 15:48:47 -06001441 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001442 nvmeq->sq_tail = 0;
1443 nvmeq->cq_head = 0;
1444 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001445 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001446 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001447 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001448 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001449 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001450}
1451
1452static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1453{
1454 struct nvme_dev *dev = nvmeq->dev;
1455 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001456
Keith Busch2b25d982014-12-22 12:59:04 -07001457 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001458 result = adapter_alloc_cq(dev, qid, nvmeq);
1459 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001460 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001461
1462 result = adapter_alloc_sq(dev, qid, nvmeq);
1463 if (result < 0)
1464 goto release_cq;
1465
Keith Busch161b8be2017-09-14 13:54:39 -04001466 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001467 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001468 if (result < 0)
1469 goto release_sq;
1470
Keith Busch22404272013-07-15 15:02:20 -06001471 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001472
1473 release_sq:
1474 adapter_delete_sq(dev, qid);
1475 release_cq:
1476 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001477 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478}
1479
Eric Biggersf363b082017-03-30 13:39:16 -07001480static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001481 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001482 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001483 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001484 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001485 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001486 .timeout = nvme_timeout,
1487};
1488
Eric Biggersf363b082017-03-30 13:39:16 -07001489static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001490 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001491 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001492 .init_hctx = nvme_init_hctx,
1493 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001494 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001495 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001496 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001497};
1498
Keith Buschea191d22015-01-07 18:55:49 -07001499static void nvme_dev_remove_admin(struct nvme_dev *dev)
1500{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001501 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001502 /*
1503 * If the controller was reset during removal, it's possible
1504 * user requests may be waiting on a stopped queue. Start the
1505 * queue to flush these to completion.
1506 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001507 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001508 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001509 blk_mq_free_tag_set(&dev->admin_tagset);
1510 }
1511}
1512
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001513static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1514{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001515 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001516 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1517 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001518
Keith Busch38dabe22017-11-07 15:13:10 -07001519 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001520 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001521 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001522 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001523 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001524 dev->admin_tagset.driver_data = dev;
1525
1526 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1527 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001528 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001529
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001530 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1531 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001532 blk_mq_free_tag_set(&dev->admin_tagset);
1533 return -ENOMEM;
1534 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001535 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001536 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001537 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001538 return -ENODEV;
1539 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001540 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001541 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001542
1543 return 0;
1544}
1545
Xu Yu97f6ef62017-05-24 16:39:55 +08001546static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1547{
1548 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1549}
1550
1551static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1552{
1553 struct pci_dev *pdev = to_pci_dev(dev->dev);
1554
1555 if (size <= dev->bar_mapped_size)
1556 return 0;
1557 if (size > pci_resource_len(pdev, 0))
1558 return -ENOMEM;
1559 if (dev->bar)
1560 iounmap(dev->bar);
1561 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1562 if (!dev->bar) {
1563 dev->bar_mapped_size = 0;
1564 return -ENOMEM;
1565 }
1566 dev->bar_mapped_size = size;
1567 dev->dbs = dev->bar + NVME_REG_DBS;
1568
1569 return 0;
1570}
1571
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001572static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001573{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001574 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001575 u32 aqa;
1576 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001577
Xu Yu97f6ef62017-05-24 16:39:55 +08001578 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1579 if (result < 0)
1580 return result;
1581
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001582 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001583 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001584
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001585 if (dev->subsystem &&
1586 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1587 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001588
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001589 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001590 if (result < 0)
1591 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001592
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001593 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001594 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001595 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1596 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001597 if (!nvmeq)
1598 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001599 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001600
1601 aqa = nvmeq->q_depth - 1;
1602 aqa |= aqa << 16;
1603
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001604 writel(aqa, dev->bar + NVME_REG_AQA);
1605 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1606 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001607
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001608 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001609 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001610 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001611
Keith Busch2b25d982014-12-22 12:59:04 -07001612 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001613 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001614 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001615 if (result) {
1616 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001617 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001618 }
Keith Busch025c5572013-05-01 13:07:51 -06001619
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001620 return result;
1621}
1622
Christoph Hellwig749941f2015-11-26 11:46:39 +01001623static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001624{
Keith Busch949928c2015-12-17 17:08:15 -07001625 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001626 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001627
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001628 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001629 /* vector == qid - 1, match nvme_create_queue */
1630 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1631 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001632 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001633 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001634 }
1635 }
Keith Busch42f61422014-03-24 10:46:25 -06001636
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001637 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001638 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001639 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001640 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001641 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001642 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001643
1644 /*
1645 * Ignore failing Create SQ/CQ commands, we can continue with less
1646 * than the desired aount of queues, and even a controller without
1647 * I/O queues an still be used to issue admin commands. This might
1648 * be useful to upgrade a buggy firmware for example.
1649 */
1650 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001651}
1652
Stephen Bates202021c2016-10-05 20:01:12 -06001653static ssize_t nvme_cmb_show(struct device *dev,
1654 struct device_attribute *attr,
1655 char *buf)
1656{
1657 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1658
Stephen Batesc9658092016-12-16 11:54:50 -07001659 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001660 ndev->cmbloc, ndev->cmbsz);
1661}
1662static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1663
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001664static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1665{
1666 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001667 resource_size_t bar_size;
1668 struct pci_dev *pdev = to_pci_dev(dev->dev);
1669 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001670 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001671
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001672 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001673 if (!(NVME_CMB_SZ(dev->cmbsz)))
1674 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001675 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001676
Stephen Bates202021c2016-10-05 20:01:12 -06001677 if (!use_cmb_sqes)
1678 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001679
1680 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1681 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001682 offset = szu * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001683 bar = NVME_CMB_BIR(dev->cmbloc);
1684 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001685
1686 if (offset > bar_size)
1687 return NULL;
1688
1689 /*
1690 * Controllers may support a CMB size larger than their BAR,
1691 * for example, due to being behind a bridge. Reduce the CMB to
1692 * the reported size of the BAR
1693 */
1694 if (size > bar_size - offset)
1695 size = bar_size - offset;
1696
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001697 cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001698 if (!cmb)
1699 return NULL;
1700
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001701 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001702 dev->cmb_size = size;
1703 return cmb;
1704}
1705
1706static inline void nvme_release_cmb(struct nvme_dev *dev)
1707{
1708 if (dev->cmb) {
1709 iounmap(dev->cmb);
1710 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001711 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1712 &dev_attr_cmb.attr, NULL);
1713 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001714 }
1715}
1716
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001717static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001718{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001719 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001720 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001721 int ret;
1722
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001723 memset(&c, 0, sizeof(c));
1724 c.features.opcode = nvme_admin_set_features;
1725 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1726 c.features.dword11 = cpu_to_le32(bits);
1727 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1728 ilog2(dev->ctrl.page_size));
1729 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1730 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1731 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1732
1733 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1734 if (ret) {
1735 dev_warn(dev->ctrl.device,
1736 "failed to set host mem (err %d, flags %#x).\n",
1737 ret, bits);
1738 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001739 return ret;
1740}
1741
1742static void nvme_free_host_mem(struct nvme_dev *dev)
1743{
1744 int i;
1745
1746 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1747 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1748 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1749
1750 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1751 le64_to_cpu(desc->addr));
1752 }
1753
1754 kfree(dev->host_mem_desc_bufs);
1755 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001756 dma_free_coherent(dev->dev,
1757 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1758 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001759 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001760 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001761}
1762
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001763static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1764 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001765{
1766 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001767 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001768 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001769 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001770 void **bufs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001771 u64 size = 0, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001772
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001773 tmp = (preferred + chunk_size - 1);
1774 do_div(tmp, chunk_size);
1775 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001776
1777 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1778 max_entries = dev->ctrl.hmmaxd;
1779
Christoph Hellwig4033f352017-08-28 10:47:18 +02001780 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1781 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001782 if (!descs)
1783 goto out;
1784
1785 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1786 if (!bufs)
1787 goto out_free_descs;
1788
Minwoo Im244a8fe2017-11-17 01:34:24 +09001789 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001790 dma_addr_t dma_addr;
1791
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001792 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001793 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1794 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1795 if (!bufs[i])
1796 break;
1797
1798 descs[i].addr = cpu_to_le64(dma_addr);
1799 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1800 i++;
1801 }
1802
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001803 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001804 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001805
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001806 dev->nr_host_mem_descs = i;
1807 dev->host_mem_size = size;
1808 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001809 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001810 dev->host_mem_desc_bufs = bufs;
1811 return 0;
1812
1813out_free_bufs:
1814 while (--i >= 0) {
1815 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1816
1817 dma_free_coherent(dev->dev, size, bufs[i],
1818 le64_to_cpu(descs[i].addr));
1819 }
1820
1821 kfree(bufs);
1822out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001823 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1824 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001825out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001826 dev->host_mem_descs = NULL;
1827 return -ENOMEM;
1828}
1829
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001830static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1831{
1832 u32 chunk_size;
1833
1834 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001835 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001836 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001837 chunk_size /= 2) {
1838 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1839 if (!min || dev->host_mem_size >= min)
1840 return 0;
1841 nvme_free_host_mem(dev);
1842 }
1843 }
1844
1845 return -ENOMEM;
1846}
1847
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001848static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001849{
1850 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1851 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1852 u64 min = (u64)dev->ctrl.hmmin * 4096;
1853 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001854 int ret = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001855
1856 preferred = min(preferred, max);
1857 if (min > max) {
1858 dev_warn(dev->ctrl.device,
1859 "min host memory (%lld MiB) above limit (%d MiB).\n",
1860 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1861 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001862 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001863 }
1864
1865 /*
1866 * If we already have a buffer allocated check if we can reuse it.
1867 */
1868 if (dev->host_mem_descs) {
1869 if (dev->host_mem_size >= min)
1870 enable_bits |= NVME_HOST_MEM_RETURN;
1871 else
1872 nvme_free_host_mem(dev);
1873 }
1874
1875 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001876 if (nvme_alloc_host_mem(dev, min, preferred)) {
1877 dev_warn(dev->ctrl.device,
1878 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001879 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001880 }
1881
1882 dev_info(dev->ctrl.device,
1883 "allocated %lld MiB host memory buffer.\n",
1884 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001885 }
1886
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001887 ret = nvme_set_host_mem(dev, enable_bits);
1888 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001889 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001890 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001891}
1892
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001893static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001894{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001895 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001896 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001897 int result, nr_io_queues;
1898 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001899
Christoph Hellwig425a17c2017-06-26 12:20:58 +02001900 nr_io_queues = num_present_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001901 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1902 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001903 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001904
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001905 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001906 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001907
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001908 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1909 result = nvme_cmb_qdepth(dev, nr_io_queues,
1910 sizeof(struct nvme_command));
1911 if (result > 0)
1912 dev->q_depth = result;
1913 else
1914 nvme_release_cmb(dev);
1915 }
1916
Xu Yu97f6ef62017-05-24 16:39:55 +08001917 do {
1918 size = db_bar_size(dev, nr_io_queues);
1919 result = nvme_remap_bar(dev, size);
1920 if (!result)
1921 break;
1922 if (!--nr_io_queues)
1923 return -ENOMEM;
1924 } while (1);
1925 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001926
Keith Busch9d713c22013-07-15 15:02:24 -06001927 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001928 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001929
Jens Axboee32efbf2014-11-14 09:49:26 -07001930 /*
1931 * If we enable msix early due to not intx, disable it again before
1932 * setting up the full range we need.
1933 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001934 pci_free_irq_vectors(pdev);
1935 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1936 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1937 if (nr_io_queues <= 0)
1938 return -EIO;
1939 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001940
Matthew Wilcox063a8092013-06-20 10:53:48 -04001941 /*
1942 * Should investigate if there's a performance win from allocating
1943 * more queues than interrupt vectors; it might allow the submission
1944 * path to scale better, even if the receive path is limited by the
1945 * number of interrupts.
1946 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001947
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001948 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001949 if (result) {
1950 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001951 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001952 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001953 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001954}
1955
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001956static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001957{
1958 struct nvme_queue *nvmeq = req->end_io_data;
1959
1960 blk_mq_free_request(req);
1961 complete(&nvmeq->dev->ioq_wait);
1962}
1963
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001964static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001965{
1966 struct nvme_queue *nvmeq = req->end_io_data;
1967
1968 if (!error) {
1969 unsigned long flags;
1970
Ming Lin2e39e0f2016-04-05 10:32:04 -07001971 /*
1972 * We might be called with the AQ q_lock held
1973 * and the I/O queue q_lock should always
1974 * nest inside the AQ one.
1975 */
1976 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1977 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001978 nvme_process_cq(nvmeq);
1979 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1980 }
1981
1982 nvme_del_queue_end(req, error);
1983}
1984
1985static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1986{
1987 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1988 struct request *req;
1989 struct nvme_command cmd;
1990
1991 memset(&cmd, 0, sizeof(cmd));
1992 cmd.delete_queue.opcode = opcode;
1993 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1994
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001995 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001996 if (IS_ERR(req))
1997 return PTR_ERR(req);
1998
1999 req->timeout = ADMIN_TIMEOUT;
2000 req->end_io_data = nvmeq;
2001
2002 blk_execute_rq_nowait(q, NULL, req, false,
2003 opcode == nvme_admin_delete_cq ?
2004 nvme_del_cq_end : nvme_del_queue_end);
2005 return 0;
2006}
2007
Keith Busch70659062016-10-12 09:22:16 -06002008static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002009{
Keith Busch70659062016-10-12 09:22:16 -06002010 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002011 unsigned long timeout;
2012 u8 opcode = nvme_admin_delete_sq;
2013
2014 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002015 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002016
2017 reinit_completion(&dev->ioq_wait);
2018 retry:
2019 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002020 for (; i > 0; i--, sent++)
2021 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002022 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002023
Keith Buschdb3cbff2016-01-12 14:41:17 -07002024 while (sent--) {
2025 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2026 if (timeout == 0)
2027 return;
2028 if (i)
2029 goto retry;
2030 }
2031 opcode = nvme_admin_delete_cq;
2032 }
2033}
2034
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002035/*
2036 * Return: error value if an error occurred setting up the queues or calling
2037 * Identify Device. 0 if these succeeded, even if adding some of the
2038 * namespaces failed. At the moment, these failures are silent. TBD which
2039 * failures should be reported.
2040 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002041static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002042{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002043 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002044 dev->tagset.ops = &nvme_mq_ops;
2045 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2046 dev->tagset.timeout = NVME_IO_TIMEOUT;
2047 dev->tagset.numa_node = dev_to_node(dev->dev);
2048 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002049 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002050 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2051 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2052 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2053 nvme_pci_cmd_size(dev, true));
2054 }
Keith Buschffe77042015-06-08 10:08:15 -06002055 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2056 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002057
Keith Buschffe77042015-06-08 10:08:15 -06002058 if (blk_mq_alloc_tag_set(&dev->tagset))
2059 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002060 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002061
2062 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002063 } else {
2064 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2065
2066 /* Free previously allocated queues that are no longer usable */
2067 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002068 }
Keith Busch949928c2015-12-17 17:08:15 -07002069
Keith Busche1e5e562015-02-19 13:39:03 -07002070 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002071}
2072
Keith Buschb00a7262016-02-24 09:15:52 -07002073static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002074{
Keith Buschb00a7262016-02-24 09:15:52 -07002075 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002076 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002077
2078 if (pci_enable_device_mem(pdev))
2079 return result;
2080
Keith Busch0877cb02013-07-15 15:02:19 -06002081 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002082
Christoph Hellwige75ec752015-05-22 11:12:39 +02002083 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2084 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002085 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002086
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002087 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002088 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002089 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002090 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002091
2092 /*
Keith Buscha5229052016-04-08 16:09:10 -06002093 * Some devices and/or platforms don't advertise or work with INTx
2094 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2095 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002096 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002097 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2098 if (result < 0)
2099 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002100
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002101 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002102
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002103 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002104 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002105 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002106 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002107
2108 /*
2109 * Temporary fix for the Apple controller found in the MacBook8,1 and
2110 * some MacBook7,1 to avoid controller resets and data loss.
2111 */
2112 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2113 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002114 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2115 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002116 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002117 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2118 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002119 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002120 dev->q_depth = 64;
2121 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2122 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002123 }
2124
Stephen Bates202021c2016-10-05 20:01:12 -06002125 /*
2126 * CMBs can currently only exist on >=1.2 PCIe devices. We only
Max Gurtovoy1c78f772017-07-30 01:45:08 +03002127 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
2128 * has no name we can pass NULL as final argument to
2129 * sysfs_add_file_to_group.
Stephen Bates202021c2016-10-05 20:01:12 -06002130 */
2131
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06002132 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002133 dev->cmb = nvme_map_cmb(dev);
Max Gurtovoy1c78f772017-07-30 01:45:08 +03002134 if (dev->cmb) {
Stephen Bates202021c2016-10-05 20:01:12 -06002135 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
2136 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002137 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06002138 "failed to add sysfs attribute for CMB\n");
2139 }
2140 }
2141
Keith Buscha0a34082015-12-07 15:30:31 -07002142 pci_enable_pcie_error_reporting(pdev);
2143 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002144 return 0;
2145
2146 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002147 pci_disable_device(pdev);
2148 return result;
2149}
2150
2151static void nvme_dev_unmap(struct nvme_dev *dev)
2152{
Keith Buschb00a7262016-02-24 09:15:52 -07002153 if (dev->bar)
2154 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002155 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002156}
2157
2158static void nvme_pci_disable(struct nvme_dev *dev)
2159{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002160 struct pci_dev *pdev = to_pci_dev(dev->dev);
2161
Jon Derrickf63572d2017-05-05 14:52:06 -06002162 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002163 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002164
Keith Buscha0a34082015-12-07 15:30:31 -07002165 if (pci_is_enabled(pdev)) {
2166 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002167 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002168 }
Keith Busch4d115422013-12-10 13:10:40 -07002169}
2170
Keith Buscha5cdb682016-01-12 14:41:18 -07002171static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002172{
Keith Busch70659062016-10-12 09:22:16 -06002173 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05002174 bool dead = true;
2175 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002176
Keith Busch77bf25e2015-11-26 12:21:29 +01002177 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002178 if (pci_is_enabled(pdev)) {
2179 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2180
Keith Buschebef7362017-06-27 17:44:05 -06002181 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2182 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002183 nvme_start_freeze(&dev->ctrl);
2184 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2185 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002186 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002187
Keith Busch302ad8c2017-03-01 14:22:12 -05002188 /*
2189 * Give the controller a chance to complete all entered requests if
2190 * doing a safe shutdown.
2191 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002192 if (!dead) {
2193 if (shutdown)
2194 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2195
2196 /*
2197 * If the controller is still alive tell it to stop using the
2198 * host memory buffer. In theory the shutdown / reset should
2199 * make sure that it doesn't access the host memoery anymore,
2200 * but I'd rather be safe than sorry..
2201 */
2202 if (dev->host_mem_descs)
2203 nvme_set_host_mem(dev, 0);
2204
2205 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002206 nvme_stop_queues(&dev->ctrl);
2207
Keith Busch70659062016-10-12 09:22:16 -06002208 queues = dev->online_queues - 1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002209 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002210 nvme_suspend_queue(dev->queues[i]);
2211
Keith Busch302ad8c2017-03-01 14:22:12 -05002212 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002213 /* A device might become IO incapable very soon during
2214 * probe, before the admin queue is configured. Thus,
2215 * queue_count can be 0 here.
2216 */
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002217 if (dev->ctrl.queue_count)
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002218 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002219 } else {
Keith Busch70659062016-10-12 09:22:16 -06002220 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002221 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002222 }
Keith Buschb00a7262016-02-24 09:15:52 -07002223 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002224
Ming Line1958e62016-05-18 14:05:01 -07002225 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2226 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002227
2228 /*
2229 * The driver will not be starting up queues again if shutting down so
2230 * must flush all entered requests to their failed completion to avoid
2231 * deadlocking blk-mq hot-cpu notifier.
2232 */
2233 if (shutdown)
2234 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002235 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002236}
2237
Matthew Wilcox091b6092011-02-10 09:56:01 -05002238static int nvme_setup_prp_pools(struct nvme_dev *dev)
2239{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002240 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002241 PAGE_SIZE, PAGE_SIZE, 0);
2242 if (!dev->prp_page_pool)
2243 return -ENOMEM;
2244
Matthew Wilcox99802a72011-02-10 10:30:34 -05002245 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002246 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002247 256, 256, 0);
2248 if (!dev->prp_small_pool) {
2249 dma_pool_destroy(dev->prp_page_pool);
2250 return -ENOMEM;
2251 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002252 return 0;
2253}
2254
2255static void nvme_release_prp_pools(struct nvme_dev *dev)
2256{
2257 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002258 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002259}
2260
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002261static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002262{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002263 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002264
Helen Koikef9f38e32017-04-10 12:51:07 -03002265 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002266 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002267 if (dev->tagset.tags)
2268 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002269 if (dev->ctrl.admin_q)
2270 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002271 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002272 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002273 kfree(dev);
2274}
2275
Keith Buschf58944e2016-02-24 09:15:55 -07002276static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2277{
Linus Torvalds237045f2016-03-18 17:13:31 -07002278 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002279
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002280 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002281 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002282 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002283 nvme_put_ctrl(&dev->ctrl);
2284}
2285
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002286static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002287{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002288 struct nvme_dev *dev =
2289 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002290 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002291 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002292
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002293 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002294 goto out;
2295
2296 /*
2297 * If we're called to reset a live controller first shut it down before
2298 * moving on.
2299 */
Keith Buschb00a7262016-02-24 09:15:52 -07002300 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002301 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002302
Keith Buschb00a7262016-02-24 09:15:52 -07002303 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002304 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002305 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002306
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002307 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002308 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002309 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002310
Keith Busch0fb59cb2015-01-07 18:55:50 -07002311 result = nvme_alloc_admin_tags(dev);
2312 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002313 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002314
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002315 result = nvme_init_identify(&dev->ctrl);
2316 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002317 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002318
Scott Bauere286bcf2017-02-22 10:15:07 -07002319 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2320 if (!dev->ctrl.opal_dev)
2321 dev->ctrl.opal_dev =
2322 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2323 else if (was_suspend)
2324 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2325 } else {
2326 free_opal_dev(dev->ctrl.opal_dev);
2327 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002328 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002329
Helen Koikef9f38e32017-04-10 12:51:07 -03002330 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2331 result = nvme_dbbuf_dma_alloc(dev);
2332 if (result)
2333 dev_warn(dev->dev,
2334 "unable to allocate dma for dbbuf\n");
2335 }
2336
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002337 if (dev->ctrl.hmpre) {
2338 result = nvme_setup_host_mem(dev);
2339 if (result < 0)
2340 goto out;
2341 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002342
Keith Buschf0b50732013-07-15 15:02:21 -06002343 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002344 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002345 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002346
Keith Busch21f033f2016-04-12 11:13:11 -06002347 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002348 * Keep the controller around but remove all namespaces if we don't have
2349 * any working I/O queue.
2350 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002351 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002352 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002353 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002354 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002355 } else {
Keith Busch25646262016-01-04 09:10:57 -07002356 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002357 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002358 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002359 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002360 }
2361
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002362 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2363 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2364 goto out;
2365 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002366
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002367 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002368 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002369
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002370 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002371 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002372}
2373
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002374static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002375{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002376 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002377 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002378
Keith Busch69d9a992016-02-24 09:15:56 -07002379 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002380 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002381 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002382 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002383}
2384
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002385static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002386{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002387 *val = readl(to_nvme_dev(ctrl)->bar + off);
2388 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002389}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002390
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002391static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2392{
2393 writel(val, to_nvme_dev(ctrl)->bar + off);
2394 return 0;
2395}
2396
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002397static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2398{
2399 *val = readq(to_nvme_dev(ctrl)->bar + off);
2400 return 0;
2401}
2402
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002403static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002404 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002405 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002406 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002407 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002408 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002409 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002410 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002411 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002412};
Keith Busch4cc06522015-06-05 10:30:08 -06002413
Keith Buschb00a7262016-02-24 09:15:52 -07002414static int nvme_dev_map(struct nvme_dev *dev)
2415{
Keith Buschb00a7262016-02-24 09:15:52 -07002416 struct pci_dev *pdev = to_pci_dev(dev->dev);
2417
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002418 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002419 return -ENODEV;
2420
Xu Yu97f6ef62017-05-24 16:39:55 +08002421 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002422 goto release;
2423
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002424 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002425 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002426 pci_release_mem_regions(pdev);
2427 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002428}
2429
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002430static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002431{
2432 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2433 /*
2434 * Several Samsung devices seem to drop off the PCIe bus
2435 * randomly when APST is on and uses the deepest sleep state.
2436 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2437 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2438 * 950 PRO 256GB", but it seems to be restricted to two Dell
2439 * laptops.
2440 */
2441 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2442 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2443 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2444 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002445 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2446 /*
2447 * Samsung SSD 960 EVO drops off the PCIe bus after system
2448 * suspend on a Ryzen board, ASUS PRIME B350M-A.
2449 */
2450 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2451 dmi_match(DMI_BOARD_NAME, "PRIME B350M-A"))
2452 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002453 }
2454
2455 return 0;
2456}
2457
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002458static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002459{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002460 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002461 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002462 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002463
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002464 node = dev_to_node(&pdev->dev);
2465 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002466 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002467
2468 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002469 if (!dev)
2470 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002471 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2472 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002473 if (!dev->queues)
2474 goto free;
2475
Christoph Hellwige75ec752015-05-22 11:12:39 +02002476 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002477 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002478
Keith Buschb00a7262016-02-24 09:15:52 -07002479 result = nvme_dev_map(dev);
2480 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002481 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002482
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002483 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002484 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002485 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002486 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002487
2488 result = nvme_setup_prp_pools(dev);
2489 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002490 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002491
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002492 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002493
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002494 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002495 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002496 if (result)
2497 goto release_pools;
2498
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002499 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002500 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2501
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002502 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002503 return 0;
2504
Keith Busch0877cb02013-07-15 15:02:19 -06002505 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002506 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002507 unmap:
2508 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002509 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002510 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002511 free:
2512 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002513 kfree(dev);
2514 return result;
2515}
2516
Christoph Hellwig775755e2017-06-01 13:10:38 +02002517static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002518{
Keith Buscha6739472014-06-23 16:03:21 -06002519 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002520 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002521}
Keith Buschf0d54a52014-05-02 10:40:43 -06002522
Christoph Hellwig775755e2017-06-01 13:10:38 +02002523static void nvme_reset_done(struct pci_dev *pdev)
2524{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002525 struct nvme_dev *dev = pci_get_drvdata(pdev);
2526 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002527}
2528
Keith Busch09ece142014-01-27 11:29:40 -05002529static void nvme_shutdown(struct pci_dev *pdev)
2530{
2531 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002532 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002533}
2534
Keith Buschf58944e2016-02-24 09:15:55 -07002535/*
2536 * The driver's remove may be called on a device in a partially initialized
2537 * state. This function must not have any dependencies on the device state in
2538 * order to proceed.
2539 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002540static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002541{
2542 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002543
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002544 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2545
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002546 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002547 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002548
Keith Busch6db28ed2017-02-10 18:15:49 -05002549 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002550 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002551 nvme_dev_disable(dev, false);
2552 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002553
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002554 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002555 nvme_stop_ctrl(&dev->ctrl);
2556 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002557 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002558 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002559 nvme_dev_remove_admin(dev);
2560 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002561 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002562 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002563 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002564 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002565}
2566
Keith Busch13880f52016-06-20 09:41:06 -06002567static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2568{
2569 int ret = 0;
2570
2571 if (numvfs == 0) {
2572 if (pci_vfs_assigned(pdev)) {
2573 dev_warn(&pdev->dev,
2574 "Cannot disable SR-IOV VFs while assigned\n");
2575 return -EPERM;
2576 }
2577 pci_disable_sriov(pdev);
2578 return 0;
2579 }
2580
2581 ret = pci_enable_sriov(pdev, numvfs);
2582 return ret ? ret : numvfs;
2583}
2584
Jingoo Han671a6012014-02-13 11:19:14 +09002585#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002586static int nvme_suspend(struct device *dev)
2587{
2588 struct pci_dev *pdev = to_pci_dev(dev);
2589 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2590
Keith Buscha5cdb682016-01-12 14:41:18 -07002591 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002592 return 0;
2593}
2594
2595static int nvme_resume(struct device *dev)
2596{
2597 struct pci_dev *pdev = to_pci_dev(dev);
2598 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002599
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002600 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002601 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002602}
Jingoo Han671a6012014-02-13 11:19:14 +09002603#endif
Keith Buschcd638942013-07-15 15:02:23 -06002604
2605static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002606
Keith Buscha0a34082015-12-07 15:30:31 -07002607static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2608 pci_channel_state_t state)
2609{
2610 struct nvme_dev *dev = pci_get_drvdata(pdev);
2611
2612 /*
2613 * A frozen channel requires a reset. When detected, this method will
2614 * shutdown the controller to quiesce. The controller will be restarted
2615 * after the slot reset through driver's slot_reset callback.
2616 */
Keith Buscha0a34082015-12-07 15:30:31 -07002617 switch (state) {
2618 case pci_channel_io_normal:
2619 return PCI_ERS_RESULT_CAN_RECOVER;
2620 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002621 dev_warn(dev->ctrl.device,
2622 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002623 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002624 return PCI_ERS_RESULT_NEED_RESET;
2625 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002626 dev_warn(dev->ctrl.device,
2627 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002628 return PCI_ERS_RESULT_DISCONNECT;
2629 }
2630 return PCI_ERS_RESULT_NEED_RESET;
2631}
2632
2633static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2634{
2635 struct nvme_dev *dev = pci_get_drvdata(pdev);
2636
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002637 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002638 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002639 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002640 return PCI_ERS_RESULT_RECOVERED;
2641}
2642
2643static void nvme_error_resume(struct pci_dev *pdev)
2644{
2645 pci_cleanup_aer_uncorrect_error_status(pdev);
2646}
2647
Stephen Hemminger1d352032012-09-07 09:33:17 -07002648static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002649 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002650 .slot_reset = nvme_slot_reset,
2651 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002652 .reset_prepare = nvme_reset_prepare,
2653 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002654};
2655
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002656static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002657 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002658 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002659 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002660 { PCI_VDEVICE(INTEL, 0x0a53),
2661 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002662 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002663 { PCI_VDEVICE(INTEL, 0x0a54),
2664 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002665 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002666 { PCI_VDEVICE(INTEL, 0x0a55),
2667 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2668 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002669 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2670 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002671 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2672 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002673 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2674 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002675 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2676 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002677 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2678 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002679 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2680 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2681 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2682 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002683 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2684 .driver_data = NVME_QUIRK_LIGHTNVM, },
2685 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2686 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002687 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002688 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002689 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002690 { 0, }
2691};
2692MODULE_DEVICE_TABLE(pci, nvme_id_table);
2693
2694static struct pci_driver nvme_driver = {
2695 .name = "nvme",
2696 .id_table = nvme_id_table,
2697 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002698 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002699 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002700 .driver = {
2701 .pm = &nvme_dev_pm_ops,
2702 },
Keith Busch13880f52016-06-20 09:41:06 -06002703 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002704 .err_handler = &nvme_err_handler,
2705};
2706
2707static int __init nvme_init(void)
2708{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002709 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002710}
2711
2712static void __exit nvme_exit(void)
2713{
2714 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002715 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002716 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002717}
2718
2719MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2720MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002721MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002722module_init(nvme_init);
2723module_exit(nvme_exit);