blob: 6bad4d4dcdf073a13c4b71af5a7e5a97cf7b1173 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
David E. Boxdf4f9bc2020-07-09 11:43:33 -07007#include <linux/acpi.h>
Keith Buscha0a34082015-12-07 15:30:31 -07008#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06009#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050010#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070011#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020012#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070013#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050014#include <linux/init.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/mm.h>
18#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010019#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040020#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060022#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070023#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080025#include <linux/io-64-nonatomic-lo-hi.h>
Klaus Jensen20d3bb92021-01-15 07:30:46 +010026#include <linux/io-64-nonatomic-hi-lo.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070027#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060028#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090029
yupeng604c01d2018-12-18 17:59:53 +010030#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020031#include "nvme.h"
32
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100033#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100034#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070035
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070036#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050037
Jens Axboe943e9422018-06-21 09:49:37 -060038/*
39 * These can be higher, but we need to ensure that any command doesn't
40 * require an sg allocation that needs more than a page of data.
41 */
42#define NVME_MAX_KB_SZ 4096
43#define NVME_MAX_SEGS 127
44
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050045static int use_threaded_interrupts;
46module_param(use_threaded_interrupts, int, 0);
47
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060049module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060050MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
51
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020052static unsigned int max_host_mem_size_mb = 128;
53module_param(max_host_mem_size_mb, uint, 0444);
54MODULE_PARM_DESC(max_host_mem_size_mb,
55 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050056
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070057static unsigned int sgl_threshold = SZ_32K;
58module_param(sgl_threshold, uint, 0644);
59MODULE_PARM_DESC(sgl_threshold,
60 "Use SGLs when average request segment size is larger or equal to "
61 "this size. Use 0 to disable SGLs.");
62
weiping zhangb27c1e62017-07-10 16:46:59 +080063static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
64static const struct kernel_param_ops io_queue_depth_ops = {
65 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020066 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080067};
68
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020069static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080070module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
71MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
72
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080073static int io_queue_count_set(const char *val, const struct kernel_param *kp)
74{
75 unsigned int n;
76 int ret;
77
78 ret = kstrtouint(val, 10, &n);
79 if (ret != 0 || n > num_possible_cpus())
80 return -EINVAL;
81 return param_set_uint(val, kp);
82}
83
84static const struct kernel_param_ops io_queue_count_ops = {
85 .set = io_queue_count_set,
86 .get = param_get_uint,
87};
88
Keith Busch3f68baf2019-12-07 01:51:54 +090089static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080090module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060091MODULE_PARM_DESC(write_queues,
92 "Number of queues to use for writes. If not set, reads and writes "
93 "will share a queue set.");
94
Keith Busch3f68baf2019-12-07 01:51:54 +090095static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080096module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070097MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
98
David E. Boxdf4f9bc2020-07-09 11:43:33 -070099static bool noacpi;
100module_param(noacpi, bool, 0444);
101MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
102
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100103struct nvme_dev;
104struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -0700105
Keith Buscha5cdb682016-01-12 14:41:18 -0700106static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700107static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700108
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500109/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 * Represents an NVM Express device. Each nvme_dev is a PCI function.
111 */
112struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200113 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct blk_mq_tag_set tagset;
115 struct blk_mq_tag_set admin_tagset;
116 u32 __iomem *dbs;
117 struct device *dev;
118 struct dma_pool *prp_page_pool;
119 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 unsigned online_queues;
121 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100122 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600123 unsigned int num_vecs;
John Garry7442ddc2020-08-14 23:34:25 +0800124 u32 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000125 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100126 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100127 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800128 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100129 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100130 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100131 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100132 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600133 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100134 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600135 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100136 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600137 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200138
Jens Axboe943e9422018-06-21 09:49:37 -0600139 mempool_t *iod_mempool;
140
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200141 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300142 u32 *dbbuf_dbs;
143 dma_addr_t dbbuf_dbs_dma_addr;
144 u32 *dbbuf_eis;
145 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200146
147 /* host memory buffer support: */
148 u64 host_mem_size;
149 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200150 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200151 struct nvme_host_mem_buf_desc *host_mem_descs;
152 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800153 unsigned int nr_allocated_queues;
154 unsigned int nr_write_queues;
155 unsigned int nr_poll_queues;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156};
157
weiping zhangb27c1e62017-07-10 16:46:59 +0800158static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
159{
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200160 int ret;
John Garry7442ddc2020-08-14 23:34:25 +0800161 u32 n;
weiping zhangb27c1e62017-07-10 16:46:59 +0800162
John Garry7442ddc2020-08-14 23:34:25 +0800163 ret = kstrtou32(val, 10, &n);
weiping zhangb27c1e62017-07-10 16:46:59 +0800164 if (ret != 0 || n < 2)
165 return -EINVAL;
166
John Garry7442ddc2020-08-14 23:34:25 +0800167 return param_set_uint(val, kp);
weiping zhangb27c1e62017-07-10 16:46:59 +0800168}
169
Helen Koikef9f38e32017-04-10 12:51:07 -0300170static inline unsigned int sq_idx(unsigned int qid, u32 stride)
171{
172 return qid * 2 * stride;
173}
174
175static inline unsigned int cq_idx(unsigned int qid, u32 stride)
176{
177 return (qid * 2 + 1) * stride;
178}
179
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100180static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
181{
182 return container_of(ctrl, struct nvme_dev, ctrl);
183}
184
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500186 * An NVM Express queue. Each device has at least two (one for admin
187 * commands and one for I/O commands).
188 */
189struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500190 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200191 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000192 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100193 /* only used for poll queues: */
194 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700195 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500196 dma_addr_t sq_dma_addr;
197 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500198 u32 __iomem *q_db;
John Garry7442ddc2020-08-14 23:34:25 +0800199 u32 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700200 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500201 u16 sq_tail;
Keith Busch38210802020-10-30 10:28:54 -0700202 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500203 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700204 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400205 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000206 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100207 unsigned long flags;
208#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100209#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100210#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700211#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300212 u32 *dbbuf_sq_db;
213 u32 *dbbuf_cq_db;
214 u32 *dbbuf_sq_ei;
215 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100216 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500217};
218
219/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700220 * The nvme_iod describes the data in an I/O.
221 *
222 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
223 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 */
225struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800226 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100227 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700228 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100229 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200230 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200231 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200232 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700233 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700234 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100235 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500236};
237
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800238static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600239{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800240 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300241}
242
243static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
244{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800245 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300246
247 if (dev->dbbuf_dbs)
248 return 0;
249
250 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
251 &dev->dbbuf_dbs_dma_addr,
252 GFP_KERNEL);
253 if (!dev->dbbuf_dbs)
254 return -ENOMEM;
255 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
256 &dev->dbbuf_eis_dma_addr,
257 GFP_KERNEL);
258 if (!dev->dbbuf_eis) {
259 dma_free_coherent(dev->dev, mem_size,
260 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
261 dev->dbbuf_dbs = NULL;
262 return -ENOMEM;
263 }
264
265 return 0;
266}
267
268static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
269{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800270 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300271
272 if (dev->dbbuf_dbs) {
273 dma_free_coherent(dev->dev, mem_size,
274 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
275 dev->dbbuf_dbs = NULL;
276 }
277 if (dev->dbbuf_eis) {
278 dma_free_coherent(dev->dev, mem_size,
279 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
280 dev->dbbuf_eis = NULL;
281 }
282}
283
284static void nvme_dbbuf_init(struct nvme_dev *dev,
285 struct nvme_queue *nvmeq, int qid)
286{
287 if (!dev->dbbuf_dbs || !qid)
288 return;
289
290 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
291 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
292 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
293 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
294}
295
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900296static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
297{
298 if (!nvmeq->qid)
299 return;
300
301 nvmeq->dbbuf_sq_db = NULL;
302 nvmeq->dbbuf_cq_db = NULL;
303 nvmeq->dbbuf_sq_ei = NULL;
304 nvmeq->dbbuf_cq_ei = NULL;
305}
306
Helen Koikef9f38e32017-04-10 12:51:07 -0300307static void nvme_dbbuf_set(struct nvme_dev *dev)
308{
309 struct nvme_command c;
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900310 unsigned int i;
Helen Koikef9f38e32017-04-10 12:51:07 -0300311
312 if (!dev->dbbuf_dbs)
313 return;
314
315 memset(&c, 0, sizeof(c));
316 c.dbbuf.opcode = nvme_admin_dbbuf;
317 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
318 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
319
320 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200321 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300322 /* Free memory and continue on */
323 nvme_dbbuf_dma_free(dev);
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900324
325 for (i = 1; i <= dev->online_queues; i++)
326 nvme_dbbuf_free(&dev->queues[i]);
Helen Koikef9f38e32017-04-10 12:51:07 -0300327 }
328}
329
330static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
331{
332 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
333}
334
335/* Update dbbuf and return true if an MMIO is required */
336static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
337 volatile u32 *dbbuf_ei)
338{
339 if (dbbuf_db) {
340 u16 old_value;
341
342 /*
343 * Ensure that the queue is written before updating
344 * the doorbell in memory
345 */
346 wmb();
347
348 old_value = *dbbuf_db;
349 *dbbuf_db = value;
350
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700351 /*
352 * Ensure that the doorbell is updated before reading the event
353 * index from memory. The controller needs to provide similar
354 * ordering to ensure the envent index is updated before reading
355 * the doorbell.
356 */
357 mb();
358
Helen Koikef9f38e32017-04-10 12:51:07 -0300359 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
360 return false;
361 }
362
363 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500364}
365
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700366/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700367 * Will slightly overestimate the number of pages needed. This is OK
368 * as it only leads to a small amount of wasted memory for the lifetime of
369 * the I/O.
370 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200371static int nvme_pci_npages_prp(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700372{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200373 unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700374 NVME_CTRL_PAGE_SIZE);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700375 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
376}
377
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700378/*
379 * Calculates the number of pages needed for the SGL segments. For example a 4k
380 * page can accommodate 256 SGL descriptors.
381 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200382static int nvme_pci_npages_sgl(void)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100383{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200384 return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
385 PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100386}
387
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200388static size_t nvme_pci_iod_alloc_size(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700389{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200390 size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700391
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200392 return sizeof(__le64 *) * npages +
393 sizeof(struct scatterlist) * NVME_MAX_SEGS;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700394}
395
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
397 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500398{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700399 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200400 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700401
Keith Busch42483222015-06-01 09:29:54 -0600402 WARN_ON(hctx_idx != 0);
403 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600404
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700405 hctx->driver_data = nvmeq;
406 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500407}
408
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
410 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500411{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200413 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500414
Keith Busch42483222015-06-01 09:29:54 -0600415 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700416 hctx->driver_data = nvmeq;
417 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500418}
419
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600420static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
421 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500422{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600423 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100424 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200425 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200426 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700427
428 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100429 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600430
431 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700432 return 0;
433}
434
Jens Axboe3b6592f2018-10-31 08:36:31 -0600435static int queue_irq_offset(struct nvme_dev *dev)
436{
437 /* if we have more than 1 vec, admin queue offsets us by 1 */
438 if (dev->num_vecs > 1)
439 return 1;
440
441 return 0;
442}
443
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200444static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
445{
446 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600447 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200448
Jens Axboe3b6592f2018-10-31 08:36:31 -0600449 offset = queue_irq_offset(dev);
450 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
451 struct blk_mq_queue_map *map = &set->map[i];
452
453 map->nr_queues = dev->io_queues[i];
454 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100455 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100456 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600457 }
458
Jens Axboe4b04cc62018-11-05 12:44:33 -0700459 /*
460 * The poll queue(s) doesn't have an IRQ (and hence IRQ
461 * affinity), so use the regular blk-mq cpu mapping
462 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600463 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600464 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700465 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
466 else
467 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600468 qoff += map->nr_queues;
469 offset += map->nr_queues;
470 }
471
472 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200473}
474
Keith Busch38210802020-10-30 10:28:54 -0700475/*
476 * Write sq tail if we are asked to, or if the next command would wrap.
477 */
478static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700479{
Keith Busch38210802020-10-30 10:28:54 -0700480 if (!write_sq) {
481 u16 next_tail = nvmeq->sq_tail + 1;
482
483 if (next_tail == nvmeq->q_depth)
484 next_tail = 0;
485 if (next_tail != nvmeq->last_sq_tail)
486 return;
487 }
488
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700489 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
490 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
491 writel(nvmeq->sq_tail, nvmeq->q_db);
Keith Busch38210802020-10-30 10:28:54 -0700492 nvmeq->last_sq_tail = nvmeq->sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700493}
494
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500495/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200496 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500497 * @nvmeq: The queue to use
498 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700499 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500500 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700501static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
502 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500503{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200504 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000505 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
506 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200507 if (++nvmeq->sq_tail == nvmeq->q_depth)
508 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -0700509 nvme_write_sq_db(nvmeq, write_sq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700510 spin_unlock(&nvmeq->sq_lock);
511}
512
513static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
514{
515 struct nvme_queue *nvmeq = hctx->driver_data;
516
517 spin_lock(&nvmeq->sq_lock);
Keith Busch38210802020-10-30 10:28:54 -0700518 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
519 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200520 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500521}
522
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700523static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700524{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100525 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700526 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700527}
528
Minwoo Im955b1b52017-12-20 16:30:50 +0900529static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
530{
531 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100532 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900533 unsigned int avg_seg_size;
534
Keith Busch20469a32018-01-17 22:04:37 +0100535 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900536
537 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
538 return false;
539 if (!iod->nvmeq->qid)
540 return false;
541 if (!sgl_threshold || avg_seg_size < sgl_threshold)
542 return false;
543 return true;
544}
545
Christoph Hellwig9275c202021-01-20 09:33:52 +0100546static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500547{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700548 const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
Christoph Hellwig9275c202021-01-20 09:33:52 +0100549 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
550 dma_addr_t dma_addr = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500551 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500552
Christoph Hellwig9275c202021-01-20 09:33:52 +0100553 for (i = 0; i < iod->npages; i++) {
554 __le64 *prp_list = nvme_pci_iod_list(req)[i];
555 dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
556
557 dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
558 dma_addr = next_dma_addr;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700559 }
560
Christoph Hellwig9275c202021-01-20 09:33:52 +0100561}
562
563static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
564{
565 const int last_sg = SGES_PER_PAGE - 1;
566 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
567 dma_addr_t dma_addr = iod->first_dma;
568 int i;
569
570 for (i = 0; i < iod->npages; i++) {
571 struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
572 dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
573
574 dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
575 dma_addr = next_dma_addr;
576 }
577
578}
579
580static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
581{
582 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700583
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600584 if (is_pci_p2pdma_page(sg_page(iod->sg)))
585 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
586 rq_dma_dir(req));
587 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700588 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
Christoph Hellwig9275c202021-01-20 09:33:52 +0100589}
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700590
Christoph Hellwig9275c202021-01-20 09:33:52 +0100591static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
592{
593 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700594
Christoph Hellwig9275c202021-01-20 09:33:52 +0100595 if (iod->dma_len) {
596 dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
597 rq_dma_dir(req));
598 return;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500599 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700600
Christoph Hellwig9275c202021-01-20 09:33:52 +0100601 WARN_ON_ONCE(!iod->nents);
602
603 nvme_unmap_sg(dev, req);
604 if (iod->npages == 0)
605 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
606 iod->first_dma);
607 else if (iod->use_sgl)
608 nvme_free_sgls(dev, req);
609 else
610 nvme_free_prps(dev, req);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700611 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600612}
613
Keith Buschd0877472017-09-15 13:05:38 -0400614static void nvme_print_sgl(struct scatterlist *sgl, int nents)
615{
616 int i;
617 struct scatterlist *sg;
618
619 for_each_sg(sgl, sg, nents, i) {
620 dma_addr_t phys = sg_phys(sg);
621 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
622 "dma_address:%pad dma_length:%d\n",
623 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
624 sg_dma_len(sg));
625 }
626}
627
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700628static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
629 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500630{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100631 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500632 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100633 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500634 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500635 int dma_len = sg_dma_len(sg);
636 u64 dma_addr = sg_dma_address(sg);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700637 int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500638 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700639 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500640 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500641 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500642
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700643 length -= (NVME_CTRL_PAGE_SIZE - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200644 if (length <= 0) {
645 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700646 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200647 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500648
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700649 dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500650 if (dma_len) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700651 dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500652 } else {
653 sg = sg_next(sg);
654 dma_addr = sg_dma_address(sg);
655 dma_len = sg_dma_len(sg);
656 }
657
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700658 if (length <= NVME_CTRL_PAGE_SIZE) {
Keith Buschedd10d32014-04-03 16:45:23 -0600659 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700660 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500661 }
662
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700663 nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500664 if (nprps <= (256 / 8)) {
665 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500666 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500667 } else {
668 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500669 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500670 }
671
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200672 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400673 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600674 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500675 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400676 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400677 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500678 list[0] = prp_list;
679 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 i = 0;
681 for (;;) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700682 if (i == NVME_CTRL_PAGE_SIZE >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500683 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200684 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500685 if (!prp_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100686 goto free_prps;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500687 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400688 prp_list[0] = old_prp_list[i - 1];
689 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
690 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500691 }
692 prp_list[i++] = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700693 dma_len -= NVME_CTRL_PAGE_SIZE;
694 dma_addr += NVME_CTRL_PAGE_SIZE;
695 length -= NVME_CTRL_PAGE_SIZE;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500696 if (length <= 0)
697 break;
698 if (dma_len > 0)
699 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400700 if (unlikely(dma_len < 0))
701 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500702 sg = sg_next(sg);
703 dma_addr = sg_dma_address(sg);
704 dma_len = sg_dma_len(sg);
705 }
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700706done:
707 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
708 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
Keith Busch86eea282017-07-12 15:59:07 -0400709 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100710free_prps:
711 nvme_free_prps(dev, req);
712 return BLK_STS_RESOURCE;
713bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400714 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
715 "Invalid SGL for payload:%d nents:%d\n",
716 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400717 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500718}
719
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700720static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
721 struct scatterlist *sg)
722{
723 sge->addr = cpu_to_le64(sg_dma_address(sg));
724 sge->length = cpu_to_le32(sg_dma_len(sg));
725 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
726}
727
728static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
729 dma_addr_t dma_addr, int entries)
730{
731 sge->addr = cpu_to_le64(dma_addr);
732 if (entries < SGES_PER_PAGE) {
733 sge->length = cpu_to_le32(entries * sizeof(*sge));
734 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
735 } else {
736 sge->length = cpu_to_le32(PAGE_SIZE);
737 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
738 }
739}
740
741static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100742 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700743{
744 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700745 struct dma_pool *pool;
746 struct nvme_sgl_desc *sg_list;
747 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700748 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100749 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700750
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700751 /* setting the transfer type as SGL */
752 cmd->flags = NVME_CMD_SGL_METABUF;
753
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100754 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700755 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
756 return BLK_STS_OK;
757 }
758
759 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
760 pool = dev->prp_small_pool;
761 iod->npages = 0;
762 } else {
763 pool = dev->prp_page_pool;
764 iod->npages = 1;
765 }
766
767 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
768 if (!sg_list) {
769 iod->npages = -1;
770 return BLK_STS_RESOURCE;
771 }
772
773 nvme_pci_iod_list(req)[0] = sg_list;
774 iod->first_dma = sgl_dma;
775
776 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
777
778 do {
779 if (i == SGES_PER_PAGE) {
780 struct nvme_sgl_desc *old_sg_desc = sg_list;
781 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
782
783 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
784 if (!sg_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100785 goto free_sgls;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700786
787 i = 0;
788 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
789 sg_list[i++] = *link;
790 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
791 }
792
793 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700794 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100795 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700796
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700797 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100798free_sgls:
799 nvme_free_sgls(dev, req);
800 return BLK_STS_RESOURCE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700801}
802
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700803static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
804 struct request *req, struct nvme_rw_command *cmnd,
805 struct bio_vec *bv)
806{
807 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700808 unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
809 unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700810
811 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
812 if (dma_mapping_error(dev->dev, iod->first_dma))
813 return BLK_STS_RESOURCE;
814 iod->dma_len = bv->bv_len;
815
816 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
817 if (bv->bv_len > first_prp_len)
818 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
Baolin Wang359c1f82020-07-03 10:49:24 +0800819 return BLK_STS_OK;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700820}
821
Christoph Hellwig29791052019-03-05 05:54:18 -0700822static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
823 struct request *req, struct nvme_rw_command *cmnd,
824 struct bio_vec *bv)
825{
826 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
827
828 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
829 if (dma_mapping_error(dev->dev, iod->first_dma))
830 return BLK_STS_RESOURCE;
831 iod->dma_len = bv->bv_len;
832
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200833 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700834 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
835 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
836 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
Baolin Wang359c1f82020-07-03 10:49:24 +0800837 return BLK_STS_OK;
Christoph Hellwig29791052019-03-05 05:54:18 -0700838}
839
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200840static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100841 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200842{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700844 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100845 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200846
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700847 if (blk_rq_nr_phys_segments(req) == 1) {
848 struct bio_vec bv = req_bvec(req);
849
850 if (!is_pci_p2pdma_page(bv.bv_page)) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700851 if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700852 return nvme_setup_prp_simple(dev, req,
853 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700854
855 if (iod->nvmeq->qid &&
856 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
857 return nvme_setup_sgl_simple(dev, req,
858 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700859 }
860 }
861
862 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700863 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
864 if (!iod->sg)
865 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700866 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700867 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200868 if (!iod->nents)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100869 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600871 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600872 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
873 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600874 else
875 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700876 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100877 if (!nr_mapped)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100878 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200879
Christoph Hellwig70479b72019-03-05 05:59:02 -0700880 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900881 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100882 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700883 else
884 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700885 if (ret != BLK_STS_OK)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100886 goto out_unmap_sg;
887 return BLK_STS_OK;
888
889out_unmap_sg:
890 nvme_unmap_sg(dev, req);
891out_free_sg:
892 mempool_free(iod->sg, dev->iod_mempool);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200893 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200894}
895
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700896static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
897 struct nvme_command *cmnd)
898{
899 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
900
901 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
902 rq_dma_dir(req), 0);
903 if (dma_mapping_error(dev->dev, iod->meta_dma))
904 return BLK_STS_IOERR;
905 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
Baolin Wang359c1f82020-07-03 10:49:24 +0800906 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700907}
908
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700909/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200910 * NOTE: ns is NULL when called on the admin queue.
911 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200912static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700913 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600914{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700915 struct nvme_ns *ns = hctx->queue->queuedata;
916 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200917 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700918 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700919 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200920 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200921 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700922
Christoph Hellwig9b048112019-03-03 08:04:01 -0700923 iod->aborted = 0;
924 iod->npages = -1;
925 iod->nents = 0;
926
Jens Axboed1f06f42018-05-17 18:31:49 +0200927 /*
928 * We should not need to do this, but we're still using this to
929 * ensure we can drain requests on a dying queue.
930 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100931 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200932 return BLK_STS_IOERR;
933
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700934 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200935 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100936 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600937
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200938 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100939 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200940 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700941 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200942 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700943
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700944 if (blk_integrity_rq(req)) {
945 ret = nvme_map_metadata(dev, req, &cmnd);
946 if (ret)
947 goto out_unmap_data;
948 }
949
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100950 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700951 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200952 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700953out_unmap_data:
954 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700955out_free_cmd:
956 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200957 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500958}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500959
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200960static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100961{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100962 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700963 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100964
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700965 if (blk_integrity_rq(req))
966 dma_unmap_page(dev->dev, iod->meta_dma,
967 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700968 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700969 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200970 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500971}
972
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100973/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600974static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100975{
Keith Busch74943d42020-04-28 07:21:56 -0700976 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
977
978 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100979}
980
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300981static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500982{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300983 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500984
Keith Busch397c6992018-06-06 08:13:05 -0600985 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
986 nvmeq->dbbuf_cq_ei))
987 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300988}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500989
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100990static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
991{
992 if (!nvmeq->qid)
993 return nvmeq->dev->admin_tagset.tags[0];
994 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
995}
996
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300998{
Keith Busch74943d42020-04-28 07:21:56 -0700999 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001000 __u16 command_id = READ_ONCE(cqe->command_id);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001001 struct request *req;
1002
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001003 /*
1004 * AEN requests are special as they don't time out and can
1005 * survive any kind of queue freeze and often don't respond to
1006 * aborts. We don't even bother to allocate a struct request
1007 * for them but rather special case them here.
1008 */
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001009 if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001010 nvme_complete_async_event(&nvmeq->dev->ctrl,
1011 cqe->status, &cqe->result);
1012 return;
1013 }
1014
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001015 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), command_id);
Xianting Tian50b7c242020-09-22 14:25:17 +08001016 if (unlikely(!req)) {
1017 dev_warn(nvmeq->dev->ctrl.device,
1018 "invalid id %d completed on queue %d\n",
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001019 command_id, le16_to_cpu(cqe->sq_id));
Xianting Tian50b7c242020-09-22 14:25:17 +08001020 return;
1021 }
1022
yupeng604c01d2018-12-18 17:59:53 +01001023 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Christoph Hellwig2eb81a32020-08-18 09:11:29 +02001024 if (!nvme_try_complete_req(req, cqe->status, cqe->result))
Christoph Hellwigff029452020-06-11 08:44:52 +02001025 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001026}
1027
Jens Axboe5cb525c2018-05-17 18:31:50 +02001028static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001029{
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001030 u16 tmp = nvmeq->cq_head + 1;
1031
1032 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001033 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +03001034 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001035 } else {
1036 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001037 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001038}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001039
Keith Busch324b4942020-03-02 08:56:53 -08001040static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001041{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001042 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001043
Jens Axboe1052b8a2018-11-26 08:21:49 -07001044 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -08001045 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -07001046 /*
1047 * load-load control dependency between phase and the rest of
1048 * the cqe requires a full read memory barrier
1049 */
1050 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001051 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001052 nvme_update_cq_head(nvmeq);
1053 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001054
Keith Busch324b4942020-03-02 08:56:53 -08001055 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001056 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001057 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001058}
1059
1060static irqreturn_t nvme_irq(int irq, void *data)
1061{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001062 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001063 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001064
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001065 /*
1066 * The rmb/wmb pair ensures we see all updates from a previous run of
1067 * the irq handler, even if that was on another CPU.
1068 */
1069 rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001070 if (nvme_process_cq(nvmeq))
1071 ret = IRQ_HANDLED;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001072 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001073
Jens Axboe68fa9db2018-05-21 08:41:52 -06001074 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001075}
1076
1077static irqreturn_t nvme_irq_check(int irq, void *data)
1078{
1079 struct nvme_queue *nvmeq = data;
Baolin Wang4e523542020-07-03 10:49:21 +08001080
Christoph Hellwig750dde42018-05-18 08:37:04 -06001081 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001082 return IRQ_WAKE_THREAD;
1083 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001084}
1085
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001086/*
Keith Buschfa059b82020-03-04 09:17:01 -08001087 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001088 * Can be called from any context.
1089 */
Keith Buschfa059b82020-03-04 09:17:01 -08001090static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001091{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001092 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001093
Keith Buschfa059b82020-03-04 09:17:01 -08001094 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001095
Keith Buschfa059b82020-03-04 09:17:01 -08001096 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1097 nvme_process_cq(nvmeq);
1098 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001099}
1100
Jens Axboe97431392018-11-16 09:48:21 -07001101static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001102{
1103 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001104 bool found;
1105
1106 if (!nvme_cqe_pending(nvmeq))
1107 return 0;
1108
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001109 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001110 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001111 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001112
Jens Axboedabcefa2018-11-14 09:38:28 -07001113 return found;
1114}
1115
Keith Buschad22c352017-11-07 15:13:12 -07001116static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001117{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001118 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001119 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001120 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001121
1122 memset(&c, 0, sizeof(c));
1123 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001124 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001125 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001126}
1127
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001128static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1129{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001130 struct nvme_command c;
1131
1132 memset(&c, 0, sizeof(c));
1133 c.delete_queue.opcode = opcode;
1134 c.delete_queue.qid = cpu_to_le16(id);
1135
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001136 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001137}
1138
1139static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001140 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001141{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001142 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001143 int flags = NVME_QUEUE_PHYS_CONTIG;
1144
Keith Busch7c349dd2019-03-08 10:43:06 -07001145 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001146 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001147
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001148 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001149 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001150 * is attached to the request.
1151 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001152 memset(&c, 0, sizeof(c));
1153 c.create_cq.opcode = nvme_admin_create_cq;
1154 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1155 c.create_cq.cqid = cpu_to_le16(qid);
1156 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1157 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001158 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001159
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001160 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001161}
1162
1163static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1164 struct nvme_queue *nvmeq)
1165{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001166 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001167 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001168 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001169
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001170 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001171 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1172 * set. Since URGENT priority is zeroes, it makes all queues
1173 * URGENT.
1174 */
1175 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1176 flags |= NVME_SQ_PRIO_MEDIUM;
1177
1178 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001179 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001180 * is attached to the request.
1181 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001182 memset(&c, 0, sizeof(c));
1183 c.create_sq.opcode = nvme_admin_create_sq;
1184 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1185 c.create_sq.sqid = cpu_to_le16(qid);
1186 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1187 c.create_sq.sq_flags = cpu_to_le16(flags);
1188 c.create_sq.cqid = cpu_to_le16(qid);
1189
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001190 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001191}
1192
1193static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1194{
1195 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1196}
1197
1198static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1199{
1200 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1201}
1202
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001203static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001204{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001205 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1206 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001207
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001208 dev_warn(nvmeq->dev->ctrl.device,
1209 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001210 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001211 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001212}
1213
Keith Buschb2a0eb12017-06-07 20:32:50 +02001214static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1215{
Keith Buschb2a0eb12017-06-07 20:32:50 +02001216 /* If true, indicates loss of adapter communication, possibly by a
1217 * NVMe Subsystem reset.
1218 */
1219 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1220
Jianchao Wangad700622018-01-22 22:03:16 +08001221 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1222 switch (dev->ctrl.state) {
1223 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001224 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001225 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001226 default:
1227 break;
1228 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001229
1230 /* We shouldn't reset unless the controller is on fatal error state
1231 * _or_ if we lost the communication with it.
1232 */
1233 if (!(csts & NVME_CSTS_CFS) && !nssro)
1234 return false;
1235
Keith Buschb2a0eb12017-06-07 20:32:50 +02001236 return true;
1237}
1238
1239static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1240{
1241 /* Read a config register to help see what died. */
1242 u16 pci_status;
1243 int result;
1244
1245 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1246 &pci_status);
1247 if (result == PCIBIOS_SUCCESSFUL)
1248 dev_warn(dev->ctrl.device,
1249 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1250 csts, pci_status);
1251 else
1252 dev_warn(dev->ctrl.device,
1253 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1254 csts, result);
1255}
1256
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001257static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001258{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001259 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1260 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001261 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001262 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001263 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001264 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1265
Wen Xiong651438b2018-02-15 14:05:10 -06001266 /* If PCI error recovery process is happening, we cannot reset or
1267 * the recovery mechanism will surely fail.
1268 */
1269 mb();
1270 if (pci_channel_offline(to_pci_dev(dev->dev)))
1271 return BLK_EH_RESET_TIMER;
1272
Keith Buschb2a0eb12017-06-07 20:32:50 +02001273 /*
1274 * Reset immediately if the controller is failed
1275 */
1276 if (nvme_should_reset(dev, csts)) {
1277 nvme_warn_reset(dev, csts);
1278 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001279 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001280 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001281 }
Keith Buschc30341d2013-12-10 13:10:38 -07001282
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001283 /*
Keith Busch7776db12017-02-24 17:59:28 -05001284 * Did we miss an interrupt?
1285 */
Keith Buschfa059b82020-03-04 09:17:01 -08001286 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1287 nvme_poll(req->mq_hctx);
1288 else
1289 nvme_poll_irqdisable(nvmeq);
1290
Keith Buschbf392a52020-03-02 08:45:04 -08001291 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001292 dev_warn(dev->ctrl.device,
1293 "I/O %d QID %d timeout, completion polled\n",
1294 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001295 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001296 }
1297
1298 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001299 * Shutdown immediately if controller times out while starting. The
1300 * reset work will see the pci device disabled when it gets the forced
1301 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001302 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001303 */
Keith Busch42441402018-02-08 08:55:34 -07001304 switch (dev->ctrl.state) {
1305 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001306 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001307 fallthrough;
Keith Busch2036f722019-05-14 14:27:53 -06001308 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001309 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001310 "I/O %d QID %d timeout, disable controller\n",
1311 req->tag, nvmeq->qid);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001312 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Tong Zhang7ad92f62020-08-28 10:17:08 -04001313 nvme_dev_disable(dev, true);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001314 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001315 case NVME_CTRL_RESETTING:
1316 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001317 default:
1318 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001319 }
1320
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001321 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08001322 * Shutdown the controller immediately and schedule a reset if the
1323 * command was already aborted once before and still hasn't been
1324 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001325 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001326 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001327 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001328 "I/O %d QID %d timeout, reset controller\n",
1329 req->tag, nvmeq->qid);
Tong Zhang7ad92f62020-08-28 10:17:08 -04001330 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Buscha5cdb682016-01-12 14:41:18 -07001331 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001332 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001333
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001334 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001335 }
Keith Buschc30341d2013-12-10 13:10:38 -07001336
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001337 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1338 atomic_inc(&dev->ctrl.abort_limit);
1339 return BLK_EH_RESET_TIMER;
1340 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001341 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001342
Keith Buschc30341d2013-12-10 13:10:38 -07001343 memset(&cmd, 0, sizeof(cmd));
1344 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001345 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001346 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001347
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001348 dev_warn(nvmeq->dev->ctrl.device,
1349 "I/O %d QID %d timeout, aborting\n",
1350 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001351
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001352 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08001353 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001354 if (IS_ERR(abort_req)) {
1355 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001356 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001357 }
Keith Buschc30341d2013-12-10 13:10:38 -07001358
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001359 abort_req->end_io_data = NULL;
1360 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001361
Keith Busch7a509a62015-01-07 18:55:53 -07001362 /*
1363 * The aborted req will be completed on receiving the abort req.
1364 * We enable the timer again. If hit twice, it'll cause a device reset,
1365 * as the device then is in a faulty state.
1366 */
Keith Busch07836e62015-02-19 10:34:48 -07001367 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001368}
1369
Keith Buschf435c282014-07-07 09:14:42 -06001370static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001371{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001372 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001373 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001374 if (!nvmeq->sq_cmds)
1375 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001376
Christoph Hellwig63223072018-12-02 17:46:18 +01001377 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001378 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001379 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001380 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001381 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001382 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001383 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001384}
1385
Keith Buscha1a5ef92013-12-16 13:50:00 -05001386static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001387{
1388 int i;
1389
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001390 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001391 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001392 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001393 }
Keith Busch22404272013-07-15 15:02:20 -06001394}
1395
Keith Busch4d115422013-12-10 13:10:40 -07001396/**
1397 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001398 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001399 */
1400static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001402 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001403 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001404
Christoph Hellwig4e224102018-12-02 17:46:17 +01001405 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001406 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001407
Christoph Hellwig4e224102018-12-02 17:46:17 +01001408 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001409 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001410 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001411 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1412 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001413 return 0;
1414}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001415
Keith Busch8fae2682019-01-04 15:04:33 -07001416static void nvme_suspend_io_queues(struct nvme_dev *dev)
1417{
1418 int i;
1419
1420 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1421 nvme_suspend_queue(&dev->queues[i]);
1422}
1423
Keith Buscha5cdb682016-01-12 14:41:18 -07001424static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001425{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001426 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001427
Keith Buscha5cdb682016-01-12 14:41:18 -07001428 if (shutdown)
1429 nvme_shutdown_ctrl(&dev->ctrl);
1430 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001431 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001432
Keith Buschbf392a52020-03-02 08:45:04 -08001433 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001434}
1435
Keith Buschfa46c6f2020-02-13 01:41:05 +09001436/*
1437 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001438 * that can check this device's completion queues have synced, except
1439 * nvme_poll(). This is the last chance for the driver to see a natural
1440 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001441 */
1442static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1443{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001444 int i;
1445
Dongli Zhang9210c072020-05-27 09:13:52 -07001446 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1447 spin_lock(&dev->queues[i].cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001448 nvme_process_cq(&dev->queues[i]);
Dongli Zhang9210c072020-05-27 09:13:52 -07001449 spin_unlock(&dev->queues[i].cq_poll_lock);
1450 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001451}
1452
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001453static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1454 int entry_size)
1455{
1456 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001457 unsigned q_size_aligned = roundup(q_depth * entry_size,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001458 NVME_CTRL_PAGE_SIZE);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001459
1460 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001461 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Baolin Wang4e523542020-07-03 10:49:21 +08001462
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001463 mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001464 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001465
1466 /*
1467 * Ensure the reduced q_depth is above some threshold where it
1468 * would be better to map queues in system memory with the
1469 * original depth
1470 */
1471 if (q_depth < 64)
1472 return -ENOMEM;
1473 }
1474
1475 return q_depth;
1476}
1477
1478static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001479 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001480{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001481 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001482
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001483 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001484 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001485 if (nvmeq->sq_cmds) {
1486 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1487 nvmeq->sq_cmds);
1488 if (nvmeq->sq_dma_addr) {
1489 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1490 return 0;
1491 }
1492
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001493 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001494 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001495 }
1496
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001497 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001498 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001499 if (!nvmeq->sq_cmds)
1500 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001501 return 0;
1502}
1503
Keith Buscha6ff7262018-04-12 09:16:09 -06001504static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001505{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001506 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001507
Keith Busch62314e42018-01-23 09:16:19 -07001508 if (dev->ctrl.queue_count > qid)
1509 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001510
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001511 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001512 nvmeq->q_depth = depth;
1513 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001514 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001515 if (!nvmeq->cqes)
1516 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001517
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001518 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001519 goto free_cqdma;
1520
Matthew Wilcox091b6092011-02-10 09:56:01 -05001521 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001522 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001523 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001524 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001525 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001526 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001527 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001528 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001529
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001530 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001531
1532 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001533 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1534 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001535 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001536 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001537}
1538
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001539static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001540{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001541 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1542 int nr = nvmeq->dev->ctrl.instance;
1543
1544 if (use_threaded_interrupts) {
1545 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1546 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1547 } else {
1548 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1549 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1550 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001551}
1552
Keith Busch22404272013-07-15 15:02:20 -06001553static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001554{
Keith Busch22404272013-07-15 15:02:20 -06001555 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001556
Keith Busch22404272013-07-15 15:02:20 -06001557 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -07001558 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001559 nvmeq->cq_head = 0;
1560 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001561 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001562 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001563 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001564 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001565 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001566}
1567
Jens Axboe4b04cc62018-11-05 12:44:33 -07001568static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001569{
1570 struct nvme_dev *dev = nvmeq->dev;
1571 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001572 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001573
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001574 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1575
Keith Busch22b55602018-04-12 09:16:10 -06001576 /*
1577 * A queue's vector matches the queue identifier unless the controller
1578 * has only one vector available.
1579 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001580 if (!polled)
1581 vector = dev->num_vecs == 1 ? 0 : qid;
1582 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001583 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001584
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001585 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001586 if (result)
1587 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001588
1589 result = adapter_alloc_sq(dev, qid, nvmeq);
1590 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001591 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001592 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001593 goto release_cq;
1594
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001595 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001596 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001597
Keith Busch7c349dd2019-03-08 10:43:06 -07001598 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001599 result = queue_request_irq(nvmeq);
1600 if (result < 0)
1601 goto release_sq;
1602 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001603
Christoph Hellwig4e224102018-12-02 17:46:17 +01001604 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001605 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001606
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001607release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001608 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001609 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001610release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001611 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001612 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001613}
1614
Eric Biggersf363b082017-03-30 13:39:16 -07001615static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001616 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001617 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001618 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001619 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001620 .timeout = nvme_timeout,
1621};
1622
Eric Biggersf363b082017-03-30 13:39:16 -07001623static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001624 .queue_rq = nvme_queue_rq,
1625 .complete = nvme_pci_complete_rq,
1626 .commit_rqs = nvme_commit_rqs,
1627 .init_hctx = nvme_init_hctx,
1628 .init_request = nvme_init_request,
1629 .map_queues = nvme_pci_map_queues,
1630 .timeout = nvme_timeout,
1631 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001632};
1633
Keith Buschea191d22015-01-07 18:55:49 -07001634static void nvme_dev_remove_admin(struct nvme_dev *dev)
1635{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001636 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001637 /*
1638 * If the controller was reset during removal, it's possible
1639 * user requests may be waiting on a stopped queue. Start the
1640 * queue to flush these to completion.
1641 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001642 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001643 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001644 blk_mq_free_tag_set(&dev->admin_tagset);
1645 }
1646}
1647
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001648static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1649{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001650 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001651 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1652 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001653
Keith Busch38dabe22017-11-07 15:13:10 -07001654 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08001655 dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001656 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001657 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001658 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001659 dev->admin_tagset.driver_data = dev;
1660
1661 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1662 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001663 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001664
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001665 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1666 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001667 blk_mq_free_tag_set(&dev->admin_tagset);
1668 return -ENOMEM;
1669 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001670 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001671 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001672 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001673 return -ENODEV;
1674 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001675 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001676 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001677
1678 return 0;
1679}
1680
Xu Yu97f6ef62017-05-24 16:39:55 +08001681static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1682{
1683 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1684}
1685
1686static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1687{
1688 struct pci_dev *pdev = to_pci_dev(dev->dev);
1689
1690 if (size <= dev->bar_mapped_size)
1691 return 0;
1692 if (size > pci_resource_len(pdev, 0))
1693 return -ENOMEM;
1694 if (dev->bar)
1695 iounmap(dev->bar);
1696 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1697 if (!dev->bar) {
1698 dev->bar_mapped_size = 0;
1699 return -ENOMEM;
1700 }
1701 dev->bar_mapped_size = size;
1702 dev->dbs = dev->bar + NVME_REG_DBS;
1703
1704 return 0;
1705}
1706
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001707static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001708{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001709 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001710 u32 aqa;
1711 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001712
Xu Yu97f6ef62017-05-24 16:39:55 +08001713 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1714 if (result < 0)
1715 return result;
1716
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001717 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001718 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001719
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001720 if (dev->subsystem &&
1721 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1722 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001723
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001724 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001725 if (result < 0)
1726 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001727
Keith Buscha6ff7262018-04-12 09:16:09 -06001728 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001729 if (result)
1730 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001731
Max Gurtovoy635333e2020-06-16 12:34:22 +03001732 dev->ctrl.numa_node = dev_to_node(dev->dev);
1733
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001734 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001735 aqa = nvmeq->q_depth - 1;
1736 aqa |= aqa << 16;
1737
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001738 writel(aqa, dev->bar + NVME_REG_AQA);
1739 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1740 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001741
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001742 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001743 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001744 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001745
Keith Busch2b25d982014-12-22 12:59:04 -07001746 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001747 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001748 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001749 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001750 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001751 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001752 }
Keith Busch025c5572013-05-01 13:07:51 -06001753
Christoph Hellwig4e224102018-12-02 17:46:17 +01001754 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001755 return result;
1756}
1757
Christoph Hellwig749941f2015-11-26 11:46:39 +01001758static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001759{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001760 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001761 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001762
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001763 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001764 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001765 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001766 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001767 }
1768 }
Keith Busch42f61422014-03-24 10:46:25 -06001769
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001770 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001771 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1772 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1773 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001774 } else {
1775 rw_queues = max;
1776 }
1777
Keith Busch949928c2015-12-17 17:08:15 -07001778 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001779 bool polled = i > rw_queues;
1780
1781 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001782 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001783 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001784 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001785
1786 /*
1787 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001788 * than the desired amount of queues, and even a controller without
1789 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001790 * be useful to upgrade a buggy firmware for example.
1791 */
1792 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001793}
1794
Stephen Bates202021c2016-10-05 20:01:12 -06001795static ssize_t nvme_cmb_show(struct device *dev,
1796 struct device_attribute *attr,
1797 char *buf)
1798{
1799 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1800
Stephen Batesc9658092016-12-16 11:54:50 -07001801 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001802 ndev->cmbloc, ndev->cmbsz);
1803}
1804static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1805
Christoph Hellwig88de4592017-12-20 14:50:00 +01001806static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001807{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001808 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1809
1810 return 1ULL << (12 + 4 * szu);
1811}
1812
1813static u32 nvme_cmb_size(struct nvme_dev *dev)
1814{
1815 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1816}
1817
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001818static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001819{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001820 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001821 resource_size_t bar_size;
1822 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001823 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001824
Keith Busch9fe5c592018-10-31 13:15:29 -06001825 if (dev->cmb_size)
1826 return;
1827
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001828 if (NVME_CAP_CMBS(dev->ctrl.cap))
1829 writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
1830
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001831 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001832 if (!dev->cmbsz)
1833 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001834 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001835
Christoph Hellwig88de4592017-12-20 14:50:00 +01001836 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1837 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001838 bar = NVME_CMB_BIR(dev->cmbloc);
1839 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001840
1841 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001842 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001843
1844 /*
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001845 * Tell the controller about the host side address mapping the CMB,
1846 * and enable CMB decoding for the NVMe 1.4+ scheme:
1847 */
1848 if (NVME_CAP_CMBS(dev->ctrl.cap)) {
1849 hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
1850 (pci_bus_address(pdev, bar) + offset),
1851 dev->bar + NVME_REG_CMBMSC);
1852 }
1853
1854 /*
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001855 * Controllers may support a CMB size larger than their BAR,
1856 * for example, due to being behind a bridge. Reduce the CMB to
1857 * the reported size of the BAR
1858 */
1859 if (size > bar_size - offset)
1860 size = bar_size - offset;
1861
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001862 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1863 dev_warn(dev->ctrl.device,
1864 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001865 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001866 }
1867
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001868 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001869 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1870
1871 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1872 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1873 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001874
1875 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1876 &dev_attr_cmb.attr, NULL))
1877 dev_warn(dev->ctrl.device,
1878 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001879}
1880
1881static inline void nvme_release_cmb(struct nvme_dev *dev)
1882{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001883 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001884 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1885 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001886 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001887 }
1888}
1889
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001891{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001892 u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001893 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001894 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001895 int ret;
1896
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001897 memset(&c, 0, sizeof(c));
1898 c.features.opcode = nvme_admin_set_features;
1899 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1900 c.features.dword11 = cpu_to_le32(bits);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001901 c.features.dword12 = cpu_to_le32(host_mem_size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001902 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1903 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1904 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1905
1906 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1907 if (ret) {
1908 dev_warn(dev->ctrl.device,
1909 "failed to set host mem (err %d, flags %#x).\n",
1910 ret, bits);
1911 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001912 return ret;
1913}
1914
1915static void nvme_free_host_mem(struct nvme_dev *dev)
1916{
1917 int i;
1918
1919 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1920 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001921 size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922
Liviu Dudaucc667f62018-12-29 17:23:43 +00001923 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1924 le64_to_cpu(desc->addr),
1925 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001926 }
1927
1928 kfree(dev->host_mem_desc_bufs);
1929 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001930 dma_free_coherent(dev->dev,
1931 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1932 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001933 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001934 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001935}
1936
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001937static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1938 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001939{
1940 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001941 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001942 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001943 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001944 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001945 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001946
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001947 tmp = (preferred + chunk_size - 1);
1948 do_div(tmp, chunk_size);
1949 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001950
1951 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1952 max_entries = dev->ctrl.hmmaxd;
1953
Luis Chamberlain750afb02019-01-04 09:23:09 +01001954 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1955 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001956 if (!descs)
1957 goto out;
1958
1959 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1960 if (!bufs)
1961 goto out_free_descs;
1962
Minwoo Im244a8fe2017-11-17 01:34:24 +09001963 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001964 dma_addr_t dma_addr;
1965
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001966 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001967 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1968 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1969 if (!bufs[i])
1970 break;
1971
1972 descs[i].addr = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001973 descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001974 i++;
1975 }
1976
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001977 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001978 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001979
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001980 dev->nr_host_mem_descs = i;
1981 dev->host_mem_size = size;
1982 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001983 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001984 dev->host_mem_desc_bufs = bufs;
1985 return 0;
1986
1987out_free_bufs:
1988 while (--i >= 0) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001989 size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001990
Liviu Dudaucc667f62018-12-29 17:23:43 +00001991 dma_free_attrs(dev->dev, size, bufs[i],
1992 le64_to_cpu(descs[i].addr),
1993 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001994 }
1995
1996 kfree(bufs);
1997out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001998 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1999 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002000out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002001 dev->host_mem_descs = NULL;
2002 return -ENOMEM;
2003}
2004
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002005static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
2006{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002007 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
2008 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
2009 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002010
2011 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002012 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002013 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
2014 if (!min || dev->host_mem_size >= min)
2015 return 0;
2016 nvme_free_host_mem(dev);
2017 }
2018 }
2019
2020 return -ENOMEM;
2021}
2022
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002023static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002024{
2025 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
2026 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
2027 u64 min = (u64)dev->ctrl.hmmin * 4096;
2028 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09002029 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002030
2031 preferred = min(preferred, max);
2032 if (min > max) {
2033 dev_warn(dev->ctrl.device,
2034 "min host memory (%lld MiB) above limit (%d MiB).\n",
2035 min >> ilog2(SZ_1M), max_host_mem_size_mb);
2036 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002037 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002038 }
2039
2040 /*
2041 * If we already have a buffer allocated check if we can reuse it.
2042 */
2043 if (dev->host_mem_descs) {
2044 if (dev->host_mem_size >= min)
2045 enable_bits |= NVME_HOST_MEM_RETURN;
2046 else
2047 nvme_free_host_mem(dev);
2048 }
2049
2050 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002051 if (nvme_alloc_host_mem(dev, min, preferred)) {
2052 dev_warn(dev->ctrl.device,
2053 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002054 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002055 }
2056
2057 dev_info(dev->ctrl.device,
2058 "allocated %lld MiB host memory buffer.\n",
2059 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002060 }
2061
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002062 ret = nvme_set_host_mem(dev, enable_bits);
2063 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002064 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002065 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002066}
2067
Ming Lei612b7282019-02-16 18:13:10 +01002068/*
2069 * nirqs is the number of interrupts available for write and read
2070 * queues. The core already reserved an interrupt for the admin queue.
2071 */
2072static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002073{
Ming Lei612b7282019-02-16 18:13:10 +01002074 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002075 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002076
Jens Axboe3b6592f2018-10-31 08:36:31 -06002077 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08002078 * If there is no interrupt available for queues, ensure that
Ming Lei612b7282019-02-16 18:13:10 +01002079 * the default queue is set to 1. The affinity set size is
2080 * also set to one, but the irq core ignores it for this case.
2081 *
2082 * If only one interrupt is available or 'write_queue' == 0, combine
2083 * write and read queues.
2084 *
2085 * If 'write_queues' > 0, ensure it leaves room for at least one read
2086 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002087 */
Ming Lei612b7282019-02-16 18:13:10 +01002088 if (!nrirqs) {
2089 nrirqs = 1;
2090 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002091 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002092 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002093 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002094 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002095 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002096 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002097 }
Ming Lei612b7282019-02-16 18:13:10 +01002098
2099 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2100 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2101 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2102 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2103 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002104}
2105
Jens Axboe6451fe72018-12-09 11:21:45 -07002106static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002107{
2108 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002109 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002110 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002111 .calc_sets = nvme_calc_irq_sets,
2112 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002113 };
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002114 unsigned int irq_queues, poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002115
2116 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002117 * Poll queues don't need interrupts, but we need at least one I/O queue
2118 * left over for non-polled I/O.
Jens Axboe6451fe72018-12-09 11:21:45 -07002119 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002120 poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2121 dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002122
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002123 /*
2124 * Initialize for the single interrupt case, will be updated in
2125 * nvme_calc_irq_sets().
2126 */
Ming Lei612b7282019-02-16 18:13:10 +01002127 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2128 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002129
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002130 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002131 * We need interrupts for the admin queue and each non-polled I/O queue,
2132 * but some Apple controllers require all queues to use the first
2133 * vector.
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002134 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002135 irq_queues = 1;
2136 if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2137 irq_queues += (nr_io_queues - poll_queues);
Ming Lei612b7282019-02-16 18:13:10 +01002138 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2139 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002140}
2141
Keith Busch8fae2682019-01-04 15:04:33 -07002142static void nvme_disable_io_queues(struct nvme_dev *dev)
2143{
2144 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2145 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2146}
2147
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002148static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2149{
Niklas Schnellee3aef092020-11-12 09:23:02 +01002150 /*
2151 * If tags are shared with admin queue (Apple bug), then
2152 * make sure we only use one IO queue.
2153 */
2154 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2155 return 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002156 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2157}
2158
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002159static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002160{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002161 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002162 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002163 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002164 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002165 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002166
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002167 /*
2168 * Sample the module parameters once at reset time so that we have
2169 * stable values to work with.
2170 */
2171 dev->nr_write_queues = write_queues;
2172 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002173
Niklas Schnellee3aef092020-11-12 09:23:02 +01002174 nr_io_queues = dev->nr_allocated_queues - 1;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002175 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2176 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002177 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002178
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002179 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002180 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002181
2182 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002183
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002184 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002185 result = nvme_cmb_qdepth(dev, nr_io_queues,
2186 sizeof(struct nvme_command));
2187 if (result > 0)
2188 dev->q_depth = result;
2189 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002190 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002191 }
2192
Xu Yu97f6ef62017-05-24 16:39:55 +08002193 do {
2194 size = db_bar_size(dev, nr_io_queues);
2195 result = nvme_remap_bar(dev, size);
2196 if (!result)
2197 break;
2198 if (!--nr_io_queues)
2199 return -ENOMEM;
2200 } while (1);
2201 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002202
Keith Busch8fae2682019-01-04 15:04:33 -07002203 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002204 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002205 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002206
Jens Axboee32efbf2014-11-14 09:49:26 -07002207 /*
2208 * If we enable msix early due to not intx, disable it again before
2209 * setting up the full range we need.
2210 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002211 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002212
2213 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002214 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002215 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002216
Keith Busch22b55602018-04-12 09:16:10 -06002217 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002218 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002219 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002220
Matthew Wilcox063a8092013-06-20 10:53:48 -04002221 /*
2222 * Should investigate if there's a performance win from allocating
2223 * more queues than interrupt vectors; it might allow the submission
2224 * path to scale better, even if the receive path is limited by the
2225 * number of interrupts.
2226 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002227 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002228 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002229 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002230 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002231
2232 result = nvme_create_io_queues(dev);
2233 if (result || dev->online_queues < 2)
2234 return result;
2235
2236 if (dev->online_queues - 1 < dev->max_qid) {
2237 nr_io_queues = dev->online_queues - 1;
2238 nvme_disable_io_queues(dev);
2239 nvme_suspend_io_queues(dev);
2240 goto retry;
2241 }
2242 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2243 dev->io_queues[HCTX_TYPE_DEFAULT],
2244 dev->io_queues[HCTX_TYPE_READ],
2245 dev->io_queues[HCTX_TYPE_POLL]);
2246 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002247}
2248
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002249static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002250{
2251 struct nvme_queue *nvmeq = req->end_io_data;
2252
2253 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002254 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002255}
2256
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002257static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002258{
2259 struct nvme_queue *nvmeq = req->end_io_data;
2260
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002261 if (error)
2262 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002263
2264 nvme_del_queue_end(req, error);
2265}
2266
2267static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2268{
2269 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2270 struct request *req;
2271 struct nvme_command cmd;
2272
2273 memset(&cmd, 0, sizeof(cmd));
2274 cmd.delete_queue.opcode = opcode;
2275 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2276
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08002277 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002278 if (IS_ERR(req))
2279 return PTR_ERR(req);
2280
Keith Buschdb3cbff2016-01-12 14:41:17 -07002281 req->end_io_data = nvmeq;
2282
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002283 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002284 blk_execute_rq_nowait(q, NULL, req, false,
2285 opcode == nvme_admin_delete_cq ?
2286 nvme_del_cq_end : nvme_del_queue_end);
2287 return 0;
2288}
2289
Keith Busch8fae2682019-01-04 15:04:33 -07002290static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002291{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002292 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002293 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002294
Keith Buschdb3cbff2016-01-12 14:41:17 -07002295 retry:
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08002296 timeout = NVME_ADMIN_TIMEOUT;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002297 while (nr_queues > 0) {
2298 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2299 break;
2300 nr_queues--;
2301 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002302 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002303 while (sent) {
2304 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2305
2306 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002307 timeout);
2308 if (timeout == 0)
2309 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002310
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002311 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002312 if (nr_queues)
2313 goto retry;
2314 }
2315 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002316}
2317
Keith Busch5d02a5c2019-09-03 09:22:24 -06002318static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002319{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002320 int ret;
2321
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002322 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002323 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002324 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002325 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002326 if (dev->io_queues[HCTX_TYPE_POLL])
2327 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002328 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002329 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002330 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2331 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002332 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002333 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2334 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002335
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002336 /*
2337 * Some Apple controllers requires tags to be unique
2338 * across admin and IO queue, so reserve the first 32
2339 * tags of the IO queue.
2340 */
2341 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2342 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2343
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002344 ret = blk_mq_alloc_tag_set(&dev->tagset);
2345 if (ret) {
2346 dev_warn(dev->ctrl.device,
2347 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002348 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002349 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002350 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002351 } else {
2352 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2353
2354 /* Free previously allocated queues that are no longer usable */
2355 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002356 }
Keith Busch949928c2015-12-17 17:08:15 -07002357
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002358 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002359}
2360
Keith Buschb00a7262016-02-24 09:15:52 -07002361static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002362{
Keith Buschb00a7262016-02-24 09:15:52 -07002363 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002364 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002365
2366 if (pci_enable_device_mem(pdev))
2367 return result;
2368
Keith Busch0877cb02013-07-15 15:02:19 -06002369 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002370
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002371 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002372 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002373
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002374 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002375 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002376 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002377 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002378
2379 /*
Keith Buscha5229052016-04-08 16:09:10 -06002380 * Some devices and/or platforms don't advertise or work with INTx
2381 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2382 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002383 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002384 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2385 if (result < 0)
2386 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002387
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002388 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002389
John Garry7442ddc2020-08-14 23:34:25 +08002390 dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002391 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002392 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002393 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002394 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002395
2396 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002397 * Some Apple controllers require a non-standard SQE size.
2398 * Interestingly they also seem to ignore the CC:IOSQES register
2399 * so we don't bother updating it here.
2400 */
2401 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2402 dev->io_sqes = 7;
2403 else
2404 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002405
2406 /*
2407 * Temporary fix for the Apple controller found in the MacBook8,1 and
2408 * some MacBook7,1 to avoid controller resets and data loss.
2409 */
2410 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2411 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002412 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2413 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002414 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002415 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2416 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002417 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002418 dev->q_depth = 64;
2419 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2420 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002421 }
2422
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002423 /*
2424 * Controllers with the shared tags quirk need the IO queue to be
2425 * big enough so that we get 32 tags for the admin queue
2426 */
2427 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2428 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2429 dev->q_depth = NVME_AQ_DEPTH + 2;
2430 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2431 dev->q_depth);
2432 }
2433
2434
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002435 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002436
Keith Buscha0a34082015-12-07 15:30:31 -07002437 pci_enable_pcie_error_reporting(pdev);
2438 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002439 return 0;
2440
2441 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002442 pci_disable_device(pdev);
2443 return result;
2444}
2445
2446static void nvme_dev_unmap(struct nvme_dev *dev)
2447{
Keith Buschb00a7262016-02-24 09:15:52 -07002448 if (dev->bar)
2449 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002450 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002451}
2452
2453static void nvme_pci_disable(struct nvme_dev *dev)
2454{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002455 struct pci_dev *pdev = to_pci_dev(dev->dev);
2456
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002457 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002458
Keith Buscha0a34082015-12-07 15:30:31 -07002459 if (pci_is_enabled(pdev)) {
2460 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002461 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002462 }
Keith Busch4d115422013-12-10 13:10:40 -07002463}
2464
Keith Buscha5cdb682016-01-12 14:41:18 -07002465static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002466{
Keith Busche43269e2019-05-14 14:07:38 -06002467 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002468 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002469
Keith Busch77bf25e2015-11-26 12:21:29 +01002470 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002471 if (pci_is_enabled(pdev)) {
2472 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2473
Keith Buschebef7362017-06-27 17:44:05 -06002474 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002475 dev->ctrl.state == NVME_CTRL_RESETTING) {
2476 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002477 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002478 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002479 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2480 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002481 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002482
Keith Busch302ad8c2017-03-01 14:22:12 -05002483 /*
2484 * Give the controller a chance to complete all entered requests if
2485 * doing a safe shutdown.
2486 */
Keith Busche43269e2019-05-14 14:07:38 -06002487 if (!dead && shutdown && freeze)
2488 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002489
Jianchao Wang9a915a52018-02-12 20:57:24 +08002490 nvme_stop_queues(&dev->ctrl);
2491
Keith Busch64ee0ac2018-04-12 09:16:08 -06002492 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002493 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002494 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002495 }
Keith Busch8fae2682019-01-04 15:04:33 -07002496 nvme_suspend_io_queues(dev);
2497 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002498 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002499 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002500
Ming Line1958e62016-05-18 14:05:01 -07002501 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2502 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002503 blk_mq_tagset_wait_completed_request(&dev->tagset);
2504 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002505
2506 /*
2507 * The driver will not be starting up queues again if shutting down so
2508 * must flush all entered requests to their failed completion to avoid
2509 * deadlocking blk-mq hot-cpu notifier.
2510 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002511 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002512 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002513 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2514 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2515 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002516 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002517}
2518
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002519static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2520{
2521 if (!nvme_wait_reset(&dev->ctrl))
2522 return -EBUSY;
2523 nvme_dev_disable(dev, shutdown);
2524 return 0;
2525}
2526
Matthew Wilcox091b6092011-02-10 09:56:01 -05002527static int nvme_setup_prp_pools(struct nvme_dev *dev)
2528{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002529 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Christoph Hellwigc61b82c2020-08-18 19:51:59 +02002530 NVME_CTRL_PAGE_SIZE,
2531 NVME_CTRL_PAGE_SIZE, 0);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002532 if (!dev->prp_page_pool)
2533 return -ENOMEM;
2534
Matthew Wilcox99802a72011-02-10 10:30:34 -05002535 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002536 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002537 256, 256, 0);
2538 if (!dev->prp_small_pool) {
2539 dma_pool_destroy(dev->prp_page_pool);
2540 return -ENOMEM;
2541 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002542 return 0;
2543}
2544
2545static void nvme_release_prp_pools(struct nvme_dev *dev)
2546{
2547 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002548 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002549}
2550
Keith Busch770597e2019-09-05 07:52:33 -06002551static void nvme_free_tagset(struct nvme_dev *dev)
2552{
2553 if (dev->tagset.tags)
2554 blk_mq_free_tag_set(&dev->tagset);
2555 dev->ctrl.tagset = NULL;
2556}
2557
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002558static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002559{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002560 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002561
Helen Koikef9f38e32017-04-10 12:51:07 -03002562 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002563 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002564 if (dev->ctrl.admin_q)
2565 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002566 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002567 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002568 put_device(dev->dev);
2569 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002570 kfree(dev);
2571}
2572
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002573static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002574{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002575 /*
2576 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2577 * may be holding this pci_dev's device lock.
2578 */
2579 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002580 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002581 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002582 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002583 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002584 nvme_put_ctrl(&dev->ctrl);
2585}
2586
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002587static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002588{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002589 struct nvme_dev *dev =
2590 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002591 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002592 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002593
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002594 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2595 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002596 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002597 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002598
2599 /*
2600 * If we're called to reset a live controller first shut it down before
2601 * moving on.
2602 */
Keith Buschb00a7262016-02-24 09:15:52 -07002603 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002604 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002605 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002606
Keith Busch5c959d72019-01-23 18:46:11 -07002607 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002608 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002609 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002610 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002611
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002612 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002613 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002614 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002615
Keith Busch0fb59cb2015-01-07 18:55:50 -07002616 result = nvme_alloc_admin_tags(dev);
2617 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002618 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002619
Jens Axboe943e9422018-06-21 09:49:37 -06002620 /*
2621 * Limit the max command size to prevent iod->sg allocations going
2622 * over a single page.
2623 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002624 dev->ctrl.max_hw_sectors = min_t(u32,
2625 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002626 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002627
2628 /*
2629 * Don't limit the IOMMU merged segment size.
2630 */
2631 dma_set_max_seg_size(dev->dev, 0xffffffff);
2632
Keith Busch5c959d72019-01-23 18:46:11 -07002633 mutex_unlock(&dev->shutdown_lock);
2634
2635 /*
2636 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2637 * initializing procedure here.
2638 */
2639 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2640 dev_warn(dev->ctrl.device,
2641 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002642 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002643 goto out;
2644 }
Jens Axboe943e9422018-06-21 09:49:37 -06002645
Max Gurtovoy95093352020-05-19 17:05:52 +03002646 /*
2647 * We do not support an SGL for metadata (yet), so we are limited to a
2648 * single integrity segment for the separate metadata pointer.
2649 */
2650 dev->ctrl.max_integrity_segments = 1;
2651
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002652 result = nvme_init_identify(&dev->ctrl);
2653 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002654 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002655
Scott Bauere286bcf2017-02-22 10:15:07 -07002656 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2657 if (!dev->ctrl.opal_dev)
2658 dev->ctrl.opal_dev =
2659 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2660 else if (was_suspend)
2661 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2662 } else {
2663 free_opal_dev(dev->ctrl.opal_dev);
2664 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002665 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002666
Helen Koikef9f38e32017-04-10 12:51:07 -03002667 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2668 result = nvme_dbbuf_dma_alloc(dev);
2669 if (result)
2670 dev_warn(dev->dev,
2671 "unable to allocate dma for dbbuf\n");
2672 }
2673
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002674 if (dev->ctrl.hmpre) {
2675 result = nvme_setup_host_mem(dev);
2676 if (result < 0)
2677 goto out;
2678 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002679
Keith Buschf0b50732013-07-15 15:02:21 -06002680 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002681 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002682 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002683
Keith Busch21f033f2016-04-12 11:13:11 -06002684 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002685 * Keep the controller around but remove all namespaces if we don't have
2686 * any working I/O queue.
2687 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002688 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002689 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002690 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002691 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002692 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002693 } else {
Keith Busch25646262016-01-04 09:10:57 -07002694 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002695 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002696 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002697 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002698 }
2699
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002700 /*
2701 * If only admin queue live, keep it to do further investigation or
2702 * recovery.
2703 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002704 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002705 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002706 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002707 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002708 goto out;
2709 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002710
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002711 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002712 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002713
Keith Busch4726bcf2019-02-11 09:23:50 -07002714 out_unlock:
2715 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002716 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002717 if (result)
2718 dev_warn(dev->ctrl.device,
2719 "Removing after probe failure status: %d\n", result);
2720 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002721}
2722
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002723static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002724{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002725 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002726 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002727
2728 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002729 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002730 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002731}
2732
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002733static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002734{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002735 *val = readl(to_nvme_dev(ctrl)->bar + off);
2736 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002737}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002738
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002739static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2740{
2741 writel(val, to_nvme_dev(ctrl)->bar + off);
2742 return 0;
2743}
2744
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002745static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2746{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002747 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002748 return 0;
2749}
2750
Keith Busch97c12222018-03-08 14:50:32 -07002751static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2752{
2753 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2754
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002755 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002756}
2757
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002758static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002759 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002760 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002761 .flags = NVME_F_METADATA_SUPPORTED |
2762 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002763 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002764 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002765 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002766 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002767 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002768 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002769};
Keith Busch4cc06522015-06-05 10:30:08 -06002770
Keith Buschb00a7262016-02-24 09:15:52 -07002771static int nvme_dev_map(struct nvme_dev *dev)
2772{
Keith Buschb00a7262016-02-24 09:15:52 -07002773 struct pci_dev *pdev = to_pci_dev(dev->dev);
2774
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002775 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002776 return -ENODEV;
2777
Xu Yu97f6ef62017-05-24 16:39:55 +08002778 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002779 goto release;
2780
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002781 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002782 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002783 pci_release_mem_regions(pdev);
2784 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002785}
2786
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002787static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002788{
2789 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2790 /*
2791 * Several Samsung devices seem to drop off the PCIe bus
2792 * randomly when APST is on and uses the deepest sleep state.
2793 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2794 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2795 * 950 PRO 256GB", but it seems to be restricted to two Dell
2796 * laptops.
2797 */
2798 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2799 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2800 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2801 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002802 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2803 /*
2804 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002805 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2806 * within few minutes after bootup on a Coffee Lake board -
2807 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002808 */
2809 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002810 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2811 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002812 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002813 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2814 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2815 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2816 /*
2817 * Forcing to use host managed nvme power settings for
2818 * lowest idle power with quick resume latency on
2819 * Samsung and Toshiba SSDs based on suspend behavior
2820 * on Coffee Lake board for LENOVO C640
2821 */
2822 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2823 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2824 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002825 }
2826
2827 return 0;
2828}
2829
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002830#ifdef CONFIG_ACPI
2831static bool nvme_acpi_storage_d3(struct pci_dev *dev)
2832{
2833 struct acpi_device *adev;
2834 struct pci_dev *root;
2835 acpi_handle handle;
2836 acpi_status status;
2837 u8 val;
2838
2839 /*
2840 * Look for _DSD property specifying that the storage device on the port
2841 * must use D3 to support deep platform power savings during
2842 * suspend-to-idle.
2843 */
2844 root = pcie_find_root_port(dev);
2845 if (!root)
2846 return false;
2847
2848 adev = ACPI_COMPANION(&root->dev);
2849 if (!adev)
2850 return false;
2851
2852 /*
2853 * The property is defined in the PXSX device for South complex ports
2854 * and in the PEGP device for North complex ports.
2855 */
2856 status = acpi_get_handle(adev->handle, "PXSX", &handle);
2857 if (ACPI_FAILURE(status)) {
2858 status = acpi_get_handle(adev->handle, "PEGP", &handle);
2859 if (ACPI_FAILURE(status))
2860 return false;
2861 }
2862
2863 if (acpi_bus_get_device(handle, &adev))
2864 return false;
2865
2866 if (fwnode_property_read_u8(acpi_fwnode_handle(adev), "StorageD3Enable",
2867 &val))
2868 return false;
2869 return val == 1;
2870}
2871#else
2872static inline bool nvme_acpi_storage_d3(struct pci_dev *dev)
2873{
2874 return false;
2875}
2876#endif /* CONFIG_ACPI */
2877
Keith Busch181197752018-04-27 13:42:52 -06002878static void nvme_async_probe(void *data, async_cookie_t cookie)
2879{
2880 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002881
Keith Buschbd46a902019-07-29 16:34:52 -06002882 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002883 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002884 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002885}
2886
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002887static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002888{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002889 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002890 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002891 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002892 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002893
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002894 node = dev_to_node(&pdev->dev);
2895 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002896 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002897
2898 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002899 if (!dev)
2900 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002901
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002902 dev->nr_write_queues = write_queues;
2903 dev->nr_poll_queues = poll_queues;
2904 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2905 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2906 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002907 if (!dev->queues)
2908 goto free;
2909
Christoph Hellwige75ec752015-05-22 11:12:39 +02002910 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002911 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002912
Keith Buschb00a7262016-02-24 09:15:52 -07002913 result = nvme_dev_map(dev);
2914 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002915 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002916
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002917 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002918 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002919 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002920
2921 result = nvme_setup_prp_pools(dev);
2922 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002923 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002924
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002925 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002926
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002927 if (!noacpi && nvme_acpi_storage_d3(pdev)) {
2928 /*
2929 * Some systems use a bios work around to ask for D3 on
2930 * platforms that support kernel managed suspend.
2931 */
2932 dev_info(&pdev->dev,
2933 "platform quirk: setting simple suspend\n");
2934 quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
2935 }
2936
Jens Axboe943e9422018-06-21 09:49:37 -06002937 /*
2938 * Double check that our mempool alloc size will cover the biggest
2939 * command we support.
2940 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +02002941 alloc_size = nvme_pci_iod_alloc_size();
Jens Axboe943e9422018-06-21 09:49:37 -06002942 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2943
2944 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2945 mempool_kfree,
2946 (void *) alloc_size,
2947 GFP_KERNEL, node);
2948 if (!dev->iod_mempool) {
2949 result = -ENOMEM;
2950 goto release_pools;
2951 }
2952
Keith Buschb6e44b42018-07-11 16:44:44 -06002953 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2954 quirks);
2955 if (result)
2956 goto release_mempool;
2957
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002958 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2959
Keith Buschbd46a902019-07-29 16:34:52 -06002960 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002961 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002962
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002963 return 0;
2964
Keith Buschb6e44b42018-07-11 16:44:44 -06002965 release_mempool:
2966 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002967 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002968 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002969 unmap:
2970 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002971 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002972 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002973 free:
2974 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002975 kfree(dev);
2976 return result;
2977}
2978
Christoph Hellwig775755e2017-06-01 13:10:38 +02002979static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002980{
Keith Buscha6739472014-06-23 16:03:21 -06002981 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002982
2983 /*
2984 * We don't need to check the return value from waiting for the reset
2985 * state as pci_dev device lock is held, making it impossible to race
2986 * with ->remove().
2987 */
2988 nvme_disable_prepare_reset(dev, false);
2989 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002990}
Keith Buschf0d54a52014-05-02 10:40:43 -06002991
Christoph Hellwig775755e2017-06-01 13:10:38 +02002992static void nvme_reset_done(struct pci_dev *pdev)
2993{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002994 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002995
2996 if (!nvme_try_sched_reset(&dev->ctrl))
2997 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002998}
2999
Keith Busch09ece142014-01-27 11:29:40 -05003000static void nvme_shutdown(struct pci_dev *pdev)
3001{
3002 struct nvme_dev *dev = pci_get_drvdata(pdev);
Baolin Wang4e523542020-07-03 10:49:21 +08003003
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003004 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05003005}
3006
Keith Buschf58944e2016-02-24 09:15:55 -07003007/*
3008 * The driver's remove may be called on a device in a partially initialized
3009 * state. This function must not have any dependencies on the device state in
3010 * order to proceed.
3011 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003012static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003013{
3014 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07003015
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02003016 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07003017 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003018
Keith Busch6db28ed2017-02-10 18:15:49 -05003019 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003020 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06003021 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06003022 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05003023 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003024
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003025 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03003026 nvme_stop_ctrl(&dev->ctrl);
3027 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07003028 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06003029 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02003030 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07003031 nvme_dev_remove_admin(dev);
3032 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07003033 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07003034 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02003035 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003036}
3037
Jingoo Han671a6012014-02-13 11:19:14 +09003038#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06003039static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3040{
3041 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3042}
3043
3044static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3045{
3046 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3047}
3048
3049static int nvme_resume(struct device *dev)
3050{
3051 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3052 struct nvme_ctrl *ctrl = &ndev->ctrl;
3053
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003054 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06003055 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003056 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06003057 return 0;
3058}
3059
Keith Buschcd638942013-07-15 15:02:23 -06003060static int nvme_suspend(struct device *dev)
3061{
3062 struct pci_dev *pdev = to_pci_dev(dev);
3063 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06003064 struct nvme_ctrl *ctrl = &ndev->ctrl;
3065 int ret = -EBUSY;
3066
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003067 ndev->last_ps = U32_MAX;
3068
Keith Buschd916b1b2019-05-23 09:27:35 -06003069 /*
3070 * The platform does not remove power for a kernel managed suspend so
3071 * use host managed nvme power settings for lowest idle power if
3072 * possible. This should have quicker resume latency than a full device
3073 * shutdown. But if the firmware is involved after the suspend or the
3074 * device does not support any non-default power states, shut down the
3075 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003076 *
3077 * If ASPM is not enabled for the device, shut down the device and allow
3078 * the PCI bus layer to put it into D3 in order to take the PCIe link
3079 * down, so as to allow the platform to achieve its minimum low-power
3080 * state (which may not be possible if the link is up).
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003081 *
3082 * If a host memory buffer is enabled, shut down the device as the NVMe
3083 * specification allows the device to access the host memory buffer in
3084 * host DRAM from all power states, but hosts will fail access to DRAM
3085 * during S3.
Keith Buschd916b1b2019-05-23 09:27:35 -06003086 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003087 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05003088 !pcie_aspm_enabled(pdev) ||
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003089 ndev->nr_host_mem_descs ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003090 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3091 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003092
3093 nvme_start_freeze(ctrl);
3094 nvme_wait_freeze(ctrl);
3095 nvme_sync_queues(ctrl);
3096
Keith Busch5d02a5c2019-09-03 09:22:24 -06003097 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06003098 goto unfreeze;
3099
Keith Buschd916b1b2019-05-23 09:27:35 -06003100 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3101 if (ret < 0)
3102 goto unfreeze;
3103
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003104 /*
3105 * A saved state prevents pci pm from generically controlling the
3106 * device's power. If we're using protocol specific settings, we don't
3107 * want pci interfering.
3108 */
3109 pci_save_state(pdev);
3110
Keith Buschd916b1b2019-05-23 09:27:35 -06003111 ret = nvme_set_power_state(ctrl, ctrl->npss);
3112 if (ret < 0)
3113 goto unfreeze;
3114
3115 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003116 /* discard the saved state */
3117 pci_load_saved_state(pdev, NULL);
3118
Keith Buschd916b1b2019-05-23 09:27:35 -06003119 /*
3120 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02003121 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06003122 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003123 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003124 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003125 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003126unfreeze:
3127 nvme_unfreeze(ctrl);
3128 return ret;
3129}
3130
3131static int nvme_simple_suspend(struct device *dev)
3132{
3133 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Baolin Wang4e523542020-07-03 10:49:21 +08003134
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003135 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003136}
3137
Keith Buschd916b1b2019-05-23 09:27:35 -06003138static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003139{
3140 struct pci_dev *pdev = to_pci_dev(dev);
3141 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003142
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003143 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003144}
3145
YueHaibing21774222019-06-26 10:09:02 +08003146static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003147 .suspend = nvme_suspend,
3148 .resume = nvme_resume,
3149 .freeze = nvme_simple_suspend,
3150 .thaw = nvme_simple_resume,
3151 .poweroff = nvme_simple_suspend,
3152 .restore = nvme_simple_resume,
3153};
3154#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003155
Keith Buscha0a34082015-12-07 15:30:31 -07003156static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3157 pci_channel_state_t state)
3158{
3159 struct nvme_dev *dev = pci_get_drvdata(pdev);
3160
3161 /*
3162 * A frozen channel requires a reset. When detected, this method will
3163 * shutdown the controller to quiesce. The controller will be restarted
3164 * after the slot reset through driver's slot_reset callback.
3165 */
Keith Buscha0a34082015-12-07 15:30:31 -07003166 switch (state) {
3167 case pci_channel_io_normal:
3168 return PCI_ERS_RESULT_CAN_RECOVER;
3169 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003170 dev_warn(dev->ctrl.device,
3171 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003172 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003173 return PCI_ERS_RESULT_NEED_RESET;
3174 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003175 dev_warn(dev->ctrl.device,
3176 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003177 return PCI_ERS_RESULT_DISCONNECT;
3178 }
3179 return PCI_ERS_RESULT_NEED_RESET;
3180}
3181
3182static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3183{
3184 struct nvme_dev *dev = pci_get_drvdata(pdev);
3185
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003186 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003187 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003188 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003189 return PCI_ERS_RESULT_RECOVERED;
3190}
3191
3192static void nvme_error_resume(struct pci_dev *pdev)
3193{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003194 struct nvme_dev *dev = pci_get_drvdata(pdev);
3195
3196 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003197}
3198
Stephen Hemminger1d352032012-09-07 09:33:17 -07003199static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003200 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003201 .slot_reset = nvme_slot_reset,
3202 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003203 .reset_prepare = nvme_reset_prepare,
3204 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003205};
3206
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003207static const struct pci_device_id nvme_id_table[] = {
David Fugate972b13e2020-07-02 15:31:22 -06003208 { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
Keith Busch08095e72016-03-04 13:15:17 -07003209 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003210 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003211 { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
Keith Busch99466e72016-05-02 15:14:24 -06003212 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003213 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003214 { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
Keith Busch99466e72016-05-02 15:14:24 -06003215 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003216 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003217 { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003218 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3219 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003220 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003221 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003222 NVME_QUIRK_MEDIUM_PRIO_SQ |
David Milburnce4cc312020-09-10 16:18:50 -05003223 NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3224 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
James Dingwall62993582019-01-08 10:20:51 -07003225 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3226 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003227 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003228 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3229 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Christoph Hellwig5bedd3a2020-07-28 13:09:03 +02003230 { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3231 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003232 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3233 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003234 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3235 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003236 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3237 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003238 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3239 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003240 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3241 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3242 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303243 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3244 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Claus Stovgaardc9e95c32021-02-01 22:08:22 +01003245 { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */
3246 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003247 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3248 .driver_data = NVME_QUIRK_LIGHTNVM, },
3249 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3250 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003251 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3252 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003253 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3254 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003255 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3256 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3257 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Kai-Heng Feng5611ec22020-07-24 01:29:10 +08003258 { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3259 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Kai-Heng Feng02ca0792020-10-13 16:34:45 +08003260 { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3261 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Chaitanya Kulkarni89919922021-01-25 21:19:16 -08003262 { PCI_DEVICE(0x1d97, 0x2263), /* SPCC */
3263 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Thorsten Leemhuis538e4a82021-01-29 06:24:42 +01003264 { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */
3265 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003266 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3267 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003268 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003269 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3270 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003271 NVME_QUIRK_128_BYTES_SQES |
3272 NVME_QUIRK_SHARED_TAGS },
Andy Shevchenko0b85f592020-08-18 11:35:30 +03003273
3274 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003275 { 0, }
3276};
3277MODULE_DEVICE_TABLE(pci, nvme_id_table);
3278
3279static struct pci_driver nvme_driver = {
3280 .name = "nvme",
3281 .id_table = nvme_id_table,
3282 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003283 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003284 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003285#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003286 .driver = {
3287 .pm = &nvme_dev_pm_ops,
3288 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003289#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003290 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003291 .err_handler = &nvme_err_handler,
3292};
3293
3294static int __init nvme_init(void)
3295{
Christoph Hellwig81101542019-04-30 11:36:52 -04003296 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3297 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3298 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003299 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003300
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003301 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003302}
3303
3304static void __exit nvme_exit(void)
3305{
3306 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003307 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003308}
3309
3310MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3311MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003312MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003313module_init(nvme_init);
3314module_exit(nvme_exit);