blob: 83d3503d5b884e89350ad96e63727a005d4734ee [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
David E. Boxdf4f9bc2020-07-09 11:43:33 -07007#include <linux/acpi.h>
Keith Buscha0a34082015-12-07 15:30:31 -07008#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06009#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050010#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070011#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020012#include <linux/blk-mq-pci.h>
Christoph Hellwigfe45e632021-09-20 14:33:27 +020013#include <linux/blk-integrity.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070014#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050015#include <linux/init.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050018#include <linux/mm.h>
19#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010020#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040021#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050022#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060023#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070024#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050025#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080026#include <linux/io-64-nonatomic-lo-hi.h>
Klaus Jensen20d3bb92021-01-15 07:30:46 +010027#include <linux/io-64-nonatomic-hi-lo.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070028#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060029#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090030
yupeng604c01d2018-12-18 17:59:53 +010031#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020032#include "nvme.h"
33
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100034#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100035#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070036
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070037#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038
Jens Axboe943e9422018-06-21 09:49:37 -060039/*
40 * These can be higher, but we need to ensure that any command doesn't
41 * require an sg allocation that needs more than a page of data.
42 */
43#define NVME_MAX_KB_SZ 4096
44#define NVME_MAX_SEGS 127
45
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050046static int use_threaded_interrupts;
47module_param(use_threaded_interrupts, int, 0);
48
Jon Derrick8ffaadf2015-07-20 10:14:09 -060049static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060050module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060051MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
52
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020053static unsigned int max_host_mem_size_mb = 128;
54module_param(max_host_mem_size_mb, uint, 0444);
55MODULE_PARM_DESC(max_host_mem_size_mb,
56 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050057
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070058static unsigned int sgl_threshold = SZ_32K;
59module_param(sgl_threshold, uint, 0644);
60MODULE_PARM_DESC(sgl_threshold,
61 "Use SGLs when average request segment size is larger or equal to "
62 "this size. Use 0 to disable SGLs.");
63
Sagi Grimberg27453b42021-06-16 14:19:34 -070064#define NVME_PCI_MIN_QUEUE_SIZE 2
65#define NVME_PCI_MAX_QUEUE_SIZE 4095
weiping zhangb27c1e62017-07-10 16:46:59 +080066static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
67static const struct kernel_param_ops io_queue_depth_ops = {
68 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020069 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080070};
71
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020072static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080073module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
Sagi Grimberg27453b42021-06-16 14:19:34 -070074MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2 and < 4096");
weiping zhangb27c1e62017-07-10 16:46:59 +080075
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080076static int io_queue_count_set(const char *val, const struct kernel_param *kp)
77{
78 unsigned int n;
79 int ret;
80
81 ret = kstrtouint(val, 10, &n);
82 if (ret != 0 || n > num_possible_cpus())
83 return -EINVAL;
84 return param_set_uint(val, kp);
85}
86
87static const struct kernel_param_ops io_queue_count_ops = {
88 .set = io_queue_count_set,
89 .get = param_get_uint,
90};
91
Keith Busch3f68baf2019-12-07 01:51:54 +090092static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080093module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060094MODULE_PARM_DESC(write_queues,
95 "Number of queues to use for writes. If not set, reads and writes "
96 "will share a queue set.");
97
Keith Busch3f68baf2019-12-07 01:51:54 +090098static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080099module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -0700100MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
101
David E. Boxdf4f9bc2020-07-09 11:43:33 -0700102static bool noacpi;
103module_param(noacpi, bool, 0444);
104MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
105
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100106struct nvme_dev;
107struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -0700108
Keith Buscha5cdb682016-01-12 14:41:18 -0700109static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700110static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700111
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500112/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100113 * Represents an NVM Express device. Each nvme_dev is a PCI function.
114 */
115struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200116 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100117 struct blk_mq_tag_set tagset;
118 struct blk_mq_tag_set admin_tagset;
119 u32 __iomem *dbs;
120 struct device *dev;
121 struct dma_pool *prp_page_pool;
122 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100123 unsigned online_queues;
124 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100125 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600126 unsigned int num_vecs;
John Garry7442ddc2020-08-14 23:34:25 +0800127 u32 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000128 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100129 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100130 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800131 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100132 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100133 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100134 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100135 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600136 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600138 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100139 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600140 u32 last_ps;
Keith Buscha5df5e72021-07-27 09:40:43 -0700141 bool hmb;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200142
Jens Axboe943e9422018-06-21 09:49:37 -0600143 mempool_t *iod_mempool;
144
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200145 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300146 u32 *dbbuf_dbs;
147 dma_addr_t dbbuf_dbs_dma_addr;
148 u32 *dbbuf_eis;
149 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200150
151 /* host memory buffer support: */
152 u64 host_mem_size;
153 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200154 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200155 struct nvme_host_mem_buf_desc *host_mem_descs;
156 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800157 unsigned int nr_allocated_queues;
158 unsigned int nr_write_queues;
159 unsigned int nr_poll_queues;
Keith Busch05219052021-07-14 14:02:37 -0700160
161 bool attrs_added;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500162};
163
weiping zhangb27c1e62017-07-10 16:46:59 +0800164static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
165{
Sagi Grimberg27453b42021-06-16 14:19:34 -0700166 return param_set_uint_minmax(val, kp, NVME_PCI_MIN_QUEUE_SIZE,
167 NVME_PCI_MAX_QUEUE_SIZE);
weiping zhangb27c1e62017-07-10 16:46:59 +0800168}
169
Helen Koikef9f38e32017-04-10 12:51:07 -0300170static inline unsigned int sq_idx(unsigned int qid, u32 stride)
171{
172 return qid * 2 * stride;
173}
174
175static inline unsigned int cq_idx(unsigned int qid, u32 stride)
176{
177 return (qid * 2 + 1) * stride;
178}
179
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100180static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
181{
182 return container_of(ctrl, struct nvme_dev, ctrl);
183}
184
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500186 * An NVM Express queue. Each device has at least two (one for admin
187 * commands and one for I/O commands).
188 */
189struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500190 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200191 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000192 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100193 /* only used for poll queues: */
194 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700195 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500196 dma_addr_t sq_dma_addr;
197 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500198 u32 __iomem *q_db;
John Garry7442ddc2020-08-14 23:34:25 +0800199 u32 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700200 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500201 u16 sq_tail;
Keith Busch38210802020-10-30 10:28:54 -0700202 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500203 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700204 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400205 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000206 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100207 unsigned long flags;
208#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100209#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100210#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700211#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300212 u32 *dbbuf_sq_db;
213 u32 *dbbuf_cq_db;
214 u32 *dbbuf_sq_ei;
215 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100216 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500217};
218
219/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700220 * The nvme_iod describes the data in an I/O.
221 *
222 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
223 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 */
225struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800226 struct nvme_request req;
Keith Buschaf7fae82021-03-17 13:37:02 -0700227 struct nvme_command cmd;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700229 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100230 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200231 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200232 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200233 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700234 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700235 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100236 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500237};
238
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800239static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600240{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800241 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300242}
243
244static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
245{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800246 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300247
248 if (dev->dbbuf_dbs)
249 return 0;
250
251 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
252 &dev->dbbuf_dbs_dma_addr,
253 GFP_KERNEL);
254 if (!dev->dbbuf_dbs)
255 return -ENOMEM;
256 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
257 &dev->dbbuf_eis_dma_addr,
258 GFP_KERNEL);
259 if (!dev->dbbuf_eis) {
260 dma_free_coherent(dev->dev, mem_size,
261 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
262 dev->dbbuf_dbs = NULL;
263 return -ENOMEM;
264 }
265
266 return 0;
267}
268
269static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
270{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800271 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300272
273 if (dev->dbbuf_dbs) {
274 dma_free_coherent(dev->dev, mem_size,
275 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
276 dev->dbbuf_dbs = NULL;
277 }
278 if (dev->dbbuf_eis) {
279 dma_free_coherent(dev->dev, mem_size,
280 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
281 dev->dbbuf_eis = NULL;
282 }
283}
284
285static void nvme_dbbuf_init(struct nvme_dev *dev,
286 struct nvme_queue *nvmeq, int qid)
287{
288 if (!dev->dbbuf_dbs || !qid)
289 return;
290
291 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
292 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
293 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
294 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
295}
296
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900297static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
298{
299 if (!nvmeq->qid)
300 return;
301
302 nvmeq->dbbuf_sq_db = NULL;
303 nvmeq->dbbuf_cq_db = NULL;
304 nvmeq->dbbuf_sq_ei = NULL;
305 nvmeq->dbbuf_cq_ei = NULL;
306}
307
Helen Koikef9f38e32017-04-10 12:51:07 -0300308static void nvme_dbbuf_set(struct nvme_dev *dev)
309{
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -0700310 struct nvme_command c = { };
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900311 unsigned int i;
Helen Koikef9f38e32017-04-10 12:51:07 -0300312
313 if (!dev->dbbuf_dbs)
314 return;
315
Helen Koikef9f38e32017-04-10 12:51:07 -0300316 c.dbbuf.opcode = nvme_admin_dbbuf;
317 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
318 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
319
320 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200321 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300322 /* Free memory and continue on */
323 nvme_dbbuf_dma_free(dev);
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900324
325 for (i = 1; i <= dev->online_queues; i++)
326 nvme_dbbuf_free(&dev->queues[i]);
Helen Koikef9f38e32017-04-10 12:51:07 -0300327 }
328}
329
330static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
331{
332 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
333}
334
335/* Update dbbuf and return true if an MMIO is required */
336static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
337 volatile u32 *dbbuf_ei)
338{
339 if (dbbuf_db) {
340 u16 old_value;
341
342 /*
343 * Ensure that the queue is written before updating
344 * the doorbell in memory
345 */
346 wmb();
347
348 old_value = *dbbuf_db;
349 *dbbuf_db = value;
350
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700351 /*
352 * Ensure that the doorbell is updated before reading the event
353 * index from memory. The controller needs to provide similar
354 * ordering to ensure the envent index is updated before reading
355 * the doorbell.
356 */
357 mb();
358
Helen Koikef9f38e32017-04-10 12:51:07 -0300359 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
360 return false;
361 }
362
363 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500364}
365
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700366/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700367 * Will slightly overestimate the number of pages needed. This is OK
368 * as it only leads to a small amount of wasted memory for the lifetime of
369 * the I/O.
370 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200371static int nvme_pci_npages_prp(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700372{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200373 unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700374 NVME_CTRL_PAGE_SIZE);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700375 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
376}
377
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700378/*
379 * Calculates the number of pages needed for the SGL segments. For example a 4k
380 * page can accommodate 256 SGL descriptors.
381 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200382static int nvme_pci_npages_sgl(void)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100383{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200384 return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
385 PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100386}
387
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200388static size_t nvme_pci_iod_alloc_size(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700389{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200390 size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700391
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200392 return sizeof(__le64 *) * npages +
393 sizeof(struct scatterlist) * NVME_MAX_SEGS;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700394}
395
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
397 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500398{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700399 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200400 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700401
Keith Busch42483222015-06-01 09:29:54 -0600402 WARN_ON(hctx_idx != 0);
403 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600404
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700405 hctx->driver_data = nvmeq;
406 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500407}
408
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
410 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500411{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200413 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500414
Keith Busch42483222015-06-01 09:29:54 -0600415 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700416 hctx->driver_data = nvmeq;
417 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500418}
419
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600420static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
421 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500422{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600423 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100424 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200425 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200426 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700427
428 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100429 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600430
431 nvme_req(req)->ctrl = &dev->ctrl;
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700432 nvme_req(req)->cmd = &iod->cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700433 return 0;
434}
435
Jens Axboe3b6592f2018-10-31 08:36:31 -0600436static int queue_irq_offset(struct nvme_dev *dev)
437{
438 /* if we have more than 1 vec, admin queue offsets us by 1 */
439 if (dev->num_vecs > 1)
440 return 1;
441
442 return 0;
443}
444
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200445static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
446{
447 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600448 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200449
Jens Axboe3b6592f2018-10-31 08:36:31 -0600450 offset = queue_irq_offset(dev);
451 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
452 struct blk_mq_queue_map *map = &set->map[i];
453
454 map->nr_queues = dev->io_queues[i];
455 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100456 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100457 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600458 }
459
Jens Axboe4b04cc62018-11-05 12:44:33 -0700460 /*
461 * The poll queue(s) doesn't have an IRQ (and hence IRQ
462 * affinity), so use the regular blk-mq cpu mapping
463 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600464 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600465 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700466 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
467 else
468 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600469 qoff += map->nr_queues;
470 offset += map->nr_queues;
471 }
472
473 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200474}
475
Keith Busch38210802020-10-30 10:28:54 -0700476/*
477 * Write sq tail if we are asked to, or if the next command would wrap.
478 */
479static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700480{
Keith Busch38210802020-10-30 10:28:54 -0700481 if (!write_sq) {
482 u16 next_tail = nvmeq->sq_tail + 1;
483
484 if (next_tail == nvmeq->q_depth)
485 next_tail = 0;
486 if (next_tail != nvmeq->last_sq_tail)
487 return;
488 }
489
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700490 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
491 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
492 writel(nvmeq->sq_tail, nvmeq->q_db);
Keith Busch38210802020-10-30 10:28:54 -0700493 nvmeq->last_sq_tail = nvmeq->sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700494}
495
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500496/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200497 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500498 * @nvmeq: The queue to use
499 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700500 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500501 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700502static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
503 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500504{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200505 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000506 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
507 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200508 if (++nvmeq->sq_tail == nvmeq->q_depth)
509 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -0700510 nvme_write_sq_db(nvmeq, write_sq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700511 spin_unlock(&nvmeq->sq_lock);
512}
513
514static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
515{
516 struct nvme_queue *nvmeq = hctx->driver_data;
517
518 spin_lock(&nvmeq->sq_lock);
Keith Busch38210802020-10-30 10:28:54 -0700519 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
520 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200521 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500522}
523
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700524static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700525{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100526 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700527 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700528}
529
Minwoo Im955b1b52017-12-20 16:30:50 +0900530static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
531{
532 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100533 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900534 unsigned int avg_seg_size;
535
Keith Busch20469a32018-01-17 22:04:37 +0100536 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900537
Chaitanya Kulkarni253a0b72021-06-09 18:28:25 -0700538 if (!nvme_ctrl_sgl_supported(&dev->ctrl))
Minwoo Im955b1b52017-12-20 16:30:50 +0900539 return false;
540 if (!iod->nvmeq->qid)
541 return false;
542 if (!sgl_threshold || avg_seg_size < sgl_threshold)
543 return false;
544 return true;
545}
546
Christoph Hellwig9275c202021-01-20 09:33:52 +0100547static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500548{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700549 const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
Christoph Hellwig9275c202021-01-20 09:33:52 +0100550 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
551 dma_addr_t dma_addr = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500552 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500553
Christoph Hellwig9275c202021-01-20 09:33:52 +0100554 for (i = 0; i < iod->npages; i++) {
555 __le64 *prp_list = nvme_pci_iod_list(req)[i];
556 dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
557
558 dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
559 dma_addr = next_dma_addr;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700560 }
Christoph Hellwig9275c202021-01-20 09:33:52 +0100561}
562
563static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
564{
565 const int last_sg = SGES_PER_PAGE - 1;
566 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
567 dma_addr_t dma_addr = iod->first_dma;
568 int i;
569
570 for (i = 0; i < iod->npages; i++) {
571 struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
572 dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
573
574 dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
575 dma_addr = next_dma_addr;
576 }
Christoph Hellwig9275c202021-01-20 09:33:52 +0100577}
578
579static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
580{
581 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700582
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600583 if (is_pci_p2pdma_page(sg_page(iod->sg)))
584 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
585 rq_dma_dir(req));
586 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700587 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
Christoph Hellwig9275c202021-01-20 09:33:52 +0100588}
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700589
Christoph Hellwig9275c202021-01-20 09:33:52 +0100590static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
591{
592 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700593
Christoph Hellwig9275c202021-01-20 09:33:52 +0100594 if (iod->dma_len) {
595 dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
596 rq_dma_dir(req));
597 return;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500598 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700599
Christoph Hellwig9275c202021-01-20 09:33:52 +0100600 WARN_ON_ONCE(!iod->nents);
601
602 nvme_unmap_sg(dev, req);
603 if (iod->npages == 0)
604 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
605 iod->first_dma);
606 else if (iod->use_sgl)
607 nvme_free_sgls(dev, req);
608 else
609 nvme_free_prps(dev, req);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700610 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600611}
612
Keith Buschd0877472017-09-15 13:05:38 -0400613static void nvme_print_sgl(struct scatterlist *sgl, int nents)
614{
615 int i;
616 struct scatterlist *sg;
617
618 for_each_sg(sgl, sg, nents, i) {
619 dma_addr_t phys = sg_phys(sg);
620 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
621 "dma_address:%pad dma_length:%d\n",
622 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
623 sg_dma_len(sg));
624 }
625}
626
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700627static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
628 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500629{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100630 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500631 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100632 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500633 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500634 int dma_len = sg_dma_len(sg);
635 u64 dma_addr = sg_dma_address(sg);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700636 int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500637 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700638 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500639 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500640 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500641
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700642 length -= (NVME_CTRL_PAGE_SIZE - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200643 if (length <= 0) {
644 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700645 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200646 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500647
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700648 dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500649 if (dma_len) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700650 dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500651 } else {
652 sg = sg_next(sg);
653 dma_addr = sg_dma_address(sg);
654 dma_len = sg_dma_len(sg);
655 }
656
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700657 if (length <= NVME_CTRL_PAGE_SIZE) {
Keith Buschedd10d32014-04-03 16:45:23 -0600658 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700659 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500660 }
661
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700662 nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500663 if (nprps <= (256 / 8)) {
664 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500665 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500666 } else {
667 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500668 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500669 }
670
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200671 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400672 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600673 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500674 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400675 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400676 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500677 list[0] = prp_list;
678 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500679 i = 0;
680 for (;;) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700681 if (i == NVME_CTRL_PAGE_SIZE >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500682 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200683 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500684 if (!prp_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100685 goto free_prps;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500686 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400687 prp_list[0] = old_prp_list[i - 1];
688 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
689 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500690 }
691 prp_list[i++] = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700692 dma_len -= NVME_CTRL_PAGE_SIZE;
693 dma_addr += NVME_CTRL_PAGE_SIZE;
694 length -= NVME_CTRL_PAGE_SIZE;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500695 if (length <= 0)
696 break;
697 if (dma_len > 0)
698 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400699 if (unlikely(dma_len < 0))
700 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500701 sg = sg_next(sg);
702 dma_addr = sg_dma_address(sg);
703 dma_len = sg_dma_len(sg);
704 }
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700705done:
706 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
707 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
Keith Busch86eea282017-07-12 15:59:07 -0400708 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100709free_prps:
710 nvme_free_prps(dev, req);
711 return BLK_STS_RESOURCE;
712bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400713 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
714 "Invalid SGL for payload:%d nents:%d\n",
715 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400716 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500717}
718
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700719static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
720 struct scatterlist *sg)
721{
722 sge->addr = cpu_to_le64(sg_dma_address(sg));
723 sge->length = cpu_to_le32(sg_dma_len(sg));
724 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
725}
726
727static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
728 dma_addr_t dma_addr, int entries)
729{
730 sge->addr = cpu_to_le64(dma_addr);
731 if (entries < SGES_PER_PAGE) {
732 sge->length = cpu_to_le32(entries * sizeof(*sge));
733 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
734 } else {
735 sge->length = cpu_to_le32(PAGE_SIZE);
736 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
737 }
738}
739
740static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100741 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700742{
743 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700744 struct dma_pool *pool;
745 struct nvme_sgl_desc *sg_list;
746 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700747 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100748 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700749
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700750 /* setting the transfer type as SGL */
751 cmd->flags = NVME_CMD_SGL_METABUF;
752
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100753 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700754 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
755 return BLK_STS_OK;
756 }
757
758 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
759 pool = dev->prp_small_pool;
760 iod->npages = 0;
761 } else {
762 pool = dev->prp_page_pool;
763 iod->npages = 1;
764 }
765
766 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
767 if (!sg_list) {
768 iod->npages = -1;
769 return BLK_STS_RESOURCE;
770 }
771
772 nvme_pci_iod_list(req)[0] = sg_list;
773 iod->first_dma = sgl_dma;
774
775 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
776
777 do {
778 if (i == SGES_PER_PAGE) {
779 struct nvme_sgl_desc *old_sg_desc = sg_list;
780 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
781
782 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
783 if (!sg_list)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100784 goto free_sgls;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700785
786 i = 0;
787 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
788 sg_list[i++] = *link;
789 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
790 }
791
792 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700793 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100794 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700795
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700796 return BLK_STS_OK;
Christoph Hellwigfa073212021-01-20 09:35:01 +0100797free_sgls:
798 nvme_free_sgls(dev, req);
799 return BLK_STS_RESOURCE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700800}
801
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700802static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
803 struct request *req, struct nvme_rw_command *cmnd,
804 struct bio_vec *bv)
805{
806 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700807 unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
808 unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700809
810 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
811 if (dma_mapping_error(dev->dev, iod->first_dma))
812 return BLK_STS_RESOURCE;
813 iod->dma_len = bv->bv_len;
814
815 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
816 if (bv->bv_len > first_prp_len)
817 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
Baolin Wang359c1f82020-07-03 10:49:24 +0800818 return BLK_STS_OK;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700819}
820
Christoph Hellwig29791052019-03-05 05:54:18 -0700821static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
822 struct request *req, struct nvme_rw_command *cmnd,
823 struct bio_vec *bv)
824{
825 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
826
827 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
828 if (dma_mapping_error(dev->dev, iod->first_dma))
829 return BLK_STS_RESOURCE;
830 iod->dma_len = bv->bv_len;
831
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200832 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700833 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
834 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
835 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
Baolin Wang359c1f82020-07-03 10:49:24 +0800836 return BLK_STS_OK;
Christoph Hellwig29791052019-03-05 05:54:18 -0700837}
838
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200839static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100840 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200841{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100842 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700843 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100844 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200845
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700846 if (blk_rq_nr_phys_segments(req) == 1) {
847 struct bio_vec bv = req_bvec(req);
848
849 if (!is_pci_p2pdma_page(bv.bv_page)) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700850 if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700851 return nvme_setup_prp_simple(dev, req,
852 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700853
Niklas Cassele51183b2021-04-09 20:12:55 +0200854 if (iod->nvmeq->qid && sgl_threshold &&
Chaitanya Kulkarni253a0b72021-06-09 18:28:25 -0700855 nvme_ctrl_sgl_supported(&dev->ctrl))
Christoph Hellwig29791052019-03-05 05:54:18 -0700856 return nvme_setup_sgl_simple(dev, req,
857 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700858 }
859 }
860
861 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700862 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
863 if (!iod->sg)
864 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700865 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700866 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200867 if (!iod->nents)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100868 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200869
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600870 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600871 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
872 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600873 else
874 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700875 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100876 if (!nr_mapped)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100877 goto out_free_sg;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200878
Christoph Hellwig70479b72019-03-05 05:59:02 -0700879 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900880 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100881 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700882 else
883 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700884 if (ret != BLK_STS_OK)
Christoph Hellwigfa073212021-01-20 09:35:01 +0100885 goto out_unmap_sg;
886 return BLK_STS_OK;
887
888out_unmap_sg:
889 nvme_unmap_sg(dev, req);
890out_free_sg:
891 mempool_free(iod->sg, dev->iod_mempool);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200892 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200893}
894
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700895static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
896 struct nvme_command *cmnd)
897{
898 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
899
900 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
901 rq_dma_dir(req), 0);
902 if (dma_mapping_error(dev->dev, iod->meta_dma))
903 return BLK_STS_IOERR;
904 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
Baolin Wang359c1f82020-07-03 10:49:24 +0800905 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700906}
907
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700908/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200909 * NOTE: ns is NULL when called on the admin queue.
910 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200911static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700912 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600913{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700914 struct nvme_ns *ns = hctx->queue->queuedata;
915 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200916 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700917 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700918 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700919 struct nvme_command *cmnd = &iod->cmd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200920 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700921
Christoph Hellwig9b048112019-03-03 08:04:01 -0700922 iod->aborted = 0;
923 iod->npages = -1;
924 iod->nents = 0;
925
Jens Axboed1f06f42018-05-17 18:31:49 +0200926 /*
927 * We should not need to do this, but we're still using this to
928 * ensure we can drain requests on a dying queue.
929 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100930 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200931 return BLK_STS_IOERR;
932
Tao Chiud4060d22021-04-26 10:53:55 +0800933 if (!nvme_check_ready(&dev->ctrl, req, true))
934 return nvme_fail_nonready_command(&dev->ctrl, req);
935
Keith Buschf4b9e6c2021-03-17 13:37:03 -0700936 ret = nvme_setup_cmd(ns, req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200937 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100938 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600939
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200940 if (blk_rq_nr_phys_segments(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700941 ret = nvme_map_data(dev, req, cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200942 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700943 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200944 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700945
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700946 if (blk_integrity_rq(req)) {
Keith Buschaf7fae82021-03-17 13:37:02 -0700947 ret = nvme_map_metadata(dev, req, cmnd);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700948 if (ret)
949 goto out_unmap_data;
950 }
951
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100952 blk_mq_start_request(req);
Keith Buschaf7fae82021-03-17 13:37:02 -0700953 nvme_submit_cmd(nvmeq, cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200954 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700955out_unmap_data:
956 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700957out_free_cmd:
958 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200959 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500960}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500961
Jens Axboec234a652021-10-08 05:59:37 -0600962static __always_inline void nvme_pci_unmap_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100963{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100964 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700965 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100966
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700967 if (blk_integrity_rq(req))
968 dma_unmap_page(dev->dev, iod->meta_dma,
969 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700970 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700971 nvme_unmap_data(dev, req);
Jens Axboec234a652021-10-08 05:59:37 -0600972}
973
974static void nvme_pci_complete_rq(struct request *req)
975{
976 nvme_pci_unmap_rq(req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200977 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500978}
979
Jens Axboec234a652021-10-08 05:59:37 -0600980static void nvme_pci_complete_batch(struct io_comp_batch *iob)
981{
982 nvme_complete_batch(iob, nvme_pci_unmap_rq);
983}
984
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100985/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600986static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100987{
Keith Busch74943d42020-04-28 07:21:56 -0700988 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
989
990 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100991}
992
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300993static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500994{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300995 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500996
Keith Busch397c6992018-06-06 08:13:05 -0600997 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
998 nvmeq->dbbuf_cq_ei))
999 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +03001000}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001001
Christoph Hellwigcfa27352020-01-30 19:40:24 +01001002static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
1003{
1004 if (!nvmeq->qid)
1005 return nvmeq->dev->admin_tagset.tags[0];
1006 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
1007}
1008
Jens Axboec234a652021-10-08 05:59:37 -06001009static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
1010 struct io_comp_batch *iob, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001011{
Keith Busch74943d42020-04-28 07:21:56 -07001012 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001013 __u16 command_id = READ_ONCE(cqe->command_id);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001014 struct request *req;
1015
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001016 /*
1017 * AEN requests are special as they don't time out and can
1018 * survive any kind of queue freeze and often don't respond to
1019 * aborts. We don't even bother to allocate a struct request
1020 * for them but rather special case them here.
1021 */
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001022 if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001023 nvme_complete_async_event(&nvmeq->dev->ctrl,
1024 cqe->status, &cqe->result);
1025 return;
1026 }
1027
Sagi Grimberge7006de2021-06-16 14:19:36 -07001028 req = nvme_find_rq(nvme_queue_tagset(nvmeq), command_id);
Xianting Tian50b7c242020-09-22 14:25:17 +08001029 if (unlikely(!req)) {
1030 dev_warn(nvmeq->dev->ctrl.device,
1031 "invalid id %d completed on queue %d\n",
Lalithambika Krishnakumar62df8012020-12-23 14:09:00 -08001032 command_id, le16_to_cpu(cqe->sq_id));
Xianting Tian50b7c242020-09-22 14:25:17 +08001033 return;
1034 }
1035
yupeng604c01d2018-12-18 17:59:53 +01001036 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Jens Axboec234a652021-10-08 05:59:37 -06001037 if (!nvme_try_complete_req(req, cqe->status, cqe->result) &&
1038 !blk_mq_add_to_batch(req, iob, nvme_req(req)->status,
1039 nvme_pci_complete_batch))
Christoph Hellwigff029452020-06-11 08:44:52 +02001040 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001041}
1042
Jens Axboe5cb525c2018-05-17 18:31:50 +02001043static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001044{
JK Kima0aac972021-06-17 15:02:17 +09001045 u32 tmp = nvmeq->cq_head + 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001046
1047 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001048 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +03001049 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001050 } else {
1051 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001052 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001053}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001054
Jens Axboec234a652021-10-08 05:59:37 -06001055static inline int nvme_poll_cq(struct nvme_queue *nvmeq,
1056 struct io_comp_batch *iob)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001057{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001058 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001059
Jens Axboe1052b8a2018-11-26 08:21:49 -07001060 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -08001061 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -07001062 /*
1063 * load-load control dependency between phase and the rest of
1064 * the cqe requires a full read memory barrier
1065 */
1066 dma_rmb();
Jens Axboec234a652021-10-08 05:59:37 -06001067 nvme_handle_cqe(nvmeq, iob, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001068 nvme_update_cq_head(nvmeq);
1069 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001070
Keith Busch324b4942020-03-02 08:56:53 -08001071 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001072 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001073 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001074}
1075
1076static irqreturn_t nvme_irq(int irq, void *data)
1077{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001078 struct nvme_queue *nvmeq = data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001079
Jens Axboec234a652021-10-08 05:59:37 -06001080 if (nvme_poll_cq(nvmeq, NULL))
Chaitanya Kulkarni05fae492021-02-23 12:47:41 -08001081 return IRQ_HANDLED;
1082 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001083}
1084
1085static irqreturn_t nvme_irq_check(int irq, void *data)
1086{
1087 struct nvme_queue *nvmeq = data;
Baolin Wang4e523542020-07-03 10:49:21 +08001088
Christoph Hellwig750dde42018-05-18 08:37:04 -06001089 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001090 return IRQ_WAKE_THREAD;
1091 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001092}
1093
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001094/*
Keith Buschfa059b82020-03-04 09:17:01 -08001095 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001096 * Can be called from any context.
1097 */
Keith Buschfa059b82020-03-04 09:17:01 -08001098static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001099{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001100 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001101
Keith Buschfa059b82020-03-04 09:17:01 -08001102 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001103
Keith Buschfa059b82020-03-04 09:17:01 -08001104 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboec234a652021-10-08 05:59:37 -06001105 nvme_poll_cq(nvmeq, NULL);
Keith Buschfa059b82020-03-04 09:17:01 -08001106 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001107}
1108
Jens Axboe5a72e892021-10-12 09:24:29 -06001109static int nvme_poll(struct blk_mq_hw_ctx *hctx, struct io_comp_batch *iob)
Keith Busch7776db12017-02-24 17:59:28 -05001110{
1111 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001112 bool found;
1113
1114 if (!nvme_cqe_pending(nvmeq))
1115 return 0;
1116
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001117 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboec234a652021-10-08 05:59:37 -06001118 found = nvme_poll_cq(nvmeq, iob);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001119 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001120
Jens Axboedabcefa2018-11-14 09:38:28 -07001121 return found;
1122}
1123
Keith Buschad22c352017-11-07 15:13:12 -07001124static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001125{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001126 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001127 struct nvme_queue *nvmeq = &dev->queues[0];
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001128 struct nvme_command c = { };
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001129
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001130 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001131 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001132 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001133}
1134
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001135static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1136{
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001137 struct nvme_command c = { };
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001138
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139 c.delete_queue.opcode = opcode;
1140 c.delete_queue.qid = cpu_to_le16(id);
1141
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001142 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001143}
1144
1145static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001146 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001147{
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001148 struct nvme_command c = { };
Jens Axboe4b04cc62018-11-05 12:44:33 -07001149 int flags = NVME_QUEUE_PHYS_CONTIG;
1150
Keith Busch7c349dd2019-03-08 10:43:06 -07001151 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001152 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001153
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001154 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001155 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001156 * is attached to the request.
1157 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001158 c.create_cq.opcode = nvme_admin_create_cq;
1159 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1160 c.create_cq.cqid = cpu_to_le16(qid);
1161 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1162 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001163 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001164
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001165 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001166}
1167
1168static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1169 struct nvme_queue *nvmeq)
1170{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001171 struct nvme_ctrl *ctrl = &dev->ctrl;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001172 struct nvme_command c = { };
Keith Busch81c1cd92017-04-04 18:18:12 -04001173 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001174
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001175 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001176 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1177 * set. Since URGENT priority is zeroes, it makes all queues
1178 * URGENT.
1179 */
1180 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1181 flags |= NVME_SQ_PRIO_MEDIUM;
1182
1183 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001184 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001185 * is attached to the request.
1186 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001187 c.create_sq.opcode = nvme_admin_create_sq;
1188 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1189 c.create_sq.sqid = cpu_to_le16(qid);
1190 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1191 c.create_sq.sq_flags = cpu_to_le16(flags);
1192 c.create_sq.cqid = cpu_to_le16(qid);
1193
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001194 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001195}
1196
1197static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1198{
1199 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1200}
1201
1202static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1203{
1204 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1205}
1206
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001207static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001208{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001209 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1210 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001211
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001212 dev_warn(nvmeq->dev->ctrl.device,
1213 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001214 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001215 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001216}
1217
Keith Buschb2a0eb12017-06-07 20:32:50 +02001218static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1219{
Keith Buschb2a0eb12017-06-07 20:32:50 +02001220 /* If true, indicates loss of adapter communication, possibly by a
1221 * NVMe Subsystem reset.
1222 */
1223 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1224
Jianchao Wangad700622018-01-22 22:03:16 +08001225 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1226 switch (dev->ctrl.state) {
1227 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001228 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001229 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001230 default:
1231 break;
1232 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001233
1234 /* We shouldn't reset unless the controller is on fatal error state
1235 * _or_ if we lost the communication with it.
1236 */
1237 if (!(csts & NVME_CSTS_CFS) && !nssro)
1238 return false;
1239
Keith Buschb2a0eb12017-06-07 20:32:50 +02001240 return true;
1241}
1242
1243static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1244{
1245 /* Read a config register to help see what died. */
1246 u16 pci_status;
1247 int result;
1248
1249 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1250 &pci_status);
1251 if (result == PCIBIOS_SUCCESSFUL)
1252 dev_warn(dev->ctrl.device,
1253 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1254 csts, pci_status);
1255 else
1256 dev_warn(dev->ctrl.device,
1257 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1258 csts, result);
1259}
1260
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001261static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001262{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001263 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1264 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001265 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001266 struct request *abort_req;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001267 struct nvme_command cmd = { };
Keith Buschb2a0eb12017-06-07 20:32:50 +02001268 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1269
Wen Xiong651438b2018-02-15 14:05:10 -06001270 /* If PCI error recovery process is happening, we cannot reset or
1271 * the recovery mechanism will surely fail.
1272 */
1273 mb();
1274 if (pci_channel_offline(to_pci_dev(dev->dev)))
1275 return BLK_EH_RESET_TIMER;
1276
Keith Buschb2a0eb12017-06-07 20:32:50 +02001277 /*
1278 * Reset immediately if the controller is failed
1279 */
1280 if (nvme_should_reset(dev, csts)) {
1281 nvme_warn_reset(dev, csts);
1282 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001283 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001284 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001285 }
Keith Buschc30341d2013-12-10 13:10:38 -07001286
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001287 /*
Keith Busch7776db12017-02-24 17:59:28 -05001288 * Did we miss an interrupt?
1289 */
Keith Buschfa059b82020-03-04 09:17:01 -08001290 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe5a72e892021-10-12 09:24:29 -06001291 nvme_poll(req->mq_hctx, NULL);
Keith Buschfa059b82020-03-04 09:17:01 -08001292 else
1293 nvme_poll_irqdisable(nvmeq);
1294
Keith Buschbf392a52020-03-02 08:45:04 -08001295 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001296 dev_warn(dev->ctrl.device,
1297 "I/O %d QID %d timeout, completion polled\n",
1298 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001299 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001300 }
1301
1302 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001303 * Shutdown immediately if controller times out while starting. The
1304 * reset work will see the pci device disabled when it gets the forced
1305 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001306 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001307 */
Keith Busch42441402018-02-08 08:55:34 -07001308 switch (dev->ctrl.state) {
1309 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001310 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001311 fallthrough;
Keith Busch2036f722019-05-14 14:27:53 -06001312 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001313 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001314 "I/O %d QID %d timeout, disable controller\n",
1315 req->tag, nvmeq->qid);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001316 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Tong Zhang7ad92f62020-08-28 10:17:08 -04001317 nvme_dev_disable(dev, true);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001318 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001319 case NVME_CTRL_RESETTING:
1320 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001321 default:
1322 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001323 }
1324
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001325 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08001326 * Shutdown the controller immediately and schedule a reset if the
1327 * command was already aborted once before and still hasn't been
1328 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001329 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001330 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001331 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001332 "I/O %d QID %d timeout, reset controller\n",
1333 req->tag, nvmeq->qid);
Tong Zhang7ad92f62020-08-28 10:17:08 -04001334 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Buscha5cdb682016-01-12 14:41:18 -07001335 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001336 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001337
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001338 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001339 }
Keith Buschc30341d2013-12-10 13:10:38 -07001340
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001341 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1342 atomic_inc(&dev->ctrl.abort_limit);
1343 return BLK_EH_RESET_TIMER;
1344 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001345 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001346
Keith Buschc30341d2013-12-10 13:10:38 -07001347 cmd.abort.opcode = nvme_admin_abort_cmd;
Keith Busch85f74ac2021-10-06 23:50:31 -07001348 cmd.abort.cid = nvme_cid(req);
Keith Buschc30341d2013-12-10 13:10:38 -07001349 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001350
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001351 dev_warn(nvmeq->dev->ctrl.device,
1352 "I/O %d QID %d timeout, aborting\n",
1353 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001354
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001355 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08001356 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001357 if (IS_ERR(abort_req)) {
1358 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001359 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001360 }
Keith Buschc30341d2013-12-10 13:10:38 -07001361
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001362 abort_req->end_io_data = NULL;
Guoqing Jiang8eeed0b2021-01-25 05:49:57 +01001363 blk_execute_rq_nowait(NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001364
Keith Busch7a509a62015-01-07 18:55:53 -07001365 /*
1366 * The aborted req will be completed on receiving the abort req.
1367 * We enable the timer again. If hit twice, it'll cause a device reset,
1368 * as the device then is in a faulty state.
1369 */
Keith Busch07836e62015-02-19 10:34:48 -07001370 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001371}
1372
Keith Buschf435c282014-07-07 09:14:42 -06001373static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001374{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001375 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001376 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001377 if (!nvmeq->sq_cmds)
1378 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001379
Christoph Hellwig63223072018-12-02 17:46:18 +01001380 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001381 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001382 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001383 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001384 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001385 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001386 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001387}
1388
Keith Buscha1a5ef92013-12-16 13:50:00 -05001389static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001390{
1391 int i;
1392
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001393 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001394 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001395 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001396 }
Keith Busch22404272013-07-15 15:02:20 -06001397}
1398
Keith Busch4d115422013-12-10 13:10:40 -07001399/**
1400 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001401 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001402 */
1403static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001404{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001405 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001406 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001407
Christoph Hellwig4e224102018-12-02 17:46:17 +01001408 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001409 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001410
Christoph Hellwig4e224102018-12-02 17:46:17 +01001411 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001412 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001413 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001414 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1415 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001416 return 0;
1417}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001418
Keith Busch8fae2682019-01-04 15:04:33 -07001419static void nvme_suspend_io_queues(struct nvme_dev *dev)
1420{
1421 int i;
1422
1423 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1424 nvme_suspend_queue(&dev->queues[i]);
1425}
1426
Keith Buscha5cdb682016-01-12 14:41:18 -07001427static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001428{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001429 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001430
Keith Buscha5cdb682016-01-12 14:41:18 -07001431 if (shutdown)
1432 nvme_shutdown_ctrl(&dev->ctrl);
1433 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001434 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001435
Keith Buschbf392a52020-03-02 08:45:04 -08001436 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001437}
1438
Keith Buschfa46c6f2020-02-13 01:41:05 +09001439/*
1440 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001441 * that can check this device's completion queues have synced, except
1442 * nvme_poll(). This is the last chance for the driver to see a natural
1443 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001444 */
1445static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1446{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001447 int i;
1448
Dongli Zhang9210c072020-05-27 09:13:52 -07001449 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1450 spin_lock(&dev->queues[i].cq_poll_lock);
Jens Axboec234a652021-10-08 05:59:37 -06001451 nvme_poll_cq(&dev->queues[i], NULL);
Dongli Zhang9210c072020-05-27 09:13:52 -07001452 spin_unlock(&dev->queues[i].cq_poll_lock);
1453 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001454}
1455
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001456static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1457 int entry_size)
1458{
1459 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001460 unsigned q_size_aligned = roundup(q_depth * entry_size,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001461 NVME_CTRL_PAGE_SIZE);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001462
1463 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001464 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Baolin Wang4e523542020-07-03 10:49:21 +08001465
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001466 mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001467 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001468
1469 /*
1470 * Ensure the reduced q_depth is above some threshold where it
1471 * would be better to map queues in system memory with the
1472 * original depth
1473 */
1474 if (q_depth < 64)
1475 return -ENOMEM;
1476 }
1477
1478 return q_depth;
1479}
1480
1481static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001482 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001483{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001484 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001485
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001486 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001487 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001488 if (nvmeq->sq_cmds) {
1489 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1490 nvmeq->sq_cmds);
1491 if (nvmeq->sq_dma_addr) {
1492 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1493 return 0;
1494 }
1495
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001496 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001497 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001498 }
1499
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001500 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001501 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001502 if (!nvmeq->sq_cmds)
1503 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001504 return 0;
1505}
1506
Keith Buscha6ff7262018-04-12 09:16:09 -06001507static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001508{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001509 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001510
Keith Busch62314e42018-01-23 09:16:19 -07001511 if (dev->ctrl.queue_count > qid)
1512 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001513
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001514 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001515 nvmeq->q_depth = depth;
1516 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001517 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001518 if (!nvmeq->cqes)
1519 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001520
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001521 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001522 goto free_cqdma;
1523
Matthew Wilcox091b6092011-02-10 09:56:01 -05001524 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001525 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001526 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001527 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001528 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001529 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001530 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001531 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001532
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001533 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001534
1535 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001536 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1537 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001538 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001539 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001540}
1541
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001542static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001543{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001544 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1545 int nr = nvmeq->dev->ctrl.instance;
1546
1547 if (use_threaded_interrupts) {
1548 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1549 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1550 } else {
1551 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1552 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1553 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001554}
1555
Keith Busch22404272013-07-15 15:02:20 -06001556static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001557{
Keith Busch22404272013-07-15 15:02:20 -06001558 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001559
Keith Busch22404272013-07-15 15:02:20 -06001560 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -07001561 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001562 nvmeq->cq_head = 0;
1563 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001564 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001565 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001566 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001567 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001568 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001569}
1570
Casey Chene4b98522021-07-07 14:14:31 -07001571/*
1572 * Try getting shutdown_lock while setting up IO queues.
1573 */
1574static int nvme_setup_io_queues_trylock(struct nvme_dev *dev)
1575{
1576 /*
1577 * Give up if the lock is being held by nvme_dev_disable.
1578 */
1579 if (!mutex_trylock(&dev->shutdown_lock))
1580 return -ENODEV;
1581
1582 /*
1583 * Controller is in wrong state, fail early.
1584 */
1585 if (dev->ctrl.state != NVME_CTRL_CONNECTING) {
1586 mutex_unlock(&dev->shutdown_lock);
1587 return -ENODEV;
1588 }
1589
1590 return 0;
1591}
1592
Jens Axboe4b04cc62018-11-05 12:44:33 -07001593static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001594{
1595 struct nvme_dev *dev = nvmeq->dev;
1596 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001597 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001598
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001599 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1600
Keith Busch22b55602018-04-12 09:16:10 -06001601 /*
1602 * A queue's vector matches the queue identifier unless the controller
1603 * has only one vector available.
1604 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001605 if (!polled)
1606 vector = dev->num_vecs == 1 ? 0 : qid;
1607 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001608 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001609
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001610 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001611 if (result)
1612 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001613
1614 result = adapter_alloc_sq(dev, qid, nvmeq);
1615 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001616 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001617 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001618 goto release_cq;
1619
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001620 nvmeq->cq_vector = vector;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001621
Casey Chene4b98522021-07-07 14:14:31 -07001622 result = nvme_setup_io_queues_trylock(dev);
1623 if (result)
1624 return result;
1625 nvme_init_queue(nvmeq, qid);
Keith Busch7c349dd2019-03-08 10:43:06 -07001626 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001627 result = queue_request_irq(nvmeq);
1628 if (result < 0)
1629 goto release_sq;
1630 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001631
Christoph Hellwig4e224102018-12-02 17:46:17 +01001632 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Casey Chene4b98522021-07-07 14:14:31 -07001633 mutex_unlock(&dev->shutdown_lock);
Keith Busch22404272013-07-15 15:02:20 -06001634 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001635
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001636release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001637 dev->online_queues--;
Casey Chene4b98522021-07-07 14:14:31 -07001638 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001639 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001640release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001641 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001642 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001643}
1644
Eric Biggersf363b082017-03-30 13:39:16 -07001645static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001646 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001647 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001648 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001649 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001650 .timeout = nvme_timeout,
1651};
1652
Eric Biggersf363b082017-03-30 13:39:16 -07001653static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001654 .queue_rq = nvme_queue_rq,
1655 .complete = nvme_pci_complete_rq,
1656 .commit_rqs = nvme_commit_rqs,
1657 .init_hctx = nvme_init_hctx,
1658 .init_request = nvme_init_request,
1659 .map_queues = nvme_pci_map_queues,
1660 .timeout = nvme_timeout,
1661 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001662};
1663
Keith Buschea191d22015-01-07 18:55:49 -07001664static void nvme_dev_remove_admin(struct nvme_dev *dev)
1665{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001666 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001667 /*
1668 * If the controller was reset during removal, it's possible
1669 * user requests may be waiting on a stopped queue. Start the
1670 * queue to flush these to completion.
1671 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001672 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001673 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001674 blk_mq_free_tag_set(&dev->admin_tagset);
1675 }
1676}
1677
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001678static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1679{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001680 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001681 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1682 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001683
Keith Busch38dabe22017-11-07 15:13:10 -07001684 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08001685 dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001686 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001687 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001688 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001689 dev->admin_tagset.driver_data = dev;
1690
1691 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1692 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001693 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001694
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001695 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1696 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001697 blk_mq_free_tag_set(&dev->admin_tagset);
1698 return -ENOMEM;
1699 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001700 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001701 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001702 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001703 return -ENODEV;
1704 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001705 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001706 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001707
1708 return 0;
1709}
1710
Xu Yu97f6ef62017-05-24 16:39:55 +08001711static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1712{
1713 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1714}
1715
1716static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1717{
1718 struct pci_dev *pdev = to_pci_dev(dev->dev);
1719
1720 if (size <= dev->bar_mapped_size)
1721 return 0;
1722 if (size > pci_resource_len(pdev, 0))
1723 return -ENOMEM;
1724 if (dev->bar)
1725 iounmap(dev->bar);
1726 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1727 if (!dev->bar) {
1728 dev->bar_mapped_size = 0;
1729 return -ENOMEM;
1730 }
1731 dev->bar_mapped_size = size;
1732 dev->dbs = dev->bar + NVME_REG_DBS;
1733
1734 return 0;
1735}
1736
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001737static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001738{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001739 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001740 u32 aqa;
1741 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001742
Xu Yu97f6ef62017-05-24 16:39:55 +08001743 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1744 if (result < 0)
1745 return result;
1746
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001747 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001748 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001749
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001750 if (dev->subsystem &&
1751 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1752 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001753
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001754 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001755 if (result < 0)
1756 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001757
Keith Buscha6ff7262018-04-12 09:16:09 -06001758 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001759 if (result)
1760 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001761
Max Gurtovoy635333e2020-06-16 12:34:22 +03001762 dev->ctrl.numa_node = dev_to_node(dev->dev);
1763
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001764 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001765 aqa = nvmeq->q_depth - 1;
1766 aqa |= aqa << 16;
1767
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001768 writel(aqa, dev->bar + NVME_REG_AQA);
1769 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1770 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001771
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001772 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001773 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001774 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001775
Keith Busch2b25d982014-12-22 12:59:04 -07001776 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001777 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001778 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001779 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001780 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001781 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001782 }
Keith Busch025c5572013-05-01 13:07:51 -06001783
Christoph Hellwig4e224102018-12-02 17:46:17 +01001784 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001785 return result;
1786}
1787
Christoph Hellwig749941f2015-11-26 11:46:39 +01001788static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001789{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001790 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001791 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001792
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001793 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001794 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001795 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001796 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001797 }
1798 }
Keith Busch42f61422014-03-24 10:46:25 -06001799
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001800 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001801 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1802 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1803 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001804 } else {
1805 rw_queues = max;
1806 }
1807
Keith Busch949928c2015-12-17 17:08:15 -07001808 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001809 bool polled = i > rw_queues;
1810
1811 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001812 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001813 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001814 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001815
1816 /*
1817 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001818 * than the desired amount of queues, and even a controller without
1819 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001820 * be useful to upgrade a buggy firmware for example.
1821 */
1822 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001823}
1824
Christoph Hellwig88de4592017-12-20 14:50:00 +01001825static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001826{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001827 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1828
1829 return 1ULL << (12 + 4 * szu);
1830}
1831
1832static u32 nvme_cmb_size(struct nvme_dev *dev)
1833{
1834 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1835}
1836
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001837static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001838{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001839 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001840 resource_size_t bar_size;
1841 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001842 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001843
Keith Busch9fe5c592018-10-31 13:15:29 -06001844 if (dev->cmb_size)
1845 return;
1846
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001847 if (NVME_CAP_CMBS(dev->ctrl.cap))
1848 writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
1849
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001850 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001851 if (!dev->cmbsz)
1852 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001853 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001854
Christoph Hellwig88de4592017-12-20 14:50:00 +01001855 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1856 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001857 bar = NVME_CMB_BIR(dev->cmbloc);
1858 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001859
1860 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001861 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001862
1863 /*
Klaus Jensen20d3bb92021-01-15 07:30:46 +01001864 * Tell the controller about the host side address mapping the CMB,
1865 * and enable CMB decoding for the NVMe 1.4+ scheme:
1866 */
1867 if (NVME_CAP_CMBS(dev->ctrl.cap)) {
1868 hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
1869 (pci_bus_address(pdev, bar) + offset),
1870 dev->bar + NVME_REG_CMBMSC);
1871 }
1872
1873 /*
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001874 * Controllers may support a CMB size larger than their BAR,
1875 * for example, due to being behind a bridge. Reduce the CMB to
1876 * the reported size of the BAR
1877 */
1878 if (size > bar_size - offset)
1879 size = bar_size - offset;
1880
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001881 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1882 dev_warn(dev->ctrl.device,
1883 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001884 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001885 }
1886
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001887 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001888 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1889
1890 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1891 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1892 pci_p2pmem_publish(pdev, true);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001893}
1894
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001895static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001896{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001897 u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001898 u64 dma_addr = dev->host_mem_descs_dma;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07001899 struct nvme_command c = { };
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001900 int ret;
1901
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001902 c.features.opcode = nvme_admin_set_features;
1903 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1904 c.features.dword11 = cpu_to_le32(bits);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001905 c.features.dword12 = cpu_to_le32(host_mem_size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001906 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1907 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1908 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1909
1910 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1911 if (ret) {
1912 dev_warn(dev->ctrl.device,
1913 "failed to set host mem (err %d, flags %#x).\n",
1914 ret, bits);
Keith Buscha5df5e72021-07-27 09:40:43 -07001915 } else
1916 dev->hmb = bits & NVME_HOST_MEM_ENABLE;
1917
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001918 return ret;
1919}
1920
1921static void nvme_free_host_mem(struct nvme_dev *dev)
1922{
1923 int i;
1924
1925 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1926 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001927 size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001928
Liviu Dudaucc667f62018-12-29 17:23:43 +00001929 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1930 le64_to_cpu(desc->addr),
1931 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001932 }
1933
1934 kfree(dev->host_mem_desc_bufs);
1935 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001936 dma_free_coherent(dev->dev,
1937 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1938 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001939 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001940 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001941}
1942
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001943static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1944 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001945{
1946 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001947 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001948 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001949 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001950 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001951 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001952
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001953 tmp = (preferred + chunk_size - 1);
1954 do_div(tmp, chunk_size);
1955 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001956
1957 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1958 max_entries = dev->ctrl.hmmaxd;
1959
Luis Chamberlain750afb02019-01-04 09:23:09 +01001960 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1961 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001962 if (!descs)
1963 goto out;
1964
1965 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1966 if (!bufs)
1967 goto out_free_descs;
1968
Minwoo Im244a8fe2017-11-17 01:34:24 +09001969 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001970 dma_addr_t dma_addr;
1971
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001972 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001973 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1974 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1975 if (!bufs[i])
1976 break;
1977
1978 descs[i].addr = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001979 descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001980 i++;
1981 }
1982
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001983 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001984 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001985
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001986 dev->nr_host_mem_descs = i;
1987 dev->host_mem_size = size;
1988 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001989 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001990 dev->host_mem_desc_bufs = bufs;
1991 return 0;
1992
1993out_free_bufs:
1994 while (--i >= 0) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001995 size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001996
Liviu Dudaucc667f62018-12-29 17:23:43 +00001997 dma_free_attrs(dev->dev, size, bufs[i],
1998 le64_to_cpu(descs[i].addr),
1999 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002000 }
2001
2002 kfree(bufs);
2003out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02002004 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
2005 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002006out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002007 dev->host_mem_descs = NULL;
2008 return -ENOMEM;
2009}
2010
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002011static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
2012{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002013 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
2014 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
2015 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002016
2017 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07002018 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002019 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
2020 if (!min || dev->host_mem_size >= min)
2021 return 0;
2022 nvme_free_host_mem(dev);
2023 }
2024 }
2025
2026 return -ENOMEM;
2027}
2028
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002029static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002030{
2031 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
2032 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
2033 u64 min = (u64)dev->ctrl.hmmin * 4096;
2034 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09002035 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002036
2037 preferred = min(preferred, max);
2038 if (min > max) {
2039 dev_warn(dev->ctrl.device,
2040 "min host memory (%lld MiB) above limit (%d MiB).\n",
2041 min >> ilog2(SZ_1M), max_host_mem_size_mb);
2042 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002043 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002044 }
2045
2046 /*
2047 * If we already have a buffer allocated check if we can reuse it.
2048 */
2049 if (dev->host_mem_descs) {
2050 if (dev->host_mem_size >= min)
2051 enable_bits |= NVME_HOST_MEM_RETURN;
2052 else
2053 nvme_free_host_mem(dev);
2054 }
2055
2056 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002057 if (nvme_alloc_host_mem(dev, min, preferred)) {
2058 dev_warn(dev->ctrl.device,
2059 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002060 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002061 }
2062
2063 dev_info(dev->ctrl.device,
2064 "allocated %lld MiB host memory buffer.\n",
2065 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002066 }
2067
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002068 ret = nvme_set_host_mem(dev, enable_bits);
2069 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002070 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002071 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002072}
2073
Keith Busch05219052021-07-14 14:02:37 -07002074static ssize_t cmb_show(struct device *dev, struct device_attribute *attr,
2075 char *buf)
2076{
2077 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2078
2079 return sysfs_emit(buf, "cmbloc : x%08x\ncmbsz : x%08x\n",
2080 ndev->cmbloc, ndev->cmbsz);
2081}
2082static DEVICE_ATTR_RO(cmb);
2083
Keith Busch1751e972021-07-16 09:22:49 +02002084static ssize_t cmbloc_show(struct device *dev, struct device_attribute *attr,
2085 char *buf)
2086{
2087 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2088
2089 return sysfs_emit(buf, "%u\n", ndev->cmbloc);
2090}
2091static DEVICE_ATTR_RO(cmbloc);
2092
2093static ssize_t cmbsz_show(struct device *dev, struct device_attribute *attr,
2094 char *buf)
2095{
2096 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2097
2098 return sysfs_emit(buf, "%u\n", ndev->cmbsz);
2099}
2100static DEVICE_ATTR_RO(cmbsz);
2101
Keith Buscha5df5e72021-07-27 09:40:43 -07002102static ssize_t hmb_show(struct device *dev, struct device_attribute *attr,
2103 char *buf)
2104{
2105 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2106
2107 return sysfs_emit(buf, "%d\n", ndev->hmb);
2108}
2109
2110static ssize_t hmb_store(struct device *dev, struct device_attribute *attr,
2111 const char *buf, size_t count)
2112{
2113 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2114 bool new;
2115 int ret;
2116
2117 if (strtobool(buf, &new) < 0)
2118 return -EINVAL;
2119
2120 if (new == ndev->hmb)
2121 return count;
2122
2123 if (new) {
2124 ret = nvme_setup_host_mem(ndev);
2125 } else {
2126 ret = nvme_set_host_mem(ndev, 0);
2127 if (!ret)
2128 nvme_free_host_mem(ndev);
2129 }
2130
2131 if (ret < 0)
2132 return ret;
2133
2134 return count;
2135}
2136static DEVICE_ATTR_RW(hmb);
2137
Keith Busch05219052021-07-14 14:02:37 -07002138static umode_t nvme_pci_attrs_are_visible(struct kobject *kobj,
2139 struct attribute *a, int n)
2140{
2141 struct nvme_ctrl *ctrl =
2142 dev_get_drvdata(container_of(kobj, struct device, kobj));
2143 struct nvme_dev *dev = to_nvme_dev(ctrl);
2144
Keith Busch1751e972021-07-16 09:22:49 +02002145 if (a == &dev_attr_cmb.attr ||
2146 a == &dev_attr_cmbloc.attr ||
2147 a == &dev_attr_cmbsz.attr) {
2148 if (!dev->cmbsz)
2149 return 0;
2150 }
Keith Buscha5df5e72021-07-27 09:40:43 -07002151 if (a == &dev_attr_hmb.attr && !ctrl->hmpre)
2152 return 0;
2153
Keith Busch05219052021-07-14 14:02:37 -07002154 return a->mode;
2155}
2156
2157static struct attribute *nvme_pci_attrs[] = {
2158 &dev_attr_cmb.attr,
Keith Busch1751e972021-07-16 09:22:49 +02002159 &dev_attr_cmbloc.attr,
2160 &dev_attr_cmbsz.attr,
Keith Buscha5df5e72021-07-27 09:40:43 -07002161 &dev_attr_hmb.attr,
Keith Busch05219052021-07-14 14:02:37 -07002162 NULL,
2163};
2164
2165static const struct attribute_group nvme_pci_attr_group = {
2166 .attrs = nvme_pci_attrs,
2167 .is_visible = nvme_pci_attrs_are_visible,
2168};
2169
Ming Lei612b7282019-02-16 18:13:10 +01002170/*
2171 * nirqs is the number of interrupts available for write and read
2172 * queues. The core already reserved an interrupt for the admin queue.
2173 */
2174static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002175{
Ming Lei612b7282019-02-16 18:13:10 +01002176 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002177 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002178
Jens Axboe3b6592f2018-10-31 08:36:31 -06002179 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08002180 * If there is no interrupt available for queues, ensure that
Ming Lei612b7282019-02-16 18:13:10 +01002181 * the default queue is set to 1. The affinity set size is
2182 * also set to one, but the irq core ignores it for this case.
2183 *
2184 * If only one interrupt is available or 'write_queue' == 0, combine
2185 * write and read queues.
2186 *
2187 * If 'write_queues' > 0, ensure it leaves room for at least one read
2188 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002189 */
Ming Lei612b7282019-02-16 18:13:10 +01002190 if (!nrirqs) {
2191 nrirqs = 1;
2192 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002193 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002194 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002195 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002196 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002197 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002198 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002199 }
Ming Lei612b7282019-02-16 18:13:10 +01002200
2201 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2202 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2203 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2204 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2205 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002206}
2207
Jens Axboe6451fe72018-12-09 11:21:45 -07002208static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002209{
2210 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002211 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002212 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002213 .calc_sets = nvme_calc_irq_sets,
2214 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002215 };
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002216 unsigned int irq_queues, poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002217
2218 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002219 * Poll queues don't need interrupts, but we need at least one I/O queue
2220 * left over for non-polled I/O.
Jens Axboe6451fe72018-12-09 11:21:45 -07002221 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002222 poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2223 dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002224
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002225 /*
2226 * Initialize for the single interrupt case, will be updated in
2227 * nvme_calc_irq_sets().
2228 */
Ming Lei612b7282019-02-16 18:13:10 +01002229 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2230 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002231
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002232 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002233 * We need interrupts for the admin queue and each non-polled I/O queue,
2234 * but some Apple controllers require all queues to use the first
2235 * vector.
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002236 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002237 irq_queues = 1;
2238 if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2239 irq_queues += (nr_io_queues - poll_queues);
Ming Lei612b7282019-02-16 18:13:10 +01002240 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2241 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002242}
2243
Keith Busch8fae2682019-01-04 15:04:33 -07002244static void nvme_disable_io_queues(struct nvme_dev *dev)
2245{
2246 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2247 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2248}
2249
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002250static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2251{
Niklas Schnellee3aef092020-11-12 09:23:02 +01002252 /*
2253 * If tags are shared with admin queue (Apple bug), then
2254 * make sure we only use one IO queue.
2255 */
2256 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2257 return 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002258 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2259}
2260
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002261static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002262{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002263 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002264 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002265 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002266 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002267 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002268
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002269 /*
2270 * Sample the module parameters once at reset time so that we have
2271 * stable values to work with.
2272 */
2273 dev->nr_write_queues = write_queues;
2274 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002275
Niklas Schnellee3aef092020-11-12 09:23:02 +01002276 nr_io_queues = dev->nr_allocated_queues - 1;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002277 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2278 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002279 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002280
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002281 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002282 return 0;
Niklas Cassel53dc1802021-04-10 20:15:43 +00002283
Casey Chene4b98522021-07-07 14:14:31 -07002284 /*
2285 * Free IRQ resources as soon as NVMEQ_ENABLED bit transitions
2286 * from set to unset. If there is a window to it is truely freed,
2287 * pci_free_irq_vectors() jumping into this window will crash.
2288 * And take lock to avoid racing with pci_free_irq_vectors() in
2289 * nvme_dev_disable() path.
2290 */
2291 result = nvme_setup_io_queues_trylock(dev);
2292 if (result)
2293 return result;
2294 if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
2295 pci_free_irq(pdev, 0, adminq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002296
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002297 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002298 result = nvme_cmb_qdepth(dev, nr_io_queues,
2299 sizeof(struct nvme_command));
2300 if (result > 0)
2301 dev->q_depth = result;
2302 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002303 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002304 }
2305
Xu Yu97f6ef62017-05-24 16:39:55 +08002306 do {
2307 size = db_bar_size(dev, nr_io_queues);
2308 result = nvme_remap_bar(dev, size);
2309 if (!result)
2310 break;
Casey Chene4b98522021-07-07 14:14:31 -07002311 if (!--nr_io_queues) {
2312 result = -ENOMEM;
2313 goto out_unlock;
2314 }
Xu Yu97f6ef62017-05-24 16:39:55 +08002315 } while (1);
2316 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002317
Keith Busch8fae2682019-01-04 15:04:33 -07002318 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002319 /* Deregister the admin queue's interrupt */
Casey Chene4b98522021-07-07 14:14:31 -07002320 if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
2321 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002322
Jens Axboee32efbf2014-11-14 09:49:26 -07002323 /*
2324 * If we enable msix early due to not intx, disable it again before
2325 * setting up the full range we need.
2326 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002327 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002328
2329 result = nvme_setup_irqs(dev, nr_io_queues);
Casey Chene4b98522021-07-07 14:14:31 -07002330 if (result <= 0) {
2331 result = -EIO;
2332 goto out_unlock;
2333 }
Jens Axboe3b6592f2018-10-31 08:36:31 -06002334
Keith Busch22b55602018-04-12 09:16:10 -06002335 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002336 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002337 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002338
Matthew Wilcox063a8092013-06-20 10:53:48 -04002339 /*
2340 * Should investigate if there's a performance win from allocating
2341 * more queues than interrupt vectors; it might allow the submission
2342 * path to scale better, even if the receive path is limited by the
2343 * number of interrupts.
2344 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002345 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002346 if (result)
Casey Chene4b98522021-07-07 14:14:31 -07002347 goto out_unlock;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002348 set_bit(NVMEQ_ENABLED, &adminq->flags);
Casey Chene4b98522021-07-07 14:14:31 -07002349 mutex_unlock(&dev->shutdown_lock);
Keith Busch8fae2682019-01-04 15:04:33 -07002350
2351 result = nvme_create_io_queues(dev);
2352 if (result || dev->online_queues < 2)
2353 return result;
2354
2355 if (dev->online_queues - 1 < dev->max_qid) {
2356 nr_io_queues = dev->online_queues - 1;
2357 nvme_disable_io_queues(dev);
Casey Chene4b98522021-07-07 14:14:31 -07002358 result = nvme_setup_io_queues_trylock(dev);
2359 if (result)
2360 return result;
Keith Busch8fae2682019-01-04 15:04:33 -07002361 nvme_suspend_io_queues(dev);
2362 goto retry;
2363 }
2364 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2365 dev->io_queues[HCTX_TYPE_DEFAULT],
2366 dev->io_queues[HCTX_TYPE_READ],
2367 dev->io_queues[HCTX_TYPE_POLL]);
2368 return 0;
Casey Chene4b98522021-07-07 14:14:31 -07002369out_unlock:
2370 mutex_unlock(&dev->shutdown_lock);
2371 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002372}
2373
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002374static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002375{
2376 struct nvme_queue *nvmeq = req->end_io_data;
2377
2378 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002379 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002380}
2381
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002382static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002383{
2384 struct nvme_queue *nvmeq = req->end_io_data;
2385
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002386 if (error)
2387 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002388
2389 nvme_del_queue_end(req, error);
2390}
2391
2392static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2393{
2394 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2395 struct request *req;
Chaitanya Kulkarnif66e2802021-06-16 15:15:53 -07002396 struct nvme_command cmd = { };
Keith Buschdb3cbff2016-01-12 14:41:17 -07002397
Keith Buschdb3cbff2016-01-12 14:41:17 -07002398 cmd.delete_queue.opcode = opcode;
2399 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2400
Chaitanya Kulkarni39dfe842020-11-09 18:24:00 -08002401 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002402 if (IS_ERR(req))
2403 return PTR_ERR(req);
2404
Keith Buschdb3cbff2016-01-12 14:41:17 -07002405 req->end_io_data = nvmeq;
2406
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002407 init_completion(&nvmeq->delete_done);
Guoqing Jiang8eeed0b2021-01-25 05:49:57 +01002408 blk_execute_rq_nowait(NULL, req, false,
Keith Buschdb3cbff2016-01-12 14:41:17 -07002409 opcode == nvme_admin_delete_cq ?
2410 nvme_del_cq_end : nvme_del_queue_end);
2411 return 0;
2412}
2413
Keith Busch8fae2682019-01-04 15:04:33 -07002414static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002415{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002416 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002417 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002418
Keith Buschdb3cbff2016-01-12 14:41:17 -07002419 retry:
Chaitanya Kulkarnidc96f932020-11-09 16:33:45 -08002420 timeout = NVME_ADMIN_TIMEOUT;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002421 while (nr_queues > 0) {
2422 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2423 break;
2424 nr_queues--;
2425 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002426 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002427 while (sent) {
2428 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2429
2430 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002431 timeout);
2432 if (timeout == 0)
2433 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002434
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002435 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002436 if (nr_queues)
2437 goto retry;
2438 }
2439 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002440}
2441
Keith Busch5d02a5c2019-09-03 09:22:24 -06002442static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002443{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002444 int ret;
2445
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002446 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002447 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002448 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002449 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002450 if (dev->io_queues[HCTX_TYPE_POLL])
2451 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002452 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002453 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002454 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2455 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002456 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002457 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2458 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002459
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002460 /*
2461 * Some Apple controllers requires tags to be unique
2462 * across admin and IO queue, so reserve the first 32
2463 * tags of the IO queue.
2464 */
2465 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2466 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2467
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002468 ret = blk_mq_alloc_tag_set(&dev->tagset);
2469 if (ret) {
2470 dev_warn(dev->ctrl.device,
2471 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002472 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002473 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002474 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002475 } else {
2476 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2477
2478 /* Free previously allocated queues that are no longer usable */
2479 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002480 }
Keith Busch949928c2015-12-17 17:08:15 -07002481
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002482 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002483}
2484
Keith Buschb00a7262016-02-24 09:15:52 -07002485static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002486{
Keith Buschb00a7262016-02-24 09:15:52 -07002487 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002488 struct pci_dev *pdev = to_pci_dev(dev->dev);
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002489 int dma_address_bits = 64;
Keith Busch0877cb02013-07-15 15:02:19 -06002490
2491 if (pci_enable_device_mem(pdev))
2492 return result;
2493
Keith Busch0877cb02013-07-15 15:02:19 -06002494 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002495
Filippo Sironi4bdf2602021-02-10 01:39:42 +01002496 if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
2497 dma_address_bits = 48;
2498 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
Russell King052d0ef2013-06-26 23:49:11 +01002499 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002500
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002501 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002502 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002503 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002504 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002505
2506 /*
Keith Buscha5229052016-04-08 16:09:10 -06002507 * Some devices and/or platforms don't advertise or work with INTx
2508 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2509 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002510 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002511 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2512 if (result < 0)
2513 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002514
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002515 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002516
John Garry7442ddc2020-08-14 23:34:25 +08002517 dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002518 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002519 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002520 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002521 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002522
2523 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002524 * Some Apple controllers require a non-standard SQE size.
2525 * Interestingly they also seem to ignore the CC:IOSQES register
2526 * so we don't bother updating it here.
2527 */
2528 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2529 dev->io_sqes = 7;
2530 else
2531 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002532
2533 /*
2534 * Temporary fix for the Apple controller found in the MacBook8,1 and
2535 * some MacBook7,1 to avoid controller resets and data loss.
2536 */
2537 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2538 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002539 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2540 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002541 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002542 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2543 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002544 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002545 dev->q_depth = 64;
2546 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2547 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002548 }
2549
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002550 /*
2551 * Controllers with the shared tags quirk need the IO queue to be
2552 * big enough so that we get 32 tags for the admin queue
2553 */
2554 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2555 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2556 dev->q_depth = NVME_AQ_DEPTH + 2;
2557 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2558 dev->q_depth);
2559 }
2560
2561
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002562 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002563
Keith Buscha0a34082015-12-07 15:30:31 -07002564 pci_enable_pcie_error_reporting(pdev);
2565 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002566 return 0;
2567
2568 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002569 pci_disable_device(pdev);
2570 return result;
2571}
2572
2573static void nvme_dev_unmap(struct nvme_dev *dev)
2574{
Keith Buschb00a7262016-02-24 09:15:52 -07002575 if (dev->bar)
2576 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002577 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002578}
2579
2580static void nvme_pci_disable(struct nvme_dev *dev)
2581{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002582 struct pci_dev *pdev = to_pci_dev(dev->dev);
2583
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002584 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002585
Keith Buscha0a34082015-12-07 15:30:31 -07002586 if (pci_is_enabled(pdev)) {
2587 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002588 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002589 }
Keith Busch4d115422013-12-10 13:10:40 -07002590}
2591
Keith Buscha5cdb682016-01-12 14:41:18 -07002592static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002593{
Keith Busche43269e2019-05-14 14:07:38 -06002594 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002595 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002596
Keith Busch77bf25e2015-11-26 12:21:29 +01002597 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002598 if (pci_is_enabled(pdev)) {
2599 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2600
Keith Buschebef7362017-06-27 17:44:05 -06002601 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002602 dev->ctrl.state == NVME_CTRL_RESETTING) {
2603 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002604 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002605 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002606 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2607 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002608 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002609
Keith Busch302ad8c2017-03-01 14:22:12 -05002610 /*
2611 * Give the controller a chance to complete all entered requests if
2612 * doing a safe shutdown.
2613 */
Keith Busche43269e2019-05-14 14:07:38 -06002614 if (!dead && shutdown && freeze)
2615 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002616
Jianchao Wang9a915a52018-02-12 20:57:24 +08002617 nvme_stop_queues(&dev->ctrl);
2618
Keith Busch64ee0ac2018-04-12 09:16:08 -06002619 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002620 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002621 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002622 }
Keith Busch8fae2682019-01-04 15:04:33 -07002623 nvme_suspend_io_queues(dev);
2624 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002625 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002626 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002627
Ming Line1958e62016-05-18 14:05:01 -07002628 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2629 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002630 blk_mq_tagset_wait_completed_request(&dev->tagset);
2631 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002632
2633 /*
2634 * The driver will not be starting up queues again if shutting down so
2635 * must flush all entered requests to their failed completion to avoid
2636 * deadlocking blk-mq hot-cpu notifier.
2637 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002638 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002639 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002640 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2641 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2642 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002643 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002644}
2645
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002646static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2647{
2648 if (!nvme_wait_reset(&dev->ctrl))
2649 return -EBUSY;
2650 nvme_dev_disable(dev, shutdown);
2651 return 0;
2652}
2653
Matthew Wilcox091b6092011-02-10 09:56:01 -05002654static int nvme_setup_prp_pools(struct nvme_dev *dev)
2655{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002656 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Christoph Hellwigc61b82c2020-08-18 19:51:59 +02002657 NVME_CTRL_PAGE_SIZE,
2658 NVME_CTRL_PAGE_SIZE, 0);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002659 if (!dev->prp_page_pool)
2660 return -ENOMEM;
2661
Matthew Wilcox99802a72011-02-10 10:30:34 -05002662 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002663 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002664 256, 256, 0);
2665 if (!dev->prp_small_pool) {
2666 dma_pool_destroy(dev->prp_page_pool);
2667 return -ENOMEM;
2668 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002669 return 0;
2670}
2671
2672static void nvme_release_prp_pools(struct nvme_dev *dev)
2673{
2674 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002675 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002676}
2677
Keith Busch770597e2019-09-05 07:52:33 -06002678static void nvme_free_tagset(struct nvme_dev *dev)
2679{
2680 if (dev->tagset.tags)
2681 blk_mq_free_tag_set(&dev->tagset);
2682 dev->ctrl.tagset = NULL;
2683}
2684
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002685static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002686{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002687 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002688
Helen Koikef9f38e32017-04-10 12:51:07 -03002689 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002690 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002691 if (dev->ctrl.admin_q)
2692 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002693 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002694 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002695 put_device(dev->dev);
2696 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002697 kfree(dev);
2698}
2699
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002700static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002701{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002702 /*
2703 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2704 * may be holding this pci_dev's device lock.
2705 */
2706 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002707 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002708 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002709 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002710 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002711 nvme_put_ctrl(&dev->ctrl);
2712}
2713
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002714static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002715{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002716 struct nvme_dev *dev =
2717 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002718 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002719 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002720
Zhihao Cheng77646562021-07-05 21:38:29 +08002721 if (dev->ctrl.state != NVME_CTRL_RESETTING) {
2722 dev_warn(dev->ctrl.device, "ctrl state %d is not RESETTING\n",
2723 dev->ctrl.state);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002724 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002725 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002726 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002727
2728 /*
2729 * If we're called to reset a live controller first shut it down before
2730 * moving on.
2731 */
Keith Buschb00a7262016-02-24 09:15:52 -07002732 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002733 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002734 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002735
Keith Busch5c959d72019-01-23 18:46:11 -07002736 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002737 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002738 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002739 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002740
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002741 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002742 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002743 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002744
Keith Busch0fb59cb2015-01-07 18:55:50 -07002745 result = nvme_alloc_admin_tags(dev);
2746 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002747 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002748
Jens Axboe943e9422018-06-21 09:49:37 -06002749 /*
2750 * Limit the max command size to prevent iod->sg allocations going
2751 * over a single page.
2752 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002753 dev->ctrl.max_hw_sectors = min_t(u32,
2754 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002755 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002756
2757 /*
2758 * Don't limit the IOMMU merged segment size.
2759 */
2760 dma_set_max_seg_size(dev->dev, 0xffffffff);
Jianxiong Gao3d2d8612021-02-01 10:30:17 -08002761 dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002762
Keith Busch5c959d72019-01-23 18:46:11 -07002763 mutex_unlock(&dev->shutdown_lock);
2764
2765 /*
2766 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2767 * initializing procedure here.
2768 */
2769 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2770 dev_warn(dev->ctrl.device,
2771 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002772 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002773 goto out;
2774 }
Jens Axboe943e9422018-06-21 09:49:37 -06002775
Max Gurtovoy95093352020-05-19 17:05:52 +03002776 /*
2777 * We do not support an SGL for metadata (yet), so we are limited to a
2778 * single integrity segment for the separate metadata pointer.
2779 */
2780 dev->ctrl.max_integrity_segments = 1;
2781
Chaitanya Kulkarnif21c47692021-02-28 18:06:04 -08002782 result = nvme_init_ctrl_finish(&dev->ctrl);
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002783 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002784 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002785
Scott Bauere286bcf2017-02-22 10:15:07 -07002786 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2787 if (!dev->ctrl.opal_dev)
2788 dev->ctrl.opal_dev =
2789 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2790 else if (was_suspend)
2791 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2792 } else {
2793 free_opal_dev(dev->ctrl.opal_dev);
2794 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002795 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002796
Helen Koikef9f38e32017-04-10 12:51:07 -03002797 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2798 result = nvme_dbbuf_dma_alloc(dev);
2799 if (result)
2800 dev_warn(dev->dev,
2801 "unable to allocate dma for dbbuf\n");
2802 }
2803
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002804 if (dev->ctrl.hmpre) {
2805 result = nvme_setup_host_mem(dev);
2806 if (result < 0)
2807 goto out;
2808 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002809
Keith Buschf0b50732013-07-15 15:02:21 -06002810 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002811 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002812 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002813
Keith Busch21f033f2016-04-12 11:13:11 -06002814 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002815 * Keep the controller around but remove all namespaces if we don't have
2816 * any working I/O queue.
2817 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002818 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002819 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002820 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002821 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002822 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002823 } else {
Keith Busch25646262016-01-04 09:10:57 -07002824 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002825 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002826 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002827 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002828 }
2829
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002830 /*
2831 * If only admin queue live, keep it to do further investigation or
2832 * recovery.
2833 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002834 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002835 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002836 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002837 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002838 goto out;
2839 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002840
Keith Busch05219052021-07-14 14:02:37 -07002841 if (!dev->attrs_added && !sysfs_create_group(&dev->ctrl.device->kobj,
2842 &nvme_pci_attr_group))
2843 dev->attrs_added = true;
2844
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002845 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002846 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002847
Keith Busch4726bcf2019-02-11 09:23:50 -07002848 out_unlock:
2849 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002850 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002851 if (result)
2852 dev_warn(dev->ctrl.device,
2853 "Removing after probe failure status: %d\n", result);
2854 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002855}
2856
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002857static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002858{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002859 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002860 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002861
2862 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002863 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002864 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002865}
2866
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002867static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002868{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002869 *val = readl(to_nvme_dev(ctrl)->bar + off);
2870 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002871}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002872
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002873static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2874{
2875 writel(val, to_nvme_dev(ctrl)->bar + off);
2876 return 0;
2877}
2878
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002879static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2880{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002881 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002882 return 0;
2883}
2884
Keith Busch97c12222018-03-08 14:50:32 -07002885static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2886{
2887 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2888
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002889 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002890}
2891
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002892static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002893 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002894 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002895 .flags = NVME_F_METADATA_SUPPORTED |
2896 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002897 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002898 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002899 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002900 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002901 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002902 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002903};
Keith Busch4cc06522015-06-05 10:30:08 -06002904
Keith Buschb00a7262016-02-24 09:15:52 -07002905static int nvme_dev_map(struct nvme_dev *dev)
2906{
Keith Buschb00a7262016-02-24 09:15:52 -07002907 struct pci_dev *pdev = to_pci_dev(dev->dev);
2908
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002909 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002910 return -ENODEV;
2911
Xu Yu97f6ef62017-05-24 16:39:55 +08002912 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002913 goto release;
2914
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002915 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002916 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002917 pci_release_mem_regions(pdev);
2918 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002919}
2920
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002921static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002922{
2923 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2924 /*
2925 * Several Samsung devices seem to drop off the PCIe bus
2926 * randomly when APST is on and uses the deepest sleep state.
2927 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2928 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2929 * 950 PRO 256GB", but it seems to be restricted to two Dell
2930 * laptops.
2931 */
2932 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2933 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2934 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2935 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002936 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2937 /*
2938 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002939 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2940 * within few minutes after bootup on a Coffee Lake board -
2941 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002942 */
2943 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002944 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2945 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002946 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002947 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2948 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2949 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2950 /*
2951 * Forcing to use host managed nvme power settings for
2952 * lowest idle power with quick resume latency on
2953 * Samsung and Toshiba SSDs based on suspend behavior
2954 * on Coffee Lake board for LENOVO C640
2955 */
2956 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2957 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2958 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002959 }
2960
2961 return 0;
2962}
2963
Keith Busch181197752018-04-27 13:42:52 -06002964static void nvme_async_probe(void *data, async_cookie_t cookie)
2965{
2966 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002967
Keith Buschbd46a902019-07-29 16:34:52 -06002968 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002969 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002970 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002971}
2972
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002973static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002974{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002975 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002976 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002977 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002978 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002979
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002980 node = dev_to_node(&pdev->dev);
2981 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002982 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002983
2984 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002985 if (!dev)
2986 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002987
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002988 dev->nr_write_queues = write_queues;
2989 dev->nr_poll_queues = poll_queues;
2990 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2991 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2992 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002993 if (!dev->queues)
2994 goto free;
2995
Christoph Hellwige75ec752015-05-22 11:12:39 +02002996 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002997 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002998
Keith Buschb00a7262016-02-24 09:15:52 -07002999 result = nvme_dev_map(dev);
3000 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02003001 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07003002
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003003 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01003004 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01003005 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01003006
3007 result = nvme_setup_prp_pools(dev);
3008 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02003009 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01003010
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05003011 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07003012
Mario Limonciello2744d7a2021-06-09 13:40:17 -05003013 if (!noacpi && acpi_storage_d3(&pdev->dev)) {
David E. Boxdf4f9bc2020-07-09 11:43:33 -07003014 /*
3015 * Some systems use a bios work around to ask for D3 on
3016 * platforms that support kernel managed suspend.
3017 */
3018 dev_info(&pdev->dev,
3019 "platform quirk: setting simple suspend\n");
3020 quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
3021 }
3022
Jens Axboe943e9422018-06-21 09:49:37 -06003023 /*
3024 * Double check that our mempool alloc size will cover the biggest
3025 * command we support.
3026 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +02003027 alloc_size = nvme_pci_iod_alloc_size();
Jens Axboe943e9422018-06-21 09:49:37 -06003028 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
3029
3030 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
3031 mempool_kfree,
3032 (void *) alloc_size,
3033 GFP_KERNEL, node);
3034 if (!dev->iod_mempool) {
3035 result = -ENOMEM;
3036 goto release_pools;
3037 }
3038
Keith Buschb6e44b42018-07-11 16:44:44 -06003039 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
3040 quirks);
3041 if (result)
3042 goto release_mempool;
3043
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003044 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
3045
Keith Buschbd46a902019-07-29 16:34:52 -06003046 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06003047 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02003048
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003049 return 0;
3050
Keith Buschb6e44b42018-07-11 16:44:44 -06003051 release_mempool:
3052 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06003053 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05003054 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02003055 unmap:
3056 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06003057 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02003058 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003059 free:
3060 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003061 kfree(dev);
3062 return result;
3063}
3064
Christoph Hellwig775755e2017-06-01 13:10:38 +02003065static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06003066{
Keith Buscha6739472014-06-23 16:03:21 -06003067 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003068
3069 /*
3070 * We don't need to check the return value from waiting for the reset
3071 * state as pci_dev device lock is held, making it impossible to race
3072 * with ->remove().
3073 */
3074 nvme_disable_prepare_reset(dev, false);
3075 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02003076}
Keith Buschf0d54a52014-05-02 10:40:43 -06003077
Christoph Hellwig775755e2017-06-01 13:10:38 +02003078static void nvme_reset_done(struct pci_dev *pdev)
3079{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07003080 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003081
3082 if (!nvme_try_sched_reset(&dev->ctrl))
3083 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06003084}
3085
Keith Busch09ece142014-01-27 11:29:40 -05003086static void nvme_shutdown(struct pci_dev *pdev)
3087{
3088 struct nvme_dev *dev = pci_get_drvdata(pdev);
Baolin Wang4e523542020-07-03 10:49:21 +08003089
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003090 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05003091}
3092
Keith Busch05219052021-07-14 14:02:37 -07003093static void nvme_remove_attrs(struct nvme_dev *dev)
3094{
3095 if (dev->attrs_added)
3096 sysfs_remove_group(&dev->ctrl.device->kobj,
3097 &nvme_pci_attr_group);
3098}
3099
Keith Buschf58944e2016-02-24 09:15:55 -07003100/*
3101 * The driver's remove may be called on a device in a partially initialized
3102 * state. This function must not have any dependencies on the device state in
3103 * order to proceed.
3104 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003105static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003106{
3107 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07003108
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02003109 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07003110 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003111
Keith Busch6db28ed2017-02-10 18:15:49 -05003112 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003113 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06003114 nvme_dev_disable(dev, true);
Keith Busch6db28ed2017-02-10 18:15:49 -05003115 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06003116
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003117 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03003118 nvme_stop_ctrl(&dev->ctrl);
3119 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07003120 nvme_dev_disable(dev, true);
Keith Busch05219052021-07-14 14:02:37 -07003121 nvme_remove_attrs(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02003122 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07003123 nvme_dev_remove_admin(dev);
3124 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07003125 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07003126 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02003127 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003128}
3129
Jingoo Han671a6012014-02-13 11:19:14 +09003130#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06003131static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3132{
3133 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3134}
3135
3136static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3137{
3138 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3139}
3140
3141static int nvme_resume(struct device *dev)
3142{
3143 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3144 struct nvme_ctrl *ctrl = &ndev->ctrl;
3145
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003146 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06003147 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Busche5ad96f2021-07-27 09:40:44 -07003148 goto reset;
3149 if (ctrl->hmpre && nvme_setup_host_mem(ndev))
3150 goto reset;
3151
Keith Buschd916b1b2019-05-23 09:27:35 -06003152 return 0;
Keith Busche5ad96f2021-07-27 09:40:44 -07003153reset:
3154 return nvme_try_sched_reset(ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06003155}
3156
Keith Buschcd638942013-07-15 15:02:23 -06003157static int nvme_suspend(struct device *dev)
3158{
3159 struct pci_dev *pdev = to_pci_dev(dev);
3160 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06003161 struct nvme_ctrl *ctrl = &ndev->ctrl;
3162 int ret = -EBUSY;
3163
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003164 ndev->last_ps = U32_MAX;
3165
Keith Buschd916b1b2019-05-23 09:27:35 -06003166 /*
3167 * The platform does not remove power for a kernel managed suspend so
3168 * use host managed nvme power settings for lowest idle power if
3169 * possible. This should have quicker resume latency than a full device
3170 * shutdown. But if the firmware is involved after the suspend or the
3171 * device does not support any non-default power states, shut down the
3172 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003173 *
3174 * If ASPM is not enabled for the device, shut down the device and allow
3175 * the PCI bus layer to put it into D3 in order to take the PCIe link
3176 * down, so as to allow the platform to achieve its minimum low-power
3177 * state (which may not be possible if the link is up).
Keith Buschd916b1b2019-05-23 09:27:35 -06003178 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003179 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05003180 !pcie_aspm_enabled(pdev) ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003181 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3182 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003183
3184 nvme_start_freeze(ctrl);
3185 nvme_wait_freeze(ctrl);
3186 nvme_sync_queues(ctrl);
3187
Keith Busch5d02a5c2019-09-03 09:22:24 -06003188 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06003189 goto unfreeze;
3190
Keith Busche5ad96f2021-07-27 09:40:44 -07003191 /*
3192 * Host memory access may not be successful in a system suspend state,
3193 * but the specification allows the controller to access memory in a
3194 * non-operational power state.
3195 */
3196 if (ndev->hmb) {
3197 ret = nvme_set_host_mem(ndev, 0);
3198 if (ret < 0)
3199 goto unfreeze;
3200 }
3201
Keith Buschd916b1b2019-05-23 09:27:35 -06003202 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3203 if (ret < 0)
3204 goto unfreeze;
3205
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003206 /*
3207 * A saved state prevents pci pm from generically controlling the
3208 * device's power. If we're using protocol specific settings, we don't
3209 * want pci interfering.
3210 */
3211 pci_save_state(pdev);
3212
Keith Buschd916b1b2019-05-23 09:27:35 -06003213 ret = nvme_set_power_state(ctrl, ctrl->npss);
3214 if (ret < 0)
3215 goto unfreeze;
3216
3217 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003218 /* discard the saved state */
3219 pci_load_saved_state(pdev, NULL);
3220
Keith Buschd916b1b2019-05-23 09:27:35 -06003221 /*
3222 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02003223 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06003224 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003225 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003226 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003227 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003228unfreeze:
3229 nvme_unfreeze(ctrl);
3230 return ret;
3231}
3232
3233static int nvme_simple_suspend(struct device *dev)
3234{
3235 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Baolin Wang4e523542020-07-03 10:49:21 +08003236
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003237 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003238}
3239
Keith Buschd916b1b2019-05-23 09:27:35 -06003240static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003241{
3242 struct pci_dev *pdev = to_pci_dev(dev);
3243 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003244
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003245 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003246}
3247
YueHaibing21774222019-06-26 10:09:02 +08003248static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003249 .suspend = nvme_suspend,
3250 .resume = nvme_resume,
3251 .freeze = nvme_simple_suspend,
3252 .thaw = nvme_simple_resume,
3253 .poweroff = nvme_simple_suspend,
3254 .restore = nvme_simple_resume,
3255};
3256#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003257
Keith Buscha0a34082015-12-07 15:30:31 -07003258static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3259 pci_channel_state_t state)
3260{
3261 struct nvme_dev *dev = pci_get_drvdata(pdev);
3262
3263 /*
3264 * A frozen channel requires a reset. When detected, this method will
3265 * shutdown the controller to quiesce. The controller will be restarted
3266 * after the slot reset through driver's slot_reset callback.
3267 */
Keith Buscha0a34082015-12-07 15:30:31 -07003268 switch (state) {
3269 case pci_channel_io_normal:
3270 return PCI_ERS_RESULT_CAN_RECOVER;
3271 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003272 dev_warn(dev->ctrl.device,
3273 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003274 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003275 return PCI_ERS_RESULT_NEED_RESET;
3276 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003277 dev_warn(dev->ctrl.device,
3278 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003279 return PCI_ERS_RESULT_DISCONNECT;
3280 }
3281 return PCI_ERS_RESULT_NEED_RESET;
3282}
3283
3284static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3285{
3286 struct nvme_dev *dev = pci_get_drvdata(pdev);
3287
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003288 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003289 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003290 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003291 return PCI_ERS_RESULT_RECOVERED;
3292}
3293
3294static void nvme_error_resume(struct pci_dev *pdev)
3295{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003296 struct nvme_dev *dev = pci_get_drvdata(pdev);
3297
3298 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003299}
3300
Stephen Hemminger1d352032012-09-07 09:33:17 -07003301static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003302 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003303 .slot_reset = nvme_slot_reset,
3304 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003305 .reset_prepare = nvme_reset_prepare,
3306 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003307};
3308
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003309static const struct pci_device_id nvme_id_table[] = {
David Fugate972b13e2020-07-02 15:31:22 -06003310 { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
Keith Busch08095e72016-03-04 13:15:17 -07003311 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003312 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003313 { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
Keith Busch99466e72016-05-02 15:14:24 -06003314 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003315 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003316 { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
Keith Busch99466e72016-05-02 15:14:24 -06003317 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003318 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003319 { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003320 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3321 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003322 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003323 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003324 NVME_QUIRK_MEDIUM_PRIO_SQ |
David Milburnce4cc312020-09-10 16:18:50 -05003325 NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3326 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
James Dingwall62993582019-01-08 10:20:51 -07003327 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3328 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003329 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003330 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3331 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Christoph Hellwig5bedd3a2020-07-28 13:09:03 +02003332 { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3333 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003334 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
Julian Einwag5e112d32021-02-16 13:25:43 +01003335 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3336 NVME_QUIRK_NO_NS_DESC_LIST, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003337 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3338 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003339 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3340 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003341 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3342 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003343 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3344 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3345 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303346 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
Dmitry Monakhovabbb5f52021-03-10 12:06:41 +00003347 NVME_QUIRK_DISABLE_WRITE_ZEROES|
Gopal Tiwari7ee5c782020-12-04 21:46:57 +05303348 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Claus Stovgaardc9e95c32021-02-01 22:08:22 +01003349 { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */
3350 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Pascal Terjan6e6a6822021-02-23 22:10:46 +00003351 { PCI_DEVICE(0x1b4b, 0x1092), /* Lexar 256 GB SSD */
3352 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
3353 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003354 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3355 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003356 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3357 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3358 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Kai-Heng Feng5611ec22020-07-24 01:29:10 +08003359 { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3360 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Kai-Heng Feng02ca0792020-10-13 16:34:45 +08003361 { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3362 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Chaitanya Kulkarni89919922021-01-25 21:19:16 -08003363 { PCI_DEVICE(0x1d97, 0x2263), /* SPCC */
3364 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Zoltán Böszörményidc22c1c2021-02-21 06:12:16 +01003365 { PCI_DEVICE(0x2646, 0x2262), /* KINGSTON SKC2000 NVMe SSD */
3366 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Thorsten Leemhuis538e4a82021-01-29 06:24:42 +01003367 { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */
3368 .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
Filippo Sironi4bdf2602021-02-10 01:39:42 +01003369 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
3370 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3371 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
3372 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3373 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
3374 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3375 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
3376 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3377 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
3378 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3379 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
3380 .driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003381 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3382 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003383 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003384 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3385 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003386 NVME_QUIRK_128_BYTES_SQES |
Keith Buscha2941f62021-09-27 08:43:06 -07003387 NVME_QUIRK_SHARED_TAGS |
3388 NVME_QUIRK_SKIP_CID_GEN },
Andy Shevchenko0b85f592020-08-18 11:35:30 +03003389
3390 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003391 { 0, }
3392};
3393MODULE_DEVICE_TABLE(pci, nvme_id_table);
3394
3395static struct pci_driver nvme_driver = {
3396 .name = "nvme",
3397 .id_table = nvme_id_table,
3398 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003399 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003400 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003401#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003402 .driver = {
3403 .pm = &nvme_dev_pm_ops,
3404 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003405#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003406 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003407 .err_handler = &nvme_err_handler,
3408};
3409
3410static int __init nvme_init(void)
3411{
Christoph Hellwig81101542019-04-30 11:36:52 -04003412 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3413 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3414 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003415 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003416
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003417 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003418}
3419
3420static void __exit nvme_exit(void)
3421{
3422 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003423 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003424}
3425
3426MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3427MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003428MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003429module_init(nvme_init);
3430module_exit(nvme_exit);