blob: 78e4038236466c12d6f050bd314fe3814420ca7a [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100031#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100032#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Jens Axboe3b6592f2018-10-31 08:36:31 -060071static int write_queues;
Minwoo Im483178f2019-06-09 03:02:18 +090072module_param(write_queues, int, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060073MODULE_PARM_DESC(write_queues,
74 "Number of queues to use for writes. If not set, reads and writes "
75 "will share a queue set.");
76
Minwoo Ima232ea02019-06-09 03:02:17 +090077static int poll_queues;
Minwoo Im483178f2019-06-09 03:02:18 +090078module_param(poll_queues, int, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070079MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
80
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081struct nvme_dev;
82struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070083
Keith Buscha5cdb682016-01-12 14:41:18 -070084static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070085static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070086
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050087/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 * Represents an NVM Express device. Each nvme_dev is a PCI function.
89 */
90struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020091 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct blk_mq_tag_set tagset;
93 struct blk_mq_tag_set admin_tagset;
94 u32 __iomem *dbs;
95 struct device *dev;
96 struct dma_pool *prp_page_pool;
97 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 unsigned online_queues;
99 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100100 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600101 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 int q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000103 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100105 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800106 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100107 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100108 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600111 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100112 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600113 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600115 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200116
Jens Axboe943e9422018-06-21 09:49:37 -0600117 mempool_t *iod_mempool;
118
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200119 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300120 u32 *dbbuf_dbs;
121 dma_addr_t dbbuf_dbs_dma_addr;
122 u32 *dbbuf_eis;
123 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200124
125 /* host memory buffer support: */
126 u64 host_mem_size;
127 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200128 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200129 struct nvme_host_mem_buf_desc *host_mem_descs;
130 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500131};
132
weiping zhangb27c1e62017-07-10 16:46:59 +0800133static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
134{
135 int n = 0, ret;
136
137 ret = kstrtoint(val, 10, &n);
138 if (ret != 0 || n < 2)
139 return -EINVAL;
140
141 return param_set_int(val, kp);
142}
143
Helen Koikef9f38e32017-04-10 12:51:07 -0300144static inline unsigned int sq_idx(unsigned int qid, u32 stride)
145{
146 return qid * 2 * stride;
147}
148
149static inline unsigned int cq_idx(unsigned int qid, u32 stride)
150{
151 return (qid * 2 + 1) * stride;
152}
153
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100154static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
155{
156 return container_of(ctrl, struct nvme_dev, ctrl);
157}
158
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 * An NVM Express queue. Each device has at least two (one for admin
161 * commands and one for I/O commands).
162 */
163struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500164 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200165 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000166 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100167 /* only used for poll queues: */
168 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600170 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500171 dma_addr_t sq_dma_addr;
172 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500173 u32 __iomem *q_db;
174 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700175 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500176 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700177 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500178 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600179 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700180 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400181 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000182 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100183 unsigned long flags;
184#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100185#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100186#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700187#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300188 u32 *dbbuf_sq_db;
189 u32 *dbbuf_cq_db;
190 u32 *dbbuf_sq_ei;
191 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100192 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500193};
194
195/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700196 * The nvme_iod describes the data in an I/O.
197 *
198 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
199 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200200 */
201struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800202 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100203 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700204 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100205 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200206 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200207 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200208 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700209 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700210 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100211 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500212};
213
Jens Axboe3b6592f2018-10-31 08:36:31 -0600214static unsigned int max_io_queues(void)
215{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700216 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600217}
218
219static unsigned int max_queue_count(void)
220{
221 /* IO queues + admin queue */
222 return 1 + max_io_queues();
223}
224
Helen Koikef9f38e32017-04-10 12:51:07 -0300225static inline unsigned int nvme_dbbuf_size(u32 stride)
226{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600227 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300228}
229
230static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
231{
232 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
233
234 if (dev->dbbuf_dbs)
235 return 0;
236
237 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
238 &dev->dbbuf_dbs_dma_addr,
239 GFP_KERNEL);
240 if (!dev->dbbuf_dbs)
241 return -ENOMEM;
242 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
243 &dev->dbbuf_eis_dma_addr,
244 GFP_KERNEL);
245 if (!dev->dbbuf_eis) {
246 dma_free_coherent(dev->dev, mem_size,
247 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
248 dev->dbbuf_dbs = NULL;
249 return -ENOMEM;
250 }
251
252 return 0;
253}
254
255static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
256{
257 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
258
259 if (dev->dbbuf_dbs) {
260 dma_free_coherent(dev->dev, mem_size,
261 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
262 dev->dbbuf_dbs = NULL;
263 }
264 if (dev->dbbuf_eis) {
265 dma_free_coherent(dev->dev, mem_size,
266 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
267 dev->dbbuf_eis = NULL;
268 }
269}
270
271static void nvme_dbbuf_init(struct nvme_dev *dev,
272 struct nvme_queue *nvmeq, int qid)
273{
274 if (!dev->dbbuf_dbs || !qid)
275 return;
276
277 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
278 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
279 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
280 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
281}
282
283static void nvme_dbbuf_set(struct nvme_dev *dev)
284{
285 struct nvme_command c;
286
287 if (!dev->dbbuf_dbs)
288 return;
289
290 memset(&c, 0, sizeof(c));
291 c.dbbuf.opcode = nvme_admin_dbbuf;
292 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
293 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
294
295 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200296 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300297 /* Free memory and continue on */
298 nvme_dbbuf_dma_free(dev);
299 }
300}
301
302static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
303{
304 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
305}
306
307/* Update dbbuf and return true if an MMIO is required */
308static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
309 volatile u32 *dbbuf_ei)
310{
311 if (dbbuf_db) {
312 u16 old_value;
313
314 /*
315 * Ensure that the queue is written before updating
316 * the doorbell in memory
317 */
318 wmb();
319
320 old_value = *dbbuf_db;
321 *dbbuf_db = value;
322
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700323 /*
324 * Ensure that the doorbell is updated before reading the event
325 * index from memory. The controller needs to provide similar
326 * ordering to ensure the envent index is updated before reading
327 * the doorbell.
328 */
329 mb();
330
Helen Koikef9f38e32017-04-10 12:51:07 -0300331 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
332 return false;
333 }
334
335 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500336}
337
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700338/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700339 * Will slightly overestimate the number of pages needed. This is OK
340 * as it only leads to a small amount of wasted memory for the lifetime of
341 * the I/O.
342 */
343static int nvme_npages(unsigned size, struct nvme_dev *dev)
344{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100345 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
346 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700347 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
348}
349
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700350/*
351 * Calculates the number of pages needed for the SGL segments. For example a 4k
352 * page can accommodate 256 SGL descriptors.
353 */
354static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100355{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700356 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100357}
358
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700359static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
360 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700361{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700362 size_t alloc_size;
363
364 if (use_sgl)
365 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
366 else
367 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
368
369 return alloc_size + sizeof(struct scatterlist) * nseg;
370}
371
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700372static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
373 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500374{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200376 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700377
Keith Busch42483222015-06-01 09:29:54 -0600378 WARN_ON(hctx_idx != 0);
379 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
380 WARN_ON(nvmeq->tags);
381
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700382 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600383 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700384 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500385}
386
Keith Busch4af0e212015-06-08 10:08:13 -0600387static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
388{
389 struct nvme_queue *nvmeq = hctx->driver_data;
390
391 nvmeq->tags = NULL;
392}
393
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700394static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
395 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200398 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500399
Keith Busch42483222015-06-01 09:29:54 -0600400 if (!nvmeq->tags)
401 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402
Keith Busch42483222015-06-01 09:29:54 -0600403 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700404 hctx->driver_data = nvmeq;
405 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500406}
407
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600408static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
409 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500410{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600411 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100412 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200413 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200414 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700415
416 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100417 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600418
419 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700420 return 0;
421}
422
Jens Axboe3b6592f2018-10-31 08:36:31 -0600423static int queue_irq_offset(struct nvme_dev *dev)
424{
425 /* if we have more than 1 vec, admin queue offsets us by 1 */
426 if (dev->num_vecs > 1)
427 return 1;
428
429 return 0;
430}
431
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200432static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
433{
434 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600435 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200436
Jens Axboe3b6592f2018-10-31 08:36:31 -0600437 offset = queue_irq_offset(dev);
438 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
439 struct blk_mq_queue_map *map = &set->map[i];
440
441 map->nr_queues = dev->io_queues[i];
442 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100443 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100444 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600445 }
446
Jens Axboe4b04cc62018-11-05 12:44:33 -0700447 /*
448 * The poll queue(s) doesn't have an IRQ (and hence IRQ
449 * affinity), so use the regular blk-mq cpu mapping
450 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600451 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600452 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700453 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
454 else
455 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600456 qoff += map->nr_queues;
457 offset += map->nr_queues;
458 }
459
460 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200461}
462
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700463/*
464 * Write sq tail if we are asked to, or if the next command would wrap.
465 */
466static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
467{
468 if (!write_sq) {
469 u16 next_tail = nvmeq->sq_tail + 1;
470
471 if (next_tail == nvmeq->q_depth)
472 next_tail = 0;
473 if (next_tail != nvmeq->last_sq_tail)
474 return;
475 }
476
477 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
478 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
479 writel(nvmeq->sq_tail, nvmeq->q_db);
480 nvmeq->last_sq_tail = nvmeq->sq_tail;
481}
482
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500483/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200484 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500485 * @nvmeq: The queue to use
486 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700487 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500488 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700489static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
490 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500491{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200492 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000493 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
494 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200495 if (++nvmeq->sq_tail == nvmeq->q_depth)
496 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700497 nvme_write_sq_db(nvmeq, write_sq);
498 spin_unlock(&nvmeq->sq_lock);
499}
500
501static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
502{
503 struct nvme_queue *nvmeq = hctx->driver_data;
504
505 spin_lock(&nvmeq->sq_lock);
506 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
507 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200508 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500509}
510
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700511static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700512{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100513 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700514 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700515}
516
Minwoo Im955b1b52017-12-20 16:30:50 +0900517static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
518{
519 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100520 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900521 unsigned int avg_seg_size;
522
Keith Busch20469a32018-01-17 22:04:37 +0100523 if (nseg == 0)
524 return false;
525
526 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900527
528 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
529 return false;
530 if (!iod->nvmeq->qid)
531 return false;
532 if (!sgl_threshold || avg_seg_size < sgl_threshold)
533 return false;
534 return true;
535}
536
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700537static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500538{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100539 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700540 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
541 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500542 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500543
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700544 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300545 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
546 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700547 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700548 }
549
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700550 WARN_ON_ONCE(!iod->nents);
551
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600552 if (is_pci_p2pdma_page(sg_page(iod->sg)))
553 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
554 rq_dma_dir(req));
555 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700556 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
557
558
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500559 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700560 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
561 dma_addr);
562
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500563 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700564 void *addr = nvme_pci_iod_list(req)[i];
565
566 if (iod->use_sgl) {
567 struct nvme_sgl_desc *sg_list = addr;
568
569 next_dma_addr =
570 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
571 } else {
572 __le64 *prp_list = addr;
573
574 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
575 }
576
577 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
578 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500579 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700580
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700581 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600582}
583
Keith Buschd0877472017-09-15 13:05:38 -0400584static void nvme_print_sgl(struct scatterlist *sgl, int nents)
585{
586 int i;
587 struct scatterlist *sg;
588
589 for_each_sg(sgl, sg, nents, i) {
590 dma_addr_t phys = sg_phys(sg);
591 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
592 "dma_address:%pad dma_length:%d\n",
593 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
594 sg_dma_len(sg));
595 }
596}
597
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700598static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
599 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500600{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100601 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500602 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100603 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500604 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500605 int dma_len = sg_dma_len(sg);
606 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100607 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500608 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500609 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700610 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500611 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500612 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500613
Keith Busch1d090622014-06-23 11:34:01 -0600614 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200615 if (length <= 0) {
616 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700617 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200618 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500619
Keith Busch1d090622014-06-23 11:34:01 -0600620 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500621 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600622 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500623 } else {
624 sg = sg_next(sg);
625 dma_addr = sg_dma_address(sg);
626 dma_len = sg_dma_len(sg);
627 }
628
Keith Busch1d090622014-06-23 11:34:01 -0600629 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600630 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700631 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500632 }
633
Keith Busch1d090622014-06-23 11:34:01 -0600634 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500635 if (nprps <= (256 / 8)) {
636 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500637 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500638 } else {
639 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500640 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500641 }
642
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200643 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400644 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600645 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500646 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400647 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400648 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500649 list[0] = prp_list;
650 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500651 i = 0;
652 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600653 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500654 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200655 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500656 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400657 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500658 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400659 prp_list[0] = old_prp_list[i - 1];
660 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
661 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500662 }
663 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600664 dma_len -= page_size;
665 dma_addr += page_size;
666 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500667 if (length <= 0)
668 break;
669 if (dma_len > 0)
670 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400671 if (unlikely(dma_len < 0))
672 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500673 sg = sg_next(sg);
674 dma_addr = sg_dma_address(sg);
675 dma_len = sg_dma_len(sg);
676 }
677
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700678done:
679 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
680 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
681
Keith Busch86eea282017-07-12 15:59:07 -0400682 return BLK_STS_OK;
683
684 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400685 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
686 "Invalid SGL for payload:%d nents:%d\n",
687 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400688 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500689}
690
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700691static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
692 struct scatterlist *sg)
693{
694 sge->addr = cpu_to_le64(sg_dma_address(sg));
695 sge->length = cpu_to_le32(sg_dma_len(sg));
696 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
697}
698
699static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
700 dma_addr_t dma_addr, int entries)
701{
702 sge->addr = cpu_to_le64(dma_addr);
703 if (entries < SGES_PER_PAGE) {
704 sge->length = cpu_to_le32(entries * sizeof(*sge));
705 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
706 } else {
707 sge->length = cpu_to_le32(PAGE_SIZE);
708 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
709 }
710}
711
712static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100713 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700714{
715 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700716 struct dma_pool *pool;
717 struct nvme_sgl_desc *sg_list;
718 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700719 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100720 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700721
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700722 /* setting the transfer type as SGL */
723 cmd->flags = NVME_CMD_SGL_METABUF;
724
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100725 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700726 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
727 return BLK_STS_OK;
728 }
729
730 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
731 pool = dev->prp_small_pool;
732 iod->npages = 0;
733 } else {
734 pool = dev->prp_page_pool;
735 iod->npages = 1;
736 }
737
738 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
739 if (!sg_list) {
740 iod->npages = -1;
741 return BLK_STS_RESOURCE;
742 }
743
744 nvme_pci_iod_list(req)[0] = sg_list;
745 iod->first_dma = sgl_dma;
746
747 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
748
749 do {
750 if (i == SGES_PER_PAGE) {
751 struct nvme_sgl_desc *old_sg_desc = sg_list;
752 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
753
754 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
755 if (!sg_list)
756 return BLK_STS_RESOURCE;
757
758 i = 0;
759 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
760 sg_list[i++] = *link;
761 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
762 }
763
764 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700765 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100766 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700767
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700768 return BLK_STS_OK;
769}
770
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700771static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
772 struct request *req, struct nvme_rw_command *cmnd,
773 struct bio_vec *bv)
774{
775 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
776 unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;
777
778 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
779 if (dma_mapping_error(dev->dev, iod->first_dma))
780 return BLK_STS_RESOURCE;
781 iod->dma_len = bv->bv_len;
782
783 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
784 if (bv->bv_len > first_prp_len)
785 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
786 return 0;
787}
788
Christoph Hellwig29791052019-03-05 05:54:18 -0700789static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
790 struct request *req, struct nvme_rw_command *cmnd,
791 struct bio_vec *bv)
792{
793 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
794
795 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
796 if (dma_mapping_error(dev->dev, iod->first_dma))
797 return BLK_STS_RESOURCE;
798 iod->dma_len = bv->bv_len;
799
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200800 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700801 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
802 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
803 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
804 return 0;
805}
806
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200807static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100808 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200809{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100810 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700811 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100812 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200813
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700814 if (blk_rq_nr_phys_segments(req) == 1) {
815 struct bio_vec bv = req_bvec(req);
816
817 if (!is_pci_p2pdma_page(bv.bv_page)) {
818 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
819 return nvme_setup_prp_simple(dev, req,
820 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700821
822 if (iod->nvmeq->qid &&
823 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
824 return nvme_setup_sgl_simple(dev, req,
825 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700826 }
827 }
828
829 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700830 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
831 if (!iod->sg)
832 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700833 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700834 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200835 if (!iod->nents)
836 goto out;
837
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600838 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600839 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
840 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600841 else
842 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700843 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100844 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200845 goto out;
846
Christoph Hellwig70479b72019-03-05 05:59:02 -0700847 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900848 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100849 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700850 else
851 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200852out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700853 if (ret != BLK_STS_OK)
854 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200855 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200856}
857
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700858static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
859 struct nvme_command *cmnd)
860{
861 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
862
863 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
864 rq_dma_dir(req), 0);
865 if (dma_mapping_error(dev->dev, iod->meta_dma))
866 return BLK_STS_IOERR;
867 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
868 return 0;
869}
870
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700871/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200872 * NOTE: ns is NULL when called on the admin queue.
873 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200874static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700875 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600876{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700877 struct nvme_ns *ns = hctx->queue->queuedata;
878 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200879 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700880 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700881 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200882 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200883 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700884
Christoph Hellwig9b048112019-03-03 08:04:01 -0700885 iod->aborted = 0;
886 iod->npages = -1;
887 iod->nents = 0;
888
Jens Axboed1f06f42018-05-17 18:31:49 +0200889 /*
890 * We should not need to do this, but we're still using this to
891 * ensure we can drain requests on a dying queue.
892 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100893 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200894 return BLK_STS_IOERR;
895
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700896 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200897 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100898 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600899
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200900 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100901 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200902 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700903 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200904 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700905
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700906 if (blk_integrity_rq(req)) {
907 ret = nvme_map_metadata(dev, req, &cmnd);
908 if (ret)
909 goto out_unmap_data;
910 }
911
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100912 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700913 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200914 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700915out_unmap_data:
916 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700917out_free_cmd:
918 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200919 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500920}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500921
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200922static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100923{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100924 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700925 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100926
Christoph Hellwig915f04c2019-03-03 08:13:03 -0700927 nvme_cleanup_cmd(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700928 if (blk_integrity_rq(req))
929 dma_unmap_page(dev->dev, iod->meta_dma,
930 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700931 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700932 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200933 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500934}
935
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100936/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600937static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100938{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600939 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
940 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100941}
942
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300943static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500944{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300945 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500946
Keith Busch397c6992018-06-06 08:13:05 -0600947 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
948 nvmeq->dbbuf_cq_ei))
949 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300950}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500951
Jens Axboe5cb525c2018-05-17 18:31:50 +0200952static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300953{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200954 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300955 struct request *req;
956
957 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
958 dev_warn(nvmeq->dev->ctrl.device,
959 "invalid id %d completed on queue %d\n",
960 cqe->command_id, le16_to_cpu(cqe->sq_id));
961 return;
962 }
963
964 /*
965 * AEN requests are special as they don't time out and can
966 * survive any kind of queue freeze and often don't respond to
967 * aborts. We don't even bother to allocate a struct request
968 * for them but rather special case them here.
969 */
970 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700971 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300972 nvme_complete_async_event(&nvmeq->dev->ctrl,
973 cqe->status, &cqe->result);
974 return;
975 }
976
977 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100978 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300979 nvme_end_request(req, cqe->status, cqe->result);
980}
981
Jens Axboe5cb525c2018-05-17 18:31:50 +0200982static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500983{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200984 while (start != end) {
985 nvme_handle_cqe(nvmeq, start);
986 if (++start == nvmeq->q_depth)
987 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300988 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700989}
990
Jens Axboe5cb525c2018-05-17 18:31:50 +0200991static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700992{
Hongbo Yaodcca1662019-01-07 10:22:07 +0800993 if (nvmeq->cq_head == nvmeq->q_depth - 1) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200994 nvmeq->cq_head = 0;
995 nvmeq->cq_phase = !nvmeq->cq_phase;
Hongbo Yaodcca1662019-01-07 10:22:07 +0800996 } else {
997 nvmeq->cq_head++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500998 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200999}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001000
Jens Axboe1052b8a2018-11-26 08:21:49 -07001001static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
1002 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001003{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001004 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001005
1006 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001007 while (nvme_cqe_pending(nvmeq)) {
1008 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1009 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001010 nvme_update_cq_head(nvmeq);
1011 }
1012 *end = nvmeq->cq_head;
1013
1014 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001015 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001016 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001017}
1018
1019static irqreturn_t nvme_irq(int irq, void *data)
1020{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001021 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001022 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001023 u16 start, end;
1024
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001025 /*
1026 * The rmb/wmb pair ensures we see all updates from a previous run of
1027 * the irq handler, even if that was on another CPU.
1028 */
1029 rmb();
Jens Axboe68fa9db2018-05-21 08:41:52 -06001030 if (nvmeq->cq_head != nvmeq->last_cq_head)
1031 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001032 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001033 nvmeq->last_cq_head = nvmeq->cq_head;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001034 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001035
Jens Axboe68fa9db2018-05-21 08:41:52 -06001036 if (start != end) {
1037 nvme_complete_cqes(nvmeq, start, end);
1038 return IRQ_HANDLED;
1039 }
1040
1041 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001042}
1043
1044static irqreturn_t nvme_irq_check(int irq, void *data)
1045{
1046 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001047 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001048 return IRQ_WAKE_THREAD;
1049 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001050}
1051
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001052/*
1053 * Poll for completions any queue, including those not dedicated to polling.
1054 * Can be called from any context.
1055 */
1056static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001057{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001058 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001059 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001060 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001061
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001062 /*
1063 * For a poll queue we need to protect against the polling thread
1064 * using the CQ lock. For normal interrupt driven threads we have
1065 * to disable the interrupt to avoid racing with it.
1066 */
Keith Busch7c349dd2019-03-08 10:43:06 -07001067 if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001068 spin_lock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001069 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001070 spin_unlock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001071 } else {
1072 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1073 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001074 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001075 }
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001076
Jens Axboe5cb525c2018-05-17 18:31:50 +02001077 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001078 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001079}
1080
Jens Axboe97431392018-11-16 09:48:21 -07001081static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001082{
1083 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001084 u16 start, end;
1085 bool found;
1086
1087 if (!nvme_cqe_pending(nvmeq))
1088 return 0;
1089
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001090 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001091 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001092 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001093
1094 nvme_complete_cqes(nvmeq, start, end);
1095 return found;
1096}
1097
Keith Buschad22c352017-11-07 15:13:12 -07001098static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001099{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001100 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001101 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001102 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001103
1104 memset(&c, 0, sizeof(c));
1105 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001106 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001107 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001108}
1109
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001110static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1111{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001112 struct nvme_command c;
1113
1114 memset(&c, 0, sizeof(c));
1115 c.delete_queue.opcode = opcode;
1116 c.delete_queue.qid = cpu_to_le16(id);
1117
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001118 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001119}
1120
1121static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001122 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001123{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001124 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001125 int flags = NVME_QUEUE_PHYS_CONTIG;
1126
Keith Busch7c349dd2019-03-08 10:43:06 -07001127 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001128 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001129
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001130 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001131 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001132 * is attached to the request.
1133 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001134 memset(&c, 0, sizeof(c));
1135 c.create_cq.opcode = nvme_admin_create_cq;
1136 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1137 c.create_cq.cqid = cpu_to_le16(qid);
1138 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1139 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001140 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001141
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001142 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001143}
1144
1145static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1146 struct nvme_queue *nvmeq)
1147{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001148 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001149 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001150 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001151
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001152 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001153 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1154 * set. Since URGENT priority is zeroes, it makes all queues
1155 * URGENT.
1156 */
1157 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1158 flags |= NVME_SQ_PRIO_MEDIUM;
1159
1160 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001161 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001162 * is attached to the request.
1163 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001164 memset(&c, 0, sizeof(c));
1165 c.create_sq.opcode = nvme_admin_create_sq;
1166 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1167 c.create_sq.sqid = cpu_to_le16(qid);
1168 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1169 c.create_sq.sq_flags = cpu_to_le16(flags);
1170 c.create_sq.cqid = cpu_to_le16(qid);
1171
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001172 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001173}
1174
1175static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1176{
1177 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1178}
1179
1180static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1181{
1182 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1183}
1184
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001185static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001186{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001187 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1188 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001189
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001190 dev_warn(nvmeq->dev->ctrl.device,
1191 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001192 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001193 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001194}
1195
Keith Buschb2a0eb12017-06-07 20:32:50 +02001196static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1197{
1198
1199 /* If true, indicates loss of adapter communication, possibly by a
1200 * NVMe Subsystem reset.
1201 */
1202 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1203
Jianchao Wangad700622018-01-22 22:03:16 +08001204 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1205 switch (dev->ctrl.state) {
1206 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001207 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001208 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001209 default:
1210 break;
1211 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001212
1213 /* We shouldn't reset unless the controller is on fatal error state
1214 * _or_ if we lost the communication with it.
1215 */
1216 if (!(csts & NVME_CSTS_CFS) && !nssro)
1217 return false;
1218
Keith Buschb2a0eb12017-06-07 20:32:50 +02001219 return true;
1220}
1221
1222static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1223{
1224 /* Read a config register to help see what died. */
1225 u16 pci_status;
1226 int result;
1227
1228 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1229 &pci_status);
1230 if (result == PCIBIOS_SUCCESSFUL)
1231 dev_warn(dev->ctrl.device,
1232 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1233 csts, pci_status);
1234 else
1235 dev_warn(dev->ctrl.device,
1236 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1237 csts, result);
1238}
1239
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001240static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001241{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001242 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1243 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001244 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001245 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001246 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001247 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1248
Wen Xiong651438b2018-02-15 14:05:10 -06001249 /* If PCI error recovery process is happening, we cannot reset or
1250 * the recovery mechanism will surely fail.
1251 */
1252 mb();
1253 if (pci_channel_offline(to_pci_dev(dev->dev)))
1254 return BLK_EH_RESET_TIMER;
1255
Keith Buschb2a0eb12017-06-07 20:32:50 +02001256 /*
1257 * Reset immediately if the controller is failed
1258 */
1259 if (nvme_should_reset(dev, csts)) {
1260 nvme_warn_reset(dev, csts);
1261 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001262 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001263 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001264 }
Keith Buschc30341d2013-12-10 13:10:38 -07001265
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001266 /*
Keith Busch7776db12017-02-24 17:59:28 -05001267 * Did we miss an interrupt?
1268 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001269 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001270 dev_warn(dev->ctrl.device,
1271 "I/O %d QID %d timeout, completion polled\n",
1272 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001273 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001274 }
1275
1276 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001277 * Shutdown immediately if controller times out while starting. The
1278 * reset work will see the pci device disabled when it gets the forced
1279 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001280 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001281 */
Keith Busch42441402018-02-08 08:55:34 -07001282 switch (dev->ctrl.state) {
1283 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001284 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1285 /* fall through */
1286 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001287 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001288 "I/O %d QID %d timeout, disable controller\n",
1289 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001290 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001291 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001292 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001293 case NVME_CTRL_RESETTING:
1294 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001295 default:
1296 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001297 }
1298
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001299 /*
1300 * Shutdown the controller immediately and schedule a reset if the
1301 * command was already aborted once before and still hasn't been
1302 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001303 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001304 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001305 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001306 "I/O %d QID %d timeout, reset controller\n",
1307 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001308 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001309 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001310
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001311 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001312 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001313 }
Keith Buschc30341d2013-12-10 13:10:38 -07001314
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001315 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1316 atomic_inc(&dev->ctrl.abort_limit);
1317 return BLK_EH_RESET_TIMER;
1318 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001319 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001320
Keith Buschc30341d2013-12-10 13:10:38 -07001321 memset(&cmd, 0, sizeof(cmd));
1322 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001323 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001324 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001325
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001326 dev_warn(nvmeq->dev->ctrl.device,
1327 "I/O %d QID %d timeout, aborting\n",
1328 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001329
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001330 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001331 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001332 if (IS_ERR(abort_req)) {
1333 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001334 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001335 }
Keith Buschc30341d2013-12-10 13:10:38 -07001336
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001337 abort_req->timeout = ADMIN_TIMEOUT;
1338 abort_req->end_io_data = NULL;
1339 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001340
Keith Busch7a509a62015-01-07 18:55:53 -07001341 /*
1342 * The aborted req will be completed on receiving the abort req.
1343 * We enable the timer again. If hit twice, it'll cause a device reset,
1344 * as the device then is in a faulty state.
1345 */
Keith Busch07836e62015-02-19 10:34:48 -07001346 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001347}
1348
Keith Buschf435c282014-07-07 09:14:42 -06001349static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001350{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001351 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001352 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001353 if (!nvmeq->sq_cmds)
1354 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001355
Christoph Hellwig63223072018-12-02 17:46:18 +01001356 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001357 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001358 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001359 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001360 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001361 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001362 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001363}
1364
Keith Buscha1a5ef92013-12-16 13:50:00 -05001365static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001366{
1367 int i;
1368
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001369 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001370 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001371 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001372 }
Keith Busch22404272013-07-15 15:02:20 -06001373}
1374
Keith Busch4d115422013-12-10 13:10:40 -07001375/**
1376 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001377 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001378 */
1379static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001380{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001381 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001382 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001383
Christoph Hellwig4e224102018-12-02 17:46:17 +01001384 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001385 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001386
Christoph Hellwig4e224102018-12-02 17:46:17 +01001387 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001388 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001389 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001390 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1391 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001392 return 0;
1393}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001394
Keith Busch8fae2682019-01-04 15:04:33 -07001395static void nvme_suspend_io_queues(struct nvme_dev *dev)
1396{
1397 int i;
1398
1399 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1400 nvme_suspend_queue(&dev->queues[i]);
1401}
1402
Keith Buscha5cdb682016-01-12 14:41:18 -07001403static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001404{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001405 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001406
Keith Buscha5cdb682016-01-12 14:41:18 -07001407 if (shutdown)
1408 nvme_shutdown_ctrl(&dev->ctrl);
1409 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001410 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001411
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001412 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413}
1414
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001415static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1416 int entry_size)
1417{
1418 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001419 unsigned q_size_aligned = roundup(q_depth * entry_size,
1420 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001421
1422 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001423 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001424 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001425 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001426
1427 /*
1428 * Ensure the reduced q_depth is above some threshold where it
1429 * would be better to map queues in system memory with the
1430 * original depth
1431 */
1432 if (q_depth < 64)
1433 return -ENOMEM;
1434 }
1435
1436 return q_depth;
1437}
1438
1439static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001440 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001441{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001442 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001443
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001444 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001445 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001446 if (nvmeq->sq_cmds) {
1447 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1448 nvmeq->sq_cmds);
1449 if (nvmeq->sq_dma_addr) {
1450 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1451 return 0;
1452 }
1453
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001454 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001455 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001456 }
1457
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001458 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001459 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001460 if (!nvmeq->sq_cmds)
1461 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001462 return 0;
1463}
1464
Keith Buscha6ff7262018-04-12 09:16:09 -06001465static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001466{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001467 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001468
Keith Busch62314e42018-01-23 09:16:19 -07001469 if (dev->ctrl.queue_count > qid)
1470 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001471
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001472 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001473 nvmeq->q_depth = depth;
1474 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001475 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001476 if (!nvmeq->cqes)
1477 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001479 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480 goto free_cqdma;
1481
Matthew Wilcox091b6092011-02-10 09:56:01 -05001482 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001483 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001484 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001485 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001486 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001487 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001488 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001489 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001490
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001491 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001492
1493 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001494 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1495 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001496 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001497 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001498}
1499
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001500static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001501{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001502 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1503 int nr = nvmeq->dev->ctrl.instance;
1504
1505 if (use_threaded_interrupts) {
1506 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1507 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1508 } else {
1509 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1510 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1511 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001512}
1513
Keith Busch22404272013-07-15 15:02:20 -06001514static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001515{
Keith Busch22404272013-07-15 15:02:20 -06001516 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001517
Keith Busch22404272013-07-15 15:02:20 -06001518 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001519 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001520 nvmeq->cq_head = 0;
1521 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001522 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001523 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001524 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001525 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001526 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001527}
1528
Jens Axboe4b04cc62018-11-05 12:44:33 -07001529static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001530{
1531 struct nvme_dev *dev = nvmeq->dev;
1532 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001533 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001534
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001535 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1536
Keith Busch22b55602018-04-12 09:16:10 -06001537 /*
1538 * A queue's vector matches the queue identifier unless the controller
1539 * has only one vector available.
1540 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001541 if (!polled)
1542 vector = dev->num_vecs == 1 ? 0 : qid;
1543 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001544 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001545
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001546 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001547 if (result)
1548 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001549
1550 result = adapter_alloc_sq(dev, qid, nvmeq);
1551 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001552 return result;
1553 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001554 goto release_cq;
1555
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001556 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001557 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001558
Keith Busch7c349dd2019-03-08 10:43:06 -07001559 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001560 result = queue_request_irq(nvmeq);
1561 if (result < 0)
1562 goto release_sq;
1563 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001564
Christoph Hellwig4e224102018-12-02 17:46:17 +01001565 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001566 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001567
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001568release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001569 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001570 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001571release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001572 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001573 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001574}
1575
Eric Biggersf363b082017-03-30 13:39:16 -07001576static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001577 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001578 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001579 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001580 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001581 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001582 .timeout = nvme_timeout,
1583};
1584
Eric Biggersf363b082017-03-30 13:39:16 -07001585static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001586 .queue_rq = nvme_queue_rq,
1587 .complete = nvme_pci_complete_rq,
1588 .commit_rqs = nvme_commit_rqs,
1589 .init_hctx = nvme_init_hctx,
1590 .init_request = nvme_init_request,
1591 .map_queues = nvme_pci_map_queues,
1592 .timeout = nvme_timeout,
1593 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001594};
1595
Keith Buschea191d22015-01-07 18:55:49 -07001596static void nvme_dev_remove_admin(struct nvme_dev *dev)
1597{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001598 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001599 /*
1600 * If the controller was reset during removal, it's possible
1601 * user requests may be waiting on a stopped queue. Start the
1602 * queue to flush these to completion.
1603 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001604 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001605 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001606 blk_mq_free_tag_set(&dev->admin_tagset);
1607 }
1608}
1609
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001610static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1611{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001612 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001613 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1614 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001615
Keith Busch38dabe22017-11-07 15:13:10 -07001616 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001617 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001618 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001619 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001620 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001621 dev->admin_tagset.driver_data = dev;
1622
1623 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1624 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001625 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001626
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001627 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1628 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001629 blk_mq_free_tag_set(&dev->admin_tagset);
1630 return -ENOMEM;
1631 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001632 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001633 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001634 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001635 return -ENODEV;
1636 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001637 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001638 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001639
1640 return 0;
1641}
1642
Xu Yu97f6ef62017-05-24 16:39:55 +08001643static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1644{
1645 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1646}
1647
1648static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1649{
1650 struct pci_dev *pdev = to_pci_dev(dev->dev);
1651
1652 if (size <= dev->bar_mapped_size)
1653 return 0;
1654 if (size > pci_resource_len(pdev, 0))
1655 return -ENOMEM;
1656 if (dev->bar)
1657 iounmap(dev->bar);
1658 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1659 if (!dev->bar) {
1660 dev->bar_mapped_size = 0;
1661 return -ENOMEM;
1662 }
1663 dev->bar_mapped_size = size;
1664 dev->dbs = dev->bar + NVME_REG_DBS;
1665
1666 return 0;
1667}
1668
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001669static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001670{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001671 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001672 u32 aqa;
1673 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001674
Xu Yu97f6ef62017-05-24 16:39:55 +08001675 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1676 if (result < 0)
1677 return result;
1678
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001679 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001680 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001681
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001682 if (dev->subsystem &&
1683 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1684 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001685
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001686 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001687 if (result < 0)
1688 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001689
Keith Buscha6ff7262018-04-12 09:16:09 -06001690 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001691 if (result)
1692 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001693
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001694 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001695 aqa = nvmeq->q_depth - 1;
1696 aqa |= aqa << 16;
1697
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001698 writel(aqa, dev->bar + NVME_REG_AQA);
1699 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1700 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001701
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001702 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001703 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001704 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001705
Keith Busch2b25d982014-12-22 12:59:04 -07001706 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001707 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001708 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001709 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001710 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001711 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001712 }
Keith Busch025c5572013-05-01 13:07:51 -06001713
Christoph Hellwig4e224102018-12-02 17:46:17 +01001714 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001715 return result;
1716}
1717
Christoph Hellwig749941f2015-11-26 11:46:39 +01001718static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001719{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001720 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001721 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001722
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001723 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001724 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001725 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001726 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001727 }
1728 }
Keith Busch42f61422014-03-24 10:46:25 -06001729
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001730 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001731 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1732 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1733 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001734 } else {
1735 rw_queues = max;
1736 }
1737
Keith Busch949928c2015-12-17 17:08:15 -07001738 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001739 bool polled = i > rw_queues;
1740
1741 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001742 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001743 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001744 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001745
1746 /*
1747 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001748 * than the desired amount of queues, and even a controller without
1749 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001750 * be useful to upgrade a buggy firmware for example.
1751 */
1752 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001753}
1754
Stephen Bates202021c2016-10-05 20:01:12 -06001755static ssize_t nvme_cmb_show(struct device *dev,
1756 struct device_attribute *attr,
1757 char *buf)
1758{
1759 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1760
Stephen Batesc9658092016-12-16 11:54:50 -07001761 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001762 ndev->cmbloc, ndev->cmbsz);
1763}
1764static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1765
Christoph Hellwig88de4592017-12-20 14:50:00 +01001766static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001767{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001768 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1769
1770 return 1ULL << (12 + 4 * szu);
1771}
1772
1773static u32 nvme_cmb_size(struct nvme_dev *dev)
1774{
1775 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1776}
1777
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001778static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001779{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001780 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001781 resource_size_t bar_size;
1782 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001783 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001784
Keith Busch9fe5c592018-10-31 13:15:29 -06001785 if (dev->cmb_size)
1786 return;
1787
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001788 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001789 if (!dev->cmbsz)
1790 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001791 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001792
Christoph Hellwig88de4592017-12-20 14:50:00 +01001793 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1794 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001795 bar = NVME_CMB_BIR(dev->cmbloc);
1796 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001797
1798 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001799 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001800
1801 /*
1802 * Controllers may support a CMB size larger than their BAR,
1803 * for example, due to being behind a bridge. Reduce the CMB to
1804 * the reported size of the BAR
1805 */
1806 if (size > bar_size - offset)
1807 size = bar_size - offset;
1808
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001809 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1810 dev_warn(dev->ctrl.device,
1811 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001812 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001813 }
1814
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001815 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001816 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1817
1818 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1819 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1820 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001821
1822 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1823 &dev_attr_cmb.attr, NULL))
1824 dev_warn(dev->ctrl.device,
1825 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001826}
1827
1828static inline void nvme_release_cmb(struct nvme_dev *dev)
1829{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001830 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001831 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1832 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001833 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001834 }
1835}
1836
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001837static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001838{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001839 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001840 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001841 int ret;
1842
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001843 memset(&c, 0, sizeof(c));
1844 c.features.opcode = nvme_admin_set_features;
1845 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1846 c.features.dword11 = cpu_to_le32(bits);
1847 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1848 ilog2(dev->ctrl.page_size));
1849 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1850 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1851 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1852
1853 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1854 if (ret) {
1855 dev_warn(dev->ctrl.device,
1856 "failed to set host mem (err %d, flags %#x).\n",
1857 ret, bits);
1858 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001859 return ret;
1860}
1861
1862static void nvme_free_host_mem(struct nvme_dev *dev)
1863{
1864 int i;
1865
1866 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1867 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1868 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1869
Liviu Dudaucc667f62018-12-29 17:23:43 +00001870 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1871 le64_to_cpu(desc->addr),
1872 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001873 }
1874
1875 kfree(dev->host_mem_desc_bufs);
1876 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001877 dma_free_coherent(dev->dev,
1878 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1879 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001880 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001881 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001882}
1883
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001884static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1885 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001886{
1887 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001888 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001889 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001890 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001892 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001893
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001894 tmp = (preferred + chunk_size - 1);
1895 do_div(tmp, chunk_size);
1896 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001897
1898 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1899 max_entries = dev->ctrl.hmmaxd;
1900
Luis Chamberlain750afb02019-01-04 09:23:09 +01001901 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1902 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001903 if (!descs)
1904 goto out;
1905
1906 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1907 if (!bufs)
1908 goto out_free_descs;
1909
Minwoo Im244a8fe2017-11-17 01:34:24 +09001910 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001911 dma_addr_t dma_addr;
1912
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001913 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001914 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1915 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1916 if (!bufs[i])
1917 break;
1918
1919 descs[i].addr = cpu_to_le64(dma_addr);
1920 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1921 i++;
1922 }
1923
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001924 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001925 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001926
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001927 dev->nr_host_mem_descs = i;
1928 dev->host_mem_size = size;
1929 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001930 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001931 dev->host_mem_desc_bufs = bufs;
1932 return 0;
1933
1934out_free_bufs:
1935 while (--i >= 0) {
1936 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1937
Liviu Dudaucc667f62018-12-29 17:23:43 +00001938 dma_free_attrs(dev->dev, size, bufs[i],
1939 le64_to_cpu(descs[i].addr),
1940 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001941 }
1942
1943 kfree(bufs);
1944out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001945 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1946 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001947out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001948 dev->host_mem_descs = NULL;
1949 return -ENOMEM;
1950}
1951
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001952static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1953{
1954 u32 chunk_size;
1955
1956 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001957 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001958 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001959 chunk_size /= 2) {
1960 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1961 if (!min || dev->host_mem_size >= min)
1962 return 0;
1963 nvme_free_host_mem(dev);
1964 }
1965 }
1966
1967 return -ENOMEM;
1968}
1969
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001970static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001971{
1972 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1973 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1974 u64 min = (u64)dev->ctrl.hmmin * 4096;
1975 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001976 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001977
1978 preferred = min(preferred, max);
1979 if (min > max) {
1980 dev_warn(dev->ctrl.device,
1981 "min host memory (%lld MiB) above limit (%d MiB).\n",
1982 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1983 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001984 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001985 }
1986
1987 /*
1988 * If we already have a buffer allocated check if we can reuse it.
1989 */
1990 if (dev->host_mem_descs) {
1991 if (dev->host_mem_size >= min)
1992 enable_bits |= NVME_HOST_MEM_RETURN;
1993 else
1994 nvme_free_host_mem(dev);
1995 }
1996
1997 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001998 if (nvme_alloc_host_mem(dev, min, preferred)) {
1999 dev_warn(dev->ctrl.device,
2000 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002001 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002002 }
2003
2004 dev_info(dev->ctrl.device,
2005 "allocated %lld MiB host memory buffer.\n",
2006 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002007 }
2008
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002009 ret = nvme_set_host_mem(dev, enable_bits);
2010 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002011 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002012 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002013}
2014
Ming Lei612b7282019-02-16 18:13:10 +01002015/*
2016 * nirqs is the number of interrupts available for write and read
2017 * queues. The core already reserved an interrupt for the admin queue.
2018 */
2019static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002020{
Ming Lei612b7282019-02-16 18:13:10 +01002021 struct nvme_dev *dev = affd->priv;
2022 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002023
Jens Axboe3b6592f2018-10-31 08:36:31 -06002024 /*
Ming Lei612b7282019-02-16 18:13:10 +01002025 * If there is no interupt available for queues, ensure that
2026 * the default queue is set to 1. The affinity set size is
2027 * also set to one, but the irq core ignores it for this case.
2028 *
2029 * If only one interrupt is available or 'write_queue' == 0, combine
2030 * write and read queues.
2031 *
2032 * If 'write_queues' > 0, ensure it leaves room for at least one read
2033 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002034 */
Ming Lei612b7282019-02-16 18:13:10 +01002035 if (!nrirqs) {
2036 nrirqs = 1;
2037 nr_read_queues = 0;
2038 } else if (nrirqs == 1 || !write_queues) {
2039 nr_read_queues = 0;
2040 } else if (write_queues >= nrirqs) {
2041 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002042 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002043 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002044 }
Ming Lei612b7282019-02-16 18:13:10 +01002045
2046 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2047 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2048 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2049 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2050 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002051}
2052
Jens Axboe6451fe72018-12-09 11:21:45 -07002053static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002054{
2055 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002056 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002057 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002058 .calc_sets = nvme_calc_irq_sets,
2059 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002060 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002061 unsigned int irq_queues, this_p_queues;
Minwoo Imdad77d62019-06-09 03:02:19 +09002062 unsigned int nr_cpus = num_possible_cpus();
Jens Axboe6451fe72018-12-09 11:21:45 -07002063
2064 /*
2065 * Poll queues don't need interrupts, but we need at least one IO
2066 * queue left over for non-polled IO.
2067 */
2068 this_p_queues = poll_queues;
2069 if (this_p_queues >= nr_io_queues) {
2070 this_p_queues = nr_io_queues - 1;
2071 irq_queues = 1;
2072 } else {
Minwoo Imdad77d62019-06-09 03:02:19 +09002073 if (nr_cpus < nr_io_queues - this_p_queues)
2074 irq_queues = nr_cpus + 1;
2075 else
2076 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002077 }
2078 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002079
Ming Lei612b7282019-02-16 18:13:10 +01002080 /* Initialize for the single interrupt case */
2081 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2082 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002083
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002084 /*
2085 * Some Apple controllers require all queues to use the
2086 * first vector.
2087 */
2088 if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
2089 irq_queues = 1;
2090
Ming Lei612b7282019-02-16 18:13:10 +01002091 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2092 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002093}
2094
Keith Busch8fae2682019-01-04 15:04:33 -07002095static void nvme_disable_io_queues(struct nvme_dev *dev)
2096{
2097 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2098 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2099}
2100
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002101static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002102{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002103 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002104 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002105 int result, nr_io_queues;
2106 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002107
Jens Axboe3b6592f2018-10-31 08:36:31 -06002108 nr_io_queues = max_io_queues();
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002109
2110 /*
2111 * If tags are shared with admin queue (Apple bug), then
2112 * make sure we only use one IO queue.
2113 */
2114 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2115 nr_io_queues = 1;
2116
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002117 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2118 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002119 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002120
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002121 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002122 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002123
2124 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002125
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002126 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002127 result = nvme_cmb_qdepth(dev, nr_io_queues,
2128 sizeof(struct nvme_command));
2129 if (result > 0)
2130 dev->q_depth = result;
2131 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002132 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002133 }
2134
Xu Yu97f6ef62017-05-24 16:39:55 +08002135 do {
2136 size = db_bar_size(dev, nr_io_queues);
2137 result = nvme_remap_bar(dev, size);
2138 if (!result)
2139 break;
2140 if (!--nr_io_queues)
2141 return -ENOMEM;
2142 } while (1);
2143 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002144
Keith Busch8fae2682019-01-04 15:04:33 -07002145 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002146 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002147 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002148
Jens Axboee32efbf2014-11-14 09:49:26 -07002149 /*
2150 * If we enable msix early due to not intx, disable it again before
2151 * setting up the full range we need.
2152 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002153 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002154
2155 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002156 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002157 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002158
Keith Busch22b55602018-04-12 09:16:10 -06002159 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002160 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002161 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002162
Matthew Wilcox063a8092013-06-20 10:53:48 -04002163 /*
2164 * Should investigate if there's a performance win from allocating
2165 * more queues than interrupt vectors; it might allow the submission
2166 * path to scale better, even if the receive path is limited by the
2167 * number of interrupts.
2168 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002169 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002170 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002171 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002172 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002173
2174 result = nvme_create_io_queues(dev);
2175 if (result || dev->online_queues < 2)
2176 return result;
2177
2178 if (dev->online_queues - 1 < dev->max_qid) {
2179 nr_io_queues = dev->online_queues - 1;
2180 nvme_disable_io_queues(dev);
2181 nvme_suspend_io_queues(dev);
2182 goto retry;
2183 }
2184 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2185 dev->io_queues[HCTX_TYPE_DEFAULT],
2186 dev->io_queues[HCTX_TYPE_READ],
2187 dev->io_queues[HCTX_TYPE_POLL]);
2188 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002189}
2190
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002191static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002192{
2193 struct nvme_queue *nvmeq = req->end_io_data;
2194
2195 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002196 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002197}
2198
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002199static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002200{
2201 struct nvme_queue *nvmeq = req->end_io_data;
2202
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002203 if (error)
2204 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002205
2206 nvme_del_queue_end(req, error);
2207}
2208
2209static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2210{
2211 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2212 struct request *req;
2213 struct nvme_command cmd;
2214
2215 memset(&cmd, 0, sizeof(cmd));
2216 cmd.delete_queue.opcode = opcode;
2217 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2218
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002219 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002220 if (IS_ERR(req))
2221 return PTR_ERR(req);
2222
2223 req->timeout = ADMIN_TIMEOUT;
2224 req->end_io_data = nvmeq;
2225
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002226 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002227 blk_execute_rq_nowait(q, NULL, req, false,
2228 opcode == nvme_admin_delete_cq ?
2229 nvme_del_cq_end : nvme_del_queue_end);
2230 return 0;
2231}
2232
Keith Busch8fae2682019-01-04 15:04:33 -07002233static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002234{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002235 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002236 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002237
Keith Buschdb3cbff2016-01-12 14:41:17 -07002238 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002239 timeout = ADMIN_TIMEOUT;
2240 while (nr_queues > 0) {
2241 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2242 break;
2243 nr_queues--;
2244 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002245 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002246 while (sent) {
2247 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2248
2249 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002250 timeout);
2251 if (timeout == 0)
2252 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002253
2254 /* handle any remaining CQEs */
2255 if (opcode == nvme_admin_delete_cq &&
2256 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2257 nvme_poll_irqdisable(nvmeq, -1);
2258
2259 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002260 if (nr_queues)
2261 goto retry;
2262 }
2263 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002264}
2265
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002266/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002267 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002268 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002269static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002270{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002271 int ret;
2272
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002273 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002274 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002275 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002276 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002277 if (dev->io_queues[HCTX_TYPE_POLL])
2278 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002279 dev->tagset.timeout = NVME_IO_TIMEOUT;
2280 dev->tagset.numa_node = dev_to_node(dev->dev);
2281 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002282 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002283 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002284 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2285 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002286
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002287 /*
2288 * Some Apple controllers requires tags to be unique
2289 * across admin and IO queue, so reserve the first 32
2290 * tags of the IO queue.
2291 */
2292 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2293 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2294
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002295 ret = blk_mq_alloc_tag_set(&dev->tagset);
2296 if (ret) {
2297 dev_warn(dev->ctrl.device,
2298 "IO queues tagset allocation failed %d\n", ret);
2299 return ret;
2300 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002301 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002302 } else {
2303 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2304
2305 /* Free previously allocated queues that are no longer usable */
2306 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002307 }
Keith Busch949928c2015-12-17 17:08:15 -07002308
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002309 nvme_dbbuf_set(dev);
Keith Busche1e5e562015-02-19 13:39:03 -07002310 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002311}
2312
Keith Buschb00a7262016-02-24 09:15:52 -07002313static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002314{
Keith Buschb00a7262016-02-24 09:15:52 -07002315 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002316 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002317
2318 if (pci_enable_device_mem(pdev))
2319 return result;
2320
Keith Busch0877cb02013-07-15 15:02:19 -06002321 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002322
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002323 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002324 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002325
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002326 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002327 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002328 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002329 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002330
2331 /*
Keith Buscha5229052016-04-08 16:09:10 -06002332 * Some devices and/or platforms don't advertise or work with INTx
2333 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2334 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002335 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002336 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2337 if (result < 0)
2338 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002339
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002340 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002341
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002342 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002343 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002344 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002345 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002346 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002347
2348 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002349 * Some Apple controllers require a non-standard SQE size.
2350 * Interestingly they also seem to ignore the CC:IOSQES register
2351 * so we don't bother updating it here.
2352 */
2353 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2354 dev->io_sqes = 7;
2355 else
2356 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002357
2358 /*
2359 * Temporary fix for the Apple controller found in the MacBook8,1 and
2360 * some MacBook7,1 to avoid controller resets and data loss.
2361 */
2362 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2363 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002364 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2365 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002366 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002367 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2368 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002369 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002370 dev->q_depth = 64;
2371 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2372 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002373 }
2374
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002375 /*
2376 * Controllers with the shared tags quirk need the IO queue to be
2377 * big enough so that we get 32 tags for the admin queue
2378 */
2379 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2380 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2381 dev->q_depth = NVME_AQ_DEPTH + 2;
2382 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2383 dev->q_depth);
2384 }
2385
2386
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002387 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002388
Keith Buscha0a34082015-12-07 15:30:31 -07002389 pci_enable_pcie_error_reporting(pdev);
2390 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002391 return 0;
2392
2393 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002394 pci_disable_device(pdev);
2395 return result;
2396}
2397
2398static void nvme_dev_unmap(struct nvme_dev *dev)
2399{
Keith Buschb00a7262016-02-24 09:15:52 -07002400 if (dev->bar)
2401 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002402 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002403}
2404
2405static void nvme_pci_disable(struct nvme_dev *dev)
2406{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002407 struct pci_dev *pdev = to_pci_dev(dev->dev);
2408
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002409 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002410
Keith Buscha0a34082015-12-07 15:30:31 -07002411 if (pci_is_enabled(pdev)) {
2412 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002413 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002414 }
Keith Busch4d115422013-12-10 13:10:40 -07002415}
2416
Keith Buscha5cdb682016-01-12 14:41:18 -07002417static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002418{
Keith Busche43269e2019-05-14 14:07:38 -06002419 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002420 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002421
Keith Busch77bf25e2015-11-26 12:21:29 +01002422 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002423 if (pci_is_enabled(pdev)) {
2424 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2425
Keith Buschebef7362017-06-27 17:44:05 -06002426 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002427 dev->ctrl.state == NVME_CTRL_RESETTING) {
2428 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002429 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002430 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002431 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2432 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002433 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002434
Keith Busch302ad8c2017-03-01 14:22:12 -05002435 /*
2436 * Give the controller a chance to complete all entered requests if
2437 * doing a safe shutdown.
2438 */
Keith Busche43269e2019-05-14 14:07:38 -06002439 if (!dead && shutdown && freeze)
2440 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002441
Jianchao Wang9a915a52018-02-12 20:57:24 +08002442 nvme_stop_queues(&dev->ctrl);
2443
Keith Busch64ee0ac2018-04-12 09:16:08 -06002444 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002445 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002446 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002447 }
Keith Busch8fae2682019-01-04 15:04:33 -07002448 nvme_suspend_io_queues(dev);
2449 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002450 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002451
Ming Line1958e62016-05-18 14:05:01 -07002452 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2453 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002454 blk_mq_tagset_wait_completed_request(&dev->tagset);
2455 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002456
2457 /*
2458 * The driver will not be starting up queues again if shutting down so
2459 * must flush all entered requests to their failed completion to avoid
2460 * deadlocking blk-mq hot-cpu notifier.
2461 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002462 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002463 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002464 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2465 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2466 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002467 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002468}
2469
Matthew Wilcox091b6092011-02-10 09:56:01 -05002470static int nvme_setup_prp_pools(struct nvme_dev *dev)
2471{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002472 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002473 PAGE_SIZE, PAGE_SIZE, 0);
2474 if (!dev->prp_page_pool)
2475 return -ENOMEM;
2476
Matthew Wilcox99802a72011-02-10 10:30:34 -05002477 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002478 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002479 256, 256, 0);
2480 if (!dev->prp_small_pool) {
2481 dma_pool_destroy(dev->prp_page_pool);
2482 return -ENOMEM;
2483 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002484 return 0;
2485}
2486
2487static void nvme_release_prp_pools(struct nvme_dev *dev)
2488{
2489 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002490 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002491}
2492
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002493static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002494{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002495 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002496
Helen Koikef9f38e32017-04-10 12:51:07 -03002497 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002498 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002499 if (dev->tagset.tags)
2500 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002501 if (dev->ctrl.admin_q)
2502 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002503 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002504 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002505 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002506 kfree(dev);
2507}
2508
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002509static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002510{
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002511 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002512 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002513 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002514 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002515 nvme_put_ctrl(&dev->ctrl);
2516}
2517
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002518static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002519{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002520 struct nvme_dev *dev =
2521 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002522 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002523 int result;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002524 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002525
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002526 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2527 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002528 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002529 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002530
2531 /*
2532 * If we're called to reset a live controller first shut it down before
2533 * moving on.
2534 */
Keith Buschb00a7262016-02-24 09:15:52 -07002535 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002536 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002537 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002538
Keith Busch5c959d72019-01-23 18:46:11 -07002539 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002540 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002541 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002542 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002543
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002544 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002545 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002546 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002547
Keith Busch0fb59cb2015-01-07 18:55:50 -07002548 result = nvme_alloc_admin_tags(dev);
2549 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002550 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002551
Jens Axboe943e9422018-06-21 09:49:37 -06002552 /*
2553 * Limit the max command size to prevent iod->sg allocations going
2554 * over a single page.
2555 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002556 dev->ctrl.max_hw_sectors = min_t(u32,
2557 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002558 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002559
2560 /*
2561 * Don't limit the IOMMU merged segment size.
2562 */
2563 dma_set_max_seg_size(dev->dev, 0xffffffff);
2564
Keith Busch5c959d72019-01-23 18:46:11 -07002565 mutex_unlock(&dev->shutdown_lock);
2566
2567 /*
2568 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2569 * initializing procedure here.
2570 */
2571 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2572 dev_warn(dev->ctrl.device,
2573 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002574 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002575 goto out;
2576 }
Jens Axboe943e9422018-06-21 09:49:37 -06002577
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002578 result = nvme_init_identify(&dev->ctrl);
2579 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002580 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002581
Scott Bauere286bcf2017-02-22 10:15:07 -07002582 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2583 if (!dev->ctrl.opal_dev)
2584 dev->ctrl.opal_dev =
2585 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2586 else if (was_suspend)
2587 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2588 } else {
2589 free_opal_dev(dev->ctrl.opal_dev);
2590 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002591 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002592
Helen Koikef9f38e32017-04-10 12:51:07 -03002593 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2594 result = nvme_dbbuf_dma_alloc(dev);
2595 if (result)
2596 dev_warn(dev->dev,
2597 "unable to allocate dma for dbbuf\n");
2598 }
2599
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002600 if (dev->ctrl.hmpre) {
2601 result = nvme_setup_host_mem(dev);
2602 if (result < 0)
2603 goto out;
2604 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002605
Keith Buschf0b50732013-07-15 15:02:21 -06002606 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002607 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002608 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002609
Keith Busch21f033f2016-04-12 11:13:11 -06002610 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002611 * Keep the controller around but remove all namespaces if we don't have
2612 * any working I/O queue.
2613 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002614 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002615 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002616 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002617 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002618 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002619 } else {
Keith Busch25646262016-01-04 09:10:57 -07002620 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002621 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002622 /* hit this only when allocate tagset fails */
2623 if (nvme_dev_add(dev))
2624 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002625 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002626 }
2627
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002628 /*
2629 * If only admin queue live, keep it to do further investigation or
2630 * recovery.
2631 */
2632 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2633 dev_warn(dev->ctrl.device,
2634 "failed to mark controller state %d\n", new_state);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002635 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002636 goto out;
2637 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002638
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002639 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002640 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002641
Keith Busch4726bcf2019-02-11 09:23:50 -07002642 out_unlock:
2643 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002644 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002645 if (result)
2646 dev_warn(dev->ctrl.device,
2647 "Removing after probe failure status: %d\n", result);
2648 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002649}
2650
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002651static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002652{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002653 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002654 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002655
2656 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002657 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002658 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002659}
2660
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002661static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002662{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002663 *val = readl(to_nvme_dev(ctrl)->bar + off);
2664 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002665}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002666
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002667static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2668{
2669 writel(val, to_nvme_dev(ctrl)->bar + off);
2670 return 0;
2671}
2672
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002673static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2674{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002675 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002676 return 0;
2677}
2678
Keith Busch97c12222018-03-08 14:50:32 -07002679static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2680{
2681 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2682
2683 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2684}
2685
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002686static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002687 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002688 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002689 .flags = NVME_F_METADATA_SUPPORTED |
2690 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002691 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002692 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002693 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002694 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002695 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002696 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002697};
Keith Busch4cc06522015-06-05 10:30:08 -06002698
Keith Buschb00a7262016-02-24 09:15:52 -07002699static int nvme_dev_map(struct nvme_dev *dev)
2700{
Keith Buschb00a7262016-02-24 09:15:52 -07002701 struct pci_dev *pdev = to_pci_dev(dev->dev);
2702
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002703 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002704 return -ENODEV;
2705
Xu Yu97f6ef62017-05-24 16:39:55 +08002706 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002707 goto release;
2708
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002709 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002710 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002711 pci_release_mem_regions(pdev);
2712 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002713}
2714
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002715static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002716{
2717 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2718 /*
2719 * Several Samsung devices seem to drop off the PCIe bus
2720 * randomly when APST is on and uses the deepest sleep state.
2721 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2722 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2723 * 950 PRO 256GB", but it seems to be restricted to two Dell
2724 * laptops.
2725 */
2726 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2727 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2728 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2729 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002730 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2731 /*
2732 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002733 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2734 * within few minutes after bootup on a Coffee Lake board -
2735 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002736 */
2737 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002738 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2739 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002740 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002741 }
2742
2743 return 0;
2744}
2745
Keith Busch181197752018-04-27 13:42:52 -06002746static void nvme_async_probe(void *data, async_cookie_t cookie)
2747{
2748 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002749
Keith Buschbd46a902019-07-29 16:34:52 -06002750 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002751 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002752 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002753}
2754
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002755static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002756{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002757 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002758 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002759 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002760 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002761
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002762 node = dev_to_node(&pdev->dev);
2763 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002764 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002765
2766 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002767 if (!dev)
2768 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002769
Jens Axboe3b6592f2018-10-31 08:36:31 -06002770 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2771 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002772 if (!dev->queues)
2773 goto free;
2774
Christoph Hellwige75ec752015-05-22 11:12:39 +02002775 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002776 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002777
Keith Buschb00a7262016-02-24 09:15:52 -07002778 result = nvme_dev_map(dev);
2779 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002780 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002781
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002782 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002783 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002784 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002785
2786 result = nvme_setup_prp_pools(dev);
2787 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002788 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002789
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002790 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002791
Jens Axboe943e9422018-06-21 09:49:37 -06002792 /*
2793 * Double check that our mempool alloc size will cover the biggest
2794 * command we support.
2795 */
2796 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2797 NVME_MAX_SEGS, true);
2798 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2799
2800 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2801 mempool_kfree,
2802 (void *) alloc_size,
2803 GFP_KERNEL, node);
2804 if (!dev->iod_mempool) {
2805 result = -ENOMEM;
2806 goto release_pools;
2807 }
2808
Keith Buschb6e44b42018-07-11 16:44:44 -06002809 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2810 quirks);
2811 if (result)
2812 goto release_mempool;
2813
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002814 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2815
Keith Buschbd46a902019-07-29 16:34:52 -06002816 nvme_reset_ctrl(&dev->ctrl);
Keith Busch80f513b2018-05-07 08:30:24 -06002817 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002818 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002819
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002820 return 0;
2821
Keith Buschb6e44b42018-07-11 16:44:44 -06002822 release_mempool:
2823 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002824 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002825 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002826 unmap:
2827 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002828 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002829 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002830 free:
2831 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002832 kfree(dev);
2833 return result;
2834}
2835
Christoph Hellwig775755e2017-06-01 13:10:38 +02002836static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002837{
Keith Buscha6739472014-06-23 16:03:21 -06002838 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002839 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002840}
Keith Buschf0d54a52014-05-02 10:40:43 -06002841
Christoph Hellwig775755e2017-06-01 13:10:38 +02002842static void nvme_reset_done(struct pci_dev *pdev)
2843{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002844 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002845 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002846}
2847
Keith Busch09ece142014-01-27 11:29:40 -05002848static void nvme_shutdown(struct pci_dev *pdev)
2849{
2850 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002851 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002852}
2853
Keith Buschf58944e2016-02-24 09:15:55 -07002854/*
2855 * The driver's remove may be called on a device in a partially initialized
2856 * state. This function must not have any dependencies on the device state in
2857 * order to proceed.
2858 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002859static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002860{
2861 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002862
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002863 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002864 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002865
Keith Busch6db28ed2017-02-10 18:15:49 -05002866 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002867 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002868 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002869 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002870 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002871
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002872 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002873 nvme_stop_ctrl(&dev->ctrl);
2874 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002875 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002876 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002877 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002878 nvme_dev_remove_admin(dev);
2879 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002880 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002881 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002882 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002883 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002884}
2885
Jingoo Han671a6012014-02-13 11:19:14 +09002886#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002887static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2888{
2889 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2890}
2891
2892static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2893{
2894 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2895}
2896
2897static int nvme_resume(struct device *dev)
2898{
2899 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2900 struct nvme_ctrl *ctrl = &ndev->ctrl;
2901
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002902 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06002903 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
2904 nvme_reset_ctrl(ctrl);
2905 return 0;
2906}
2907
Keith Buschcd638942013-07-15 15:02:23 -06002908static int nvme_suspend(struct device *dev)
2909{
2910 struct pci_dev *pdev = to_pci_dev(dev);
2911 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002912 struct nvme_ctrl *ctrl = &ndev->ctrl;
2913 int ret = -EBUSY;
2914
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002915 ndev->last_ps = U32_MAX;
2916
Keith Buschd916b1b2019-05-23 09:27:35 -06002917 /*
2918 * The platform does not remove power for a kernel managed suspend so
2919 * use host managed nvme power settings for lowest idle power if
2920 * possible. This should have quicker resume latency than a full device
2921 * shutdown. But if the firmware is involved after the suspend or the
2922 * device does not support any non-default power states, shut down the
2923 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002924 *
2925 * If ASPM is not enabled for the device, shut down the device and allow
2926 * the PCI bus layer to put it into D3 in order to take the PCIe link
2927 * down, so as to allow the platform to achieve its minimum low-power
2928 * state (which may not be possible if the link is up).
Keith Buschd916b1b2019-05-23 09:27:35 -06002929 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002930 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05002931 !pcie_aspm_enabled(pdev) ||
2932 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND)) {
Keith Buschd916b1b2019-05-23 09:27:35 -06002933 nvme_dev_disable(ndev, true);
2934 return 0;
2935 }
2936
2937 nvme_start_freeze(ctrl);
2938 nvme_wait_freeze(ctrl);
2939 nvme_sync_queues(ctrl);
2940
2941 if (ctrl->state != NVME_CTRL_LIVE &&
2942 ctrl->state != NVME_CTRL_ADMIN_ONLY)
2943 goto unfreeze;
2944
Keith Buschd916b1b2019-05-23 09:27:35 -06002945 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2946 if (ret < 0)
2947 goto unfreeze;
2948
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002949 /*
2950 * A saved state prevents pci pm from generically controlling the
2951 * device's power. If we're using protocol specific settings, we don't
2952 * want pci interfering.
2953 */
2954 pci_save_state(pdev);
2955
Keith Buschd916b1b2019-05-23 09:27:35 -06002956 ret = nvme_set_power_state(ctrl, ctrl->npss);
2957 if (ret < 0)
2958 goto unfreeze;
2959
2960 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002961 /* discard the saved state */
2962 pci_load_saved_state(pdev, NULL);
2963
Keith Buschd916b1b2019-05-23 09:27:35 -06002964 /*
2965 * Clearing npss forces a controller reset on resume. The
2966 * correct value will be resdicovered then.
2967 */
2968 nvme_dev_disable(ndev, true);
2969 ctrl->npss = 0;
2970 ret = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06002971 }
Keith Buschd916b1b2019-05-23 09:27:35 -06002972unfreeze:
2973 nvme_unfreeze(ctrl);
2974 return ret;
2975}
2976
2977static int nvme_simple_suspend(struct device *dev)
2978{
2979 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschcd638942013-07-15 15:02:23 -06002980
Keith Buscha5cdb682016-01-12 14:41:18 -07002981 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002982 return 0;
2983}
2984
Keith Buschd916b1b2019-05-23 09:27:35 -06002985static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06002986{
2987 struct pci_dev *pdev = to_pci_dev(dev);
2988 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002989
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002990 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002991 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002992}
2993
YueHaibing21774222019-06-26 10:09:02 +08002994static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06002995 .suspend = nvme_suspend,
2996 .resume = nvme_resume,
2997 .freeze = nvme_simple_suspend,
2998 .thaw = nvme_simple_resume,
2999 .poweroff = nvme_simple_suspend,
3000 .restore = nvme_simple_resume,
3001};
3002#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003003
Keith Buscha0a34082015-12-07 15:30:31 -07003004static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3005 pci_channel_state_t state)
3006{
3007 struct nvme_dev *dev = pci_get_drvdata(pdev);
3008
3009 /*
3010 * A frozen channel requires a reset. When detected, this method will
3011 * shutdown the controller to quiesce. The controller will be restarted
3012 * after the slot reset through driver's slot_reset callback.
3013 */
Keith Buscha0a34082015-12-07 15:30:31 -07003014 switch (state) {
3015 case pci_channel_io_normal:
3016 return PCI_ERS_RESULT_CAN_RECOVER;
3017 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003018 dev_warn(dev->ctrl.device,
3019 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003020 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003021 return PCI_ERS_RESULT_NEED_RESET;
3022 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003023 dev_warn(dev->ctrl.device,
3024 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003025 return PCI_ERS_RESULT_DISCONNECT;
3026 }
3027 return PCI_ERS_RESULT_NEED_RESET;
3028}
3029
3030static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3031{
3032 struct nvme_dev *dev = pci_get_drvdata(pdev);
3033
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003034 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003035 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003036 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003037 return PCI_ERS_RESULT_RECOVERED;
3038}
3039
3040static void nvme_error_resume(struct pci_dev *pdev)
3041{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003042 struct nvme_dev *dev = pci_get_drvdata(pdev);
3043
3044 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003045}
3046
Stephen Hemminger1d352032012-09-07 09:33:17 -07003047static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003048 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003049 .slot_reset = nvme_slot_reset,
3050 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003051 .reset_prepare = nvme_reset_prepare,
3052 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003053};
3054
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003055static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01003056 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07003057 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003058 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003059 { PCI_VDEVICE(INTEL, 0x0a53),
3060 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003061 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003062 { PCI_VDEVICE(INTEL, 0x0a54),
3063 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003064 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003065 { PCI_VDEVICE(INTEL, 0x0a55),
3066 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3067 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003068 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003069 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3070 NVME_QUIRK_MEDIUM_PRIO_SQ },
James Dingwall62993582019-01-08 10:20:51 -07003071 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3072 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003073 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003074 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3075 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003076 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3077 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003078 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3079 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003080 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3081 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003082 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3083 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003084 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3085 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3086 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3087 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003088 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3089 .driver_data = NVME_QUIRK_LIGHTNVM, },
3090 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3091 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003092 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3093 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003094 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3095 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003096 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3097 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3098 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003099 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01003100 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07003101 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003102 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3103 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003104 NVME_QUIRK_128_BYTES_SQES |
3105 NVME_QUIRK_SHARED_TAGS },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003106 { 0, }
3107};
3108MODULE_DEVICE_TABLE(pci, nvme_id_table);
3109
3110static struct pci_driver nvme_driver = {
3111 .name = "nvme",
3112 .id_table = nvme_id_table,
3113 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003114 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003115 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003116#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003117 .driver = {
3118 .pm = &nvme_dev_pm_ops,
3119 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003120#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003121 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003122 .err_handler = &nvme_err_handler,
3123};
3124
3125static int __init nvme_init(void)
3126{
Christoph Hellwig81101542019-04-30 11:36:52 -04003127 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3128 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3129 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003130 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003131 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003132}
3133
3134static void __exit nvme_exit(void)
3135{
3136 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003137 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003138}
3139
3140MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3141MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003142MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003143module_init(nvme_init);
3144module_exit(nvme_exit);