blob: eeae5789303a46fc58bfb688fbc8d6e6736a5dc9 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
32#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Jens Axboe3b6592f2018-10-31 08:36:31 -060071static int queue_count_set(const char *val, const struct kernel_param *kp);
72static const struct kernel_param_ops queue_count_ops = {
73 .set = queue_count_set,
74 .get = param_get_int,
75};
76
77static int write_queues;
78module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644);
79MODULE_PARM_DESC(write_queues,
80 "Number of queues to use for writes. If not set, reads and writes "
81 "will share a queue set.");
82
Jens Axboea4668d92018-11-19 08:18:24 -070083static int poll_queues = 0;
Jens Axboe4b04cc62018-11-05 12:44:33 -070084module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644);
85MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
86
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010087struct nvme_dev;
88struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070089
Keith Buscha5cdb682016-01-12 14:41:18 -070090static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070091static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070092
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050093/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 * Represents an NVM Express device. Each nvme_dev is a PCI function.
95 */
96struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020097 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 struct blk_mq_tag_set tagset;
99 struct blk_mq_tag_set admin_tagset;
100 u32 __iomem *dbs;
101 struct device *dev;
102 struct dma_pool *prp_page_pool;
103 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 unsigned online_queues;
105 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100106 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600107 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100108 int q_depth;
109 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800111 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100112 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100113 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100115 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600116 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100117 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600118 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100119 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600120 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200121
Jens Axboe943e9422018-06-21 09:49:37 -0600122 mempool_t *iod_mempool;
123
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200124 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300125 u32 *dbbuf_dbs;
126 dma_addr_t dbbuf_dbs_dma_addr;
127 u32 *dbbuf_eis;
128 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200129
130 /* host memory buffer support: */
131 u64 host_mem_size;
132 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200133 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200134 struct nvme_host_mem_buf_desc *host_mem_descs;
135 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500136};
137
weiping zhangb27c1e62017-07-10 16:46:59 +0800138static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
139{
140 int n = 0, ret;
141
142 ret = kstrtoint(val, 10, &n);
143 if (ret != 0 || n < 2)
144 return -EINVAL;
145
146 return param_set_int(val, kp);
147}
148
Jens Axboe3b6592f2018-10-31 08:36:31 -0600149static int queue_count_set(const char *val, const struct kernel_param *kp)
150{
Minwoo Im66564862019-04-12 00:52:39 +0900151 int n, ret;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600152
153 ret = kstrtoint(val, 10, &n);
Bart Van Asschee895fed2019-02-14 14:50:54 -0800154 if (ret)
155 return ret;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600156 if (n > num_possible_cpus())
157 n = num_possible_cpus();
158
159 return param_set_int(val, kp);
160}
161
Helen Koikef9f38e32017-04-10 12:51:07 -0300162static inline unsigned int sq_idx(unsigned int qid, u32 stride)
163{
164 return qid * 2 * stride;
165}
166
167static inline unsigned int cq_idx(unsigned int qid, u32 stride)
168{
169 return (qid * 2 + 1) * stride;
170}
171
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100172static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
173{
174 return container_of(ctrl, struct nvme_dev, ctrl);
175}
176
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500177/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500178 * An NVM Express queue. Each device has at least two (one for admin
179 * commands and one for I/O commands).
180 */
181struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500182 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200183 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500184 struct nvme_command *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100185 /* only used for poll queues: */
186 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500187 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600188 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500189 dma_addr_t sq_dma_addr;
190 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500191 u32 __iomem *q_db;
192 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700193 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500194 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700195 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500196 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600197 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700198 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400199 u8 cq_phase;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100200 unsigned long flags;
201#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100202#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100203#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700204#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300205 u32 *dbbuf_sq_db;
206 u32 *dbbuf_cq_db;
207 u32 *dbbuf_sq_ei;
208 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100209 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500210};
211
212/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700213 * The nvme_iod describes the data in an I/O.
214 *
215 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
216 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200217 */
218struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800219 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100220 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700221 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100222 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200223 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200225 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700226 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700227 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500229};
230
Jens Axboe3b6592f2018-10-31 08:36:31 -0600231static unsigned int max_io_queues(void)
232{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700233 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600234}
235
236static unsigned int max_queue_count(void)
237{
238 /* IO queues + admin queue */
239 return 1 + max_io_queues();
240}
241
Helen Koikef9f38e32017-04-10 12:51:07 -0300242static inline unsigned int nvme_dbbuf_size(u32 stride)
243{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600244 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300245}
246
247static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
248{
249 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
250
251 if (dev->dbbuf_dbs)
252 return 0;
253
254 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
255 &dev->dbbuf_dbs_dma_addr,
256 GFP_KERNEL);
257 if (!dev->dbbuf_dbs)
258 return -ENOMEM;
259 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
260 &dev->dbbuf_eis_dma_addr,
261 GFP_KERNEL);
262 if (!dev->dbbuf_eis) {
263 dma_free_coherent(dev->dev, mem_size,
264 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
265 dev->dbbuf_dbs = NULL;
266 return -ENOMEM;
267 }
268
269 return 0;
270}
271
272static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
273{
274 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
275
276 if (dev->dbbuf_dbs) {
277 dma_free_coherent(dev->dev, mem_size,
278 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
279 dev->dbbuf_dbs = NULL;
280 }
281 if (dev->dbbuf_eis) {
282 dma_free_coherent(dev->dev, mem_size,
283 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
284 dev->dbbuf_eis = NULL;
285 }
286}
287
288static void nvme_dbbuf_init(struct nvme_dev *dev,
289 struct nvme_queue *nvmeq, int qid)
290{
291 if (!dev->dbbuf_dbs || !qid)
292 return;
293
294 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
295 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
296 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
297 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
298}
299
300static void nvme_dbbuf_set(struct nvme_dev *dev)
301{
302 struct nvme_command c;
303
304 if (!dev->dbbuf_dbs)
305 return;
306
307 memset(&c, 0, sizeof(c));
308 c.dbbuf.opcode = nvme_admin_dbbuf;
309 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
310 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
311
312 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200313 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300314 /* Free memory and continue on */
315 nvme_dbbuf_dma_free(dev);
316 }
317}
318
319static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
320{
321 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
322}
323
324/* Update dbbuf and return true if an MMIO is required */
325static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
326 volatile u32 *dbbuf_ei)
327{
328 if (dbbuf_db) {
329 u16 old_value;
330
331 /*
332 * Ensure that the queue is written before updating
333 * the doorbell in memory
334 */
335 wmb();
336
337 old_value = *dbbuf_db;
338 *dbbuf_db = value;
339
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700340 /*
341 * Ensure that the doorbell is updated before reading the event
342 * index from memory. The controller needs to provide similar
343 * ordering to ensure the envent index is updated before reading
344 * the doorbell.
345 */
346 mb();
347
Helen Koikef9f38e32017-04-10 12:51:07 -0300348 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
349 return false;
350 }
351
352 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500353}
354
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700355/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700356 * Will slightly overestimate the number of pages needed. This is OK
357 * as it only leads to a small amount of wasted memory for the lifetime of
358 * the I/O.
359 */
360static int nvme_npages(unsigned size, struct nvme_dev *dev)
361{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100362 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
363 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700364 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
365}
366
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700367/*
368 * Calculates the number of pages needed for the SGL segments. For example a 4k
369 * page can accommodate 256 SGL descriptors.
370 */
371static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100372{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700373 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100374}
375
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700376static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
377 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700378{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700379 size_t alloc_size;
380
381 if (use_sgl)
382 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
383 else
384 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
385
386 return alloc_size + sizeof(struct scatterlist) * nseg;
387}
388
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700389static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
390 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500391{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700392 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200393 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700394
Keith Busch42483222015-06-01 09:29:54 -0600395 WARN_ON(hctx_idx != 0);
396 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
397 WARN_ON(nvmeq->tags);
398
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700399 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600400 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700401 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500402}
403
Keith Busch4af0e212015-06-08 10:08:13 -0600404static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
405{
406 struct nvme_queue *nvmeq = hctx->driver_data;
407
408 nvmeq->tags = NULL;
409}
410
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700411static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
412 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500413{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700414 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200415 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500416
Keith Busch42483222015-06-01 09:29:54 -0600417 if (!nvmeq->tags)
418 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500419
Keith Busch42483222015-06-01 09:29:54 -0600420 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700421 hctx->driver_data = nvmeq;
422 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423}
424
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600425static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
426 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500427{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600428 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100429 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200430 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200431 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700432
433 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100434 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600435
436 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700437 return 0;
438}
439
Jens Axboe3b6592f2018-10-31 08:36:31 -0600440static int queue_irq_offset(struct nvme_dev *dev)
441{
442 /* if we have more than 1 vec, admin queue offsets us by 1 */
443 if (dev->num_vecs > 1)
444 return 1;
445
446 return 0;
447}
448
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200449static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
450{
451 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600452 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200453
Jens Axboe3b6592f2018-10-31 08:36:31 -0600454 offset = queue_irq_offset(dev);
455 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
456 struct blk_mq_queue_map *map = &set->map[i];
457
458 map->nr_queues = dev->io_queues[i];
459 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100460 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100461 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600462 }
463
Jens Axboe4b04cc62018-11-05 12:44:33 -0700464 /*
465 * The poll queue(s) doesn't have an IRQ (and hence IRQ
466 * affinity), so use the regular blk-mq cpu mapping
467 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600468 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600469 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700470 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
471 else
472 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600473 qoff += map->nr_queues;
474 offset += map->nr_queues;
475 }
476
477 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200478}
479
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700480/*
481 * Write sq tail if we are asked to, or if the next command would wrap.
482 */
483static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
484{
485 if (!write_sq) {
486 u16 next_tail = nvmeq->sq_tail + 1;
487
488 if (next_tail == nvmeq->q_depth)
489 next_tail = 0;
490 if (next_tail != nvmeq->last_sq_tail)
491 return;
492 }
493
494 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
495 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
496 writel(nvmeq->sq_tail, nvmeq->q_db);
497 nvmeq->last_sq_tail = nvmeq->sq_tail;
498}
499
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500500/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200501 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500502 * @nvmeq: The queue to use
503 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700504 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500505 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700506static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
507 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500508{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200509 spin_lock(&nvmeq->sq_lock);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600510 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200511 if (++nvmeq->sq_tail == nvmeq->q_depth)
512 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700513 nvme_write_sq_db(nvmeq, write_sq);
514 spin_unlock(&nvmeq->sq_lock);
515}
516
517static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
518{
519 struct nvme_queue *nvmeq = hctx->driver_data;
520
521 spin_lock(&nvmeq->sq_lock);
522 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
523 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200524 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500525}
526
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700527static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700528{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100529 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700530 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700531}
532
Minwoo Im955b1b52017-12-20 16:30:50 +0900533static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
534{
535 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100536 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900537 unsigned int avg_seg_size;
538
Keith Busch20469a32018-01-17 22:04:37 +0100539 if (nseg == 0)
540 return false;
541
542 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900543
544 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
545 return false;
546 if (!iod->nvmeq->qid)
547 return false;
548 if (!sgl_threshold || avg_seg_size < sgl_threshold)
549 return false;
550 return true;
551}
552
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700553static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500554{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100555 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700556 enum dma_data_direction dma_dir = rq_data_dir(req) ?
557 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700558 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
559 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500560 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500561
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700562 if (iod->dma_len) {
563 dma_unmap_page(dev->dev, dma_addr, iod->dma_len, dma_dir);
564 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700565 }
566
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700567 WARN_ON_ONCE(!iod->nents);
568
569 /* P2PDMA requests do not need to be unmapped */
570 if (!is_pci_p2pdma_page(sg_page(iod->sg)))
571 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
572
573
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500574 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700575 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
576 dma_addr);
577
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500578 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700579 void *addr = nvme_pci_iod_list(req)[i];
580
581 if (iod->use_sgl) {
582 struct nvme_sgl_desc *sg_list = addr;
583
584 next_dma_addr =
585 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
586 } else {
587 __le64 *prp_list = addr;
588
589 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
590 }
591
592 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
593 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500594 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700595
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700596 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600597}
598
Keith Buschd0877472017-09-15 13:05:38 -0400599static void nvme_print_sgl(struct scatterlist *sgl, int nents)
600{
601 int i;
602 struct scatterlist *sg;
603
604 for_each_sg(sgl, sg, nents, i) {
605 dma_addr_t phys = sg_phys(sg);
606 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
607 "dma_address:%pad dma_length:%d\n",
608 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
609 sg_dma_len(sg));
610 }
611}
612
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700613static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
614 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500615{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100616 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500617 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100618 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500619 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500620 int dma_len = sg_dma_len(sg);
621 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100622 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500623 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500624 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700625 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500626 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500627 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500628
Keith Busch1d090622014-06-23 11:34:01 -0600629 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200630 if (length <= 0) {
631 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700632 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200633 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500634
Keith Busch1d090622014-06-23 11:34:01 -0600635 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500636 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600637 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500638 } else {
639 sg = sg_next(sg);
640 dma_addr = sg_dma_address(sg);
641 dma_len = sg_dma_len(sg);
642 }
643
Keith Busch1d090622014-06-23 11:34:01 -0600644 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600645 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700646 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500647 }
648
Keith Busch1d090622014-06-23 11:34:01 -0600649 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500650 if (nprps <= (256 / 8)) {
651 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500652 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500653 } else {
654 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500655 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500656 }
657
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200658 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400659 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600660 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500661 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400662 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400663 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500664 list[0] = prp_list;
665 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500666 i = 0;
667 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600668 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200670 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500671 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400672 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500673 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400674 prp_list[0] = old_prp_list[i - 1];
675 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
676 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500677 }
678 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600679 dma_len -= page_size;
680 dma_addr += page_size;
681 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500682 if (length <= 0)
683 break;
684 if (dma_len > 0)
685 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400686 if (unlikely(dma_len < 0))
687 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500688 sg = sg_next(sg);
689 dma_addr = sg_dma_address(sg);
690 dma_len = sg_dma_len(sg);
691 }
692
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700693done:
694 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
695 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
696
Keith Busch86eea282017-07-12 15:59:07 -0400697 return BLK_STS_OK;
698
699 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400700 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
701 "Invalid SGL for payload:%d nents:%d\n",
702 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400703 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500704}
705
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700706static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
707 struct scatterlist *sg)
708{
709 sge->addr = cpu_to_le64(sg_dma_address(sg));
710 sge->length = cpu_to_le32(sg_dma_len(sg));
711 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
712}
713
714static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
715 dma_addr_t dma_addr, int entries)
716{
717 sge->addr = cpu_to_le64(dma_addr);
718 if (entries < SGES_PER_PAGE) {
719 sge->length = cpu_to_le32(entries * sizeof(*sge));
720 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
721 } else {
722 sge->length = cpu_to_le32(PAGE_SIZE);
723 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
724 }
725}
726
727static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100728 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700729{
730 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700731 struct dma_pool *pool;
732 struct nvme_sgl_desc *sg_list;
733 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700734 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100735 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700736
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700737 /* setting the transfer type as SGL */
738 cmd->flags = NVME_CMD_SGL_METABUF;
739
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100740 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700741 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
742 return BLK_STS_OK;
743 }
744
745 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
746 pool = dev->prp_small_pool;
747 iod->npages = 0;
748 } else {
749 pool = dev->prp_page_pool;
750 iod->npages = 1;
751 }
752
753 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
754 if (!sg_list) {
755 iod->npages = -1;
756 return BLK_STS_RESOURCE;
757 }
758
759 nvme_pci_iod_list(req)[0] = sg_list;
760 iod->first_dma = sgl_dma;
761
762 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
763
764 do {
765 if (i == SGES_PER_PAGE) {
766 struct nvme_sgl_desc *old_sg_desc = sg_list;
767 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
768
769 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
770 if (!sg_list)
771 return BLK_STS_RESOURCE;
772
773 i = 0;
774 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
775 sg_list[i++] = *link;
776 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
777 }
778
779 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700780 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100781 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700782
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783 return BLK_STS_OK;
784}
785
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700786static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
787 struct request *req, struct nvme_rw_command *cmnd,
788 struct bio_vec *bv)
789{
790 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
791 unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;
792
793 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
794 if (dma_mapping_error(dev->dev, iod->first_dma))
795 return BLK_STS_RESOURCE;
796 iod->dma_len = bv->bv_len;
797
798 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
799 if (bv->bv_len > first_prp_len)
800 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
801 return 0;
802}
803
Christoph Hellwig29791052019-03-05 05:54:18 -0700804static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
805 struct request *req, struct nvme_rw_command *cmnd,
806 struct bio_vec *bv)
807{
808 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
809
810 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
811 if (dma_mapping_error(dev->dev, iod->first_dma))
812 return BLK_STS_RESOURCE;
813 iod->dma_len = bv->bv_len;
814
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200815 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700816 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
817 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
818 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
819 return 0;
820}
821
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200822static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100823 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200824{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100825 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700826 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100827 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200828
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700829 if (blk_rq_nr_phys_segments(req) == 1) {
830 struct bio_vec bv = req_bvec(req);
831
832 if (!is_pci_p2pdma_page(bv.bv_page)) {
833 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
834 return nvme_setup_prp_simple(dev, req,
835 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700836
837 if (iod->nvmeq->qid &&
838 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
839 return nvme_setup_sgl_simple(dev, req,
840 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700841 }
842 }
843
844 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700845 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
846 if (!iod->sg)
847 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700848 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700849 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200850 if (!iod->nents)
851 goto out;
852
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600853 if (is_pci_p2pdma_page(sg_page(iod->sg)))
854 nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700855 rq_dma_dir(req));
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600856 else
857 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700858 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100859 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200860 goto out;
861
Christoph Hellwig70479b72019-03-05 05:59:02 -0700862 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900863 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100864 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700865 else
866 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200867out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700868 if (ret != BLK_STS_OK)
869 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200870 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200871}
872
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700873static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
874 struct nvme_command *cmnd)
875{
876 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
877
878 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
879 rq_dma_dir(req), 0);
880 if (dma_mapping_error(dev->dev, iod->meta_dma))
881 return BLK_STS_IOERR;
882 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
883 return 0;
884}
885
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700886/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200887 * NOTE: ns is NULL when called on the admin queue.
888 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200889static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700890 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600891{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700892 struct nvme_ns *ns = hctx->queue->queuedata;
893 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200894 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700895 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700896 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200897 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200898 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700899
Christoph Hellwig9b048112019-03-03 08:04:01 -0700900 iod->aborted = 0;
901 iod->npages = -1;
902 iod->nents = 0;
903
Jens Axboed1f06f42018-05-17 18:31:49 +0200904 /*
905 * We should not need to do this, but we're still using this to
906 * ensure we can drain requests on a dying queue.
907 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100908 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200909 return BLK_STS_IOERR;
910
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700911 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200912 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100913 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600914
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200915 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100916 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200917 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700918 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200919 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700920
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700921 if (blk_integrity_rq(req)) {
922 ret = nvme_map_metadata(dev, req, &cmnd);
923 if (ret)
924 goto out_unmap_data;
925 }
926
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100927 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700928 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200929 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700930out_unmap_data:
931 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700932out_free_cmd:
933 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200934 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500935}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500936
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200937static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100938{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100939 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700940 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100941
Christoph Hellwig915f04c2019-03-03 08:13:03 -0700942 nvme_cleanup_cmd(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700943 if (blk_integrity_rq(req))
944 dma_unmap_page(dev->dev, iod->meta_dma,
945 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700946 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700947 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200948 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500949}
950
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100951/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600952static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100953{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600954 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
955 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100956}
957
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300958static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500959{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300960 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500961
Keith Busch397c6992018-06-06 08:13:05 -0600962 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
963 nvmeq->dbbuf_cq_ei))
964 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300965}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500966
Jens Axboe5cb525c2018-05-17 18:31:50 +0200967static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300968{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200969 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300970 struct request *req;
971
972 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
973 dev_warn(nvmeq->dev->ctrl.device,
974 "invalid id %d completed on queue %d\n",
975 cqe->command_id, le16_to_cpu(cqe->sq_id));
976 return;
977 }
978
979 /*
980 * AEN requests are special as they don't time out and can
981 * survive any kind of queue freeze and often don't respond to
982 * aborts. We don't even bother to allocate a struct request
983 * for them but rather special case them here.
984 */
985 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700986 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300987 nvme_complete_async_event(&nvmeq->dev->ctrl,
988 cqe->status, &cqe->result);
989 return;
990 }
991
992 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100993 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300994 nvme_end_request(req, cqe->status, cqe->result);
995}
996
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500998{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200999 while (start != end) {
1000 nvme_handle_cqe(nvmeq, start);
1001 if (++start == nvmeq->q_depth)
1002 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001003 }
Jens Axboea0fa9642015-11-03 20:37:26 -07001004}
1005
Jens Axboe5cb525c2018-05-17 18:31:50 +02001006static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001007{
Hongbo Yaodcca1662019-01-07 10:22:07 +08001008 if (nvmeq->cq_head == nvmeq->q_depth - 1) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001009 nvmeq->cq_head = 0;
1010 nvmeq->cq_phase = !nvmeq->cq_phase;
Hongbo Yaodcca1662019-01-07 10:22:07 +08001011 } else {
1012 nvmeq->cq_head++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001013 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001014}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001015
Jens Axboe1052b8a2018-11-26 08:21:49 -07001016static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
1017 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001018{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001019 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001020
1021 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001022 while (nvme_cqe_pending(nvmeq)) {
1023 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1024 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001025 nvme_update_cq_head(nvmeq);
1026 }
1027 *end = nvmeq->cq_head;
1028
1029 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001030 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001031 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001032}
1033
1034static irqreturn_t nvme_irq(int irq, void *data)
1035{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001036 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001037 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001038 u16 start, end;
1039
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001040 /*
1041 * The rmb/wmb pair ensures we see all updates from a previous run of
1042 * the irq handler, even if that was on another CPU.
1043 */
1044 rmb();
Jens Axboe68fa9db2018-05-21 08:41:52 -06001045 if (nvmeq->cq_head != nvmeq->last_cq_head)
1046 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001047 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001048 nvmeq->last_cq_head = nvmeq->cq_head;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001049 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001050
Jens Axboe68fa9db2018-05-21 08:41:52 -06001051 if (start != end) {
1052 nvme_complete_cqes(nvmeq, start, end);
1053 return IRQ_HANDLED;
1054 }
1055
1056 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001057}
1058
1059static irqreturn_t nvme_irq_check(int irq, void *data)
1060{
1061 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001062 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001063 return IRQ_WAKE_THREAD;
1064 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001065}
1066
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001067/*
1068 * Poll for completions any queue, including those not dedicated to polling.
1069 * Can be called from any context.
1070 */
1071static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001072{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001073 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001074 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001075 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001076
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001077 /*
1078 * For a poll queue we need to protect against the polling thread
1079 * using the CQ lock. For normal interrupt driven threads we have
1080 * to disable the interrupt to avoid racing with it.
1081 */
Keith Busch7c349dd2019-03-08 10:43:06 -07001082 if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001083 spin_lock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001084 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001085 spin_unlock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001086 } else {
1087 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1088 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001089 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001090 }
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001091
Jens Axboe5cb525c2018-05-17 18:31:50 +02001092 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001093 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001094}
1095
Jens Axboe97431392018-11-16 09:48:21 -07001096static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001097{
1098 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001099 u16 start, end;
1100 bool found;
1101
1102 if (!nvme_cqe_pending(nvmeq))
1103 return 0;
1104
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001105 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001106 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001107 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001108
1109 nvme_complete_cqes(nvmeq, start, end);
1110 return found;
1111}
1112
Keith Buschad22c352017-11-07 15:13:12 -07001113static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001114{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001115 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001116 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001117 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001118
1119 memset(&c, 0, sizeof(c));
1120 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001121 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001122 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001123}
1124
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001125static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1126{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001127 struct nvme_command c;
1128
1129 memset(&c, 0, sizeof(c));
1130 c.delete_queue.opcode = opcode;
1131 c.delete_queue.qid = cpu_to_le16(id);
1132
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001133 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001134}
1135
1136static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001137 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001138{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001140 int flags = NVME_QUEUE_PHYS_CONTIG;
1141
Keith Busch7c349dd2019-03-08 10:43:06 -07001142 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001143 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001144
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001145 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001146 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001147 * is attached to the request.
1148 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001149 memset(&c, 0, sizeof(c));
1150 c.create_cq.opcode = nvme_admin_create_cq;
1151 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1152 c.create_cq.cqid = cpu_to_le16(qid);
1153 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1154 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001155 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001156
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001157 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001158}
1159
1160static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1161 struct nvme_queue *nvmeq)
1162{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001163 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001164 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001165 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001166
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001167 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001168 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1169 * set. Since URGENT priority is zeroes, it makes all queues
1170 * URGENT.
1171 */
1172 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1173 flags |= NVME_SQ_PRIO_MEDIUM;
1174
1175 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001176 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001177 * is attached to the request.
1178 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001179 memset(&c, 0, sizeof(c));
1180 c.create_sq.opcode = nvme_admin_create_sq;
1181 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1182 c.create_sq.sqid = cpu_to_le16(qid);
1183 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1184 c.create_sq.sq_flags = cpu_to_le16(flags);
1185 c.create_sq.cqid = cpu_to_le16(qid);
1186
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001187 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001188}
1189
1190static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1191{
1192 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1193}
1194
1195static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1196{
1197 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1198}
1199
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001200static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001201{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001202 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1203 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001204
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001205 dev_warn(nvmeq->dev->ctrl.device,
1206 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001207 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001208 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001209}
1210
Keith Buschb2a0eb12017-06-07 20:32:50 +02001211static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1212{
1213
1214 /* If true, indicates loss of adapter communication, possibly by a
1215 * NVMe Subsystem reset.
1216 */
1217 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1218
Jianchao Wangad700622018-01-22 22:03:16 +08001219 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1220 switch (dev->ctrl.state) {
1221 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001222 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001223 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001224 default:
1225 break;
1226 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001227
1228 /* We shouldn't reset unless the controller is on fatal error state
1229 * _or_ if we lost the communication with it.
1230 */
1231 if (!(csts & NVME_CSTS_CFS) && !nssro)
1232 return false;
1233
Keith Buschb2a0eb12017-06-07 20:32:50 +02001234 return true;
1235}
1236
1237static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1238{
1239 /* Read a config register to help see what died. */
1240 u16 pci_status;
1241 int result;
1242
1243 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1244 &pci_status);
1245 if (result == PCIBIOS_SUCCESSFUL)
1246 dev_warn(dev->ctrl.device,
1247 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1248 csts, pci_status);
1249 else
1250 dev_warn(dev->ctrl.device,
1251 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1252 csts, result);
1253}
1254
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001255static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001256{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001257 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1258 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001259 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001260 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001261 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001262 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1263
Wen Xiong651438b2018-02-15 14:05:10 -06001264 /* If PCI error recovery process is happening, we cannot reset or
1265 * the recovery mechanism will surely fail.
1266 */
1267 mb();
1268 if (pci_channel_offline(to_pci_dev(dev->dev)))
1269 return BLK_EH_RESET_TIMER;
1270
Keith Buschb2a0eb12017-06-07 20:32:50 +02001271 /*
1272 * Reset immediately if the controller is failed
1273 */
1274 if (nvme_should_reset(dev, csts)) {
1275 nvme_warn_reset(dev, csts);
1276 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001277 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001278 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001279 }
Keith Buschc30341d2013-12-10 13:10:38 -07001280
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001281 /*
Keith Busch7776db12017-02-24 17:59:28 -05001282 * Did we miss an interrupt?
1283 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001284 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001285 dev_warn(dev->ctrl.device,
1286 "I/O %d QID %d timeout, completion polled\n",
1287 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001288 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001289 }
1290
1291 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001292 * Shutdown immediately if controller times out while starting. The
1293 * reset work will see the pci device disabled when it gets the forced
1294 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001295 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001296 */
Keith Busch42441402018-02-08 08:55:34 -07001297 switch (dev->ctrl.state) {
1298 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001299 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1300 /* fall through */
1301 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001302 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001303 "I/O %d QID %d timeout, disable controller\n",
1304 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001305 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001306 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001307 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001308 case NVME_CTRL_RESETTING:
1309 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001310 default:
1311 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001312 }
1313
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001314 /*
1315 * Shutdown the controller immediately and schedule a reset if the
1316 * command was already aborted once before and still hasn't been
1317 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001318 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001319 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001320 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001321 "I/O %d QID %d timeout, reset controller\n",
1322 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001323 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001324 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001325
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001326 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001327 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001328 }
Keith Buschc30341d2013-12-10 13:10:38 -07001329
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001330 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1331 atomic_inc(&dev->ctrl.abort_limit);
1332 return BLK_EH_RESET_TIMER;
1333 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001334 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001335
Keith Buschc30341d2013-12-10 13:10:38 -07001336 memset(&cmd, 0, sizeof(cmd));
1337 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001338 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001339 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001340
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001341 dev_warn(nvmeq->dev->ctrl.device,
1342 "I/O %d QID %d timeout, aborting\n",
1343 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001344
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001345 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001346 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001347 if (IS_ERR(abort_req)) {
1348 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001349 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001350 }
Keith Buschc30341d2013-12-10 13:10:38 -07001351
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001352 abort_req->timeout = ADMIN_TIMEOUT;
1353 abort_req->end_io_data = NULL;
1354 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001355
Keith Busch7a509a62015-01-07 18:55:53 -07001356 /*
1357 * The aborted req will be completed on receiving the abort req.
1358 * We enable the timer again. If hit twice, it'll cause a device reset,
1359 * as the device then is in a faulty state.
1360 */
Keith Busch07836e62015-02-19 10:34:48 -07001361 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001362}
1363
Keith Buschf435c282014-07-07 09:14:42 -06001364static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001365{
Keith Busch88a041f2019-03-08 10:43:11 -07001366 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001367 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001368 if (!nvmeq->sq_cmds)
1369 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001370
Christoph Hellwig63223072018-12-02 17:46:18 +01001371 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001372 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Christoph Hellwig63223072018-12-02 17:46:18 +01001373 nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth));
1374 } else {
Keith Busch88a041f2019-03-08 10:43:11 -07001375 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq->q_depth),
Christoph Hellwig63223072018-12-02 17:46:18 +01001376 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001377 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001378}
1379
Keith Buscha1a5ef92013-12-16 13:50:00 -05001380static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001381{
1382 int i;
1383
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001384 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001385 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001386 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001387 }
Keith Busch22404272013-07-15 15:02:20 -06001388}
1389
Keith Busch4d115422013-12-10 13:10:40 -07001390/**
1391 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001392 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001393 */
1394static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001395{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001396 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001397 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001398
Christoph Hellwig4e224102018-12-02 17:46:17 +01001399 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001400 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401
Christoph Hellwig4e224102018-12-02 17:46:17 +01001402 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001403 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001404 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001405 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1406 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001407 return 0;
1408}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409
Keith Busch8fae2682019-01-04 15:04:33 -07001410static void nvme_suspend_io_queues(struct nvme_dev *dev)
1411{
1412 int i;
1413
1414 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1415 nvme_suspend_queue(&dev->queues[i]);
1416}
1417
Keith Buscha5cdb682016-01-12 14:41:18 -07001418static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001419{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001420 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001421
Keith Buscha5cdb682016-01-12 14:41:18 -07001422 if (shutdown)
1423 nvme_shutdown_ctrl(&dev->ctrl);
1424 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001425 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001426
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001427 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001428}
1429
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001430static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1431 int entry_size)
1432{
1433 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001434 unsigned q_size_aligned = roundup(q_depth * entry_size,
1435 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001436
1437 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001438 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001439 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001440 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001441
1442 /*
1443 * Ensure the reduced q_depth is above some threshold where it
1444 * would be better to map queues in system memory with the
1445 * original depth
1446 */
1447 if (q_depth < 64)
1448 return -ENOMEM;
1449 }
1450
1451 return q_depth;
1452}
1453
1454static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1455 int qid, int depth)
1456{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001457 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001458
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001459 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1460 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
1461 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1462 nvmeq->sq_cmds);
Christoph Hellwig63223072018-12-02 17:46:18 +01001463 if (nvmeq->sq_dma_addr) {
1464 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1465 return 0;
1466 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001467 }
1468
Christoph Hellwig63223072018-12-02 17:46:18 +01001469 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1470 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001471 if (!nvmeq->sq_cmds)
1472 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001473 return 0;
1474}
1475
Keith Buscha6ff7262018-04-12 09:16:09 -06001476static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001477{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001478 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001479
Keith Busch62314e42018-01-23 09:16:19 -07001480 if (dev->ctrl.queue_count > qid)
1481 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001482
Luis Chamberlain750afb02019-01-04 09:23:09 +01001483 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(depth),
1484 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001485 if (!nvmeq->cqes)
1486 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001487
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001488 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001489 goto free_cqdma;
1490
Matthew Wilcox091b6092011-02-10 09:56:01 -05001491 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001492 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001493 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001494 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001495 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001496 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001497 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001498 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001499 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001500
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001501 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001502
1503 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001504 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001505 nvmeq->cq_dma_addr);
1506 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001507 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001508}
1509
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001510static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001511{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001512 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1513 int nr = nvmeq->dev->ctrl.instance;
1514
1515 if (use_threaded_interrupts) {
1516 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1517 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1518 } else {
1519 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1520 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1521 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001522}
1523
Keith Busch22404272013-07-15 15:02:20 -06001524static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001525{
Keith Busch22404272013-07-15 15:02:20 -06001526 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001527
Keith Busch22404272013-07-15 15:02:20 -06001528 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001529 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001530 nvmeq->cq_head = 0;
1531 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001532 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001533 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001534 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001535 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001536 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001537}
1538
Jens Axboe4b04cc62018-11-05 12:44:33 -07001539static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001540{
1541 struct nvme_dev *dev = nvmeq->dev;
1542 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001543 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001544
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001545 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1546
Keith Busch22b55602018-04-12 09:16:10 -06001547 /*
1548 * A queue's vector matches the queue identifier unless the controller
1549 * has only one vector available.
1550 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001551 if (!polled)
1552 vector = dev->num_vecs == 1 ? 0 : qid;
1553 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001554 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001555
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001556 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001557 if (result)
1558 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001559
1560 result = adapter_alloc_sq(dev, qid, nvmeq);
1561 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001562 return result;
1563 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001564 goto release_cq;
1565
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001566 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001567 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001568
Keith Busch7c349dd2019-03-08 10:43:06 -07001569 if (!polled) {
1570 nvmeq->cq_vector = vector;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001571 result = queue_request_irq(nvmeq);
1572 if (result < 0)
1573 goto release_sq;
1574 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001575
Christoph Hellwig4e224102018-12-02 17:46:17 +01001576 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001577 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001578
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001579release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001580 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001581 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001582release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001583 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001584 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001585}
1586
Eric Biggersf363b082017-03-30 13:39:16 -07001587static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001588 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001589 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001590 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001591 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001592 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001593 .timeout = nvme_timeout,
1594};
1595
Eric Biggersf363b082017-03-30 13:39:16 -07001596static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001597 .queue_rq = nvme_queue_rq,
1598 .complete = nvme_pci_complete_rq,
1599 .commit_rqs = nvme_commit_rqs,
1600 .init_hctx = nvme_init_hctx,
1601 .init_request = nvme_init_request,
1602 .map_queues = nvme_pci_map_queues,
1603 .timeout = nvme_timeout,
1604 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001605};
1606
Keith Buschea191d22015-01-07 18:55:49 -07001607static void nvme_dev_remove_admin(struct nvme_dev *dev)
1608{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001609 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001610 /*
1611 * If the controller was reset during removal, it's possible
1612 * user requests may be waiting on a stopped queue. Start the
1613 * queue to flush these to completion.
1614 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001615 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001616 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001617 blk_mq_free_tag_set(&dev->admin_tagset);
1618 }
1619}
1620
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001621static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1622{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001623 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001624 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1625 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001626
Keith Busch38dabe22017-11-07 15:13:10 -07001627 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001628 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001629 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001630 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001631 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001632 dev->admin_tagset.driver_data = dev;
1633
1634 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1635 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001636 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001637
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001638 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1639 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001640 blk_mq_free_tag_set(&dev->admin_tagset);
1641 return -ENOMEM;
1642 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001643 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001644 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001645 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001646 return -ENODEV;
1647 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001648 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001649 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001650
1651 return 0;
1652}
1653
Xu Yu97f6ef62017-05-24 16:39:55 +08001654static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1655{
1656 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1657}
1658
1659static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1660{
1661 struct pci_dev *pdev = to_pci_dev(dev->dev);
1662
1663 if (size <= dev->bar_mapped_size)
1664 return 0;
1665 if (size > pci_resource_len(pdev, 0))
1666 return -ENOMEM;
1667 if (dev->bar)
1668 iounmap(dev->bar);
1669 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1670 if (!dev->bar) {
1671 dev->bar_mapped_size = 0;
1672 return -ENOMEM;
1673 }
1674 dev->bar_mapped_size = size;
1675 dev->dbs = dev->bar + NVME_REG_DBS;
1676
1677 return 0;
1678}
1679
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001680static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001681{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001682 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001683 u32 aqa;
1684 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001685
Xu Yu97f6ef62017-05-24 16:39:55 +08001686 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1687 if (result < 0)
1688 return result;
1689
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001690 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001691 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001692
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001693 if (dev->subsystem &&
1694 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1695 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001696
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001697 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001698 if (result < 0)
1699 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001700
Keith Buscha6ff7262018-04-12 09:16:09 -06001701 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001702 if (result)
1703 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001704
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001705 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001706 aqa = nvmeq->q_depth - 1;
1707 aqa |= aqa << 16;
1708
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001709 writel(aqa, dev->bar + NVME_REG_AQA);
1710 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1711 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001712
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001713 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001714 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001715 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001716
Keith Busch2b25d982014-12-22 12:59:04 -07001717 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001718 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001719 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001720 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001721 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001722 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001723 }
Keith Busch025c5572013-05-01 13:07:51 -06001724
Christoph Hellwig4e224102018-12-02 17:46:17 +01001725 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001726 return result;
1727}
1728
Christoph Hellwig749941f2015-11-26 11:46:39 +01001729static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001730{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001731 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001732 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001733
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001734 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001735 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001736 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001737 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001738 }
1739 }
Keith Busch42f61422014-03-24 10:46:25 -06001740
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001741 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001742 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1743 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1744 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001745 } else {
1746 rw_queues = max;
1747 }
1748
Keith Busch949928c2015-12-17 17:08:15 -07001749 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001750 bool polled = i > rw_queues;
1751
1752 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001753 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001754 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001755 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001756
1757 /*
1758 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001759 * than the desired amount of queues, and even a controller without
1760 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001761 * be useful to upgrade a buggy firmware for example.
1762 */
1763 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001764}
1765
Stephen Bates202021c2016-10-05 20:01:12 -06001766static ssize_t nvme_cmb_show(struct device *dev,
1767 struct device_attribute *attr,
1768 char *buf)
1769{
1770 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1771
Stephen Batesc9658092016-12-16 11:54:50 -07001772 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001773 ndev->cmbloc, ndev->cmbsz);
1774}
1775static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1776
Christoph Hellwig88de4592017-12-20 14:50:00 +01001777static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001778{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001779 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1780
1781 return 1ULL << (12 + 4 * szu);
1782}
1783
1784static u32 nvme_cmb_size(struct nvme_dev *dev)
1785{
1786 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1787}
1788
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001789static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001790{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001791 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001792 resource_size_t bar_size;
1793 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001794 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001795
Keith Busch9fe5c592018-10-31 13:15:29 -06001796 if (dev->cmb_size)
1797 return;
1798
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001799 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001800 if (!dev->cmbsz)
1801 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001802 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001803
Christoph Hellwig88de4592017-12-20 14:50:00 +01001804 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1805 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001806 bar = NVME_CMB_BIR(dev->cmbloc);
1807 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001808
1809 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001810 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001811
1812 /*
1813 * Controllers may support a CMB size larger than their BAR,
1814 * for example, due to being behind a bridge. Reduce the CMB to
1815 * the reported size of the BAR
1816 */
1817 if (size > bar_size - offset)
1818 size = bar_size - offset;
1819
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001820 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1821 dev_warn(dev->ctrl.device,
1822 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001823 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001824 }
1825
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001826 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001827 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1828
1829 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1830 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1831 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001832
1833 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1834 &dev_attr_cmb.attr, NULL))
1835 dev_warn(dev->ctrl.device,
1836 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001837}
1838
1839static inline void nvme_release_cmb(struct nvme_dev *dev)
1840{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001841 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001842 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1843 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001844 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001845 }
1846}
1847
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001848static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001849{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001850 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001851 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001852 int ret;
1853
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001854 memset(&c, 0, sizeof(c));
1855 c.features.opcode = nvme_admin_set_features;
1856 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1857 c.features.dword11 = cpu_to_le32(bits);
1858 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1859 ilog2(dev->ctrl.page_size));
1860 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1861 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1862 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1863
1864 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1865 if (ret) {
1866 dev_warn(dev->ctrl.device,
1867 "failed to set host mem (err %d, flags %#x).\n",
1868 ret, bits);
1869 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001870 return ret;
1871}
1872
1873static void nvme_free_host_mem(struct nvme_dev *dev)
1874{
1875 int i;
1876
1877 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1878 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1879 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1880
Liviu Dudaucc667f62018-12-29 17:23:43 +00001881 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1882 le64_to_cpu(desc->addr),
1883 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001884 }
1885
1886 kfree(dev->host_mem_desc_bufs);
1887 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001888 dma_free_coherent(dev->dev,
1889 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1890 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001892 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001893}
1894
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001895static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1896 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001897{
1898 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001899 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001900 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001901 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001902 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001903 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001904
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001905 tmp = (preferred + chunk_size - 1);
1906 do_div(tmp, chunk_size);
1907 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001908
1909 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1910 max_entries = dev->ctrl.hmmaxd;
1911
Luis Chamberlain750afb02019-01-04 09:23:09 +01001912 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1913 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001914 if (!descs)
1915 goto out;
1916
1917 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1918 if (!bufs)
1919 goto out_free_descs;
1920
Minwoo Im244a8fe2017-11-17 01:34:24 +09001921 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922 dma_addr_t dma_addr;
1923
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001924 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001925 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1926 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1927 if (!bufs[i])
1928 break;
1929
1930 descs[i].addr = cpu_to_le64(dma_addr);
1931 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1932 i++;
1933 }
1934
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001935 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001936 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001937
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001938 dev->nr_host_mem_descs = i;
1939 dev->host_mem_size = size;
1940 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001941 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001942 dev->host_mem_desc_bufs = bufs;
1943 return 0;
1944
1945out_free_bufs:
1946 while (--i >= 0) {
1947 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1948
Liviu Dudaucc667f62018-12-29 17:23:43 +00001949 dma_free_attrs(dev->dev, size, bufs[i],
1950 le64_to_cpu(descs[i].addr),
1951 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001952 }
1953
1954 kfree(bufs);
1955out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001956 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1957 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001958out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001959 dev->host_mem_descs = NULL;
1960 return -ENOMEM;
1961}
1962
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001963static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1964{
1965 u32 chunk_size;
1966
1967 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001968 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001969 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001970 chunk_size /= 2) {
1971 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1972 if (!min || dev->host_mem_size >= min)
1973 return 0;
1974 nvme_free_host_mem(dev);
1975 }
1976 }
1977
1978 return -ENOMEM;
1979}
1980
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001981static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001982{
1983 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1984 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1985 u64 min = (u64)dev->ctrl.hmmin * 4096;
1986 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001987 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001988
1989 preferred = min(preferred, max);
1990 if (min > max) {
1991 dev_warn(dev->ctrl.device,
1992 "min host memory (%lld MiB) above limit (%d MiB).\n",
1993 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1994 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001995 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001996 }
1997
1998 /*
1999 * If we already have a buffer allocated check if we can reuse it.
2000 */
2001 if (dev->host_mem_descs) {
2002 if (dev->host_mem_size >= min)
2003 enable_bits |= NVME_HOST_MEM_RETURN;
2004 else
2005 nvme_free_host_mem(dev);
2006 }
2007
2008 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002009 if (nvme_alloc_host_mem(dev, min, preferred)) {
2010 dev_warn(dev->ctrl.device,
2011 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002012 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002013 }
2014
2015 dev_info(dev->ctrl.device,
2016 "allocated %lld MiB host memory buffer.\n",
2017 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002018 }
2019
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002020 ret = nvme_set_host_mem(dev, enable_bits);
2021 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002022 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002023 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002024}
2025
Ming Lei612b7282019-02-16 18:13:10 +01002026/*
2027 * nirqs is the number of interrupts available for write and read
2028 * queues. The core already reserved an interrupt for the admin queue.
2029 */
2030static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002031{
Ming Lei612b7282019-02-16 18:13:10 +01002032 struct nvme_dev *dev = affd->priv;
2033 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002034
Jens Axboe3b6592f2018-10-31 08:36:31 -06002035 /*
Ming Lei612b7282019-02-16 18:13:10 +01002036 * If there is no interupt available for queues, ensure that
2037 * the default queue is set to 1. The affinity set size is
2038 * also set to one, but the irq core ignores it for this case.
2039 *
2040 * If only one interrupt is available or 'write_queue' == 0, combine
2041 * write and read queues.
2042 *
2043 * If 'write_queues' > 0, ensure it leaves room for at least one read
2044 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002045 */
Ming Lei612b7282019-02-16 18:13:10 +01002046 if (!nrirqs) {
2047 nrirqs = 1;
2048 nr_read_queues = 0;
2049 } else if (nrirqs == 1 || !write_queues) {
2050 nr_read_queues = 0;
2051 } else if (write_queues >= nrirqs) {
2052 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002053 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002054 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002055 }
Ming Lei612b7282019-02-16 18:13:10 +01002056
2057 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2058 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2059 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2060 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2061 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002062}
2063
Jens Axboe6451fe72018-12-09 11:21:45 -07002064static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002065{
2066 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002067 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002068 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002069 .calc_sets = nvme_calc_irq_sets,
2070 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002071 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002072 unsigned int irq_queues, this_p_queues;
2073
2074 /*
2075 * Poll queues don't need interrupts, but we need at least one IO
2076 * queue left over for non-polled IO.
2077 */
2078 this_p_queues = poll_queues;
2079 if (this_p_queues >= nr_io_queues) {
2080 this_p_queues = nr_io_queues - 1;
2081 irq_queues = 1;
2082 } else {
Ming Leic45b1fa2019-01-03 09:34:39 +08002083 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002084 }
2085 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002086
Ming Lei612b7282019-02-16 18:13:10 +01002087 /* Initialize for the single interrupt case */
2088 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2089 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002090
Ming Lei612b7282019-02-16 18:13:10 +01002091 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2092 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002093}
2094
Keith Busch8fae2682019-01-04 15:04:33 -07002095static void nvme_disable_io_queues(struct nvme_dev *dev)
2096{
2097 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2098 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2099}
2100
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002101static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002102{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002103 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002104 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002105 int result, nr_io_queues;
2106 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002107
Jens Axboe3b6592f2018-10-31 08:36:31 -06002108 nr_io_queues = max_io_queues();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002109 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2110 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002111 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002112
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002113 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002114 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002115
2116 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002117
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002118 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002119 result = nvme_cmb_qdepth(dev, nr_io_queues,
2120 sizeof(struct nvme_command));
2121 if (result > 0)
2122 dev->q_depth = result;
2123 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002124 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002125 }
2126
Xu Yu97f6ef62017-05-24 16:39:55 +08002127 do {
2128 size = db_bar_size(dev, nr_io_queues);
2129 result = nvme_remap_bar(dev, size);
2130 if (!result)
2131 break;
2132 if (!--nr_io_queues)
2133 return -ENOMEM;
2134 } while (1);
2135 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002136
Keith Busch8fae2682019-01-04 15:04:33 -07002137 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002138 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002139 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002140
Jens Axboee32efbf2014-11-14 09:49:26 -07002141 /*
2142 * If we enable msix early due to not intx, disable it again before
2143 * setting up the full range we need.
2144 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002145 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002146
2147 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002148 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002149 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002150
Keith Busch22b55602018-04-12 09:16:10 -06002151 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002152 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002153 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002154
Matthew Wilcox063a8092013-06-20 10:53:48 -04002155 /*
2156 * Should investigate if there's a performance win from allocating
2157 * more queues than interrupt vectors; it might allow the submission
2158 * path to scale better, even if the receive path is limited by the
2159 * number of interrupts.
2160 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002161 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002162 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002163 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002164 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002165
2166 result = nvme_create_io_queues(dev);
2167 if (result || dev->online_queues < 2)
2168 return result;
2169
2170 if (dev->online_queues - 1 < dev->max_qid) {
2171 nr_io_queues = dev->online_queues - 1;
2172 nvme_disable_io_queues(dev);
2173 nvme_suspend_io_queues(dev);
2174 goto retry;
2175 }
2176 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2177 dev->io_queues[HCTX_TYPE_DEFAULT],
2178 dev->io_queues[HCTX_TYPE_READ],
2179 dev->io_queues[HCTX_TYPE_POLL]);
2180 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002181}
2182
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002183static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002184{
2185 struct nvme_queue *nvmeq = req->end_io_data;
2186
2187 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002188 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002189}
2190
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002191static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002192{
2193 struct nvme_queue *nvmeq = req->end_io_data;
2194
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002195 if (error)
2196 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002197
2198 nvme_del_queue_end(req, error);
2199}
2200
2201static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2202{
2203 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2204 struct request *req;
2205 struct nvme_command cmd;
2206
2207 memset(&cmd, 0, sizeof(cmd));
2208 cmd.delete_queue.opcode = opcode;
2209 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2210
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002211 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002212 if (IS_ERR(req))
2213 return PTR_ERR(req);
2214
2215 req->timeout = ADMIN_TIMEOUT;
2216 req->end_io_data = nvmeq;
2217
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002218 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002219 blk_execute_rq_nowait(q, NULL, req, false,
2220 opcode == nvme_admin_delete_cq ?
2221 nvme_del_cq_end : nvme_del_queue_end);
2222 return 0;
2223}
2224
Keith Busch8fae2682019-01-04 15:04:33 -07002225static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002226{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002227 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002228 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002229
Keith Buschdb3cbff2016-01-12 14:41:17 -07002230 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002231 timeout = ADMIN_TIMEOUT;
2232 while (nr_queues > 0) {
2233 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2234 break;
2235 nr_queues--;
2236 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002237 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002238 while (sent) {
2239 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2240
2241 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002242 timeout);
2243 if (timeout == 0)
2244 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002245
2246 /* handle any remaining CQEs */
2247 if (opcode == nvme_admin_delete_cq &&
2248 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2249 nvme_poll_irqdisable(nvmeq, -1);
2250
2251 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002252 if (nr_queues)
2253 goto retry;
2254 }
2255 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002256}
2257
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002258/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002259 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002260 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002261static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002262{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002263 int ret;
2264
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002265 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002266 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002267 dev->tagset.nr_hw_queues = dev->online_queues - 1;
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002268 dev->tagset.nr_maps = 2; /* default + read */
2269 if (dev->io_queues[HCTX_TYPE_POLL])
2270 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002271 dev->tagset.timeout = NVME_IO_TIMEOUT;
2272 dev->tagset.numa_node = dev_to_node(dev->dev);
2273 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002274 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002275 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002276 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2277 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002278
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002279 ret = blk_mq_alloc_tag_set(&dev->tagset);
2280 if (ret) {
2281 dev_warn(dev->ctrl.device,
2282 "IO queues tagset allocation failed %d\n", ret);
2283 return ret;
2284 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002285 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002286 } else {
2287 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2288
2289 /* Free previously allocated queues that are no longer usable */
2290 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002291 }
Keith Busch949928c2015-12-17 17:08:15 -07002292
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002293 nvme_dbbuf_set(dev);
Keith Busche1e5e562015-02-19 13:39:03 -07002294 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002295}
2296
Keith Buschb00a7262016-02-24 09:15:52 -07002297static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002298{
Keith Buschb00a7262016-02-24 09:15:52 -07002299 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002300 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002301
2302 if (pci_enable_device_mem(pdev))
2303 return result;
2304
Keith Busch0877cb02013-07-15 15:02:19 -06002305 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002306
Christoph Hellwige75ec752015-05-22 11:12:39 +02002307 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2308 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002309 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002310
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002311 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002312 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002313 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002314 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002315
2316 /*
Keith Buscha5229052016-04-08 16:09:10 -06002317 * Some devices and/or platforms don't advertise or work with INTx
2318 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2319 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002320 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002321 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2322 if (result < 0)
2323 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002324
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002325 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002326
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002327 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002328 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002329 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002330 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002331
2332 /*
2333 * Temporary fix for the Apple controller found in the MacBook8,1 and
2334 * some MacBook7,1 to avoid controller resets and data loss.
2335 */
2336 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2337 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002338 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2339 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002340 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002341 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2342 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002343 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002344 dev->q_depth = 64;
2345 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2346 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002347 }
2348
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002349 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002350
Keith Buscha0a34082015-12-07 15:30:31 -07002351 pci_enable_pcie_error_reporting(pdev);
2352 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002353 return 0;
2354
2355 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002356 pci_disable_device(pdev);
2357 return result;
2358}
2359
2360static void nvme_dev_unmap(struct nvme_dev *dev)
2361{
Keith Buschb00a7262016-02-24 09:15:52 -07002362 if (dev->bar)
2363 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002364 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002365}
2366
2367static void nvme_pci_disable(struct nvme_dev *dev)
2368{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002369 struct pci_dev *pdev = to_pci_dev(dev->dev);
2370
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002371 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002372
Keith Buscha0a34082015-12-07 15:30:31 -07002373 if (pci_is_enabled(pdev)) {
2374 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002375 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002376 }
Keith Busch4d115422013-12-10 13:10:40 -07002377}
2378
Keith Buscha5cdb682016-01-12 14:41:18 -07002379static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002380{
Keith Busche43269e2019-05-14 14:07:38 -06002381 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002382 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002383
Keith Busch77bf25e2015-11-26 12:21:29 +01002384 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002385 if (pci_is_enabled(pdev)) {
2386 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2387
Keith Buschebef7362017-06-27 17:44:05 -06002388 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002389 dev->ctrl.state == NVME_CTRL_RESETTING) {
2390 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002391 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002392 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002393 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2394 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002395 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002396
Keith Busch302ad8c2017-03-01 14:22:12 -05002397 /*
2398 * Give the controller a chance to complete all entered requests if
2399 * doing a safe shutdown.
2400 */
Keith Busche43269e2019-05-14 14:07:38 -06002401 if (!dead && shutdown && freeze)
2402 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002403
Jianchao Wang9a915a52018-02-12 20:57:24 +08002404 nvme_stop_queues(&dev->ctrl);
2405
Keith Busch64ee0ac2018-04-12 09:16:08 -06002406 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002407 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002408 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002409 }
Keith Busch8fae2682019-01-04 15:04:33 -07002410 nvme_suspend_io_queues(dev);
2411 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002412 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002413
Ming Line1958e62016-05-18 14:05:01 -07002414 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2415 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002416
2417 /*
2418 * The driver will not be starting up queues again if shutting down so
2419 * must flush all entered requests to their failed completion to avoid
2420 * deadlocking blk-mq hot-cpu notifier.
2421 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002422 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002423 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002424 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2425 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2426 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002427 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002428}
2429
Matthew Wilcox091b6092011-02-10 09:56:01 -05002430static int nvme_setup_prp_pools(struct nvme_dev *dev)
2431{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002432 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002433 PAGE_SIZE, PAGE_SIZE, 0);
2434 if (!dev->prp_page_pool)
2435 return -ENOMEM;
2436
Matthew Wilcox99802a72011-02-10 10:30:34 -05002437 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002438 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002439 256, 256, 0);
2440 if (!dev->prp_small_pool) {
2441 dma_pool_destroy(dev->prp_page_pool);
2442 return -ENOMEM;
2443 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002444 return 0;
2445}
2446
2447static void nvme_release_prp_pools(struct nvme_dev *dev)
2448{
2449 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002450 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002451}
2452
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002453static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002454{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002455 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002456
Helen Koikef9f38e32017-04-10 12:51:07 -03002457 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002458 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002459 if (dev->tagset.tags)
2460 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002461 if (dev->ctrl.admin_q)
2462 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002463 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002464 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002465 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002466 kfree(dev);
2467}
2468
Keith Buschf58944e2016-02-24 09:15:55 -07002469static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2470{
Linus Torvalds237045f2016-03-18 17:13:31 -07002471 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002472
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002473 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002474 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002475 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002476 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002477 nvme_put_ctrl(&dev->ctrl);
2478}
2479
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002480static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002481{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002482 struct nvme_dev *dev =
2483 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002484 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002485 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002486 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002487
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002488 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002489 goto out;
2490
2491 /*
2492 * If we're called to reset a live controller first shut it down before
2493 * moving on.
2494 */
Keith Buschb00a7262016-02-24 09:15:52 -07002495 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002496 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002497 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002498
Keith Busch5c959d72019-01-23 18:46:11 -07002499 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002500 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002501 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002502 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002503
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002504 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002505 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002506 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002507
Keith Busch0fb59cb2015-01-07 18:55:50 -07002508 result = nvme_alloc_admin_tags(dev);
2509 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002510 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002511
Jens Axboe943e9422018-06-21 09:49:37 -06002512 /*
2513 * Limit the max command size to prevent iod->sg allocations going
2514 * over a single page.
2515 */
2516 dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2517 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002518
2519 /*
2520 * Don't limit the IOMMU merged segment size.
2521 */
2522 dma_set_max_seg_size(dev->dev, 0xffffffff);
2523
Keith Busch5c959d72019-01-23 18:46:11 -07002524 mutex_unlock(&dev->shutdown_lock);
2525
2526 /*
2527 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2528 * initializing procedure here.
2529 */
2530 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2531 dev_warn(dev->ctrl.device,
2532 "failed to mark controller CONNECTING\n");
2533 goto out;
2534 }
Jens Axboe943e9422018-06-21 09:49:37 -06002535
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002536 result = nvme_init_identify(&dev->ctrl);
2537 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002538 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002539
Scott Bauere286bcf2017-02-22 10:15:07 -07002540 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2541 if (!dev->ctrl.opal_dev)
2542 dev->ctrl.opal_dev =
2543 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2544 else if (was_suspend)
2545 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2546 } else {
2547 free_opal_dev(dev->ctrl.opal_dev);
2548 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002549 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002550
Helen Koikef9f38e32017-04-10 12:51:07 -03002551 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2552 result = nvme_dbbuf_dma_alloc(dev);
2553 if (result)
2554 dev_warn(dev->dev,
2555 "unable to allocate dma for dbbuf\n");
2556 }
2557
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002558 if (dev->ctrl.hmpre) {
2559 result = nvme_setup_host_mem(dev);
2560 if (result < 0)
2561 goto out;
2562 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002563
Keith Buschf0b50732013-07-15 15:02:21 -06002564 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002565 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002566 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002567
Keith Busch21f033f2016-04-12 11:13:11 -06002568 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002569 * Keep the controller around but remove all namespaces if we don't have
2570 * any working I/O queue.
2571 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002572 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002573 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002574 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002575 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002576 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002577 } else {
Keith Busch25646262016-01-04 09:10:57 -07002578 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002579 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002580 /* hit this only when allocate tagset fails */
2581 if (nvme_dev_add(dev))
2582 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002583 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002584 }
2585
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002586 /*
2587 * If only admin queue live, keep it to do further investigation or
2588 * recovery.
2589 */
2590 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2591 dev_warn(dev->ctrl.device,
2592 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002593 goto out;
2594 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002595
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002596 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002597 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002598
Keith Busch4726bcf2019-02-11 09:23:50 -07002599 out_unlock:
2600 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002601 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002602 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002603}
2604
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002605static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002606{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002607 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002608 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002609
2610 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002611 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002612 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002613}
2614
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002615static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002616{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002617 *val = readl(to_nvme_dev(ctrl)->bar + off);
2618 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002619}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002620
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002621static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2622{
2623 writel(val, to_nvme_dev(ctrl)->bar + off);
2624 return 0;
2625}
2626
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002627static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2628{
2629 *val = readq(to_nvme_dev(ctrl)->bar + off);
2630 return 0;
2631}
2632
Keith Busch97c12222018-03-08 14:50:32 -07002633static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2634{
2635 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2636
2637 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2638}
2639
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002640static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002641 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002642 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002643 .flags = NVME_F_METADATA_SUPPORTED |
2644 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002645 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002646 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002647 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002648 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002649 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002650 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002651};
Keith Busch4cc06522015-06-05 10:30:08 -06002652
Keith Buschb00a7262016-02-24 09:15:52 -07002653static int nvme_dev_map(struct nvme_dev *dev)
2654{
Keith Buschb00a7262016-02-24 09:15:52 -07002655 struct pci_dev *pdev = to_pci_dev(dev->dev);
2656
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002657 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002658 return -ENODEV;
2659
Xu Yu97f6ef62017-05-24 16:39:55 +08002660 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002661 goto release;
2662
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002663 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002664 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002665 pci_release_mem_regions(pdev);
2666 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002667}
2668
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002669static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002670{
2671 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2672 /*
2673 * Several Samsung devices seem to drop off the PCIe bus
2674 * randomly when APST is on and uses the deepest sleep state.
2675 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2676 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2677 * 950 PRO 256GB", but it seems to be restricted to two Dell
2678 * laptops.
2679 */
2680 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2681 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2682 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2683 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002684 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2685 /*
2686 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002687 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2688 * within few minutes after bootup on a Coffee Lake board -
2689 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002690 */
2691 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002692 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2693 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002694 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002695 }
2696
2697 return 0;
2698}
2699
Keith Busch181197752018-04-27 13:42:52 -06002700static void nvme_async_probe(void *data, async_cookie_t cookie)
2701{
2702 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002703
Keith Busch181197752018-04-27 13:42:52 -06002704 nvme_reset_ctrl_sync(&dev->ctrl);
2705 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002706 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002707}
2708
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002709static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002710{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002711 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002712 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002713 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002714 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002715
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002716 node = dev_to_node(&pdev->dev);
2717 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002718 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002719
2720 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002721 if (!dev)
2722 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002723
Jens Axboe3b6592f2018-10-31 08:36:31 -06002724 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2725 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002726 if (!dev->queues)
2727 goto free;
2728
Christoph Hellwige75ec752015-05-22 11:12:39 +02002729 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002730 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002731
Keith Buschb00a7262016-02-24 09:15:52 -07002732 result = nvme_dev_map(dev);
2733 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002734 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002735
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002736 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002737 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002738 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002739
2740 result = nvme_setup_prp_pools(dev);
2741 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002742 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002743
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002744 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002745
Jens Axboe943e9422018-06-21 09:49:37 -06002746 /*
2747 * Double check that our mempool alloc size will cover the biggest
2748 * command we support.
2749 */
2750 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2751 NVME_MAX_SEGS, true);
2752 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2753
2754 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2755 mempool_kfree,
2756 (void *) alloc_size,
2757 GFP_KERNEL, node);
2758 if (!dev->iod_mempool) {
2759 result = -ENOMEM;
2760 goto release_pools;
2761 }
2762
Keith Buschb6e44b42018-07-11 16:44:44 -06002763 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2764 quirks);
2765 if (result)
2766 goto release_mempool;
2767
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002768 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2769
Keith Busch80f513b2018-05-07 08:30:24 -06002770 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002771 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002772
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002773 return 0;
2774
Keith Buschb6e44b42018-07-11 16:44:44 -06002775 release_mempool:
2776 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002777 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002778 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002779 unmap:
2780 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002781 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002782 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002783 free:
2784 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002785 kfree(dev);
2786 return result;
2787}
2788
Christoph Hellwig775755e2017-06-01 13:10:38 +02002789static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002790{
Keith Buscha6739472014-06-23 16:03:21 -06002791 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002792 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002793}
Keith Buschf0d54a52014-05-02 10:40:43 -06002794
Christoph Hellwig775755e2017-06-01 13:10:38 +02002795static void nvme_reset_done(struct pci_dev *pdev)
2796{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002797 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002798 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002799}
2800
Keith Busch09ece142014-01-27 11:29:40 -05002801static void nvme_shutdown(struct pci_dev *pdev)
2802{
2803 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002804 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002805}
2806
Keith Buschf58944e2016-02-24 09:15:55 -07002807/*
2808 * The driver's remove may be called on a device in a partially initialized
2809 * state. This function must not have any dependencies on the device state in
2810 * order to proceed.
2811 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002812static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002813{
2814 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002815
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002816 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002817 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002818
Keith Busch6db28ed2017-02-10 18:15:49 -05002819 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002820 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002821 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002822 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002823 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002824
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002825 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002826 nvme_stop_ctrl(&dev->ctrl);
2827 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002828 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002829 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002830 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002831 nvme_dev_remove_admin(dev);
2832 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002833 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002834 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002835 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002836 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002837}
2838
Jingoo Han671a6012014-02-13 11:19:14 +09002839#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002840static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2841{
2842 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2843}
2844
2845static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2846{
2847 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2848}
2849
2850static int nvme_resume(struct device *dev)
2851{
2852 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2853 struct nvme_ctrl *ctrl = &ndev->ctrl;
2854
2855 if (pm_resume_via_firmware() || !ctrl->npss ||
2856 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
2857 nvme_reset_ctrl(ctrl);
2858 return 0;
2859}
2860
Keith Buschcd638942013-07-15 15:02:23 -06002861static int nvme_suspend(struct device *dev)
2862{
2863 struct pci_dev *pdev = to_pci_dev(dev);
2864 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002865 struct nvme_ctrl *ctrl = &ndev->ctrl;
2866 int ret = -EBUSY;
2867
2868 /*
2869 * The platform does not remove power for a kernel managed suspend so
2870 * use host managed nvme power settings for lowest idle power if
2871 * possible. This should have quicker resume latency than a full device
2872 * shutdown. But if the firmware is involved after the suspend or the
2873 * device does not support any non-default power states, shut down the
2874 * device fully.
2875 */
2876 if (pm_suspend_via_firmware() || !ctrl->npss) {
2877 nvme_dev_disable(ndev, true);
2878 return 0;
2879 }
2880
2881 nvme_start_freeze(ctrl);
2882 nvme_wait_freeze(ctrl);
2883 nvme_sync_queues(ctrl);
2884
2885 if (ctrl->state != NVME_CTRL_LIVE &&
2886 ctrl->state != NVME_CTRL_ADMIN_ONLY)
2887 goto unfreeze;
2888
2889 ndev->last_ps = 0;
2890 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2891 if (ret < 0)
2892 goto unfreeze;
2893
2894 ret = nvme_set_power_state(ctrl, ctrl->npss);
2895 if (ret < 0)
2896 goto unfreeze;
2897
2898 if (ret) {
2899 /*
2900 * Clearing npss forces a controller reset on resume. The
2901 * correct value will be resdicovered then.
2902 */
2903 nvme_dev_disable(ndev, true);
2904 ctrl->npss = 0;
2905 ret = 0;
2906 goto unfreeze;
2907 }
2908 /*
2909 * A saved state prevents pci pm from generically controlling the
2910 * device's power. If we're using protocol specific settings, we don't
2911 * want pci interfering.
2912 */
2913 pci_save_state(pdev);
2914unfreeze:
2915 nvme_unfreeze(ctrl);
2916 return ret;
2917}
2918
2919static int nvme_simple_suspend(struct device *dev)
2920{
2921 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschcd638942013-07-15 15:02:23 -06002922
Keith Buscha5cdb682016-01-12 14:41:18 -07002923 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002924 return 0;
2925}
2926
Keith Buschd916b1b2019-05-23 09:27:35 -06002927static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06002928{
2929 struct pci_dev *pdev = to_pci_dev(dev);
2930 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002931
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002932 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002933 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002934}
2935
Keith Buschd916b1b2019-05-23 09:27:35 -06002936const struct dev_pm_ops nvme_dev_pm_ops = {
2937 .suspend = nvme_suspend,
2938 .resume = nvme_resume,
2939 .freeze = nvme_simple_suspend,
2940 .thaw = nvme_simple_resume,
2941 .poweroff = nvme_simple_suspend,
2942 .restore = nvme_simple_resume,
2943};
2944#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002945
Keith Buscha0a34082015-12-07 15:30:31 -07002946static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2947 pci_channel_state_t state)
2948{
2949 struct nvme_dev *dev = pci_get_drvdata(pdev);
2950
2951 /*
2952 * A frozen channel requires a reset. When detected, this method will
2953 * shutdown the controller to quiesce. The controller will be restarted
2954 * after the slot reset through driver's slot_reset callback.
2955 */
Keith Buscha0a34082015-12-07 15:30:31 -07002956 switch (state) {
2957 case pci_channel_io_normal:
2958 return PCI_ERS_RESULT_CAN_RECOVER;
2959 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002960 dev_warn(dev->ctrl.device,
2961 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002962 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002963 return PCI_ERS_RESULT_NEED_RESET;
2964 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002965 dev_warn(dev->ctrl.device,
2966 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002967 return PCI_ERS_RESULT_DISCONNECT;
2968 }
2969 return PCI_ERS_RESULT_NEED_RESET;
2970}
2971
2972static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2973{
2974 struct nvme_dev *dev = pci_get_drvdata(pdev);
2975
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002976 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002977 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002978 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002979 return PCI_ERS_RESULT_RECOVERED;
2980}
2981
2982static void nvme_error_resume(struct pci_dev *pdev)
2983{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002984 struct nvme_dev *dev = pci_get_drvdata(pdev);
2985
2986 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002987}
2988
Stephen Hemminger1d352032012-09-07 09:33:17 -07002989static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002990 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002991 .slot_reset = nvme_slot_reset,
2992 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002993 .reset_prepare = nvme_reset_prepare,
2994 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002995};
2996
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002997static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002998 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002999 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003000 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003001 { PCI_VDEVICE(INTEL, 0x0a53),
3002 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003003 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003004 { PCI_VDEVICE(INTEL, 0x0a54),
3005 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003006 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003007 { PCI_VDEVICE(INTEL, 0x0a55),
3008 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3009 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003010 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003011 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3012 NVME_QUIRK_MEDIUM_PRIO_SQ },
James Dingwall62993582019-01-08 10:20:51 -07003013 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3014 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003015 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003016 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3017 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003018 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3019 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003020 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3021 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003022 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3023 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003024 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3025 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003026 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3027 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3028 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3029 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003030 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3031 .driver_data = NVME_QUIRK_LIGHTNVM, },
3032 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3033 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003034 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3035 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003036 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01003037 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07003038 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003039 { 0, }
3040};
3041MODULE_DEVICE_TABLE(pci, nvme_id_table);
3042
3043static struct pci_driver nvme_driver = {
3044 .name = "nvme",
3045 .id_table = nvme_id_table,
3046 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003047 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003048 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003049#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003050 .driver = {
3051 .pm = &nvme_dev_pm_ops,
3052 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003053#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003054 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003055 .err_handler = &nvme_err_handler,
3056};
3057
3058static int __init nvme_init(void)
3059{
Christoph Hellwig81101542019-04-30 11:36:52 -04003060 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3061 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3062 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003063 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003064 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003065}
3066
3067static void __exit nvme_exit(void)
3068{
3069 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003070 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003071}
3072
3073MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3074MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003075MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003076module_init(nvme_init);
3077module_exit(nvme_exit);