blob: 3be352403839a0e6785a681654d21497a108d118 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
David E. Boxdf4f9bc2020-07-09 11:43:33 -07007#include <linux/acpi.h>
Keith Buscha0a34082015-12-07 15:30:31 -07008#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06009#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050010#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070011#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020012#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070013#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050014#include <linux/init.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/mm.h>
18#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010019#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040020#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060022#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070023#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080025#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070026#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060027#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090028
yupeng604c01d2018-12-18 17:59:53 +010029#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020030#include "nvme.h"
31
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100032#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100033#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070034
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070035#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036
Jens Axboe943e9422018-06-21 09:49:37 -060037/*
38 * These can be higher, but we need to ensure that any command doesn't
39 * require an sg allocation that needs more than a page of data.
40 */
41#define NVME_MAX_KB_SZ 4096
42#define NVME_MAX_SEGS 127
43
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050044static int use_threaded_interrupts;
45module_param(use_threaded_interrupts, int, 0);
46
Jon Derrick8ffaadf2015-07-20 10:14:09 -060047static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060048module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060049MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
50
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020051static unsigned int max_host_mem_size_mb = 128;
52module_param(max_host_mem_size_mb, uint, 0444);
53MODULE_PARM_DESC(max_host_mem_size_mb,
54 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050055
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070056static unsigned int sgl_threshold = SZ_32K;
57module_param(sgl_threshold, uint, 0644);
58MODULE_PARM_DESC(sgl_threshold,
59 "Use SGLs when average request segment size is larger or equal to "
60 "this size. Use 0 to disable SGLs.");
61
weiping zhangb27c1e62017-07-10 16:46:59 +080062static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
63static const struct kernel_param_ops io_queue_depth_ops = {
64 .set = io_queue_depth_set,
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020065 .get = param_get_uint,
weiping zhangb27c1e62017-07-10 16:46:59 +080066};
67
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +020068static unsigned int io_queue_depth = 1024;
weiping zhangb27c1e62017-07-10 16:46:59 +080069module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
70MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
71
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080072static int io_queue_count_set(const char *val, const struct kernel_param *kp)
73{
74 unsigned int n;
75 int ret;
76
77 ret = kstrtouint(val, 10, &n);
78 if (ret != 0 || n > num_possible_cpus())
79 return -EINVAL;
80 return param_set_uint(val, kp);
81}
82
83static const struct kernel_param_ops io_queue_count_ops = {
84 .set = io_queue_count_set,
85 .get = param_get_uint,
86};
87
Keith Busch3f68baf2019-12-07 01:51:54 +090088static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080089module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060090MODULE_PARM_DESC(write_queues,
91 "Number of queues to use for writes. If not set, reads and writes "
92 "will share a queue set.");
93
Keith Busch3f68baf2019-12-07 01:51:54 +090094static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080095module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070096MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
97
David E. Boxdf4f9bc2020-07-09 11:43:33 -070098static bool noacpi;
99module_param(noacpi, bool, 0444);
100MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
101
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102struct nvme_dev;
103struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -0700104
Keith Buscha5cdb682016-01-12 14:41:18 -0700105static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700106static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700107
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500108/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 * Represents an NVM Express device. Each nvme_dev is a PCI function.
110 */
111struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200112 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100113 struct blk_mq_tag_set tagset;
114 struct blk_mq_tag_set admin_tagset;
115 u32 __iomem *dbs;
116 struct device *dev;
117 struct dma_pool *prp_page_pool;
118 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100119 unsigned online_queues;
120 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100121 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600122 unsigned int num_vecs;
John Garry7442ddc2020-08-14 23:34:25 +0800123 u32 q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000124 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100125 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100126 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800127 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100128 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100129 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100130 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100131 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600132 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100133 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600134 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100135 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600136 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200137
Jens Axboe943e9422018-06-21 09:49:37 -0600138 mempool_t *iod_mempool;
139
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200140 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300141 u32 *dbbuf_dbs;
142 dma_addr_t dbbuf_dbs_dma_addr;
143 u32 *dbbuf_eis;
144 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200145
146 /* host memory buffer support: */
147 u64 host_mem_size;
148 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200149 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200150 struct nvme_host_mem_buf_desc *host_mem_descs;
151 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800152 unsigned int nr_allocated_queues;
153 unsigned int nr_write_queues;
154 unsigned int nr_poll_queues;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500155};
156
weiping zhangb27c1e62017-07-10 16:46:59 +0800157static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
158{
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +0200159 int ret;
John Garry7442ddc2020-08-14 23:34:25 +0800160 u32 n;
weiping zhangb27c1e62017-07-10 16:46:59 +0800161
John Garry7442ddc2020-08-14 23:34:25 +0800162 ret = kstrtou32(val, 10, &n);
weiping zhangb27c1e62017-07-10 16:46:59 +0800163 if (ret != 0 || n < 2)
164 return -EINVAL;
165
John Garry7442ddc2020-08-14 23:34:25 +0800166 return param_set_uint(val, kp);
weiping zhangb27c1e62017-07-10 16:46:59 +0800167}
168
Helen Koikef9f38e32017-04-10 12:51:07 -0300169static inline unsigned int sq_idx(unsigned int qid, u32 stride)
170{
171 return qid * 2 * stride;
172}
173
174static inline unsigned int cq_idx(unsigned int qid, u32 stride)
175{
176 return (qid * 2 + 1) * stride;
177}
178
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100179static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
180{
181 return container_of(ctrl, struct nvme_dev, ctrl);
182}
183
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500184/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185 * An NVM Express queue. Each device has at least two (one for admin
186 * commands and one for I/O commands).
187 */
188struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500189 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200190 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000191 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100192 /* only used for poll queues: */
193 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700194 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500195 dma_addr_t sq_dma_addr;
196 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500197 u32 __iomem *q_db;
John Garry7442ddc2020-08-14 23:34:25 +0800198 u32 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700199 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500200 u16 sq_tail;
Keith Busch38210802020-10-30 10:28:54 -0700201 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500202 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700203 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400204 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000205 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100206 unsigned long flags;
207#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100208#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100209#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700210#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300211 u32 *dbbuf_sq_db;
212 u32 *dbbuf_cq_db;
213 u32 *dbbuf_sq_ei;
214 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100215 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500216};
217
218/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700219 * The nvme_iod describes the data in an I/O.
220 *
221 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
222 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200223 */
224struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800225 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100226 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700227 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100228 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200229 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200230 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200231 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700232 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700233 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100234 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500235};
236
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800237static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600238{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800239 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300240}
241
242static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
243{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800244 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300245
246 if (dev->dbbuf_dbs)
247 return 0;
248
249 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
250 &dev->dbbuf_dbs_dma_addr,
251 GFP_KERNEL);
252 if (!dev->dbbuf_dbs)
253 return -ENOMEM;
254 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
255 &dev->dbbuf_eis_dma_addr,
256 GFP_KERNEL);
257 if (!dev->dbbuf_eis) {
258 dma_free_coherent(dev->dev, mem_size,
259 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
260 dev->dbbuf_dbs = NULL;
261 return -ENOMEM;
262 }
263
264 return 0;
265}
266
267static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
268{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800269 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300270
271 if (dev->dbbuf_dbs) {
272 dma_free_coherent(dev->dev, mem_size,
273 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
274 dev->dbbuf_dbs = NULL;
275 }
276 if (dev->dbbuf_eis) {
277 dma_free_coherent(dev->dev, mem_size,
278 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
279 dev->dbbuf_eis = NULL;
280 }
281}
282
283static void nvme_dbbuf_init(struct nvme_dev *dev,
284 struct nvme_queue *nvmeq, int qid)
285{
286 if (!dev->dbbuf_dbs || !qid)
287 return;
288
289 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
290 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
291 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
292 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
293}
294
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900295static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
296{
297 if (!nvmeq->qid)
298 return;
299
300 nvmeq->dbbuf_sq_db = NULL;
301 nvmeq->dbbuf_cq_db = NULL;
302 nvmeq->dbbuf_sq_ei = NULL;
303 nvmeq->dbbuf_cq_ei = NULL;
304}
305
Helen Koikef9f38e32017-04-10 12:51:07 -0300306static void nvme_dbbuf_set(struct nvme_dev *dev)
307{
308 struct nvme_command c;
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900309 unsigned int i;
Helen Koikef9f38e32017-04-10 12:51:07 -0300310
311 if (!dev->dbbuf_dbs)
312 return;
313
314 memset(&c, 0, sizeof(c));
315 c.dbbuf.opcode = nvme_admin_dbbuf;
316 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
317 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
318
319 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200320 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300321 /* Free memory and continue on */
322 nvme_dbbuf_dma_free(dev);
Minwoo Im0f0d2c82020-11-05 23:28:47 +0900323
324 for (i = 1; i <= dev->online_queues; i++)
325 nvme_dbbuf_free(&dev->queues[i]);
Helen Koikef9f38e32017-04-10 12:51:07 -0300326 }
327}
328
329static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
330{
331 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
332}
333
334/* Update dbbuf and return true if an MMIO is required */
335static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
336 volatile u32 *dbbuf_ei)
337{
338 if (dbbuf_db) {
339 u16 old_value;
340
341 /*
342 * Ensure that the queue is written before updating
343 * the doorbell in memory
344 */
345 wmb();
346
347 old_value = *dbbuf_db;
348 *dbbuf_db = value;
349
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700350 /*
351 * Ensure that the doorbell is updated before reading the event
352 * index from memory. The controller needs to provide similar
353 * ordering to ensure the envent index is updated before reading
354 * the doorbell.
355 */
356 mb();
357
Helen Koikef9f38e32017-04-10 12:51:07 -0300358 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
359 return false;
360 }
361
362 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500363}
364
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700365/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700366 * Will slightly overestimate the number of pages needed. This is OK
367 * as it only leads to a small amount of wasted memory for the lifetime of
368 * the I/O.
369 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200370static int nvme_pci_npages_prp(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700371{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200372 unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700373 NVME_CTRL_PAGE_SIZE);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700374 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
375}
376
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700377/*
378 * Calculates the number of pages needed for the SGL segments. For example a 4k
379 * page can accommodate 256 SGL descriptors.
380 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200381static int nvme_pci_npages_sgl(void)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100382{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200383 return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
384 PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100385}
386
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200387static size_t nvme_pci_iod_alloc_size(void)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700388{
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200389 size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700390
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +0200391 return sizeof(__le64 *) * npages +
392 sizeof(struct scatterlist) * NVME_MAX_SEGS;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700393}
394
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700395static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
396 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500397{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700398 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200399 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700400
Keith Busch42483222015-06-01 09:29:54 -0600401 WARN_ON(hctx_idx != 0);
402 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600403
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700404 hctx->driver_data = nvmeq;
405 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500406}
407
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700408static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
409 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500410{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700411 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200412 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500413
Keith Busch42483222015-06-01 09:29:54 -0600414 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700415 hctx->driver_data = nvmeq;
416 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500417}
418
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600419static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
420 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500421{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600422 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100423 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200424 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200425 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700426
427 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100428 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600429
430 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700431 return 0;
432}
433
Jens Axboe3b6592f2018-10-31 08:36:31 -0600434static int queue_irq_offset(struct nvme_dev *dev)
435{
436 /* if we have more than 1 vec, admin queue offsets us by 1 */
437 if (dev->num_vecs > 1)
438 return 1;
439
440 return 0;
441}
442
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200443static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
444{
445 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600446 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200447
Jens Axboe3b6592f2018-10-31 08:36:31 -0600448 offset = queue_irq_offset(dev);
449 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
450 struct blk_mq_queue_map *map = &set->map[i];
451
452 map->nr_queues = dev->io_queues[i];
453 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100454 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100455 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600456 }
457
Jens Axboe4b04cc62018-11-05 12:44:33 -0700458 /*
459 * The poll queue(s) doesn't have an IRQ (and hence IRQ
460 * affinity), so use the regular blk-mq cpu mapping
461 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600462 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600463 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700464 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
465 else
466 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600467 qoff += map->nr_queues;
468 offset += map->nr_queues;
469 }
470
471 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200472}
473
Keith Busch38210802020-10-30 10:28:54 -0700474/*
475 * Write sq tail if we are asked to, or if the next command would wrap.
476 */
477static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700478{
Keith Busch38210802020-10-30 10:28:54 -0700479 if (!write_sq) {
480 u16 next_tail = nvmeq->sq_tail + 1;
481
482 if (next_tail == nvmeq->q_depth)
483 next_tail = 0;
484 if (next_tail != nvmeq->last_sq_tail)
485 return;
486 }
487
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700488 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
489 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
490 writel(nvmeq->sq_tail, nvmeq->q_db);
Keith Busch38210802020-10-30 10:28:54 -0700491 nvmeq->last_sq_tail = nvmeq->sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700492}
493
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500494/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200495 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500496 * @nvmeq: The queue to use
497 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700498 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500499 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700500static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
501 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500502{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200503 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000504 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
505 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200506 if (++nvmeq->sq_tail == nvmeq->q_depth)
507 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -0700508 nvme_write_sq_db(nvmeq, write_sq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700509 spin_unlock(&nvmeq->sq_lock);
510}
511
512static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
513{
514 struct nvme_queue *nvmeq = hctx->driver_data;
515
516 spin_lock(&nvmeq->sq_lock);
Keith Busch38210802020-10-30 10:28:54 -0700517 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
518 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200519 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500520}
521
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700522static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700523{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100524 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700525 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700526}
527
Minwoo Im955b1b52017-12-20 16:30:50 +0900528static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
529{
530 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100531 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900532 unsigned int avg_seg_size;
533
Keith Busch20469a32018-01-17 22:04:37 +0100534 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900535
536 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
537 return false;
538 if (!iod->nvmeq->qid)
539 return false;
540 if (!sgl_threshold || avg_seg_size < sgl_threshold)
541 return false;
542 return true;
543}
544
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700545static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500546{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100547 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700548 const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700549 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500550 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500551
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700552 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300553 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
554 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700555 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700556 }
557
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700558 WARN_ON_ONCE(!iod->nents);
559
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600560 if (is_pci_p2pdma_page(sg_page(iod->sg)))
561 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
562 rq_dma_dir(req));
563 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700564 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
565
566
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500567 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700568 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
569 dma_addr);
570
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500571 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700572 void *addr = nvme_pci_iod_list(req)[i];
573
574 if (iod->use_sgl) {
575 struct nvme_sgl_desc *sg_list = addr;
576
577 next_dma_addr =
578 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
579 } else {
580 __le64 *prp_list = addr;
581
582 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
583 }
584
585 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
586 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500587 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700588
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700589 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600590}
591
Keith Buschd0877472017-09-15 13:05:38 -0400592static void nvme_print_sgl(struct scatterlist *sgl, int nents)
593{
594 int i;
595 struct scatterlist *sg;
596
597 for_each_sg(sgl, sg, nents, i) {
598 dma_addr_t phys = sg_phys(sg);
599 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
600 "dma_address:%pad dma_length:%d\n",
601 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
602 sg_dma_len(sg));
603 }
604}
605
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700606static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
607 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500608{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100609 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500610 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100611 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500612 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500613 int dma_len = sg_dma_len(sg);
614 u64 dma_addr = sg_dma_address(sg);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700615 int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500616 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700617 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500618 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500619 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500620
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700621 length -= (NVME_CTRL_PAGE_SIZE - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200622 if (length <= 0) {
623 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700624 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200625 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500626
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700627 dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500628 if (dma_len) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700629 dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500630 } else {
631 sg = sg_next(sg);
632 dma_addr = sg_dma_address(sg);
633 dma_len = sg_dma_len(sg);
634 }
635
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700636 if (length <= NVME_CTRL_PAGE_SIZE) {
Keith Buschedd10d32014-04-03 16:45:23 -0600637 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700638 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500639 }
640
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700641 nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500642 if (nprps <= (256 / 8)) {
643 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500644 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500645 } else {
646 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500647 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500648 }
649
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200650 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400651 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600652 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500653 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400654 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400655 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500656 list[0] = prp_list;
657 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500658 i = 0;
659 for (;;) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700660 if (i == NVME_CTRL_PAGE_SIZE >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500661 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200662 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500663 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400664 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500665 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400666 prp_list[0] = old_prp_list[i - 1];
667 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
668 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 }
670 prp_list[i++] = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700671 dma_len -= NVME_CTRL_PAGE_SIZE;
672 dma_addr += NVME_CTRL_PAGE_SIZE;
673 length -= NVME_CTRL_PAGE_SIZE;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500674 if (length <= 0)
675 break;
676 if (dma_len > 0)
677 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400678 if (unlikely(dma_len < 0))
679 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 sg = sg_next(sg);
681 dma_addr = sg_dma_address(sg);
682 dma_len = sg_dma_len(sg);
683 }
684
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700685done:
686 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
687 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
688
Keith Busch86eea282017-07-12 15:59:07 -0400689 return BLK_STS_OK;
690
691 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400692 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
693 "Invalid SGL for payload:%d nents:%d\n",
694 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400695 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500696}
697
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700698static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
699 struct scatterlist *sg)
700{
701 sge->addr = cpu_to_le64(sg_dma_address(sg));
702 sge->length = cpu_to_le32(sg_dma_len(sg));
703 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
704}
705
706static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
707 dma_addr_t dma_addr, int entries)
708{
709 sge->addr = cpu_to_le64(dma_addr);
710 if (entries < SGES_PER_PAGE) {
711 sge->length = cpu_to_le32(entries * sizeof(*sge));
712 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
713 } else {
714 sge->length = cpu_to_le32(PAGE_SIZE);
715 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
716 }
717}
718
719static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100720 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700721{
722 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700723 struct dma_pool *pool;
724 struct nvme_sgl_desc *sg_list;
725 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700726 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100727 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700728
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700729 /* setting the transfer type as SGL */
730 cmd->flags = NVME_CMD_SGL_METABUF;
731
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100732 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700733 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
734 return BLK_STS_OK;
735 }
736
737 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
738 pool = dev->prp_small_pool;
739 iod->npages = 0;
740 } else {
741 pool = dev->prp_page_pool;
742 iod->npages = 1;
743 }
744
745 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
746 if (!sg_list) {
747 iod->npages = -1;
748 return BLK_STS_RESOURCE;
749 }
750
751 nvme_pci_iod_list(req)[0] = sg_list;
752 iod->first_dma = sgl_dma;
753
754 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
755
756 do {
757 if (i == SGES_PER_PAGE) {
758 struct nvme_sgl_desc *old_sg_desc = sg_list;
759 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
760
761 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
762 if (!sg_list)
763 return BLK_STS_RESOURCE;
764
765 i = 0;
766 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
767 sg_list[i++] = *link;
768 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
769 }
770
771 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700772 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100773 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700774
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700775 return BLK_STS_OK;
776}
777
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700778static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
779 struct request *req, struct nvme_rw_command *cmnd,
780 struct bio_vec *bv)
781{
782 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700783 unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
784 unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700785
786 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
787 if (dma_mapping_error(dev->dev, iod->first_dma))
788 return BLK_STS_RESOURCE;
789 iod->dma_len = bv->bv_len;
790
791 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
792 if (bv->bv_len > first_prp_len)
793 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
Baolin Wang359c1f82020-07-03 10:49:24 +0800794 return BLK_STS_OK;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700795}
796
Christoph Hellwig29791052019-03-05 05:54:18 -0700797static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
798 struct request *req, struct nvme_rw_command *cmnd,
799 struct bio_vec *bv)
800{
801 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
802
803 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
804 if (dma_mapping_error(dev->dev, iod->first_dma))
805 return BLK_STS_RESOURCE;
806 iod->dma_len = bv->bv_len;
807
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200808 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700809 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
810 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
811 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
Baolin Wang359c1f82020-07-03 10:49:24 +0800812 return BLK_STS_OK;
Christoph Hellwig29791052019-03-05 05:54:18 -0700813}
814
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200815static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100816 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200817{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100818 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700819 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100820 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200821
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700822 if (blk_rq_nr_phys_segments(req) == 1) {
823 struct bio_vec bv = req_bvec(req);
824
825 if (!is_pci_p2pdma_page(bv.bv_page)) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -0700826 if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700827 return nvme_setup_prp_simple(dev, req,
828 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700829
830 if (iod->nvmeq->qid &&
831 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
832 return nvme_setup_sgl_simple(dev, req,
833 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700834 }
835 }
836
837 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700838 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
839 if (!iod->sg)
840 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700841 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700842 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200843 if (!iod->nents)
844 goto out;
845
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600846 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600847 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
848 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600849 else
850 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700851 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100852 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200853 goto out;
854
Christoph Hellwig70479b72019-03-05 05:59:02 -0700855 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900856 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100857 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700858 else
859 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200860out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700861 if (ret != BLK_STS_OK)
862 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200863 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200864}
865
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700866static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
867 struct nvme_command *cmnd)
868{
869 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
870
871 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
872 rq_dma_dir(req), 0);
873 if (dma_mapping_error(dev->dev, iod->meta_dma))
874 return BLK_STS_IOERR;
875 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
Baolin Wang359c1f82020-07-03 10:49:24 +0800876 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700877}
878
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700879/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200880 * NOTE: ns is NULL when called on the admin queue.
881 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200882static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700883 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600884{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700885 struct nvme_ns *ns = hctx->queue->queuedata;
886 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200887 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700888 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700889 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200890 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200891 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700892
Christoph Hellwig9b048112019-03-03 08:04:01 -0700893 iod->aborted = 0;
894 iod->npages = -1;
895 iod->nents = 0;
896
Jens Axboed1f06f42018-05-17 18:31:49 +0200897 /*
898 * We should not need to do this, but we're still using this to
899 * ensure we can drain requests on a dying queue.
900 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100901 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200902 return BLK_STS_IOERR;
903
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700904 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200905 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100906 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600907
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200908 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100909 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200910 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700911 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200912 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700913
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700914 if (blk_integrity_rq(req)) {
915 ret = nvme_map_metadata(dev, req, &cmnd);
916 if (ret)
917 goto out_unmap_data;
918 }
919
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100920 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700921 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200922 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700923out_unmap_data:
924 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700925out_free_cmd:
926 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200927 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500928}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500929
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200930static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100931{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100932 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700933 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100934
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700935 if (blk_integrity_rq(req))
936 dma_unmap_page(dev->dev, iod->meta_dma,
937 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700938 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700939 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200940 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500941}
942
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100943/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600944static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100945{
Keith Busch74943d42020-04-28 07:21:56 -0700946 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
947
948 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100949}
950
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300951static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500952{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300953 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500954
Keith Busch397c6992018-06-06 08:13:05 -0600955 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
956 nvmeq->dbbuf_cq_ei))
957 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300958}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500959
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100960static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
961{
962 if (!nvmeq->qid)
963 return nvmeq->dev->admin_tagset.tags[0];
964 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
965}
966
Jens Axboe5cb525c2018-05-17 18:31:50 +0200967static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300968{
Keith Busch74943d42020-04-28 07:21:56 -0700969 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300970 struct request *req;
971
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300972 /*
973 * AEN requests are special as they don't time out and can
974 * survive any kind of queue freeze and often don't respond to
975 * aborts. We don't even bother to allocate a struct request
976 * for them but rather special case them here.
977 */
Israel Rukshin58a8df62019-10-13 19:57:31 +0300978 if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300979 nvme_complete_async_event(&nvmeq->dev->ctrl,
980 cqe->status, &cqe->result);
981 return;
982 }
983
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100984 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), cqe->command_id);
Xianting Tian50b7c242020-09-22 14:25:17 +0800985 if (unlikely(!req)) {
986 dev_warn(nvmeq->dev->ctrl.device,
987 "invalid id %d completed on queue %d\n",
988 cqe->command_id, le16_to_cpu(cqe->sq_id));
989 return;
990 }
991
yupeng604c01d2018-12-18 17:59:53 +0100992 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Christoph Hellwig2eb81a32020-08-18 09:11:29 +0200993 if (!nvme_try_complete_req(req, cqe->status, cqe->result))
Christoph Hellwigff029452020-06-11 08:44:52 +0200994 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300995}
996
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700998{
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300999 u16 tmp = nvmeq->cq_head + 1;
1000
1001 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001002 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +03001003 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +03001004 } else {
1005 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001006 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001007}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001008
Keith Busch324b4942020-03-02 08:56:53 -08001009static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001010{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001011 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001012
Jens Axboe1052b8a2018-11-26 08:21:49 -07001013 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -08001014 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -07001015 /*
1016 * load-load control dependency between phase and the rest of
1017 * the cqe requires a full read memory barrier
1018 */
1019 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001020 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001021 nvme_update_cq_head(nvmeq);
1022 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001023
Keith Busch324b4942020-03-02 08:56:53 -08001024 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001025 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001026 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001027}
1028
1029static irqreturn_t nvme_irq(int irq, void *data)
1030{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001031 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001032 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001033
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001034 /*
1035 * The rmb/wmb pair ensures we see all updates from a previous run of
1036 * the irq handler, even if that was on another CPU.
1037 */
1038 rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001039 if (nvme_process_cq(nvmeq))
1040 ret = IRQ_HANDLED;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001041 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001042
Jens Axboe68fa9db2018-05-21 08:41:52 -06001043 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001044}
1045
1046static irqreturn_t nvme_irq_check(int irq, void *data)
1047{
1048 struct nvme_queue *nvmeq = data;
Baolin Wang4e523542020-07-03 10:49:21 +08001049
Christoph Hellwig750dde42018-05-18 08:37:04 -06001050 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001051 return IRQ_WAKE_THREAD;
1052 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001053}
1054
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001055/*
Keith Buschfa059b82020-03-04 09:17:01 -08001056 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001057 * Can be called from any context.
1058 */
Keith Buschfa059b82020-03-04 09:17:01 -08001059static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001060{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001061 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001062
Keith Buschfa059b82020-03-04 09:17:01 -08001063 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001064
Keith Buschfa059b82020-03-04 09:17:01 -08001065 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1066 nvme_process_cq(nvmeq);
1067 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001068}
1069
Jens Axboe97431392018-11-16 09:48:21 -07001070static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001071{
1072 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001073 bool found;
1074
1075 if (!nvme_cqe_pending(nvmeq))
1076 return 0;
1077
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001078 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001079 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001080 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001081
Jens Axboedabcefa2018-11-14 09:38:28 -07001082 return found;
1083}
1084
Keith Buschad22c352017-11-07 15:13:12 -07001085static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001086{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001087 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001088 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001089 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001090
1091 memset(&c, 0, sizeof(c));
1092 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001093 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001094 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001095}
1096
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1098{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001099 struct nvme_command c;
1100
1101 memset(&c, 0, sizeof(c));
1102 c.delete_queue.opcode = opcode;
1103 c.delete_queue.qid = cpu_to_le16(id);
1104
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001105 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001106}
1107
1108static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001109 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001110{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001111 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001112 int flags = NVME_QUEUE_PHYS_CONTIG;
1113
Keith Busch7c349dd2019-03-08 10:43:06 -07001114 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001115 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001116
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001117 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001118 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001119 * is attached to the request.
1120 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001121 memset(&c, 0, sizeof(c));
1122 c.create_cq.opcode = nvme_admin_create_cq;
1123 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1124 c.create_cq.cqid = cpu_to_le16(qid);
1125 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1126 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001127 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001128
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001129 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001130}
1131
1132static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1133 struct nvme_queue *nvmeq)
1134{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001135 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001137 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001138
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001139 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001140 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1141 * set. Since URGENT priority is zeroes, it makes all queues
1142 * URGENT.
1143 */
1144 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1145 flags |= NVME_SQ_PRIO_MEDIUM;
1146
1147 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001148 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001149 * is attached to the request.
1150 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001151 memset(&c, 0, sizeof(c));
1152 c.create_sq.opcode = nvme_admin_create_sq;
1153 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1154 c.create_sq.sqid = cpu_to_le16(qid);
1155 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1156 c.create_sq.sq_flags = cpu_to_le16(flags);
1157 c.create_sq.cqid = cpu_to_le16(qid);
1158
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001159 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001160}
1161
1162static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1163{
1164 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1165}
1166
1167static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1168{
1169 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1170}
1171
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001172static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001173{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001174 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1175 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001176
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001177 dev_warn(nvmeq->dev->ctrl.device,
1178 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001179 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001180 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001181}
1182
Keith Buschb2a0eb12017-06-07 20:32:50 +02001183static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1184{
Keith Buschb2a0eb12017-06-07 20:32:50 +02001185 /* If true, indicates loss of adapter communication, possibly by a
1186 * NVMe Subsystem reset.
1187 */
1188 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1189
Jianchao Wangad700622018-01-22 22:03:16 +08001190 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1191 switch (dev->ctrl.state) {
1192 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001193 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001194 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001195 default:
1196 break;
1197 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001198
1199 /* We shouldn't reset unless the controller is on fatal error state
1200 * _or_ if we lost the communication with it.
1201 */
1202 if (!(csts & NVME_CSTS_CFS) && !nssro)
1203 return false;
1204
Keith Buschb2a0eb12017-06-07 20:32:50 +02001205 return true;
1206}
1207
1208static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1209{
1210 /* Read a config register to help see what died. */
1211 u16 pci_status;
1212 int result;
1213
1214 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1215 &pci_status);
1216 if (result == PCIBIOS_SUCCESSFUL)
1217 dev_warn(dev->ctrl.device,
1218 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1219 csts, pci_status);
1220 else
1221 dev_warn(dev->ctrl.device,
1222 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1223 csts, result);
1224}
1225
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001226static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001227{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001228 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1229 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001230 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001231 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001232 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001233 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1234
Wen Xiong651438b2018-02-15 14:05:10 -06001235 /* If PCI error recovery process is happening, we cannot reset or
1236 * the recovery mechanism will surely fail.
1237 */
1238 mb();
1239 if (pci_channel_offline(to_pci_dev(dev->dev)))
1240 return BLK_EH_RESET_TIMER;
1241
Keith Buschb2a0eb12017-06-07 20:32:50 +02001242 /*
1243 * Reset immediately if the controller is failed
1244 */
1245 if (nvme_should_reset(dev, csts)) {
1246 nvme_warn_reset(dev, csts);
1247 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001248 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001249 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001250 }
Keith Buschc30341d2013-12-10 13:10:38 -07001251
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001252 /*
Keith Busch7776db12017-02-24 17:59:28 -05001253 * Did we miss an interrupt?
1254 */
Keith Buschfa059b82020-03-04 09:17:01 -08001255 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1256 nvme_poll(req->mq_hctx);
1257 else
1258 nvme_poll_irqdisable(nvmeq);
1259
Keith Buschbf392a52020-03-02 08:45:04 -08001260 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001261 dev_warn(dev->ctrl.device,
1262 "I/O %d QID %d timeout, completion polled\n",
1263 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001264 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001265 }
1266
1267 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001268 * Shutdown immediately if controller times out while starting. The
1269 * reset work will see the pci device disabled when it gets the forced
1270 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001271 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001272 */
Keith Busch42441402018-02-08 08:55:34 -07001273 switch (dev->ctrl.state) {
1274 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001275 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001276 fallthrough;
Keith Busch2036f722019-05-14 14:27:53 -06001277 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001278 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001279 "I/O %d QID %d timeout, disable controller\n",
1280 req->tag, nvmeq->qid);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001281 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Tong Zhang7ad92f62020-08-28 10:17:08 -04001282 nvme_dev_disable(dev, true);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001283 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001284 case NVME_CTRL_RESETTING:
1285 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001286 default:
1287 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001288 }
1289
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001290 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08001291 * Shutdown the controller immediately and schedule a reset if the
1292 * command was already aborted once before and still hasn't been
1293 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001294 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001295 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001296 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001297 "I/O %d QID %d timeout, reset controller\n",
1298 req->tag, nvmeq->qid);
Tong Zhang7ad92f62020-08-28 10:17:08 -04001299 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Buscha5cdb682016-01-12 14:41:18 -07001300 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001301 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001302
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001303 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001304 }
Keith Buschc30341d2013-12-10 13:10:38 -07001305
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001306 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1307 atomic_inc(&dev->ctrl.abort_limit);
1308 return BLK_EH_RESET_TIMER;
1309 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001310 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001311
Keith Buschc30341d2013-12-10 13:10:38 -07001312 memset(&cmd, 0, sizeof(cmd));
1313 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001314 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001315 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001316
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001317 dev_warn(nvmeq->dev->ctrl.device,
1318 "I/O %d QID %d timeout, aborting\n",
1319 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001320
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001321 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001322 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001323 if (IS_ERR(abort_req)) {
1324 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001325 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001326 }
Keith Buschc30341d2013-12-10 13:10:38 -07001327
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001328 abort_req->timeout = ADMIN_TIMEOUT;
1329 abort_req->end_io_data = NULL;
1330 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001331
Keith Busch7a509a62015-01-07 18:55:53 -07001332 /*
1333 * The aborted req will be completed on receiving the abort req.
1334 * We enable the timer again. If hit twice, it'll cause a device reset,
1335 * as the device then is in a faulty state.
1336 */
Keith Busch07836e62015-02-19 10:34:48 -07001337 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001338}
1339
Keith Buschf435c282014-07-07 09:14:42 -06001340static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001341{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001342 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001343 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001344 if (!nvmeq->sq_cmds)
1345 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001346
Christoph Hellwig63223072018-12-02 17:46:18 +01001347 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001348 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001349 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001350 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001351 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001352 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001353 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001354}
1355
Keith Buscha1a5ef92013-12-16 13:50:00 -05001356static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001357{
1358 int i;
1359
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001360 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001361 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001362 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001363 }
Keith Busch22404272013-07-15 15:02:20 -06001364}
1365
Keith Busch4d115422013-12-10 13:10:40 -07001366/**
1367 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001368 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001369 */
1370static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001371{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001372 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001373 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001374
Christoph Hellwig4e224102018-12-02 17:46:17 +01001375 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001376 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001377
Christoph Hellwig4e224102018-12-02 17:46:17 +01001378 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001379 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001380 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001381 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1382 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001383 return 0;
1384}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001385
Keith Busch8fae2682019-01-04 15:04:33 -07001386static void nvme_suspend_io_queues(struct nvme_dev *dev)
1387{
1388 int i;
1389
1390 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1391 nvme_suspend_queue(&dev->queues[i]);
1392}
1393
Keith Buscha5cdb682016-01-12 14:41:18 -07001394static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001395{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001396 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001397
Keith Buscha5cdb682016-01-12 14:41:18 -07001398 if (shutdown)
1399 nvme_shutdown_ctrl(&dev->ctrl);
1400 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001401 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001402
Keith Buschbf392a52020-03-02 08:45:04 -08001403 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001404}
1405
Keith Buschfa46c6f2020-02-13 01:41:05 +09001406/*
1407 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001408 * that can check this device's completion queues have synced, except
1409 * nvme_poll(). This is the last chance for the driver to see a natural
1410 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001411 */
1412static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1413{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001414 int i;
1415
Dongli Zhang9210c072020-05-27 09:13:52 -07001416 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1417 spin_lock(&dev->queues[i].cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001418 nvme_process_cq(&dev->queues[i]);
Dongli Zhang9210c072020-05-27 09:13:52 -07001419 spin_unlock(&dev->queues[i].cq_poll_lock);
1420 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001421}
1422
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001423static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1424 int entry_size)
1425{
1426 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001427 unsigned q_size_aligned = roundup(q_depth * entry_size,
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001428 NVME_CTRL_PAGE_SIZE);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001429
1430 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001431 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Baolin Wang4e523542020-07-03 10:49:21 +08001432
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001433 mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001434 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001435
1436 /*
1437 * Ensure the reduced q_depth is above some threshold where it
1438 * would be better to map queues in system memory with the
1439 * original depth
1440 */
1441 if (q_depth < 64)
1442 return -ENOMEM;
1443 }
1444
1445 return q_depth;
1446}
1447
1448static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001449 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001450{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001451 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001452
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001453 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001454 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001455 if (nvmeq->sq_cmds) {
1456 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1457 nvmeq->sq_cmds);
1458 if (nvmeq->sq_dma_addr) {
1459 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1460 return 0;
1461 }
1462
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001463 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001464 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001465 }
1466
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001467 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001468 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001469 if (!nvmeq->sq_cmds)
1470 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001471 return 0;
1472}
1473
Keith Buscha6ff7262018-04-12 09:16:09 -06001474static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001475{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001476 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001477
Keith Busch62314e42018-01-23 09:16:19 -07001478 if (dev->ctrl.queue_count > qid)
1479 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001481 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001482 nvmeq->q_depth = depth;
1483 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001484 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001485 if (!nvmeq->cqes)
1486 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001487
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001488 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001489 goto free_cqdma;
1490
Matthew Wilcox091b6092011-02-10 09:56:01 -05001491 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001492 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001493 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001494 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001495 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001496 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001497 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001498 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001499
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001500 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001501
1502 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001503 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1504 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001505 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001506 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001507}
1508
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001509static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001510{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001511 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1512 int nr = nvmeq->dev->ctrl.instance;
1513
1514 if (use_threaded_interrupts) {
1515 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1516 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1517 } else {
1518 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1519 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1520 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001521}
1522
Keith Busch22404272013-07-15 15:02:20 -06001523static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001524{
Keith Busch22404272013-07-15 15:02:20 -06001525 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001526
Keith Busch22404272013-07-15 15:02:20 -06001527 nvmeq->sq_tail = 0;
Keith Busch38210802020-10-30 10:28:54 -07001528 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001529 nvmeq->cq_head = 0;
1530 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001531 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001532 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001533 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001534 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001535 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001536}
1537
Jens Axboe4b04cc62018-11-05 12:44:33 -07001538static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001539{
1540 struct nvme_dev *dev = nvmeq->dev;
1541 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001542 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001543
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001544 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1545
Keith Busch22b55602018-04-12 09:16:10 -06001546 /*
1547 * A queue's vector matches the queue identifier unless the controller
1548 * has only one vector available.
1549 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001550 if (!polled)
1551 vector = dev->num_vecs == 1 ? 0 : qid;
1552 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001553 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001554
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001555 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001556 if (result)
1557 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001558
1559 result = adapter_alloc_sq(dev, qid, nvmeq);
1560 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001561 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001562 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001563 goto release_cq;
1564
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001565 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001566 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001567
Keith Busch7c349dd2019-03-08 10:43:06 -07001568 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001569 result = queue_request_irq(nvmeq);
1570 if (result < 0)
1571 goto release_sq;
1572 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001573
Christoph Hellwig4e224102018-12-02 17:46:17 +01001574 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001575 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001576
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001577release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001578 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001579 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001580release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001581 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001582 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001583}
1584
Eric Biggersf363b082017-03-30 13:39:16 -07001585static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001586 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001587 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001588 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001589 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001590 .timeout = nvme_timeout,
1591};
1592
Eric Biggersf363b082017-03-30 13:39:16 -07001593static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001594 .queue_rq = nvme_queue_rq,
1595 .complete = nvme_pci_complete_rq,
1596 .commit_rqs = nvme_commit_rqs,
1597 .init_hctx = nvme_init_hctx,
1598 .init_request = nvme_init_request,
1599 .map_queues = nvme_pci_map_queues,
1600 .timeout = nvme_timeout,
1601 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001602};
1603
Keith Buschea191d22015-01-07 18:55:49 -07001604static void nvme_dev_remove_admin(struct nvme_dev *dev)
1605{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001606 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001607 /*
1608 * If the controller was reset during removal, it's possible
1609 * user requests may be waiting on a stopped queue. Start the
1610 * queue to flush these to completion.
1611 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001612 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001613 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001614 blk_mq_free_tag_set(&dev->admin_tagset);
1615 }
1616}
1617
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001618static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1619{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001620 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001621 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1622 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001623
Keith Busch38dabe22017-11-07 15:13:10 -07001624 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001625 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03001626 dev->admin_tagset.numa_node = dev->ctrl.numa_node;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001627 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001628 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001629 dev->admin_tagset.driver_data = dev;
1630
1631 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1632 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001633 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001634
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001635 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1636 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001637 blk_mq_free_tag_set(&dev->admin_tagset);
1638 return -ENOMEM;
1639 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001640 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001641 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001642 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001643 return -ENODEV;
1644 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001645 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001646 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001647
1648 return 0;
1649}
1650
Xu Yu97f6ef62017-05-24 16:39:55 +08001651static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1652{
1653 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1654}
1655
1656static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1657{
1658 struct pci_dev *pdev = to_pci_dev(dev->dev);
1659
1660 if (size <= dev->bar_mapped_size)
1661 return 0;
1662 if (size > pci_resource_len(pdev, 0))
1663 return -ENOMEM;
1664 if (dev->bar)
1665 iounmap(dev->bar);
1666 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1667 if (!dev->bar) {
1668 dev->bar_mapped_size = 0;
1669 return -ENOMEM;
1670 }
1671 dev->bar_mapped_size = size;
1672 dev->dbs = dev->bar + NVME_REG_DBS;
1673
1674 return 0;
1675}
1676
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001677static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001678{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001679 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001680 u32 aqa;
1681 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001682
Xu Yu97f6ef62017-05-24 16:39:55 +08001683 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1684 if (result < 0)
1685 return result;
1686
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001687 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001688 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001689
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001690 if (dev->subsystem &&
1691 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1692 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001693
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001694 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001695 if (result < 0)
1696 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001697
Keith Buscha6ff7262018-04-12 09:16:09 -06001698 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001699 if (result)
1700 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001701
Max Gurtovoy635333e2020-06-16 12:34:22 +03001702 dev->ctrl.numa_node = dev_to_node(dev->dev);
1703
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001704 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001705 aqa = nvmeq->q_depth - 1;
1706 aqa |= aqa << 16;
1707
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001708 writel(aqa, dev->bar + NVME_REG_AQA);
1709 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1710 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001711
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001712 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001713 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001714 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001715
Keith Busch2b25d982014-12-22 12:59:04 -07001716 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001717 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001718 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001719 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001720 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001721 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001722 }
Keith Busch025c5572013-05-01 13:07:51 -06001723
Christoph Hellwig4e224102018-12-02 17:46:17 +01001724 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001725 return result;
1726}
1727
Christoph Hellwig749941f2015-11-26 11:46:39 +01001728static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001729{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001730 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001731 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001732
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001733 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001734 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001735 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001736 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001737 }
1738 }
Keith Busch42f61422014-03-24 10:46:25 -06001739
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001740 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001741 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1742 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1743 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001744 } else {
1745 rw_queues = max;
1746 }
1747
Keith Busch949928c2015-12-17 17:08:15 -07001748 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001749 bool polled = i > rw_queues;
1750
1751 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001752 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001753 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001754 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001755
1756 /*
1757 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001758 * than the desired amount of queues, and even a controller without
1759 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001760 * be useful to upgrade a buggy firmware for example.
1761 */
1762 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001763}
1764
Stephen Bates202021c2016-10-05 20:01:12 -06001765static ssize_t nvme_cmb_show(struct device *dev,
1766 struct device_attribute *attr,
1767 char *buf)
1768{
1769 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1770
Stephen Batesc9658092016-12-16 11:54:50 -07001771 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001772 ndev->cmbloc, ndev->cmbsz);
1773}
1774static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1775
Christoph Hellwig88de4592017-12-20 14:50:00 +01001776static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001777{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001778 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1779
1780 return 1ULL << (12 + 4 * szu);
1781}
1782
1783static u32 nvme_cmb_size(struct nvme_dev *dev)
1784{
1785 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1786}
1787
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001788static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001789{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001790 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001791 resource_size_t bar_size;
1792 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001793 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001794
Keith Busch9fe5c592018-10-31 13:15:29 -06001795 if (dev->cmb_size)
1796 return;
1797
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001798 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001799 if (!dev->cmbsz)
1800 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001801 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001802
Christoph Hellwig88de4592017-12-20 14:50:00 +01001803 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1804 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001805 bar = NVME_CMB_BIR(dev->cmbloc);
1806 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001807
1808 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001809 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001810
1811 /*
1812 * Controllers may support a CMB size larger than their BAR,
1813 * for example, due to being behind a bridge. Reduce the CMB to
1814 * the reported size of the BAR
1815 */
1816 if (size > bar_size - offset)
1817 size = bar_size - offset;
1818
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001819 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1820 dev_warn(dev->ctrl.device,
1821 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001822 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001823 }
1824
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001825 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001826 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1827
1828 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1829 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1830 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001831
1832 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1833 &dev_attr_cmb.attr, NULL))
1834 dev_warn(dev->ctrl.device,
1835 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001836}
1837
1838static inline void nvme_release_cmb(struct nvme_dev *dev)
1839{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001840 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001841 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1842 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001843 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001844 }
1845}
1846
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001847static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001848{
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001849 u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001850 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001851 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001852 int ret;
1853
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001854 memset(&c, 0, sizeof(c));
1855 c.features.opcode = nvme_admin_set_features;
1856 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1857 c.features.dword11 = cpu_to_le32(bits);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001858 c.features.dword12 = cpu_to_le32(host_mem_size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001859 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1860 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1861 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1862
1863 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1864 if (ret) {
1865 dev_warn(dev->ctrl.device,
1866 "failed to set host mem (err %d, flags %#x).\n",
1867 ret, bits);
1868 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001869 return ret;
1870}
1871
1872static void nvme_free_host_mem(struct nvme_dev *dev)
1873{
1874 int i;
1875
1876 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1877 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001878 size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001879
Liviu Dudaucc667f62018-12-29 17:23:43 +00001880 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1881 le64_to_cpu(desc->addr),
1882 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001883 }
1884
1885 kfree(dev->host_mem_desc_bufs);
1886 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001887 dma_free_coherent(dev->dev,
1888 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1889 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001891 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001892}
1893
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001894static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1895 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001896{
1897 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001898 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001899 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001900 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001901 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001902 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001903
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001904 tmp = (preferred + chunk_size - 1);
1905 do_div(tmp, chunk_size);
1906 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001907
1908 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1909 max_entries = dev->ctrl.hmmaxd;
1910
Luis Chamberlain750afb02019-01-04 09:23:09 +01001911 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1912 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001913 if (!descs)
1914 goto out;
1915
1916 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1917 if (!bufs)
1918 goto out_free_descs;
1919
Minwoo Im244a8fe2017-11-17 01:34:24 +09001920 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001921 dma_addr_t dma_addr;
1922
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001923 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001924 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1925 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1926 if (!bufs[i])
1927 break;
1928
1929 descs[i].addr = cpu_to_le64(dma_addr);
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001930 descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001931 i++;
1932 }
1933
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001934 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001935 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001936
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001937 dev->nr_host_mem_descs = i;
1938 dev->host_mem_size = size;
1939 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001940 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001941 dev->host_mem_desc_bufs = bufs;
1942 return 0;
1943
1944out_free_bufs:
1945 while (--i >= 0) {
Chaitanya Kulkarni6c3c05b2020-07-16 17:51:37 -07001946 size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001947
Liviu Dudaucc667f62018-12-29 17:23:43 +00001948 dma_free_attrs(dev->dev, size, bufs[i],
1949 le64_to_cpu(descs[i].addr),
1950 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001951 }
1952
1953 kfree(bufs);
1954out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001955 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1956 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001957out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001958 dev->host_mem_descs = NULL;
1959 return -ENOMEM;
1960}
1961
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001962static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1963{
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07001964 u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1965 u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
1966 u64 chunk_size;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001967
1968 /* start big and work our way down */
Chaitanya Kulkarni9dc54a02020-06-01 19:41:14 -07001969 for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001970 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1971 if (!min || dev->host_mem_size >= min)
1972 return 0;
1973 nvme_free_host_mem(dev);
1974 }
1975 }
1976
1977 return -ENOMEM;
1978}
1979
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001980static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001981{
1982 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1983 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1984 u64 min = (u64)dev->ctrl.hmmin * 4096;
1985 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001986 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001987
1988 preferred = min(preferred, max);
1989 if (min > max) {
1990 dev_warn(dev->ctrl.device,
1991 "min host memory (%lld MiB) above limit (%d MiB).\n",
1992 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1993 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001994 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001995 }
1996
1997 /*
1998 * If we already have a buffer allocated check if we can reuse it.
1999 */
2000 if (dev->host_mem_descs) {
2001 if (dev->host_mem_size >= min)
2002 enable_bits |= NVME_HOST_MEM_RETURN;
2003 else
2004 nvme_free_host_mem(dev);
2005 }
2006
2007 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002008 if (nvme_alloc_host_mem(dev, min, preferred)) {
2009 dev_warn(dev->ctrl.device,
2010 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002011 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002012 }
2013
2014 dev_info(dev->ctrl.device,
2015 "allocated %lld MiB host memory buffer.\n",
2016 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002017 }
2018
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002019 ret = nvme_set_host_mem(dev, enable_bits);
2020 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002021 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002022 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002023}
2024
Ming Lei612b7282019-02-16 18:13:10 +01002025/*
2026 * nirqs is the number of interrupts available for write and read
2027 * queues. The core already reserved an interrupt for the admin queue.
2028 */
2029static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002030{
Ming Lei612b7282019-02-16 18:13:10 +01002031 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002032 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002033
Jens Axboe3b6592f2018-10-31 08:36:31 -06002034 /*
Baolin Wangee0d96d2020-07-03 10:49:20 +08002035 * If there is no interrupt available for queues, ensure that
Ming Lei612b7282019-02-16 18:13:10 +01002036 * the default queue is set to 1. The affinity set size is
2037 * also set to one, but the irq core ignores it for this case.
2038 *
2039 * If only one interrupt is available or 'write_queue' == 0, combine
2040 * write and read queues.
2041 *
2042 * If 'write_queues' > 0, ensure it leaves room for at least one read
2043 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002044 */
Ming Lei612b7282019-02-16 18:13:10 +01002045 if (!nrirqs) {
2046 nrirqs = 1;
2047 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002048 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002049 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002050 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002051 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002052 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002053 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002054 }
Ming Lei612b7282019-02-16 18:13:10 +01002055
2056 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2057 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2058 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2059 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2060 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002061}
2062
Jens Axboe6451fe72018-12-09 11:21:45 -07002063static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002064{
2065 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002066 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002067 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002068 .calc_sets = nvme_calc_irq_sets,
2069 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002070 };
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002071 unsigned int irq_queues, poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002072
2073 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002074 * Poll queues don't need interrupts, but we need at least one I/O queue
2075 * left over for non-polled I/O.
Jens Axboe6451fe72018-12-09 11:21:45 -07002076 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002077 poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2078 dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002079
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002080 /*
2081 * Initialize for the single interrupt case, will be updated in
2082 * nvme_calc_irq_sets().
2083 */
Ming Lei612b7282019-02-16 18:13:10 +01002084 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2085 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002086
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002087 /*
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002088 * We need interrupts for the admin queue and each non-polled I/O queue,
2089 * but some Apple controllers require all queues to use the first
2090 * vector.
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002091 */
Jeffle Xu21cc2f32020-09-24 09:01:22 +02002092 irq_queues = 1;
2093 if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2094 irq_queues += (nr_io_queues - poll_queues);
Ming Lei612b7282019-02-16 18:13:10 +01002095 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2096 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002097}
2098
Keith Busch8fae2682019-01-04 15:04:33 -07002099static void nvme_disable_io_queues(struct nvme_dev *dev)
2100{
2101 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2102 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2103}
2104
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002105static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2106{
2107 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2108}
2109
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002110static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002111{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002112 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002113 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002114 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002115 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002116 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002117
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002118 /*
2119 * Sample the module parameters once at reset time so that we have
2120 * stable values to work with.
2121 */
2122 dev->nr_write_queues = write_queues;
2123 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002124
2125 /*
2126 * If tags are shared with admin queue (Apple bug), then
2127 * make sure we only use one IO queue.
2128 */
2129 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2130 nr_io_queues = 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002131 else
2132 nr_io_queues = min(nvme_max_io_queues(dev),
2133 dev->nr_allocated_queues - 1);
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002134
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002135 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2136 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002137 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002138
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002139 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002140 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002141
2142 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002143
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002144 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002145 result = nvme_cmb_qdepth(dev, nr_io_queues,
2146 sizeof(struct nvme_command));
2147 if (result > 0)
2148 dev->q_depth = result;
2149 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002150 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002151 }
2152
Xu Yu97f6ef62017-05-24 16:39:55 +08002153 do {
2154 size = db_bar_size(dev, nr_io_queues);
2155 result = nvme_remap_bar(dev, size);
2156 if (!result)
2157 break;
2158 if (!--nr_io_queues)
2159 return -ENOMEM;
2160 } while (1);
2161 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002162
Keith Busch8fae2682019-01-04 15:04:33 -07002163 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002164 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002165 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002166
Jens Axboee32efbf2014-11-14 09:49:26 -07002167 /*
2168 * If we enable msix early due to not intx, disable it again before
2169 * setting up the full range we need.
2170 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002171 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002172
2173 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002174 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002175 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002176
Keith Busch22b55602018-04-12 09:16:10 -06002177 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002178 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002179 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002180
Matthew Wilcox063a8092013-06-20 10:53:48 -04002181 /*
2182 * Should investigate if there's a performance win from allocating
2183 * more queues than interrupt vectors; it might allow the submission
2184 * path to scale better, even if the receive path is limited by the
2185 * number of interrupts.
2186 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002187 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002188 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002189 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002190 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002191
2192 result = nvme_create_io_queues(dev);
2193 if (result || dev->online_queues < 2)
2194 return result;
2195
2196 if (dev->online_queues - 1 < dev->max_qid) {
2197 nr_io_queues = dev->online_queues - 1;
2198 nvme_disable_io_queues(dev);
2199 nvme_suspend_io_queues(dev);
2200 goto retry;
2201 }
2202 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2203 dev->io_queues[HCTX_TYPE_DEFAULT],
2204 dev->io_queues[HCTX_TYPE_READ],
2205 dev->io_queues[HCTX_TYPE_POLL]);
2206 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002207}
2208
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002209static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002210{
2211 struct nvme_queue *nvmeq = req->end_io_data;
2212
2213 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002214 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002215}
2216
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002217static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002218{
2219 struct nvme_queue *nvmeq = req->end_io_data;
2220
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002221 if (error)
2222 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002223
2224 nvme_del_queue_end(req, error);
2225}
2226
2227static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2228{
2229 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2230 struct request *req;
2231 struct nvme_command cmd;
2232
2233 memset(&cmd, 0, sizeof(cmd));
2234 cmd.delete_queue.opcode = opcode;
2235 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2236
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002237 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002238 if (IS_ERR(req))
2239 return PTR_ERR(req);
2240
2241 req->timeout = ADMIN_TIMEOUT;
2242 req->end_io_data = nvmeq;
2243
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002244 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002245 blk_execute_rq_nowait(q, NULL, req, false,
2246 opcode == nvme_admin_delete_cq ?
2247 nvme_del_cq_end : nvme_del_queue_end);
2248 return 0;
2249}
2250
Keith Busch8fae2682019-01-04 15:04:33 -07002251static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002252{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002253 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002254 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002255
Keith Buschdb3cbff2016-01-12 14:41:17 -07002256 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002257 timeout = ADMIN_TIMEOUT;
2258 while (nr_queues > 0) {
2259 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2260 break;
2261 nr_queues--;
2262 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002263 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002264 while (sent) {
2265 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2266
2267 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002268 timeout);
2269 if (timeout == 0)
2270 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002271
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002272 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002273 if (nr_queues)
2274 goto retry;
2275 }
2276 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002277}
2278
Keith Busch5d02a5c2019-09-03 09:22:24 -06002279static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002280{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002281 int ret;
2282
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002283 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002284 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002285 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002286 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002287 if (dev->io_queues[HCTX_TYPE_POLL])
2288 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002289 dev->tagset.timeout = NVME_IO_TIMEOUT;
Max Gurtovoyd4ec47f2020-06-16 12:34:23 +03002290 dev->tagset.numa_node = dev->ctrl.numa_node;
Chaitanya Kulkarni61f3b892020-06-17 10:05:13 +02002291 dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2292 BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002293 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002294 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2295 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002296
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002297 /*
2298 * Some Apple controllers requires tags to be unique
2299 * across admin and IO queue, so reserve the first 32
2300 * tags of the IO queue.
2301 */
2302 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2303 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2304
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002305 ret = blk_mq_alloc_tag_set(&dev->tagset);
2306 if (ret) {
2307 dev_warn(dev->ctrl.device,
2308 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002309 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002310 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002311 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002312 } else {
2313 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2314
2315 /* Free previously allocated queues that are no longer usable */
2316 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002317 }
Keith Busch949928c2015-12-17 17:08:15 -07002318
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002319 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002320}
2321
Keith Buschb00a7262016-02-24 09:15:52 -07002322static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002323{
Keith Buschb00a7262016-02-24 09:15:52 -07002324 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002325 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002326
2327 if (pci_enable_device_mem(pdev))
2328 return result;
2329
Keith Busch0877cb02013-07-15 15:02:19 -06002330 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002331
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002332 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002333 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002334
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002335 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002336 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002337 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002338 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002339
2340 /*
Keith Buscha5229052016-04-08 16:09:10 -06002341 * Some devices and/or platforms don't advertise or work with INTx
2342 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2343 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002344 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002345 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2346 if (result < 0)
2347 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002348
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002349 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002350
John Garry7442ddc2020-08-14 23:34:25 +08002351 dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002352 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002353 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002354 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002355 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002356
2357 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002358 * Some Apple controllers require a non-standard SQE size.
2359 * Interestingly they also seem to ignore the CC:IOSQES register
2360 * so we don't bother updating it here.
2361 */
2362 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2363 dev->io_sqes = 7;
2364 else
2365 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002366
2367 /*
2368 * Temporary fix for the Apple controller found in the MacBook8,1 and
2369 * some MacBook7,1 to avoid controller resets and data loss.
2370 */
2371 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2372 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002373 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2374 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002375 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002376 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2377 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002378 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002379 dev->q_depth = 64;
2380 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2381 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002382 }
2383
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002384 /*
2385 * Controllers with the shared tags quirk need the IO queue to be
2386 * big enough so that we get 32 tags for the admin queue
2387 */
2388 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2389 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2390 dev->q_depth = NVME_AQ_DEPTH + 2;
2391 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2392 dev->q_depth);
2393 }
2394
2395
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002396 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002397
Keith Buscha0a34082015-12-07 15:30:31 -07002398 pci_enable_pcie_error_reporting(pdev);
2399 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002400 return 0;
2401
2402 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002403 pci_disable_device(pdev);
2404 return result;
2405}
2406
2407static void nvme_dev_unmap(struct nvme_dev *dev)
2408{
Keith Buschb00a7262016-02-24 09:15:52 -07002409 if (dev->bar)
2410 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002411 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002412}
2413
2414static void nvme_pci_disable(struct nvme_dev *dev)
2415{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002416 struct pci_dev *pdev = to_pci_dev(dev->dev);
2417
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002418 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002419
Keith Buscha0a34082015-12-07 15:30:31 -07002420 if (pci_is_enabled(pdev)) {
2421 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002422 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002423 }
Keith Busch4d115422013-12-10 13:10:40 -07002424}
2425
Keith Buscha5cdb682016-01-12 14:41:18 -07002426static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002427{
Keith Busche43269e2019-05-14 14:07:38 -06002428 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002429 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002430
Keith Busch77bf25e2015-11-26 12:21:29 +01002431 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002432 if (pci_is_enabled(pdev)) {
2433 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2434
Keith Buschebef7362017-06-27 17:44:05 -06002435 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002436 dev->ctrl.state == NVME_CTRL_RESETTING) {
2437 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002438 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002439 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002440 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2441 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002442 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002443
Keith Busch302ad8c2017-03-01 14:22:12 -05002444 /*
2445 * Give the controller a chance to complete all entered requests if
2446 * doing a safe shutdown.
2447 */
Keith Busche43269e2019-05-14 14:07:38 -06002448 if (!dead && shutdown && freeze)
2449 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002450
Jianchao Wang9a915a52018-02-12 20:57:24 +08002451 nvme_stop_queues(&dev->ctrl);
2452
Keith Busch64ee0ac2018-04-12 09:16:08 -06002453 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002454 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002455 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002456 }
Keith Busch8fae2682019-01-04 15:04:33 -07002457 nvme_suspend_io_queues(dev);
2458 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002459 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002460 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002461
Ming Line1958e62016-05-18 14:05:01 -07002462 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2463 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002464 blk_mq_tagset_wait_completed_request(&dev->tagset);
2465 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002466
2467 /*
2468 * The driver will not be starting up queues again if shutting down so
2469 * must flush all entered requests to their failed completion to avoid
2470 * deadlocking blk-mq hot-cpu notifier.
2471 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002472 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002473 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002474 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2475 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2476 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002477 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002478}
2479
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002480static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2481{
2482 if (!nvme_wait_reset(&dev->ctrl))
2483 return -EBUSY;
2484 nvme_dev_disable(dev, shutdown);
2485 return 0;
2486}
2487
Matthew Wilcox091b6092011-02-10 09:56:01 -05002488static int nvme_setup_prp_pools(struct nvme_dev *dev)
2489{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002490 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Christoph Hellwigc61b82c2020-08-18 19:51:59 +02002491 NVME_CTRL_PAGE_SIZE,
2492 NVME_CTRL_PAGE_SIZE, 0);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002493 if (!dev->prp_page_pool)
2494 return -ENOMEM;
2495
Matthew Wilcox99802a72011-02-10 10:30:34 -05002496 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002497 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002498 256, 256, 0);
2499 if (!dev->prp_small_pool) {
2500 dma_pool_destroy(dev->prp_page_pool);
2501 return -ENOMEM;
2502 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002503 return 0;
2504}
2505
2506static void nvme_release_prp_pools(struct nvme_dev *dev)
2507{
2508 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002509 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002510}
2511
Keith Busch770597e2019-09-05 07:52:33 -06002512static void nvme_free_tagset(struct nvme_dev *dev)
2513{
2514 if (dev->tagset.tags)
2515 blk_mq_free_tag_set(&dev->tagset);
2516 dev->ctrl.tagset = NULL;
2517}
2518
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002519static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002520{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002521 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002522
Helen Koikef9f38e32017-04-10 12:51:07 -03002523 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002524 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002525 if (dev->ctrl.admin_q)
2526 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002527 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002528 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002529 put_device(dev->dev);
2530 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002531 kfree(dev);
2532}
2533
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002534static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002535{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002536 /*
2537 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2538 * may be holding this pci_dev's device lock.
2539 */
2540 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002541 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002542 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002543 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002544 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002545 nvme_put_ctrl(&dev->ctrl);
2546}
2547
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002548static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002549{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002550 struct nvme_dev *dev =
2551 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002552 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002553 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002554
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002555 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2556 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002557 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002558 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002559
2560 /*
2561 * If we're called to reset a live controller first shut it down before
2562 * moving on.
2563 */
Keith Buschb00a7262016-02-24 09:15:52 -07002564 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002565 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002566 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002567
Keith Busch5c959d72019-01-23 18:46:11 -07002568 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002569 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002570 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002571 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002572
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002573 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002574 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002575 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002576
Keith Busch0fb59cb2015-01-07 18:55:50 -07002577 result = nvme_alloc_admin_tags(dev);
2578 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002579 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002580
Jens Axboe943e9422018-06-21 09:49:37 -06002581 /*
2582 * Limit the max command size to prevent iod->sg allocations going
2583 * over a single page.
2584 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002585 dev->ctrl.max_hw_sectors = min_t(u32,
2586 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002587 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002588
2589 /*
2590 * Don't limit the IOMMU merged segment size.
2591 */
2592 dma_set_max_seg_size(dev->dev, 0xffffffff);
2593
Keith Busch5c959d72019-01-23 18:46:11 -07002594 mutex_unlock(&dev->shutdown_lock);
2595
2596 /*
2597 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2598 * initializing procedure here.
2599 */
2600 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2601 dev_warn(dev->ctrl.device,
2602 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002603 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002604 goto out;
2605 }
Jens Axboe943e9422018-06-21 09:49:37 -06002606
Max Gurtovoy95093352020-05-19 17:05:52 +03002607 /*
2608 * We do not support an SGL for metadata (yet), so we are limited to a
2609 * single integrity segment for the separate metadata pointer.
2610 */
2611 dev->ctrl.max_integrity_segments = 1;
2612
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002613 result = nvme_init_identify(&dev->ctrl);
2614 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002615 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002616
Scott Bauere286bcf2017-02-22 10:15:07 -07002617 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2618 if (!dev->ctrl.opal_dev)
2619 dev->ctrl.opal_dev =
2620 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2621 else if (was_suspend)
2622 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2623 } else {
2624 free_opal_dev(dev->ctrl.opal_dev);
2625 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002626 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002627
Helen Koikef9f38e32017-04-10 12:51:07 -03002628 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2629 result = nvme_dbbuf_dma_alloc(dev);
2630 if (result)
2631 dev_warn(dev->dev,
2632 "unable to allocate dma for dbbuf\n");
2633 }
2634
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002635 if (dev->ctrl.hmpre) {
2636 result = nvme_setup_host_mem(dev);
2637 if (result < 0)
2638 goto out;
2639 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002640
Keith Buschf0b50732013-07-15 15:02:21 -06002641 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002642 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002643 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002644
Keith Busch21f033f2016-04-12 11:13:11 -06002645 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002646 * Keep the controller around but remove all namespaces if we don't have
2647 * any working I/O queue.
2648 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002649 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002650 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002651 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002652 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002653 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002654 } else {
Keith Busch25646262016-01-04 09:10:57 -07002655 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002656 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002657 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002658 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002659 }
2660
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002661 /*
2662 * If only admin queue live, keep it to do further investigation or
2663 * recovery.
2664 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002665 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002666 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002667 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002668 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002669 goto out;
2670 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002671
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002672 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002673 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002674
Keith Busch4726bcf2019-02-11 09:23:50 -07002675 out_unlock:
2676 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002677 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002678 if (result)
2679 dev_warn(dev->ctrl.device,
2680 "Removing after probe failure status: %d\n", result);
2681 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002682}
2683
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002684static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002685{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002686 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002687 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002688
2689 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002690 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002691 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002692}
2693
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002694static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002695{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002696 *val = readl(to_nvme_dev(ctrl)->bar + off);
2697 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002698}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002699
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002700static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2701{
2702 writel(val, to_nvme_dev(ctrl)->bar + off);
2703 return 0;
2704}
2705
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002706static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2707{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002708 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002709 return 0;
2710}
2711
Keith Busch97c12222018-03-08 14:50:32 -07002712static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2713{
2714 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2715
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002716 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002717}
2718
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002719static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002720 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002721 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002722 .flags = NVME_F_METADATA_SUPPORTED |
2723 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002724 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002725 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002726 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002727 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002728 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002729 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002730};
Keith Busch4cc06522015-06-05 10:30:08 -06002731
Keith Buschb00a7262016-02-24 09:15:52 -07002732static int nvme_dev_map(struct nvme_dev *dev)
2733{
Keith Buschb00a7262016-02-24 09:15:52 -07002734 struct pci_dev *pdev = to_pci_dev(dev->dev);
2735
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002736 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002737 return -ENODEV;
2738
Xu Yu97f6ef62017-05-24 16:39:55 +08002739 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002740 goto release;
2741
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002742 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002743 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002744 pci_release_mem_regions(pdev);
2745 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002746}
2747
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002748static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002749{
2750 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2751 /*
2752 * Several Samsung devices seem to drop off the PCIe bus
2753 * randomly when APST is on and uses the deepest sleep state.
2754 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2755 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2756 * 950 PRO 256GB", but it seems to be restricted to two Dell
2757 * laptops.
2758 */
2759 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2760 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2761 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2762 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002763 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2764 /*
2765 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002766 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2767 * within few minutes after bootup on a Coffee Lake board -
2768 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002769 */
2770 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002771 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2772 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002773 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002774 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2775 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2776 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2777 /*
2778 * Forcing to use host managed nvme power settings for
2779 * lowest idle power with quick resume latency on
2780 * Samsung and Toshiba SSDs based on suspend behavior
2781 * on Coffee Lake board for LENOVO C640
2782 */
2783 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2784 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2785 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002786 }
2787
2788 return 0;
2789}
2790
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002791#ifdef CONFIG_ACPI
2792static bool nvme_acpi_storage_d3(struct pci_dev *dev)
2793{
2794 struct acpi_device *adev;
2795 struct pci_dev *root;
2796 acpi_handle handle;
2797 acpi_status status;
2798 u8 val;
2799
2800 /*
2801 * Look for _DSD property specifying that the storage device on the port
2802 * must use D3 to support deep platform power savings during
2803 * suspend-to-idle.
2804 */
2805 root = pcie_find_root_port(dev);
2806 if (!root)
2807 return false;
2808
2809 adev = ACPI_COMPANION(&root->dev);
2810 if (!adev)
2811 return false;
2812
2813 /*
2814 * The property is defined in the PXSX device for South complex ports
2815 * and in the PEGP device for North complex ports.
2816 */
2817 status = acpi_get_handle(adev->handle, "PXSX", &handle);
2818 if (ACPI_FAILURE(status)) {
2819 status = acpi_get_handle(adev->handle, "PEGP", &handle);
2820 if (ACPI_FAILURE(status))
2821 return false;
2822 }
2823
2824 if (acpi_bus_get_device(handle, &adev))
2825 return false;
2826
2827 if (fwnode_property_read_u8(acpi_fwnode_handle(adev), "StorageD3Enable",
2828 &val))
2829 return false;
2830 return val == 1;
2831}
2832#else
2833static inline bool nvme_acpi_storage_d3(struct pci_dev *dev)
2834{
2835 return false;
2836}
2837#endif /* CONFIG_ACPI */
2838
Keith Busch181197752018-04-27 13:42:52 -06002839static void nvme_async_probe(void *data, async_cookie_t cookie)
2840{
2841 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002842
Keith Buschbd46a902019-07-29 16:34:52 -06002843 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002844 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002845 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002846}
2847
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002848static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002849{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002850 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002851 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002852 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002853 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002854
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002855 node = dev_to_node(&pdev->dev);
2856 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002857 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002858
2859 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002860 if (!dev)
2861 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002862
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002863 dev->nr_write_queues = write_queues;
2864 dev->nr_poll_queues = poll_queues;
2865 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2866 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2867 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002868 if (!dev->queues)
2869 goto free;
2870
Christoph Hellwige75ec752015-05-22 11:12:39 +02002871 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002872 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002873
Keith Buschb00a7262016-02-24 09:15:52 -07002874 result = nvme_dev_map(dev);
2875 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002876 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002877
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002878 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002879 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002880 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002881
2882 result = nvme_setup_prp_pools(dev);
2883 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002884 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002885
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002886 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002887
David E. Boxdf4f9bc2020-07-09 11:43:33 -07002888 if (!noacpi && nvme_acpi_storage_d3(pdev)) {
2889 /*
2890 * Some systems use a bios work around to ask for D3 on
2891 * platforms that support kernel managed suspend.
2892 */
2893 dev_info(&pdev->dev,
2894 "platform quirk: setting simple suspend\n");
2895 quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
2896 }
2897
Jens Axboe943e9422018-06-21 09:49:37 -06002898 /*
2899 * Double check that our mempool alloc size will cover the biggest
2900 * command we support.
2901 */
Chaitanya Kulkarnib13c6392020-07-20 15:23:37 +02002902 alloc_size = nvme_pci_iod_alloc_size();
Jens Axboe943e9422018-06-21 09:49:37 -06002903 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2904
2905 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2906 mempool_kfree,
2907 (void *) alloc_size,
2908 GFP_KERNEL, node);
2909 if (!dev->iod_mempool) {
2910 result = -ENOMEM;
2911 goto release_pools;
2912 }
2913
Keith Buschb6e44b42018-07-11 16:44:44 -06002914 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2915 quirks);
2916 if (result)
2917 goto release_mempool;
2918
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002919 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2920
Keith Buschbd46a902019-07-29 16:34:52 -06002921 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002922 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002923
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002924 return 0;
2925
Keith Buschb6e44b42018-07-11 16:44:44 -06002926 release_mempool:
2927 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002928 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002929 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002930 unmap:
2931 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002932 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002933 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002934 free:
2935 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002936 kfree(dev);
2937 return result;
2938}
2939
Christoph Hellwig775755e2017-06-01 13:10:38 +02002940static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002941{
Keith Buscha6739472014-06-23 16:03:21 -06002942 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002943
2944 /*
2945 * We don't need to check the return value from waiting for the reset
2946 * state as pci_dev device lock is held, making it impossible to race
2947 * with ->remove().
2948 */
2949 nvme_disable_prepare_reset(dev, false);
2950 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002951}
Keith Buschf0d54a52014-05-02 10:40:43 -06002952
Christoph Hellwig775755e2017-06-01 13:10:38 +02002953static void nvme_reset_done(struct pci_dev *pdev)
2954{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002955 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002956
2957 if (!nvme_try_sched_reset(&dev->ctrl))
2958 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002959}
2960
Keith Busch09ece142014-01-27 11:29:40 -05002961static void nvme_shutdown(struct pci_dev *pdev)
2962{
2963 struct nvme_dev *dev = pci_get_drvdata(pdev);
Baolin Wang4e523542020-07-03 10:49:21 +08002964
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002965 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002966}
2967
Keith Buschf58944e2016-02-24 09:15:55 -07002968/*
2969 * The driver's remove may be called on a device in a partially initialized
2970 * state. This function must not have any dependencies on the device state in
2971 * order to proceed.
2972 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002973static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002974{
2975 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002976
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002977 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002978 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002979
Keith Busch6db28ed2017-02-10 18:15:49 -05002980 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002981 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002982 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002983 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002984 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002985
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002986 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002987 nvme_stop_ctrl(&dev->ctrl);
2988 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002989 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002990 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002991 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002992 nvme_dev_remove_admin(dev);
2993 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002994 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002995 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02002996 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002997}
2998
Jingoo Han671a6012014-02-13 11:19:14 +09002999#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06003000static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3001{
3002 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3003}
3004
3005static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3006{
3007 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3008}
3009
3010static int nvme_resume(struct device *dev)
3011{
3012 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3013 struct nvme_ctrl *ctrl = &ndev->ctrl;
3014
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003015 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06003016 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003017 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06003018 return 0;
3019}
3020
Keith Buschcd638942013-07-15 15:02:23 -06003021static int nvme_suspend(struct device *dev)
3022{
3023 struct pci_dev *pdev = to_pci_dev(dev);
3024 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06003025 struct nvme_ctrl *ctrl = &ndev->ctrl;
3026 int ret = -EBUSY;
3027
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003028 ndev->last_ps = U32_MAX;
3029
Keith Buschd916b1b2019-05-23 09:27:35 -06003030 /*
3031 * The platform does not remove power for a kernel managed suspend so
3032 * use host managed nvme power settings for lowest idle power if
3033 * possible. This should have quicker resume latency than a full device
3034 * shutdown. But if the firmware is involved after the suspend or the
3035 * device does not support any non-default power states, shut down the
3036 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003037 *
3038 * If ASPM is not enabled for the device, shut down the device and allow
3039 * the PCI bus layer to put it into D3 in order to take the PCIe link
3040 * down, so as to allow the platform to achieve its minimum low-power
3041 * state (which may not be possible if the link is up).
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003042 *
3043 * If a host memory buffer is enabled, shut down the device as the NVMe
3044 * specification allows the device to access the host memory buffer in
3045 * host DRAM from all power states, but hosts will fail access to DRAM
3046 * during S3.
Keith Buschd916b1b2019-05-23 09:27:35 -06003047 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02003048 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05003049 !pcie_aspm_enabled(pdev) ||
Christoph Hellwigb97120b2020-06-03 08:24:17 +02003050 ndev->nr_host_mem_descs ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003051 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3052 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003053
3054 nvme_start_freeze(ctrl);
3055 nvme_wait_freeze(ctrl);
3056 nvme_sync_queues(ctrl);
3057
Keith Busch5d02a5c2019-09-03 09:22:24 -06003058 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06003059 goto unfreeze;
3060
Keith Buschd916b1b2019-05-23 09:27:35 -06003061 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3062 if (ret < 0)
3063 goto unfreeze;
3064
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003065 /*
3066 * A saved state prevents pci pm from generically controlling the
3067 * device's power. If we're using protocol specific settings, we don't
3068 * want pci interfering.
3069 */
3070 pci_save_state(pdev);
3071
Keith Buschd916b1b2019-05-23 09:27:35 -06003072 ret = nvme_set_power_state(ctrl, ctrl->npss);
3073 if (ret < 0)
3074 goto unfreeze;
3075
3076 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05003077 /* discard the saved state */
3078 pci_load_saved_state(pdev, NULL);
3079
Keith Buschd916b1b2019-05-23 09:27:35 -06003080 /*
3081 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02003082 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06003083 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003084 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06003085 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06003086 }
Keith Buschd916b1b2019-05-23 09:27:35 -06003087unfreeze:
3088 nvme_unfreeze(ctrl);
3089 return ret;
3090}
3091
3092static int nvme_simple_suspend(struct device *dev)
3093{
3094 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Baolin Wang4e523542020-07-03 10:49:21 +08003095
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003096 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003097}
3098
Keith Buschd916b1b2019-05-23 09:27:35 -06003099static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003100{
3101 struct pci_dev *pdev = to_pci_dev(dev);
3102 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003103
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003104 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003105}
3106
YueHaibing21774222019-06-26 10:09:02 +08003107static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003108 .suspend = nvme_suspend,
3109 .resume = nvme_resume,
3110 .freeze = nvme_simple_suspend,
3111 .thaw = nvme_simple_resume,
3112 .poweroff = nvme_simple_suspend,
3113 .restore = nvme_simple_resume,
3114};
3115#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003116
Keith Buscha0a34082015-12-07 15:30:31 -07003117static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3118 pci_channel_state_t state)
3119{
3120 struct nvme_dev *dev = pci_get_drvdata(pdev);
3121
3122 /*
3123 * A frozen channel requires a reset. When detected, this method will
3124 * shutdown the controller to quiesce. The controller will be restarted
3125 * after the slot reset through driver's slot_reset callback.
3126 */
Keith Buscha0a34082015-12-07 15:30:31 -07003127 switch (state) {
3128 case pci_channel_io_normal:
3129 return PCI_ERS_RESULT_CAN_RECOVER;
3130 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003131 dev_warn(dev->ctrl.device,
3132 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003133 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003134 return PCI_ERS_RESULT_NEED_RESET;
3135 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003136 dev_warn(dev->ctrl.device,
3137 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003138 return PCI_ERS_RESULT_DISCONNECT;
3139 }
3140 return PCI_ERS_RESULT_NEED_RESET;
3141}
3142
3143static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3144{
3145 struct nvme_dev *dev = pci_get_drvdata(pdev);
3146
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003147 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003148 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003149 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003150 return PCI_ERS_RESULT_RECOVERED;
3151}
3152
3153static void nvme_error_resume(struct pci_dev *pdev)
3154{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003155 struct nvme_dev *dev = pci_get_drvdata(pdev);
3156
3157 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003158}
3159
Stephen Hemminger1d352032012-09-07 09:33:17 -07003160static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003161 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003162 .slot_reset = nvme_slot_reset,
3163 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003164 .reset_prepare = nvme_reset_prepare,
3165 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003166};
3167
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003168static const struct pci_device_id nvme_id_table[] = {
David Fugate972b13e2020-07-02 15:31:22 -06003169 { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
Keith Busch08095e72016-03-04 13:15:17 -07003170 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003171 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003172 { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
Keith Busch99466e72016-05-02 15:14:24 -06003173 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003174 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003175 { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
Keith Busch99466e72016-05-02 15:14:24 -06003176 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003177 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Fugate972b13e2020-07-02 15:31:22 -06003178 { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003179 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3180 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003181 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003182 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003183 NVME_QUIRK_MEDIUM_PRIO_SQ |
David Milburnce4cc312020-09-10 16:18:50 -05003184 NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3185 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
James Dingwall62993582019-01-08 10:20:51 -07003186 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3187 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003188 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003189 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3190 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Christoph Hellwig5bedd3a2020-07-28 13:09:03 +02003191 { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3192 .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003193 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3194 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003195 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3196 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003197 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3198 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003199 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3200 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003201 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3202 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3203 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3204 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003205 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3206 .driver_data = NVME_QUIRK_LIGHTNVM, },
3207 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3208 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003209 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3210 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003211 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3212 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003213 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3214 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3215 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Kai-Heng Feng5611ec22020-07-24 01:29:10 +08003216 { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3217 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Kai-Heng Feng02ca0792020-10-13 16:34:45 +08003218 { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3219 .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003220 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3221 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003222 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003223 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3224 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003225 NVME_QUIRK_128_BYTES_SQES |
3226 NVME_QUIRK_SHARED_TAGS },
Andy Shevchenko0b85f592020-08-18 11:35:30 +03003227
3228 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003229 { 0, }
3230};
3231MODULE_DEVICE_TABLE(pci, nvme_id_table);
3232
3233static struct pci_driver nvme_driver = {
3234 .name = "nvme",
3235 .id_table = nvme_id_table,
3236 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003237 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003238 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003239#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003240 .driver = {
3241 .pm = &nvme_dev_pm_ops,
3242 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003243#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003244 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003245 .err_handler = &nvme_err_handler,
3246};
3247
3248static int __init nvme_init(void)
3249{
Christoph Hellwig81101542019-04-30 11:36:52 -04003250 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3251 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3252 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003253 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003254
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003255 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003256}
3257
3258static void __exit nvme_exit(void)
3259{
3260 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003261 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003262}
3263
3264MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3265MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003266MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003267module_init(nvme_init);
3268module_exit(nvme_exit);