blob: e8d0942c9c923d2886f13fb352aaebfe5a49b420 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060033#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090034
yupeng604c01d2018-12-18 17:59:53 +010035#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
39#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070040
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070041#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050042
Jens Axboe943e9422018-06-21 09:49:37 -060043/*
44 * These can be higher, but we need to ensure that any command doesn't
45 * require an sg allocation that needs more than a page of data.
46 */
47#define NVME_MAX_KB_SZ 4096
48#define NVME_MAX_SEGS 127
49
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050050static int use_threaded_interrupts;
51module_param(use_threaded_interrupts, int, 0);
52
Jon Derrick8ffaadf2015-07-20 10:14:09 -060053static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060054module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060055MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
56
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020057static unsigned int max_host_mem_size_mb = 128;
58module_param(max_host_mem_size_mb, uint, 0444);
59MODULE_PARM_DESC(max_host_mem_size_mb,
60 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050061
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070062static unsigned int sgl_threshold = SZ_32K;
63module_param(sgl_threshold, uint, 0644);
64MODULE_PARM_DESC(sgl_threshold,
65 "Use SGLs when average request segment size is larger or equal to "
66 "this size. Use 0 to disable SGLs.");
67
weiping zhangb27c1e62017-07-10 16:46:59 +080068static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
69static const struct kernel_param_ops io_queue_depth_ops = {
70 .set = io_queue_depth_set,
71 .get = param_get_int,
72};
73
74static int io_queue_depth = 1024;
75module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
76MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
77
Jens Axboe3b6592f2018-10-31 08:36:31 -060078static int queue_count_set(const char *val, const struct kernel_param *kp);
79static const struct kernel_param_ops queue_count_ops = {
80 .set = queue_count_set,
81 .get = param_get_int,
82};
83
84static int write_queues;
85module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644);
86MODULE_PARM_DESC(write_queues,
87 "Number of queues to use for writes. If not set, reads and writes "
88 "will share a queue set.");
89
Jens Axboea4668d92018-11-19 08:18:24 -070090static int poll_queues = 0;
Jens Axboe4b04cc62018-11-05 12:44:33 -070091module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644);
92MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
93
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094struct nvme_dev;
95struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070096
Keith Buscha5cdb682016-01-12 14:41:18 -070097static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070098
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050099/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 * Represents an NVM Express device. Each nvme_dev is a PCI function.
101 */
102struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200103 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 struct blk_mq_tag_set tagset;
105 struct blk_mq_tag_set admin_tagset;
106 u32 __iomem *dbs;
107 struct device *dev;
108 struct dma_pool *prp_page_pool;
109 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 unsigned online_queues;
111 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100112 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600113 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 int q_depth;
115 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100116 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800117 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100118 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100119 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100121 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600122 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100123 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600124 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100125 struct nvme_ctrl ctrl;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200126
Jens Axboe943e9422018-06-21 09:49:37 -0600127 mempool_t *iod_mempool;
128
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200129 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300130 u32 *dbbuf_dbs;
131 dma_addr_t dbbuf_dbs_dma_addr;
132 u32 *dbbuf_eis;
133 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200134
135 /* host memory buffer support: */
136 u64 host_mem_size;
137 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200138 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200139 struct nvme_host_mem_buf_desc *host_mem_descs;
140 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500141};
142
weiping zhangb27c1e62017-07-10 16:46:59 +0800143static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
144{
145 int n = 0, ret;
146
147 ret = kstrtoint(val, 10, &n);
148 if (ret != 0 || n < 2)
149 return -EINVAL;
150
151 return param_set_int(val, kp);
152}
153
Jens Axboe3b6592f2018-10-31 08:36:31 -0600154static int queue_count_set(const char *val, const struct kernel_param *kp)
155{
156 int n = 0, ret;
157
158 ret = kstrtoint(val, 10, &n);
159 if (n > num_possible_cpus())
160 n = num_possible_cpus();
161
162 return param_set_int(val, kp);
163}
164
Helen Koikef9f38e32017-04-10 12:51:07 -0300165static inline unsigned int sq_idx(unsigned int qid, u32 stride)
166{
167 return qid * 2 * stride;
168}
169
170static inline unsigned int cq_idx(unsigned int qid, u32 stride)
171{
172 return (qid * 2 + 1) * stride;
173}
174
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100175static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
176{
177 return container_of(ctrl, struct nvme_dev, ctrl);
178}
179
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500180/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500181 * An NVM Express queue. Each device has at least two (one for admin
182 * commands and one for I/O commands).
183 */
184struct nvme_queue {
185 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500186 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200187 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500188 struct nvme_command *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100189 /* only used for poll queues: */
190 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500191 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600192 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500193 dma_addr_t sq_dma_addr;
194 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500195 u32 __iomem *q_db;
196 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700197 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500198 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700199 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500200 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600201 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700202 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400203 u8 cq_phase;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100204 unsigned long flags;
205#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100206#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100207#define NVMEQ_DELETE_ERROR 2
Helen Koikef9f38e32017-04-10 12:51:07 -0300208 u32 *dbbuf_sq_db;
209 u32 *dbbuf_cq_db;
210 u32 *dbbuf_sq_ei;
211 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100212 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500213};
214
215/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200216 * The nvme_iod describes the data in an I/O, including the list of PRP
217 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100218 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200219 * allocated to store the PRP list.
220 */
221struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800222 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100223 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700224 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100225 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200226 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200227 int nents; /* Used in scatterlist */
228 int length; /* Of data, in bytes */
229 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900230 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100231 struct scatterlist *sg;
232 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500233};
234
235/*
236 * Check we didin't inadvertently grow the command struct
237 */
238static inline void _nvme_check_size(void)
239{
240 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
241 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
242 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
243 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
244 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400245 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700246 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500247 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200248 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
249 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500250 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600251 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300252 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
253}
254
Jens Axboe3b6592f2018-10-31 08:36:31 -0600255static unsigned int max_io_queues(void)
256{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700257 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600258}
259
260static unsigned int max_queue_count(void)
261{
262 /* IO queues + admin queue */
263 return 1 + max_io_queues();
264}
265
Helen Koikef9f38e32017-04-10 12:51:07 -0300266static inline unsigned int nvme_dbbuf_size(u32 stride)
267{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600268 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300269}
270
271static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
272{
273 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
274
275 if (dev->dbbuf_dbs)
276 return 0;
277
278 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
279 &dev->dbbuf_dbs_dma_addr,
280 GFP_KERNEL);
281 if (!dev->dbbuf_dbs)
282 return -ENOMEM;
283 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
284 &dev->dbbuf_eis_dma_addr,
285 GFP_KERNEL);
286 if (!dev->dbbuf_eis) {
287 dma_free_coherent(dev->dev, mem_size,
288 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
289 dev->dbbuf_dbs = NULL;
290 return -ENOMEM;
291 }
292
293 return 0;
294}
295
296static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
297{
298 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
299
300 if (dev->dbbuf_dbs) {
301 dma_free_coherent(dev->dev, mem_size,
302 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
303 dev->dbbuf_dbs = NULL;
304 }
305 if (dev->dbbuf_eis) {
306 dma_free_coherent(dev->dev, mem_size,
307 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
308 dev->dbbuf_eis = NULL;
309 }
310}
311
312static void nvme_dbbuf_init(struct nvme_dev *dev,
313 struct nvme_queue *nvmeq, int qid)
314{
315 if (!dev->dbbuf_dbs || !qid)
316 return;
317
318 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
319 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
320 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
321 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
322}
323
324static void nvme_dbbuf_set(struct nvme_dev *dev)
325{
326 struct nvme_command c;
327
328 if (!dev->dbbuf_dbs)
329 return;
330
331 memset(&c, 0, sizeof(c));
332 c.dbbuf.opcode = nvme_admin_dbbuf;
333 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
334 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
335
336 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200337 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300338 /* Free memory and continue on */
339 nvme_dbbuf_dma_free(dev);
340 }
341}
342
343static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
344{
345 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
346}
347
348/* Update dbbuf and return true if an MMIO is required */
349static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
350 volatile u32 *dbbuf_ei)
351{
352 if (dbbuf_db) {
353 u16 old_value;
354
355 /*
356 * Ensure that the queue is written before updating
357 * the doorbell in memory
358 */
359 wmb();
360
361 old_value = *dbbuf_db;
362 *dbbuf_db = value;
363
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700364 /*
365 * Ensure that the doorbell is updated before reading the event
366 * index from memory. The controller needs to provide similar
367 * ordering to ensure the envent index is updated before reading
368 * the doorbell.
369 */
370 mb();
371
Helen Koikef9f38e32017-04-10 12:51:07 -0300372 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
373 return false;
374 }
375
376 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500377}
378
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700379/*
380 * Max size of iod being embedded in the request payload
381 */
382#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100383#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700384
385/*
386 * Will slightly overestimate the number of pages needed. This is OK
387 * as it only leads to a small amount of wasted memory for the lifetime of
388 * the I/O.
389 */
390static int nvme_npages(unsigned size, struct nvme_dev *dev)
391{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100392 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
393 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700394 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
395}
396
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700397/*
398 * Calculates the number of pages needed for the SGL segments. For example a 4k
399 * page can accommodate 256 SGL descriptors.
400 */
401static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100402{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700403 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100404}
405
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700406static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
407 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700408{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700409 size_t alloc_size;
410
411 if (use_sgl)
412 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
413 else
414 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
415
416 return alloc_size + sizeof(struct scatterlist) * nseg;
417}
418
419static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
420{
421 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
422 NVME_INT_BYTES(dev), NVME_INT_PAGES,
423 use_sgl);
424
425 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700426}
427
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700428static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
429 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500430{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700431 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200432 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700433
Keith Busch42483222015-06-01 09:29:54 -0600434 WARN_ON(hctx_idx != 0);
435 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
436 WARN_ON(nvmeq->tags);
437
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700438 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600439 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700440 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500441}
442
Keith Busch4af0e212015-06-08 10:08:13 -0600443static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
444{
445 struct nvme_queue *nvmeq = hctx->driver_data;
446
447 nvmeq->tags = NULL;
448}
449
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700450static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
451 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500452{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700453 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200454 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500455
Keith Busch42483222015-06-01 09:29:54 -0600456 if (!nvmeq->tags)
457 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500458
Keith Busch42483222015-06-01 09:29:54 -0600459 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700460 hctx->driver_data = nvmeq;
461 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500462}
463
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600464static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
465 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500466{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600467 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100468 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200469 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200470 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700471
472 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100473 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600474
475 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700476 return 0;
477}
478
Jens Axboe3b6592f2018-10-31 08:36:31 -0600479static int queue_irq_offset(struct nvme_dev *dev)
480{
481 /* if we have more than 1 vec, admin queue offsets us by 1 */
482 if (dev->num_vecs > 1)
483 return 1;
484
485 return 0;
486}
487
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200488static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
489{
490 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600491 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200492
Jens Axboe3b6592f2018-10-31 08:36:31 -0600493 offset = queue_irq_offset(dev);
494 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
495 struct blk_mq_queue_map *map = &set->map[i];
496
497 map->nr_queues = dev->io_queues[i];
498 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100499 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100500 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600501 }
502
Jens Axboe4b04cc62018-11-05 12:44:33 -0700503 /*
504 * The poll queue(s) doesn't have an IRQ (and hence IRQ
505 * affinity), so use the regular blk-mq cpu mapping
506 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600507 map->queue_offset = qoff;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100508 if (i != HCTX_TYPE_POLL)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700509 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
510 else
511 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600512 qoff += map->nr_queues;
513 offset += map->nr_queues;
514 }
515
516 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200517}
518
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700519/*
520 * Write sq tail if we are asked to, or if the next command would wrap.
521 */
522static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
523{
524 if (!write_sq) {
525 u16 next_tail = nvmeq->sq_tail + 1;
526
527 if (next_tail == nvmeq->q_depth)
528 next_tail = 0;
529 if (next_tail != nvmeq->last_sq_tail)
530 return;
531 }
532
533 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
534 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
535 writel(nvmeq->sq_tail, nvmeq->q_db);
536 nvmeq->last_sq_tail = nvmeq->sq_tail;
537}
538
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500539/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200540 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500541 * @nvmeq: The queue to use
542 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700543 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500544 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700545static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
546 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500547{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200548 spin_lock(&nvmeq->sq_lock);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600549 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200550 if (++nvmeq->sq_tail == nvmeq->q_depth)
551 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700552 nvme_write_sq_db(nvmeq, write_sq);
553 spin_unlock(&nvmeq->sq_lock);
554}
555
556static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
557{
558 struct nvme_queue *nvmeq = hctx->driver_data;
559
560 spin_lock(&nvmeq->sq_lock);
561 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
562 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200563 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500564}
565
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700566static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700567{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100568 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700569 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700570}
571
Minwoo Im955b1b52017-12-20 16:30:50 +0900572static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
573{
574 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100575 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900576 unsigned int avg_seg_size;
577
Keith Busch20469a32018-01-17 22:04:37 +0100578 if (nseg == 0)
579 return false;
580
581 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900582
583 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
584 return false;
585 if (!iod->nvmeq->qid)
586 return false;
587 if (!sgl_threshold || avg_seg_size < sgl_threshold)
588 return false;
589 return true;
590}
591
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200592static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500593{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100594 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700595 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100596 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500597
Minwoo Im955b1b52017-12-20 16:30:50 +0900598 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
599
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100600 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Jens Axboe943e9422018-06-21 09:49:37 -0600601 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100602 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200603 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100604 } else {
605 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700606 }
607
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100608 iod->aborted = 0;
609 iod->npages = -1;
610 iod->nents = 0;
611 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700612
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200613 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700614}
615
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100616static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500617{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100618 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700619 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
620 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
621
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500622 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500623
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500624 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700625 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
626 dma_addr);
627
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500628 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700629 void *addr = nvme_pci_iod_list(req)[i];
630
631 if (iod->use_sgl) {
632 struct nvme_sgl_desc *sg_list = addr;
633
634 next_dma_addr =
635 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
636 } else {
637 __le64 *prp_list = addr;
638
639 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
640 }
641
642 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
643 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500644 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700645
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100646 if (iod->sg != iod->inline_sg)
Jens Axboe943e9422018-06-21 09:49:37 -0600647 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600648}
649
Keith Buschd0877472017-09-15 13:05:38 -0400650static void nvme_print_sgl(struct scatterlist *sgl, int nents)
651{
652 int i;
653 struct scatterlist *sg;
654
655 for_each_sg(sgl, sg, nents, i) {
656 dma_addr_t phys = sg_phys(sg);
657 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
658 "dma_address:%pad dma_length:%d\n",
659 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
660 sg_dma_len(sg));
661 }
662}
663
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700664static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
665 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500666{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100667 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500668 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100669 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500670 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500671 int dma_len = sg_dma_len(sg);
672 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100673 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500674 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500675 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700676 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500677 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500678 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500679
Keith Busch1d090622014-06-23 11:34:01 -0600680 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200681 if (length <= 0) {
682 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700683 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200684 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500685
Keith Busch1d090622014-06-23 11:34:01 -0600686 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500687 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600688 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500689 } else {
690 sg = sg_next(sg);
691 dma_addr = sg_dma_address(sg);
692 dma_len = sg_dma_len(sg);
693 }
694
Keith Busch1d090622014-06-23 11:34:01 -0600695 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600696 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700697 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500698 }
699
Keith Busch1d090622014-06-23 11:34:01 -0600700 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500701 if (nprps <= (256 / 8)) {
702 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500703 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500704 } else {
705 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500706 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500707 }
708
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200709 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400710 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600711 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500712 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400713 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400714 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500715 list[0] = prp_list;
716 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500717 i = 0;
718 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600719 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500720 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200721 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500722 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400723 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500724 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400725 prp_list[0] = old_prp_list[i - 1];
726 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
727 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500728 }
729 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600730 dma_len -= page_size;
731 dma_addr += page_size;
732 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500733 if (length <= 0)
734 break;
735 if (dma_len > 0)
736 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400737 if (unlikely(dma_len < 0))
738 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500739 sg = sg_next(sg);
740 dma_addr = sg_dma_address(sg);
741 dma_len = sg_dma_len(sg);
742 }
743
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700744done:
745 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
746 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
747
Keith Busch86eea282017-07-12 15:59:07 -0400748 return BLK_STS_OK;
749
750 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400751 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
752 "Invalid SGL for payload:%d nents:%d\n",
753 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400754 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500755}
756
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700757static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
758 struct scatterlist *sg)
759{
760 sge->addr = cpu_to_le64(sg_dma_address(sg));
761 sge->length = cpu_to_le32(sg_dma_len(sg));
762 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
763}
764
765static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
766 dma_addr_t dma_addr, int entries)
767{
768 sge->addr = cpu_to_le64(dma_addr);
769 if (entries < SGES_PER_PAGE) {
770 sge->length = cpu_to_le32(entries * sizeof(*sge));
771 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
772 } else {
773 sge->length = cpu_to_le32(PAGE_SIZE);
774 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
775 }
776}
777
778static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100779 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700780{
781 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700782 struct dma_pool *pool;
783 struct nvme_sgl_desc *sg_list;
784 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700785 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100786 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700787
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700788 /* setting the transfer type as SGL */
789 cmd->flags = NVME_CMD_SGL_METABUF;
790
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100791 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700792 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
793 return BLK_STS_OK;
794 }
795
796 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
797 pool = dev->prp_small_pool;
798 iod->npages = 0;
799 } else {
800 pool = dev->prp_page_pool;
801 iod->npages = 1;
802 }
803
804 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
805 if (!sg_list) {
806 iod->npages = -1;
807 return BLK_STS_RESOURCE;
808 }
809
810 nvme_pci_iod_list(req)[0] = sg_list;
811 iod->first_dma = sgl_dma;
812
813 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
814
815 do {
816 if (i == SGES_PER_PAGE) {
817 struct nvme_sgl_desc *old_sg_desc = sg_list;
818 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
819
820 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
821 if (!sg_list)
822 return BLK_STS_RESOURCE;
823
824 i = 0;
825 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
826 sg_list[i++] = *link;
827 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
828 }
829
830 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700831 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100832 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700833
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700834 return BLK_STS_OK;
835}
836
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200837static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100838 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200839{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100840 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200841 struct request_queue *q = req->q;
842 enum dma_data_direction dma_dir = rq_data_dir(req) ?
843 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200844 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100845 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200846
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700847 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200848 iod->nents = blk_rq_map_sg(q, req, iod->sg);
849 if (!iod->nents)
850 goto out;
851
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200852 ret = BLK_STS_RESOURCE;
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600853
854 if (is_pci_p2pdma_page(sg_page(iod->sg)))
855 nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
856 dma_dir);
857 else
858 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
859 dma_dir, DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100860 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200861 goto out;
862
Minwoo Im955b1b52017-12-20 16:30:50 +0900863 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100864 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700865 else
866 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
867
Keith Busch86eea282017-07-12 15:59:07 -0400868 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200869 goto out_unmap;
870
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200871 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200872 if (blk_integrity_rq(req)) {
873 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
874 goto out_unmap;
875
Christoph Hellwigbf684052015-10-26 17:12:51 +0900876 sg_init_table(&iod->meta_sg, 1);
877 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200878 goto out_unmap;
879
Christoph Hellwigbf684052015-10-26 17:12:51 +0900880 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200881 goto out_unmap;
Chaitanya Kulkarni3045c0d2018-10-17 11:34:15 -0700882
883 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200884 }
885
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200886 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200887
888out_unmap:
889 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
890out:
891 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200892}
893
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100894static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100895{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100896 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100897 enum dma_data_direction dma_dir = rq_data_dir(req) ?
898 DMA_TO_DEVICE : DMA_FROM_DEVICE;
899
900 if (iod->nents) {
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600901 /* P2PDMA requests do not need to be unmapped */
902 if (!is_pci_p2pdma_page(sg_page(iod->sg)))
903 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
904
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300905 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900906 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100907 }
908
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700909 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100910 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500911}
912
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700913/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200914 * NOTE: ns is NULL when called on the admin queue.
915 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200916static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700917 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600918{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700919 struct nvme_ns *ns = hctx->queue->queuedata;
920 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200921 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700922 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200923 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200924 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700925
Jens Axboed1f06f42018-05-17 18:31:49 +0200926 /*
927 * We should not need to do this, but we're still using this to
928 * ensure we can drain requests on a dying queue.
929 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100930 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200931 return BLK_STS_IOERR;
932
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700933 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200934 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100935 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600936
Christoph Hellwigb131c612017-01-13 12:29:12 +0100937 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200938 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700939 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600940
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200941 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100942 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200943 if (ret)
944 goto out_cleanup_iod;
945 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700946
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100947 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700948 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200949 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700950out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100951 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700952out_free_cmd:
953 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200954 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500955}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500956
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200957static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100958{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100959 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100960
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200961 nvme_unmap_data(iod->nvmeq->dev, req);
962 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500963}
964
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100965/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600966static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100967{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600968 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
969 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100970}
971
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300972static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500973{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300974 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500975
Keith Busch397c6992018-06-06 08:13:05 -0600976 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
977 nvmeq->dbbuf_cq_ei))
978 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300979}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500980
Jens Axboe5cb525c2018-05-17 18:31:50 +0200981static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300982{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200983 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300984 struct request *req;
985
986 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
987 dev_warn(nvmeq->dev->ctrl.device,
988 "invalid id %d completed on queue %d\n",
989 cqe->command_id, le16_to_cpu(cqe->sq_id));
990 return;
991 }
992
993 /*
994 * AEN requests are special as they don't time out and can
995 * survive any kind of queue freeze and often don't respond to
996 * aborts. We don't even bother to allocate a struct request
997 * for them but rather special case them here.
998 */
999 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -07001000 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001001 nvme_complete_async_event(&nvmeq->dev->ctrl,
1002 cqe->status, &cqe->result);
1003 return;
1004 }
1005
1006 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +01001007 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +03001008 nvme_end_request(req, cqe->status, cqe->result);
1009}
1010
Jens Axboe5cb525c2018-05-17 18:31:50 +02001011static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001012{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001013 while (start != end) {
1014 nvme_handle_cqe(nvmeq, start);
1015 if (++start == nvmeq->q_depth)
1016 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001017 }
Jens Axboea0fa9642015-11-03 20:37:26 -07001018}
1019
Jens Axboe5cb525c2018-05-17 18:31:50 +02001020static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001021{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001022 if (++nvmeq->cq_head == nvmeq->q_depth) {
1023 nvmeq->cq_head = 0;
1024 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001025 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001026}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001027
Jens Axboe1052b8a2018-11-26 08:21:49 -07001028static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
1029 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001030{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001031 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001032
1033 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001034 while (nvme_cqe_pending(nvmeq)) {
1035 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1036 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001037 nvme_update_cq_head(nvmeq);
1038 }
1039 *end = nvmeq->cq_head;
1040
1041 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001042 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001043 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001044}
1045
1046static irqreturn_t nvme_irq(int irq, void *data)
1047{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001048 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001049 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001050 u16 start, end;
1051
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001052 /*
1053 * The rmb/wmb pair ensures we see all updates from a previous run of
1054 * the irq handler, even if that was on another CPU.
1055 */
1056 rmb();
Jens Axboe68fa9db2018-05-21 08:41:52 -06001057 if (nvmeq->cq_head != nvmeq->last_cq_head)
1058 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001059 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001060 nvmeq->last_cq_head = nvmeq->cq_head;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001061 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001062
Jens Axboe68fa9db2018-05-21 08:41:52 -06001063 if (start != end) {
1064 nvme_complete_cqes(nvmeq, start, end);
1065 return IRQ_HANDLED;
1066 }
1067
1068 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001069}
1070
1071static irqreturn_t nvme_irq_check(int irq, void *data)
1072{
1073 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001074 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001075 return IRQ_WAKE_THREAD;
1076 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001077}
1078
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001079/*
1080 * Poll for completions any queue, including those not dedicated to polling.
1081 * Can be called from any context.
1082 */
1083static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001084{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001085 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001086 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001087 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001088
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001089 /*
1090 * For a poll queue we need to protect against the polling thread
1091 * using the CQ lock. For normal interrupt driven threads we have
1092 * to disable the interrupt to avoid racing with it.
1093 */
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001094 if (nvmeq->cq_vector == -1) {
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001095 spin_lock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001096 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001097 spin_unlock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001098 } else {
1099 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1100 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001101 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001102 }
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001103
Jens Axboe5cb525c2018-05-17 18:31:50 +02001104 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001105 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001106}
1107
Jens Axboe97431392018-11-16 09:48:21 -07001108static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001109{
1110 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001111 u16 start, end;
1112 bool found;
1113
1114 if (!nvme_cqe_pending(nvmeq))
1115 return 0;
1116
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001117 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001118 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001119 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001120
1121 nvme_complete_cqes(nvmeq, start, end);
1122 return found;
1123}
1124
Keith Buschad22c352017-11-07 15:13:12 -07001125static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001126{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001127 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001128 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001129 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001130
1131 memset(&c, 0, sizeof(c));
1132 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001133 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001134 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001135}
1136
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001137static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1138{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139 struct nvme_command c;
1140
1141 memset(&c, 0, sizeof(c));
1142 c.delete_queue.opcode = opcode;
1143 c.delete_queue.qid = cpu_to_le16(id);
1144
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001145 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001146}
1147
1148static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001149 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001150{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001151 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001152 int flags = NVME_QUEUE_PHYS_CONTIG;
1153
1154 if (vector != -1)
1155 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001156
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001157 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001158 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001159 * is attached to the request.
1160 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001161 memset(&c, 0, sizeof(c));
1162 c.create_cq.opcode = nvme_admin_create_cq;
1163 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1164 c.create_cq.cqid = cpu_to_le16(qid);
1165 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1166 c.create_cq.cq_flags = cpu_to_le16(flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001167 if (vector != -1)
1168 c.create_cq.irq_vector = cpu_to_le16(vector);
1169 else
1170 c.create_cq.irq_vector = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001171
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001172 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001173}
1174
1175static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1176 struct nvme_queue *nvmeq)
1177{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001178 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001179 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001180 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001181
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001182 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001183 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1184 * set. Since URGENT priority is zeroes, it makes all queues
1185 * URGENT.
1186 */
1187 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1188 flags |= NVME_SQ_PRIO_MEDIUM;
1189
1190 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001191 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001192 * is attached to the request.
1193 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001194 memset(&c, 0, sizeof(c));
1195 c.create_sq.opcode = nvme_admin_create_sq;
1196 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1197 c.create_sq.sqid = cpu_to_le16(qid);
1198 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1199 c.create_sq.sq_flags = cpu_to_le16(flags);
1200 c.create_sq.cqid = cpu_to_le16(qid);
1201
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001202 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001203}
1204
1205static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1206{
1207 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1208}
1209
1210static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1211{
1212 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1213}
1214
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001215static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001216{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001217 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1218 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001219
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001220 dev_warn(nvmeq->dev->ctrl.device,
1221 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001222 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001223 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001224}
1225
Keith Buschb2a0eb12017-06-07 20:32:50 +02001226static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1227{
1228
1229 /* If true, indicates loss of adapter communication, possibly by a
1230 * NVMe Subsystem reset.
1231 */
1232 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1233
Jianchao Wangad700622018-01-22 22:03:16 +08001234 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1235 switch (dev->ctrl.state) {
1236 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001237 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001238 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001239 default:
1240 break;
1241 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001242
1243 /* We shouldn't reset unless the controller is on fatal error state
1244 * _or_ if we lost the communication with it.
1245 */
1246 if (!(csts & NVME_CSTS_CFS) && !nssro)
1247 return false;
1248
Keith Buschb2a0eb12017-06-07 20:32:50 +02001249 return true;
1250}
1251
1252static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1253{
1254 /* Read a config register to help see what died. */
1255 u16 pci_status;
1256 int result;
1257
1258 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1259 &pci_status);
1260 if (result == PCIBIOS_SUCCESSFUL)
1261 dev_warn(dev->ctrl.device,
1262 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1263 csts, pci_status);
1264 else
1265 dev_warn(dev->ctrl.device,
1266 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1267 csts, result);
1268}
1269
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001270static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001271{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001272 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1273 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001274 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001275 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001276 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001277 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1278
Wen Xiong651438b2018-02-15 14:05:10 -06001279 /* If PCI error recovery process is happening, we cannot reset or
1280 * the recovery mechanism will surely fail.
1281 */
1282 mb();
1283 if (pci_channel_offline(to_pci_dev(dev->dev)))
1284 return BLK_EH_RESET_TIMER;
1285
Keith Buschb2a0eb12017-06-07 20:32:50 +02001286 /*
1287 * Reset immediately if the controller is failed
1288 */
1289 if (nvme_should_reset(dev, csts)) {
1290 nvme_warn_reset(dev, csts);
1291 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001292 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001293 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001294 }
Keith Buschc30341d2013-12-10 13:10:38 -07001295
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001296 /*
Keith Busch7776db12017-02-24 17:59:28 -05001297 * Did we miss an interrupt?
1298 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001299 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001300 dev_warn(dev->ctrl.device,
1301 "I/O %d QID %d timeout, completion polled\n",
1302 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001303 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001304 }
1305
1306 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001307 * Shutdown immediately if controller times out while starting. The
1308 * reset work will see the pci device disabled when it gets the forced
1309 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001310 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001311 */
Keith Busch42441402018-02-08 08:55:34 -07001312 switch (dev->ctrl.state) {
1313 case NVME_CTRL_CONNECTING:
1314 case NVME_CTRL_RESETTING:
Keith Buschb9cac432018-05-24 14:34:55 -06001315 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001316 "I/O %d QID %d timeout, disable controller\n",
1317 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001318 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001319 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001320 return BLK_EH_DONE;
Keith Busch42441402018-02-08 08:55:34 -07001321 default:
1322 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001323 }
1324
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001325 /*
1326 * Shutdown the controller immediately and schedule a reset if the
1327 * command was already aborted once before and still hasn't been
1328 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001329 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001330 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001331 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001332 "I/O %d QID %d timeout, reset controller\n",
1333 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001334 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001335 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001336
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001337 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001338 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001339 }
Keith Buschc30341d2013-12-10 13:10:38 -07001340
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001341 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1342 atomic_inc(&dev->ctrl.abort_limit);
1343 return BLK_EH_RESET_TIMER;
1344 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001345 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001346
Keith Buschc30341d2013-12-10 13:10:38 -07001347 memset(&cmd, 0, sizeof(cmd));
1348 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001349 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001350 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001351
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001352 dev_warn(nvmeq->dev->ctrl.device,
1353 "I/O %d QID %d timeout, aborting\n",
1354 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001355
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001356 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001357 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001358 if (IS_ERR(abort_req)) {
1359 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001360 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001361 }
Keith Buschc30341d2013-12-10 13:10:38 -07001362
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001363 abort_req->timeout = ADMIN_TIMEOUT;
1364 abort_req->end_io_data = NULL;
1365 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001366
Keith Busch7a509a62015-01-07 18:55:53 -07001367 /*
1368 * The aborted req will be completed on receiving the abort req.
1369 * We enable the timer again. If hit twice, it'll cause a device reset,
1370 * as the device then is in a faulty state.
1371 */
Keith Busch07836e62015-02-19 10:34:48 -07001372 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001373}
1374
Keith Buschf435c282014-07-07 09:14:42 -06001375static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001376{
1377 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1378 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001379 if (!nvmeq->sq_cmds)
1380 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001381
Christoph Hellwig63223072018-12-02 17:46:18 +01001382 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1383 pci_free_p2pmem(to_pci_dev(nvmeq->q_dmadev),
1384 nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth));
1385 } else {
1386 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
1387 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001388 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001389}
1390
Keith Buscha1a5ef92013-12-16 13:50:00 -05001391static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001392{
1393 int i;
1394
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001395 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001396 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001397 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001398 }
Keith Busch22404272013-07-15 15:02:20 -06001399}
1400
Keith Busch4d115422013-12-10 13:10:40 -07001401/**
1402 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001403 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001404 */
1405static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001406{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001407 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001408 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001409
Christoph Hellwig4e224102018-12-02 17:46:17 +01001410 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001411 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001412
Christoph Hellwig4e224102018-12-02 17:46:17 +01001413 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001414 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001415 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Christoph Hellwig4e224102018-12-02 17:46:17 +01001416 if (nvmeq->cq_vector == -1)
1417 return 0;
1418 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
1419 nvmeq->cq_vector = -1;
Keith Busch4d115422013-12-10 13:10:40 -07001420 return 0;
1421}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001422
Keith Buscha5cdb682016-01-12 14:41:18 -07001423static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001424{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001425 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001426
Keith Buscha5cdb682016-01-12 14:41:18 -07001427 if (shutdown)
1428 nvme_shutdown_ctrl(&dev->ctrl);
1429 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001430 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001431
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001432 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001433}
1434
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001435static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1436 int entry_size)
1437{
1438 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001439 unsigned q_size_aligned = roundup(q_depth * entry_size,
1440 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001441
1442 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001443 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001444 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001445 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001446
1447 /*
1448 * Ensure the reduced q_depth is above some threshold where it
1449 * would be better to map queues in system memory with the
1450 * original depth
1451 */
1452 if (q_depth < 64)
1453 return -ENOMEM;
1454 }
1455
1456 return q_depth;
1457}
1458
1459static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1460 int qid, int depth)
1461{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001462 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001463
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001464 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1465 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
1466 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1467 nvmeq->sq_cmds);
Christoph Hellwig63223072018-12-02 17:46:18 +01001468 if (nvmeq->sq_dma_addr) {
1469 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1470 return 0;
1471 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001472 }
1473
Christoph Hellwig63223072018-12-02 17:46:18 +01001474 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1475 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001476 if (!nvmeq->sq_cmds)
1477 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001478 return 0;
1479}
1480
Keith Buscha6ff7262018-04-12 09:16:09 -06001481static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001482{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001483 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484
Keith Busch62314e42018-01-23 09:16:19 -07001485 if (dev->ctrl.queue_count > qid)
1486 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001487
Luis Chamberlain750afb02019-01-04 09:23:09 +01001488 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(depth),
1489 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001490 if (!nvmeq->cqes)
1491 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001492
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001493 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001494 goto free_cqdma;
1495
Christoph Hellwige75ec752015-05-22 11:12:39 +02001496 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001497 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001498 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001499 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001500 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001501 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001502 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001503 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001504 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001505 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001506 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001507
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001508 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001509
1510 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001511 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001512 nvmeq->cq_dma_addr);
1513 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001514 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001515}
1516
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001517static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001518{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001519 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1520 int nr = nvmeq->dev->ctrl.instance;
1521
1522 if (use_threaded_interrupts) {
1523 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1524 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1525 } else {
1526 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1527 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1528 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001529}
1530
Keith Busch22404272013-07-15 15:02:20 -06001531static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001532{
Keith Busch22404272013-07-15 15:02:20 -06001533 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001534
Keith Busch22404272013-07-15 15:02:20 -06001535 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001536 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001537 nvmeq->cq_head = 0;
1538 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001539 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001540 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001541 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001542 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001543 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001544}
1545
Jens Axboe4b04cc62018-11-05 12:44:33 -07001546static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001547{
1548 struct nvme_dev *dev = nvmeq->dev;
1549 int result;
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001550 s16 vector;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001551
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001552 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1553
Keith Busch22b55602018-04-12 09:16:10 -06001554 /*
1555 * A queue's vector matches the queue identifier unless the controller
1556 * has only one vector available.
1557 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001558 if (!polled)
1559 vector = dev->num_vecs == 1 ? 0 : qid;
1560 else
1561 vector = -1;
1562
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001563 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001564 if (result)
1565 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001566
1567 result = adapter_alloc_sq(dev, qid, nvmeq);
1568 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001569 return result;
1570 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001571 goto release_cq;
1572
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001573 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001574 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001575
1576 if (vector != -1) {
1577 result = queue_request_irq(nvmeq);
1578 if (result < 0)
1579 goto release_sq;
1580 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001581
Christoph Hellwig4e224102018-12-02 17:46:17 +01001582 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001583 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001584
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001585release_sq:
1586 nvmeq->cq_vector = -1;
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001587 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001588 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001589release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001590 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001591 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001592}
1593
Eric Biggersf363b082017-03-30 13:39:16 -07001594static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001595 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001596 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001597 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001598 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001599 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001600 .timeout = nvme_timeout,
1601};
1602
Eric Biggersf363b082017-03-30 13:39:16 -07001603static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001604 .queue_rq = nvme_queue_rq,
1605 .complete = nvme_pci_complete_rq,
1606 .commit_rqs = nvme_commit_rqs,
1607 .init_hctx = nvme_init_hctx,
1608 .init_request = nvme_init_request,
1609 .map_queues = nvme_pci_map_queues,
1610 .timeout = nvme_timeout,
1611 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001612};
1613
Keith Buschea191d22015-01-07 18:55:49 -07001614static void nvme_dev_remove_admin(struct nvme_dev *dev)
1615{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001616 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001617 /*
1618 * If the controller was reset during removal, it's possible
1619 * user requests may be waiting on a stopped queue. Start the
1620 * queue to flush these to completion.
1621 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001622 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001623 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001624 blk_mq_free_tag_set(&dev->admin_tagset);
1625 }
1626}
1627
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001628static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1629{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001630 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001631 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1632 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001633
Keith Busch38dabe22017-11-07 15:13:10 -07001634 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001635 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001636 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001637 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001638 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001639 dev->admin_tagset.driver_data = dev;
1640
1641 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1642 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001643 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001644
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001645 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1646 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001647 blk_mq_free_tag_set(&dev->admin_tagset);
1648 return -ENOMEM;
1649 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001650 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001651 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001652 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001653 return -ENODEV;
1654 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001655 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001656 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001657
1658 return 0;
1659}
1660
Xu Yu97f6ef62017-05-24 16:39:55 +08001661static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1662{
1663 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1664}
1665
1666static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1667{
1668 struct pci_dev *pdev = to_pci_dev(dev->dev);
1669
1670 if (size <= dev->bar_mapped_size)
1671 return 0;
1672 if (size > pci_resource_len(pdev, 0))
1673 return -ENOMEM;
1674 if (dev->bar)
1675 iounmap(dev->bar);
1676 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1677 if (!dev->bar) {
1678 dev->bar_mapped_size = 0;
1679 return -ENOMEM;
1680 }
1681 dev->bar_mapped_size = size;
1682 dev->dbs = dev->bar + NVME_REG_DBS;
1683
1684 return 0;
1685}
1686
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001687static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001688{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001689 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001690 u32 aqa;
1691 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001692
Xu Yu97f6ef62017-05-24 16:39:55 +08001693 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1694 if (result < 0)
1695 return result;
1696
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001697 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001698 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001699
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001700 if (dev->subsystem &&
1701 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1702 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001703
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001704 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001705 if (result < 0)
1706 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001707
Keith Buscha6ff7262018-04-12 09:16:09 -06001708 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001709 if (result)
1710 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001711
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001712 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001713 aqa = nvmeq->q_depth - 1;
1714 aqa |= aqa << 16;
1715
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001716 writel(aqa, dev->bar + NVME_REG_AQA);
1717 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1718 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001719
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001720 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001721 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001722 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001723
Keith Busch2b25d982014-12-22 12:59:04 -07001724 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001725 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001726 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001727 if (result) {
1728 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001729 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001730 }
Keith Busch025c5572013-05-01 13:07:51 -06001731
Christoph Hellwig4e224102018-12-02 17:46:17 +01001732 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001733 return result;
1734}
1735
Christoph Hellwig749941f2015-11-26 11:46:39 +01001736static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001737{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001738 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001739 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001740
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001741 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001742 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001743 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001744 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001745 }
1746 }
Keith Busch42f61422014-03-24 10:46:25 -06001747
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001748 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001749 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1750 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1751 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001752 } else {
1753 rw_queues = max;
1754 }
1755
Keith Busch949928c2015-12-17 17:08:15 -07001756 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001757 bool polled = i > rw_queues;
1758
1759 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001760 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001761 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001762 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001763
1764 /*
1765 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001766 * than the desired amount of queues, and even a controller without
1767 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001768 * be useful to upgrade a buggy firmware for example.
1769 */
1770 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001771}
1772
Stephen Bates202021c2016-10-05 20:01:12 -06001773static ssize_t nvme_cmb_show(struct device *dev,
1774 struct device_attribute *attr,
1775 char *buf)
1776{
1777 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1778
Stephen Batesc9658092016-12-16 11:54:50 -07001779 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001780 ndev->cmbloc, ndev->cmbsz);
1781}
1782static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1783
Christoph Hellwig88de4592017-12-20 14:50:00 +01001784static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001785{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001786 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1787
1788 return 1ULL << (12 + 4 * szu);
1789}
1790
1791static u32 nvme_cmb_size(struct nvme_dev *dev)
1792{
1793 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1794}
1795
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001796static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001797{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001798 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001799 resource_size_t bar_size;
1800 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001801 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001802
Keith Busch9fe5c592018-10-31 13:15:29 -06001803 if (dev->cmb_size)
1804 return;
1805
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001806 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001807 if (!dev->cmbsz)
1808 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001809 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001810
Christoph Hellwig88de4592017-12-20 14:50:00 +01001811 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1812 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001813 bar = NVME_CMB_BIR(dev->cmbloc);
1814 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001815
1816 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001817 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001818
1819 /*
1820 * Controllers may support a CMB size larger than their BAR,
1821 * for example, due to being behind a bridge. Reduce the CMB to
1822 * the reported size of the BAR
1823 */
1824 if (size > bar_size - offset)
1825 size = bar_size - offset;
1826
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001827 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1828 dev_warn(dev->ctrl.device,
1829 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001830 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001831 }
1832
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001833 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001834 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1835
1836 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1837 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1838 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001839
1840 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1841 &dev_attr_cmb.attr, NULL))
1842 dev_warn(dev->ctrl.device,
1843 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001844}
1845
1846static inline void nvme_release_cmb(struct nvme_dev *dev)
1847{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001848 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001849 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1850 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001851 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001852 }
1853}
1854
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001855static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001856{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001857 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001858 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001859 int ret;
1860
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001861 memset(&c, 0, sizeof(c));
1862 c.features.opcode = nvme_admin_set_features;
1863 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1864 c.features.dword11 = cpu_to_le32(bits);
1865 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1866 ilog2(dev->ctrl.page_size));
1867 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1868 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1869 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1870
1871 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1872 if (ret) {
1873 dev_warn(dev->ctrl.device,
1874 "failed to set host mem (err %d, flags %#x).\n",
1875 ret, bits);
1876 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001877 return ret;
1878}
1879
1880static void nvme_free_host_mem(struct nvme_dev *dev)
1881{
1882 int i;
1883
1884 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1885 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1886 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1887
1888 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1889 le64_to_cpu(desc->addr));
1890 }
1891
1892 kfree(dev->host_mem_desc_bufs);
1893 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001894 dma_free_coherent(dev->dev,
1895 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1896 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001897 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001898 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001899}
1900
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001901static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1902 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001903{
1904 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001905 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001906 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001907 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001908 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001909 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001910
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001911 tmp = (preferred + chunk_size - 1);
1912 do_div(tmp, chunk_size);
1913 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001914
1915 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1916 max_entries = dev->ctrl.hmmaxd;
1917
Luis Chamberlain750afb02019-01-04 09:23:09 +01001918 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1919 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001920 if (!descs)
1921 goto out;
1922
1923 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1924 if (!bufs)
1925 goto out_free_descs;
1926
Minwoo Im244a8fe2017-11-17 01:34:24 +09001927 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001928 dma_addr_t dma_addr;
1929
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001930 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001931 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1932 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1933 if (!bufs[i])
1934 break;
1935
1936 descs[i].addr = cpu_to_le64(dma_addr);
1937 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1938 i++;
1939 }
1940
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001941 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001942 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001943
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001944 dev->nr_host_mem_descs = i;
1945 dev->host_mem_size = size;
1946 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001947 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001948 dev->host_mem_desc_bufs = bufs;
1949 return 0;
1950
1951out_free_bufs:
1952 while (--i >= 0) {
1953 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1954
1955 dma_free_coherent(dev->dev, size, bufs[i],
1956 le64_to_cpu(descs[i].addr));
1957 }
1958
1959 kfree(bufs);
1960out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001961 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1962 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001963out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001964 dev->host_mem_descs = NULL;
1965 return -ENOMEM;
1966}
1967
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001968static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1969{
1970 u32 chunk_size;
1971
1972 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001973 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001974 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001975 chunk_size /= 2) {
1976 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1977 if (!min || dev->host_mem_size >= min)
1978 return 0;
1979 nvme_free_host_mem(dev);
1980 }
1981 }
1982
1983 return -ENOMEM;
1984}
1985
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001986static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001987{
1988 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1989 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1990 u64 min = (u64)dev->ctrl.hmmin * 4096;
1991 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001992 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001993
1994 preferred = min(preferred, max);
1995 if (min > max) {
1996 dev_warn(dev->ctrl.device,
1997 "min host memory (%lld MiB) above limit (%d MiB).\n",
1998 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1999 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002000 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002001 }
2002
2003 /*
2004 * If we already have a buffer allocated check if we can reuse it.
2005 */
2006 if (dev->host_mem_descs) {
2007 if (dev->host_mem_size >= min)
2008 enable_bits |= NVME_HOST_MEM_RETURN;
2009 else
2010 nvme_free_host_mem(dev);
2011 }
2012
2013 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002014 if (nvme_alloc_host_mem(dev, min, preferred)) {
2015 dev_warn(dev->ctrl.device,
2016 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002017 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002018 }
2019
2020 dev_info(dev->ctrl.device,
2021 "allocated %lld MiB host memory buffer.\n",
2022 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002023 }
2024
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002025 ret = nvme_set_host_mem(dev, enable_bits);
2026 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002027 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002028 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002029}
2030
Jens Axboe6451fe72018-12-09 11:21:45 -07002031static void nvme_calc_io_queues(struct nvme_dev *dev, unsigned int irq_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002032{
2033 unsigned int this_w_queues = write_queues;
2034
2035 /*
2036 * Setup read/write queue split
2037 */
Jens Axboe6451fe72018-12-09 11:21:45 -07002038 if (irq_queues == 1) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002039 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2040 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002041 return;
2042 }
2043
2044 /*
2045 * If 'write_queues' is set, ensure it leaves room for at least
2046 * one read queue
2047 */
Jens Axboe6451fe72018-12-09 11:21:45 -07002048 if (this_w_queues >= irq_queues)
2049 this_w_queues = irq_queues - 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002050
2051 /*
2052 * If 'write_queues' is set to zero, reads and writes will share
2053 * a queue set.
2054 */
2055 if (!this_w_queues) {
Jens Axboe6451fe72018-12-09 11:21:45 -07002056 dev->io_queues[HCTX_TYPE_DEFAULT] = irq_queues;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002057 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002058 } else {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002059 dev->io_queues[HCTX_TYPE_DEFAULT] = this_w_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002060 dev->io_queues[HCTX_TYPE_READ] = irq_queues - this_w_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002061 }
2062}
2063
Jens Axboe6451fe72018-12-09 11:21:45 -07002064static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002065{
2066 struct pci_dev *pdev = to_pci_dev(dev->dev);
2067 int irq_sets[2];
2068 struct irq_affinity affd = {
2069 .pre_vectors = 1,
2070 .nr_sets = ARRAY_SIZE(irq_sets),
2071 .sets = irq_sets,
2072 };
Jens Axboe30e06622018-11-14 10:13:50 -07002073 int result = 0;
Jens Axboe6451fe72018-12-09 11:21:45 -07002074 unsigned int irq_queues, this_p_queues;
2075
2076 /*
2077 * Poll queues don't need interrupts, but we need at least one IO
2078 * queue left over for non-polled IO.
2079 */
2080 this_p_queues = poll_queues;
2081 if (this_p_queues >= nr_io_queues) {
2082 this_p_queues = nr_io_queues - 1;
2083 irq_queues = 1;
2084 } else {
2085 irq_queues = nr_io_queues - this_p_queues;
2086 }
2087 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002088
2089 /*
2090 * For irq sets, we have to ask for minvec == maxvec. This passes
2091 * any reduction back to us, so we can adjust our queue counts and
2092 * IRQ vector needs.
2093 */
2094 do {
Jens Axboe6451fe72018-12-09 11:21:45 -07002095 nvme_calc_io_queues(dev, irq_queues);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002096 irq_sets[0] = dev->io_queues[HCTX_TYPE_DEFAULT];
2097 irq_sets[1] = dev->io_queues[HCTX_TYPE_READ];
Jens Axboe3b6592f2018-10-31 08:36:31 -06002098 if (!irq_sets[1])
2099 affd.nr_sets = 1;
2100
2101 /*
Jens Axboedb29eb02018-11-15 16:05:02 -07002102 * If we got a failure and we're down to asking for just
2103 * 1 + 1 queues, just ask for a single vector. We'll share
2104 * that between the single IO queue and the admin queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002105 */
Jens Axboe6451fe72018-12-09 11:21:45 -07002106 if (result >= 0 && irq_queues > 1)
2107 irq_queues = irq_sets[0] + irq_sets[1] + 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002108
Jens Axboe6451fe72018-12-09 11:21:45 -07002109 result = pci_alloc_irq_vectors_affinity(pdev, irq_queues,
2110 irq_queues,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002111 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2112
2113 /*
Jens Axboedb29eb02018-11-15 16:05:02 -07002114 * Need to reduce our vec counts. If we get ENOSPC, the
2115 * platform should support mulitple vecs, we just need
2116 * to decrease our ask. If we get EINVAL, the platform
2117 * likely does not. Back down to ask for just one vector.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002118 */
2119 if (result == -ENOSPC) {
Jens Axboe6451fe72018-12-09 11:21:45 -07002120 irq_queues--;
2121 if (!irq_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002122 return result;
2123 continue;
Jens Axboedb29eb02018-11-15 16:05:02 -07002124 } else if (result == -EINVAL) {
Jens Axboe6451fe72018-12-09 11:21:45 -07002125 irq_queues = 1;
Jens Axboedb29eb02018-11-15 16:05:02 -07002126 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002127 } else if (result <= 0)
2128 return -EIO;
2129 break;
2130 } while (1);
2131
2132 return result;
2133}
2134
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002135static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002136{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002137 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002138 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002139 int result, nr_io_queues;
2140 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002141
Jens Axboe3b6592f2018-10-31 08:36:31 -06002142 nr_io_queues = max_io_queues();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002143 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2144 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002145 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002146
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002147 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002148 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002149
2150 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002151
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002152 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002153 result = nvme_cmb_qdepth(dev, nr_io_queues,
2154 sizeof(struct nvme_command));
2155 if (result > 0)
2156 dev->q_depth = result;
2157 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002158 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002159 }
2160
Xu Yu97f6ef62017-05-24 16:39:55 +08002161 do {
2162 size = db_bar_size(dev, nr_io_queues);
2163 result = nvme_remap_bar(dev, size);
2164 if (!result)
2165 break;
2166 if (!--nr_io_queues)
2167 return -ENOMEM;
2168 } while (1);
2169 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002170
Keith Busch9d713c22013-07-15 15:02:24 -06002171 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002172 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002173
Jens Axboee32efbf2014-11-14 09:49:26 -07002174 /*
2175 * If we enable msix early due to not intx, disable it again before
2176 * setting up the full range we need.
2177 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002178 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002179
2180 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002181 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002182 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002183
Keith Busch22b55602018-04-12 09:16:10 -06002184 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002185 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002186 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002187
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002188 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2189 dev->io_queues[HCTX_TYPE_DEFAULT],
2190 dev->io_queues[HCTX_TYPE_READ],
2191 dev->io_queues[HCTX_TYPE_POLL]);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002192
Matthew Wilcox063a8092013-06-20 10:53:48 -04002193 /*
2194 * Should investigate if there's a performance win from allocating
2195 * more queues than interrupt vectors; it might allow the submission
2196 * path to scale better, even if the receive path is limited by the
2197 * number of interrupts.
2198 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07002199
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002200 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06002201 if (result) {
2202 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05002203 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06002204 }
Christoph Hellwig4e224102018-12-02 17:46:17 +01002205 set_bit(NVMEQ_ENABLED, &adminq->flags);
Christoph Hellwig749941f2015-11-26 11:46:39 +01002206 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002207}
2208
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002209static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002210{
2211 struct nvme_queue *nvmeq = req->end_io_data;
2212
2213 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002214 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002215}
2216
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002217static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002218{
2219 struct nvme_queue *nvmeq = req->end_io_data;
2220
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002221 if (error)
2222 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002223
2224 nvme_del_queue_end(req, error);
2225}
2226
2227static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2228{
2229 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2230 struct request *req;
2231 struct nvme_command cmd;
2232
2233 memset(&cmd, 0, sizeof(cmd));
2234 cmd.delete_queue.opcode = opcode;
2235 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2236
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002237 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002238 if (IS_ERR(req))
2239 return PTR_ERR(req);
2240
2241 req->timeout = ADMIN_TIMEOUT;
2242 req->end_io_data = nvmeq;
2243
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002244 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002245 blk_execute_rq_nowait(q, NULL, req, false,
2246 opcode == nvme_admin_delete_cq ?
2247 nvme_del_cq_end : nvme_del_queue_end);
2248 return 0;
2249}
2250
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002251static bool nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002252{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002253 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002254 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002255
Keith Buschdb3cbff2016-01-12 14:41:17 -07002256 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002257 timeout = ADMIN_TIMEOUT;
2258 while (nr_queues > 0) {
2259 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2260 break;
2261 nr_queues--;
2262 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002263 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002264 while (sent) {
2265 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2266
2267 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002268 timeout);
2269 if (timeout == 0)
2270 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002271
2272 /* handle any remaining CQEs */
2273 if (opcode == nvme_admin_delete_cq &&
2274 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2275 nvme_poll_irqdisable(nvmeq, -1);
2276
2277 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002278 if (nr_queues)
2279 goto retry;
2280 }
2281 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002282}
2283
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002284/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002285 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002286 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002287static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002288{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002289 int ret;
2290
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002291 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002292 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002293 dev->tagset.nr_hw_queues = dev->online_queues - 1;
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002294 dev->tagset.nr_maps = 2; /* default + read */
2295 if (dev->io_queues[HCTX_TYPE_POLL])
2296 dev->tagset.nr_maps++;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002297 dev->tagset.nr_maps = HCTX_MAX_TYPES;
Keith Buschffe77042015-06-08 10:08:15 -06002298 dev->tagset.timeout = NVME_IO_TIMEOUT;
2299 dev->tagset.numa_node = dev_to_node(dev->dev);
2300 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002301 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002302 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2303 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2304 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2305 nvme_pci_cmd_size(dev, true));
2306 }
Keith Buschffe77042015-06-08 10:08:15 -06002307 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2308 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002309
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002310 ret = blk_mq_alloc_tag_set(&dev->tagset);
2311 if (ret) {
2312 dev_warn(dev->ctrl.device,
2313 "IO queues tagset allocation failed %d\n", ret);
2314 return ret;
2315 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002316 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002317
2318 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002319 } else {
2320 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2321
2322 /* Free previously allocated queues that are no longer usable */
2323 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002324 }
Keith Busch949928c2015-12-17 17:08:15 -07002325
Keith Busche1e5e562015-02-19 13:39:03 -07002326 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002327}
2328
Keith Buschb00a7262016-02-24 09:15:52 -07002329static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002330{
Keith Buschb00a7262016-02-24 09:15:52 -07002331 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002332 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002333
2334 if (pci_enable_device_mem(pdev))
2335 return result;
2336
Keith Busch0877cb02013-07-15 15:02:19 -06002337 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002338
Christoph Hellwige75ec752015-05-22 11:12:39 +02002339 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2340 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002341 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002342
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002343 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002344 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002345 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002346 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002347
2348 /*
Keith Buscha5229052016-04-08 16:09:10 -06002349 * Some devices and/or platforms don't advertise or work with INTx
2350 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2351 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002352 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002353 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2354 if (result < 0)
2355 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002356
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002357 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002358
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002359 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002360 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002361 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002362 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002363
2364 /*
2365 * Temporary fix for the Apple controller found in the MacBook8,1 and
2366 * some MacBook7,1 to avoid controller resets and data loss.
2367 */
2368 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2369 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002370 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2371 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002372 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002373 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2374 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002375 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002376 dev->q_depth = 64;
2377 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2378 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002379 }
2380
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002381 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002382
Keith Buscha0a34082015-12-07 15:30:31 -07002383 pci_enable_pcie_error_reporting(pdev);
2384 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002385 return 0;
2386
2387 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002388 pci_disable_device(pdev);
2389 return result;
2390}
2391
2392static void nvme_dev_unmap(struct nvme_dev *dev)
2393{
Keith Buschb00a7262016-02-24 09:15:52 -07002394 if (dev->bar)
2395 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002396 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002397}
2398
2399static void nvme_pci_disable(struct nvme_dev *dev)
2400{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002401 struct pci_dev *pdev = to_pci_dev(dev->dev);
2402
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002403 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002404
Keith Buscha0a34082015-12-07 15:30:31 -07002405 if (pci_is_enabled(pdev)) {
2406 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002407 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002408 }
Keith Busch4d115422013-12-10 13:10:40 -07002409}
2410
Keith Buscha5cdb682016-01-12 14:41:18 -07002411static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002412{
Keith Buschee9aebb2018-01-24 14:55:12 -07002413 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002414 bool dead = true;
2415 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002416
Keith Busch77bf25e2015-11-26 12:21:29 +01002417 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002418 if (pci_is_enabled(pdev)) {
2419 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2420
Keith Buschebef7362017-06-27 17:44:05 -06002421 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2422 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002423 nvme_start_freeze(&dev->ctrl);
2424 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2425 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002426 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002427
Keith Busch302ad8c2017-03-01 14:22:12 -05002428 /*
2429 * Give the controller a chance to complete all entered requests if
2430 * doing a safe shutdown.
2431 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002432 if (!dead) {
2433 if (shutdown)
2434 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002435 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002436
Jianchao Wang9a915a52018-02-12 20:57:24 +08002437 nvme_stop_queues(&dev->ctrl);
2438
Keith Busch64ee0ac2018-04-12 09:16:08 -06002439 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002440 if (nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2441 nvme_disable_io_queues(dev, nvme_admin_delete_cq);
Keith Buscha5cdb682016-01-12 14:41:18 -07002442 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002443 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002444 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2445 nvme_suspend_queue(&dev->queues[i]);
2446
Keith Buschb00a7262016-02-24 09:15:52 -07002447 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002448
Ming Line1958e62016-05-18 14:05:01 -07002449 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2450 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002451
2452 /*
2453 * The driver will not be starting up queues again if shutting down so
2454 * must flush all entered requests to their failed completion to avoid
2455 * deadlocking blk-mq hot-cpu notifier.
2456 */
2457 if (shutdown)
2458 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002459 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002460}
2461
Matthew Wilcox091b6092011-02-10 09:56:01 -05002462static int nvme_setup_prp_pools(struct nvme_dev *dev)
2463{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002464 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002465 PAGE_SIZE, PAGE_SIZE, 0);
2466 if (!dev->prp_page_pool)
2467 return -ENOMEM;
2468
Matthew Wilcox99802a72011-02-10 10:30:34 -05002469 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002470 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002471 256, 256, 0);
2472 if (!dev->prp_small_pool) {
2473 dma_pool_destroy(dev->prp_page_pool);
2474 return -ENOMEM;
2475 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002476 return 0;
2477}
2478
2479static void nvme_release_prp_pools(struct nvme_dev *dev)
2480{
2481 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002482 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002483}
2484
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002485static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002486{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002487 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002488
Helen Koikef9f38e32017-04-10 12:51:07 -03002489 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002490 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002491 if (dev->tagset.tags)
2492 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002493 if (dev->ctrl.admin_q)
2494 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002495 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002496 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002497 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002498 kfree(dev);
2499}
2500
Keith Buschf58944e2016-02-24 09:15:55 -07002501static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2502{
Linus Torvalds237045f2016-03-18 17:13:31 -07002503 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002504
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002505 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002506 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002507 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002508 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002509 nvme_put_ctrl(&dev->ctrl);
2510}
2511
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002512static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002513{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002514 struct nvme_dev *dev =
2515 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002516 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002517 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002518 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002519
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002520 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002521 goto out;
2522
2523 /*
2524 * If we're called to reset a live controller first shut it down before
2525 * moving on.
2526 */
Keith Buschb00a7262016-02-24 09:15:52 -07002527 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002528 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002529
Jianchao Wangad700622018-01-22 22:03:16 +08002530 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002531 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002532 * initializing procedure here.
2533 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002534 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002535 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002536 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002537 goto out;
2538 }
2539
Keith Buschb00a7262016-02-24 09:15:52 -07002540 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002541 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002542 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002543
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002544 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002545 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002546 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002547
Keith Busch0fb59cb2015-01-07 18:55:50 -07002548 result = nvme_alloc_admin_tags(dev);
2549 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002550 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002551
Jens Axboe943e9422018-06-21 09:49:37 -06002552 /*
2553 * Limit the max command size to prevent iod->sg allocations going
2554 * over a single page.
2555 */
2556 dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2557 dev->ctrl.max_segments = NVME_MAX_SEGS;
2558
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002559 result = nvme_init_identify(&dev->ctrl);
2560 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002561 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002562
Scott Bauere286bcf2017-02-22 10:15:07 -07002563 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2564 if (!dev->ctrl.opal_dev)
2565 dev->ctrl.opal_dev =
2566 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2567 else if (was_suspend)
2568 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2569 } else {
2570 free_opal_dev(dev->ctrl.opal_dev);
2571 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002572 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002573
Helen Koikef9f38e32017-04-10 12:51:07 -03002574 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2575 result = nvme_dbbuf_dma_alloc(dev);
2576 if (result)
2577 dev_warn(dev->dev,
2578 "unable to allocate dma for dbbuf\n");
2579 }
2580
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002581 if (dev->ctrl.hmpre) {
2582 result = nvme_setup_host_mem(dev);
2583 if (result < 0)
2584 goto out;
2585 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002586
Keith Buschf0b50732013-07-15 15:02:21 -06002587 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002588 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002589 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002590
Keith Busch21f033f2016-04-12 11:13:11 -06002591 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002592 * Keep the controller around but remove all namespaces if we don't have
2593 * any working I/O queue.
2594 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002595 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002596 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002597 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002598 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002599 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002600 } else {
Keith Busch25646262016-01-04 09:10:57 -07002601 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002602 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002603 /* hit this only when allocate tagset fails */
2604 if (nvme_dev_add(dev))
2605 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002606 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002607 }
2608
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002609 /*
2610 * If only admin queue live, keep it to do further investigation or
2611 * recovery.
2612 */
2613 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2614 dev_warn(dev->ctrl.device,
2615 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002616 goto out;
2617 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002618
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002619 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002620 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002621
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002622 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002623 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002624}
2625
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002626static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002627{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002628 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002629 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002630
2631 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002632 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002633 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002634}
2635
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002636static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002637{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002638 *val = readl(to_nvme_dev(ctrl)->bar + off);
2639 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002640}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002641
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002642static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2643{
2644 writel(val, to_nvme_dev(ctrl)->bar + off);
2645 return 0;
2646}
2647
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002648static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2649{
2650 *val = readq(to_nvme_dev(ctrl)->bar + off);
2651 return 0;
2652}
2653
Keith Busch97c12222018-03-08 14:50:32 -07002654static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2655{
2656 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2657
2658 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2659}
2660
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002661static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002662 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002663 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002664 .flags = NVME_F_METADATA_SUPPORTED |
2665 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002666 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002667 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002668 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002669 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002670 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002671 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002672};
Keith Busch4cc06522015-06-05 10:30:08 -06002673
Keith Buschb00a7262016-02-24 09:15:52 -07002674static int nvme_dev_map(struct nvme_dev *dev)
2675{
Keith Buschb00a7262016-02-24 09:15:52 -07002676 struct pci_dev *pdev = to_pci_dev(dev->dev);
2677
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002678 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002679 return -ENODEV;
2680
Xu Yu97f6ef62017-05-24 16:39:55 +08002681 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002682 goto release;
2683
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002684 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002685 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002686 pci_release_mem_regions(pdev);
2687 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002688}
2689
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002690static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002691{
2692 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2693 /*
2694 * Several Samsung devices seem to drop off the PCIe bus
2695 * randomly when APST is on and uses the deepest sleep state.
2696 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2697 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2698 * 950 PRO 256GB", but it seems to be restricted to two Dell
2699 * laptops.
2700 */
2701 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2702 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2703 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2704 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002705 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2706 /*
2707 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002708 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2709 * within few minutes after bootup on a Coffee Lake board -
2710 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002711 */
2712 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002713 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2714 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002715 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002716 }
2717
2718 return 0;
2719}
2720
Keith Busch181197752018-04-27 13:42:52 -06002721static void nvme_async_probe(void *data, async_cookie_t cookie)
2722{
2723 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002724
Keith Busch181197752018-04-27 13:42:52 -06002725 nvme_reset_ctrl_sync(&dev->ctrl);
2726 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002727 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002728}
2729
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002730static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002731{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002732 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002733 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002734 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002735 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002736
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002737 node = dev_to_node(&pdev->dev);
2738 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002739 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002740
2741 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002742 if (!dev)
2743 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002744
Jens Axboe3b6592f2018-10-31 08:36:31 -06002745 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2746 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002747 if (!dev->queues)
2748 goto free;
2749
Christoph Hellwige75ec752015-05-22 11:12:39 +02002750 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002751 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002752
Keith Buschb00a7262016-02-24 09:15:52 -07002753 result = nvme_dev_map(dev);
2754 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002755 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002756
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002757 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002758 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002759 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002760
2761 result = nvme_setup_prp_pools(dev);
2762 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002763 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002764
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002765 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002766
Jens Axboe943e9422018-06-21 09:49:37 -06002767 /*
2768 * Double check that our mempool alloc size will cover the biggest
2769 * command we support.
2770 */
2771 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2772 NVME_MAX_SEGS, true);
2773 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2774
2775 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2776 mempool_kfree,
2777 (void *) alloc_size,
2778 GFP_KERNEL, node);
2779 if (!dev->iod_mempool) {
2780 result = -ENOMEM;
2781 goto release_pools;
2782 }
2783
Keith Buschb6e44b42018-07-11 16:44:44 -06002784 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2785 quirks);
2786 if (result)
2787 goto release_mempool;
2788
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002789 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2790
Keith Busch80f513b2018-05-07 08:30:24 -06002791 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002792 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002793
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002794 return 0;
2795
Keith Buschb6e44b42018-07-11 16:44:44 -06002796 release_mempool:
2797 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002798 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002799 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002800 unmap:
2801 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002802 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002803 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002804 free:
2805 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002806 kfree(dev);
2807 return result;
2808}
2809
Christoph Hellwig775755e2017-06-01 13:10:38 +02002810static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002811{
Keith Buscha6739472014-06-23 16:03:21 -06002812 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002813 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002814}
Keith Buschf0d54a52014-05-02 10:40:43 -06002815
Christoph Hellwig775755e2017-06-01 13:10:38 +02002816static void nvme_reset_done(struct pci_dev *pdev)
2817{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002818 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002819 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002820}
2821
Keith Busch09ece142014-01-27 11:29:40 -05002822static void nvme_shutdown(struct pci_dev *pdev)
2823{
2824 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002825 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002826}
2827
Keith Buschf58944e2016-02-24 09:15:55 -07002828/*
2829 * The driver's remove may be called on a device in a partially initialized
2830 * state. This function must not have any dependencies on the device state in
2831 * order to proceed.
2832 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002833static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002834{
2835 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002836
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002837 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002838 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002839
Keith Busch6db28ed2017-02-10 18:15:49 -05002840 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002841 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002842 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002843 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002844 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002845
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002846 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002847 nvme_stop_ctrl(&dev->ctrl);
2848 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002849 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002850 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002851 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002852 nvme_dev_remove_admin(dev);
2853 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002854 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002855 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002856 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002857 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002858}
2859
Jingoo Han671a6012014-02-13 11:19:14 +09002860#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002861static int nvme_suspend(struct device *dev)
2862{
2863 struct pci_dev *pdev = to_pci_dev(dev);
2864 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2865
Keith Buscha5cdb682016-01-12 14:41:18 -07002866 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002867 return 0;
2868}
2869
2870static int nvme_resume(struct device *dev)
2871{
2872 struct pci_dev *pdev = to_pci_dev(dev);
2873 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002874
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002875 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002876 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002877}
Jingoo Han671a6012014-02-13 11:19:14 +09002878#endif
Keith Buschcd638942013-07-15 15:02:23 -06002879
2880static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002881
Keith Buscha0a34082015-12-07 15:30:31 -07002882static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2883 pci_channel_state_t state)
2884{
2885 struct nvme_dev *dev = pci_get_drvdata(pdev);
2886
2887 /*
2888 * A frozen channel requires a reset. When detected, this method will
2889 * shutdown the controller to quiesce. The controller will be restarted
2890 * after the slot reset through driver's slot_reset callback.
2891 */
Keith Buscha0a34082015-12-07 15:30:31 -07002892 switch (state) {
2893 case pci_channel_io_normal:
2894 return PCI_ERS_RESULT_CAN_RECOVER;
2895 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002896 dev_warn(dev->ctrl.device,
2897 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002898 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002899 return PCI_ERS_RESULT_NEED_RESET;
2900 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002901 dev_warn(dev->ctrl.device,
2902 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002903 return PCI_ERS_RESULT_DISCONNECT;
2904 }
2905 return PCI_ERS_RESULT_NEED_RESET;
2906}
2907
2908static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2909{
2910 struct nvme_dev *dev = pci_get_drvdata(pdev);
2911
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002912 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002913 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002914 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002915 return PCI_ERS_RESULT_RECOVERED;
2916}
2917
2918static void nvme_error_resume(struct pci_dev *pdev)
2919{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002920 struct nvme_dev *dev = pci_get_drvdata(pdev);
2921
2922 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002923}
2924
Stephen Hemminger1d352032012-09-07 09:33:17 -07002925static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002926 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002927 .slot_reset = nvme_slot_reset,
2928 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002929 .reset_prepare = nvme_reset_prepare,
2930 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002931};
2932
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002933static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002934 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002935 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002936 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002937 { PCI_VDEVICE(INTEL, 0x0a53),
2938 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002939 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002940 { PCI_VDEVICE(INTEL, 0x0a54),
2941 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002942 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002943 { PCI_VDEVICE(INTEL, 0x0a55),
2944 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2945 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002946 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06002947 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2948 NVME_QUIRK_MEDIUM_PRIO_SQ },
Keith Busch540c8012015-10-22 15:45:06 -06002949 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2950 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002951 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2952 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002953 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2954 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002955 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2956 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002957 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2958 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002959 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2960 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2961 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2962 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002963 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2964 .driver_data = NVME_QUIRK_LIGHTNVM, },
2965 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2966 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002967 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2968 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002969 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002970 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002971 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002972 { 0, }
2973};
2974MODULE_DEVICE_TABLE(pci, nvme_id_table);
2975
2976static struct pci_driver nvme_driver = {
2977 .name = "nvme",
2978 .id_table = nvme_id_table,
2979 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002980 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002981 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002982 .driver = {
2983 .pm = &nvme_dev_pm_ops,
2984 },
Alexander Duyck74d986a2018-04-24 16:47:27 -05002985 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002986 .err_handler = &nvme_err_handler,
2987};
2988
2989static int __init nvme_init(void)
2990{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002991 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002992}
2993
2994static void __exit nvme_exit(void)
2995{
2996 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002997 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002998 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002999}
3000
3001MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3002MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003003MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003004module_init(nvme_init);
3005module_exit(nvme_exit);