Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1 | /* |
| 2 | * NVM Express device driver |
Matthew Wilcox | 6eb0d69 | 2014-03-24 10:11:22 -0400 | [diff] [blame] | 3 | * Copyright (c) 2011-2014, Intel Corporation. |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms and conditions of the GNU General Public License, |
| 7 | * version 2, as published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 13 | */ |
| 14 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 15 | #include <linux/aer.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 16 | #include <linux/blkdev.h> |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 17 | #include <linux/blk-mq.h> |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 18 | #include <linux/blk-mq-pci.h> |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 19 | #include <linux/dmi.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 20 | #include <linux/init.h> |
| 21 | #include <linux/interrupt.h> |
| 22 | #include <linux/io.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 23 | #include <linux/mm.h> |
| 24 | #include <linux/module.h> |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 25 | #include <linux/mutex.h> |
Keith Busch | d087747 | 2017-09-15 13:05:38 -0400 | [diff] [blame] | 26 | #include <linux/once.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 27 | #include <linux/pci.h> |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 28 | #include <linux/t10-pi.h> |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 29 | #include <linux/types.h> |
Linus Torvalds | 9cf5c09 | 2015-11-06 14:22:15 -0800 | [diff] [blame] | 30 | #include <linux/io-64-nonatomic-lo-hi.h> |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 31 | #include <linux/sed-opal.h> |
Hitoshi Mitake | 797a796 | 2012-02-07 11:45:33 +0900 | [diff] [blame] | 32 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 33 | #include "nvme.h" |
| 34 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 35 | #define SQ_SIZE(depth) (depth * sizeof(struct nvme_command)) |
| 36 | #define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion)) |
Stephen Bates | c965809 | 2016-12-16 11:54:50 -0700 | [diff] [blame] | 37 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 38 | #define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc)) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 39 | |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 40 | static int use_threaded_interrupts; |
| 41 | module_param(use_threaded_interrupts, int, 0); |
| 42 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 43 | static bool use_cmb_sqes = true; |
| 44 | module_param(use_cmb_sqes, bool, 0644); |
| 45 | MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes"); |
| 46 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 47 | static unsigned int max_host_mem_size_mb = 128; |
| 48 | module_param(max_host_mem_size_mb, uint, 0444); |
| 49 | MODULE_PARM_DESC(max_host_mem_size_mb, |
| 50 | "Maximum Host Memory Buffer (HMB) size per controller (in MiB)"); |
Matthew Wilcox | 1fa6aea | 2011-03-02 18:37:18 -0500 | [diff] [blame] | 51 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 52 | static unsigned int sgl_threshold = SZ_32K; |
| 53 | module_param(sgl_threshold, uint, 0644); |
| 54 | MODULE_PARM_DESC(sgl_threshold, |
| 55 | "Use SGLs when average request segment size is larger or equal to " |
| 56 | "this size. Use 0 to disable SGLs."); |
| 57 | |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 58 | static int io_queue_depth_set(const char *val, const struct kernel_param *kp); |
| 59 | static const struct kernel_param_ops io_queue_depth_ops = { |
| 60 | .set = io_queue_depth_set, |
| 61 | .get = param_get_int, |
| 62 | }; |
| 63 | |
| 64 | static int io_queue_depth = 1024; |
| 65 | module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644); |
| 66 | MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2"); |
| 67 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 68 | struct nvme_dev; |
| 69 | struct nvme_queue; |
Keith Busch | b3fffde | 2015-02-03 11:21:42 -0700 | [diff] [blame] | 70 | |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 71 | static void nvme_process_cq(struct nvme_queue *nvmeq); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 72 | static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown); |
Keith Busch | d4b4ff8 | 2013-12-10 13:10:37 -0700 | [diff] [blame] | 73 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 74 | /* |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 75 | * Represents an NVM Express device. Each nvme_dev is a PCI function. |
| 76 | */ |
| 77 | struct nvme_dev { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 78 | struct nvme_queue **queues; |
| 79 | struct blk_mq_tag_set tagset; |
| 80 | struct blk_mq_tag_set admin_tagset; |
| 81 | u32 __iomem *dbs; |
| 82 | struct device *dev; |
| 83 | struct dma_pool *prp_page_pool; |
| 84 | struct dma_pool *prp_small_pool; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 85 | unsigned online_queues; |
| 86 | unsigned max_qid; |
| 87 | int q_depth; |
| 88 | u32 db_stride; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 89 | void __iomem *bar; |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 90 | unsigned long bar_mapped_size; |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 91 | struct work_struct remove_work; |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 92 | struct mutex shutdown_lock; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 93 | bool subsystem; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 94 | void __iomem *cmb; |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 95 | pci_bus_addr_t cmb_bus_addr; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 96 | u64 cmb_size; |
| 97 | u32 cmbsz; |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 98 | u32 cmbloc; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 99 | struct nvme_ctrl ctrl; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 100 | struct completion ioq_wait; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 101 | |
| 102 | /* shadow doorbell buffer support: */ |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 103 | u32 *dbbuf_dbs; |
| 104 | dma_addr_t dbbuf_dbs_dma_addr; |
| 105 | u32 *dbbuf_eis; |
| 106 | dma_addr_t dbbuf_eis_dma_addr; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 107 | |
| 108 | /* host memory buffer support: */ |
| 109 | u64 host_mem_size; |
| 110 | u32 nr_host_mem_descs; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 111 | dma_addr_t host_mem_descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 112 | struct nvme_host_mem_buf_desc *host_mem_descs; |
| 113 | void **host_mem_desc_bufs; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 114 | }; |
| 115 | |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 116 | static int io_queue_depth_set(const char *val, const struct kernel_param *kp) |
| 117 | { |
| 118 | int n = 0, ret; |
| 119 | |
| 120 | ret = kstrtoint(val, 10, &n); |
| 121 | if (ret != 0 || n < 2) |
| 122 | return -EINVAL; |
| 123 | |
| 124 | return param_set_int(val, kp); |
| 125 | } |
| 126 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 127 | static inline unsigned int sq_idx(unsigned int qid, u32 stride) |
| 128 | { |
| 129 | return qid * 2 * stride; |
| 130 | } |
| 131 | |
| 132 | static inline unsigned int cq_idx(unsigned int qid, u32 stride) |
| 133 | { |
| 134 | return (qid * 2 + 1) * stride; |
| 135 | } |
| 136 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 137 | static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl) |
| 138 | { |
| 139 | return container_of(ctrl, struct nvme_dev, ctrl); |
| 140 | } |
| 141 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 142 | /* |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 143 | * An NVM Express queue. Each device has at least two (one for admin |
| 144 | * commands and one for I/O commands). |
| 145 | */ |
| 146 | struct nvme_queue { |
| 147 | struct device *q_dmadev; |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 148 | struct nvme_dev *dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 149 | spinlock_t q_lock; |
| 150 | struct nvme_command *sq_cmds; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 151 | struct nvme_command __iomem *sq_cmds_io; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 152 | volatile struct nvme_completion *cqes; |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 153 | struct blk_mq_tags **tags; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 154 | dma_addr_t sq_dma_addr; |
| 155 | dma_addr_t cq_dma_addr; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 156 | u32 __iomem *q_db; |
| 157 | u16 q_depth; |
Jens Axboe | 6222d17 | 2015-01-15 15:19:10 -0700 | [diff] [blame] | 158 | s16 cq_vector; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 159 | u16 sq_tail; |
| 160 | u16 cq_head; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 161 | u16 qid; |
Matthew Wilcox | e9539f4 | 2013-06-24 11:47:34 -0400 | [diff] [blame] | 162 | u8 cq_phase; |
| 163 | u8 cqe_seen; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 164 | u32 *dbbuf_sq_db; |
| 165 | u32 *dbbuf_cq_db; |
| 166 | u32 *dbbuf_sq_ei; |
| 167 | u32 *dbbuf_cq_ei; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 168 | }; |
| 169 | |
| 170 | /* |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 171 | * The nvme_iod describes the data in an I/O, including the list of PRP |
| 172 | * entries. You can't see it in this data structure because C doesn't let |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 173 | * me express that. Use nvme_init_iod to ensure there's enough space |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 174 | * allocated to store the PRP list. |
| 175 | */ |
| 176 | struct nvme_iod { |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 177 | struct nvme_request req; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 178 | struct nvme_queue *nvmeq; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 179 | bool use_sgl; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 180 | int aborted; |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 181 | int npages; /* In the PRP list. 0 means small pool in use */ |
Christoph Hellwig | 71bd150 | 2015-10-16 07:58:32 +0200 | [diff] [blame] | 182 | int nents; /* Used in scatterlist */ |
| 183 | int length; /* Of data, in bytes */ |
| 184 | dma_addr_t first_dma; |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 185 | struct scatterlist meta_sg; /* metadata requires single contiguous buffer */ |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 186 | struct scatterlist *sg; |
| 187 | struct scatterlist inline_sg[0]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 188 | }; |
| 189 | |
| 190 | /* |
| 191 | * Check we didin't inadvertently grow the command struct |
| 192 | */ |
| 193 | static inline void _nvme_check_size(void) |
| 194 | { |
| 195 | BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64); |
| 196 | BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64); |
| 197 | BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64); |
| 198 | BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64); |
| 199 | BUILD_BUG_ON(sizeof(struct nvme_features) != 64); |
Vishal Verma | f8ebf84 | 2013-03-27 07:13:41 -0400 | [diff] [blame] | 200 | BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 201 | BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 202 | BUILD_BUG_ON(sizeof(struct nvme_command) != 64); |
Johannes Thumshirn | 0add5e8 | 2017-06-07 11:45:29 +0200 | [diff] [blame] | 203 | BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE); |
| 204 | BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 205 | BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64); |
Keith Busch | 6ecec74 | 2012-09-26 12:49:27 -0600 | [diff] [blame] | 206 | BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 207 | BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64); |
| 208 | } |
| 209 | |
| 210 | static inline unsigned int nvme_dbbuf_size(u32 stride) |
| 211 | { |
| 212 | return ((num_possible_cpus() + 1) * 8 * stride); |
| 213 | } |
| 214 | |
| 215 | static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev) |
| 216 | { |
| 217 | unsigned int mem_size = nvme_dbbuf_size(dev->db_stride); |
| 218 | |
| 219 | if (dev->dbbuf_dbs) |
| 220 | return 0; |
| 221 | |
| 222 | dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size, |
| 223 | &dev->dbbuf_dbs_dma_addr, |
| 224 | GFP_KERNEL); |
| 225 | if (!dev->dbbuf_dbs) |
| 226 | return -ENOMEM; |
| 227 | dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size, |
| 228 | &dev->dbbuf_eis_dma_addr, |
| 229 | GFP_KERNEL); |
| 230 | if (!dev->dbbuf_eis) { |
| 231 | dma_free_coherent(dev->dev, mem_size, |
| 232 | dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); |
| 233 | dev->dbbuf_dbs = NULL; |
| 234 | return -ENOMEM; |
| 235 | } |
| 236 | |
| 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | static void nvme_dbbuf_dma_free(struct nvme_dev *dev) |
| 241 | { |
| 242 | unsigned int mem_size = nvme_dbbuf_size(dev->db_stride); |
| 243 | |
| 244 | if (dev->dbbuf_dbs) { |
| 245 | dma_free_coherent(dev->dev, mem_size, |
| 246 | dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); |
| 247 | dev->dbbuf_dbs = NULL; |
| 248 | } |
| 249 | if (dev->dbbuf_eis) { |
| 250 | dma_free_coherent(dev->dev, mem_size, |
| 251 | dev->dbbuf_eis, dev->dbbuf_eis_dma_addr); |
| 252 | dev->dbbuf_eis = NULL; |
| 253 | } |
| 254 | } |
| 255 | |
| 256 | static void nvme_dbbuf_init(struct nvme_dev *dev, |
| 257 | struct nvme_queue *nvmeq, int qid) |
| 258 | { |
| 259 | if (!dev->dbbuf_dbs || !qid) |
| 260 | return; |
| 261 | |
| 262 | nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)]; |
| 263 | nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)]; |
| 264 | nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)]; |
| 265 | nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)]; |
| 266 | } |
| 267 | |
| 268 | static void nvme_dbbuf_set(struct nvme_dev *dev) |
| 269 | { |
| 270 | struct nvme_command c; |
| 271 | |
| 272 | if (!dev->dbbuf_dbs) |
| 273 | return; |
| 274 | |
| 275 | memset(&c, 0, sizeof(c)); |
| 276 | c.dbbuf.opcode = nvme_admin_dbbuf; |
| 277 | c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr); |
| 278 | c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr); |
| 279 | |
| 280 | if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) { |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 281 | dev_warn(dev->ctrl.device, "unable to set dbbuf\n"); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 282 | /* Free memory and continue on */ |
| 283 | nvme_dbbuf_dma_free(dev); |
| 284 | } |
| 285 | } |
| 286 | |
| 287 | static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old) |
| 288 | { |
| 289 | return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old); |
| 290 | } |
| 291 | |
| 292 | /* Update dbbuf and return true if an MMIO is required */ |
| 293 | static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db, |
| 294 | volatile u32 *dbbuf_ei) |
| 295 | { |
| 296 | if (dbbuf_db) { |
| 297 | u16 old_value; |
| 298 | |
| 299 | /* |
| 300 | * Ensure that the queue is written before updating |
| 301 | * the doorbell in memory |
| 302 | */ |
| 303 | wmb(); |
| 304 | |
| 305 | old_value = *dbbuf_db; |
| 306 | *dbbuf_db = value; |
| 307 | |
| 308 | if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value)) |
| 309 | return false; |
| 310 | } |
| 311 | |
| 312 | return true; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 313 | } |
| 314 | |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 315 | /* |
| 316 | * Max size of iod being embedded in the request payload |
| 317 | */ |
| 318 | #define NVME_INT_PAGES 2 |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 319 | #define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size) |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 320 | |
| 321 | /* |
| 322 | * Will slightly overestimate the number of pages needed. This is OK |
| 323 | * as it only leads to a small amount of wasted memory for the lifetime of |
| 324 | * the I/O. |
| 325 | */ |
| 326 | static int nvme_npages(unsigned size, struct nvme_dev *dev) |
| 327 | { |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 328 | unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size, |
| 329 | dev->ctrl.page_size); |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 330 | return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8); |
| 331 | } |
| 332 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 333 | /* |
| 334 | * Calculates the number of pages needed for the SGL segments. For example a 4k |
| 335 | * page can accommodate 256 SGL descriptors. |
| 336 | */ |
| 337 | static int nvme_pci_npages_sgl(unsigned int num_seg) |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 338 | { |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 339 | return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 340 | } |
| 341 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 342 | static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev, |
| 343 | unsigned int size, unsigned int nseg, bool use_sgl) |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 344 | { |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 345 | size_t alloc_size; |
| 346 | |
| 347 | if (use_sgl) |
| 348 | alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg); |
| 349 | else |
| 350 | alloc_size = sizeof(__le64 *) * nvme_npages(size, dev); |
| 351 | |
| 352 | return alloc_size + sizeof(struct scatterlist) * nseg; |
| 353 | } |
| 354 | |
| 355 | static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl) |
| 356 | { |
| 357 | unsigned int alloc_size = nvme_pci_iod_alloc_size(dev, |
| 358 | NVME_INT_BYTES(dev), NVME_INT_PAGES, |
| 359 | use_sgl); |
| 360 | |
| 361 | return sizeof(struct nvme_iod) + alloc_size; |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 362 | } |
| 363 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 364 | static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, |
| 365 | unsigned int hctx_idx) |
Matthew Wilcox | e85248e | 2011-02-06 18:30:16 -0500 | [diff] [blame] | 366 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 367 | struct nvme_dev *dev = data; |
| 368 | struct nvme_queue *nvmeq = dev->queues[0]; |
| 369 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 370 | WARN_ON(hctx_idx != 0); |
| 371 | WARN_ON(dev->admin_tagset.tags[0] != hctx->tags); |
| 372 | WARN_ON(nvmeq->tags); |
| 373 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 374 | hctx->driver_data = nvmeq; |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 375 | nvmeq->tags = &dev->admin_tagset.tags[0]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 376 | return 0; |
Matthew Wilcox | e85248e | 2011-02-06 18:30:16 -0500 | [diff] [blame] | 377 | } |
| 378 | |
Keith Busch | 4af0e21 | 2015-06-08 10:08:13 -0600 | [diff] [blame] | 379 | static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx) |
| 380 | { |
| 381 | struct nvme_queue *nvmeq = hctx->driver_data; |
| 382 | |
| 383 | nvmeq->tags = NULL; |
| 384 | } |
| 385 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 386 | static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, |
| 387 | unsigned int hctx_idx) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 388 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 389 | struct nvme_dev *dev = data; |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 390 | struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 391 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 392 | if (!nvmeq->tags) |
| 393 | nvmeq->tags = &dev->tagset.tags[hctx_idx]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 394 | |
Keith Busch | 4248322 | 2015-06-01 09:29:54 -0600 | [diff] [blame] | 395 | WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 396 | hctx->driver_data = nvmeq; |
| 397 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 398 | } |
| 399 | |
Christoph Hellwig | d6296d39 | 2017-05-01 10:19:08 -0600 | [diff] [blame] | 400 | static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req, |
| 401 | unsigned int hctx_idx, unsigned int numa_node) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 402 | { |
Christoph Hellwig | d6296d39 | 2017-05-01 10:19:08 -0600 | [diff] [blame] | 403 | struct nvme_dev *dev = set->driver_data; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 404 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | 0350815 | 2017-06-13 09:15:18 +0200 | [diff] [blame] | 405 | int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0; |
| 406 | struct nvme_queue *nvmeq = dev->queues[queue_idx]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 407 | |
| 408 | BUG_ON(!nvmeq); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 409 | iod->nvmeq = nvmeq; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 410 | return 0; |
| 411 | } |
| 412 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 413 | static int nvme_pci_map_queues(struct blk_mq_tag_set *set) |
| 414 | { |
| 415 | struct nvme_dev *dev = set->driver_data; |
| 416 | |
| 417 | return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev)); |
| 418 | } |
| 419 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 420 | /** |
Christoph Hellwig | adf68f2 | 2015-11-28 15:42:28 +0100 | [diff] [blame] | 421 | * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 422 | * @nvmeq: The queue to use |
| 423 | * @cmd: The command to send |
| 424 | * |
| 425 | * Safe to use from interrupt context |
| 426 | */ |
Sunad Bhandary | e3f879b | 2015-07-31 18:56:58 +0530 | [diff] [blame] | 427 | static void __nvme_submit_cmd(struct nvme_queue *nvmeq, |
| 428 | struct nvme_command *cmd) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 429 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 430 | u16 tail = nvmeq->sq_tail; |
| 431 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 432 | if (nvmeq->sq_cmds_io) |
| 433 | memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd)); |
| 434 | else |
| 435 | memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd)); |
| 436 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 437 | if (++tail == nvmeq->q_depth) |
| 438 | tail = 0; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 439 | if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db, |
| 440 | nvmeq->dbbuf_sq_ei)) |
| 441 | writel(tail, nvmeq->q_db); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 442 | nvmeq->sq_tail = tail; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 443 | } |
| 444 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 445 | static void **nvme_pci_iod_list(struct request *req) |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 446 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 447 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 448 | return (void **)(iod->sg + blk_rq_nr_phys_segments(req)); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 449 | } |
| 450 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 451 | static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev) |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 452 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 453 | struct nvme_iod *iod = blk_mq_rq_to_pdu(rq); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 454 | int nseg = blk_rq_nr_phys_segments(rq); |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 455 | unsigned int size = blk_rq_payload_bytes(rq); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 456 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 457 | if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) { |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 458 | size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg, |
| 459 | iod->use_sgl); |
| 460 | |
| 461 | iod->sg = kmalloc(alloc_size, GFP_ATOMIC); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 462 | if (!iod->sg) |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 463 | return BLK_STS_RESOURCE; |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 464 | } else { |
| 465 | iod->sg = iod->inline_sg; |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 466 | } |
| 467 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 468 | iod->aborted = 0; |
| 469 | iod->npages = -1; |
| 470 | iod->nents = 0; |
| 471 | iod->length = size; |
Keith Busch | f80ec96 | 2016-07-12 16:20:31 -0700 | [diff] [blame] | 472 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 473 | return BLK_STS_OK; |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 474 | } |
| 475 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 476 | static void nvme_free_iod(struct nvme_dev *dev, struct request *req) |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 477 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 478 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 479 | const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1; |
| 480 | dma_addr_t dma_addr = iod->first_dma, next_dma_addr; |
| 481 | |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 482 | int i; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 483 | |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 484 | if (iod->npages == 0) |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 485 | dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0], |
| 486 | dma_addr); |
| 487 | |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 488 | for (i = 0; i < iod->npages; i++) { |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 489 | void *addr = nvme_pci_iod_list(req)[i]; |
| 490 | |
| 491 | if (iod->use_sgl) { |
| 492 | struct nvme_sgl_desc *sg_list = addr; |
| 493 | |
| 494 | next_dma_addr = |
| 495 | le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr); |
| 496 | } else { |
| 497 | __le64 *prp_list = addr; |
| 498 | |
| 499 | next_dma_addr = le64_to_cpu(prp_list[last_prp]); |
| 500 | } |
| 501 | |
| 502 | dma_pool_free(dev->prp_page_pool, addr, dma_addr); |
| 503 | dma_addr = next_dma_addr; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 504 | } |
Jens Axboe | ac3dd5b | 2015-01-22 12:07:58 -0700 | [diff] [blame] | 505 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 506 | if (iod->sg != iod->inline_sg) |
| 507 | kfree(iod->sg); |
Keith Busch | b4ff9c8 | 2014-08-29 09:06:12 -0600 | [diff] [blame] | 508 | } |
| 509 | |
Keith Busch | 52b68d7 | 2015-02-23 09:16:21 -0700 | [diff] [blame] | 510 | #ifdef CONFIG_BLK_DEV_INTEGRITY |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 511 | static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 512 | { |
| 513 | if (be32_to_cpu(pi->ref_tag) == v) |
| 514 | pi->ref_tag = cpu_to_be32(p); |
| 515 | } |
| 516 | |
| 517 | static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 518 | { |
| 519 | if (be32_to_cpu(pi->ref_tag) == p) |
| 520 | pi->ref_tag = cpu_to_be32(v); |
| 521 | } |
| 522 | |
| 523 | /** |
| 524 | * nvme_dif_remap - remaps ref tags to bip seed and physical lba |
| 525 | * |
| 526 | * The virtual start sector is the one that was originally submitted by the |
| 527 | * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical |
| 528 | * start sector may be different. Remap protection information to match the |
| 529 | * physical LBA on writes, and back to the original seed on reads. |
| 530 | * |
| 531 | * Type 0 and 3 do not have a ref tag, so no remapping required. |
| 532 | */ |
| 533 | static void nvme_dif_remap(struct request *req, |
| 534 | void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi)) |
| 535 | { |
| 536 | struct nvme_ns *ns = req->rq_disk->private_data; |
| 537 | struct bio_integrity_payload *bip; |
| 538 | struct t10_pi_tuple *pi; |
| 539 | void *p, *pmap; |
| 540 | u32 i, nlb, ts, phys, virt; |
| 541 | |
| 542 | if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3) |
| 543 | return; |
| 544 | |
| 545 | bip = bio_integrity(req->bio); |
| 546 | if (!bip) |
| 547 | return; |
| 548 | |
| 549 | pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 550 | |
| 551 | p = pmap; |
| 552 | virt = bip_get_seed(bip); |
| 553 | phys = nvme_block_nr(ns, blk_rq_pos(req)); |
| 554 | nlb = (blk_rq_bytes(req) >> ns->lba_shift); |
Dan Williams | ac6fc48 | 2015-10-21 13:20:18 -0400 | [diff] [blame] | 555 | ts = ns->disk->queue->integrity.tuple_size; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 556 | |
| 557 | for (i = 0; i < nlb; i++, virt++, phys++) { |
| 558 | pi = (struct t10_pi_tuple *)p; |
| 559 | dif_swap(phys, virt, pi); |
| 560 | p += ts; |
| 561 | } |
| 562 | kunmap_atomic(pmap); |
| 563 | } |
Keith Busch | 52b68d7 | 2015-02-23 09:16:21 -0700 | [diff] [blame] | 564 | #else /* CONFIG_BLK_DEV_INTEGRITY */ |
| 565 | static void nvme_dif_remap(struct request *req, |
| 566 | void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi)) |
| 567 | { |
| 568 | } |
| 569 | static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 570 | { |
| 571 | } |
| 572 | static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi) |
| 573 | { |
| 574 | } |
Keith Busch | 52b68d7 | 2015-02-23 09:16:21 -0700 | [diff] [blame] | 575 | #endif |
| 576 | |
Keith Busch | d087747 | 2017-09-15 13:05:38 -0400 | [diff] [blame] | 577 | static void nvme_print_sgl(struct scatterlist *sgl, int nents) |
| 578 | { |
| 579 | int i; |
| 580 | struct scatterlist *sg; |
| 581 | |
| 582 | for_each_sg(sgl, sg, nents, i) { |
| 583 | dma_addr_t phys = sg_phys(sg); |
| 584 | pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d " |
| 585 | "dma_address:%pad dma_length:%d\n", |
| 586 | i, &phys, sg->offset, sg->length, &sg_dma_address(sg), |
| 587 | sg_dma_len(sg)); |
| 588 | } |
| 589 | } |
| 590 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 591 | static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev, |
| 592 | struct request *req, struct nvme_rw_command *cmnd) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 593 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 594 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 595 | struct dma_pool *pool; |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 596 | int length = blk_rq_payload_bytes(req); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 597 | struct scatterlist *sg = iod->sg; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 598 | int dma_len = sg_dma_len(sg); |
| 599 | u64 dma_addr = sg_dma_address(sg); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 600 | u32 page_size = dev->ctrl.page_size; |
Murali Iyer | f137e0f | 2015-03-26 11:07:51 -0500 | [diff] [blame] | 601 | int offset = dma_addr & (page_size - 1); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 602 | __le64 *prp_list; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 603 | void **list = nvme_pci_iod_list(req); |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 604 | dma_addr_t prp_dma; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 605 | int nprps, i; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 606 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 607 | iod->use_sgl = false; |
| 608 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 609 | length -= (page_size - offset); |
Jan H. Schönherr | 5228b32 | 2017-08-27 15:56:37 +0200 | [diff] [blame] | 610 | if (length <= 0) { |
| 611 | iod->first_dma = 0; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 612 | goto done; |
Jan H. Schönherr | 5228b32 | 2017-08-27 15:56:37 +0200 | [diff] [blame] | 613 | } |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 614 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 615 | dma_len -= (page_size - offset); |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 616 | if (dma_len) { |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 617 | dma_addr += (page_size - offset); |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 618 | } else { |
| 619 | sg = sg_next(sg); |
| 620 | dma_addr = sg_dma_address(sg); |
| 621 | dma_len = sg_dma_len(sg); |
| 622 | } |
| 623 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 624 | if (length <= page_size) { |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 625 | iod->first_dma = dma_addr; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 626 | goto done; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 627 | } |
| 628 | |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 629 | nprps = DIV_ROUND_UP(length, page_size); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 630 | if (nprps <= (256 / 8)) { |
| 631 | pool = dev->prp_small_pool; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 632 | iod->npages = 0; |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 633 | } else { |
| 634 | pool = dev->prp_page_pool; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 635 | iod->npages = 1; |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 636 | } |
| 637 | |
Christoph Hellwig | 69d2b57 | 2015-10-16 07:58:37 +0200 | [diff] [blame] | 638 | prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); |
Matthew Wilcox | b77954c | 2011-05-12 13:51:41 -0400 | [diff] [blame] | 639 | if (!prp_list) { |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 640 | iod->first_dma = dma_addr; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 641 | iod->npages = -1; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 642 | return BLK_STS_RESOURCE; |
Matthew Wilcox | b77954c | 2011-05-12 13:51:41 -0400 | [diff] [blame] | 643 | } |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 644 | list[0] = prp_list; |
| 645 | iod->first_dma = prp_dma; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 646 | i = 0; |
| 647 | for (;;) { |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 648 | if (i == page_size >> 3) { |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 649 | __le64 *old_prp_list = prp_list; |
Christoph Hellwig | 69d2b57 | 2015-10-16 07:58:37 +0200 | [diff] [blame] | 650 | prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 651 | if (!prp_list) |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 652 | return BLK_STS_RESOURCE; |
Matthew Wilcox | eca18b2 | 2011-12-20 13:34:52 -0500 | [diff] [blame] | 653 | list[iod->npages++] = prp_list; |
Matthew Wilcox | 7523d83 | 2011-03-16 16:43:40 -0400 | [diff] [blame] | 654 | prp_list[0] = old_prp_list[i - 1]; |
| 655 | old_prp_list[i - 1] = cpu_to_le64(prp_dma); |
| 656 | i = 1; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 657 | } |
| 658 | prp_list[i++] = cpu_to_le64(dma_addr); |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 659 | dma_len -= page_size; |
| 660 | dma_addr += page_size; |
| 661 | length -= page_size; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 662 | if (length <= 0) |
| 663 | break; |
| 664 | if (dma_len > 0) |
| 665 | continue; |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 666 | if (unlikely(dma_len < 0)) |
| 667 | goto bad_sgl; |
Shane Michael Matthews | e025344c | 2011-02-10 08:51:24 -0500 | [diff] [blame] | 668 | sg = sg_next(sg); |
| 669 | dma_addr = sg_dma_address(sg); |
| 670 | dma_len = sg_dma_len(sg); |
| 671 | } |
| 672 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 673 | done: |
| 674 | cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg)); |
| 675 | cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma); |
| 676 | |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 677 | return BLK_STS_OK; |
| 678 | |
| 679 | bad_sgl: |
Keith Busch | d087747 | 2017-09-15 13:05:38 -0400 | [diff] [blame] | 680 | WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents), |
| 681 | "Invalid SGL for payload:%d nents:%d\n", |
| 682 | blk_rq_payload_bytes(req), iod->nents); |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 683 | return BLK_STS_IOERR; |
Matthew Wilcox | ff22b54 | 2011-01-26 10:02:29 -0500 | [diff] [blame] | 684 | } |
| 685 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 686 | static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge, |
| 687 | struct scatterlist *sg) |
| 688 | { |
| 689 | sge->addr = cpu_to_le64(sg_dma_address(sg)); |
| 690 | sge->length = cpu_to_le32(sg_dma_len(sg)); |
| 691 | sge->type = NVME_SGL_FMT_DATA_DESC << 4; |
| 692 | } |
| 693 | |
| 694 | static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge, |
| 695 | dma_addr_t dma_addr, int entries) |
| 696 | { |
| 697 | sge->addr = cpu_to_le64(dma_addr); |
| 698 | if (entries < SGES_PER_PAGE) { |
| 699 | sge->length = cpu_to_le32(entries * sizeof(*sge)); |
| 700 | sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4; |
| 701 | } else { |
| 702 | sge->length = cpu_to_le32(PAGE_SIZE); |
| 703 | sge->type = NVME_SGL_FMT_SEG_DESC << 4; |
| 704 | } |
| 705 | } |
| 706 | |
| 707 | static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev, |
| 708 | struct request *req, struct nvme_rw_command *cmd) |
| 709 | { |
| 710 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 711 | int length = blk_rq_payload_bytes(req); |
| 712 | struct dma_pool *pool; |
| 713 | struct nvme_sgl_desc *sg_list; |
| 714 | struct scatterlist *sg = iod->sg; |
| 715 | int entries = iod->nents, i = 0; |
| 716 | dma_addr_t sgl_dma; |
| 717 | |
| 718 | iod->use_sgl = true; |
| 719 | |
| 720 | /* setting the transfer type as SGL */ |
| 721 | cmd->flags = NVME_CMD_SGL_METABUF; |
| 722 | |
| 723 | if (length == sg_dma_len(sg)) { |
| 724 | nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg); |
| 725 | return BLK_STS_OK; |
| 726 | } |
| 727 | |
| 728 | if (entries <= (256 / sizeof(struct nvme_sgl_desc))) { |
| 729 | pool = dev->prp_small_pool; |
| 730 | iod->npages = 0; |
| 731 | } else { |
| 732 | pool = dev->prp_page_pool; |
| 733 | iod->npages = 1; |
| 734 | } |
| 735 | |
| 736 | sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma); |
| 737 | if (!sg_list) { |
| 738 | iod->npages = -1; |
| 739 | return BLK_STS_RESOURCE; |
| 740 | } |
| 741 | |
| 742 | nvme_pci_iod_list(req)[0] = sg_list; |
| 743 | iod->first_dma = sgl_dma; |
| 744 | |
| 745 | nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries); |
| 746 | |
| 747 | do { |
| 748 | if (i == SGES_PER_PAGE) { |
| 749 | struct nvme_sgl_desc *old_sg_desc = sg_list; |
| 750 | struct nvme_sgl_desc *link = &old_sg_desc[i - 1]; |
| 751 | |
| 752 | sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma); |
| 753 | if (!sg_list) |
| 754 | return BLK_STS_RESOURCE; |
| 755 | |
| 756 | i = 0; |
| 757 | nvme_pci_iod_list(req)[iod->npages++] = sg_list; |
| 758 | sg_list[i++] = *link; |
| 759 | nvme_pci_sgl_set_seg(link, sgl_dma, entries); |
| 760 | } |
| 761 | |
| 762 | nvme_pci_sgl_set_data(&sg_list[i++], sg); |
| 763 | |
| 764 | length -= sg_dma_len(sg); |
| 765 | sg = sg_next(sg); |
| 766 | entries--; |
| 767 | } while (length > 0); |
| 768 | |
| 769 | WARN_ON(entries > 0); |
| 770 | return BLK_STS_OK; |
| 771 | } |
| 772 | |
| 773 | static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req) |
| 774 | { |
| 775 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 776 | unsigned int avg_seg_size; |
| 777 | |
| 778 | avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), |
| 779 | blk_rq_nr_phys_segments(req)); |
| 780 | |
| 781 | if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1)))) |
| 782 | return false; |
| 783 | if (!iod->nvmeq->qid) |
| 784 | return false; |
| 785 | if (!sgl_threshold || avg_seg_size < sgl_threshold) |
| 786 | return false; |
| 787 | return true; |
| 788 | } |
| 789 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 790 | static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req, |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 791 | struct nvme_command *cmnd) |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 792 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 793 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 794 | struct request_queue *q = req->q; |
| 795 | enum dma_data_direction dma_dir = rq_data_dir(req) ? |
| 796 | DMA_TO_DEVICE : DMA_FROM_DEVICE; |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 797 | blk_status_t ret = BLK_STS_IOERR; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 798 | |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 799 | sg_init_table(iod->sg, blk_rq_nr_phys_segments(req)); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 800 | iod->nents = blk_rq_map_sg(q, req, iod->sg); |
| 801 | if (!iod->nents) |
| 802 | goto out; |
| 803 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 804 | ret = BLK_STS_RESOURCE; |
Mauricio Faria de Oliveira | 2b6b535 | 2016-10-11 13:54:20 -0700 | [diff] [blame] | 805 | if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir, |
| 806 | DMA_ATTR_NO_WARN)) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 807 | goto out; |
| 808 | |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 809 | if (nvme_pci_use_sgls(dev, req)) |
| 810 | ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw); |
| 811 | else |
| 812 | ret = nvme_pci_setup_prps(dev, req, &cmnd->rw); |
| 813 | |
Keith Busch | 86eea28 | 2017-07-12 15:59:07 -0400 | [diff] [blame] | 814 | if (ret != BLK_STS_OK) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 815 | goto out_unmap; |
| 816 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 817 | ret = BLK_STS_IOERR; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 818 | if (blk_integrity_rq(req)) { |
| 819 | if (blk_rq_count_integrity_sg(q, req->bio) != 1) |
| 820 | goto out_unmap; |
| 821 | |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 822 | sg_init_table(&iod->meta_sg, 1); |
| 823 | if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 824 | goto out_unmap; |
| 825 | |
Keith Busch | b5d8af5 | 2017-08-29 17:46:02 -0400 | [diff] [blame] | 826 | if (req_op(req) == REQ_OP_WRITE) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 827 | nvme_dif_remap(req, nvme_dif_prep); |
| 828 | |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 829 | if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir)) |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 830 | goto out_unmap; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 831 | } |
| 832 | |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 833 | if (blk_integrity_rq(req)) |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 834 | cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg)); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 835 | return BLK_STS_OK; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 836 | |
| 837 | out_unmap: |
| 838 | dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir); |
| 839 | out: |
| 840 | return ret; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 841 | } |
| 842 | |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 843 | static void nvme_unmap_data(struct nvme_dev *dev, struct request *req) |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 844 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 845 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 846 | enum dma_data_direction dma_dir = rq_data_dir(req) ? |
| 847 | DMA_TO_DEVICE : DMA_FROM_DEVICE; |
| 848 | |
| 849 | if (iod->nents) { |
| 850 | dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir); |
| 851 | if (blk_integrity_rq(req)) { |
Keith Busch | b5d8af5 | 2017-08-29 17:46:02 -0400 | [diff] [blame] | 852 | if (req_op(req) == REQ_OP_READ) |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 853 | nvme_dif_remap(req, nvme_dif_complete); |
Christoph Hellwig | bf68405 | 2015-10-26 17:12:51 +0900 | [diff] [blame] | 854 | dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir); |
Christoph Hellwig | d4f6c3a | 2015-11-26 10:51:23 +0100 | [diff] [blame] | 855 | } |
| 856 | } |
| 857 | |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 858 | nvme_cleanup_cmd(req); |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 859 | nvme_free_iod(dev, req); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 860 | } |
| 861 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 862 | /* |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 863 | * NOTE: ns is NULL when called on the admin queue. |
| 864 | */ |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 865 | static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 866 | const struct blk_mq_queue_data *bd) |
Keith Busch | 53562be | 2014-04-29 11:41:29 -0600 | [diff] [blame] | 867 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 868 | struct nvme_ns *ns = hctx->queue->queuedata; |
| 869 | struct nvme_queue *nvmeq = hctx->driver_data; |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 870 | struct nvme_dev *dev = nvmeq->dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 871 | struct request *req = bd->rq; |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 872 | struct nvme_command cmnd; |
Christoph Hellwig | ebe6d87 | 2017-06-12 18:36:32 +0200 | [diff] [blame] | 873 | blk_status_t ret; |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 874 | |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 875 | ret = nvme_setup_cmd(ns, req, &cmnd); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 876 | if (ret) |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 877 | return ret; |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 878 | |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 879 | ret = nvme_init_iod(req, dev); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 880 | if (ret) |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 881 | goto out_free_cmd; |
Keith Busch | edd10d3 | 2014-04-03 16:45:23 -0600 | [diff] [blame] | 882 | |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 883 | if (blk_rq_nr_phys_segments(req)) { |
Christoph Hellwig | b131c61 | 2017-01-13 12:29:12 +0100 | [diff] [blame] | 884 | ret = nvme_map_data(dev, req, &cmnd); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 885 | if (ret) |
| 886 | goto out_cleanup_iod; |
| 887 | } |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 888 | |
Christoph Hellwig | aae239e | 2015-11-26 12:59:50 +0100 | [diff] [blame] | 889 | blk_mq_start_request(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 890 | |
| 891 | spin_lock_irq(&nvmeq->q_lock); |
Keith Busch | ae1fba2 | 2016-02-11 13:05:42 -0700 | [diff] [blame] | 892 | if (unlikely(nvmeq->cq_vector < 0)) { |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 893 | ret = BLK_STS_IOERR; |
Keith Busch | ae1fba2 | 2016-02-11 13:05:42 -0700 | [diff] [blame] | 894 | spin_unlock_irq(&nvmeq->q_lock); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 895 | goto out_cleanup_iod; |
Keith Busch | ae1fba2 | 2016-02-11 13:05:42 -0700 | [diff] [blame] | 896 | } |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 897 | __nvme_submit_cmd(nvmeq, &cmnd); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 898 | nvme_process_cq(nvmeq); |
| 899 | spin_unlock_irq(&nvmeq->q_lock); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 900 | return BLK_STS_OK; |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 901 | out_cleanup_iod: |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 902 | nvme_free_iod(dev, req); |
Christoph Hellwig | f9d03f9 | 2016-12-08 15:20:32 -0700 | [diff] [blame] | 903 | out_free_cmd: |
| 904 | nvme_cleanup_cmd(req); |
Christoph Hellwig | ba1ca37 | 2015-10-16 07:58:38 +0200 | [diff] [blame] | 905 | return ret; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 906 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 907 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 908 | static void nvme_pci_complete_rq(struct request *req) |
Christoph Hellwig | eee417b | 2015-11-26 13:03:13 +0100 | [diff] [blame] | 909 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 910 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
Christoph Hellwig | eee417b | 2015-11-26 13:03:13 +0100 | [diff] [blame] | 911 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 912 | nvme_unmap_data(iod->nvmeq->dev, req); |
| 913 | nvme_complete_rq(req); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 914 | } |
| 915 | |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 916 | /* We read the CQE phase first to check if the rest of the entry is valid */ |
| 917 | static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head, |
| 918 | u16 phase) |
| 919 | { |
| 920 | return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase; |
| 921 | } |
| 922 | |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 923 | static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 924 | { |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 925 | u16 head = nvmeq->cq_head; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 926 | |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 927 | if (likely(nvmeq->cq_vector >= 0)) { |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 928 | if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db, |
| 929 | nvmeq->dbbuf_cq_ei)) |
| 930 | writel(head, nvmeq->q_db + nvmeq->dev->db_stride); |
Sagi Grimberg | eb281c8 | 2017-06-18 17:28:07 +0300 | [diff] [blame] | 931 | } |
| 932 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 933 | |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 934 | static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, |
| 935 | struct nvme_completion *cqe) |
| 936 | { |
| 937 | struct request *req; |
| 938 | |
| 939 | if (unlikely(cqe->command_id >= nvmeq->q_depth)) { |
| 940 | dev_warn(nvmeq->dev->ctrl.device, |
| 941 | "invalid id %d completed on queue %d\n", |
| 942 | cqe->command_id, le16_to_cpu(cqe->sq_id)); |
| 943 | return; |
| 944 | } |
| 945 | |
| 946 | /* |
| 947 | * AEN requests are special as they don't time out and can |
| 948 | * survive any kind of queue freeze and often don't respond to |
| 949 | * aborts. We don't even bother to allocate a struct request |
| 950 | * for them but rather special case them here. |
| 951 | */ |
| 952 | if (unlikely(nvmeq->qid == 0 && |
Keith Busch | 38dabe2 | 2017-11-07 15:13:10 -0700 | [diff] [blame] | 953 | cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) { |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 954 | nvme_complete_async_event(&nvmeq->dev->ctrl, |
| 955 | cqe->status, &cqe->result); |
| 956 | return; |
| 957 | } |
| 958 | |
Keith Busch | e9d8a0f | 2017-08-17 16:45:06 -0400 | [diff] [blame] | 959 | nvmeq->cqe_seen = 1; |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 960 | req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id); |
| 961 | nvme_end_request(req, cqe->status, cqe->result); |
| 962 | } |
| 963 | |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 964 | static inline bool nvme_read_cqe(struct nvme_queue *nvmeq, |
| 965 | struct nvme_completion *cqe) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 966 | { |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 967 | if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) { |
| 968 | *cqe = nvmeq->cqes[nvmeq->cq_head]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 969 | |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 970 | if (++nvmeq->cq_head == nvmeq->q_depth) { |
| 971 | nvmeq->cq_head = 0; |
| 972 | nvmeq->cq_phase = !nvmeq->cq_phase; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 973 | } |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 974 | return true; |
| 975 | } |
| 976 | return false; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 977 | } |
| 978 | |
| 979 | static void nvme_process_cq(struct nvme_queue *nvmeq) |
| 980 | { |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 981 | struct nvme_completion cqe; |
| 982 | int consumed = 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 983 | |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 984 | while (nvme_read_cqe(nvmeq, &cqe)) { |
Sagi Grimberg | 83a12fb | 2017-06-18 17:28:08 +0300 | [diff] [blame] | 985 | nvme_handle_cqe(nvmeq, &cqe); |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 986 | consumed++; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 987 | } |
| 988 | |
Keith Busch | e9d8a0f | 2017-08-17 16:45:06 -0400 | [diff] [blame] | 989 | if (consumed) |
Sagi Grimberg | 920d13a | 2017-06-18 17:28:09 +0300 | [diff] [blame] | 990 | nvme_ring_cq_doorbell(nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 991 | } |
| 992 | |
| 993 | static irqreturn_t nvme_irq(int irq, void *data) |
| 994 | { |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 995 | irqreturn_t result; |
| 996 | struct nvme_queue *nvmeq = data; |
| 997 | spin_lock(&nvmeq->q_lock); |
Matthew Wilcox | e9539f4 | 2013-06-24 11:47:34 -0400 | [diff] [blame] | 998 | nvme_process_cq(nvmeq); |
| 999 | result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE; |
| 1000 | nvmeq->cqe_seen = 0; |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 1001 | spin_unlock(&nvmeq->q_lock); |
| 1002 | return result; |
| 1003 | } |
| 1004 | |
| 1005 | static irqreturn_t nvme_irq_check(int irq, void *data) |
| 1006 | { |
| 1007 | struct nvme_queue *nvmeq = data; |
Marta Rybczynska | d783e0b | 2016-03-22 16:02:06 +0100 | [diff] [blame] | 1008 | if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) |
| 1009 | return IRQ_WAKE_THREAD; |
| 1010 | return IRQ_NONE; |
Matthew Wilcox | 58ffacb | 2011-02-06 07:28:06 -0500 | [diff] [blame] | 1011 | } |
| 1012 | |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1013 | static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag) |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1014 | { |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 1015 | struct nvme_completion cqe; |
| 1016 | int found = 0, consumed = 0; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1017 | |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 1018 | if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) |
| 1019 | return 0; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1020 | |
Sagi Grimberg | 442e19b | 2017-06-18 17:28:10 +0300 | [diff] [blame] | 1021 | spin_lock_irq(&nvmeq->q_lock); |
| 1022 | while (nvme_read_cqe(nvmeq, &cqe)) { |
| 1023 | nvme_handle_cqe(nvmeq, &cqe); |
| 1024 | consumed++; |
| 1025 | |
| 1026 | if (tag == cqe.command_id) { |
| 1027 | found = 1; |
| 1028 | break; |
| 1029 | } |
| 1030 | } |
| 1031 | |
| 1032 | if (consumed) |
| 1033 | nvme_ring_cq_doorbell(nvmeq); |
| 1034 | spin_unlock_irq(&nvmeq->q_lock); |
| 1035 | |
| 1036 | return found; |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1037 | } |
| 1038 | |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1039 | static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag) |
| 1040 | { |
| 1041 | struct nvme_queue *nvmeq = hctx->driver_data; |
| 1042 | |
| 1043 | return __nvme_poll(nvmeq, tag); |
| 1044 | } |
| 1045 | |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 1046 | static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1047 | { |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 1048 | struct nvme_dev *dev = to_nvme_dev(ctrl); |
Christoph Hellwig | 9396dec | 2016-02-29 15:59:44 +0100 | [diff] [blame] | 1049 | struct nvme_queue *nvmeq = dev->queues[0]; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1050 | struct nvme_command c; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1051 | |
| 1052 | memset(&c, 0, sizeof(c)); |
| 1053 | c.common.opcode = nvme_admin_async_event; |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 1054 | c.common.command_id = NVME_AQ_BLK_MQ_DEPTH; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1055 | |
Christoph Hellwig | 9396dec | 2016-02-29 15:59:44 +0100 | [diff] [blame] | 1056 | spin_lock_irq(&nvmeq->q_lock); |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 1057 | __nvme_submit_cmd(nvmeq, &c); |
Christoph Hellwig | 9396dec | 2016-02-29 15:59:44 +0100 | [diff] [blame] | 1058 | spin_unlock_irq(&nvmeq->q_lock); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1059 | } |
| 1060 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1061 | static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id) |
| 1062 | { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1063 | struct nvme_command c; |
| 1064 | |
| 1065 | memset(&c, 0, sizeof(c)); |
| 1066 | c.delete_queue.opcode = opcode; |
| 1067 | c.delete_queue.qid = cpu_to_le16(id); |
| 1068 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1069 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1070 | } |
| 1071 | |
| 1072 | static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid, |
| 1073 | struct nvme_queue *nvmeq) |
| 1074 | { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1075 | struct nvme_command c; |
| 1076 | int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED; |
| 1077 | |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1078 | /* |
Minwoo Im | 16772ae | 2017-10-18 22:56:09 +0900 | [diff] [blame] | 1079 | * Note: we (ab)use the fact that the prp fields survive if no data |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1080 | * is attached to the request. |
| 1081 | */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1082 | memset(&c, 0, sizeof(c)); |
| 1083 | c.create_cq.opcode = nvme_admin_create_cq; |
| 1084 | c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr); |
| 1085 | c.create_cq.cqid = cpu_to_le16(qid); |
| 1086 | c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 1087 | c.create_cq.cq_flags = cpu_to_le16(flags); |
| 1088 | c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector); |
| 1089 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1090 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1091 | } |
| 1092 | |
| 1093 | static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid, |
| 1094 | struct nvme_queue *nvmeq) |
| 1095 | { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1096 | struct nvme_command c; |
Keith Busch | 81c1cd9 | 2017-04-04 18:18:12 -0400 | [diff] [blame] | 1097 | int flags = NVME_QUEUE_PHYS_CONTIG; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1098 | |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1099 | /* |
Minwoo Im | 16772ae | 2017-10-18 22:56:09 +0900 | [diff] [blame] | 1100 | * Note: we (ab)use the fact that the prp fields survive if no data |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1101 | * is attached to the request. |
| 1102 | */ |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1103 | memset(&c, 0, sizeof(c)); |
| 1104 | c.create_sq.opcode = nvme_admin_create_sq; |
| 1105 | c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr); |
| 1106 | c.create_sq.sqid = cpu_to_le16(qid); |
| 1107 | c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1); |
| 1108 | c.create_sq.sq_flags = cpu_to_le16(flags); |
| 1109 | c.create_sq.cqid = cpu_to_le16(qid); |
| 1110 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1111 | return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1112 | } |
| 1113 | |
| 1114 | static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid) |
| 1115 | { |
| 1116 | return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid); |
| 1117 | } |
| 1118 | |
| 1119 | static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid) |
| 1120 | { |
| 1121 | return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid); |
| 1122 | } |
| 1123 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 1124 | static void abort_endio(struct request *req, blk_status_t error) |
Matthew Wilcox | bc5fc7e | 2011-09-19 17:08:14 -0400 | [diff] [blame] | 1125 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1126 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 1127 | struct nvme_queue *nvmeq = iod->nvmeq; |
Matthew Wilcox | bc5fc7e | 2011-09-19 17:08:14 -0400 | [diff] [blame] | 1128 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1129 | dev_warn(nvmeq->dev->ctrl.device, |
| 1130 | "Abort status: 0x%x", nvme_req(req)->status); |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1131 | atomic_inc(&nvmeq->dev->ctrl.abort_limit); |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1132 | blk_mq_free_request(req); |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1133 | } |
| 1134 | |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1135 | static bool nvme_should_reset(struct nvme_dev *dev, u32 csts) |
| 1136 | { |
| 1137 | |
| 1138 | /* If true, indicates loss of adapter communication, possibly by a |
| 1139 | * NVMe Subsystem reset. |
| 1140 | */ |
| 1141 | bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO); |
| 1142 | |
| 1143 | /* If there is a reset ongoing, we shouldn't reset again. */ |
| 1144 | if (dev->ctrl.state == NVME_CTRL_RESETTING) |
| 1145 | return false; |
| 1146 | |
| 1147 | /* We shouldn't reset unless the controller is on fatal error state |
| 1148 | * _or_ if we lost the communication with it. |
| 1149 | */ |
| 1150 | if (!(csts & NVME_CSTS_CFS) && !nssro) |
| 1151 | return false; |
| 1152 | |
| 1153 | /* If PCI error recovery process is happening, we cannot reset or |
| 1154 | * the recovery mechanism will surely fail. |
| 1155 | */ |
| 1156 | if (pci_channel_offline(to_pci_dev(dev->dev))) |
| 1157 | return false; |
| 1158 | |
| 1159 | return true; |
| 1160 | } |
| 1161 | |
| 1162 | static void nvme_warn_reset(struct nvme_dev *dev, u32 csts) |
| 1163 | { |
| 1164 | /* Read a config register to help see what died. */ |
| 1165 | u16 pci_status; |
| 1166 | int result; |
| 1167 | |
| 1168 | result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS, |
| 1169 | &pci_status); |
| 1170 | if (result == PCIBIOS_SUCCESSFUL) |
| 1171 | dev_warn(dev->ctrl.device, |
| 1172 | "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n", |
| 1173 | csts, pci_status); |
| 1174 | else |
| 1175 | dev_warn(dev->ctrl.device, |
| 1176 | "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n", |
| 1177 | csts, result); |
| 1178 | } |
| 1179 | |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1180 | static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved) |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1181 | { |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1182 | struct nvme_iod *iod = blk_mq_rq_to_pdu(req); |
| 1183 | struct nvme_queue *nvmeq = iod->nvmeq; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1184 | struct nvme_dev *dev = nvmeq->dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1185 | struct request *abort_req; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1186 | struct nvme_command cmd; |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1187 | u32 csts = readl(dev->bar + NVME_REG_CSTS); |
| 1188 | |
| 1189 | /* |
| 1190 | * Reset immediately if the controller is failed |
| 1191 | */ |
| 1192 | if (nvme_should_reset(dev, csts)) { |
| 1193 | nvme_warn_reset(dev, csts); |
| 1194 | nvme_dev_disable(dev, false); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 1195 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | b2a0eb1 | 2017-06-07 20:32:50 +0200 | [diff] [blame] | 1196 | return BLK_EH_HANDLED; |
| 1197 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1198 | |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1199 | /* |
Keith Busch | 7776db1 | 2017-02-24 17:59:28 -0500 | [diff] [blame] | 1200 | * Did we miss an interrupt? |
| 1201 | */ |
| 1202 | if (__nvme_poll(nvmeq, req->tag)) { |
| 1203 | dev_warn(dev->ctrl.device, |
| 1204 | "I/O %d QID %d timeout, completion polled\n", |
| 1205 | req->tag, nvmeq->qid); |
| 1206 | return BLK_EH_HANDLED; |
| 1207 | } |
| 1208 | |
| 1209 | /* |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1210 | * Shutdown immediately if controller times out while starting. The |
| 1211 | * reset work will see the pci device disabled when it gets the forced |
| 1212 | * cancellation error. All outstanding requests are completed on |
| 1213 | * shutdown, so we return BLK_EH_HANDLED. |
| 1214 | */ |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 1215 | if (dev->ctrl.state == NVME_CTRL_RESETTING) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1216 | dev_warn(dev->ctrl.device, |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1217 | "I/O %d QID %d timeout, disable controller\n", |
| 1218 | req->tag, nvmeq->qid); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1219 | nvme_dev_disable(dev, false); |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1220 | nvme_req(req)->flags |= NVME_REQ_CANCELLED; |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1221 | return BLK_EH_HANDLED; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1222 | } |
| 1223 | |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 1224 | /* |
| 1225 | * Shutdown the controller immediately and schedule a reset if the |
| 1226 | * command was already aborted once before and still hasn't been |
| 1227 | * returned to the driver, or if this is the admin queue. |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1228 | */ |
Christoph Hellwig | f4800d6 | 2015-11-28 15:43:10 +0100 | [diff] [blame] | 1229 | if (!nvmeq->qid || iod->aborted) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1230 | dev_warn(dev->ctrl.device, |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1231 | "I/O %d QID %d timeout, reset controller\n", |
| 1232 | req->tag, nvmeq->qid); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1233 | nvme_dev_disable(dev, false); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 1234 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1235 | |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1236 | /* |
| 1237 | * Mark the request as handled, since the inline shutdown |
| 1238 | * forces all outstanding requests to complete. |
| 1239 | */ |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 1240 | nvme_req(req)->flags |= NVME_REQ_CANCELLED; |
Keith Busch | e1569a1 | 2015-11-26 12:11:07 +0100 | [diff] [blame] | 1241 | return BLK_EH_HANDLED; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1242 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1243 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1244 | if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) { |
| 1245 | atomic_inc(&dev->ctrl.abort_limit); |
| 1246 | return BLK_EH_RESET_TIMER; |
| 1247 | } |
Keith Busch | 7bf7d77 | 2017-01-24 18:07:00 -0500 | [diff] [blame] | 1248 | iod->aborted = 1; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1249 | |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1250 | memset(&cmd, 0, sizeof(cmd)); |
| 1251 | cmd.abort.opcode = nvme_admin_abort_cmd; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1252 | cmd.abort.cid = req->tag; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1253 | cmd.abort.sqid = cpu_to_le16(nvmeq->qid); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1254 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 1255 | dev_warn(nvmeq->dev->ctrl.device, |
| 1256 | "I/O %d QID %d timeout, aborting\n", |
| 1257 | req->tag, nvmeq->qid); |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1258 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1259 | abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd, |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 1260 | BLK_MQ_REQ_NOWAIT, NVME_QID_ANY); |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 1261 | if (IS_ERR(abort_req)) { |
| 1262 | atomic_inc(&dev->ctrl.abort_limit); |
Christoph Hellwig | 31c7c7d | 2015-10-22 14:03:35 +0200 | [diff] [blame] | 1263 | return BLK_EH_RESET_TIMER; |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 1264 | } |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1265 | |
Christoph Hellwig | e7a2a87 | 2015-11-16 10:39:48 +0100 | [diff] [blame] | 1266 | abort_req->timeout = ADMIN_TIMEOUT; |
| 1267 | abort_req->end_io_data = NULL; |
| 1268 | blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1269 | |
Keith Busch | 7a509a6 | 2015-01-07 18:55:53 -0700 | [diff] [blame] | 1270 | /* |
| 1271 | * The aborted req will be completed on receiving the abort req. |
| 1272 | * We enable the timer again. If hit twice, it'll cause a device reset, |
| 1273 | * as the device then is in a faulty state. |
| 1274 | */ |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1275 | return BLK_EH_RESET_TIMER; |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1276 | } |
| 1277 | |
Keith Busch | f435c28 | 2014-07-07 09:14:42 -0600 | [diff] [blame] | 1278 | static void nvme_free_queue(struct nvme_queue *nvmeq) |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1279 | { |
| 1280 | dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth), |
| 1281 | (void *)nvmeq->cqes, nvmeq->cq_dma_addr); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1282 | if (nvmeq->sq_cmds) |
| 1283 | dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth), |
Matthew Wilcox | 9e86677 | 2012-08-03 13:55:56 -0400 | [diff] [blame] | 1284 | nvmeq->sq_cmds, nvmeq->sq_dma_addr); |
| 1285 | kfree(nvmeq); |
| 1286 | } |
| 1287 | |
Keith Busch | a1a5ef9 | 2013-12-16 13:50:00 -0500 | [diff] [blame] | 1288 | static void nvme_free_queues(struct nvme_dev *dev, int lowest) |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1289 | { |
| 1290 | int i; |
| 1291 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1292 | for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1293 | struct nvme_queue *nvmeq = dev->queues[i]; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1294 | dev->ctrl.queue_count--; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1295 | dev->queues[i] = NULL; |
Keith Busch | f435c28 | 2014-07-07 09:14:42 -0600 | [diff] [blame] | 1296 | nvme_free_queue(nvmeq); |
kaoudis | 121c7ad | 2015-01-14 21:01:58 -0700 | [diff] [blame] | 1297 | } |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1298 | } |
| 1299 | |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1300 | /** |
| 1301 | * nvme_suspend_queue - put queue into suspended state |
| 1302 | * @nvmeq - queue to suspend |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1303 | */ |
| 1304 | static int nvme_suspend_queue(struct nvme_queue *nvmeq) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1305 | { |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1306 | int vector; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1307 | |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1308 | spin_lock_irq(&nvmeq->q_lock); |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1309 | if (nvmeq->cq_vector == -1) { |
| 1310 | spin_unlock_irq(&nvmeq->q_lock); |
| 1311 | return 1; |
| 1312 | } |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1313 | vector = nvmeq->cq_vector; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1314 | nvmeq->dev->online_queues--; |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1315 | nvmeq->cq_vector = -1; |
Matthew Wilcox | a09115b | 2012-08-07 15:56:23 -0400 | [diff] [blame] | 1316 | spin_unlock_irq(&nvmeq->q_lock); |
| 1317 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1318 | if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q) |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1319 | blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q); |
Keith Busch | 6df3dbc | 2015-03-26 13:49:33 -0600 | [diff] [blame] | 1320 | |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1321 | pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1322 | |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1323 | return 0; |
| 1324 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1325 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1326 | static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown) |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1327 | { |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1328 | struct nvme_queue *nvmeq = dev->queues[0]; |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 1329 | |
| 1330 | if (!nvmeq) |
| 1331 | return; |
| 1332 | if (nvme_suspend_queue(nvmeq)) |
| 1333 | return; |
| 1334 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 1335 | if (shutdown) |
| 1336 | nvme_shutdown_ctrl(&dev->ctrl); |
| 1337 | else |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1338 | nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 1339 | |
| 1340 | spin_lock_irq(&nvmeq->q_lock); |
| 1341 | nvme_process_cq(nvmeq); |
| 1342 | spin_unlock_irq(&nvmeq->q_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1343 | } |
| 1344 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1345 | static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues, |
| 1346 | int entry_size) |
| 1347 | { |
| 1348 | int q_depth = dev->q_depth; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1349 | unsigned q_size_aligned = roundup(q_depth * entry_size, |
| 1350 | dev->ctrl.page_size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1351 | |
| 1352 | if (q_size_aligned * nr_io_queues > dev->cmb_size) { |
Jon Derrick | c45f5c9 | 2015-07-21 15:08:13 -0600 | [diff] [blame] | 1353 | u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1354 | mem_per_q = round_down(mem_per_q, dev->ctrl.page_size); |
Jon Derrick | c45f5c9 | 2015-07-21 15:08:13 -0600 | [diff] [blame] | 1355 | q_depth = div_u64(mem_per_q, entry_size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1356 | |
| 1357 | /* |
| 1358 | * Ensure the reduced q_depth is above some threshold where it |
| 1359 | * would be better to map queues in system memory with the |
| 1360 | * original depth |
| 1361 | */ |
| 1362 | if (q_depth < 64) |
| 1363 | return -ENOMEM; |
| 1364 | } |
| 1365 | |
| 1366 | return q_depth; |
| 1367 | } |
| 1368 | |
| 1369 | static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq, |
| 1370 | int qid, int depth) |
| 1371 | { |
| 1372 | if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) { |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 1373 | unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth), |
| 1374 | dev->ctrl.page_size); |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1375 | nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1376 | nvmeq->sq_cmds_io = dev->cmb + offset; |
| 1377 | } else { |
| 1378 | nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth), |
| 1379 | &nvmeq->sq_dma_addr, GFP_KERNEL); |
| 1380 | if (!nvmeq->sq_cmds) |
| 1381 | return -ENOMEM; |
| 1382 | } |
| 1383 | |
| 1384 | return 0; |
| 1385 | } |
| 1386 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1387 | static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid, |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1388 | int depth, int node) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1389 | { |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1390 | struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL, |
| 1391 | node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1392 | if (!nvmeq) |
| 1393 | return NULL; |
| 1394 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1395 | nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth), |
Joe Perches | 4d51abf | 2014-06-15 13:37:33 -0700 | [diff] [blame] | 1396 | &nvmeq->cq_dma_addr, GFP_KERNEL); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1397 | if (!nvmeq->cqes) |
| 1398 | goto free_nvmeq; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1399 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1400 | if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth)) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1401 | goto free_cqdma; |
| 1402 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1403 | nvmeq->q_dmadev = dev->dev; |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 1404 | nvmeq->dev = dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1405 | spin_lock_init(&nvmeq->q_lock); |
| 1406 | nvmeq->cq_head = 0; |
Matthew Wilcox | 8212346 | 2011-01-20 13:24:06 -0500 | [diff] [blame] | 1407 | nvmeq->cq_phase = 1; |
Haiyan Hu | b80d5cc | 2013-09-10 11:25:37 +0800 | [diff] [blame] | 1408 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1409 | nvmeq->q_depth = depth; |
Keith Busch | c30341d | 2013-12-10 13:10:38 -0700 | [diff] [blame] | 1410 | nvmeq->qid = qid; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1411 | nvmeq->cq_vector = -1; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1412 | dev->queues[qid] = nvmeq; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1413 | dev->ctrl.queue_count++; |
Jon Derrick | 36a7e99 | 2015-05-27 12:26:23 -0600 | [diff] [blame] | 1414 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1415 | return nvmeq; |
| 1416 | |
| 1417 | free_cqdma: |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1418 | dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1419 | nvmeq->cq_dma_addr); |
| 1420 | free_nvmeq: |
| 1421 | kfree(nvmeq); |
| 1422 | return NULL; |
| 1423 | } |
| 1424 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1425 | static int queue_request_irq(struct nvme_queue *nvmeq) |
Matthew Wilcox | 3001082 | 2011-01-20 09:10:15 -0500 | [diff] [blame] | 1426 | { |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1427 | struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev); |
| 1428 | int nr = nvmeq->dev->ctrl.instance; |
| 1429 | |
| 1430 | if (use_threaded_interrupts) { |
| 1431 | return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check, |
| 1432 | nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid); |
| 1433 | } else { |
| 1434 | return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq, |
| 1435 | NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid); |
| 1436 | } |
Matthew Wilcox | 3001082 | 2011-01-20 09:10:15 -0500 | [diff] [blame] | 1437 | } |
| 1438 | |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1439 | static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1440 | { |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1441 | struct nvme_dev *dev = nvmeq->dev; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1442 | |
Keith Busch | 7be50e9 | 2014-09-10 15:48:47 -0600 | [diff] [blame] | 1443 | spin_lock_irq(&nvmeq->q_lock); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1444 | nvmeq->sq_tail = 0; |
| 1445 | nvmeq->cq_head = 0; |
| 1446 | nvmeq->cq_phase = 1; |
Haiyan Hu | b80d5cc | 2013-09-10 11:25:37 +0800 | [diff] [blame] | 1447 | nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1448 | memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth)); |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 1449 | nvme_dbbuf_init(dev, nvmeq, qid); |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1450 | dev->online_queues++; |
Keith Busch | 7be50e9 | 2014-09-10 15:48:47 -0600 | [diff] [blame] | 1451 | spin_unlock_irq(&nvmeq->q_lock); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1452 | } |
| 1453 | |
| 1454 | static int nvme_create_queue(struct nvme_queue *nvmeq, int qid) |
| 1455 | { |
| 1456 | struct nvme_dev *dev = nvmeq->dev; |
| 1457 | int result; |
Matthew Wilcox | 3f85d50 | 2011-02-01 08:39:04 -0500 | [diff] [blame] | 1458 | |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1459 | nvmeq->cq_vector = qid - 1; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1460 | result = adapter_alloc_cq(dev, qid, nvmeq); |
| 1461 | if (result < 0) |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1462 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1463 | |
| 1464 | result = adapter_alloc_sq(dev, qid, nvmeq); |
| 1465 | if (result < 0) |
| 1466 | goto release_cq; |
| 1467 | |
Keith Busch | 161b8be | 2017-09-14 13:54:39 -0400 | [diff] [blame] | 1468 | nvme_init_queue(nvmeq, qid); |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1469 | result = queue_request_irq(nvmeq); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1470 | if (result < 0) |
| 1471 | goto release_sq; |
| 1472 | |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1473 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1474 | |
| 1475 | release_sq: |
| 1476 | adapter_delete_sq(dev, qid); |
| 1477 | release_cq: |
| 1478 | adapter_delete_cq(dev, qid); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 1479 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1480 | } |
| 1481 | |
Eric Biggers | f363b08 | 2017-03-30 13:39:16 -0700 | [diff] [blame] | 1482 | static const struct blk_mq_ops nvme_mq_admin_ops = { |
Christoph Hellwig | d29ec82 | 2015-05-22 11:12:46 +0200 | [diff] [blame] | 1483 | .queue_rq = nvme_queue_rq, |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 1484 | .complete = nvme_pci_complete_rq, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1485 | .init_hctx = nvme_admin_init_hctx, |
Keith Busch | 4af0e21 | 2015-06-08 10:08:13 -0600 | [diff] [blame] | 1486 | .exit_hctx = nvme_admin_exit_hctx, |
Christoph Hellwig | 0350815 | 2017-06-13 09:15:18 +0200 | [diff] [blame] | 1487 | .init_request = nvme_init_request, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1488 | .timeout = nvme_timeout, |
| 1489 | }; |
| 1490 | |
Eric Biggers | f363b08 | 2017-03-30 13:39:16 -0700 | [diff] [blame] | 1491 | static const struct blk_mq_ops nvme_mq_ops = { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1492 | .queue_rq = nvme_queue_rq, |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 1493 | .complete = nvme_pci_complete_rq, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1494 | .init_hctx = nvme_init_hctx, |
| 1495 | .init_request = nvme_init_request, |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1496 | .map_queues = nvme_pci_map_queues, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1497 | .timeout = nvme_timeout, |
Jens Axboe | a0fa964 | 2015-11-03 20:37:26 -0700 | [diff] [blame] | 1498 | .poll = nvme_poll, |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1499 | }; |
| 1500 | |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1501 | static void nvme_dev_remove_admin(struct nvme_dev *dev) |
| 1502 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1503 | if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) { |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 1504 | /* |
| 1505 | * If the controller was reset during removal, it's possible |
| 1506 | * user requests may be waiting on a stopped queue. Start the |
| 1507 | * queue to flush these to completion. |
| 1508 | */ |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1509 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1510 | blk_cleanup_queue(dev->ctrl.admin_q); |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1511 | blk_mq_free_tag_set(&dev->admin_tagset); |
| 1512 | } |
| 1513 | } |
| 1514 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1515 | static int nvme_alloc_admin_tags(struct nvme_dev *dev) |
| 1516 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1517 | if (!dev->ctrl.admin_q) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1518 | dev->admin_tagset.ops = &nvme_mq_admin_ops; |
| 1519 | dev->admin_tagset.nr_hw_queues = 1; |
Keith Busch | e3e9d50 | 2016-01-04 09:10:55 -0700 | [diff] [blame] | 1520 | |
Keith Busch | 38dabe2 | 2017-11-07 15:13:10 -0700 | [diff] [blame] | 1521 | dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1522 | dev->admin_tagset.timeout = ADMIN_TIMEOUT; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1523 | dev->admin_tagset.numa_node = dev_to_node(dev->dev); |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 1524 | dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false); |
Jens Axboe | d348499 | 2017-01-13 14:43:58 -0700 | [diff] [blame] | 1525 | dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1526 | dev->admin_tagset.driver_data = dev; |
| 1527 | |
| 1528 | if (blk_mq_alloc_tag_set(&dev->admin_tagset)) |
| 1529 | return -ENOMEM; |
Sagi Grimberg | 34b6c23 | 2017-07-10 09:22:29 +0300 | [diff] [blame] | 1530 | dev->ctrl.admin_tagset = &dev->admin_tagset; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1531 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1532 | dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset); |
| 1533 | if (IS_ERR(dev->ctrl.admin_q)) { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1534 | blk_mq_free_tag_set(&dev->admin_tagset); |
| 1535 | return -ENOMEM; |
| 1536 | } |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1537 | if (!blk_get_queue(dev->ctrl.admin_q)) { |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1538 | nvme_dev_remove_admin(dev); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 1539 | dev->ctrl.admin_q = NULL; |
Keith Busch | ea191d2 | 2015-01-07 18:55:49 -0700 | [diff] [blame] | 1540 | return -ENODEV; |
| 1541 | } |
Keith Busch | 0fb59cb | 2015-01-07 18:55:50 -0700 | [diff] [blame] | 1542 | } else |
Sagi Grimberg | c81545f | 2017-07-02 15:53:27 +0300 | [diff] [blame] | 1543 | blk_mq_unquiesce_queue(dev->ctrl.admin_q); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1544 | |
| 1545 | return 0; |
| 1546 | } |
| 1547 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1548 | static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues) |
| 1549 | { |
| 1550 | return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride); |
| 1551 | } |
| 1552 | |
| 1553 | static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size) |
| 1554 | { |
| 1555 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 1556 | |
| 1557 | if (size <= dev->bar_mapped_size) |
| 1558 | return 0; |
| 1559 | if (size > pci_resource_len(pdev, 0)) |
| 1560 | return -ENOMEM; |
| 1561 | if (dev->bar) |
| 1562 | iounmap(dev->bar); |
| 1563 | dev->bar = ioremap(pci_resource_start(pdev, 0), size); |
| 1564 | if (!dev->bar) { |
| 1565 | dev->bar_mapped_size = 0; |
| 1566 | return -ENOMEM; |
| 1567 | } |
| 1568 | dev->bar_mapped_size = size; |
| 1569 | dev->dbs = dev->bar + NVME_REG_DBS; |
| 1570 | |
| 1571 | return 0; |
| 1572 | } |
| 1573 | |
Sagi Grimberg | 01ad099 | 2017-05-01 00:27:17 +0300 | [diff] [blame] | 1574 | static int nvme_pci_configure_admin_queue(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1575 | { |
Matthew Wilcox | ba47e38 | 2013-05-04 06:43:16 -0400 | [diff] [blame] | 1576 | int result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1577 | u32 aqa; |
| 1578 | struct nvme_queue *nvmeq; |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 1579 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1580 | result = nvme_remap_bar(dev, db_bar_size(dev, 0)); |
| 1581 | if (result < 0) |
| 1582 | return result; |
| 1583 | |
Gabriel Krisman Bertazi | 8ef2074 | 2016-10-19 09:51:05 -0600 | [diff] [blame] | 1584 | dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ? |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1585 | NVME_CAP_NSSRC(dev->ctrl.cap) : 0; |
Keith Busch | dfbac8c | 2015-08-10 15:20:40 -0600 | [diff] [blame] | 1586 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1587 | if (dev->subsystem && |
| 1588 | (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO)) |
| 1589 | writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS); |
Keith Busch | dfbac8c | 2015-08-10 15:20:40 -0600 | [diff] [blame] | 1590 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1591 | result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap); |
Matthew Wilcox | ba47e38 | 2013-05-04 06:43:16 -0400 | [diff] [blame] | 1592 | if (result < 0) |
| 1593 | return result; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1594 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1595 | nvmeq = dev->queues[0]; |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 1596 | if (!nvmeq) { |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1597 | nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH, |
| 1598 | dev_to_node(dev->dev)); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 1599 | if (!nvmeq) |
| 1600 | return -ENOMEM; |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 1601 | } |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1602 | |
| 1603 | aqa = nvmeq->q_depth - 1; |
| 1604 | aqa |= aqa << 16; |
| 1605 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1606 | writel(aqa, dev->bar + NVME_REG_AQA); |
| 1607 | lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ); |
| 1608 | lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ); |
Keith Busch | 1d09062 | 2014-06-23 11:34:01 -0600 | [diff] [blame] | 1609 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 1610 | result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap); |
Keith Busch | 025c557 | 2013-05-01 13:07:51 -0600 | [diff] [blame] | 1611 | if (result) |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1612 | return result; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1613 | |
Keith Busch | 2b25d98 | 2014-12-22 12:59:04 -0700 | [diff] [blame] | 1614 | nvmeq->cq_vector = 0; |
Keith Busch | 161b8be | 2017-09-14 13:54:39 -0400 | [diff] [blame] | 1615 | nvme_init_queue(nvmeq, 0); |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1616 | result = queue_request_irq(nvmeq); |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1617 | if (result) { |
| 1618 | nvmeq->cq_vector = -1; |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1619 | return result; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1620 | } |
Keith Busch | 025c557 | 2013-05-01 13:07:51 -0600 | [diff] [blame] | 1621 | |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1622 | return result; |
| 1623 | } |
| 1624 | |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1625 | static int nvme_create_io_queues(struct nvme_dev *dev) |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1626 | { |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1627 | unsigned i, max; |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1628 | int ret = 0; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1629 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1630 | for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) { |
Shaohua Li | d3af3ec | 2017-02-01 09:53:16 -0800 | [diff] [blame] | 1631 | /* vector == qid - 1, match nvme_create_queue */ |
| 1632 | if (!nvme_alloc_queue(dev, i, dev->q_depth, |
| 1633 | pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) { |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1634 | ret = -ENOMEM; |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1635 | break; |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1636 | } |
| 1637 | } |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1638 | |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 1639 | max = min(dev->max_qid, dev->ctrl.queue_count - 1); |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 1640 | for (i = dev->online_queues; i <= max; i++) { |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1641 | ret = nvme_create_queue(dev->queues[i], i); |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1642 | if (ret) |
Keith Busch | 42f6142 | 2014-03-24 10:46:25 -0600 | [diff] [blame] | 1643 | break; |
Matthew Wilcox | 27e8166 | 2014-04-11 11:58:45 -0400 | [diff] [blame] | 1644 | } |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1645 | |
| 1646 | /* |
| 1647 | * Ignore failing Create SQ/CQ commands, we can continue with less |
| 1648 | * than the desired aount of queues, and even a controller without |
| 1649 | * I/O queues an still be used to issue admin commands. This might |
| 1650 | * be useful to upgrade a buggy firmware for example. |
| 1651 | */ |
| 1652 | return ret >= 0 ? 0 : ret; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1653 | } |
| 1654 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1655 | static ssize_t nvme_cmb_show(struct device *dev, |
| 1656 | struct device_attribute *attr, |
| 1657 | char *buf) |
| 1658 | { |
| 1659 | struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev)); |
| 1660 | |
Stephen Bates | c965809 | 2016-12-16 11:54:50 -0700 | [diff] [blame] | 1661 | return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n", |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1662 | ndev->cmbloc, ndev->cmbsz); |
| 1663 | } |
| 1664 | static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL); |
| 1665 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1666 | static void __iomem *nvme_map_cmb(struct nvme_dev *dev) |
| 1667 | { |
| 1668 | u64 szu, size, offset; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1669 | resource_size_t bar_size; |
| 1670 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 1671 | void __iomem *cmb; |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1672 | int bar; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1673 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 1674 | dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1675 | if (!(NVME_CMB_SZ(dev->cmbsz))) |
| 1676 | return NULL; |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1677 | dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1678 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1679 | if (!use_cmb_sqes) |
| 1680 | return NULL; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1681 | |
| 1682 | szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz)); |
| 1683 | size = szu * NVME_CMB_SZ(dev->cmbsz); |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 1684 | offset = szu * NVME_CMB_OFST(dev->cmbloc); |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1685 | bar = NVME_CMB_BIR(dev->cmbloc); |
| 1686 | bar_size = pci_resource_len(pdev, bar); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1687 | |
| 1688 | if (offset > bar_size) |
| 1689 | return NULL; |
| 1690 | |
| 1691 | /* |
| 1692 | * Controllers may support a CMB size larger than their BAR, |
| 1693 | * for example, due to being behind a bridge. Reduce the CMB to |
| 1694 | * the reported size of the BAR |
| 1695 | */ |
| 1696 | if (size > bar_size - offset) |
| 1697 | size = bar_size - offset; |
| 1698 | |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1699 | cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size); |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1700 | if (!cmb) |
| 1701 | return NULL; |
| 1702 | |
Christoph Hellwig | 8969f1f | 2017-10-01 09:37:35 +0200 | [diff] [blame] | 1703 | dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1704 | dev->cmb_size = size; |
| 1705 | return cmb; |
| 1706 | } |
| 1707 | |
| 1708 | static inline void nvme_release_cmb(struct nvme_dev *dev) |
| 1709 | { |
| 1710 | if (dev->cmb) { |
| 1711 | iounmap(dev->cmb); |
| 1712 | dev->cmb = NULL; |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 1713 | sysfs_remove_file_from_group(&dev->ctrl.device->kobj, |
| 1714 | &dev_attr_cmb.attr, NULL); |
| 1715 | dev->cmbsz = 0; |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1716 | } |
| 1717 | } |
| 1718 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1719 | static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits) |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1720 | { |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1721 | u64 dma_addr = dev->host_mem_descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1722 | struct nvme_command c; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1723 | int ret; |
| 1724 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1725 | memset(&c, 0, sizeof(c)); |
| 1726 | c.features.opcode = nvme_admin_set_features; |
| 1727 | c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF); |
| 1728 | c.features.dword11 = cpu_to_le32(bits); |
| 1729 | c.features.dword12 = cpu_to_le32(dev->host_mem_size >> |
| 1730 | ilog2(dev->ctrl.page_size)); |
| 1731 | c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr)); |
| 1732 | c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr)); |
| 1733 | c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs); |
| 1734 | |
| 1735 | ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); |
| 1736 | if (ret) { |
| 1737 | dev_warn(dev->ctrl.device, |
| 1738 | "failed to set host mem (err %d, flags %#x).\n", |
| 1739 | ret, bits); |
| 1740 | } |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1741 | return ret; |
| 1742 | } |
| 1743 | |
| 1744 | static void nvme_free_host_mem(struct nvme_dev *dev) |
| 1745 | { |
| 1746 | int i; |
| 1747 | |
| 1748 | for (i = 0; i < dev->nr_host_mem_descs; i++) { |
| 1749 | struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i]; |
| 1750 | size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size; |
| 1751 | |
| 1752 | dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i], |
| 1753 | le64_to_cpu(desc->addr)); |
| 1754 | } |
| 1755 | |
| 1756 | kfree(dev->host_mem_desc_bufs); |
| 1757 | dev->host_mem_desc_bufs = NULL; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1758 | dma_free_coherent(dev->dev, |
| 1759 | dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs), |
| 1760 | dev->host_mem_descs, dev->host_mem_descs_dma); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1761 | dev->host_mem_descs = NULL; |
| 1762 | } |
| 1763 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1764 | static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred, |
| 1765 | u32 chunk_size) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1766 | { |
| 1767 | struct nvme_host_mem_buf_desc *descs; |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1768 | u32 max_entries, len; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1769 | dma_addr_t descs_dma; |
Dan Carpenter | 2ee0e4e | 2017-07-06 12:26:52 +0300 | [diff] [blame] | 1770 | int i = 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1771 | void **bufs; |
Dan Carpenter | 2ee0e4e | 2017-07-06 12:26:52 +0300 | [diff] [blame] | 1772 | u64 size = 0, tmp; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1773 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1774 | tmp = (preferred + chunk_size - 1); |
| 1775 | do_div(tmp, chunk_size); |
| 1776 | max_entries = tmp; |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 1777 | |
| 1778 | if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries) |
| 1779 | max_entries = dev->ctrl.hmmaxd; |
| 1780 | |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1781 | descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs), |
| 1782 | &descs_dma, GFP_KERNEL); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1783 | if (!descs) |
| 1784 | goto out; |
| 1785 | |
| 1786 | bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL); |
| 1787 | if (!bufs) |
| 1788 | goto out_free_descs; |
| 1789 | |
Christoph Hellwig | 50cdb7c | 2017-07-25 17:39:07 +0200 | [diff] [blame] | 1790 | for (size = 0; size < preferred; size += len) { |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1791 | dma_addr_t dma_addr; |
| 1792 | |
Christoph Hellwig | 50cdb7c | 2017-07-25 17:39:07 +0200 | [diff] [blame] | 1793 | len = min_t(u64, chunk_size, preferred - size); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1794 | bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL, |
| 1795 | DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); |
| 1796 | if (!bufs[i]) |
| 1797 | break; |
| 1798 | |
| 1799 | descs[i].addr = cpu_to_le64(dma_addr); |
| 1800 | descs[i].size = cpu_to_le32(len / dev->ctrl.page_size); |
| 1801 | i++; |
| 1802 | } |
| 1803 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1804 | if (!size) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1805 | goto out_free_bufs; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1806 | |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1807 | dev->nr_host_mem_descs = i; |
| 1808 | dev->host_mem_size = size; |
| 1809 | dev->host_mem_descs = descs; |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1810 | dev->host_mem_descs_dma = descs_dma; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1811 | dev->host_mem_desc_bufs = bufs; |
| 1812 | return 0; |
| 1813 | |
| 1814 | out_free_bufs: |
| 1815 | while (--i >= 0) { |
| 1816 | size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size; |
| 1817 | |
| 1818 | dma_free_coherent(dev->dev, size, bufs[i], |
| 1819 | le64_to_cpu(descs[i].addr)); |
| 1820 | } |
| 1821 | |
| 1822 | kfree(bufs); |
| 1823 | out_free_descs: |
Christoph Hellwig | 4033f35 | 2017-08-28 10:47:18 +0200 | [diff] [blame] | 1824 | dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs, |
| 1825 | descs_dma); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1826 | out: |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1827 | dev->host_mem_descs = NULL; |
| 1828 | return -ENOMEM; |
| 1829 | } |
| 1830 | |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1831 | static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred) |
| 1832 | { |
| 1833 | u32 chunk_size; |
| 1834 | |
| 1835 | /* start big and work our way down */ |
Akinobu Mita | 30f92d6 | 2017-09-06 12:15:31 +0200 | [diff] [blame] | 1836 | for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES); |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 1837 | chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2); |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1838 | chunk_size /= 2) { |
| 1839 | if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) { |
| 1840 | if (!min || dev->host_mem_size >= min) |
| 1841 | return 0; |
| 1842 | nvme_free_host_mem(dev); |
| 1843 | } |
| 1844 | } |
| 1845 | |
| 1846 | return -ENOMEM; |
| 1847 | } |
| 1848 | |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 1849 | static int nvme_setup_host_mem(struct nvme_dev *dev) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1850 | { |
| 1851 | u64 max = (u64)max_host_mem_size_mb * SZ_1M; |
| 1852 | u64 preferred = (u64)dev->ctrl.hmpre * 4096; |
| 1853 | u64 min = (u64)dev->ctrl.hmmin * 4096; |
| 1854 | u32 enable_bits = NVME_HOST_MEM_ENABLE; |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 1855 | int ret = 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1856 | |
| 1857 | preferred = min(preferred, max); |
| 1858 | if (min > max) { |
| 1859 | dev_warn(dev->ctrl.device, |
| 1860 | "min host memory (%lld MiB) above limit (%d MiB).\n", |
| 1861 | min >> ilog2(SZ_1M), max_host_mem_size_mb); |
| 1862 | nvme_free_host_mem(dev); |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 1863 | return 0; |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1864 | } |
| 1865 | |
| 1866 | /* |
| 1867 | * If we already have a buffer allocated check if we can reuse it. |
| 1868 | */ |
| 1869 | if (dev->host_mem_descs) { |
| 1870 | if (dev->host_mem_size >= min) |
| 1871 | enable_bits |= NVME_HOST_MEM_RETURN; |
| 1872 | else |
| 1873 | nvme_free_host_mem(dev); |
| 1874 | } |
| 1875 | |
| 1876 | if (!dev->host_mem_descs) { |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1877 | if (nvme_alloc_host_mem(dev, min, preferred)) { |
| 1878 | dev_warn(dev->ctrl.device, |
| 1879 | "failed to allocate host memory buffer.\n"); |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 1880 | return 0; /* controller must work without HMB */ |
Christoph Hellwig | 92dc689 | 2017-09-11 12:08:43 -0400 | [diff] [blame] | 1881 | } |
| 1882 | |
| 1883 | dev_info(dev->ctrl.device, |
| 1884 | "allocated %lld MiB host memory buffer.\n", |
| 1885 | dev->host_mem_size >> ilog2(SZ_1M)); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1886 | } |
| 1887 | |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 1888 | ret = nvme_set_host_mem(dev, enable_bits); |
| 1889 | if (ret) |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 1890 | nvme_free_host_mem(dev); |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 1891 | return ret; |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1892 | } |
| 1893 | |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 1894 | static int nvme_setup_io_queues(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1895 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 1896 | struct nvme_queue *adminq = dev->queues[0]; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 1897 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1898 | int result, nr_io_queues; |
| 1899 | unsigned long size; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1900 | |
Christoph Hellwig | 425a17c | 2017-06-26 12:20:58 +0200 | [diff] [blame] | 1901 | nr_io_queues = num_present_cpus(); |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 1902 | result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues); |
| 1903 | if (result < 0) |
Matthew Wilcox | 1b23484 | 2011-01-20 13:01:49 -0500 | [diff] [blame] | 1904 | return result; |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 1905 | |
Christoph Hellwig | f5fa90d | 2016-06-06 23:20:50 +0200 | [diff] [blame] | 1906 | if (nr_io_queues == 0) |
Keith Busch | a522905 | 2016-04-08 16:09:10 -0600 | [diff] [blame] | 1907 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1908 | |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 1909 | if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) { |
| 1910 | result = nvme_cmb_qdepth(dev, nr_io_queues, |
| 1911 | sizeof(struct nvme_command)); |
| 1912 | if (result > 0) |
| 1913 | dev->q_depth = result; |
| 1914 | else |
| 1915 | nvme_release_cmb(dev); |
| 1916 | } |
| 1917 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 1918 | do { |
| 1919 | size = db_bar_size(dev, nr_io_queues); |
| 1920 | result = nvme_remap_bar(dev, size); |
| 1921 | if (!result) |
| 1922 | break; |
| 1923 | if (!--nr_io_queues) |
| 1924 | return -ENOMEM; |
| 1925 | } while (1); |
| 1926 | adminq->q_db = dev->dbs; |
Matthew Wilcox | f1938f6 | 2011-10-20 17:00:41 -0400 | [diff] [blame] | 1927 | |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1928 | /* Deregister the admin queue's interrupt */ |
Christoph Hellwig | 0ff199c | 2017-04-13 09:06:43 +0200 | [diff] [blame] | 1929 | pci_free_irq(pdev, 0, adminq); |
Keith Busch | 9d713c2 | 2013-07-15 15:02:24 -0600 | [diff] [blame] | 1930 | |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 1931 | /* |
| 1932 | * If we enable msix early due to not intx, disable it again before |
| 1933 | * setting up the full range we need. |
| 1934 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1935 | pci_free_irq_vectors(pdev); |
| 1936 | nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues, |
| 1937 | PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY); |
| 1938 | if (nr_io_queues <= 0) |
| 1939 | return -EIO; |
| 1940 | dev->max_qid = nr_io_queues; |
Matthew Wilcox | 1b23484 | 2011-01-20 13:01:49 -0500 | [diff] [blame] | 1941 | |
Matthew Wilcox | 063a809 | 2013-06-20 10:53:48 -0400 | [diff] [blame] | 1942 | /* |
| 1943 | * Should investigate if there's a performance win from allocating |
| 1944 | * more queues than interrupt vectors; it might allow the submission |
| 1945 | * path to scale better, even if the receive path is limited by the |
| 1946 | * number of interrupts. |
| 1947 | */ |
Ramachandra Rao Gajula | fa08a39 | 2013-05-11 15:19:31 -0700 | [diff] [blame] | 1948 | |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 1949 | result = queue_request_irq(adminq); |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1950 | if (result) { |
| 1951 | adminq->cq_vector = -1; |
Keith Busch | d487562 | 2016-11-15 15:56:26 -0500 | [diff] [blame] | 1952 | return result; |
Jon Derrick | 758dd7f | 2015-06-30 11:22:52 -0600 | [diff] [blame] | 1953 | } |
Christoph Hellwig | 749941f | 2015-11-26 11:46:39 +0100 | [diff] [blame] | 1954 | return nvme_create_io_queues(dev); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 1955 | } |
| 1956 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 1957 | static void nvme_del_queue_end(struct request *req, blk_status_t error) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1958 | { |
| 1959 | struct nvme_queue *nvmeq = req->end_io_data; |
| 1960 | |
| 1961 | blk_mq_free_request(req); |
| 1962 | complete(&nvmeq->dev->ioq_wait); |
| 1963 | } |
| 1964 | |
Christoph Hellwig | 2a842ac | 2017-06-03 09:38:04 +0200 | [diff] [blame] | 1965 | static void nvme_del_cq_end(struct request *req, blk_status_t error) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1966 | { |
| 1967 | struct nvme_queue *nvmeq = req->end_io_data; |
| 1968 | |
| 1969 | if (!error) { |
| 1970 | unsigned long flags; |
| 1971 | |
Ming Lin | 2e39e0f | 2016-04-05 10:32:04 -0700 | [diff] [blame] | 1972 | /* |
| 1973 | * We might be called with the AQ q_lock held |
| 1974 | * and the I/O queue q_lock should always |
| 1975 | * nest inside the AQ one. |
| 1976 | */ |
| 1977 | spin_lock_irqsave_nested(&nvmeq->q_lock, flags, |
| 1978 | SINGLE_DEPTH_NESTING); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1979 | nvme_process_cq(nvmeq); |
| 1980 | spin_unlock_irqrestore(&nvmeq->q_lock, flags); |
| 1981 | } |
| 1982 | |
| 1983 | nvme_del_queue_end(req, error); |
| 1984 | } |
| 1985 | |
| 1986 | static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode) |
| 1987 | { |
| 1988 | struct request_queue *q = nvmeq->dev->ctrl.admin_q; |
| 1989 | struct request *req; |
| 1990 | struct nvme_command cmd; |
| 1991 | |
| 1992 | memset(&cmd, 0, sizeof(cmd)); |
| 1993 | cmd.delete_queue.opcode = opcode; |
| 1994 | cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid); |
| 1995 | |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 1996 | req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 1997 | if (IS_ERR(req)) |
| 1998 | return PTR_ERR(req); |
| 1999 | |
| 2000 | req->timeout = ADMIN_TIMEOUT; |
| 2001 | req->end_io_data = nvmeq; |
| 2002 | |
| 2003 | blk_execute_rq_nowait(q, NULL, req, false, |
| 2004 | opcode == nvme_admin_delete_cq ? |
| 2005 | nvme_del_cq_end : nvme_del_queue_end); |
| 2006 | return 0; |
| 2007 | } |
| 2008 | |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2009 | static void nvme_disable_io_queues(struct nvme_dev *dev, int queues) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2010 | { |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2011 | int pass; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2012 | unsigned long timeout; |
| 2013 | u8 opcode = nvme_admin_delete_sq; |
| 2014 | |
| 2015 | for (pass = 0; pass < 2; pass++) { |
Keith Busch | 014a0d6 | 2016-05-06 11:50:52 -0600 | [diff] [blame] | 2016 | int sent = 0, i = queues; |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2017 | |
| 2018 | reinit_completion(&dev->ioq_wait); |
| 2019 | retry: |
| 2020 | timeout = ADMIN_TIMEOUT; |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2021 | for (; i > 0; i--, sent++) |
| 2022 | if (nvme_delete_queue(dev->queues[i], opcode)) |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2023 | break; |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2024 | |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2025 | while (sent--) { |
| 2026 | timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout); |
| 2027 | if (timeout == 0) |
| 2028 | return; |
| 2029 | if (i) |
| 2030 | goto retry; |
| 2031 | } |
| 2032 | opcode = nvme_admin_delete_cq; |
| 2033 | } |
| 2034 | } |
| 2035 | |
Matthew Wilcox | 422ef0c | 2013-04-16 11:22:36 -0400 | [diff] [blame] | 2036 | /* |
| 2037 | * Return: error value if an error occurred setting up the queues or calling |
| 2038 | * Identify Device. 0 if these succeeded, even if adding some of the |
| 2039 | * namespaces failed. At the moment, these failures are silent. TBD which |
| 2040 | * failures should be reported. |
| 2041 | */ |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2042 | static int nvme_dev_add(struct nvme_dev *dev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2043 | { |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2044 | if (!dev->ctrl.tagset) { |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2045 | dev->tagset.ops = &nvme_mq_ops; |
| 2046 | dev->tagset.nr_hw_queues = dev->online_queues - 1; |
| 2047 | dev->tagset.timeout = NVME_IO_TIMEOUT; |
| 2048 | dev->tagset.numa_node = dev_to_node(dev->dev); |
| 2049 | dev->tagset.queue_depth = |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2050 | min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1; |
Chaitanya Kulkarni | a7a7cbe | 2017-10-16 18:24:20 -0700 | [diff] [blame] | 2051 | dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false); |
| 2052 | if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) { |
| 2053 | dev->tagset.cmd_size = max(dev->tagset.cmd_size, |
| 2054 | nvme_pci_cmd_size(dev, true)); |
| 2055 | } |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2056 | dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE; |
| 2057 | dev->tagset.driver_data = dev; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2058 | |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2059 | if (blk_mq_alloc_tag_set(&dev->tagset)) |
| 2060 | return 0; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2061 | dev->ctrl.tagset = &dev->tagset; |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2062 | |
| 2063 | nvme_dbbuf_set(dev); |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 2064 | } else { |
| 2065 | blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1); |
| 2066 | |
| 2067 | /* Free previously allocated queues that are no longer usable */ |
| 2068 | nvme_free_queues(dev, dev->online_queues); |
Keith Busch | ffe7704 | 2015-06-08 10:08:15 -0600 | [diff] [blame] | 2069 | } |
Keith Busch | 949928c | 2015-12-17 17:08:15 -0700 | [diff] [blame] | 2070 | |
Keith Busch | e1e5e56 | 2015-02-19 13:39:03 -0700 | [diff] [blame] | 2071 | return 0; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2072 | } |
| 2073 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2074 | static int nvme_pci_enable(struct nvme_dev *dev) |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2075 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2076 | int result = -ENOMEM; |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2077 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2078 | |
| 2079 | if (pci_enable_device_mem(pdev)) |
| 2080 | return result; |
| 2081 | |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2082 | pci_set_master(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2083 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2084 | if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) && |
| 2085 | dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32))) |
Russell King | 052d0ef | 2013-06-26 23:49:11 +0100 | [diff] [blame] | 2086 | goto disable; |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2087 | |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 2088 | if (readl(dev->bar + NVME_REG_CSTS) == -1) { |
Keith Busch | 0e53d18 | 2013-12-10 13:10:39 -0700 | [diff] [blame] | 2089 | result = -ENODEV; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2090 | goto disable; |
Keith Busch | 0e53d18 | 2013-12-10 13:10:39 -0700 | [diff] [blame] | 2091 | } |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2092 | |
| 2093 | /* |
Keith Busch | a522905 | 2016-04-08 16:09:10 -0600 | [diff] [blame] | 2094 | * Some devices and/or platforms don't advertise or work with INTx |
| 2095 | * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll |
| 2096 | * adjust this later. |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2097 | */ |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2098 | result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES); |
| 2099 | if (result < 0) |
| 2100 | return result; |
Jens Axboe | e32efbf | 2014-11-14 09:49:26 -0700 | [diff] [blame] | 2101 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2102 | dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP); |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 2103 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2104 | dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1, |
weiping zhang | b27c1e6 | 2017-07-10 16:46:59 +0800 | [diff] [blame] | 2105 | io_queue_depth); |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2106 | dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap); |
Christoph Hellwig | 7a67cbe | 2015-11-20 08:58:10 +0100 | [diff] [blame] | 2107 | dev->dbs = dev->bar + 4096; |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2108 | |
| 2109 | /* |
| 2110 | * Temporary fix for the Apple controller found in the MacBook8,1 and |
| 2111 | * some MacBook7,1 to avoid controller resets and data loss. |
| 2112 | */ |
| 2113 | if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) { |
| 2114 | dev->q_depth = 2; |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 2115 | dev_warn(dev->ctrl.device, "detected Apple NVMe controller, " |
| 2116 | "set queue depth=%u to work around controller resets\n", |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2117 | dev->q_depth); |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 2118 | } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG && |
| 2119 | (pdev->device == 0xa821 || pdev->device == 0xa822) && |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 2120 | NVME_CAP_MQES(dev->ctrl.cap) == 0) { |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 2121 | dev->q_depth = 64; |
| 2122 | dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, " |
| 2123 | "set queue depth=%u\n", dev->q_depth); |
Stephan Günther | 1f390c1 | 2015-12-01 13:23:22 -0700 | [diff] [blame] | 2124 | } |
| 2125 | |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 2126 | /* |
| 2127 | * CMBs can currently only exist on >=1.2 PCIe devices. We only |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 2128 | * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group |
| 2129 | * has no name we can pass NULL as final argument to |
| 2130 | * sysfs_add_file_to_group. |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 2131 | */ |
| 2132 | |
Gabriel Krisman Bertazi | 8ef2074 | 2016-10-19 09:51:05 -0600 | [diff] [blame] | 2133 | if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) { |
Jon Derrick | 8ffaadf | 2015-07-20 10:14:09 -0600 | [diff] [blame] | 2134 | dev->cmb = nvme_map_cmb(dev); |
Max Gurtovoy | 1c78f77 | 2017-07-30 01:45:08 +0300 | [diff] [blame] | 2135 | if (dev->cmb) { |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 2136 | if (sysfs_add_file_to_group(&dev->ctrl.device->kobj, |
| 2137 | &dev_attr_cmb.attr, NULL)) |
Christoph Hellwig | 9bdcfb1 | 2017-05-20 15:14:43 +0200 | [diff] [blame] | 2138 | dev_warn(dev->ctrl.device, |
Stephen Bates | 202021c | 2016-10-05 20:01:12 -0600 | [diff] [blame] | 2139 | "failed to add sysfs attribute for CMB\n"); |
| 2140 | } |
| 2141 | } |
| 2142 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2143 | pci_enable_pcie_error_reporting(pdev); |
| 2144 | pci_save_state(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2145 | return 0; |
| 2146 | |
| 2147 | disable: |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2148 | pci_disable_device(pdev); |
| 2149 | return result; |
| 2150 | } |
| 2151 | |
| 2152 | static void nvme_dev_unmap(struct nvme_dev *dev) |
| 2153 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2154 | if (dev->bar) |
| 2155 | iounmap(dev->bar); |
Johannes Thumshirn | a1f447b | 2016-06-07 09:44:02 +0200 | [diff] [blame] | 2156 | pci_release_mem_regions(to_pci_dev(dev->dev)); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2157 | } |
| 2158 | |
| 2159 | static void nvme_pci_disable(struct nvme_dev *dev) |
| 2160 | { |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2161 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 2162 | |
Jon Derrick | f63572d | 2017-05-05 14:52:06 -0600 | [diff] [blame] | 2163 | nvme_release_cmb(dev); |
Christoph Hellwig | dca51e7 | 2016-09-14 16:18:57 +0200 | [diff] [blame] | 2164 | pci_free_irq_vectors(pdev); |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2165 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2166 | if (pci_is_enabled(pdev)) { |
| 2167 | pci_disable_pcie_error_reporting(pdev); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2168 | pci_disable_device(pdev); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2169 | } |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2170 | } |
| 2171 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2172 | static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2173 | { |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2174 | int i, queues; |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2175 | bool dead = true; |
| 2176 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 2240427 | 2013-07-15 15:02:20 -0600 | [diff] [blame] | 2177 | |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2178 | mutex_lock(&dev->shutdown_lock); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2179 | if (pci_is_enabled(pdev)) { |
| 2180 | u32 csts = readl(dev->bar + NVME_REG_CSTS); |
| 2181 | |
Keith Busch | ebef736 | 2017-06-27 17:44:05 -0600 | [diff] [blame] | 2182 | if (dev->ctrl.state == NVME_CTRL_LIVE || |
| 2183 | dev->ctrl.state == NVME_CTRL_RESETTING) |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2184 | nvme_start_freeze(&dev->ctrl); |
| 2185 | dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) || |
| 2186 | pdev->error_state != pci_channel_io_normal); |
Keith Busch | c9d3bf8 | 2015-01-07 18:55:52 -0700 | [diff] [blame] | 2187 | } |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2188 | |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2189 | /* |
| 2190 | * Give the controller a chance to complete all entered requests if |
| 2191 | * doing a safe shutdown. |
| 2192 | */ |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2193 | if (!dead) { |
| 2194 | if (shutdown) |
| 2195 | nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT); |
| 2196 | |
| 2197 | /* |
| 2198 | * If the controller is still alive tell it to stop using the |
| 2199 | * host memory buffer. In theory the shutdown / reset should |
| 2200 | * make sure that it doesn't access the host memoery anymore, |
| 2201 | * but I'd rather be safe than sorry.. |
| 2202 | */ |
| 2203 | if (dev->host_mem_descs) |
| 2204 | nvme_set_host_mem(dev, 0); |
| 2205 | |
| 2206 | } |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2207 | nvme_stop_queues(&dev->ctrl); |
| 2208 | |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2209 | queues = dev->online_queues - 1; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 2210 | for (i = dev->ctrl.queue_count - 1; i > 0; i--) |
Gabriel Krisman Bertazi | c21377f | 2016-08-11 09:35:57 -0600 | [diff] [blame] | 2211 | nvme_suspend_queue(dev->queues[i]); |
| 2212 | |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2213 | if (dead) { |
Gabriel Krisman Bertazi | 82469c5 | 2016-09-06 17:39:13 -0300 | [diff] [blame] | 2214 | /* A device might become IO incapable very soon during |
| 2215 | * probe, before the admin queue is configured. Thus, |
| 2216 | * queue_count can be 0 here. |
| 2217 | */ |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 2218 | if (dev->ctrl.queue_count) |
Gabriel Krisman Bertazi | 82469c5 | 2016-09-06 17:39:13 -0300 | [diff] [blame] | 2219 | nvme_suspend_queue(dev->queues[0]); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2220 | } else { |
Keith Busch | 7065906 | 2016-10-12 09:22:16 -0600 | [diff] [blame] | 2221 | nvme_disable_io_queues(dev, queues); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2222 | nvme_disable_admin_queue(dev, shutdown); |
Keith Busch | 4d11542 | 2013-12-10 13:10:40 -0700 | [diff] [blame] | 2223 | } |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2224 | nvme_pci_disable(dev); |
Keith Busch | 07836e6 | 2015-02-19 10:34:48 -0700 | [diff] [blame] | 2225 | |
Ming Lin | e1958e6 | 2016-05-18 14:05:01 -0700 | [diff] [blame] | 2226 | blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl); |
| 2227 | blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2228 | |
| 2229 | /* |
| 2230 | * The driver will not be starting up queues again if shutting down so |
| 2231 | * must flush all entered requests to their failed completion to avoid |
| 2232 | * deadlocking blk-mq hot-cpu notifier. |
| 2233 | */ |
| 2234 | if (shutdown) |
| 2235 | nvme_start_queues(&dev->ctrl); |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2236 | mutex_unlock(&dev->shutdown_lock); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2237 | } |
| 2238 | |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2239 | static int nvme_setup_prp_pools(struct nvme_dev *dev) |
| 2240 | { |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2241 | dev->prp_page_pool = dma_pool_create("prp list page", dev->dev, |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2242 | PAGE_SIZE, PAGE_SIZE, 0); |
| 2243 | if (!dev->prp_page_pool) |
| 2244 | return -ENOMEM; |
| 2245 | |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2246 | /* Optimisation for I/Os between 4k and 128k */ |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2247 | dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev, |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2248 | 256, 256, 0); |
| 2249 | if (!dev->prp_small_pool) { |
| 2250 | dma_pool_destroy(dev->prp_page_pool); |
| 2251 | return -ENOMEM; |
| 2252 | } |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2253 | return 0; |
| 2254 | } |
| 2255 | |
| 2256 | static void nvme_release_prp_pools(struct nvme_dev *dev) |
| 2257 | { |
| 2258 | dma_pool_destroy(dev->prp_page_pool); |
Matthew Wilcox | 99802a7 | 2011-02-10 10:30:34 -0500 | [diff] [blame] | 2259 | dma_pool_destroy(dev->prp_small_pool); |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2260 | } |
| 2261 | |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2262 | static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2263 | { |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2264 | struct nvme_dev *dev = to_nvme_dev(ctrl); |
Keith Busch | 9ac2709 | 2014-01-31 16:53:39 -0700 | [diff] [blame] | 2265 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2266 | nvme_dbbuf_dma_free(dev); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2267 | put_device(dev->dev); |
Keith Busch | 4af0e21 | 2015-06-08 10:08:13 -0600 | [diff] [blame] | 2268 | if (dev->tagset.tags) |
| 2269 | blk_mq_free_tag_set(&dev->tagset); |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2270 | if (dev->ctrl.admin_q) |
| 2271 | blk_put_queue(dev->ctrl.admin_q); |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2272 | kfree(dev->queues); |
Scott Bauer | e286bcf | 2017-02-22 10:15:07 -0700 | [diff] [blame] | 2273 | free_opal_dev(dev->ctrl.opal_dev); |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2274 | kfree(dev); |
| 2275 | } |
| 2276 | |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2277 | static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status) |
| 2278 | { |
Linus Torvalds | 237045f | 2016-03-18 17:13:31 -0700 | [diff] [blame] | 2279 | dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status); |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2280 | |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 2281 | nvme_get_ctrl(&dev->ctrl); |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 2282 | nvme_dev_disable(dev, false); |
Ming Lei | 03e0f3a | 2017-11-09 19:32:07 +0800 | [diff] [blame] | 2283 | if (!queue_work(nvme_wq, &dev->remove_work)) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2284 | nvme_put_ctrl(&dev->ctrl); |
| 2285 | } |
| 2286 | |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2287 | static void nvme_reset_work(struct work_struct *work) |
Keith Busch | 5e82e95 | 2013-02-19 10:17:58 -0700 | [diff] [blame] | 2288 | { |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2289 | struct nvme_dev *dev = |
| 2290 | container_of(work, struct nvme_dev, ctrl.reset_work); |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 2291 | bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL); |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2292 | int result = -ENODEV; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2293 | |
Rakesh Pandit | 82b057c | 2017-06-05 14:43:11 +0300 | [diff] [blame] | 2294 | if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2295 | goto out; |
| 2296 | |
| 2297 | /* |
| 2298 | * If we're called to reset a live controller first shut it down before |
| 2299 | * moving on. |
| 2300 | */ |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2301 | if (dev->ctrl.ctrl_config & NVME_CC_ENABLE) |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2302 | nvme_dev_disable(dev, false); |
Christoph Hellwig | fd634f41 | 2015-11-26 12:42:26 +0100 | [diff] [blame] | 2303 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2304 | result = nvme_pci_enable(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2305 | if (result) |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2306 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2307 | |
Sagi Grimberg | 01ad099 | 2017-05-01 00:27:17 +0300 | [diff] [blame] | 2308 | result = nvme_pci_configure_admin_queue(dev); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2309 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2310 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2311 | |
Keith Busch | 0fb59cb | 2015-01-07 18:55:50 -0700 | [diff] [blame] | 2312 | result = nvme_alloc_admin_tags(dev); |
| 2313 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2314 | goto out; |
Dan McLeran | b9afca3 | 2014-04-07 17:10:11 -0600 | [diff] [blame] | 2315 | |
Christoph Hellwig | ce4541f | 2015-10-16 07:58:46 +0200 | [diff] [blame] | 2316 | result = nvme_init_identify(&dev->ctrl); |
| 2317 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2318 | goto out; |
Christoph Hellwig | ce4541f | 2015-10-16 07:58:46 +0200 | [diff] [blame] | 2319 | |
Scott Bauer | e286bcf | 2017-02-22 10:15:07 -0700 | [diff] [blame] | 2320 | if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) { |
| 2321 | if (!dev->ctrl.opal_dev) |
| 2322 | dev->ctrl.opal_dev = |
| 2323 | init_opal_dev(&dev->ctrl, &nvme_sec_submit); |
| 2324 | else if (was_suspend) |
| 2325 | opal_unlock_from_suspend(dev->ctrl.opal_dev); |
| 2326 | } else { |
| 2327 | free_opal_dev(dev->ctrl.opal_dev); |
| 2328 | dev->ctrl.opal_dev = NULL; |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 2329 | } |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 2330 | |
Helen Koike | f9f38e3 | 2017-04-10 12:51:07 -0300 | [diff] [blame] | 2331 | if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) { |
| 2332 | result = nvme_dbbuf_dma_alloc(dev); |
| 2333 | if (result) |
| 2334 | dev_warn(dev->dev, |
| 2335 | "unable to allocate dma for dbbuf\n"); |
| 2336 | } |
| 2337 | |
Christoph Hellwig | 9620cfb | 2017-09-06 12:19:57 +0200 | [diff] [blame] | 2338 | if (dev->ctrl.hmpre) { |
| 2339 | result = nvme_setup_host_mem(dev); |
| 2340 | if (result < 0) |
| 2341 | goto out; |
| 2342 | } |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2343 | |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2344 | result = nvme_setup_io_queues(dev); |
Keith Busch | badc34d | 2014-06-23 14:25:35 -0600 | [diff] [blame] | 2345 | if (result) |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2346 | goto out; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2347 | |
Keith Busch | 21f033f | 2016-04-12 11:13:11 -0600 | [diff] [blame] | 2348 | /* |
Christoph Hellwig | 2659e57 | 2015-10-02 18:51:31 +0200 | [diff] [blame] | 2349 | * Keep the controller around but remove all namespaces if we don't have |
| 2350 | * any working I/O queue. |
| 2351 | */ |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2352 | if (dev->online_queues < 2) { |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2353 | dev_warn(dev->ctrl.device, "IO queues not created\n"); |
Keith Busch | 3b24774 | 2016-04-27 15:51:18 -0600 | [diff] [blame] | 2354 | nvme_kill_queues(&dev->ctrl); |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 2355 | nvme_remove_namespaces(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2356 | } else { |
Keith Busch | 2564626 | 2016-01-04 09:10:57 -0700 | [diff] [blame] | 2357 | nvme_start_queues(&dev->ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2358 | nvme_wait_freeze(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2359 | nvme_dev_add(dev); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 2360 | nvme_unfreeze(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2361 | } |
| 2362 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 2363 | if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) { |
| 2364 | dev_warn(dev->ctrl.device, "failed to mark controller live\n"); |
| 2365 | goto out; |
| 2366 | } |
Christoph Hellwig | 92911a5 | 2016-04-26 13:51:58 +0200 | [diff] [blame] | 2367 | |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2368 | nvme_start_ctrl(&dev->ctrl); |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2369 | return; |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2370 | |
Christoph Hellwig | 3cf519b | 2015-10-03 09:49:23 +0200 | [diff] [blame] | 2371 | out: |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2372 | nvme_remove_dead_ctrl(dev, result); |
Keith Busch | f0b5073 | 2013-07-15 15:02:21 -0600 | [diff] [blame] | 2373 | } |
| 2374 | |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2375 | static void nvme_remove_dead_ctrl_work(struct work_struct *work) |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2376 | { |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2377 | struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work); |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2378 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2379 | |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 2380 | nvme_kill_queues(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2381 | if (pci_get_drvdata(pdev)) |
Keith Busch | 921920a | 2016-03-28 16:03:21 -0600 | [diff] [blame] | 2382 | device_release_driver(&pdev->dev); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2383 | nvme_put_ctrl(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2384 | } |
| 2385 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2386 | static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val) |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2387 | { |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2388 | *val = readl(to_nvme_dev(ctrl)->bar + off); |
| 2389 | return 0; |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2390 | } |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2391 | |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 2392 | static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val) |
| 2393 | { |
| 2394 | writel(val, to_nvme_dev(ctrl)->bar + off); |
| 2395 | return 0; |
| 2396 | } |
| 2397 | |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2398 | static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val) |
| 2399 | { |
| 2400 | *val = readq(to_nvme_dev(ctrl)->bar + off); |
| 2401 | return 0; |
| 2402 | } |
| 2403 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2404 | static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = { |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 2405 | .name = "pcie", |
Sagi Grimberg | e439bb1 | 2016-02-10 10:03:29 -0800 | [diff] [blame] | 2406 | .module = THIS_MODULE, |
Christoph Hellwig | c81bfba | 2017-05-20 15:14:45 +0200 | [diff] [blame] | 2407 | .flags = NVME_F_METADATA_SUPPORTED, |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2408 | .reg_read32 = nvme_pci_reg_read32, |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 2409 | .reg_write32 = nvme_pci_reg_write32, |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 2410 | .reg_read64 = nvme_pci_reg_read64, |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2411 | .free_ctrl = nvme_pci_free_ctrl, |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 2412 | .submit_async_event = nvme_pci_submit_async_event, |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 2413 | }; |
Keith Busch | 4cc0652 | 2015-06-05 10:30:08 -0600 | [diff] [blame] | 2414 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2415 | static int nvme_dev_map(struct nvme_dev *dev) |
| 2416 | { |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2417 | struct pci_dev *pdev = to_pci_dev(dev->dev); |
| 2418 | |
Johannes Thumshirn | a1f447b | 2016-06-07 09:44:02 +0200 | [diff] [blame] | 2419 | if (pci_request_mem_regions(pdev, "nvme")) |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2420 | return -ENODEV; |
| 2421 | |
Xu Yu | 97f6ef6 | 2017-05-24 16:39:55 +0800 | [diff] [blame] | 2422 | if (nvme_remap_bar(dev, NVME_REG_DBS + 4096)) |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2423 | goto release; |
| 2424 | |
Max Gurtovoy | 9fa196e | 2016-12-19 16:18:24 +0200 | [diff] [blame] | 2425 | return 0; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2426 | release: |
Max Gurtovoy | 9fa196e | 2016-12-19 16:18:24 +0200 | [diff] [blame] | 2427 | pci_release_mem_regions(pdev); |
| 2428 | return -ENODEV; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2429 | } |
| 2430 | |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame^] | 2431 | static unsigned long check_vendor_combination_bug(struct pci_dev *pdev) |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2432 | { |
| 2433 | if (pdev->vendor == 0x144d && pdev->device == 0xa802) { |
| 2434 | /* |
| 2435 | * Several Samsung devices seem to drop off the PCIe bus |
| 2436 | * randomly when APST is on and uses the deepest sleep state. |
| 2437 | * This has been observed on a Samsung "SM951 NVMe SAMSUNG |
| 2438 | * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD |
| 2439 | * 950 PRO 256GB", but it seems to be restricted to two Dell |
| 2440 | * laptops. |
| 2441 | */ |
| 2442 | if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") && |
| 2443 | (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") || |
| 2444 | dmi_match(DMI_PRODUCT_NAME, "Precision 5510"))) |
| 2445 | return NVME_QUIRK_NO_DEEPEST_PS; |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame^] | 2446 | } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) { |
| 2447 | /* |
| 2448 | * Samsung SSD 960 EVO drops off the PCIe bus after system |
| 2449 | * suspend on a Ryzen board, ASUS PRIME B350M-A. |
| 2450 | */ |
| 2451 | if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") && |
| 2452 | dmi_match(DMI_BOARD_NAME, "PRIME B350M-A")) |
| 2453 | return NVME_QUIRK_NO_APST; |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2454 | } |
| 2455 | |
| 2456 | return 0; |
| 2457 | } |
| 2458 | |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2459 | static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2460 | { |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2461 | int node, result = -ENOMEM; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2462 | struct nvme_dev *dev; |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2463 | unsigned long quirks = id->driver_data; |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2464 | |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2465 | node = dev_to_node(&pdev->dev); |
| 2466 | if (node == NUMA_NO_NODE) |
Masayoshi Mizuma | 2fa8435 | 2016-06-20 09:33:17 +0900 | [diff] [blame] | 2467 | set_dev_node(&pdev->dev, first_memory_node); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2468 | |
| 2469 | dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2470 | if (!dev) |
| 2471 | return -ENOMEM; |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2472 | dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *), |
| 2473 | GFP_KERNEL, node); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2474 | if (!dev->queues) |
| 2475 | goto free; |
| 2476 | |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2477 | dev->dev = get_device(&pdev->dev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2478 | pci_set_drvdata(pdev, dev); |
Keith Busch | b3fffde | 2015-02-03 11:21:42 -0700 | [diff] [blame] | 2479 | |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2480 | result = nvme_dev_map(dev); |
| 2481 | if (result) |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2482 | goto put_pci; |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2483 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2484 | INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work); |
Christoph Hellwig | 5c8809e | 2015-11-26 12:35:49 +0100 | [diff] [blame] | 2485 | INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work); |
Keith Busch | 77bf25e | 2015-11-26 12:21:29 +0100 | [diff] [blame] | 2486 | mutex_init(&dev->shutdown_lock); |
Keith Busch | db3cbff | 2016-01-12 14:41:17 -0700 | [diff] [blame] | 2487 | init_completion(&dev->ioq_wait); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2488 | |
| 2489 | result = nvme_setup_prp_pools(dev); |
| 2490 | if (result) |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2491 | goto unmap; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2492 | |
Kai-Heng Feng | 8427bbc | 2017-11-09 01:12:03 -0500 | [diff] [blame^] | 2493 | quirks |= check_vendor_combination_bug(pdev); |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2494 | |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2495 | result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops, |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 2496 | quirks); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 2497 | if (result) |
| 2498 | goto release_pools; |
| 2499 | |
Rakesh Pandit | 82b057c | 2017-06-05 14:43:11 +0300 | [diff] [blame] | 2500 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING); |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2501 | dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev)); |
| 2502 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2503 | queue_work(nvme_wq, &dev->ctrl.reset_work); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2504 | return 0; |
| 2505 | |
Keith Busch | 0877cb0 | 2013-07-15 15:02:19 -0600 | [diff] [blame] | 2506 | release_pools: |
Matthew Wilcox | 091b609 | 2011-02-10 09:56:01 -0500 | [diff] [blame] | 2507 | nvme_release_prp_pools(dev); |
Christophe JAILLET | b00c9b7 | 2017-07-16 10:39:03 +0200 | [diff] [blame] | 2508 | unmap: |
| 2509 | nvme_dev_unmap(dev); |
Keith Busch | a96d4f5 | 2014-08-19 19:15:59 -0600 | [diff] [blame] | 2510 | put_pci: |
Christoph Hellwig | e75ec75 | 2015-05-22 11:12:39 +0200 | [diff] [blame] | 2511 | put_device(dev->dev); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2512 | free: |
| 2513 | kfree(dev->queues); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2514 | kfree(dev); |
| 2515 | return result; |
| 2516 | } |
| 2517 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2518 | static void nvme_reset_prepare(struct pci_dev *pdev) |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2519 | { |
Keith Busch | a673947 | 2014-06-23 16:03:21 -0600 | [diff] [blame] | 2520 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Linus Torvalds | f263fbb | 2017-07-08 15:51:57 -0700 | [diff] [blame] | 2521 | nvme_dev_disable(dev, false); |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2522 | } |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2523 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2524 | static void nvme_reset_done(struct pci_dev *pdev) |
| 2525 | { |
Linus Torvalds | f263fbb | 2017-07-08 15:51:57 -0700 | [diff] [blame] | 2526 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 2527 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | f0d54a5 | 2014-05-02 10:40:43 -0600 | [diff] [blame] | 2528 | } |
| 2529 | |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2530 | static void nvme_shutdown(struct pci_dev *pdev) |
| 2531 | { |
| 2532 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2533 | nvme_dev_disable(dev, true); |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2534 | } |
| 2535 | |
Keith Busch | f58944e | 2016-02-24 09:15:55 -0700 | [diff] [blame] | 2536 | /* |
| 2537 | * The driver's remove may be called on a device in a partially initialized |
| 2538 | * state. This function must not have any dependencies on the device state in |
| 2539 | * order to proceed. |
| 2540 | */ |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2541 | static void nvme_remove(struct pci_dev *pdev) |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2542 | { |
| 2543 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2544 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 2545 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING); |
| 2546 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2547 | cancel_work_sync(&dev->ctrl.reset_work); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2548 | pci_set_drvdata(pdev, NULL); |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 2549 | |
Keith Busch | 6db28ed | 2017-02-10 18:15:49 -0500 | [diff] [blame] | 2550 | if (!pci_device_is_present(pdev)) { |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 2551 | nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD); |
Keith Busch | 6db28ed | 2017-02-10 18:15:49 -0500 | [diff] [blame] | 2552 | nvme_dev_disable(dev, false); |
| 2553 | } |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 2554 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2555 | flush_work(&dev->ctrl.reset_work); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2556 | nvme_stop_ctrl(&dev->ctrl); |
| 2557 | nvme_remove_namespaces(&dev->ctrl); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2558 | nvme_dev_disable(dev, true); |
Christoph Hellwig | 87ad72a | 2017-05-12 17:02:58 +0200 | [diff] [blame] | 2559 | nvme_free_host_mem(dev); |
Matias Bjørling | a4aea56 | 2014-11-04 08:20:14 -0700 | [diff] [blame] | 2560 | nvme_dev_remove_admin(dev); |
| 2561 | nvme_free_queues(dev, 0); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 2562 | nvme_uninit_ctrl(&dev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2563 | nvme_release_prp_pools(dev); |
Keith Busch | b00a726 | 2016-02-24 09:15:52 -0700 | [diff] [blame] | 2564 | nvme_dev_unmap(dev); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 2565 | nvme_put_ctrl(&dev->ctrl); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2566 | } |
| 2567 | |
Keith Busch | 13880f5 | 2016-06-20 09:41:06 -0600 | [diff] [blame] | 2568 | static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs) |
| 2569 | { |
| 2570 | int ret = 0; |
| 2571 | |
| 2572 | if (numvfs == 0) { |
| 2573 | if (pci_vfs_assigned(pdev)) { |
| 2574 | dev_warn(&pdev->dev, |
| 2575 | "Cannot disable SR-IOV VFs while assigned\n"); |
| 2576 | return -EPERM; |
| 2577 | } |
| 2578 | pci_disable_sriov(pdev); |
| 2579 | return 0; |
| 2580 | } |
| 2581 | |
| 2582 | ret = pci_enable_sriov(pdev, numvfs); |
| 2583 | return ret ? ret : numvfs; |
| 2584 | } |
| 2585 | |
Jingoo Han | 671a601 | 2014-02-13 11:19:14 +0900 | [diff] [blame] | 2586 | #ifdef CONFIG_PM_SLEEP |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2587 | static int nvme_suspend(struct device *dev) |
| 2588 | { |
| 2589 | struct pci_dev *pdev = to_pci_dev(dev); |
| 2590 | struct nvme_dev *ndev = pci_get_drvdata(pdev); |
| 2591 | |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2592 | nvme_dev_disable(ndev, true); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2593 | return 0; |
| 2594 | } |
| 2595 | |
| 2596 | static int nvme_resume(struct device *dev) |
| 2597 | { |
| 2598 | struct pci_dev *pdev = to_pci_dev(dev); |
| 2599 | struct nvme_dev *ndev = pci_get_drvdata(pdev); |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2600 | |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2601 | nvme_reset_ctrl(&ndev->ctrl); |
Keith Busch | 9a6b945 | 2013-12-10 13:10:36 -0700 | [diff] [blame] | 2602 | return 0; |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2603 | } |
Jingoo Han | 671a601 | 2014-02-13 11:19:14 +0900 | [diff] [blame] | 2604 | #endif |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2605 | |
| 2606 | static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2607 | |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2608 | static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev, |
| 2609 | pci_channel_state_t state) |
| 2610 | { |
| 2611 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 2612 | |
| 2613 | /* |
| 2614 | * A frozen channel requires a reset. When detected, this method will |
| 2615 | * shutdown the controller to quiesce. The controller will be restarted |
| 2616 | * after the slot reset through driver's slot_reset callback. |
| 2617 | */ |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2618 | switch (state) { |
| 2619 | case pci_channel_io_normal: |
| 2620 | return PCI_ERS_RESULT_CAN_RECOVER; |
| 2621 | case pci_channel_io_frozen: |
Keith Busch | d011fb3 | 2016-04-04 15:07:41 -0600 | [diff] [blame] | 2622 | dev_warn(dev->ctrl.device, |
| 2623 | "frozen state error detected, reset controller\n"); |
Keith Busch | a5cdb68 | 2016-01-12 14:41:18 -0700 | [diff] [blame] | 2624 | nvme_dev_disable(dev, false); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2625 | return PCI_ERS_RESULT_NEED_RESET; |
| 2626 | case pci_channel_io_perm_failure: |
Keith Busch | d011fb3 | 2016-04-04 15:07:41 -0600 | [diff] [blame] | 2627 | dev_warn(dev->ctrl.device, |
| 2628 | "failure state error detected, request disconnect\n"); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2629 | return PCI_ERS_RESULT_DISCONNECT; |
| 2630 | } |
| 2631 | return PCI_ERS_RESULT_NEED_RESET; |
| 2632 | } |
| 2633 | |
| 2634 | static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev) |
| 2635 | { |
| 2636 | struct nvme_dev *dev = pci_get_drvdata(pdev); |
| 2637 | |
Sagi Grimberg | 1b3c47c | 2016-02-10 08:51:15 -0700 | [diff] [blame] | 2638 | dev_info(dev->ctrl.device, "restart after slot reset\n"); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2639 | pci_restore_state(pdev); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 2640 | nvme_reset_ctrl(&dev->ctrl); |
Keith Busch | a0a3408 | 2015-12-07 15:30:31 -0700 | [diff] [blame] | 2641 | return PCI_ERS_RESULT_RECOVERED; |
| 2642 | } |
| 2643 | |
| 2644 | static void nvme_error_resume(struct pci_dev *pdev) |
| 2645 | { |
| 2646 | pci_cleanup_aer_uncorrect_error_status(pdev); |
| 2647 | } |
| 2648 | |
Stephen Hemminger | 1d35203 | 2012-09-07 09:33:17 -0700 | [diff] [blame] | 2649 | static const struct pci_error_handlers nvme_err_handler = { |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2650 | .error_detected = nvme_error_detected, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2651 | .slot_reset = nvme_slot_reset, |
| 2652 | .resume = nvme_error_resume, |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 2653 | .reset_prepare = nvme_reset_prepare, |
| 2654 | .reset_done = nvme_reset_done, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2655 | }; |
| 2656 | |
Matthew Wilcox | 6eb0d69 | 2014-03-24 10:11:22 -0400 | [diff] [blame] | 2657 | static const struct pci_device_id nvme_id_table[] = { |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 2658 | { PCI_VDEVICE(INTEL, 0x0953), |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 2659 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 2660 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Keith Busch | 99466e7 | 2016-05-02 15:14:24 -0600 | [diff] [blame] | 2661 | { PCI_VDEVICE(INTEL, 0x0a53), |
| 2662 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 2663 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Keith Busch | 99466e7 | 2016-05-02 15:14:24 -0600 | [diff] [blame] | 2664 | { PCI_VDEVICE(INTEL, 0x0a54), |
| 2665 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 2666 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
David Wayne Fugate | f99cb7af | 2017-07-10 12:39:59 -0600 | [diff] [blame] | 2667 | { PCI_VDEVICE(INTEL, 0x0a55), |
| 2668 | .driver_data = NVME_QUIRK_STRIPE_SIZE | |
| 2669 | NVME_QUIRK_DEALLOCATE_ZEROES, }, |
Andy Lutomirski | 50af47d | 2017-05-24 15:06:31 -0700 | [diff] [blame] | 2670 | { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */ |
| 2671 | .driver_data = NVME_QUIRK_NO_DEEPEST_PS }, |
Keith Busch | 540c801 | 2015-10-22 15:45:06 -0600 | [diff] [blame] | 2672 | { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */ |
| 2673 | .driver_data = NVME_QUIRK_IDENTIFY_CNS, }, |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 2674 | { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */ |
| 2675 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Wenbo Wang | 015282c | 2016-09-08 12:12:11 -0400 | [diff] [blame] | 2676 | { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */ |
| 2677 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Martin K. Petersen | d554b5e | 2017-06-27 22:27:57 -0400 | [diff] [blame] | 2678 | { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */ |
| 2679 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
| 2680 | { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */ |
| 2681 | .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, |
Christoph Hellwig | 608cc4b | 2017-09-06 11:45:24 +0200 | [diff] [blame] | 2682 | { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */ |
| 2683 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
| 2684 | { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */ |
| 2685 | .driver_data = NVME_QUIRK_LIGHTNVM, }, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2686 | { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) }, |
Stephan Günther | c74dc78 | 2015-11-04 00:49:45 +0100 | [diff] [blame] | 2687 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) }, |
Daniel Roschka | 124298b | 2017-02-22 15:17:29 -0700 | [diff] [blame] | 2688 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) }, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2689 | { 0, } |
| 2690 | }; |
| 2691 | MODULE_DEVICE_TABLE(pci, nvme_id_table); |
| 2692 | |
| 2693 | static struct pci_driver nvme_driver = { |
| 2694 | .name = "nvme", |
| 2695 | .id_table = nvme_id_table, |
| 2696 | .probe = nvme_probe, |
Greg Kroah-Hartman | 8d85fce | 2012-12-21 15:13:49 -0800 | [diff] [blame] | 2697 | .remove = nvme_remove, |
Keith Busch | 09ece14 | 2014-01-27 11:29:40 -0500 | [diff] [blame] | 2698 | .shutdown = nvme_shutdown, |
Keith Busch | cd63894 | 2013-07-15 15:02:23 -0600 | [diff] [blame] | 2699 | .driver = { |
| 2700 | .pm = &nvme_dev_pm_ops, |
| 2701 | }, |
Keith Busch | 13880f5 | 2016-06-20 09:41:06 -0600 | [diff] [blame] | 2702 | .sriov_configure = nvme_pci_sriov_configure, |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2703 | .err_handler = &nvme_err_handler, |
| 2704 | }; |
| 2705 | |
| 2706 | static int __init nvme_init(void) |
| 2707 | { |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 2708 | return pci_register_driver(&nvme_driver); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2709 | } |
| 2710 | |
| 2711 | static void __exit nvme_exit(void) |
| 2712 | { |
| 2713 | pci_unregister_driver(&nvme_driver); |
Ming Lei | 03e0f3a | 2017-11-09 19:32:07 +0800 | [diff] [blame] | 2714 | flush_workqueue(nvme_wq); |
Matthew Wilcox | 21bd78b | 2014-05-09 22:42:26 -0400 | [diff] [blame] | 2715 | _nvme_check_size(); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2716 | } |
| 2717 | |
| 2718 | MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>"); |
| 2719 | MODULE_LICENSE("GPL"); |
Keith Busch | c78b4713 | 2014-11-21 15:16:32 -0700 | [diff] [blame] | 2720 | MODULE_VERSION("1.0"); |
Matthew Wilcox | b60503b | 2011-01-20 12:50:14 -0500 | [diff] [blame] | 2721 | module_init(nvme_init); |
| 2722 | module_exit(nvme_exit); |