blob: 8a15aa50b8e066d026bc4083ff7e75c94b7b8bf1 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070017#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020018#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070019#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/mm.h>
24#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010025#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040026#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070028#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050029#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080030#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070031#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090032
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020033#include "nvme.h"
34
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
36#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070037
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070038#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050039
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050040static int use_threaded_interrupts;
41module_param(use_threaded_interrupts, int, 0);
42
Jon Derrick8ffaadf2015-07-20 10:14:09 -060043static bool use_cmb_sqes = true;
44module_param(use_cmb_sqes, bool, 0644);
45MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
46
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020047static unsigned int max_host_mem_size_mb = 128;
48module_param(max_host_mem_size_mb, uint, 0444);
49MODULE_PARM_DESC(max_host_mem_size_mb,
50 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050051
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070052static unsigned int sgl_threshold = SZ_32K;
53module_param(sgl_threshold, uint, 0644);
54MODULE_PARM_DESC(sgl_threshold,
55 "Use SGLs when average request segment size is larger or equal to "
56 "this size. Use 0 to disable SGLs.");
57
weiping zhangb27c1e62017-07-10 16:46:59 +080058static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
59static const struct kernel_param_ops io_queue_depth_ops = {
60 .set = io_queue_depth_set,
61 .get = param_get_int,
62};
63
64static int io_queue_depth = 1024;
65module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
66MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
67
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010068struct nvme_dev;
69struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070070
Jens Axboea0fa9642015-11-03 20:37:26 -070071static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010078 struct nvme_queue **queues;
79 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
87 int q_depth;
88 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010089 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080090 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010091 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010092 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020095 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010096 u64 cmb_size;
97 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060098 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010099 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700100 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200101
102 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300103 u32 *dbbuf_dbs;
104 dma_addr_t dbbuf_dbs_dma_addr;
105 u32 *dbbuf_eis;
106 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200107
108 /* host memory buffer support: */
109 u64 host_mem_size;
110 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200111 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200112 struct nvme_host_mem_buf_desc *host_mem_descs;
113 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500114};
115
weiping zhangb27c1e62017-07-10 16:46:59 +0800116static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
117{
118 int n = 0, ret;
119
120 ret = kstrtoint(val, 10, &n);
121 if (ret != 0 || n < 2)
122 return -EINVAL;
123
124 return param_set_int(val, kp);
125}
126
Helen Koikef9f38e32017-04-10 12:51:07 -0300127static inline unsigned int sq_idx(unsigned int qid, u32 stride)
128{
129 return qid * 2 * stride;
130}
131
132static inline unsigned int cq_idx(unsigned int qid, u32 stride)
133{
134 return (qid * 2 + 1) * stride;
135}
136
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
138{
139 return container_of(ctrl, struct nvme_dev, ctrl);
140}
141
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500142/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143 * An NVM Express queue. Each device has at least two (one for admin
144 * commands and one for I/O commands).
145 */
146struct nvme_queue {
147 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500148 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500149 spinlock_t q_lock;
150 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600151 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600153 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 dma_addr_t sq_dma_addr;
155 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 u32 __iomem *q_db;
157 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700158 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159 u16 sq_tail;
160 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700161 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400162 u8 cq_phase;
163 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300164 u32 *dbbuf_sq_db;
165 u32 *dbbuf_cq_db;
166 u32 *dbbuf_sq_ei;
167 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168};
169
170/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200171 * The nvme_iod describes the data in an I/O, including the list of PRP
172 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100173 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200174 * allocated to store the PRP list.
175 */
176struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800177 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100178 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700179 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200181 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900185 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100186 struct scatterlist *sg;
187 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500188};
189
190/*
191 * Check we didin't inadvertently grow the command struct
192 */
193static inline void _nvme_check_size(void)
194{
195 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400200 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700201 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500202 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200203 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
204 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500205 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600206 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300207 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208}
209
210static inline unsigned int nvme_dbbuf_size(u32 stride)
211{
212 return ((num_possible_cpus() + 1) * 8 * stride);
213}
214
215static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216{
217 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218
219 if (dev->dbbuf_dbs)
220 return 0;
221
222 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223 &dev->dbbuf_dbs_dma_addr,
224 GFP_KERNEL);
225 if (!dev->dbbuf_dbs)
226 return -ENOMEM;
227 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228 &dev->dbbuf_eis_dma_addr,
229 GFP_KERNEL);
230 if (!dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233 dev->dbbuf_dbs = NULL;
234 return -ENOMEM;
235 }
236
237 return 0;
238}
239
240static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241{
242 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243
244 if (dev->dbbuf_dbs) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 }
249 if (dev->dbbuf_eis) {
250 dma_free_coherent(dev->dev, mem_size,
251 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252 dev->dbbuf_eis = NULL;
253 }
254}
255
256static void nvme_dbbuf_init(struct nvme_dev *dev,
257 struct nvme_queue *nvmeq, int qid)
258{
259 if (!dev->dbbuf_dbs || !qid)
260 return;
261
262 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266}
267
268static void nvme_dbbuf_set(struct nvme_dev *dev)
269{
270 struct nvme_command c;
271
272 if (!dev->dbbuf_dbs)
273 return;
274
275 memset(&c, 0, sizeof(c));
276 c.dbbuf.opcode = nvme_admin_dbbuf;
277 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279
280 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200281 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300282 /* Free memory and continue on */
283 nvme_dbbuf_dma_free(dev);
284 }
285}
286
287static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288{
289 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290}
291
292/* Update dbbuf and return true if an MMIO is required */
293static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294 volatile u32 *dbbuf_ei)
295{
296 if (dbbuf_db) {
297 u16 old_value;
298
299 /*
300 * Ensure that the queue is written before updating
301 * the doorbell in memory
302 */
303 wmb();
304
305 old_value = *dbbuf_db;
306 *dbbuf_db = value;
307
308 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
309 return false;
310 }
311
312 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500313}
314
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700315/*
316 * Max size of iod being embedded in the request payload
317 */
318#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100319#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700320
321/*
322 * Will slightly overestimate the number of pages needed. This is OK
323 * as it only leads to a small amount of wasted memory for the lifetime of
324 * the I/O.
325 */
326static int nvme_npages(unsigned size, struct nvme_dev *dev)
327{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100328 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
329 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700330 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
331}
332
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700333/*
334 * Calculates the number of pages needed for the SGL segments. For example a 4k
335 * page can accommodate 256 SGL descriptors.
336 */
337static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100338{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700339 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340}
341
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700342static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
343 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700345 size_t alloc_size;
346
347 if (use_sgl)
348 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
349 else
350 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
351
352 return alloc_size + sizeof(struct scatterlist) * nseg;
353}
354
355static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
356{
357 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
358 NVME_INT_BYTES(dev), NVME_INT_PAGES,
359 use_sgl);
360
361 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700362}
363
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700364static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
365 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500366{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700367 struct nvme_dev *dev = data;
368 struct nvme_queue *nvmeq = dev->queues[0];
369
Keith Busch42483222015-06-01 09:29:54 -0600370 WARN_ON(hctx_idx != 0);
371 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
372 WARN_ON(nvmeq->tags);
373
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700374 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600375 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500377}
378
Keith Busch4af0e212015-06-08 10:08:13 -0600379static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
380{
381 struct nvme_queue *nvmeq = hctx->driver_data;
382
383 nvmeq->tags = NULL;
384}
385
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
387 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500388{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700389 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600390 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500391
Keith Busch42483222015-06-01 09:29:54 -0600392 if (!nvmeq->tags)
393 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500394
Keith Busch42483222015-06-01 09:29:54 -0600395 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396 hctx->driver_data = nvmeq;
397 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500398}
399
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600400static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
401 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600403 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100404 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200405 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
406 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407
408 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100409 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410 return 0;
411}
412
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200413static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
414{
415 struct nvme_dev *dev = set->driver_data;
416
417 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
418}
419
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500420/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100421 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500422 * @nvmeq: The queue to use
423 * @cmd: The command to send
424 *
425 * Safe to use from interrupt context
426 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530427static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
428 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500429{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700430 u16 tail = nvmeq->sq_tail;
431
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600432 if (nvmeq->sq_cmds_io)
433 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
434 else
435 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
436
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500437 if (++tail == nvmeq->q_depth)
438 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300439 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
440 nvmeq->dbbuf_sq_ei))
441 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500442 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500443}
444
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700445static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700446{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100447 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700448 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449}
450
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200451static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500452{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100453 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700454 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100455 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500456
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100457 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700458 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
459 iod->use_sgl);
460
461 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100462 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200463 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100464 } else {
465 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700466 }
467
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100468 iod->aborted = 0;
469 iod->npages = -1;
470 iod->nents = 0;
471 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700472
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200473 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700474}
475
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100476static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500477{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100478 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700479 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
480 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
481
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500482 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500483
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500484 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700485 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
486 dma_addr);
487
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500488 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700489 void *addr = nvme_pci_iod_list(req)[i];
490
491 if (iod->use_sgl) {
492 struct nvme_sgl_desc *sg_list = addr;
493
494 next_dma_addr =
495 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
496 } else {
497 __le64 *prp_list = addr;
498
499 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
500 }
501
502 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
503 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500504 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700505
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100506 if (iod->sg != iod->inline_sg)
507 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600508}
509
Keith Busch52b68d72015-02-23 09:16:21 -0700510#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700511static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
512{
513 if (be32_to_cpu(pi->ref_tag) == v)
514 pi->ref_tag = cpu_to_be32(p);
515}
516
517static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
518{
519 if (be32_to_cpu(pi->ref_tag) == p)
520 pi->ref_tag = cpu_to_be32(v);
521}
522
523/**
524 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
525 *
526 * The virtual start sector is the one that was originally submitted by the
527 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
528 * start sector may be different. Remap protection information to match the
529 * physical LBA on writes, and back to the original seed on reads.
530 *
531 * Type 0 and 3 do not have a ref tag, so no remapping required.
532 */
533static void nvme_dif_remap(struct request *req,
534 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
535{
536 struct nvme_ns *ns = req->rq_disk->private_data;
537 struct bio_integrity_payload *bip;
538 struct t10_pi_tuple *pi;
539 void *p, *pmap;
540 u32 i, nlb, ts, phys, virt;
541
542 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
543 return;
544
545 bip = bio_integrity(req->bio);
546 if (!bip)
547 return;
548
549 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700550
551 p = pmap;
552 virt = bip_get_seed(bip);
553 phys = nvme_block_nr(ns, blk_rq_pos(req));
554 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400555 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700556
557 for (i = 0; i < nlb; i++, virt++, phys++) {
558 pi = (struct t10_pi_tuple *)p;
559 dif_swap(phys, virt, pi);
560 p += ts;
561 }
562 kunmap_atomic(pmap);
563}
Keith Busch52b68d72015-02-23 09:16:21 -0700564#else /* CONFIG_BLK_DEV_INTEGRITY */
565static void nvme_dif_remap(struct request *req,
566 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
567{
568}
569static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
570{
571}
572static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
573{
574}
Keith Busch52b68d72015-02-23 09:16:21 -0700575#endif
576
Keith Buschd0877472017-09-15 13:05:38 -0400577static void nvme_print_sgl(struct scatterlist *sgl, int nents)
578{
579 int i;
580 struct scatterlist *sg;
581
582 for_each_sg(sgl, sg, nents, i) {
583 dma_addr_t phys = sg_phys(sg);
584 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
585 "dma_address:%pad dma_length:%d\n",
586 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
587 sg_dma_len(sg));
588 }
589}
590
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700591static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
592 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500593{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100594 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500595 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100596 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500597 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500598 int dma_len = sg_dma_len(sg);
599 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100600 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500601 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500602 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700603 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500604 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500605 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500606
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700607 iod->use_sgl = false;
608
Keith Busch1d090622014-06-23 11:34:01 -0600609 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200610 if (length <= 0) {
611 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700612 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200613 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500614
Keith Busch1d090622014-06-23 11:34:01 -0600615 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500616 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600617 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500618 } else {
619 sg = sg_next(sg);
620 dma_addr = sg_dma_address(sg);
621 dma_len = sg_dma_len(sg);
622 }
623
Keith Busch1d090622014-06-23 11:34:01 -0600624 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600625 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700626 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500627 }
628
Keith Busch1d090622014-06-23 11:34:01 -0600629 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500630 if (nprps <= (256 / 8)) {
631 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500632 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500633 } else {
634 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500635 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500636 }
637
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200638 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400639 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600640 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500641 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400642 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400643 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500644 list[0] = prp_list;
645 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500646 i = 0;
647 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600648 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500649 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200650 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500651 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400652 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500653 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400654 prp_list[0] = old_prp_list[i - 1];
655 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
656 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500657 }
658 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600659 dma_len -= page_size;
660 dma_addr += page_size;
661 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500662 if (length <= 0)
663 break;
664 if (dma_len > 0)
665 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400666 if (unlikely(dma_len < 0))
667 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500668 sg = sg_next(sg);
669 dma_addr = sg_dma_address(sg);
670 dma_len = sg_dma_len(sg);
671 }
672
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700673done:
674 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
675 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
676
Keith Busch86eea282017-07-12 15:59:07 -0400677 return BLK_STS_OK;
678
679 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400680 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
681 "Invalid SGL for payload:%d nents:%d\n",
682 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400683 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500684}
685
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700686static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
687 struct scatterlist *sg)
688{
689 sge->addr = cpu_to_le64(sg_dma_address(sg));
690 sge->length = cpu_to_le32(sg_dma_len(sg));
691 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
692}
693
694static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
695 dma_addr_t dma_addr, int entries)
696{
697 sge->addr = cpu_to_le64(dma_addr);
698 if (entries < SGES_PER_PAGE) {
699 sge->length = cpu_to_le32(entries * sizeof(*sge));
700 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
701 } else {
702 sge->length = cpu_to_le32(PAGE_SIZE);
703 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
704 }
705}
706
707static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
708 struct request *req, struct nvme_rw_command *cmd)
709{
710 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
711 int length = blk_rq_payload_bytes(req);
712 struct dma_pool *pool;
713 struct nvme_sgl_desc *sg_list;
714 struct scatterlist *sg = iod->sg;
715 int entries = iod->nents, i = 0;
716 dma_addr_t sgl_dma;
717
718 iod->use_sgl = true;
719
720 /* setting the transfer type as SGL */
721 cmd->flags = NVME_CMD_SGL_METABUF;
722
723 if (length == sg_dma_len(sg)) {
724 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
725 return BLK_STS_OK;
726 }
727
728 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
729 pool = dev->prp_small_pool;
730 iod->npages = 0;
731 } else {
732 pool = dev->prp_page_pool;
733 iod->npages = 1;
734 }
735
736 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
737 if (!sg_list) {
738 iod->npages = -1;
739 return BLK_STS_RESOURCE;
740 }
741
742 nvme_pci_iod_list(req)[0] = sg_list;
743 iod->first_dma = sgl_dma;
744
745 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
746
747 do {
748 if (i == SGES_PER_PAGE) {
749 struct nvme_sgl_desc *old_sg_desc = sg_list;
750 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
751
752 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
753 if (!sg_list)
754 return BLK_STS_RESOURCE;
755
756 i = 0;
757 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
758 sg_list[i++] = *link;
759 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
760 }
761
762 nvme_pci_sgl_set_data(&sg_list[i++], sg);
763
764 length -= sg_dma_len(sg);
765 sg = sg_next(sg);
766 entries--;
767 } while (length > 0);
768
769 WARN_ON(entries > 0);
770 return BLK_STS_OK;
771}
772
773static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
774{
775 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
776 unsigned int avg_seg_size;
777
778 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req),
779 blk_rq_nr_phys_segments(req));
780
781 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
782 return false;
783 if (!iod->nvmeq->qid)
784 return false;
785 if (!sgl_threshold || avg_seg_size < sgl_threshold)
786 return false;
787 return true;
788}
789
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200790static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100791 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200792{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100793 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200794 struct request_queue *q = req->q;
795 enum dma_data_direction dma_dir = rq_data_dir(req) ?
796 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200797 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200798
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700799 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200800 iod->nents = blk_rq_map_sg(q, req, iod->sg);
801 if (!iod->nents)
802 goto out;
803
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200804 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700805 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
806 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200807 goto out;
808
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700809 if (nvme_pci_use_sgls(dev, req))
810 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw);
811 else
812 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
813
Keith Busch86eea282017-07-12 15:59:07 -0400814 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200815 goto out_unmap;
816
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200817 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200818 if (blk_integrity_rq(req)) {
819 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
820 goto out_unmap;
821
Christoph Hellwigbf684052015-10-26 17:12:51 +0900822 sg_init_table(&iod->meta_sg, 1);
823 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200824 goto out_unmap;
825
Keith Buschb5d8af52017-08-29 17:46:02 -0400826 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200827 nvme_dif_remap(req, nvme_dif_prep);
828
Christoph Hellwigbf684052015-10-26 17:12:51 +0900829 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200830 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200831 }
832
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200833 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900834 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200835 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200836
837out_unmap:
838 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
839out:
840 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200841}
842
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100844{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100845 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100846 enum dma_data_direction dma_dir = rq_data_dir(req) ?
847 DMA_TO_DEVICE : DMA_FROM_DEVICE;
848
849 if (iod->nents) {
850 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
851 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400852 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100853 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900854 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100855 }
856 }
857
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700858 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100859 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500860}
861
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700862/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200863 * NOTE: ns is NULL when called on the admin queue.
864 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200865static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700866 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600867{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700868 struct nvme_ns *ns = hctx->queue->queuedata;
869 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200870 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700871 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200872 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200873 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700874
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700875 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200876 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100877 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600878
Christoph Hellwigb131c612017-01-13 12:29:12 +0100879 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200880 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700881 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600882
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200883 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100884 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200885 if (ret)
886 goto out_cleanup_iod;
887 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700888
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100889 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200890
891 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700892 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200893 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700894 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700895 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700896 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200897 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700898 nvme_process_cq(nvmeq);
899 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200900 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700901out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100902 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700903out_free_cmd:
904 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200905 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500906}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200908static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100909{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100910 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100911
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200912 nvme_unmap_data(iod->nvmeq->dev, req);
913 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500914}
915
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100916/* We read the CQE phase first to check if the rest of the entry is valid */
917static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
918 u16 phase)
919{
920 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
921}
922
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300923static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500924{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300925 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500926
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300927 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300928 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
929 nvmeq->dbbuf_cq_ei))
930 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300931 }
932}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500933
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300934static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
935 struct nvme_completion *cqe)
936{
937 struct request *req;
938
939 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
940 dev_warn(nvmeq->dev->ctrl.device,
941 "invalid id %d completed on queue %d\n",
942 cqe->command_id, le16_to_cpu(cqe->sq_id));
943 return;
944 }
945
946 /*
947 * AEN requests are special as they don't time out and can
948 * survive any kind of queue freeze and often don't respond to
949 * aborts. We don't even bother to allocate a struct request
950 * for them but rather special case them here.
951 */
952 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700953 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300954 nvme_complete_async_event(&nvmeq->dev->ctrl,
955 cqe->status, &cqe->result);
956 return;
957 }
958
Keith Busche9d8a0f2017-08-17 16:45:06 -0400959 nvmeq->cqe_seen = 1;
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300960 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
961 nvme_end_request(req, cqe->status, cqe->result);
962}
963
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300964static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
965 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500966{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300967 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
968 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500969
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300970 if (++nvmeq->cq_head == nvmeq->q_depth) {
971 nvmeq->cq_head = 0;
972 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500973 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300974 return true;
975 }
976 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700977}
978
979static void nvme_process_cq(struct nvme_queue *nvmeq)
980{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300981 struct nvme_completion cqe;
982 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500983
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300984 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300985 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300986 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500987 }
988
Keith Busche9d8a0f2017-08-17 16:45:06 -0400989 if (consumed)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300990 nvme_ring_cq_doorbell(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500991}
992
993static irqreturn_t nvme_irq(int irq, void *data)
994{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500995 irqreturn_t result;
996 struct nvme_queue *nvmeq = data;
997 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400998 nvme_process_cq(nvmeq);
999 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
1000 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001001 spin_unlock(&nvmeq->q_lock);
1002 return result;
1003}
1004
1005static irqreturn_t nvme_irq_check(int irq, void *data)
1006{
1007 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001008 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1009 return IRQ_WAKE_THREAD;
1010 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001011}
1012
Keith Busch7776db12017-02-24 17:59:28 -05001013static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001014{
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001015 struct nvme_completion cqe;
1016 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001017
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001018 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1019 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001020
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001021 spin_lock_irq(&nvmeq->q_lock);
1022 while (nvme_read_cqe(nvmeq, &cqe)) {
1023 nvme_handle_cqe(nvmeq, &cqe);
1024 consumed++;
1025
1026 if (tag == cqe.command_id) {
1027 found = 1;
1028 break;
1029 }
1030 }
1031
1032 if (consumed)
1033 nvme_ring_cq_doorbell(nvmeq);
1034 spin_unlock_irq(&nvmeq->q_lock);
1035
1036 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001037}
1038
Keith Busch7776db12017-02-24 17:59:28 -05001039static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1040{
1041 struct nvme_queue *nvmeq = hctx->driver_data;
1042
1043 return __nvme_poll(nvmeq, tag);
1044}
1045
Keith Buschad22c352017-11-07 15:13:12 -07001046static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001047{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001048 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001049 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001050 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001051
1052 memset(&c, 0, sizeof(c));
1053 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001054 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001055
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001056 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001057 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001058 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001059}
1060
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001061static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1062{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001063 struct nvme_command c;
1064
1065 memset(&c, 0, sizeof(c));
1066 c.delete_queue.opcode = opcode;
1067 c.delete_queue.qid = cpu_to_le16(id);
1068
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001069 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001070}
1071
1072static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1073 struct nvme_queue *nvmeq)
1074{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001075 struct nvme_command c;
1076 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1077
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001078 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001079 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001080 * is attached to the request.
1081 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001082 memset(&c, 0, sizeof(c));
1083 c.create_cq.opcode = nvme_admin_create_cq;
1084 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1085 c.create_cq.cqid = cpu_to_le16(qid);
1086 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1087 c.create_cq.cq_flags = cpu_to_le16(flags);
1088 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1089
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001090 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001091}
1092
1093static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1094 struct nvme_queue *nvmeq)
1095{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001096 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001097 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001098
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001099 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001100 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001101 * is attached to the request.
1102 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001103 memset(&c, 0, sizeof(c));
1104 c.create_sq.opcode = nvme_admin_create_sq;
1105 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1106 c.create_sq.sqid = cpu_to_le16(qid);
1107 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1108 c.create_sq.sq_flags = cpu_to_le16(flags);
1109 c.create_sq.cqid = cpu_to_le16(qid);
1110
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001111 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001112}
1113
1114static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1115{
1116 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1117}
1118
1119static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1120{
1121 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1122}
1123
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001124static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001125{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001126 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1127 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001128
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001129 dev_warn(nvmeq->dev->ctrl.device,
1130 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001131 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001132 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001133}
1134
Keith Buschb2a0eb12017-06-07 20:32:50 +02001135static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1136{
1137
1138 /* If true, indicates loss of adapter communication, possibly by a
1139 * NVMe Subsystem reset.
1140 */
1141 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1142
1143 /* If there is a reset ongoing, we shouldn't reset again. */
1144 if (dev->ctrl.state == NVME_CTRL_RESETTING)
1145 return false;
1146
1147 /* We shouldn't reset unless the controller is on fatal error state
1148 * _or_ if we lost the communication with it.
1149 */
1150 if (!(csts & NVME_CSTS_CFS) && !nssro)
1151 return false;
1152
1153 /* If PCI error recovery process is happening, we cannot reset or
1154 * the recovery mechanism will surely fail.
1155 */
1156 if (pci_channel_offline(to_pci_dev(dev->dev)))
1157 return false;
1158
1159 return true;
1160}
1161
1162static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1163{
1164 /* Read a config register to help see what died. */
1165 u16 pci_status;
1166 int result;
1167
1168 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1169 &pci_status);
1170 if (result == PCIBIOS_SUCCESSFUL)
1171 dev_warn(dev->ctrl.device,
1172 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1173 csts, pci_status);
1174 else
1175 dev_warn(dev->ctrl.device,
1176 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1177 csts, result);
1178}
1179
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001180static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001181{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001182 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1183 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001184 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001185 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001186 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001187 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1188
1189 /*
1190 * Reset immediately if the controller is failed
1191 */
1192 if (nvme_should_reset(dev, csts)) {
1193 nvme_warn_reset(dev, csts);
1194 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001195 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001196 return BLK_EH_HANDLED;
1197 }
Keith Buschc30341d2013-12-10 13:10:38 -07001198
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001199 /*
Keith Busch7776db12017-02-24 17:59:28 -05001200 * Did we miss an interrupt?
1201 */
1202 if (__nvme_poll(nvmeq, req->tag)) {
1203 dev_warn(dev->ctrl.device,
1204 "I/O %d QID %d timeout, completion polled\n",
1205 req->tag, nvmeq->qid);
1206 return BLK_EH_HANDLED;
1207 }
1208
1209 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001210 * Shutdown immediately if controller times out while starting. The
1211 * reset work will see the pci device disabled when it gets the forced
1212 * cancellation error. All outstanding requests are completed on
1213 * shutdown, so we return BLK_EH_HANDLED.
1214 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001215 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001216 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001217 "I/O %d QID %d timeout, disable controller\n",
1218 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001219 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001220 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001221 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001222 }
1223
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001224 /*
1225 * Shutdown the controller immediately and schedule a reset if the
1226 * command was already aborted once before and still hasn't been
1227 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001228 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001229 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001230 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001231 "I/O %d QID %d timeout, reset controller\n",
1232 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001233 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001234 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001235
Keith Busche1569a12015-11-26 12:11:07 +01001236 /*
1237 * Mark the request as handled, since the inline shutdown
1238 * forces all outstanding requests to complete.
1239 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001240 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001241 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001242 }
Keith Buschc30341d2013-12-10 13:10:38 -07001243
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001244 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1245 atomic_inc(&dev->ctrl.abort_limit);
1246 return BLK_EH_RESET_TIMER;
1247 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001248 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001249
Keith Buschc30341d2013-12-10 13:10:38 -07001250 memset(&cmd, 0, sizeof(cmd));
1251 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001252 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001253 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001254
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001255 dev_warn(nvmeq->dev->ctrl.device,
1256 "I/O %d QID %d timeout, aborting\n",
1257 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001258
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001259 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001260 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001261 if (IS_ERR(abort_req)) {
1262 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001263 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001264 }
Keith Buschc30341d2013-12-10 13:10:38 -07001265
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001266 abort_req->timeout = ADMIN_TIMEOUT;
1267 abort_req->end_io_data = NULL;
1268 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001269
Keith Busch7a509a62015-01-07 18:55:53 -07001270 /*
1271 * The aborted req will be completed on receiving the abort req.
1272 * We enable the timer again. If hit twice, it'll cause a device reset,
1273 * as the device then is in a faulty state.
1274 */
Keith Busch07836e62015-02-19 10:34:48 -07001275 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001276}
1277
Keith Buschf435c282014-07-07 09:14:42 -06001278static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001279{
1280 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1281 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001282 if (nvmeq->sq_cmds)
1283 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001284 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1285 kfree(nvmeq);
1286}
1287
Keith Buscha1a5ef92013-12-16 13:50:00 -05001288static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001289{
1290 int i;
1291
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001292 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001293 struct nvme_queue *nvmeq = dev->queues[i];
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001294 dev->ctrl.queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001295 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001296 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001297 }
Keith Busch22404272013-07-15 15:02:20 -06001298}
1299
Keith Busch4d115422013-12-10 13:10:40 -07001300/**
1301 * nvme_suspend_queue - put queue into suspended state
1302 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001303 */
1304static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001305{
Keith Busch2b25d982014-12-22 12:59:04 -07001306 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001307
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001308 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001309 if (nvmeq->cq_vector == -1) {
1310 spin_unlock_irq(&nvmeq->q_lock);
1311 return 1;
1312 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001313 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001314 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001315 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001316 spin_unlock_irq(&nvmeq->q_lock);
1317
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001318 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001319 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001320
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001321 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001322
Keith Busch4d115422013-12-10 13:10:40 -07001323 return 0;
1324}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001325
Keith Buscha5cdb682016-01-12 14:41:18 -07001326static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001327{
Keith Buscha5cdb682016-01-12 14:41:18 -07001328 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001329
1330 if (!nvmeq)
1331 return;
1332 if (nvme_suspend_queue(nvmeq))
1333 return;
1334
Keith Buscha5cdb682016-01-12 14:41:18 -07001335 if (shutdown)
1336 nvme_shutdown_ctrl(&dev->ctrl);
1337 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001338 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001339
1340 spin_lock_irq(&nvmeq->q_lock);
1341 nvme_process_cq(nvmeq);
1342 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001343}
1344
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001345static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1346 int entry_size)
1347{
1348 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001349 unsigned q_size_aligned = roundup(q_depth * entry_size,
1350 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001351
1352 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001353 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001354 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001355 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001356
1357 /*
1358 * Ensure the reduced q_depth is above some threshold where it
1359 * would be better to map queues in system memory with the
1360 * original depth
1361 */
1362 if (q_depth < 64)
1363 return -ENOMEM;
1364 }
1365
1366 return q_depth;
1367}
1368
1369static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1370 int qid, int depth)
1371{
1372 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001373 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1374 dev->ctrl.page_size);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001375 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001376 nvmeq->sq_cmds_io = dev->cmb + offset;
1377 } else {
1378 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1379 &nvmeq->sq_dma_addr, GFP_KERNEL);
1380 if (!nvmeq->sq_cmds)
1381 return -ENOMEM;
1382 }
1383
1384 return 0;
1385}
1386
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001387static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001388 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001389{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001390 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1391 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001392 if (!nvmeq)
1393 return NULL;
1394
Christoph Hellwige75ec752015-05-22 11:12:39 +02001395 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001396 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001397 if (!nvmeq->cqes)
1398 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001399
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001400 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401 goto free_cqdma;
1402
Christoph Hellwige75ec752015-05-22 11:12:39 +02001403 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001404 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001405 spin_lock_init(&nvmeq->q_lock);
1406 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001407 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001408 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001410 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001411 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001412 dev->queues[qid] = nvmeq;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001413 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001414
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001415 return nvmeq;
1416
1417 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001418 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001419 nvmeq->cq_dma_addr);
1420 free_nvmeq:
1421 kfree(nvmeq);
1422 return NULL;
1423}
1424
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001425static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001426{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001427 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1428 int nr = nvmeq->dev->ctrl.instance;
1429
1430 if (use_threaded_interrupts) {
1431 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1432 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1433 } else {
1434 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1435 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1436 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001437}
1438
Keith Busch22404272013-07-15 15:02:20 -06001439static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001440{
Keith Busch22404272013-07-15 15:02:20 -06001441 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001442
Keith Busch7be50e92014-09-10 15:48:47 -06001443 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001444 nvmeq->sq_tail = 0;
1445 nvmeq->cq_head = 0;
1446 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001447 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001448 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001449 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001450 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001451 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001452}
1453
1454static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1455{
1456 struct nvme_dev *dev = nvmeq->dev;
1457 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001458
Keith Busch2b25d982014-12-22 12:59:04 -07001459 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001460 result = adapter_alloc_cq(dev, qid, nvmeq);
1461 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001462 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001463
1464 result = adapter_alloc_sq(dev, qid, nvmeq);
1465 if (result < 0)
1466 goto release_cq;
1467
Keith Busch161b8be2017-09-14 13:54:39 -04001468 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001469 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001470 if (result < 0)
1471 goto release_sq;
1472
Keith Busch22404272013-07-15 15:02:20 -06001473 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001474
1475 release_sq:
1476 adapter_delete_sq(dev, qid);
1477 release_cq:
1478 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001479 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480}
1481
Eric Biggersf363b082017-03-30 13:39:16 -07001482static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001483 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001484 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001485 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001486 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001487 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001488 .timeout = nvme_timeout,
1489};
1490
Eric Biggersf363b082017-03-30 13:39:16 -07001491static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001492 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001493 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001494 .init_hctx = nvme_init_hctx,
1495 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001496 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001497 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001498 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001499};
1500
Keith Buschea191d22015-01-07 18:55:49 -07001501static void nvme_dev_remove_admin(struct nvme_dev *dev)
1502{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001503 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001504 /*
1505 * If the controller was reset during removal, it's possible
1506 * user requests may be waiting on a stopped queue. Start the
1507 * queue to flush these to completion.
1508 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001509 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001510 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001511 blk_mq_free_tag_set(&dev->admin_tagset);
1512 }
1513}
1514
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001515static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1516{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001517 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001518 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1519 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001520
Keith Busch38dabe22017-11-07 15:13:10 -07001521 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001522 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001523 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001524 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001525 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001526 dev->admin_tagset.driver_data = dev;
1527
1528 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1529 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001530 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001531
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001532 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1533 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001534 blk_mq_free_tag_set(&dev->admin_tagset);
1535 return -ENOMEM;
1536 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001537 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001538 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001539 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001540 return -ENODEV;
1541 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001542 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001543 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001544
1545 return 0;
1546}
1547
Xu Yu97f6ef62017-05-24 16:39:55 +08001548static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1549{
1550 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1551}
1552
1553static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1554{
1555 struct pci_dev *pdev = to_pci_dev(dev->dev);
1556
1557 if (size <= dev->bar_mapped_size)
1558 return 0;
1559 if (size > pci_resource_len(pdev, 0))
1560 return -ENOMEM;
1561 if (dev->bar)
1562 iounmap(dev->bar);
1563 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1564 if (!dev->bar) {
1565 dev->bar_mapped_size = 0;
1566 return -ENOMEM;
1567 }
1568 dev->bar_mapped_size = size;
1569 dev->dbs = dev->bar + NVME_REG_DBS;
1570
1571 return 0;
1572}
1573
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001574static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001575{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001576 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001577 u32 aqa;
1578 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001579
Xu Yu97f6ef62017-05-24 16:39:55 +08001580 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1581 if (result < 0)
1582 return result;
1583
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001584 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001585 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001586
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001587 if (dev->subsystem &&
1588 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1589 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001590
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001591 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001592 if (result < 0)
1593 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001594
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001595 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001596 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001597 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1598 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001599 if (!nvmeq)
1600 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001601 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001602
1603 aqa = nvmeq->q_depth - 1;
1604 aqa |= aqa << 16;
1605
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001606 writel(aqa, dev->bar + NVME_REG_AQA);
1607 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1608 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001609
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001610 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001611 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001612 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001613
Keith Busch2b25d982014-12-22 12:59:04 -07001614 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001615 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001616 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001617 if (result) {
1618 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001619 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001620 }
Keith Busch025c5572013-05-01 13:07:51 -06001621
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001622 return result;
1623}
1624
Christoph Hellwig749941f2015-11-26 11:46:39 +01001625static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001626{
Keith Busch949928c2015-12-17 17:08:15 -07001627 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001628 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001629
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001630 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001631 /* vector == qid - 1, match nvme_create_queue */
1632 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1633 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001634 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001635 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001636 }
1637 }
Keith Busch42f61422014-03-24 10:46:25 -06001638
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001639 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001640 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001641 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001642 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001643 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001644 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001645
1646 /*
1647 * Ignore failing Create SQ/CQ commands, we can continue with less
1648 * than the desired aount of queues, and even a controller without
1649 * I/O queues an still be used to issue admin commands. This might
1650 * be useful to upgrade a buggy firmware for example.
1651 */
1652 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001653}
1654
Stephen Bates202021c2016-10-05 20:01:12 -06001655static ssize_t nvme_cmb_show(struct device *dev,
1656 struct device_attribute *attr,
1657 char *buf)
1658{
1659 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1660
Stephen Batesc9658092016-12-16 11:54:50 -07001661 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001662 ndev->cmbloc, ndev->cmbsz);
1663}
1664static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1665
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001666static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1667{
1668 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001669 resource_size_t bar_size;
1670 struct pci_dev *pdev = to_pci_dev(dev->dev);
1671 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001672 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001673
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001674 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001675 if (!(NVME_CMB_SZ(dev->cmbsz)))
1676 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001677 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001678
Stephen Bates202021c2016-10-05 20:01:12 -06001679 if (!use_cmb_sqes)
1680 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001681
1682 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1683 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001684 offset = szu * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001685 bar = NVME_CMB_BIR(dev->cmbloc);
1686 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001687
1688 if (offset > bar_size)
1689 return NULL;
1690
1691 /*
1692 * Controllers may support a CMB size larger than their BAR,
1693 * for example, due to being behind a bridge. Reduce the CMB to
1694 * the reported size of the BAR
1695 */
1696 if (size > bar_size - offset)
1697 size = bar_size - offset;
1698
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001699 cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001700 if (!cmb)
1701 return NULL;
1702
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001703 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001704 dev->cmb_size = size;
1705 return cmb;
1706}
1707
1708static inline void nvme_release_cmb(struct nvme_dev *dev)
1709{
1710 if (dev->cmb) {
1711 iounmap(dev->cmb);
1712 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001713 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1714 &dev_attr_cmb.attr, NULL);
1715 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001716 }
1717}
1718
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001719static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001720{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001721 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001722 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001723 int ret;
1724
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001725 memset(&c, 0, sizeof(c));
1726 c.features.opcode = nvme_admin_set_features;
1727 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1728 c.features.dword11 = cpu_to_le32(bits);
1729 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1730 ilog2(dev->ctrl.page_size));
1731 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1732 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1733 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1734
1735 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1736 if (ret) {
1737 dev_warn(dev->ctrl.device,
1738 "failed to set host mem (err %d, flags %#x).\n",
1739 ret, bits);
1740 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001741 return ret;
1742}
1743
1744static void nvme_free_host_mem(struct nvme_dev *dev)
1745{
1746 int i;
1747
1748 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1749 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1750 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1751
1752 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1753 le64_to_cpu(desc->addr));
1754 }
1755
1756 kfree(dev->host_mem_desc_bufs);
1757 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001758 dma_free_coherent(dev->dev,
1759 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1760 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001761 dev->host_mem_descs = NULL;
1762}
1763
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001764static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1765 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001766{
1767 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001768 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001769 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001770 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001771 void **bufs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001772 u64 size = 0, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001773
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001774 tmp = (preferred + chunk_size - 1);
1775 do_div(tmp, chunk_size);
1776 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001777
1778 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1779 max_entries = dev->ctrl.hmmaxd;
1780
Christoph Hellwig4033f352017-08-28 10:47:18 +02001781 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1782 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001783 if (!descs)
1784 goto out;
1785
1786 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1787 if (!bufs)
1788 goto out_free_descs;
1789
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001790 for (size = 0; size < preferred; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001791 dma_addr_t dma_addr;
1792
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001793 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001794 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1795 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1796 if (!bufs[i])
1797 break;
1798
1799 descs[i].addr = cpu_to_le64(dma_addr);
1800 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1801 i++;
1802 }
1803
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001804 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001805 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001806
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001807 dev->nr_host_mem_descs = i;
1808 dev->host_mem_size = size;
1809 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001810 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001811 dev->host_mem_desc_bufs = bufs;
1812 return 0;
1813
1814out_free_bufs:
1815 while (--i >= 0) {
1816 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1817
1818 dma_free_coherent(dev->dev, size, bufs[i],
1819 le64_to_cpu(descs[i].addr));
1820 }
1821
1822 kfree(bufs);
1823out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001824 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1825 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001826out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001827 dev->host_mem_descs = NULL;
1828 return -ENOMEM;
1829}
1830
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001831static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1832{
1833 u32 chunk_size;
1834
1835 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001836 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001837 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001838 chunk_size /= 2) {
1839 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1840 if (!min || dev->host_mem_size >= min)
1841 return 0;
1842 nvme_free_host_mem(dev);
1843 }
1844 }
1845
1846 return -ENOMEM;
1847}
1848
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001849static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001850{
1851 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1852 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1853 u64 min = (u64)dev->ctrl.hmmin * 4096;
1854 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001855 int ret = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001856
1857 preferred = min(preferred, max);
1858 if (min > max) {
1859 dev_warn(dev->ctrl.device,
1860 "min host memory (%lld MiB) above limit (%d MiB).\n",
1861 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1862 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001863 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001864 }
1865
1866 /*
1867 * If we already have a buffer allocated check if we can reuse it.
1868 */
1869 if (dev->host_mem_descs) {
1870 if (dev->host_mem_size >= min)
1871 enable_bits |= NVME_HOST_MEM_RETURN;
1872 else
1873 nvme_free_host_mem(dev);
1874 }
1875
1876 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001877 if (nvme_alloc_host_mem(dev, min, preferred)) {
1878 dev_warn(dev->ctrl.device,
1879 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001880 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001881 }
1882
1883 dev_info(dev->ctrl.device,
1884 "allocated %lld MiB host memory buffer.\n",
1885 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001886 }
1887
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001888 ret = nvme_set_host_mem(dev, enable_bits);
1889 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001891 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001892}
1893
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001894static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001895{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001896 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001897 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001898 int result, nr_io_queues;
1899 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001900
Christoph Hellwig425a17c2017-06-26 12:20:58 +02001901 nr_io_queues = num_present_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001902 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1903 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001904 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001905
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001906 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001907 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001908
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001909 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1910 result = nvme_cmb_qdepth(dev, nr_io_queues,
1911 sizeof(struct nvme_command));
1912 if (result > 0)
1913 dev->q_depth = result;
1914 else
1915 nvme_release_cmb(dev);
1916 }
1917
Xu Yu97f6ef62017-05-24 16:39:55 +08001918 do {
1919 size = db_bar_size(dev, nr_io_queues);
1920 result = nvme_remap_bar(dev, size);
1921 if (!result)
1922 break;
1923 if (!--nr_io_queues)
1924 return -ENOMEM;
1925 } while (1);
1926 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001927
Keith Busch9d713c22013-07-15 15:02:24 -06001928 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001929 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001930
Jens Axboee32efbf2014-11-14 09:49:26 -07001931 /*
1932 * If we enable msix early due to not intx, disable it again before
1933 * setting up the full range we need.
1934 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001935 pci_free_irq_vectors(pdev);
1936 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1937 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1938 if (nr_io_queues <= 0)
1939 return -EIO;
1940 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001941
Matthew Wilcox063a8092013-06-20 10:53:48 -04001942 /*
1943 * Should investigate if there's a performance win from allocating
1944 * more queues than interrupt vectors; it might allow the submission
1945 * path to scale better, even if the receive path is limited by the
1946 * number of interrupts.
1947 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001948
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001949 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001950 if (result) {
1951 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001952 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001953 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001954 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001955}
1956
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001957static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001958{
1959 struct nvme_queue *nvmeq = req->end_io_data;
1960
1961 blk_mq_free_request(req);
1962 complete(&nvmeq->dev->ioq_wait);
1963}
1964
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001965static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001966{
1967 struct nvme_queue *nvmeq = req->end_io_data;
1968
1969 if (!error) {
1970 unsigned long flags;
1971
Ming Lin2e39e0f2016-04-05 10:32:04 -07001972 /*
1973 * We might be called with the AQ q_lock held
1974 * and the I/O queue q_lock should always
1975 * nest inside the AQ one.
1976 */
1977 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1978 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001979 nvme_process_cq(nvmeq);
1980 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1981 }
1982
1983 nvme_del_queue_end(req, error);
1984}
1985
1986static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1987{
1988 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1989 struct request *req;
1990 struct nvme_command cmd;
1991
1992 memset(&cmd, 0, sizeof(cmd));
1993 cmd.delete_queue.opcode = opcode;
1994 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1995
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001996 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001997 if (IS_ERR(req))
1998 return PTR_ERR(req);
1999
2000 req->timeout = ADMIN_TIMEOUT;
2001 req->end_io_data = nvmeq;
2002
2003 blk_execute_rq_nowait(q, NULL, req, false,
2004 opcode == nvme_admin_delete_cq ?
2005 nvme_del_cq_end : nvme_del_queue_end);
2006 return 0;
2007}
2008
Keith Busch70659062016-10-12 09:22:16 -06002009static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002010{
Keith Busch70659062016-10-12 09:22:16 -06002011 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002012 unsigned long timeout;
2013 u8 opcode = nvme_admin_delete_sq;
2014
2015 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002016 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002017
2018 reinit_completion(&dev->ioq_wait);
2019 retry:
2020 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002021 for (; i > 0; i--, sent++)
2022 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002023 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002024
Keith Buschdb3cbff2016-01-12 14:41:17 -07002025 while (sent--) {
2026 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2027 if (timeout == 0)
2028 return;
2029 if (i)
2030 goto retry;
2031 }
2032 opcode = nvme_admin_delete_cq;
2033 }
2034}
2035
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002036/*
2037 * Return: error value if an error occurred setting up the queues or calling
2038 * Identify Device. 0 if these succeeded, even if adding some of the
2039 * namespaces failed. At the moment, these failures are silent. TBD which
2040 * failures should be reported.
2041 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002042static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002043{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002044 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002045 dev->tagset.ops = &nvme_mq_ops;
2046 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2047 dev->tagset.timeout = NVME_IO_TIMEOUT;
2048 dev->tagset.numa_node = dev_to_node(dev->dev);
2049 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002050 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002051 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2052 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2053 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2054 nvme_pci_cmd_size(dev, true));
2055 }
Keith Buschffe77042015-06-08 10:08:15 -06002056 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2057 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002058
Keith Buschffe77042015-06-08 10:08:15 -06002059 if (blk_mq_alloc_tag_set(&dev->tagset))
2060 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002061 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002062
2063 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002064 } else {
2065 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2066
2067 /* Free previously allocated queues that are no longer usable */
2068 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002069 }
Keith Busch949928c2015-12-17 17:08:15 -07002070
Keith Busche1e5e562015-02-19 13:39:03 -07002071 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002072}
2073
Keith Buschb00a7262016-02-24 09:15:52 -07002074static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002075{
Keith Buschb00a7262016-02-24 09:15:52 -07002076 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002077 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002078
2079 if (pci_enable_device_mem(pdev))
2080 return result;
2081
Keith Busch0877cb02013-07-15 15:02:19 -06002082 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002083
Christoph Hellwige75ec752015-05-22 11:12:39 +02002084 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2085 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002086 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002087
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002088 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002089 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002090 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002091 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002092
2093 /*
Keith Buscha5229052016-04-08 16:09:10 -06002094 * Some devices and/or platforms don't advertise or work with INTx
2095 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2096 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002097 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002098 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2099 if (result < 0)
2100 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002101
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002102 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002103
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002104 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002105 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002106 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002107 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002108
2109 /*
2110 * Temporary fix for the Apple controller found in the MacBook8,1 and
2111 * some MacBook7,1 to avoid controller resets and data loss.
2112 */
2113 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2114 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002115 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2116 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002117 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002118 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2119 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002120 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002121 dev->q_depth = 64;
2122 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2123 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002124 }
2125
Stephen Bates202021c2016-10-05 20:01:12 -06002126 /*
2127 * CMBs can currently only exist on >=1.2 PCIe devices. We only
Max Gurtovoy1c78f772017-07-30 01:45:08 +03002128 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
2129 * has no name we can pass NULL as final argument to
2130 * sysfs_add_file_to_group.
Stephen Bates202021c2016-10-05 20:01:12 -06002131 */
2132
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06002133 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002134 dev->cmb = nvme_map_cmb(dev);
Max Gurtovoy1c78f772017-07-30 01:45:08 +03002135 if (dev->cmb) {
Stephen Bates202021c2016-10-05 20:01:12 -06002136 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
2137 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002138 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06002139 "failed to add sysfs attribute for CMB\n");
2140 }
2141 }
2142
Keith Buscha0a34082015-12-07 15:30:31 -07002143 pci_enable_pcie_error_reporting(pdev);
2144 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002145 return 0;
2146
2147 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002148 pci_disable_device(pdev);
2149 return result;
2150}
2151
2152static void nvme_dev_unmap(struct nvme_dev *dev)
2153{
Keith Buschb00a7262016-02-24 09:15:52 -07002154 if (dev->bar)
2155 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002156 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002157}
2158
2159static void nvme_pci_disable(struct nvme_dev *dev)
2160{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002161 struct pci_dev *pdev = to_pci_dev(dev->dev);
2162
Jon Derrickf63572d2017-05-05 14:52:06 -06002163 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002164 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002165
Keith Buscha0a34082015-12-07 15:30:31 -07002166 if (pci_is_enabled(pdev)) {
2167 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002168 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002169 }
Keith Busch4d115422013-12-10 13:10:40 -07002170}
2171
Keith Buscha5cdb682016-01-12 14:41:18 -07002172static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002173{
Keith Busch70659062016-10-12 09:22:16 -06002174 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05002175 bool dead = true;
2176 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002177
Keith Busch77bf25e2015-11-26 12:21:29 +01002178 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002179 if (pci_is_enabled(pdev)) {
2180 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2181
Keith Buschebef7362017-06-27 17:44:05 -06002182 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2183 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002184 nvme_start_freeze(&dev->ctrl);
2185 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2186 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002187 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002188
Keith Busch302ad8c2017-03-01 14:22:12 -05002189 /*
2190 * Give the controller a chance to complete all entered requests if
2191 * doing a safe shutdown.
2192 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002193 if (!dead) {
2194 if (shutdown)
2195 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2196
2197 /*
2198 * If the controller is still alive tell it to stop using the
2199 * host memory buffer. In theory the shutdown / reset should
2200 * make sure that it doesn't access the host memoery anymore,
2201 * but I'd rather be safe than sorry..
2202 */
2203 if (dev->host_mem_descs)
2204 nvme_set_host_mem(dev, 0);
2205
2206 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002207 nvme_stop_queues(&dev->ctrl);
2208
Keith Busch70659062016-10-12 09:22:16 -06002209 queues = dev->online_queues - 1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002210 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002211 nvme_suspend_queue(dev->queues[i]);
2212
Keith Busch302ad8c2017-03-01 14:22:12 -05002213 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002214 /* A device might become IO incapable very soon during
2215 * probe, before the admin queue is configured. Thus,
2216 * queue_count can be 0 here.
2217 */
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002218 if (dev->ctrl.queue_count)
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002219 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002220 } else {
Keith Busch70659062016-10-12 09:22:16 -06002221 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002222 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002223 }
Keith Buschb00a7262016-02-24 09:15:52 -07002224 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002225
Ming Line1958e62016-05-18 14:05:01 -07002226 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2227 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002228
2229 /*
2230 * The driver will not be starting up queues again if shutting down so
2231 * must flush all entered requests to their failed completion to avoid
2232 * deadlocking blk-mq hot-cpu notifier.
2233 */
2234 if (shutdown)
2235 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002236 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002237}
2238
Matthew Wilcox091b6092011-02-10 09:56:01 -05002239static int nvme_setup_prp_pools(struct nvme_dev *dev)
2240{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002241 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002242 PAGE_SIZE, PAGE_SIZE, 0);
2243 if (!dev->prp_page_pool)
2244 return -ENOMEM;
2245
Matthew Wilcox99802a72011-02-10 10:30:34 -05002246 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002247 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002248 256, 256, 0);
2249 if (!dev->prp_small_pool) {
2250 dma_pool_destroy(dev->prp_page_pool);
2251 return -ENOMEM;
2252 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002253 return 0;
2254}
2255
2256static void nvme_release_prp_pools(struct nvme_dev *dev)
2257{
2258 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002259 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002260}
2261
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002262static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002263{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002264 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002265
Helen Koikef9f38e32017-04-10 12:51:07 -03002266 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002267 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002268 if (dev->tagset.tags)
2269 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002270 if (dev->ctrl.admin_q)
2271 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002272 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002273 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002274 kfree(dev);
2275}
2276
Keith Buschf58944e2016-02-24 09:15:55 -07002277static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2278{
Linus Torvalds237045f2016-03-18 17:13:31 -07002279 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002280
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002281 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002282 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002283 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002284 nvme_put_ctrl(&dev->ctrl);
2285}
2286
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002287static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002288{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002289 struct nvme_dev *dev =
2290 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002291 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002292 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002293
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002294 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002295 goto out;
2296
2297 /*
2298 * If we're called to reset a live controller first shut it down before
2299 * moving on.
2300 */
Keith Buschb00a7262016-02-24 09:15:52 -07002301 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002302 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002303
Keith Buschb00a7262016-02-24 09:15:52 -07002304 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002305 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002306 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002307
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002308 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002309 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002310 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002311
Keith Busch0fb59cb2015-01-07 18:55:50 -07002312 result = nvme_alloc_admin_tags(dev);
2313 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002314 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002315
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002316 result = nvme_init_identify(&dev->ctrl);
2317 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002318 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002319
Scott Bauere286bcf2017-02-22 10:15:07 -07002320 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2321 if (!dev->ctrl.opal_dev)
2322 dev->ctrl.opal_dev =
2323 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2324 else if (was_suspend)
2325 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2326 } else {
2327 free_opal_dev(dev->ctrl.opal_dev);
2328 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002329 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002330
Helen Koikef9f38e32017-04-10 12:51:07 -03002331 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2332 result = nvme_dbbuf_dma_alloc(dev);
2333 if (result)
2334 dev_warn(dev->dev,
2335 "unable to allocate dma for dbbuf\n");
2336 }
2337
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002338 if (dev->ctrl.hmpre) {
2339 result = nvme_setup_host_mem(dev);
2340 if (result < 0)
2341 goto out;
2342 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002343
Keith Buschf0b50732013-07-15 15:02:21 -06002344 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002345 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002346 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002347
Keith Busch21f033f2016-04-12 11:13:11 -06002348 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002349 * Keep the controller around but remove all namespaces if we don't have
2350 * any working I/O queue.
2351 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002352 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002353 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002354 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002355 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002356 } else {
Keith Busch25646262016-01-04 09:10:57 -07002357 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002358 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002359 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002360 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002361 }
2362
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002363 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2364 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2365 goto out;
2366 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002367
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002368 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002369 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002370
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002371 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002372 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002373}
2374
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002375static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002376{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002377 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002378 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002379
Keith Busch69d9a992016-02-24 09:15:56 -07002380 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002381 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002382 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002383 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002384}
2385
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002386static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002387{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002388 *val = readl(to_nvme_dev(ctrl)->bar + off);
2389 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002390}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002391
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002392static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2393{
2394 writel(val, to_nvme_dev(ctrl)->bar + off);
2395 return 0;
2396}
2397
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002398static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2399{
2400 *val = readq(to_nvme_dev(ctrl)->bar + off);
2401 return 0;
2402}
2403
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002404static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002405 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002406 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002407 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002408 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002409 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002410 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002411 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002412 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002413};
Keith Busch4cc06522015-06-05 10:30:08 -06002414
Keith Buschb00a7262016-02-24 09:15:52 -07002415static int nvme_dev_map(struct nvme_dev *dev)
2416{
Keith Buschb00a7262016-02-24 09:15:52 -07002417 struct pci_dev *pdev = to_pci_dev(dev->dev);
2418
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002419 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002420 return -ENODEV;
2421
Xu Yu97f6ef62017-05-24 16:39:55 +08002422 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002423 goto release;
2424
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002425 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002426 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002427 pci_release_mem_regions(pdev);
2428 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002429}
2430
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002431static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002432{
2433 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2434 /*
2435 * Several Samsung devices seem to drop off the PCIe bus
2436 * randomly when APST is on and uses the deepest sleep state.
2437 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2438 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2439 * 950 PRO 256GB", but it seems to be restricted to two Dell
2440 * laptops.
2441 */
2442 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2443 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2444 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2445 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002446 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2447 /*
2448 * Samsung SSD 960 EVO drops off the PCIe bus after system
2449 * suspend on a Ryzen board, ASUS PRIME B350M-A.
2450 */
2451 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2452 dmi_match(DMI_BOARD_NAME, "PRIME B350M-A"))
2453 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002454 }
2455
2456 return 0;
2457}
2458
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002459static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002460{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002461 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002462 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002463 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002464
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002465 node = dev_to_node(&pdev->dev);
2466 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002467 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002468
2469 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002470 if (!dev)
2471 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002472 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2473 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002474 if (!dev->queues)
2475 goto free;
2476
Christoph Hellwige75ec752015-05-22 11:12:39 +02002477 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002478 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002479
Keith Buschb00a7262016-02-24 09:15:52 -07002480 result = nvme_dev_map(dev);
2481 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002482 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002483
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002484 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002485 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002486 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002487 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002488
2489 result = nvme_setup_prp_pools(dev);
2490 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002491 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002492
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002493 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002494
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002495 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002496 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002497 if (result)
2498 goto release_pools;
2499
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002500 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002501 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2502
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002503 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002504 return 0;
2505
Keith Busch0877cb02013-07-15 15:02:19 -06002506 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002507 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002508 unmap:
2509 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002510 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002511 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002512 free:
2513 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002514 kfree(dev);
2515 return result;
2516}
2517
Christoph Hellwig775755e2017-06-01 13:10:38 +02002518static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002519{
Keith Buscha6739472014-06-23 16:03:21 -06002520 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002521 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002522}
Keith Buschf0d54a52014-05-02 10:40:43 -06002523
Christoph Hellwig775755e2017-06-01 13:10:38 +02002524static void nvme_reset_done(struct pci_dev *pdev)
2525{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002526 struct nvme_dev *dev = pci_get_drvdata(pdev);
2527 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002528}
2529
Keith Busch09ece142014-01-27 11:29:40 -05002530static void nvme_shutdown(struct pci_dev *pdev)
2531{
2532 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002533 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002534}
2535
Keith Buschf58944e2016-02-24 09:15:55 -07002536/*
2537 * The driver's remove may be called on a device in a partially initialized
2538 * state. This function must not have any dependencies on the device state in
2539 * order to proceed.
2540 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002541static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002542{
2543 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002544
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002545 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2546
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002547 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002548 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002549
Keith Busch6db28ed2017-02-10 18:15:49 -05002550 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002551 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002552 nvme_dev_disable(dev, false);
2553 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002554
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002555 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002556 nvme_stop_ctrl(&dev->ctrl);
2557 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002558 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002559 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002560 nvme_dev_remove_admin(dev);
2561 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002562 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002563 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002564 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002565 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002566}
2567
Keith Busch13880f52016-06-20 09:41:06 -06002568static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2569{
2570 int ret = 0;
2571
2572 if (numvfs == 0) {
2573 if (pci_vfs_assigned(pdev)) {
2574 dev_warn(&pdev->dev,
2575 "Cannot disable SR-IOV VFs while assigned\n");
2576 return -EPERM;
2577 }
2578 pci_disable_sriov(pdev);
2579 return 0;
2580 }
2581
2582 ret = pci_enable_sriov(pdev, numvfs);
2583 return ret ? ret : numvfs;
2584}
2585
Jingoo Han671a6012014-02-13 11:19:14 +09002586#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002587static int nvme_suspend(struct device *dev)
2588{
2589 struct pci_dev *pdev = to_pci_dev(dev);
2590 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2591
Keith Buscha5cdb682016-01-12 14:41:18 -07002592 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002593 return 0;
2594}
2595
2596static int nvme_resume(struct device *dev)
2597{
2598 struct pci_dev *pdev = to_pci_dev(dev);
2599 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002600
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002601 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002602 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002603}
Jingoo Han671a6012014-02-13 11:19:14 +09002604#endif
Keith Buschcd638942013-07-15 15:02:23 -06002605
2606static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002607
Keith Buscha0a34082015-12-07 15:30:31 -07002608static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2609 pci_channel_state_t state)
2610{
2611 struct nvme_dev *dev = pci_get_drvdata(pdev);
2612
2613 /*
2614 * A frozen channel requires a reset. When detected, this method will
2615 * shutdown the controller to quiesce. The controller will be restarted
2616 * after the slot reset through driver's slot_reset callback.
2617 */
Keith Buscha0a34082015-12-07 15:30:31 -07002618 switch (state) {
2619 case pci_channel_io_normal:
2620 return PCI_ERS_RESULT_CAN_RECOVER;
2621 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002622 dev_warn(dev->ctrl.device,
2623 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002624 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002625 return PCI_ERS_RESULT_NEED_RESET;
2626 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002627 dev_warn(dev->ctrl.device,
2628 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002629 return PCI_ERS_RESULT_DISCONNECT;
2630 }
2631 return PCI_ERS_RESULT_NEED_RESET;
2632}
2633
2634static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2635{
2636 struct nvme_dev *dev = pci_get_drvdata(pdev);
2637
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002638 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002639 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002640 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002641 return PCI_ERS_RESULT_RECOVERED;
2642}
2643
2644static void nvme_error_resume(struct pci_dev *pdev)
2645{
2646 pci_cleanup_aer_uncorrect_error_status(pdev);
2647}
2648
Stephen Hemminger1d352032012-09-07 09:33:17 -07002649static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002650 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002651 .slot_reset = nvme_slot_reset,
2652 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002653 .reset_prepare = nvme_reset_prepare,
2654 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002655};
2656
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002657static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002658 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002659 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002660 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002661 { PCI_VDEVICE(INTEL, 0x0a53),
2662 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002663 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002664 { PCI_VDEVICE(INTEL, 0x0a54),
2665 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002666 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002667 { PCI_VDEVICE(INTEL, 0x0a55),
2668 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2669 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002670 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2671 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002672 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2673 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002674 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2675 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002676 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2677 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002678 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2679 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2680 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2681 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002682 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2683 .driver_data = NVME_QUIRK_LIGHTNVM, },
2684 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2685 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002686 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002687 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002688 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002689 { 0, }
2690};
2691MODULE_DEVICE_TABLE(pci, nvme_id_table);
2692
2693static struct pci_driver nvme_driver = {
2694 .name = "nvme",
2695 .id_table = nvme_id_table,
2696 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002697 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002698 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002699 .driver = {
2700 .pm = &nvme_dev_pm_ops,
2701 },
Keith Busch13880f52016-06-20 09:41:06 -06002702 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002703 .err_handler = &nvme_err_handler,
2704};
2705
2706static int __init nvme_init(void)
2707{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002708 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002709}
2710
2711static void __exit nvme_exit(void)
2712{
2713 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002714 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002715 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002716}
2717
2718MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2719MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002720MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002721module_init(nvme_init);
2722module_exit(nvme_exit);