blob: 79b48052ea1101d8741835bcc51e10e7404ea8e7 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050041static int use_threaded_interrupts;
42module_param(use_threaded_interrupts, int, 0);
43
Jon Derrick8ffaadf2015-07-20 10:14:09 -060044static bool use_cmb_sqes = true;
45module_param(use_cmb_sqes, bool, 0644);
46MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
47
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020048static unsigned int max_host_mem_size_mb = 128;
49module_param(max_host_mem_size_mb, uint, 0444);
50MODULE_PARM_DESC(max_host_mem_size_mb,
51 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050052
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070053static unsigned int sgl_threshold = SZ_32K;
54module_param(sgl_threshold, uint, 0644);
55MODULE_PARM_DESC(sgl_threshold,
56 "Use SGLs when average request segment size is larger or equal to "
57 "this size. Use 0 to disable SGLs.");
58
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020078 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060087 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 int q_depth;
89 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080091 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010092 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010093 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020096 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 u64 cmb_size;
98 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060099 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700101 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200102
103 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200112 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200113 struct nvme_host_mem_buf_desc *host_mem_descs;
114 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500115};
116
weiping zhangb27c1e62017-07-10 16:46:59 +0800117static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
118{
119 int n = 0, ret;
120
121 ret = kstrtoint(val, 10, &n);
122 if (ret != 0 || n < 2)
123 return -EINVAL;
124
125 return param_set_int(val, kp);
126}
127
Helen Koikef9f38e32017-04-10 12:51:07 -0300128static inline unsigned int sq_idx(unsigned int qid, u32 stride)
129{
130 return qid * 2 * stride;
131}
132
133static inline unsigned int cq_idx(unsigned int qid, u32 stride)
134{
135 return (qid * 2 + 1) * stride;
136}
137
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100138static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
139{
140 return container_of(ctrl, struct nvme_dev, ctrl);
141}
142
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500144 * An NVM Express queue. Each device has at least two (one for admin
145 * commands and one for I/O commands).
146 */
147struct nvme_queue {
148 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500149 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200150 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500151 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600152 struct nvme_command __iomem *sq_cmds_io;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200153 spinlock_t cq_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600155 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 dma_addr_t sq_dma_addr;
157 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500158 u32 __iomem *q_db;
159 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700160 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500161 u16 sq_tail;
162 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600163 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700164 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400165 u8 cq_phase;
Helen Koikef9f38e32017-04-10 12:51:07 -0300166 u32 *dbbuf_sq_db;
167 u32 *dbbuf_cq_db;
168 u32 *dbbuf_sq_ei;
169 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500170};
171
172/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200173 * The nvme_iod describes the data in an I/O, including the list of PRP
174 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100175 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200176 * allocated to store the PRP list.
177 */
178struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800179 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100180 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700181 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100182 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200183 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200184 int nents; /* Used in scatterlist */
185 int length; /* Of data, in bytes */
186 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900187 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100188 struct scatterlist *sg;
189 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500190};
191
192/*
193 * Check we didin't inadvertently grow the command struct
194 */
195static inline void _nvme_check_size(void)
196{
197 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
201 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400202 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700203 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500204 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200205 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
206 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500207 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600208 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300209 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
210}
211
212static inline unsigned int nvme_dbbuf_size(u32 stride)
213{
214 return ((num_possible_cpus() + 1) * 8 * stride);
215}
216
217static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
218{
219 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
220
221 if (dev->dbbuf_dbs)
222 return 0;
223
224 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
225 &dev->dbbuf_dbs_dma_addr,
226 GFP_KERNEL);
227 if (!dev->dbbuf_dbs)
228 return -ENOMEM;
229 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
230 &dev->dbbuf_eis_dma_addr,
231 GFP_KERNEL);
232 if (!dev->dbbuf_eis) {
233 dma_free_coherent(dev->dev, mem_size,
234 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
235 dev->dbbuf_dbs = NULL;
236 return -ENOMEM;
237 }
238
239 return 0;
240}
241
242static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
243{
244 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
245
246 if (dev->dbbuf_dbs) {
247 dma_free_coherent(dev->dev, mem_size,
248 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
249 dev->dbbuf_dbs = NULL;
250 }
251 if (dev->dbbuf_eis) {
252 dma_free_coherent(dev->dev, mem_size,
253 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
254 dev->dbbuf_eis = NULL;
255 }
256}
257
258static void nvme_dbbuf_init(struct nvme_dev *dev,
259 struct nvme_queue *nvmeq, int qid)
260{
261 if (!dev->dbbuf_dbs || !qid)
262 return;
263
264 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
266 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
267 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
268}
269
270static void nvme_dbbuf_set(struct nvme_dev *dev)
271{
272 struct nvme_command c;
273
274 if (!dev->dbbuf_dbs)
275 return;
276
277 memset(&c, 0, sizeof(c));
278 c.dbbuf.opcode = nvme_admin_dbbuf;
279 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
280 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
281
282 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200283 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300284 /* Free memory and continue on */
285 nvme_dbbuf_dma_free(dev);
286 }
287}
288
289static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
290{
291 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
292}
293
294/* Update dbbuf and return true if an MMIO is required */
295static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
296 volatile u32 *dbbuf_ei)
297{
298 if (dbbuf_db) {
299 u16 old_value;
300
301 /*
302 * Ensure that the queue is written before updating
303 * the doorbell in memory
304 */
305 wmb();
306
307 old_value = *dbbuf_db;
308 *dbbuf_db = value;
309
310 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
311 return false;
312 }
313
314 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500315}
316
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700317/*
318 * Max size of iod being embedded in the request payload
319 */
320#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100321#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700322
323/*
324 * Will slightly overestimate the number of pages needed. This is OK
325 * as it only leads to a small amount of wasted memory for the lifetime of
326 * the I/O.
327 */
328static int nvme_npages(unsigned size, struct nvme_dev *dev)
329{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100330 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
331 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700332 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
333}
334
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700335/*
336 * Calculates the number of pages needed for the SGL segments. For example a 4k
337 * page can accommodate 256 SGL descriptors.
338 */
339static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100340{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700341 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100342}
343
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700344static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
345 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700346{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700347 size_t alloc_size;
348
349 if (use_sgl)
350 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
351 else
352 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
353
354 return alloc_size + sizeof(struct scatterlist) * nseg;
355}
356
357static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
358{
359 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
360 NVME_INT_BYTES(dev), NVME_INT_PAGES,
361 use_sgl);
362
363 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700364}
365
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700366static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
367 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500368{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700369 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200370 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371
Keith Busch42483222015-06-01 09:29:54 -0600372 WARN_ON(hctx_idx != 0);
373 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
374 WARN_ON(nvmeq->tags);
375
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600377 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500379}
380
Keith Busch4af0e212015-06-08 10:08:13 -0600381static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
382{
383 struct nvme_queue *nvmeq = hctx->driver_data;
384
385 nvmeq->tags = NULL;
386}
387
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700388static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
389 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500390{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700391 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200392 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500393
Keith Busch42483222015-06-01 09:29:54 -0600394 if (!nvmeq->tags)
395 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396
Keith Busch42483222015-06-01 09:29:54 -0600397 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700398 hctx->driver_data = nvmeq;
399 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500400}
401
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600402static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
403 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600405 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100406 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200407 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200408 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409
410 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100411 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 return 0;
413}
414
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200415static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
416{
417 struct nvme_dev *dev = set->driver_data;
418
Keith Busch22b55602018-04-12 09:16:10 -0600419 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
420 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200421}
422
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100424 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500425 * @nvmeq: The queue to use
426 * @cmd: The command to send
427 *
428 * Safe to use from interrupt context
429 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530430static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
431 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500432{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700433 u16 tail = nvmeq->sq_tail;
434
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600435 if (nvmeq->sq_cmds_io)
436 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
437 else
438 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
439
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500440 if (++tail == nvmeq->q_depth)
441 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300442 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
443 nvmeq->dbbuf_sq_ei))
444 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500445 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500446}
447
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700448static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700449{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100450 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700451 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700452}
453
Minwoo Im955b1b52017-12-20 16:30:50 +0900454static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
455{
456 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100457 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900458 unsigned int avg_seg_size;
459
Keith Busch20469a32018-01-17 22:04:37 +0100460 if (nseg == 0)
461 return false;
462
463 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900464
465 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
466 return false;
467 if (!iod->nvmeq->qid)
468 return false;
469 if (!sgl_threshold || avg_seg_size < sgl_threshold)
470 return false;
471 return true;
472}
473
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200474static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500475{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100476 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700477 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100478 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500479
Minwoo Im955b1b52017-12-20 16:30:50 +0900480 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
481
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100482 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700483 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
484 iod->use_sgl);
485
486 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100487 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200488 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100489 } else {
490 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700491 }
492
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100493 iod->aborted = 0;
494 iod->npages = -1;
495 iod->nents = 0;
496 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700497
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200498 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700499}
500
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100501static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500502{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100503 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700504 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
505 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
506
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500507 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500508
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500509 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700510 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
511 dma_addr);
512
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500513 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700514 void *addr = nvme_pci_iod_list(req)[i];
515
516 if (iod->use_sgl) {
517 struct nvme_sgl_desc *sg_list = addr;
518
519 next_dma_addr =
520 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
521 } else {
522 __le64 *prp_list = addr;
523
524 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
525 }
526
527 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
528 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500529 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700530
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100531 if (iod->sg != iod->inline_sg)
532 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600533}
534
Keith Busch52b68d72015-02-23 09:16:21 -0700535#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700536static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
537{
538 if (be32_to_cpu(pi->ref_tag) == v)
539 pi->ref_tag = cpu_to_be32(p);
540}
541
542static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
543{
544 if (be32_to_cpu(pi->ref_tag) == p)
545 pi->ref_tag = cpu_to_be32(v);
546}
547
548/**
549 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
550 *
551 * The virtual start sector is the one that was originally submitted by the
552 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
553 * start sector may be different. Remap protection information to match the
554 * physical LBA on writes, and back to the original seed on reads.
555 *
556 * Type 0 and 3 do not have a ref tag, so no remapping required.
557 */
558static void nvme_dif_remap(struct request *req,
559 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
560{
561 struct nvme_ns *ns = req->rq_disk->private_data;
562 struct bio_integrity_payload *bip;
563 struct t10_pi_tuple *pi;
564 void *p, *pmap;
565 u32 i, nlb, ts, phys, virt;
566
567 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
568 return;
569
570 bip = bio_integrity(req->bio);
571 if (!bip)
572 return;
573
574 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700575
576 p = pmap;
577 virt = bip_get_seed(bip);
578 phys = nvme_block_nr(ns, blk_rq_pos(req));
579 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400580 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700581
582 for (i = 0; i < nlb; i++, virt++, phys++) {
583 pi = (struct t10_pi_tuple *)p;
584 dif_swap(phys, virt, pi);
585 p += ts;
586 }
587 kunmap_atomic(pmap);
588}
Keith Busch52b68d72015-02-23 09:16:21 -0700589#else /* CONFIG_BLK_DEV_INTEGRITY */
590static void nvme_dif_remap(struct request *req,
591 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
592{
593}
594static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
595{
596}
597static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
598{
599}
Keith Busch52b68d72015-02-23 09:16:21 -0700600#endif
601
Keith Buschd0877472017-09-15 13:05:38 -0400602static void nvme_print_sgl(struct scatterlist *sgl, int nents)
603{
604 int i;
605 struct scatterlist *sg;
606
607 for_each_sg(sgl, sg, nents, i) {
608 dma_addr_t phys = sg_phys(sg);
609 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
610 "dma_address:%pad dma_length:%d\n",
611 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
612 sg_dma_len(sg));
613 }
614}
615
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700616static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
617 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500618{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100619 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500620 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100621 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500622 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500623 int dma_len = sg_dma_len(sg);
624 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100625 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500626 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500627 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700628 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500629 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500630 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500631
Keith Busch1d090622014-06-23 11:34:01 -0600632 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200633 if (length <= 0) {
634 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700635 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200636 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500637
Keith Busch1d090622014-06-23 11:34:01 -0600638 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500639 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600640 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500641 } else {
642 sg = sg_next(sg);
643 dma_addr = sg_dma_address(sg);
644 dma_len = sg_dma_len(sg);
645 }
646
Keith Busch1d090622014-06-23 11:34:01 -0600647 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600648 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700649 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500650 }
651
Keith Busch1d090622014-06-23 11:34:01 -0600652 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500653 if (nprps <= (256 / 8)) {
654 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500655 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500656 } else {
657 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500658 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500659 }
660
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200661 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400662 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600663 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500664 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400665 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400666 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500667 list[0] = prp_list;
668 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 i = 0;
670 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600671 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500672 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200673 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500674 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400675 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500676 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400677 prp_list[0] = old_prp_list[i - 1];
678 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
679 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 }
681 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600682 dma_len -= page_size;
683 dma_addr += page_size;
684 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500685 if (length <= 0)
686 break;
687 if (dma_len > 0)
688 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400689 if (unlikely(dma_len < 0))
690 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500691 sg = sg_next(sg);
692 dma_addr = sg_dma_address(sg);
693 dma_len = sg_dma_len(sg);
694 }
695
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700696done:
697 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
698 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
699
Keith Busch86eea282017-07-12 15:59:07 -0400700 return BLK_STS_OK;
701
702 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400703 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
704 "Invalid SGL for payload:%d nents:%d\n",
705 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400706 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500707}
708
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700709static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
710 struct scatterlist *sg)
711{
712 sge->addr = cpu_to_le64(sg_dma_address(sg));
713 sge->length = cpu_to_le32(sg_dma_len(sg));
714 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
715}
716
717static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
718 dma_addr_t dma_addr, int entries)
719{
720 sge->addr = cpu_to_le64(dma_addr);
721 if (entries < SGES_PER_PAGE) {
722 sge->length = cpu_to_le32(entries * sizeof(*sge));
723 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
724 } else {
725 sge->length = cpu_to_le32(PAGE_SIZE);
726 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
727 }
728}
729
730static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100731 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700732{
733 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700734 struct dma_pool *pool;
735 struct nvme_sgl_desc *sg_list;
736 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700737 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100738 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700739
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700740 /* setting the transfer type as SGL */
741 cmd->flags = NVME_CMD_SGL_METABUF;
742
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100743 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700744 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
745 return BLK_STS_OK;
746 }
747
748 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
749 pool = dev->prp_small_pool;
750 iod->npages = 0;
751 } else {
752 pool = dev->prp_page_pool;
753 iod->npages = 1;
754 }
755
756 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
757 if (!sg_list) {
758 iod->npages = -1;
759 return BLK_STS_RESOURCE;
760 }
761
762 nvme_pci_iod_list(req)[0] = sg_list;
763 iod->first_dma = sgl_dma;
764
765 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
766
767 do {
768 if (i == SGES_PER_PAGE) {
769 struct nvme_sgl_desc *old_sg_desc = sg_list;
770 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
771
772 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
773 if (!sg_list)
774 return BLK_STS_RESOURCE;
775
776 i = 0;
777 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
778 sg_list[i++] = *link;
779 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
780 }
781
782 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700783 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100784 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700785
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700786 return BLK_STS_OK;
787}
788
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200789static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100790 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200791{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100792 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200793 struct request_queue *q = req->q;
794 enum dma_data_direction dma_dir = rq_data_dir(req) ?
795 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200796 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100797 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200798
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700799 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200800 iod->nents = blk_rq_map_sg(q, req, iod->sg);
801 if (!iod->nents)
802 goto out;
803
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200804 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100805 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
806 DMA_ATTR_NO_WARN);
807 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200808 goto out;
809
Minwoo Im955b1b52017-12-20 16:30:50 +0900810 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100811 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700812 else
813 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
814
Keith Busch86eea282017-07-12 15:59:07 -0400815 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200816 goto out_unmap;
817
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200818 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200819 if (blk_integrity_rq(req)) {
820 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
821 goto out_unmap;
822
Christoph Hellwigbf684052015-10-26 17:12:51 +0900823 sg_init_table(&iod->meta_sg, 1);
824 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200825 goto out_unmap;
826
Keith Buschb5d8af52017-08-29 17:46:02 -0400827 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200828 nvme_dif_remap(req, nvme_dif_prep);
829
Christoph Hellwigbf684052015-10-26 17:12:51 +0900830 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200831 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200832 }
833
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200834 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900835 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200836 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200837
838out_unmap:
839 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
840out:
841 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200842}
843
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100844static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100845{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100846 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100847 enum dma_data_direction dma_dir = rq_data_dir(req) ?
848 DMA_TO_DEVICE : DMA_FROM_DEVICE;
849
850 if (iod->nents) {
851 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
852 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400853 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100854 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900855 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100856 }
857 }
858
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700859 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100860 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500861}
862
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700863/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200864 * NOTE: ns is NULL when called on the admin queue.
865 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200866static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700867 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600868{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700869 struct nvme_ns *ns = hctx->queue->queuedata;
870 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200871 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700872 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200873 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200874 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700875
Jens Axboed1f06f42018-05-17 18:31:49 +0200876 /*
877 * We should not need to do this, but we're still using this to
878 * ensure we can drain requests on a dying queue.
879 */
880 if (unlikely(nvmeq->cq_vector < 0))
881 return BLK_STS_IOERR;
882
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700883 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200884 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100885 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600886
Christoph Hellwigb131c612017-01-13 12:29:12 +0100887 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200888 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700889 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600890
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200891 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100892 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200893 if (ret)
894 goto out_cleanup_iod;
895 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700896
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100897 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200898
Jens Axboe1eae3492018-05-17 18:31:52 +0200899 spin_lock(&nvmeq->sq_lock);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200900 __nvme_submit_cmd(nvmeq, &cmnd);
Jens Axboe1eae3492018-05-17 18:31:52 +0200901 spin_unlock(&nvmeq->sq_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200902 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700903out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100904 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700905out_free_cmd:
906 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200907 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500909
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200910static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100911{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100912 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100913
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200914 nvme_unmap_data(iod->nvmeq->dev, req);
915 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500916}
917
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100918/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600919static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100920{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600921 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
922 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100923}
924
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300925static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500926{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300927 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500928
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300929 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300930 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
931 nvmeq->dbbuf_cq_ei))
932 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300933 }
934}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500935
Jens Axboe5cb525c2018-05-17 18:31:50 +0200936static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300937{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200938 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300939 struct request *req;
940
941 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
942 dev_warn(nvmeq->dev->ctrl.device,
943 "invalid id %d completed on queue %d\n",
944 cqe->command_id, le16_to_cpu(cqe->sq_id));
945 return;
946 }
947
948 /*
949 * AEN requests are special as they don't time out and can
950 * survive any kind of queue freeze and often don't respond to
951 * aborts. We don't even bother to allocate a struct request
952 * for them but rather special case them here.
953 */
954 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700955 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300956 nvme_complete_async_event(&nvmeq->dev->ctrl,
957 cqe->status, &cqe->result);
958 return;
959 }
960
961 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
962 nvme_end_request(req, cqe->status, cqe->result);
963}
964
Jens Axboe5cb525c2018-05-17 18:31:50 +0200965static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500966{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200967 while (start != end) {
968 nvme_handle_cqe(nvmeq, start);
969 if (++start == nvmeq->q_depth)
970 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300971 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700972}
973
Jens Axboe5cb525c2018-05-17 18:31:50 +0200974static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700975{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200976 if (++nvmeq->cq_head == nvmeq->q_depth) {
977 nvmeq->cq_head = 0;
978 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500979 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200980}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500981
Jens Axboe5cb525c2018-05-17 18:31:50 +0200982static inline bool nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
983 u16 *end, int tag)
984{
985 bool found = false;
986
987 *start = nvmeq->cq_head;
988 while (!found && nvme_cqe_pending(nvmeq)) {
989 if (nvmeq->cqes[nvmeq->cq_head].command_id == tag)
990 found = true;
991 nvme_update_cq_head(nvmeq);
992 }
993 *end = nvmeq->cq_head;
994
995 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300996 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500998}
999
1000static irqreturn_t nvme_irq(int irq, void *data)
1001{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001002 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001003 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001004 u16 start, end;
1005
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001006 spin_lock(&nvmeq->cq_lock);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001007 if (nvmeq->cq_head != nvmeq->last_cq_head)
1008 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001009 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001010 nvmeq->last_cq_head = nvmeq->cq_head;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001011 spin_unlock(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001012
Jens Axboe68fa9db2018-05-21 08:41:52 -06001013 if (start != end) {
1014 nvme_complete_cqes(nvmeq, start, end);
1015 return IRQ_HANDLED;
1016 }
1017
1018 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001019}
1020
1021static irqreturn_t nvme_irq_check(int irq, void *data)
1022{
1023 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001024 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001025 return IRQ_WAKE_THREAD;
1026 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001027}
1028
Keith Busch7776db12017-02-24 17:59:28 -05001029static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001030{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001031 u16 start, end;
1032 bool found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001033
Christoph Hellwig750dde42018-05-18 08:37:04 -06001034 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001035 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001036
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001037 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001038 found = nvme_process_cq(nvmeq, &start, &end, tag);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001039 spin_unlock_irq(&nvmeq->cq_lock);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001040
Jens Axboe5cb525c2018-05-17 18:31:50 +02001041 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001042 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001043}
1044
Keith Busch7776db12017-02-24 17:59:28 -05001045static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1046{
1047 struct nvme_queue *nvmeq = hctx->driver_data;
1048
1049 return __nvme_poll(nvmeq, tag);
1050}
1051
Keith Buschad22c352017-11-07 15:13:12 -07001052static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001053{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001054 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001055 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001056 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001057
1058 memset(&c, 0, sizeof(c));
1059 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001060 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001061
Jens Axboe1eae3492018-05-17 18:31:52 +02001062 spin_lock(&nvmeq->sq_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001063 __nvme_submit_cmd(nvmeq, &c);
Jens Axboe1eae3492018-05-17 18:31:52 +02001064 spin_unlock(&nvmeq->sq_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001065}
1066
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001067static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1068{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001069 struct nvme_command c;
1070
1071 memset(&c, 0, sizeof(c));
1072 c.delete_queue.opcode = opcode;
1073 c.delete_queue.qid = cpu_to_le16(id);
1074
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001075 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001076}
1077
1078static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001079 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001080{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001081 struct nvme_command c;
1082 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1083
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001084 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001085 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001086 * is attached to the request.
1087 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001088 memset(&c, 0, sizeof(c));
1089 c.create_cq.opcode = nvme_admin_create_cq;
1090 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1091 c.create_cq.cqid = cpu_to_le16(qid);
1092 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1093 c.create_cq.cq_flags = cpu_to_le16(flags);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001094 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001095
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001096 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097}
1098
1099static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1100 struct nvme_queue *nvmeq)
1101{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001102 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001103 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001104
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001105 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001106 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001107 * is attached to the request.
1108 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001109 memset(&c, 0, sizeof(c));
1110 c.create_sq.opcode = nvme_admin_create_sq;
1111 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1112 c.create_sq.sqid = cpu_to_le16(qid);
1113 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1114 c.create_sq.sq_flags = cpu_to_le16(flags);
1115 c.create_sq.cqid = cpu_to_le16(qid);
1116
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001117 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001118}
1119
1120static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1121{
1122 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1123}
1124
1125static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1126{
1127 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1128}
1129
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001130static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001131{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001132 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1133 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001134
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001135 dev_warn(nvmeq->dev->ctrl.device,
1136 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001137 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001138 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001139}
1140
Keith Buschb2a0eb12017-06-07 20:32:50 +02001141static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1142{
1143
1144 /* If true, indicates loss of adapter communication, possibly by a
1145 * NVMe Subsystem reset.
1146 */
1147 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1148
Jianchao Wangad700622018-01-22 22:03:16 +08001149 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1150 switch (dev->ctrl.state) {
1151 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001152 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001153 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001154 default:
1155 break;
1156 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001157
1158 /* We shouldn't reset unless the controller is on fatal error state
1159 * _or_ if we lost the communication with it.
1160 */
1161 if (!(csts & NVME_CSTS_CFS) && !nssro)
1162 return false;
1163
Keith Buschb2a0eb12017-06-07 20:32:50 +02001164 return true;
1165}
1166
1167static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1168{
1169 /* Read a config register to help see what died. */
1170 u16 pci_status;
1171 int result;
1172
1173 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1174 &pci_status);
1175 if (result == PCIBIOS_SUCCESSFUL)
1176 dev_warn(dev->ctrl.device,
1177 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1178 csts, pci_status);
1179 else
1180 dev_warn(dev->ctrl.device,
1181 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1182 csts, result);
1183}
1184
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001185static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001186{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001187 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1188 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001189 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001190 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001191 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001192 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1193
Wen Xiong651438b2018-02-15 14:05:10 -06001194 /* If PCI error recovery process is happening, we cannot reset or
1195 * the recovery mechanism will surely fail.
1196 */
1197 mb();
1198 if (pci_channel_offline(to_pci_dev(dev->dev)))
1199 return BLK_EH_RESET_TIMER;
1200
Keith Buschb2a0eb12017-06-07 20:32:50 +02001201 /*
1202 * Reset immediately if the controller is failed
1203 */
1204 if (nvme_should_reset(dev, csts)) {
1205 nvme_warn_reset(dev, csts);
1206 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001207 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001208 return BLK_EH_HANDLED;
1209 }
Keith Buschc30341d2013-12-10 13:10:38 -07001210
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001211 /*
Keith Busch7776db12017-02-24 17:59:28 -05001212 * Did we miss an interrupt?
1213 */
1214 if (__nvme_poll(nvmeq, req->tag)) {
1215 dev_warn(dev->ctrl.device,
1216 "I/O %d QID %d timeout, completion polled\n",
1217 req->tag, nvmeq->qid);
1218 return BLK_EH_HANDLED;
1219 }
1220
1221 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001222 * Shutdown immediately if controller times out while starting. The
1223 * reset work will see the pci device disabled when it gets the forced
1224 * cancellation error. All outstanding requests are completed on
1225 * shutdown, so we return BLK_EH_HANDLED.
1226 */
Keith Busch42441402018-02-08 08:55:34 -07001227 switch (dev->ctrl.state) {
1228 case NVME_CTRL_CONNECTING:
1229 case NVME_CTRL_RESETTING:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001230 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001231 "I/O %d QID %d timeout, disable controller\n",
1232 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001233 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001234 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001235 return BLK_EH_HANDLED;
Keith Busch42441402018-02-08 08:55:34 -07001236 default:
1237 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001238 }
1239
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001240 /*
1241 * Shutdown the controller immediately and schedule a reset if the
1242 * command was already aborted once before and still hasn't been
1243 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001244 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001245 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001246 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001247 "I/O %d QID %d timeout, reset controller\n",
1248 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001249 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001250 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001251
Keith Busche1569a12015-11-26 12:11:07 +01001252 /*
1253 * Mark the request as handled, since the inline shutdown
1254 * forces all outstanding requests to complete.
1255 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001256 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001257 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001258 }
Keith Buschc30341d2013-12-10 13:10:38 -07001259
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001260 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1261 atomic_inc(&dev->ctrl.abort_limit);
1262 return BLK_EH_RESET_TIMER;
1263 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001264 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001265
Keith Buschc30341d2013-12-10 13:10:38 -07001266 memset(&cmd, 0, sizeof(cmd));
1267 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001268 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001269 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001270
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001271 dev_warn(nvmeq->dev->ctrl.device,
1272 "I/O %d QID %d timeout, aborting\n",
1273 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001274
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001275 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001276 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001277 if (IS_ERR(abort_req)) {
1278 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001279 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001280 }
Keith Buschc30341d2013-12-10 13:10:38 -07001281
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001282 abort_req->timeout = ADMIN_TIMEOUT;
1283 abort_req->end_io_data = NULL;
1284 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001285
Keith Busch7a509a62015-01-07 18:55:53 -07001286 /*
1287 * The aborted req will be completed on receiving the abort req.
1288 * We enable the timer again. If hit twice, it'll cause a device reset,
1289 * as the device then is in a faulty state.
1290 */
Keith Busch07836e62015-02-19 10:34:48 -07001291 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001292}
1293
Keith Buschf435c282014-07-07 09:14:42 -06001294static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001295{
1296 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1297 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001298 if (nvmeq->sq_cmds)
1299 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001300 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001301}
1302
Keith Buscha1a5ef92013-12-16 13:50:00 -05001303static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001304{
1305 int i;
1306
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001307 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001308 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001309 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001310 }
Keith Busch22404272013-07-15 15:02:20 -06001311}
1312
Keith Busch4d115422013-12-10 13:10:40 -07001313/**
1314 * nvme_suspend_queue - put queue into suspended state
1315 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001316 */
1317static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001318{
Keith Busch2b25d982014-12-22 12:59:04 -07001319 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001320
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001321 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001322 if (nvmeq->cq_vector == -1) {
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001323 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001324 return 1;
1325 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001326 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001327 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001328 nvmeq->cq_vector = -1;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001329 spin_unlock_irq(&nvmeq->cq_lock);
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001330
Jens Axboed1f06f42018-05-17 18:31:49 +02001331 /*
1332 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1333 * having to grab the lock.
1334 */
1335 mb();
1336
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001337 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001338 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001339
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001340 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001341
Keith Busch4d115422013-12-10 13:10:40 -07001342 return 0;
1343}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001344
Keith Buscha5cdb682016-01-12 14:41:18 -07001345static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001346{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001347 struct nvme_queue *nvmeq = &dev->queues[0];
Jens Axboe5cb525c2018-05-17 18:31:50 +02001348 u16 start, end;
Keith Busch4d115422013-12-10 13:10:40 -07001349
Keith Buscha5cdb682016-01-12 14:41:18 -07001350 if (shutdown)
1351 nvme_shutdown_ctrl(&dev->ctrl);
1352 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001353 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001354
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001355 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001356 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001357 spin_unlock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001358
1359 nvme_complete_cqes(nvmeq, start, end);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001360}
1361
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001362static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1363 int entry_size)
1364{
1365 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001366 unsigned q_size_aligned = roundup(q_depth * entry_size,
1367 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001368
1369 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001370 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001371 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001372 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001373
1374 /*
1375 * Ensure the reduced q_depth is above some threshold where it
1376 * would be better to map queues in system memory with the
1377 * original depth
1378 */
1379 if (q_depth < 64)
1380 return -ENOMEM;
1381 }
1382
1383 return q_depth;
1384}
1385
1386static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1387 int qid, int depth)
1388{
Keith Busch815c6702018-02-13 05:44:44 -07001389 /* CMB SQEs will be mapped before creation */
1390 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1391 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001392
Keith Busch815c6702018-02-13 05:44:44 -07001393 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1394 &nvmeq->sq_dma_addr, GFP_KERNEL);
1395 if (!nvmeq->sq_cmds)
1396 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001397 return 0;
1398}
1399
Keith Buscha6ff7262018-04-12 09:16:09 -06001400static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001401{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001402 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001403
Keith Busch62314e42018-01-23 09:16:19 -07001404 if (dev->ctrl.queue_count > qid)
1405 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001406
Christoph Hellwige75ec752015-05-22 11:12:39 +02001407 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001408 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409 if (!nvmeq->cqes)
1410 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001411
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001412 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001413 goto free_cqdma;
1414
Christoph Hellwige75ec752015-05-22 11:12:39 +02001415 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001416 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001417 spin_lock_init(&nvmeq->sq_lock);
1418 spin_lock_init(&nvmeq->cq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001419 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001420 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001421 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001422 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001423 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001424 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001425 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001426
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001427 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001428
1429 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001430 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001431 nvmeq->cq_dma_addr);
1432 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001433 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001434}
1435
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001436static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001437{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001438 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1439 int nr = nvmeq->dev->ctrl.instance;
1440
1441 if (use_threaded_interrupts) {
1442 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1443 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1444 } else {
1445 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1446 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1447 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001448}
1449
Keith Busch22404272013-07-15 15:02:20 -06001450static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001451{
Keith Busch22404272013-07-15 15:02:20 -06001452 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001453
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001454 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001455 nvmeq->sq_tail = 0;
1456 nvmeq->cq_head = 0;
1457 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001458 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001459 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001460 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001461 dev->online_queues++;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001462 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001463}
1464
1465static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1466{
1467 struct nvme_dev *dev = nvmeq->dev;
1468 int result;
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001469 s16 vector;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001470
Keith Busch815c6702018-02-13 05:44:44 -07001471 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1472 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1473 dev->ctrl.page_size);
1474 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1475 nvmeq->sq_cmds_io = dev->cmb + offset;
1476 }
1477
Keith Busch22b55602018-04-12 09:16:10 -06001478 /*
1479 * A queue's vector matches the queue identifier unless the controller
1480 * has only one vector available.
1481 */
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001482 vector = dev->num_vecs == 1 ? 0 : qid;
1483 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484 if (result < 0)
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001485 goto out;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001486
1487 result = adapter_alloc_sq(dev, qid, nvmeq);
1488 if (result < 0)
1489 goto release_cq;
1490
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001491 /*
1492 * Set cq_vector after alloc cq/sq, otherwise nvme_suspend_queue will
1493 * invoke free_irq for it and cause a 'Trying to free already-free IRQ
1494 * xxx' warning if the create CQ/SQ command times out.
1495 */
1496 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001497 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001498 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001499 if (result < 0)
1500 goto release_sq;
1501
Keith Busch22404272013-07-15 15:02:20 -06001502 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001503
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001504release_sq:
1505 nvmeq->cq_vector = -1;
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001506 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001507 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001508release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001509 adapter_delete_cq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001510out:
Keith Busch22404272013-07-15 15:02:20 -06001511 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001512}
1513
Eric Biggersf363b082017-03-30 13:39:16 -07001514static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001515 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001516 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001517 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001518 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001519 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001520 .timeout = nvme_timeout,
1521};
1522
Eric Biggersf363b082017-03-30 13:39:16 -07001523static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001524 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001525 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001526 .init_hctx = nvme_init_hctx,
1527 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001528 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001529 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001530 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001531};
1532
Keith Buschea191d22015-01-07 18:55:49 -07001533static void nvme_dev_remove_admin(struct nvme_dev *dev)
1534{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001535 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001536 /*
1537 * If the controller was reset during removal, it's possible
1538 * user requests may be waiting on a stopped queue. Start the
1539 * queue to flush these to completion.
1540 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001541 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001542 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001543 blk_mq_free_tag_set(&dev->admin_tagset);
1544 }
1545}
1546
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001547static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1548{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001549 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001550 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1551 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001552
Keith Busch38dabe22017-11-07 15:13:10 -07001553 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001554 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001555 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001556 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001557 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001558 dev->admin_tagset.driver_data = dev;
1559
1560 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1561 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001562 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001563
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001564 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1565 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001566 blk_mq_free_tag_set(&dev->admin_tagset);
1567 return -ENOMEM;
1568 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001569 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001570 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001571 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001572 return -ENODEV;
1573 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001574 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001575 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001576
1577 return 0;
1578}
1579
Xu Yu97f6ef62017-05-24 16:39:55 +08001580static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1581{
1582 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1583}
1584
1585static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1586{
1587 struct pci_dev *pdev = to_pci_dev(dev->dev);
1588
1589 if (size <= dev->bar_mapped_size)
1590 return 0;
1591 if (size > pci_resource_len(pdev, 0))
1592 return -ENOMEM;
1593 if (dev->bar)
1594 iounmap(dev->bar);
1595 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1596 if (!dev->bar) {
1597 dev->bar_mapped_size = 0;
1598 return -ENOMEM;
1599 }
1600 dev->bar_mapped_size = size;
1601 dev->dbs = dev->bar + NVME_REG_DBS;
1602
1603 return 0;
1604}
1605
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001606static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001607{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001608 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001609 u32 aqa;
1610 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001611
Xu Yu97f6ef62017-05-24 16:39:55 +08001612 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1613 if (result < 0)
1614 return result;
1615
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001616 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001617 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001618
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001619 if (dev->subsystem &&
1620 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1621 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001622
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001623 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001624 if (result < 0)
1625 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001626
Keith Buscha6ff7262018-04-12 09:16:09 -06001627 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001628 if (result)
1629 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001630
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001631 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001632 aqa = nvmeq->q_depth - 1;
1633 aqa |= aqa << 16;
1634
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001635 writel(aqa, dev->bar + NVME_REG_AQA);
1636 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1637 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001638
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001639 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001640 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001641 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001642
Keith Busch2b25d982014-12-22 12:59:04 -07001643 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001644 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001645 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001646 if (result) {
1647 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001648 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001649 }
Keith Busch025c5572013-05-01 13:07:51 -06001650
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001651 return result;
1652}
1653
Christoph Hellwig749941f2015-11-26 11:46:39 +01001654static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001655{
Keith Busch949928c2015-12-17 17:08:15 -07001656 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001657 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001658
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001659 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001660 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001661 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001662 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001663 }
1664 }
Keith Busch42f61422014-03-24 10:46:25 -06001665
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001666 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001667 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001668 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001669 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001670 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001671 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001672
1673 /*
1674 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001675 * than the desired amount of queues, and even a controller without
1676 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001677 * be useful to upgrade a buggy firmware for example.
1678 */
1679 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001680}
1681
Stephen Bates202021c2016-10-05 20:01:12 -06001682static ssize_t nvme_cmb_show(struct device *dev,
1683 struct device_attribute *attr,
1684 char *buf)
1685{
1686 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1687
Stephen Batesc9658092016-12-16 11:54:50 -07001688 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001689 ndev->cmbloc, ndev->cmbsz);
1690}
1691static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1692
Christoph Hellwig88de4592017-12-20 14:50:00 +01001693static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001694{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001695 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1696
1697 return 1ULL << (12 + 4 * szu);
1698}
1699
1700static u32 nvme_cmb_size(struct nvme_dev *dev)
1701{
1702 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1703}
1704
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001705static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001706{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001707 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001708 resource_size_t bar_size;
1709 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001710 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001711
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001712 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001713 if (!dev->cmbsz)
1714 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001715 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001716
Stephen Bates202021c2016-10-05 20:01:12 -06001717 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001718 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001719
Christoph Hellwig88de4592017-12-20 14:50:00 +01001720 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1721 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001722 bar = NVME_CMB_BIR(dev->cmbloc);
1723 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001724
1725 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001726 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001727
1728 /*
1729 * Controllers may support a CMB size larger than their BAR,
1730 * for example, due to being behind a bridge. Reduce the CMB to
1731 * the reported size of the BAR
1732 */
1733 if (size > bar_size - offset)
1734 size = bar_size - offset;
1735
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001736 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1737 if (!dev->cmb)
1738 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001739 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001740 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001741
1742 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1743 &dev_attr_cmb.attr, NULL))
1744 dev_warn(dev->ctrl.device,
1745 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001746}
1747
1748static inline void nvme_release_cmb(struct nvme_dev *dev)
1749{
1750 if (dev->cmb) {
1751 iounmap(dev->cmb);
1752 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001753 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1754 &dev_attr_cmb.attr, NULL);
1755 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001756 }
1757}
1758
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001759static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001760{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001761 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001762 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001763 int ret;
1764
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001765 memset(&c, 0, sizeof(c));
1766 c.features.opcode = nvme_admin_set_features;
1767 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1768 c.features.dword11 = cpu_to_le32(bits);
1769 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1770 ilog2(dev->ctrl.page_size));
1771 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1772 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1773 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1774
1775 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1776 if (ret) {
1777 dev_warn(dev->ctrl.device,
1778 "failed to set host mem (err %d, flags %#x).\n",
1779 ret, bits);
1780 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001781 return ret;
1782}
1783
1784static void nvme_free_host_mem(struct nvme_dev *dev)
1785{
1786 int i;
1787
1788 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1789 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1790 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1791
1792 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1793 le64_to_cpu(desc->addr));
1794 }
1795
1796 kfree(dev->host_mem_desc_bufs);
1797 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001798 dma_free_coherent(dev->dev,
1799 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1800 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001801 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001802 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001803}
1804
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001805static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1806 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001807{
1808 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001809 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001810 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001811 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001812 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001813 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001814
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001815 tmp = (preferred + chunk_size - 1);
1816 do_div(tmp, chunk_size);
1817 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001818
1819 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1820 max_entries = dev->ctrl.hmmaxd;
1821
Christoph Hellwig4033f352017-08-28 10:47:18 +02001822 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1823 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001824 if (!descs)
1825 goto out;
1826
1827 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1828 if (!bufs)
1829 goto out_free_descs;
1830
Minwoo Im244a8fe2017-11-17 01:34:24 +09001831 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001832 dma_addr_t dma_addr;
1833
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001834 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001835 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1836 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1837 if (!bufs[i])
1838 break;
1839
1840 descs[i].addr = cpu_to_le64(dma_addr);
1841 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1842 i++;
1843 }
1844
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001845 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001846 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001847
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001848 dev->nr_host_mem_descs = i;
1849 dev->host_mem_size = size;
1850 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001851 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001852 dev->host_mem_desc_bufs = bufs;
1853 return 0;
1854
1855out_free_bufs:
1856 while (--i >= 0) {
1857 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1858
1859 dma_free_coherent(dev->dev, size, bufs[i],
1860 le64_to_cpu(descs[i].addr));
1861 }
1862
1863 kfree(bufs);
1864out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001865 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1866 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001867out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001868 dev->host_mem_descs = NULL;
1869 return -ENOMEM;
1870}
1871
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001872static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1873{
1874 u32 chunk_size;
1875
1876 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001877 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001878 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001879 chunk_size /= 2) {
1880 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1881 if (!min || dev->host_mem_size >= min)
1882 return 0;
1883 nvme_free_host_mem(dev);
1884 }
1885 }
1886
1887 return -ENOMEM;
1888}
1889
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001890static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891{
1892 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1893 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1894 u64 min = (u64)dev->ctrl.hmmin * 4096;
1895 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001896 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001897
1898 preferred = min(preferred, max);
1899 if (min > max) {
1900 dev_warn(dev->ctrl.device,
1901 "min host memory (%lld MiB) above limit (%d MiB).\n",
1902 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1903 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001904 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001905 }
1906
1907 /*
1908 * If we already have a buffer allocated check if we can reuse it.
1909 */
1910 if (dev->host_mem_descs) {
1911 if (dev->host_mem_size >= min)
1912 enable_bits |= NVME_HOST_MEM_RETURN;
1913 else
1914 nvme_free_host_mem(dev);
1915 }
1916
1917 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001918 if (nvme_alloc_host_mem(dev, min, preferred)) {
1919 dev_warn(dev->ctrl.device,
1920 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001921 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001922 }
1923
1924 dev_info(dev->ctrl.device,
1925 "allocated %lld MiB host memory buffer.\n",
1926 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001927 }
1928
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001929 ret = nvme_set_host_mem(dev, enable_bits);
1930 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001931 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001932 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001933}
1934
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001935static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001936{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001937 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001938 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001939 int result, nr_io_queues;
1940 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001941
Keith Busch22b55602018-04-12 09:16:10 -06001942 struct irq_affinity affd = {
1943 .pre_vectors = 1
1944 };
1945
Ming Lei16ccfff2018-02-06 20:17:42 +08001946 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001947 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1948 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001949 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001950
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001951 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001952 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001953
Christoph Hellwig88de4592017-12-20 14:50:00 +01001954 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001955 result = nvme_cmb_qdepth(dev, nr_io_queues,
1956 sizeof(struct nvme_command));
1957 if (result > 0)
1958 dev->q_depth = result;
1959 else
1960 nvme_release_cmb(dev);
1961 }
1962
Xu Yu97f6ef62017-05-24 16:39:55 +08001963 do {
1964 size = db_bar_size(dev, nr_io_queues);
1965 result = nvme_remap_bar(dev, size);
1966 if (!result)
1967 break;
1968 if (!--nr_io_queues)
1969 return -ENOMEM;
1970 } while (1);
1971 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001972
Keith Busch9d713c22013-07-15 15:02:24 -06001973 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001974 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001975
Jens Axboee32efbf2014-11-14 09:49:26 -07001976 /*
1977 * If we enable msix early due to not intx, disable it again before
1978 * setting up the full range we need.
1979 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001980 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001981 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1982 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1983 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001984 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001985 dev->num_vecs = result;
1986 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001987
Matthew Wilcox063a8092013-06-20 10:53:48 -04001988 /*
1989 * Should investigate if there's a performance win from allocating
1990 * more queues than interrupt vectors; it might allow the submission
1991 * path to scale better, even if the receive path is limited by the
1992 * number of interrupts.
1993 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001994
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001995 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001996 if (result) {
1997 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001998 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001999 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01002000 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002001}
2002
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002003static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002004{
2005 struct nvme_queue *nvmeq = req->end_io_data;
2006
2007 blk_mq_free_request(req);
2008 complete(&nvmeq->dev->ioq_wait);
2009}
2010
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002011static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002012{
2013 struct nvme_queue *nvmeq = req->end_io_data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02002014 u16 start, end;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002015
2016 if (!error) {
2017 unsigned long flags;
2018
Ming Lin2e39e0f2016-04-05 10:32:04 -07002019 /*
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002020 * We might be called with the AQ cq_lock held
2021 * and the I/O queue cq_lock should always
Ming Lin2e39e0f2016-04-05 10:32:04 -07002022 * nest inside the AQ one.
2023 */
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002024 spin_lock_irqsave_nested(&nvmeq->cq_lock, flags,
Ming Lin2e39e0f2016-04-05 10:32:04 -07002025 SINGLE_DEPTH_NESTING);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002026 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002027 spin_unlock_irqrestore(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002028
2029 nvme_complete_cqes(nvmeq, start, end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002030 }
2031
2032 nvme_del_queue_end(req, error);
2033}
2034
2035static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2036{
2037 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2038 struct request *req;
2039 struct nvme_command cmd;
2040
2041 memset(&cmd, 0, sizeof(cmd));
2042 cmd.delete_queue.opcode = opcode;
2043 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2044
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002045 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002046 if (IS_ERR(req))
2047 return PTR_ERR(req);
2048
2049 req->timeout = ADMIN_TIMEOUT;
2050 req->end_io_data = nvmeq;
2051
2052 blk_execute_rq_nowait(q, NULL, req, false,
2053 opcode == nvme_admin_delete_cq ?
2054 nvme_del_cq_end : nvme_del_queue_end);
2055 return 0;
2056}
2057
Keith Buschee9aebb2018-01-24 14:55:12 -07002058static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002059{
Keith Buschee9aebb2018-01-24 14:55:12 -07002060 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002061 unsigned long timeout;
2062 u8 opcode = nvme_admin_delete_sq;
2063
2064 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002065 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002066
2067 reinit_completion(&dev->ioq_wait);
2068 retry:
2069 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002070 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002071 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002072 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002073
Keith Buschdb3cbff2016-01-12 14:41:17 -07002074 while (sent--) {
2075 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2076 if (timeout == 0)
2077 return;
2078 if (i)
2079 goto retry;
2080 }
2081 opcode = nvme_admin_delete_cq;
2082 }
2083}
2084
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002085/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002086 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002087 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002088static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002089{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002090 int ret;
2091
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002092 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002093 dev->tagset.ops = &nvme_mq_ops;
2094 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2095 dev->tagset.timeout = NVME_IO_TIMEOUT;
2096 dev->tagset.numa_node = dev_to_node(dev->dev);
2097 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002098 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002099 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2100 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2101 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2102 nvme_pci_cmd_size(dev, true));
2103 }
Keith Buschffe77042015-06-08 10:08:15 -06002104 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2105 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002106
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002107 ret = blk_mq_alloc_tag_set(&dev->tagset);
2108 if (ret) {
2109 dev_warn(dev->ctrl.device,
2110 "IO queues tagset allocation failed %d\n", ret);
2111 return ret;
2112 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002113 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002114
2115 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002116 } else {
2117 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2118
2119 /* Free previously allocated queues that are no longer usable */
2120 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002121 }
Keith Busch949928c2015-12-17 17:08:15 -07002122
Keith Busche1e5e562015-02-19 13:39:03 -07002123 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002124}
2125
Keith Buschb00a7262016-02-24 09:15:52 -07002126static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002127{
Keith Buschb00a7262016-02-24 09:15:52 -07002128 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002129 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002130
2131 if (pci_enable_device_mem(pdev))
2132 return result;
2133
Keith Busch0877cb02013-07-15 15:02:19 -06002134 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002135
Christoph Hellwige75ec752015-05-22 11:12:39 +02002136 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2137 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002138 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002139
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002140 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002141 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002142 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002143 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002144
2145 /*
Keith Buscha5229052016-04-08 16:09:10 -06002146 * Some devices and/or platforms don't advertise or work with INTx
2147 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2148 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002149 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002150 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2151 if (result < 0)
2152 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002153
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002154 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002155
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002156 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002157 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002158 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002159 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002160
2161 /*
2162 * Temporary fix for the Apple controller found in the MacBook8,1 and
2163 * some MacBook7,1 to avoid controller resets and data loss.
2164 */
2165 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2166 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002167 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2168 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002169 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002170 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2171 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002172 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002173 dev->q_depth = 64;
2174 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2175 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002176 }
2177
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002178 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002179
Keith Buscha0a34082015-12-07 15:30:31 -07002180 pci_enable_pcie_error_reporting(pdev);
2181 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002182 return 0;
2183
2184 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002185 pci_disable_device(pdev);
2186 return result;
2187}
2188
2189static void nvme_dev_unmap(struct nvme_dev *dev)
2190{
Keith Buschb00a7262016-02-24 09:15:52 -07002191 if (dev->bar)
2192 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002193 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002194}
2195
2196static void nvme_pci_disable(struct nvme_dev *dev)
2197{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002198 struct pci_dev *pdev = to_pci_dev(dev->dev);
2199
Jon Derrickf63572d2017-05-05 14:52:06 -06002200 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002201 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002202
Keith Buscha0a34082015-12-07 15:30:31 -07002203 if (pci_is_enabled(pdev)) {
2204 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002205 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002206 }
Keith Busch4d115422013-12-10 13:10:40 -07002207}
2208
Keith Buscha5cdb682016-01-12 14:41:18 -07002209static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002210{
Keith Buschee9aebb2018-01-24 14:55:12 -07002211 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002212 bool dead = true;
2213 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002214
Keith Busch77bf25e2015-11-26 12:21:29 +01002215 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002216 if (pci_is_enabled(pdev)) {
2217 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2218
Keith Buschebef7362017-06-27 17:44:05 -06002219 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2220 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002221 nvme_start_freeze(&dev->ctrl);
2222 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2223 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002224 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002225
Keith Busch302ad8c2017-03-01 14:22:12 -05002226 /*
2227 * Give the controller a chance to complete all entered requests if
2228 * doing a safe shutdown.
2229 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002230 if (!dead) {
2231 if (shutdown)
2232 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002233 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002234
Jianchao Wang9a915a52018-02-12 20:57:24 +08002235 nvme_stop_queues(&dev->ctrl);
2236
Keith Busch64ee0ac2018-04-12 09:16:08 -06002237 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002238 /*
2239 * If the controller is still alive tell it to stop using the
2240 * host memory buffer. In theory the shutdown / reset should
2241 * make sure that it doesn't access the host memoery anymore,
2242 * but I'd rather be safe than sorry..
2243 */
2244 if (dev->host_mem_descs)
2245 nvme_set_host_mem(dev, 0);
Keith Buschee9aebb2018-01-24 14:55:12 -07002246 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002247 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002248 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002249 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2250 nvme_suspend_queue(&dev->queues[i]);
2251
Keith Buschb00a7262016-02-24 09:15:52 -07002252 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002253
Ming Line1958e62016-05-18 14:05:01 -07002254 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2255 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002256
2257 /*
2258 * The driver will not be starting up queues again if shutting down so
2259 * must flush all entered requests to their failed completion to avoid
2260 * deadlocking blk-mq hot-cpu notifier.
2261 */
2262 if (shutdown)
2263 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002264 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002265}
2266
Matthew Wilcox091b6092011-02-10 09:56:01 -05002267static int nvme_setup_prp_pools(struct nvme_dev *dev)
2268{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002269 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002270 PAGE_SIZE, PAGE_SIZE, 0);
2271 if (!dev->prp_page_pool)
2272 return -ENOMEM;
2273
Matthew Wilcox99802a72011-02-10 10:30:34 -05002274 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002275 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002276 256, 256, 0);
2277 if (!dev->prp_small_pool) {
2278 dma_pool_destroy(dev->prp_page_pool);
2279 return -ENOMEM;
2280 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002281 return 0;
2282}
2283
2284static void nvme_release_prp_pools(struct nvme_dev *dev)
2285{
2286 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002287 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002288}
2289
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002290static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002291{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002292 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002293
Helen Koikef9f38e32017-04-10 12:51:07 -03002294 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002295 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002296 if (dev->tagset.tags)
2297 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002298 if (dev->ctrl.admin_q)
2299 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002300 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002301 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002302 kfree(dev);
2303}
2304
Keith Buschf58944e2016-02-24 09:15:55 -07002305static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2306{
Linus Torvalds237045f2016-03-18 17:13:31 -07002307 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002308
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002309 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002310 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002311 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002312 nvme_put_ctrl(&dev->ctrl);
2313}
2314
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002315static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002316{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002317 struct nvme_dev *dev =
2318 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002319 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002320 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002321 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002322
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002323 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002324 goto out;
2325
2326 /*
2327 * If we're called to reset a live controller first shut it down before
2328 * moving on.
2329 */
Keith Buschb00a7262016-02-24 09:15:52 -07002330 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002331 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002332
Jianchao Wangad700622018-01-22 22:03:16 +08002333 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002334 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002335 * initializing procedure here.
2336 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002337 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002338 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002339 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002340 goto out;
2341 }
2342
Keith Buschb00a7262016-02-24 09:15:52 -07002343 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002344 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002345 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002346
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002347 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002348 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002349 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002350
Keith Busch0fb59cb2015-01-07 18:55:50 -07002351 result = nvme_alloc_admin_tags(dev);
2352 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002353 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002354
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002355 result = nvme_init_identify(&dev->ctrl);
2356 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002357 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002358
Scott Bauere286bcf2017-02-22 10:15:07 -07002359 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2360 if (!dev->ctrl.opal_dev)
2361 dev->ctrl.opal_dev =
2362 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2363 else if (was_suspend)
2364 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2365 } else {
2366 free_opal_dev(dev->ctrl.opal_dev);
2367 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002368 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002369
Helen Koikef9f38e32017-04-10 12:51:07 -03002370 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2371 result = nvme_dbbuf_dma_alloc(dev);
2372 if (result)
2373 dev_warn(dev->dev,
2374 "unable to allocate dma for dbbuf\n");
2375 }
2376
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002377 if (dev->ctrl.hmpre) {
2378 result = nvme_setup_host_mem(dev);
2379 if (result < 0)
2380 goto out;
2381 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002382
Keith Buschf0b50732013-07-15 15:02:21 -06002383 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002384 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002385 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002386
Keith Busch21f033f2016-04-12 11:13:11 -06002387 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002388 * Keep the controller around but remove all namespaces if we don't have
2389 * any working I/O queue.
2390 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002391 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002392 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002393 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002394 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002395 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002396 } else {
Keith Busch25646262016-01-04 09:10:57 -07002397 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002398 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002399 /* hit this only when allocate tagset fails */
2400 if (nvme_dev_add(dev))
2401 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002402 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002403 }
2404
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002405 /*
2406 * If only admin queue live, keep it to do further investigation or
2407 * recovery.
2408 */
2409 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2410 dev_warn(dev->ctrl.device,
2411 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002412 goto out;
2413 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002414
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002415 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002416 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002417
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002418 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002419 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002420}
2421
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002422static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002423{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002424 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002425 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002426
Keith Busch69d9a992016-02-24 09:15:56 -07002427 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002428 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002429 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002430 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002431}
2432
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002433static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002434{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002435 *val = readl(to_nvme_dev(ctrl)->bar + off);
2436 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002437}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002438
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002439static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2440{
2441 writel(val, to_nvme_dev(ctrl)->bar + off);
2442 return 0;
2443}
2444
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002445static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2446{
2447 *val = readq(to_nvme_dev(ctrl)->bar + off);
2448 return 0;
2449}
2450
Keith Busch97c12222018-03-08 14:50:32 -07002451static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2452{
2453 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2454
2455 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2456}
2457
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002458static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002459 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002460 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002461 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002462 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002463 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002464 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002465 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002466 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002467 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002468};
Keith Busch4cc06522015-06-05 10:30:08 -06002469
Keith Buschb00a7262016-02-24 09:15:52 -07002470static int nvme_dev_map(struct nvme_dev *dev)
2471{
Keith Buschb00a7262016-02-24 09:15:52 -07002472 struct pci_dev *pdev = to_pci_dev(dev->dev);
2473
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002474 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002475 return -ENODEV;
2476
Xu Yu97f6ef62017-05-24 16:39:55 +08002477 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002478 goto release;
2479
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002480 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002481 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002482 pci_release_mem_regions(pdev);
2483 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002484}
2485
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002486static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002487{
2488 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2489 /*
2490 * Several Samsung devices seem to drop off the PCIe bus
2491 * randomly when APST is on and uses the deepest sleep state.
2492 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2493 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2494 * 950 PRO 256GB", but it seems to be restricted to two Dell
2495 * laptops.
2496 */
2497 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2498 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2499 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2500 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002501 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2502 /*
2503 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002504 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2505 * within few minutes after bootup on a Coffee Lake board -
2506 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002507 */
2508 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002509 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2510 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002511 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002512 }
2513
2514 return 0;
2515}
2516
Keith Busch181197752018-04-27 13:42:52 -06002517static void nvme_async_probe(void *data, async_cookie_t cookie)
2518{
2519 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002520
Keith Busch181197752018-04-27 13:42:52 -06002521 nvme_reset_ctrl_sync(&dev->ctrl);
2522 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002523 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002524}
2525
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002526static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002527{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002528 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002529 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002530 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002531
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002532 node = dev_to_node(&pdev->dev);
2533 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002534 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002535
2536 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002537 if (!dev)
2538 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002539
2540 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2541 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002542 if (!dev->queues)
2543 goto free;
2544
Christoph Hellwige75ec752015-05-22 11:12:39 +02002545 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002546 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002547
Keith Buschb00a7262016-02-24 09:15:52 -07002548 result = nvme_dev_map(dev);
2549 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002550 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002551
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002552 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002553 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002554 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002555 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002556
2557 result = nvme_setup_prp_pools(dev);
2558 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002559 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002560
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002561 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002562
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002563 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002564 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002565 if (result)
2566 goto release_pools;
2567
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002568 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2569
Keith Busch80f513b2018-05-07 08:30:24 -06002570 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002571 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002572
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002573 return 0;
2574
Keith Busch0877cb02013-07-15 15:02:19 -06002575 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002576 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002577 unmap:
2578 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002579 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002580 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002581 free:
2582 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002583 kfree(dev);
2584 return result;
2585}
2586
Christoph Hellwig775755e2017-06-01 13:10:38 +02002587static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002588{
Keith Buscha6739472014-06-23 16:03:21 -06002589 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002590 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002591}
Keith Buschf0d54a52014-05-02 10:40:43 -06002592
Christoph Hellwig775755e2017-06-01 13:10:38 +02002593static void nvme_reset_done(struct pci_dev *pdev)
2594{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002595 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002596 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002597}
2598
Keith Busch09ece142014-01-27 11:29:40 -05002599static void nvme_shutdown(struct pci_dev *pdev)
2600{
2601 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002602 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002603}
2604
Keith Buschf58944e2016-02-24 09:15:55 -07002605/*
2606 * The driver's remove may be called on a device in a partially initialized
2607 * state. This function must not have any dependencies on the device state in
2608 * order to proceed.
2609 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002610static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002611{
2612 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002613
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002614 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2615
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002616 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002617 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002618
Keith Busch6db28ed2017-02-10 18:15:49 -05002619 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002620 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002621 nvme_dev_disable(dev, false);
2622 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002623
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002624 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002625 nvme_stop_ctrl(&dev->ctrl);
2626 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002627 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002628 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002629 nvme_dev_remove_admin(dev);
2630 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002631 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002632 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002633 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002634 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002635}
2636
Keith Busch13880f52016-06-20 09:41:06 -06002637static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2638{
2639 int ret = 0;
2640
2641 if (numvfs == 0) {
2642 if (pci_vfs_assigned(pdev)) {
2643 dev_warn(&pdev->dev,
2644 "Cannot disable SR-IOV VFs while assigned\n");
2645 return -EPERM;
2646 }
2647 pci_disable_sriov(pdev);
2648 return 0;
2649 }
2650
2651 ret = pci_enable_sriov(pdev, numvfs);
2652 return ret ? ret : numvfs;
2653}
2654
Jingoo Han671a6012014-02-13 11:19:14 +09002655#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002656static int nvme_suspend(struct device *dev)
2657{
2658 struct pci_dev *pdev = to_pci_dev(dev);
2659 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2660
Keith Buscha5cdb682016-01-12 14:41:18 -07002661 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002662 return 0;
2663}
2664
2665static int nvme_resume(struct device *dev)
2666{
2667 struct pci_dev *pdev = to_pci_dev(dev);
2668 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002669
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002670 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002671 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002672}
Jingoo Han671a6012014-02-13 11:19:14 +09002673#endif
Keith Buschcd638942013-07-15 15:02:23 -06002674
2675static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002676
Keith Buscha0a34082015-12-07 15:30:31 -07002677static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2678 pci_channel_state_t state)
2679{
2680 struct nvme_dev *dev = pci_get_drvdata(pdev);
2681
2682 /*
2683 * A frozen channel requires a reset. When detected, this method will
2684 * shutdown the controller to quiesce. The controller will be restarted
2685 * after the slot reset through driver's slot_reset callback.
2686 */
Keith Buscha0a34082015-12-07 15:30:31 -07002687 switch (state) {
2688 case pci_channel_io_normal:
2689 return PCI_ERS_RESULT_CAN_RECOVER;
2690 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002691 dev_warn(dev->ctrl.device,
2692 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002693 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002694 return PCI_ERS_RESULT_NEED_RESET;
2695 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002696 dev_warn(dev->ctrl.device,
2697 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002698 return PCI_ERS_RESULT_DISCONNECT;
2699 }
2700 return PCI_ERS_RESULT_NEED_RESET;
2701}
2702
2703static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2704{
2705 struct nvme_dev *dev = pci_get_drvdata(pdev);
2706
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002707 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002708 pci_restore_state(pdev);
Keith Busch72cd4cc2018-05-24 16:16:04 -06002709 nvme_reset_ctrl(&dev->ctrl);
2710 return PCI_ERS_RESULT_RECOVERED;
Keith Buscha0a34082015-12-07 15:30:31 -07002711}
2712
2713static void nvme_error_resume(struct pci_dev *pdev)
2714{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002715 struct nvme_dev *dev = pci_get_drvdata(pdev);
2716
2717 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002718 pci_cleanup_aer_uncorrect_error_status(pdev);
2719}
2720
Stephen Hemminger1d352032012-09-07 09:33:17 -07002721static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002722 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002723 .slot_reset = nvme_slot_reset,
2724 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002725 .reset_prepare = nvme_reset_prepare,
2726 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002727};
2728
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002729static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002730 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002731 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002732 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002733 { PCI_VDEVICE(INTEL, 0x0a53),
2734 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002735 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002736 { PCI_VDEVICE(INTEL, 0x0a54),
2737 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002738 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002739 { PCI_VDEVICE(INTEL, 0x0a55),
2740 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2741 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002742 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2743 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002744 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2745 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002746 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2747 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002748 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2749 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002750 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2751 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002752 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2753 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002754 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2755 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2756 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2757 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002758 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2759 .driver_data = NVME_QUIRK_LIGHTNVM, },
2760 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2761 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002762 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2763 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002764 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002765 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002766 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002767 { 0, }
2768};
2769MODULE_DEVICE_TABLE(pci, nvme_id_table);
2770
2771static struct pci_driver nvme_driver = {
2772 .name = "nvme",
2773 .id_table = nvme_id_table,
2774 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002775 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002776 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002777 .driver = {
2778 .pm = &nvme_dev_pm_ops,
2779 },
Keith Busch13880f52016-06-20 09:41:06 -06002780 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002781 .err_handler = &nvme_err_handler,
2782};
2783
2784static int __init nvme_init(void)
2785{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002786 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002787}
2788
2789static void __exit nvme_exit(void)
2790{
2791 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002792 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002793 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002794}
2795
2796MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2797MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002798MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002799module_init(nvme_init);
2800module_exit(nvme_exit);