blob: 8ef3c67e05d652c7b7d4ae77e9df931a1ecc216b [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070021#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050022#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080023#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070024#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060025#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090026
yupeng604c01d2018-12-18 17:59:53 +010027#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020028#include "nvme.h"
29
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
31#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070032
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070033#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050034
Jens Axboe943e9422018-06-21 09:49:37 -060035/*
36 * These can be higher, but we need to ensure that any command doesn't
37 * require an sg allocation that needs more than a page of data.
38 */
39#define NVME_MAX_KB_SZ 4096
40#define NVME_MAX_SEGS 127
41
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050042static int use_threaded_interrupts;
43module_param(use_threaded_interrupts, int, 0);
44
Jon Derrick8ffaadf2015-07-20 10:14:09 -060045static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060046module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060047MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
48
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020049static unsigned int max_host_mem_size_mb = 128;
50module_param(max_host_mem_size_mb, uint, 0444);
51MODULE_PARM_DESC(max_host_mem_size_mb,
52 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050053
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070054static unsigned int sgl_threshold = SZ_32K;
55module_param(sgl_threshold, uint, 0644);
56MODULE_PARM_DESC(sgl_threshold,
57 "Use SGLs when average request segment size is larger or equal to "
58 "this size. Use 0 to disable SGLs.");
59
weiping zhangb27c1e62017-07-10 16:46:59 +080060static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
61static const struct kernel_param_ops io_queue_depth_ops = {
62 .set = io_queue_depth_set,
63 .get = param_get_int,
64};
65
66static int io_queue_depth = 1024;
67module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
68MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
69
Jens Axboe3b6592f2018-10-31 08:36:31 -060070static int queue_count_set(const char *val, const struct kernel_param *kp);
71static const struct kernel_param_ops queue_count_ops = {
72 .set = queue_count_set,
73 .get = param_get_int,
74};
75
76static int write_queues;
77module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644);
78MODULE_PARM_DESC(write_queues,
79 "Number of queues to use for writes. If not set, reads and writes "
80 "will share a queue set.");
81
Jens Axboea4668d92018-11-19 08:18:24 -070082static int poll_queues = 0;
Jens Axboe4b04cc62018-11-05 12:44:33 -070083module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644);
84MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
85
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086struct nvme_dev;
87struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070088
Keith Buscha5cdb682016-01-12 14:41:18 -070089static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070090static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070091
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050092/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093 * Represents an NVM Express device. Each nvme_dev is a PCI function.
94 */
95struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020096 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 struct blk_mq_tag_set tagset;
98 struct blk_mq_tag_set admin_tagset;
99 u32 __iomem *dbs;
100 struct device *dev;
101 struct dma_pool *prp_page_pool;
102 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100103 unsigned online_queues;
104 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100105 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600106 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100107 int q_depth;
108 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800110 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100111 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100112 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100113 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600115 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100116 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600117 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100118 struct nvme_ctrl ctrl;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200119
Jens Axboe943e9422018-06-21 09:49:37 -0600120 mempool_t *iod_mempool;
121
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200122 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300123 u32 *dbbuf_dbs;
124 dma_addr_t dbbuf_dbs_dma_addr;
125 u32 *dbbuf_eis;
126 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200127
128 /* host memory buffer support: */
129 u64 host_mem_size;
130 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200131 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200132 struct nvme_host_mem_buf_desc *host_mem_descs;
133 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500134};
135
weiping zhangb27c1e62017-07-10 16:46:59 +0800136static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
137{
138 int n = 0, ret;
139
140 ret = kstrtoint(val, 10, &n);
141 if (ret != 0 || n < 2)
142 return -EINVAL;
143
144 return param_set_int(val, kp);
145}
146
Jens Axboe3b6592f2018-10-31 08:36:31 -0600147static int queue_count_set(const char *val, const struct kernel_param *kp)
148{
Minwoo Im66564862019-04-12 00:52:39 +0900149 int n, ret;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600150
151 ret = kstrtoint(val, 10, &n);
Bart Van Asschee895fed2019-02-14 14:50:54 -0800152 if (ret)
153 return ret;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600154 if (n > num_possible_cpus())
155 n = num_possible_cpus();
156
157 return param_set_int(val, kp);
158}
159
Helen Koikef9f38e32017-04-10 12:51:07 -0300160static inline unsigned int sq_idx(unsigned int qid, u32 stride)
161{
162 return qid * 2 * stride;
163}
164
165static inline unsigned int cq_idx(unsigned int qid, u32 stride)
166{
167 return (qid * 2 + 1) * stride;
168}
169
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100170static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
171{
172 return container_of(ctrl, struct nvme_dev, ctrl);
173}
174
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500175/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500176 * An NVM Express queue. Each device has at least two (one for admin
177 * commands and one for I/O commands).
178 */
179struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500180 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200181 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500182 struct nvme_command *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100183 /* only used for poll queues: */
184 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600186 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500187 dma_addr_t sq_dma_addr;
188 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500189 u32 __iomem *q_db;
190 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700191 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500192 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700193 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500194 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600195 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700196 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400197 u8 cq_phase;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100198 unsigned long flags;
199#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100200#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100201#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700202#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300203 u32 *dbbuf_sq_db;
204 u32 *dbbuf_cq_db;
205 u32 *dbbuf_sq_ei;
206 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100207 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500208};
209
210/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700211 * The nvme_iod describes the data in an I/O.
212 *
213 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
214 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200215 */
216struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800217 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100218 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700219 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100220 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200221 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200222 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200223 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700224 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700225 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100226 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500227};
228
Jens Axboe3b6592f2018-10-31 08:36:31 -0600229static unsigned int max_io_queues(void)
230{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700231 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600232}
233
234static unsigned int max_queue_count(void)
235{
236 /* IO queues + admin queue */
237 return 1 + max_io_queues();
238}
239
Helen Koikef9f38e32017-04-10 12:51:07 -0300240static inline unsigned int nvme_dbbuf_size(u32 stride)
241{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600242 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300243}
244
245static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
246{
247 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
248
249 if (dev->dbbuf_dbs)
250 return 0;
251
252 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
253 &dev->dbbuf_dbs_dma_addr,
254 GFP_KERNEL);
255 if (!dev->dbbuf_dbs)
256 return -ENOMEM;
257 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
258 &dev->dbbuf_eis_dma_addr,
259 GFP_KERNEL);
260 if (!dev->dbbuf_eis) {
261 dma_free_coherent(dev->dev, mem_size,
262 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
263 dev->dbbuf_dbs = NULL;
264 return -ENOMEM;
265 }
266
267 return 0;
268}
269
270static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
271{
272 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
273
274 if (dev->dbbuf_dbs) {
275 dma_free_coherent(dev->dev, mem_size,
276 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
277 dev->dbbuf_dbs = NULL;
278 }
279 if (dev->dbbuf_eis) {
280 dma_free_coherent(dev->dev, mem_size,
281 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
282 dev->dbbuf_eis = NULL;
283 }
284}
285
286static void nvme_dbbuf_init(struct nvme_dev *dev,
287 struct nvme_queue *nvmeq, int qid)
288{
289 if (!dev->dbbuf_dbs || !qid)
290 return;
291
292 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
293 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
294 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
295 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
296}
297
298static void nvme_dbbuf_set(struct nvme_dev *dev)
299{
300 struct nvme_command c;
301
302 if (!dev->dbbuf_dbs)
303 return;
304
305 memset(&c, 0, sizeof(c));
306 c.dbbuf.opcode = nvme_admin_dbbuf;
307 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
308 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
309
310 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200311 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300312 /* Free memory and continue on */
313 nvme_dbbuf_dma_free(dev);
314 }
315}
316
317static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
318{
319 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
320}
321
322/* Update dbbuf and return true if an MMIO is required */
323static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
324 volatile u32 *dbbuf_ei)
325{
326 if (dbbuf_db) {
327 u16 old_value;
328
329 /*
330 * Ensure that the queue is written before updating
331 * the doorbell in memory
332 */
333 wmb();
334
335 old_value = *dbbuf_db;
336 *dbbuf_db = value;
337
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700338 /*
339 * Ensure that the doorbell is updated before reading the event
340 * index from memory. The controller needs to provide similar
341 * ordering to ensure the envent index is updated before reading
342 * the doorbell.
343 */
344 mb();
345
Helen Koikef9f38e32017-04-10 12:51:07 -0300346 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
347 return false;
348 }
349
350 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500351}
352
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700353/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700354 * Will slightly overestimate the number of pages needed. This is OK
355 * as it only leads to a small amount of wasted memory for the lifetime of
356 * the I/O.
357 */
358static int nvme_npages(unsigned size, struct nvme_dev *dev)
359{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100360 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
361 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700362 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
363}
364
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700365/*
366 * Calculates the number of pages needed for the SGL segments. For example a 4k
367 * page can accommodate 256 SGL descriptors.
368 */
369static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100370{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700371 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100372}
373
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700374static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
375 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700376{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700377 size_t alloc_size;
378
379 if (use_sgl)
380 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
381 else
382 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
383
384 return alloc_size + sizeof(struct scatterlist) * nseg;
385}
386
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700387static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
388 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500389{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700390 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200391 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700392
Keith Busch42483222015-06-01 09:29:54 -0600393 WARN_ON(hctx_idx != 0);
394 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
395 WARN_ON(nvmeq->tags);
396
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600398 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700399 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500400}
401
Keith Busch4af0e212015-06-08 10:08:13 -0600402static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
403{
404 struct nvme_queue *nvmeq = hctx->driver_data;
405
406 nvmeq->tags = NULL;
407}
408
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700409static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
410 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500411{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700412 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200413 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500414
Keith Busch42483222015-06-01 09:29:54 -0600415 if (!nvmeq->tags)
416 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500417
Keith Busch42483222015-06-01 09:29:54 -0600418 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700419 hctx->driver_data = nvmeq;
420 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500421}
422
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600423static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
424 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500425{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600426 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100427 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200428 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200429 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700430
431 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100432 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600433
434 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700435 return 0;
436}
437
Jens Axboe3b6592f2018-10-31 08:36:31 -0600438static int queue_irq_offset(struct nvme_dev *dev)
439{
440 /* if we have more than 1 vec, admin queue offsets us by 1 */
441 if (dev->num_vecs > 1)
442 return 1;
443
444 return 0;
445}
446
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200447static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
448{
449 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600450 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200451
Jens Axboe3b6592f2018-10-31 08:36:31 -0600452 offset = queue_irq_offset(dev);
453 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
454 struct blk_mq_queue_map *map = &set->map[i];
455
456 map->nr_queues = dev->io_queues[i];
457 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100458 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100459 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600460 }
461
Jens Axboe4b04cc62018-11-05 12:44:33 -0700462 /*
463 * The poll queue(s) doesn't have an IRQ (and hence IRQ
464 * affinity), so use the regular blk-mq cpu mapping
465 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600466 map->queue_offset = qoff;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100467 if (i != HCTX_TYPE_POLL)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700468 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
469 else
470 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600471 qoff += map->nr_queues;
472 offset += map->nr_queues;
473 }
474
475 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200476}
477
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700478/*
479 * Write sq tail if we are asked to, or if the next command would wrap.
480 */
481static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
482{
483 if (!write_sq) {
484 u16 next_tail = nvmeq->sq_tail + 1;
485
486 if (next_tail == nvmeq->q_depth)
487 next_tail = 0;
488 if (next_tail != nvmeq->last_sq_tail)
489 return;
490 }
491
492 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
493 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
494 writel(nvmeq->sq_tail, nvmeq->q_db);
495 nvmeq->last_sq_tail = nvmeq->sq_tail;
496}
497
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500498/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200499 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500500 * @nvmeq: The queue to use
501 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700502 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500503 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700504static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
505 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500506{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200507 spin_lock(&nvmeq->sq_lock);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600508 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200509 if (++nvmeq->sq_tail == nvmeq->q_depth)
510 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700511 nvme_write_sq_db(nvmeq, write_sq);
512 spin_unlock(&nvmeq->sq_lock);
513}
514
515static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
516{
517 struct nvme_queue *nvmeq = hctx->driver_data;
518
519 spin_lock(&nvmeq->sq_lock);
520 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
521 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200522 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500523}
524
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700525static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700526{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100527 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700528 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700529}
530
Minwoo Im955b1b52017-12-20 16:30:50 +0900531static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
532{
533 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100534 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900535 unsigned int avg_seg_size;
536
Keith Busch20469a32018-01-17 22:04:37 +0100537 if (nseg == 0)
538 return false;
539
540 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900541
542 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
543 return false;
544 if (!iod->nvmeq->qid)
545 return false;
546 if (!sgl_threshold || avg_seg_size < sgl_threshold)
547 return false;
548 return true;
549}
550
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700551static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500552{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100553 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700554 enum dma_data_direction dma_dir = rq_data_dir(req) ?
555 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700556 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
557 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500558 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500559
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700560 if (iod->dma_len) {
561 dma_unmap_page(dev->dev, dma_addr, iod->dma_len, dma_dir);
562 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700563 }
564
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700565 WARN_ON_ONCE(!iod->nents);
566
567 /* P2PDMA requests do not need to be unmapped */
568 if (!is_pci_p2pdma_page(sg_page(iod->sg)))
569 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
570
571
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500572 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700573 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
574 dma_addr);
575
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500576 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700577 void *addr = nvme_pci_iod_list(req)[i];
578
579 if (iod->use_sgl) {
580 struct nvme_sgl_desc *sg_list = addr;
581
582 next_dma_addr =
583 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
584 } else {
585 __le64 *prp_list = addr;
586
587 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
588 }
589
590 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
591 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500592 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700593
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700594 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600595}
596
Keith Buschd0877472017-09-15 13:05:38 -0400597static void nvme_print_sgl(struct scatterlist *sgl, int nents)
598{
599 int i;
600 struct scatterlist *sg;
601
602 for_each_sg(sgl, sg, nents, i) {
603 dma_addr_t phys = sg_phys(sg);
604 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
605 "dma_address:%pad dma_length:%d\n",
606 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
607 sg_dma_len(sg));
608 }
609}
610
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700611static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
612 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500613{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100614 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500615 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100616 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500617 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500618 int dma_len = sg_dma_len(sg);
619 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100620 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500621 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500622 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700623 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500624 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500625 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500626
Keith Busch1d090622014-06-23 11:34:01 -0600627 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200628 if (length <= 0) {
629 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700630 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200631 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500632
Keith Busch1d090622014-06-23 11:34:01 -0600633 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500634 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600635 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500636 } else {
637 sg = sg_next(sg);
638 dma_addr = sg_dma_address(sg);
639 dma_len = sg_dma_len(sg);
640 }
641
Keith Busch1d090622014-06-23 11:34:01 -0600642 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600643 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700644 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500645 }
646
Keith Busch1d090622014-06-23 11:34:01 -0600647 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500648 if (nprps <= (256 / 8)) {
649 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500650 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500651 } else {
652 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500653 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500654 }
655
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200656 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400657 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600658 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500659 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400660 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400661 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500662 list[0] = prp_list;
663 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500664 i = 0;
665 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600666 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500667 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200668 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500669 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400670 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500671 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400672 prp_list[0] = old_prp_list[i - 1];
673 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
674 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500675 }
676 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600677 dma_len -= page_size;
678 dma_addr += page_size;
679 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500680 if (length <= 0)
681 break;
682 if (dma_len > 0)
683 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400684 if (unlikely(dma_len < 0))
685 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500686 sg = sg_next(sg);
687 dma_addr = sg_dma_address(sg);
688 dma_len = sg_dma_len(sg);
689 }
690
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700691done:
692 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
693 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
694
Keith Busch86eea282017-07-12 15:59:07 -0400695 return BLK_STS_OK;
696
697 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400698 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
699 "Invalid SGL for payload:%d nents:%d\n",
700 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400701 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500702}
703
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700704static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
705 struct scatterlist *sg)
706{
707 sge->addr = cpu_to_le64(sg_dma_address(sg));
708 sge->length = cpu_to_le32(sg_dma_len(sg));
709 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
710}
711
712static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
713 dma_addr_t dma_addr, int entries)
714{
715 sge->addr = cpu_to_le64(dma_addr);
716 if (entries < SGES_PER_PAGE) {
717 sge->length = cpu_to_le32(entries * sizeof(*sge));
718 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
719 } else {
720 sge->length = cpu_to_le32(PAGE_SIZE);
721 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
722 }
723}
724
725static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100726 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700727{
728 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700729 struct dma_pool *pool;
730 struct nvme_sgl_desc *sg_list;
731 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700732 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100733 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700734
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700735 /* setting the transfer type as SGL */
736 cmd->flags = NVME_CMD_SGL_METABUF;
737
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100738 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700739 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
740 return BLK_STS_OK;
741 }
742
743 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
744 pool = dev->prp_small_pool;
745 iod->npages = 0;
746 } else {
747 pool = dev->prp_page_pool;
748 iod->npages = 1;
749 }
750
751 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
752 if (!sg_list) {
753 iod->npages = -1;
754 return BLK_STS_RESOURCE;
755 }
756
757 nvme_pci_iod_list(req)[0] = sg_list;
758 iod->first_dma = sgl_dma;
759
760 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
761
762 do {
763 if (i == SGES_PER_PAGE) {
764 struct nvme_sgl_desc *old_sg_desc = sg_list;
765 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
766
767 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
768 if (!sg_list)
769 return BLK_STS_RESOURCE;
770
771 i = 0;
772 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
773 sg_list[i++] = *link;
774 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
775 }
776
777 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700778 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100779 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700780
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700781 return BLK_STS_OK;
782}
783
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700784static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
785 struct request *req, struct nvme_rw_command *cmnd,
786 struct bio_vec *bv)
787{
788 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
789 unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;
790
791 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
792 if (dma_mapping_error(dev->dev, iod->first_dma))
793 return BLK_STS_RESOURCE;
794 iod->dma_len = bv->bv_len;
795
796 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
797 if (bv->bv_len > first_prp_len)
798 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
799 return 0;
800}
801
Christoph Hellwig29791052019-03-05 05:54:18 -0700802static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
803 struct request *req, struct nvme_rw_command *cmnd,
804 struct bio_vec *bv)
805{
806 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
807
808 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
809 if (dma_mapping_error(dev->dev, iod->first_dma))
810 return BLK_STS_RESOURCE;
811 iod->dma_len = bv->bv_len;
812
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200813 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700814 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
815 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
816 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
817 return 0;
818}
819
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200820static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100821 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200822{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100823 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700824 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100825 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200826
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700827 if (blk_rq_nr_phys_segments(req) == 1) {
828 struct bio_vec bv = req_bvec(req);
829
830 if (!is_pci_p2pdma_page(bv.bv_page)) {
831 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
832 return nvme_setup_prp_simple(dev, req,
833 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700834
835 if (iod->nvmeq->qid &&
836 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
837 return nvme_setup_sgl_simple(dev, req,
838 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700839 }
840 }
841
842 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700843 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
844 if (!iod->sg)
845 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700846 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700847 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200848 if (!iod->nents)
849 goto out;
850
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600851 if (is_pci_p2pdma_page(sg_page(iod->sg)))
852 nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700853 rq_dma_dir(req));
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600854 else
855 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700856 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100857 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200858 goto out;
859
Christoph Hellwig70479b72019-03-05 05:59:02 -0700860 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900861 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100862 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700863 else
864 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200865out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700866 if (ret != BLK_STS_OK)
867 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200868 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200869}
870
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700871static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
872 struct nvme_command *cmnd)
873{
874 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
875
876 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
877 rq_dma_dir(req), 0);
878 if (dma_mapping_error(dev->dev, iod->meta_dma))
879 return BLK_STS_IOERR;
880 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
881 return 0;
882}
883
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700884/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200885 * NOTE: ns is NULL when called on the admin queue.
886 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200887static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700888 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600889{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700890 struct nvme_ns *ns = hctx->queue->queuedata;
891 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200892 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700893 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700894 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200895 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200896 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700897
Christoph Hellwig9b048112019-03-03 08:04:01 -0700898 iod->aborted = 0;
899 iod->npages = -1;
900 iod->nents = 0;
901
Jens Axboed1f06f42018-05-17 18:31:49 +0200902 /*
903 * We should not need to do this, but we're still using this to
904 * ensure we can drain requests on a dying queue.
905 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100906 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200907 return BLK_STS_IOERR;
908
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700909 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200910 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100911 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600912
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200913 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100914 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200915 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700916 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200917 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700918
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700919 if (blk_integrity_rq(req)) {
920 ret = nvme_map_metadata(dev, req, &cmnd);
921 if (ret)
922 goto out_unmap_data;
923 }
924
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100925 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700926 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200927 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700928out_unmap_data:
929 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700930out_free_cmd:
931 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200932 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500933}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500934
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200935static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100936{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100937 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700938 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100939
Christoph Hellwig915f04c2019-03-03 08:13:03 -0700940 nvme_cleanup_cmd(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700941 if (blk_integrity_rq(req))
942 dma_unmap_page(dev->dev, iod->meta_dma,
943 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700944 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700945 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200946 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500947}
948
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100949/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600950static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100951{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600952 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
953 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100954}
955
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300956static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500957{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300958 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500959
Keith Busch397c6992018-06-06 08:13:05 -0600960 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
961 nvmeq->dbbuf_cq_ei))
962 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300963}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500964
Jens Axboe5cb525c2018-05-17 18:31:50 +0200965static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300966{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200967 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300968 struct request *req;
969
970 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
971 dev_warn(nvmeq->dev->ctrl.device,
972 "invalid id %d completed on queue %d\n",
973 cqe->command_id, le16_to_cpu(cqe->sq_id));
974 return;
975 }
976
977 /*
978 * AEN requests are special as they don't time out and can
979 * survive any kind of queue freeze and often don't respond to
980 * aborts. We don't even bother to allocate a struct request
981 * for them but rather special case them here.
982 */
983 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700984 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300985 nvme_complete_async_event(&nvmeq->dev->ctrl,
986 cqe->status, &cqe->result);
987 return;
988 }
989
990 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100991 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300992 nvme_end_request(req, cqe->status, cqe->result);
993}
994
Jens Axboe5cb525c2018-05-17 18:31:50 +0200995static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500996{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997 while (start != end) {
998 nvme_handle_cqe(nvmeq, start);
999 if (++start == nvmeq->q_depth)
1000 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001001 }
Jens Axboea0fa9642015-11-03 20:37:26 -07001002}
1003
Jens Axboe5cb525c2018-05-17 18:31:50 +02001004static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001005{
Hongbo Yaodcca1662019-01-07 10:22:07 +08001006 if (nvmeq->cq_head == nvmeq->q_depth - 1) {
Jens Axboe5cb525c2018-05-17 18:31:50 +02001007 nvmeq->cq_head = 0;
1008 nvmeq->cq_phase = !nvmeq->cq_phase;
Hongbo Yaodcca1662019-01-07 10:22:07 +08001009 } else {
1010 nvmeq->cq_head++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001011 }
Jens Axboe5cb525c2018-05-17 18:31:50 +02001012}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001013
Jens Axboe1052b8a2018-11-26 08:21:49 -07001014static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
1015 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001016{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001017 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001018
1019 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001020 while (nvme_cqe_pending(nvmeq)) {
1021 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1022 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001023 nvme_update_cq_head(nvmeq);
1024 }
1025 *end = nvmeq->cq_head;
1026
1027 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001028 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001029 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001030}
1031
1032static irqreturn_t nvme_irq(int irq, void *data)
1033{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001034 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001035 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001036 u16 start, end;
1037
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001038 /*
1039 * The rmb/wmb pair ensures we see all updates from a previous run of
1040 * the irq handler, even if that was on another CPU.
1041 */
1042 rmb();
Jens Axboe68fa9db2018-05-21 08:41:52 -06001043 if (nvmeq->cq_head != nvmeq->last_cq_head)
1044 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001045 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001046 nvmeq->last_cq_head = nvmeq->cq_head;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001047 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001048
Jens Axboe68fa9db2018-05-21 08:41:52 -06001049 if (start != end) {
1050 nvme_complete_cqes(nvmeq, start, end);
1051 return IRQ_HANDLED;
1052 }
1053
1054 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001055}
1056
1057static irqreturn_t nvme_irq_check(int irq, void *data)
1058{
1059 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001060 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001061 return IRQ_WAKE_THREAD;
1062 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001063}
1064
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001065/*
1066 * Poll for completions any queue, including those not dedicated to polling.
1067 * Can be called from any context.
1068 */
1069static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001070{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001071 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001072 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001073 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001074
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001075 /*
1076 * For a poll queue we need to protect against the polling thread
1077 * using the CQ lock. For normal interrupt driven threads we have
1078 * to disable the interrupt to avoid racing with it.
1079 */
Keith Busch7c349dd2019-03-08 10:43:06 -07001080 if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001081 spin_lock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001082 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001083 spin_unlock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001084 } else {
1085 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1086 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001087 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001088 }
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001089
Jens Axboe5cb525c2018-05-17 18:31:50 +02001090 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001091 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001092}
1093
Jens Axboe97431392018-11-16 09:48:21 -07001094static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001095{
1096 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001097 u16 start, end;
1098 bool found;
1099
1100 if (!nvme_cqe_pending(nvmeq))
1101 return 0;
1102
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001103 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001104 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001105 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001106
1107 nvme_complete_cqes(nvmeq, start, end);
1108 return found;
1109}
1110
Keith Buschad22c352017-11-07 15:13:12 -07001111static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001112{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001113 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001114 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001115 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001116
1117 memset(&c, 0, sizeof(c));
1118 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001119 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001120 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001121}
1122
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001123static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1124{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001125 struct nvme_command c;
1126
1127 memset(&c, 0, sizeof(c));
1128 c.delete_queue.opcode = opcode;
1129 c.delete_queue.qid = cpu_to_le16(id);
1130
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001131 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001132}
1133
1134static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001135 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001137 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001138 int flags = NVME_QUEUE_PHYS_CONTIG;
1139
Keith Busch7c349dd2019-03-08 10:43:06 -07001140 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001141 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001142
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001143 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001144 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001145 * is attached to the request.
1146 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001147 memset(&c, 0, sizeof(c));
1148 c.create_cq.opcode = nvme_admin_create_cq;
1149 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1150 c.create_cq.cqid = cpu_to_le16(qid);
1151 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1152 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001153 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001154
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001155 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001156}
1157
1158static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1159 struct nvme_queue *nvmeq)
1160{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001161 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001162 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001163 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001164
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001165 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001166 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1167 * set. Since URGENT priority is zeroes, it makes all queues
1168 * URGENT.
1169 */
1170 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1171 flags |= NVME_SQ_PRIO_MEDIUM;
1172
1173 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001174 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001175 * is attached to the request.
1176 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001177 memset(&c, 0, sizeof(c));
1178 c.create_sq.opcode = nvme_admin_create_sq;
1179 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1180 c.create_sq.sqid = cpu_to_le16(qid);
1181 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1182 c.create_sq.sq_flags = cpu_to_le16(flags);
1183 c.create_sq.cqid = cpu_to_le16(qid);
1184
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001185 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001186}
1187
1188static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1189{
1190 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1191}
1192
1193static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1194{
1195 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1196}
1197
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001198static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001199{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001200 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1201 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001202
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001203 dev_warn(nvmeq->dev->ctrl.device,
1204 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001205 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001206 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001207}
1208
Keith Buschb2a0eb12017-06-07 20:32:50 +02001209static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1210{
1211
1212 /* If true, indicates loss of adapter communication, possibly by a
1213 * NVMe Subsystem reset.
1214 */
1215 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1216
Jianchao Wangad700622018-01-22 22:03:16 +08001217 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1218 switch (dev->ctrl.state) {
1219 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001220 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001221 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001222 default:
1223 break;
1224 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001225
1226 /* We shouldn't reset unless the controller is on fatal error state
1227 * _or_ if we lost the communication with it.
1228 */
1229 if (!(csts & NVME_CSTS_CFS) && !nssro)
1230 return false;
1231
Keith Buschb2a0eb12017-06-07 20:32:50 +02001232 return true;
1233}
1234
1235static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1236{
1237 /* Read a config register to help see what died. */
1238 u16 pci_status;
1239 int result;
1240
1241 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1242 &pci_status);
1243 if (result == PCIBIOS_SUCCESSFUL)
1244 dev_warn(dev->ctrl.device,
1245 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1246 csts, pci_status);
1247 else
1248 dev_warn(dev->ctrl.device,
1249 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1250 csts, result);
1251}
1252
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001253static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001254{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001255 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1256 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001257 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001258 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001259 struct nvme_command cmd;
Keith Busch9dc1a382019-04-30 09:33:40 -06001260 bool shutdown = false;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001261 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1262
Wen Xiong651438b2018-02-15 14:05:10 -06001263 /* If PCI error recovery process is happening, we cannot reset or
1264 * the recovery mechanism will surely fail.
1265 */
1266 mb();
1267 if (pci_channel_offline(to_pci_dev(dev->dev)))
1268 return BLK_EH_RESET_TIMER;
1269
Keith Buschb2a0eb12017-06-07 20:32:50 +02001270 /*
1271 * Reset immediately if the controller is failed
1272 */
1273 if (nvme_should_reset(dev, csts)) {
1274 nvme_warn_reset(dev, csts);
1275 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001276 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001277 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001278 }
Keith Buschc30341d2013-12-10 13:10:38 -07001279
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001280 /*
Keith Busch7776db12017-02-24 17:59:28 -05001281 * Did we miss an interrupt?
1282 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001283 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001284 dev_warn(dev->ctrl.device,
1285 "I/O %d QID %d timeout, completion polled\n",
1286 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001287 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001288 }
1289
1290 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001291 * Shutdown immediately if controller times out while starting. The
1292 * reset work will see the pci device disabled when it gets the forced
1293 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001294 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001295 */
Keith Busch42441402018-02-08 08:55:34 -07001296 switch (dev->ctrl.state) {
Keith Busch9dc1a382019-04-30 09:33:40 -06001297 case NVME_CTRL_DELETING:
1298 shutdown = true;
Keith Busch42441402018-02-08 08:55:34 -07001299 case NVME_CTRL_CONNECTING:
1300 case NVME_CTRL_RESETTING:
Keith Buschb9cac432018-05-24 14:34:55 -06001301 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001302 "I/O %d QID %d timeout, disable controller\n",
1303 req->tag, nvmeq->qid);
Keith Busch9dc1a382019-04-30 09:33:40 -06001304 nvme_dev_disable(dev, shutdown);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001305 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001306 return BLK_EH_DONE;
Keith Busch42441402018-02-08 08:55:34 -07001307 default:
1308 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001309 }
1310
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001311 /*
1312 * Shutdown the controller immediately and schedule a reset if the
1313 * command was already aborted once before and still hasn't been
1314 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001315 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001316 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001317 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001318 "I/O %d QID %d timeout, reset controller\n",
1319 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001320 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001321 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001322
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001323 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001324 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001325 }
Keith Buschc30341d2013-12-10 13:10:38 -07001326
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001327 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1328 atomic_inc(&dev->ctrl.abort_limit);
1329 return BLK_EH_RESET_TIMER;
1330 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001331 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001332
Keith Buschc30341d2013-12-10 13:10:38 -07001333 memset(&cmd, 0, sizeof(cmd));
1334 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001335 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001336 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001337
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001338 dev_warn(nvmeq->dev->ctrl.device,
1339 "I/O %d QID %d timeout, aborting\n",
1340 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001341
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001342 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001343 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001344 if (IS_ERR(abort_req)) {
1345 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001346 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001347 }
Keith Buschc30341d2013-12-10 13:10:38 -07001348
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001349 abort_req->timeout = ADMIN_TIMEOUT;
1350 abort_req->end_io_data = NULL;
1351 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001352
Keith Busch7a509a62015-01-07 18:55:53 -07001353 /*
1354 * The aborted req will be completed on receiving the abort req.
1355 * We enable the timer again. If hit twice, it'll cause a device reset,
1356 * as the device then is in a faulty state.
1357 */
Keith Busch07836e62015-02-19 10:34:48 -07001358 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001359}
1360
Keith Buschf435c282014-07-07 09:14:42 -06001361static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001362{
Keith Busch88a041f2019-03-08 10:43:11 -07001363 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001364 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001365 if (!nvmeq->sq_cmds)
1366 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001367
Christoph Hellwig63223072018-12-02 17:46:18 +01001368 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001369 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Christoph Hellwig63223072018-12-02 17:46:18 +01001370 nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth));
1371 } else {
Keith Busch88a041f2019-03-08 10:43:11 -07001372 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq->q_depth),
Christoph Hellwig63223072018-12-02 17:46:18 +01001373 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001374 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001375}
1376
Keith Buscha1a5ef92013-12-16 13:50:00 -05001377static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001378{
1379 int i;
1380
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001381 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001382 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001383 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001384 }
Keith Busch22404272013-07-15 15:02:20 -06001385}
1386
Keith Busch4d115422013-12-10 13:10:40 -07001387/**
1388 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001389 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001390 */
1391static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001392{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001393 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001394 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001395
Christoph Hellwig4e224102018-12-02 17:46:17 +01001396 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001397 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001398
Christoph Hellwig4e224102018-12-02 17:46:17 +01001399 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001400 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001401 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001402 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1403 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001404 return 0;
1405}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001406
Keith Busch8fae2682019-01-04 15:04:33 -07001407static void nvme_suspend_io_queues(struct nvme_dev *dev)
1408{
1409 int i;
1410
1411 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1412 nvme_suspend_queue(&dev->queues[i]);
1413}
1414
Keith Buscha5cdb682016-01-12 14:41:18 -07001415static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001416{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001417 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001418
Keith Buscha5cdb682016-01-12 14:41:18 -07001419 if (shutdown)
1420 nvme_shutdown_ctrl(&dev->ctrl);
1421 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001422 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001423
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001424 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001425}
1426
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001427static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1428 int entry_size)
1429{
1430 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001431 unsigned q_size_aligned = roundup(q_depth * entry_size,
1432 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001433
1434 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001435 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001436 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001437 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001438
1439 /*
1440 * Ensure the reduced q_depth is above some threshold where it
1441 * would be better to map queues in system memory with the
1442 * original depth
1443 */
1444 if (q_depth < 64)
1445 return -ENOMEM;
1446 }
1447
1448 return q_depth;
1449}
1450
1451static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1452 int qid, int depth)
1453{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001454 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001455
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001456 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1457 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
1458 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1459 nvmeq->sq_cmds);
Christoph Hellwig63223072018-12-02 17:46:18 +01001460 if (nvmeq->sq_dma_addr) {
1461 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1462 return 0;
1463 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001464 }
1465
Christoph Hellwig63223072018-12-02 17:46:18 +01001466 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1467 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001468 if (!nvmeq->sq_cmds)
1469 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001470 return 0;
1471}
1472
Keith Buscha6ff7262018-04-12 09:16:09 -06001473static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001474{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001475 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001476
Keith Busch62314e42018-01-23 09:16:19 -07001477 if (dev->ctrl.queue_count > qid)
1478 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001479
Luis Chamberlain750afb02019-01-04 09:23:09 +01001480 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(depth),
1481 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001482 if (!nvmeq->cqes)
1483 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001485 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001486 goto free_cqdma;
1487
Matthew Wilcox091b6092011-02-10 09:56:01 -05001488 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001489 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001490 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001491 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001492 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001493 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001494 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001495 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001496 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001497
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001498 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001499
1500 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001501 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001502 nvmeq->cq_dma_addr);
1503 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001504 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001505}
1506
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001507static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001508{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001509 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1510 int nr = nvmeq->dev->ctrl.instance;
1511
1512 if (use_threaded_interrupts) {
1513 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1514 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1515 } else {
1516 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1517 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1518 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001519}
1520
Keith Busch22404272013-07-15 15:02:20 -06001521static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001522{
Keith Busch22404272013-07-15 15:02:20 -06001523 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001524
Keith Busch22404272013-07-15 15:02:20 -06001525 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001526 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001527 nvmeq->cq_head = 0;
1528 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001529 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001530 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001531 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001532 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001533 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001534}
1535
Jens Axboe4b04cc62018-11-05 12:44:33 -07001536static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001537{
1538 struct nvme_dev *dev = nvmeq->dev;
1539 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001540 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001541
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001542 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1543
Keith Busch22b55602018-04-12 09:16:10 -06001544 /*
1545 * A queue's vector matches the queue identifier unless the controller
1546 * has only one vector available.
1547 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001548 if (!polled)
1549 vector = dev->num_vecs == 1 ? 0 : qid;
1550 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001551 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001552
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001553 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001554 if (result)
1555 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001556
1557 result = adapter_alloc_sq(dev, qid, nvmeq);
1558 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001559 return result;
1560 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001561 goto release_cq;
1562
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001563 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001564 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001565
Keith Busch7c349dd2019-03-08 10:43:06 -07001566 if (!polled) {
1567 nvmeq->cq_vector = vector;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001568 result = queue_request_irq(nvmeq);
1569 if (result < 0)
1570 goto release_sq;
1571 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001572
Christoph Hellwig4e224102018-12-02 17:46:17 +01001573 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001574 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001575
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001576release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001577 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001578 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001579release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001580 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001581 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001582}
1583
Eric Biggersf363b082017-03-30 13:39:16 -07001584static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001585 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001586 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001587 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001588 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001589 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001590 .timeout = nvme_timeout,
1591};
1592
Eric Biggersf363b082017-03-30 13:39:16 -07001593static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001594 .queue_rq = nvme_queue_rq,
1595 .complete = nvme_pci_complete_rq,
1596 .commit_rqs = nvme_commit_rqs,
1597 .init_hctx = nvme_init_hctx,
1598 .init_request = nvme_init_request,
1599 .map_queues = nvme_pci_map_queues,
1600 .timeout = nvme_timeout,
1601 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001602};
1603
Keith Buschea191d22015-01-07 18:55:49 -07001604static void nvme_dev_remove_admin(struct nvme_dev *dev)
1605{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001606 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001607 /*
1608 * If the controller was reset during removal, it's possible
1609 * user requests may be waiting on a stopped queue. Start the
1610 * queue to flush these to completion.
1611 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001612 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001613 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001614 blk_mq_free_tag_set(&dev->admin_tagset);
1615 }
1616}
1617
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001618static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1619{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001620 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001621 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1622 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001623
Keith Busch38dabe22017-11-07 15:13:10 -07001624 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001625 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001626 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001627 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001628 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001629 dev->admin_tagset.driver_data = dev;
1630
1631 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1632 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001633 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001634
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001635 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1636 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001637 blk_mq_free_tag_set(&dev->admin_tagset);
1638 return -ENOMEM;
1639 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001640 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001641 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001642 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001643 return -ENODEV;
1644 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001645 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001646 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001647
1648 return 0;
1649}
1650
Xu Yu97f6ef62017-05-24 16:39:55 +08001651static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1652{
1653 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1654}
1655
1656static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1657{
1658 struct pci_dev *pdev = to_pci_dev(dev->dev);
1659
1660 if (size <= dev->bar_mapped_size)
1661 return 0;
1662 if (size > pci_resource_len(pdev, 0))
1663 return -ENOMEM;
1664 if (dev->bar)
1665 iounmap(dev->bar);
1666 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1667 if (!dev->bar) {
1668 dev->bar_mapped_size = 0;
1669 return -ENOMEM;
1670 }
1671 dev->bar_mapped_size = size;
1672 dev->dbs = dev->bar + NVME_REG_DBS;
1673
1674 return 0;
1675}
1676
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001677static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001678{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001679 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001680 u32 aqa;
1681 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001682
Xu Yu97f6ef62017-05-24 16:39:55 +08001683 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1684 if (result < 0)
1685 return result;
1686
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001687 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001688 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001689
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001690 if (dev->subsystem &&
1691 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1692 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001693
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001694 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001695 if (result < 0)
1696 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001697
Keith Buscha6ff7262018-04-12 09:16:09 -06001698 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001699 if (result)
1700 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001701
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001702 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001703 aqa = nvmeq->q_depth - 1;
1704 aqa |= aqa << 16;
1705
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001706 writel(aqa, dev->bar + NVME_REG_AQA);
1707 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1708 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001709
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001710 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001711 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001712 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001713
Keith Busch2b25d982014-12-22 12:59:04 -07001714 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001715 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001716 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001717 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001718 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001719 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001720 }
Keith Busch025c5572013-05-01 13:07:51 -06001721
Christoph Hellwig4e224102018-12-02 17:46:17 +01001722 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001723 return result;
1724}
1725
Christoph Hellwig749941f2015-11-26 11:46:39 +01001726static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001727{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001728 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001729 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001730
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001731 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001732 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001733 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001734 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001735 }
1736 }
Keith Busch42f61422014-03-24 10:46:25 -06001737
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001738 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001739 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1740 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1741 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001742 } else {
1743 rw_queues = max;
1744 }
1745
Keith Busch949928c2015-12-17 17:08:15 -07001746 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001747 bool polled = i > rw_queues;
1748
1749 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001750 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001751 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001752 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001753
1754 /*
1755 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001756 * than the desired amount of queues, and even a controller without
1757 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001758 * be useful to upgrade a buggy firmware for example.
1759 */
1760 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001761}
1762
Stephen Bates202021c2016-10-05 20:01:12 -06001763static ssize_t nvme_cmb_show(struct device *dev,
1764 struct device_attribute *attr,
1765 char *buf)
1766{
1767 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1768
Stephen Batesc9658092016-12-16 11:54:50 -07001769 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001770 ndev->cmbloc, ndev->cmbsz);
1771}
1772static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1773
Christoph Hellwig88de4592017-12-20 14:50:00 +01001774static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001775{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001776 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1777
1778 return 1ULL << (12 + 4 * szu);
1779}
1780
1781static u32 nvme_cmb_size(struct nvme_dev *dev)
1782{
1783 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1784}
1785
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001786static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001787{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001788 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001789 resource_size_t bar_size;
1790 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001791 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001792
Keith Busch9fe5c592018-10-31 13:15:29 -06001793 if (dev->cmb_size)
1794 return;
1795
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001796 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001797 if (!dev->cmbsz)
1798 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001799 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001800
Christoph Hellwig88de4592017-12-20 14:50:00 +01001801 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1802 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001803 bar = NVME_CMB_BIR(dev->cmbloc);
1804 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001805
1806 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001807 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001808
1809 /*
1810 * Controllers may support a CMB size larger than their BAR,
1811 * for example, due to being behind a bridge. Reduce the CMB to
1812 * the reported size of the BAR
1813 */
1814 if (size > bar_size - offset)
1815 size = bar_size - offset;
1816
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001817 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1818 dev_warn(dev->ctrl.device,
1819 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001820 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001821 }
1822
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001823 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001824 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1825
1826 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1827 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1828 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001829
1830 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1831 &dev_attr_cmb.attr, NULL))
1832 dev_warn(dev->ctrl.device,
1833 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001834}
1835
1836static inline void nvme_release_cmb(struct nvme_dev *dev)
1837{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001838 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001839 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1840 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001841 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001842 }
1843}
1844
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001845static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001846{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001847 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001848 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001849 int ret;
1850
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001851 memset(&c, 0, sizeof(c));
1852 c.features.opcode = nvme_admin_set_features;
1853 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1854 c.features.dword11 = cpu_to_le32(bits);
1855 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1856 ilog2(dev->ctrl.page_size));
1857 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1858 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1859 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1860
1861 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1862 if (ret) {
1863 dev_warn(dev->ctrl.device,
1864 "failed to set host mem (err %d, flags %#x).\n",
1865 ret, bits);
1866 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001867 return ret;
1868}
1869
1870static void nvme_free_host_mem(struct nvme_dev *dev)
1871{
1872 int i;
1873
1874 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1875 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1876 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1877
Liviu Dudaucc667f62018-12-29 17:23:43 +00001878 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1879 le64_to_cpu(desc->addr),
1880 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001881 }
1882
1883 kfree(dev->host_mem_desc_bufs);
1884 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001885 dma_free_coherent(dev->dev,
1886 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1887 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001888 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001889 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890}
1891
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001892static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1893 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001894{
1895 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001896 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001897 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001898 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001899 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001900 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001901
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001902 tmp = (preferred + chunk_size - 1);
1903 do_div(tmp, chunk_size);
1904 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001905
1906 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1907 max_entries = dev->ctrl.hmmaxd;
1908
Luis Chamberlain750afb02019-01-04 09:23:09 +01001909 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1910 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001911 if (!descs)
1912 goto out;
1913
1914 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1915 if (!bufs)
1916 goto out_free_descs;
1917
Minwoo Im244a8fe2017-11-17 01:34:24 +09001918 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001919 dma_addr_t dma_addr;
1920
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001921 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1923 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1924 if (!bufs[i])
1925 break;
1926
1927 descs[i].addr = cpu_to_le64(dma_addr);
1928 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1929 i++;
1930 }
1931
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001932 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001933 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001934
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001935 dev->nr_host_mem_descs = i;
1936 dev->host_mem_size = size;
1937 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001938 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001939 dev->host_mem_desc_bufs = bufs;
1940 return 0;
1941
1942out_free_bufs:
1943 while (--i >= 0) {
1944 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1945
Liviu Dudaucc667f62018-12-29 17:23:43 +00001946 dma_free_attrs(dev->dev, size, bufs[i],
1947 le64_to_cpu(descs[i].addr),
1948 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001949 }
1950
1951 kfree(bufs);
1952out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001953 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1954 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001955out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001956 dev->host_mem_descs = NULL;
1957 return -ENOMEM;
1958}
1959
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001960static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1961{
1962 u32 chunk_size;
1963
1964 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001965 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001966 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001967 chunk_size /= 2) {
1968 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1969 if (!min || dev->host_mem_size >= min)
1970 return 0;
1971 nvme_free_host_mem(dev);
1972 }
1973 }
1974
1975 return -ENOMEM;
1976}
1977
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001978static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001979{
1980 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1981 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1982 u64 min = (u64)dev->ctrl.hmmin * 4096;
1983 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001984 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001985
1986 preferred = min(preferred, max);
1987 if (min > max) {
1988 dev_warn(dev->ctrl.device,
1989 "min host memory (%lld MiB) above limit (%d MiB).\n",
1990 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1991 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001992 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001993 }
1994
1995 /*
1996 * If we already have a buffer allocated check if we can reuse it.
1997 */
1998 if (dev->host_mem_descs) {
1999 if (dev->host_mem_size >= min)
2000 enable_bits |= NVME_HOST_MEM_RETURN;
2001 else
2002 nvme_free_host_mem(dev);
2003 }
2004
2005 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002006 if (nvme_alloc_host_mem(dev, min, preferred)) {
2007 dev_warn(dev->ctrl.device,
2008 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002009 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04002010 }
2011
2012 dev_info(dev->ctrl.device,
2013 "allocated %lld MiB host memory buffer.\n",
2014 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002015 }
2016
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002017 ret = nvme_set_host_mem(dev, enable_bits);
2018 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002019 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002020 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002021}
2022
Ming Lei612b7282019-02-16 18:13:10 +01002023/*
2024 * nirqs is the number of interrupts available for write and read
2025 * queues. The core already reserved an interrupt for the admin queue.
2026 */
2027static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002028{
Ming Lei612b7282019-02-16 18:13:10 +01002029 struct nvme_dev *dev = affd->priv;
2030 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002031
Jens Axboe3b6592f2018-10-31 08:36:31 -06002032 /*
Ming Lei612b7282019-02-16 18:13:10 +01002033 * If there is no interupt available for queues, ensure that
2034 * the default queue is set to 1. The affinity set size is
2035 * also set to one, but the irq core ignores it for this case.
2036 *
2037 * If only one interrupt is available or 'write_queue' == 0, combine
2038 * write and read queues.
2039 *
2040 * If 'write_queues' > 0, ensure it leaves room for at least one read
2041 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002042 */
Ming Lei612b7282019-02-16 18:13:10 +01002043 if (!nrirqs) {
2044 nrirqs = 1;
2045 nr_read_queues = 0;
2046 } else if (nrirqs == 1 || !write_queues) {
2047 nr_read_queues = 0;
2048 } else if (write_queues >= nrirqs) {
2049 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002050 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002051 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002052 }
Ming Lei612b7282019-02-16 18:13:10 +01002053
2054 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2055 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2056 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2057 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2058 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002059}
2060
Jens Axboe6451fe72018-12-09 11:21:45 -07002061static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002062{
2063 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002064 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002065 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002066 .calc_sets = nvme_calc_irq_sets,
2067 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002068 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002069 unsigned int irq_queues, this_p_queues;
2070
2071 /*
2072 * Poll queues don't need interrupts, but we need at least one IO
2073 * queue left over for non-polled IO.
2074 */
2075 this_p_queues = poll_queues;
2076 if (this_p_queues >= nr_io_queues) {
2077 this_p_queues = nr_io_queues - 1;
2078 irq_queues = 1;
2079 } else {
Ming Leic45b1fa2019-01-03 09:34:39 +08002080 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002081 }
2082 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002083
Ming Lei612b7282019-02-16 18:13:10 +01002084 /* Initialize for the single interrupt case */
2085 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2086 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002087
Ming Lei612b7282019-02-16 18:13:10 +01002088 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2089 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002090}
2091
Keith Busch8fae2682019-01-04 15:04:33 -07002092static void nvme_disable_io_queues(struct nvme_dev *dev)
2093{
2094 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2095 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2096}
2097
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002098static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002099{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002100 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002101 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002102 int result, nr_io_queues;
2103 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002104
Jens Axboe3b6592f2018-10-31 08:36:31 -06002105 nr_io_queues = max_io_queues();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002106 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2107 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002108 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002109
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002110 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002111 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002112
2113 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002114
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002115 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002116 result = nvme_cmb_qdepth(dev, nr_io_queues,
2117 sizeof(struct nvme_command));
2118 if (result > 0)
2119 dev->q_depth = result;
2120 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002121 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002122 }
2123
Xu Yu97f6ef62017-05-24 16:39:55 +08002124 do {
2125 size = db_bar_size(dev, nr_io_queues);
2126 result = nvme_remap_bar(dev, size);
2127 if (!result)
2128 break;
2129 if (!--nr_io_queues)
2130 return -ENOMEM;
2131 } while (1);
2132 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002133
Keith Busch8fae2682019-01-04 15:04:33 -07002134 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002135 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002136 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002137
Jens Axboee32efbf2014-11-14 09:49:26 -07002138 /*
2139 * If we enable msix early due to not intx, disable it again before
2140 * setting up the full range we need.
2141 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002142 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002143
2144 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002145 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002146 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002147
Keith Busch22b55602018-04-12 09:16:10 -06002148 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002149 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002150 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002151
Matthew Wilcox063a8092013-06-20 10:53:48 -04002152 /*
2153 * Should investigate if there's a performance win from allocating
2154 * more queues than interrupt vectors; it might allow the submission
2155 * path to scale better, even if the receive path is limited by the
2156 * number of interrupts.
2157 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002158 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002159 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002160 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002161 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002162
2163 result = nvme_create_io_queues(dev);
2164 if (result || dev->online_queues < 2)
2165 return result;
2166
2167 if (dev->online_queues - 1 < dev->max_qid) {
2168 nr_io_queues = dev->online_queues - 1;
2169 nvme_disable_io_queues(dev);
2170 nvme_suspend_io_queues(dev);
2171 goto retry;
2172 }
2173 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2174 dev->io_queues[HCTX_TYPE_DEFAULT],
2175 dev->io_queues[HCTX_TYPE_READ],
2176 dev->io_queues[HCTX_TYPE_POLL]);
2177 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002178}
2179
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002180static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002181{
2182 struct nvme_queue *nvmeq = req->end_io_data;
2183
2184 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002185 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002186}
2187
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002188static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002189{
2190 struct nvme_queue *nvmeq = req->end_io_data;
2191
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002192 if (error)
2193 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002194
2195 nvme_del_queue_end(req, error);
2196}
2197
2198static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2199{
2200 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2201 struct request *req;
2202 struct nvme_command cmd;
2203
2204 memset(&cmd, 0, sizeof(cmd));
2205 cmd.delete_queue.opcode = opcode;
2206 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2207
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002208 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002209 if (IS_ERR(req))
2210 return PTR_ERR(req);
2211
2212 req->timeout = ADMIN_TIMEOUT;
2213 req->end_io_data = nvmeq;
2214
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002215 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002216 blk_execute_rq_nowait(q, NULL, req, false,
2217 opcode == nvme_admin_delete_cq ?
2218 nvme_del_cq_end : nvme_del_queue_end);
2219 return 0;
2220}
2221
Keith Busch8fae2682019-01-04 15:04:33 -07002222static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002223{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002224 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002225 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002226
Keith Buschdb3cbff2016-01-12 14:41:17 -07002227 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002228 timeout = ADMIN_TIMEOUT;
2229 while (nr_queues > 0) {
2230 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2231 break;
2232 nr_queues--;
2233 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002234 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002235 while (sent) {
2236 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2237
2238 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002239 timeout);
2240 if (timeout == 0)
2241 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002242
2243 /* handle any remaining CQEs */
2244 if (opcode == nvme_admin_delete_cq &&
2245 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2246 nvme_poll_irqdisable(nvmeq, -1);
2247
2248 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002249 if (nr_queues)
2250 goto retry;
2251 }
2252 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002253}
2254
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002255/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002256 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002257 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002258static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002259{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002260 int ret;
2261
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002262 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002263 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002264 dev->tagset.nr_hw_queues = dev->online_queues - 1;
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002265 dev->tagset.nr_maps = 2; /* default + read */
2266 if (dev->io_queues[HCTX_TYPE_POLL])
2267 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002268 dev->tagset.timeout = NVME_IO_TIMEOUT;
2269 dev->tagset.numa_node = dev_to_node(dev->dev);
2270 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002271 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002272 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002273 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2274 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002275
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002276 ret = blk_mq_alloc_tag_set(&dev->tagset);
2277 if (ret) {
2278 dev_warn(dev->ctrl.device,
2279 "IO queues tagset allocation failed %d\n", ret);
2280 return ret;
2281 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002282 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002283 } else {
2284 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2285
2286 /* Free previously allocated queues that are no longer usable */
2287 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002288 }
Keith Busch949928c2015-12-17 17:08:15 -07002289
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002290 nvme_dbbuf_set(dev);
Keith Busche1e5e562015-02-19 13:39:03 -07002291 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002292}
2293
Keith Buschb00a7262016-02-24 09:15:52 -07002294static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002295{
Keith Buschb00a7262016-02-24 09:15:52 -07002296 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002297 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002298
2299 if (pci_enable_device_mem(pdev))
2300 return result;
2301
Keith Busch0877cb02013-07-15 15:02:19 -06002302 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002303
Christoph Hellwige75ec752015-05-22 11:12:39 +02002304 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2305 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002306 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002307
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002308 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002309 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002310 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002311 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002312
2313 /*
Keith Buscha5229052016-04-08 16:09:10 -06002314 * Some devices and/or platforms don't advertise or work with INTx
2315 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2316 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002317 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002318 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2319 if (result < 0)
2320 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002321
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002322 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002323
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002324 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002325 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002326 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002327 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002328
2329 /*
2330 * Temporary fix for the Apple controller found in the MacBook8,1 and
2331 * some MacBook7,1 to avoid controller resets and data loss.
2332 */
2333 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2334 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002335 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2336 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002337 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002338 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2339 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002340 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002341 dev->q_depth = 64;
2342 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2343 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002344 }
2345
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002346 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002347
Keith Buscha0a34082015-12-07 15:30:31 -07002348 pci_enable_pcie_error_reporting(pdev);
2349 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002350 return 0;
2351
2352 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002353 pci_disable_device(pdev);
2354 return result;
2355}
2356
2357static void nvme_dev_unmap(struct nvme_dev *dev)
2358{
Keith Buschb00a7262016-02-24 09:15:52 -07002359 if (dev->bar)
2360 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002361 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002362}
2363
2364static void nvme_pci_disable(struct nvme_dev *dev)
2365{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002366 struct pci_dev *pdev = to_pci_dev(dev->dev);
2367
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002368 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002369
Keith Buscha0a34082015-12-07 15:30:31 -07002370 if (pci_is_enabled(pdev)) {
2371 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002372 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002373 }
Keith Busch4d115422013-12-10 13:10:40 -07002374}
2375
Keith Buscha5cdb682016-01-12 14:41:18 -07002376static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002377{
Keith Busch302ad8c2017-03-01 14:22:12 -05002378 bool dead = true;
2379 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002380
Keith Busch77bf25e2015-11-26 12:21:29 +01002381 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002382 if (pci_is_enabled(pdev)) {
2383 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2384
Keith Buschebef7362017-06-27 17:44:05 -06002385 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2386 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002387 nvme_start_freeze(&dev->ctrl);
2388 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2389 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002390 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002391
Keith Busch302ad8c2017-03-01 14:22:12 -05002392 /*
2393 * Give the controller a chance to complete all entered requests if
2394 * doing a safe shutdown.
2395 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002396 if (!dead) {
2397 if (shutdown)
2398 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002399 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002400
Jianchao Wang9a915a52018-02-12 20:57:24 +08002401 nvme_stop_queues(&dev->ctrl);
2402
Keith Busch64ee0ac2018-04-12 09:16:08 -06002403 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002404 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002405 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002406 }
Keith Busch8fae2682019-01-04 15:04:33 -07002407 nvme_suspend_io_queues(dev);
2408 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002409 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002410
Ming Line1958e62016-05-18 14:05:01 -07002411 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2412 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002413
2414 /*
2415 * The driver will not be starting up queues again if shutting down so
2416 * must flush all entered requests to their failed completion to avoid
2417 * deadlocking blk-mq hot-cpu notifier.
2418 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002419 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002420 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002421 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2422 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2423 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002424 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002425}
2426
Matthew Wilcox091b6092011-02-10 09:56:01 -05002427static int nvme_setup_prp_pools(struct nvme_dev *dev)
2428{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002429 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002430 PAGE_SIZE, PAGE_SIZE, 0);
2431 if (!dev->prp_page_pool)
2432 return -ENOMEM;
2433
Matthew Wilcox99802a72011-02-10 10:30:34 -05002434 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002435 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002436 256, 256, 0);
2437 if (!dev->prp_small_pool) {
2438 dma_pool_destroy(dev->prp_page_pool);
2439 return -ENOMEM;
2440 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002441 return 0;
2442}
2443
2444static void nvme_release_prp_pools(struct nvme_dev *dev)
2445{
2446 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002447 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002448}
2449
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002450static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002451{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002452 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002453
Helen Koikef9f38e32017-04-10 12:51:07 -03002454 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002455 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002456 if (dev->tagset.tags)
2457 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002458 if (dev->ctrl.admin_q)
2459 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002460 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002461 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002462 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002463 kfree(dev);
2464}
2465
Keith Buschf58944e2016-02-24 09:15:55 -07002466static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2467{
Linus Torvalds237045f2016-03-18 17:13:31 -07002468 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002469
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002470 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002471 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002472 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002473 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002474 nvme_put_ctrl(&dev->ctrl);
2475}
2476
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002477static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002478{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002479 struct nvme_dev *dev =
2480 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002481 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002482 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002483 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002484
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002485 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002486 goto out;
2487
2488 /*
2489 * If we're called to reset a live controller first shut it down before
2490 * moving on.
2491 */
Keith Buschb00a7262016-02-24 09:15:52 -07002492 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002493 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002494
Keith Busch5c959d72019-01-23 18:46:11 -07002495 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002496 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002497 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002498 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002499
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002500 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002501 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002502 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002503
Keith Busch0fb59cb2015-01-07 18:55:50 -07002504 result = nvme_alloc_admin_tags(dev);
2505 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002506 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002507
Jens Axboe943e9422018-06-21 09:49:37 -06002508 /*
2509 * Limit the max command size to prevent iod->sg allocations going
2510 * over a single page.
2511 */
2512 dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2513 dev->ctrl.max_segments = NVME_MAX_SEGS;
Keith Busch5c959d72019-01-23 18:46:11 -07002514 mutex_unlock(&dev->shutdown_lock);
2515
2516 /*
2517 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2518 * initializing procedure here.
2519 */
2520 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2521 dev_warn(dev->ctrl.device,
2522 "failed to mark controller CONNECTING\n");
2523 goto out;
2524 }
Jens Axboe943e9422018-06-21 09:49:37 -06002525
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002526 result = nvme_init_identify(&dev->ctrl);
2527 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002528 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002529
Scott Bauere286bcf2017-02-22 10:15:07 -07002530 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2531 if (!dev->ctrl.opal_dev)
2532 dev->ctrl.opal_dev =
2533 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2534 else if (was_suspend)
2535 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2536 } else {
2537 free_opal_dev(dev->ctrl.opal_dev);
2538 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002539 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002540
Helen Koikef9f38e32017-04-10 12:51:07 -03002541 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2542 result = nvme_dbbuf_dma_alloc(dev);
2543 if (result)
2544 dev_warn(dev->dev,
2545 "unable to allocate dma for dbbuf\n");
2546 }
2547
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002548 if (dev->ctrl.hmpre) {
2549 result = nvme_setup_host_mem(dev);
2550 if (result < 0)
2551 goto out;
2552 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002553
Keith Buschf0b50732013-07-15 15:02:21 -06002554 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002555 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002556 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002557
Keith Busch21f033f2016-04-12 11:13:11 -06002558 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002559 * Keep the controller around but remove all namespaces if we don't have
2560 * any working I/O queue.
2561 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002562 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002563 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002564 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002565 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002566 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002567 } else {
Keith Busch25646262016-01-04 09:10:57 -07002568 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002569 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002570 /* hit this only when allocate tagset fails */
2571 if (nvme_dev_add(dev))
2572 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002573 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002574 }
2575
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002576 /*
2577 * If only admin queue live, keep it to do further investigation or
2578 * recovery.
2579 */
2580 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2581 dev_warn(dev->ctrl.device,
2582 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002583 goto out;
2584 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002585
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002586 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002587 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002588
Keith Busch4726bcf2019-02-11 09:23:50 -07002589 out_unlock:
2590 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002591 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002592 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002593}
2594
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002595static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002596{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002597 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002598 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002599
2600 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002601 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002602 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002603}
2604
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002605static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002606{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002607 *val = readl(to_nvme_dev(ctrl)->bar + off);
2608 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002609}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002610
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002611static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2612{
2613 writel(val, to_nvme_dev(ctrl)->bar + off);
2614 return 0;
2615}
2616
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002617static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2618{
2619 *val = readq(to_nvme_dev(ctrl)->bar + off);
2620 return 0;
2621}
2622
Keith Busch97c12222018-03-08 14:50:32 -07002623static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2624{
2625 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2626
2627 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2628}
2629
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002630static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002631 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002632 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002633 .flags = NVME_F_METADATA_SUPPORTED |
2634 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002635 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002636 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002637 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002638 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002639 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002640 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002641};
Keith Busch4cc06522015-06-05 10:30:08 -06002642
Keith Buschb00a7262016-02-24 09:15:52 -07002643static int nvme_dev_map(struct nvme_dev *dev)
2644{
Keith Buschb00a7262016-02-24 09:15:52 -07002645 struct pci_dev *pdev = to_pci_dev(dev->dev);
2646
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002647 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002648 return -ENODEV;
2649
Xu Yu97f6ef62017-05-24 16:39:55 +08002650 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002651 goto release;
2652
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002653 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002654 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002655 pci_release_mem_regions(pdev);
2656 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002657}
2658
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002659static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002660{
2661 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2662 /*
2663 * Several Samsung devices seem to drop off the PCIe bus
2664 * randomly when APST is on and uses the deepest sleep state.
2665 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2666 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2667 * 950 PRO 256GB", but it seems to be restricted to two Dell
2668 * laptops.
2669 */
2670 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2671 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2672 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2673 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002674 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2675 /*
2676 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002677 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2678 * within few minutes after bootup on a Coffee Lake board -
2679 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002680 */
2681 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002682 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2683 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002684 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002685 }
2686
2687 return 0;
2688}
2689
Keith Busch181197752018-04-27 13:42:52 -06002690static void nvme_async_probe(void *data, async_cookie_t cookie)
2691{
2692 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002693
Keith Busch181197752018-04-27 13:42:52 -06002694 nvme_reset_ctrl_sync(&dev->ctrl);
2695 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002696 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002697}
2698
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002699static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002700{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002701 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002702 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002703 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002704 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002705
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002706 node = dev_to_node(&pdev->dev);
2707 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002708 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002709
2710 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002711 if (!dev)
2712 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002713
Jens Axboe3b6592f2018-10-31 08:36:31 -06002714 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2715 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002716 if (!dev->queues)
2717 goto free;
2718
Christoph Hellwige75ec752015-05-22 11:12:39 +02002719 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002720 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002721
Keith Buschb00a7262016-02-24 09:15:52 -07002722 result = nvme_dev_map(dev);
2723 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002724 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002725
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002726 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002727 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002728 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002729
2730 result = nvme_setup_prp_pools(dev);
2731 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002732 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002733
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002734 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002735
Jens Axboe943e9422018-06-21 09:49:37 -06002736 /*
2737 * Double check that our mempool alloc size will cover the biggest
2738 * command we support.
2739 */
2740 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2741 NVME_MAX_SEGS, true);
2742 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2743
2744 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2745 mempool_kfree,
2746 (void *) alloc_size,
2747 GFP_KERNEL, node);
2748 if (!dev->iod_mempool) {
2749 result = -ENOMEM;
2750 goto release_pools;
2751 }
2752
Keith Buschb6e44b42018-07-11 16:44:44 -06002753 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2754 quirks);
2755 if (result)
2756 goto release_mempool;
2757
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002758 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2759
Keith Busch80f513b2018-05-07 08:30:24 -06002760 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002761 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002762
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002763 return 0;
2764
Keith Buschb6e44b42018-07-11 16:44:44 -06002765 release_mempool:
2766 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002767 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002768 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002769 unmap:
2770 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002771 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002772 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002773 free:
2774 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002775 kfree(dev);
2776 return result;
2777}
2778
Christoph Hellwig775755e2017-06-01 13:10:38 +02002779static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002780{
Keith Buscha6739472014-06-23 16:03:21 -06002781 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002782 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002783}
Keith Buschf0d54a52014-05-02 10:40:43 -06002784
Christoph Hellwig775755e2017-06-01 13:10:38 +02002785static void nvme_reset_done(struct pci_dev *pdev)
2786{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002787 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002788 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002789}
2790
Keith Busch09ece142014-01-27 11:29:40 -05002791static void nvme_shutdown(struct pci_dev *pdev)
2792{
2793 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002794 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002795}
2796
Keith Buschf58944e2016-02-24 09:15:55 -07002797/*
2798 * The driver's remove may be called on a device in a partially initialized
2799 * state. This function must not have any dependencies on the device state in
2800 * order to proceed.
2801 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002802static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002803{
2804 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002805
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002806 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002807 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002808
Keith Busch6db28ed2017-02-10 18:15:49 -05002809 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002810 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002811 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002812 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002813 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002814
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002815 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002816 nvme_stop_ctrl(&dev->ctrl);
2817 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002818 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002819 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002820 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002821 nvme_dev_remove_admin(dev);
2822 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002823 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002824 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002825 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002826 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002827}
2828
Jingoo Han671a6012014-02-13 11:19:14 +09002829#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002830static int nvme_suspend(struct device *dev)
2831{
2832 struct pci_dev *pdev = to_pci_dev(dev);
2833 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2834
Keith Buscha5cdb682016-01-12 14:41:18 -07002835 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002836 return 0;
2837}
2838
2839static int nvme_resume(struct device *dev)
2840{
2841 struct pci_dev *pdev = to_pci_dev(dev);
2842 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002843
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002844 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002845 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002846}
Jingoo Han671a6012014-02-13 11:19:14 +09002847#endif
Keith Buschcd638942013-07-15 15:02:23 -06002848
2849static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002850
Keith Buscha0a34082015-12-07 15:30:31 -07002851static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2852 pci_channel_state_t state)
2853{
2854 struct nvme_dev *dev = pci_get_drvdata(pdev);
2855
2856 /*
2857 * A frozen channel requires a reset. When detected, this method will
2858 * shutdown the controller to quiesce. The controller will be restarted
2859 * after the slot reset through driver's slot_reset callback.
2860 */
Keith Buscha0a34082015-12-07 15:30:31 -07002861 switch (state) {
2862 case pci_channel_io_normal:
2863 return PCI_ERS_RESULT_CAN_RECOVER;
2864 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002865 dev_warn(dev->ctrl.device,
2866 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002867 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002868 return PCI_ERS_RESULT_NEED_RESET;
2869 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002870 dev_warn(dev->ctrl.device,
2871 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002872 return PCI_ERS_RESULT_DISCONNECT;
2873 }
2874 return PCI_ERS_RESULT_NEED_RESET;
2875}
2876
2877static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2878{
2879 struct nvme_dev *dev = pci_get_drvdata(pdev);
2880
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002881 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002882 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002883 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002884 return PCI_ERS_RESULT_RECOVERED;
2885}
2886
2887static void nvme_error_resume(struct pci_dev *pdev)
2888{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002889 struct nvme_dev *dev = pci_get_drvdata(pdev);
2890
2891 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002892}
2893
Stephen Hemminger1d352032012-09-07 09:33:17 -07002894static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002895 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002896 .slot_reset = nvme_slot_reset,
2897 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002898 .reset_prepare = nvme_reset_prepare,
2899 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002900};
2901
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002902static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002903 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002904 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002905 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002906 { PCI_VDEVICE(INTEL, 0x0a53),
2907 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002908 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002909 { PCI_VDEVICE(INTEL, 0x0a54),
2910 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002911 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002912 { PCI_VDEVICE(INTEL, 0x0a55),
2913 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2914 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002915 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06002916 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2917 NVME_QUIRK_MEDIUM_PRIO_SQ },
James Dingwall62993582019-01-08 10:20:51 -07002918 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
2919 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06002920 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01002921 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
2922 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002923 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2924 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002925 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2926 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002927 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2928 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002929 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2930 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002931 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2932 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2933 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2934 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002935 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2936 .driver_data = NVME_QUIRK_LIGHTNVM, },
2937 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2938 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002939 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2940 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002941 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002942 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002943 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002944 { 0, }
2945};
2946MODULE_DEVICE_TABLE(pci, nvme_id_table);
2947
2948static struct pci_driver nvme_driver = {
2949 .name = "nvme",
2950 .id_table = nvme_id_table,
2951 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002952 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002953 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002954 .driver = {
2955 .pm = &nvme_dev_pm_ops,
2956 },
Alexander Duyck74d986a2018-04-24 16:47:27 -05002957 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002958 .err_handler = &nvme_err_handler,
2959};
2960
2961static int __init nvme_init(void)
2962{
Christoph Hellwig81101542019-04-30 11:36:52 -04002963 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
2964 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
2965 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01002966 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002967 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002968}
2969
2970static void __exit nvme_exit(void)
2971{
2972 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002973 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002974}
2975
2976MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2977MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002978MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002979module_init(nvme_init);
2980module_exit(nvme_exit);